xref: /openbmc/qemu/hw/i386/port92.c (revision 28ae3179fc52d2e4d870b635c4a412aab99759e7)
1d3e07dc8SPhilippe Mathieu-Daudé /*
2d3e07dc8SPhilippe Mathieu-Daudé  * QEMU I/O port 0x92 (System Control Port A, to handle Fast Gate A20)
3d3e07dc8SPhilippe Mathieu-Daudé  *
4d3e07dc8SPhilippe Mathieu-Daudé  * Copyright (c) 2003-2004 Fabrice Bellard
5d3e07dc8SPhilippe Mathieu-Daudé  *
6d3e07dc8SPhilippe Mathieu-Daudé  * SPDX-License-Identifier: MIT
7d3e07dc8SPhilippe Mathieu-Daudé  */
8d3e07dc8SPhilippe Mathieu-Daudé 
9d3e07dc8SPhilippe Mathieu-Daudé #include "qemu/osdep.h"
10d3e07dc8SPhilippe Mathieu-Daudé #include "sysemu/runstate.h"
11d3e07dc8SPhilippe Mathieu-Daudé #include "migration/vmstate.h"
12d3e07dc8SPhilippe Mathieu-Daudé #include "hw/irq.h"
130a1e0849SPhilippe Mathieu-Daudé #include "hw/isa/isa.h"
14d3e07dc8SPhilippe Mathieu-Daudé #include "hw/i386/pc.h"
15d3e07dc8SPhilippe Mathieu-Daudé #include "trace.h"
16db1015e9SEduardo Habkost #include "qom/object.h"
17d3e07dc8SPhilippe Mathieu-Daudé 
188063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(Port92State, PORT92)
19d3e07dc8SPhilippe Mathieu-Daudé 
20db1015e9SEduardo Habkost struct Port92State {
21d3e07dc8SPhilippe Mathieu-Daudé     ISADevice parent_obj;
22d3e07dc8SPhilippe Mathieu-Daudé 
23d3e07dc8SPhilippe Mathieu-Daudé     MemoryRegion io;
24d3e07dc8SPhilippe Mathieu-Daudé     uint8_t outport;
25d3e07dc8SPhilippe Mathieu-Daudé     qemu_irq a20_out;
26db1015e9SEduardo Habkost };
27d3e07dc8SPhilippe Mathieu-Daudé 
port92_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)28d3e07dc8SPhilippe Mathieu-Daudé static void port92_write(void *opaque, hwaddr addr, uint64_t val,
29d3e07dc8SPhilippe Mathieu-Daudé                          unsigned size)
30d3e07dc8SPhilippe Mathieu-Daudé {
31d3e07dc8SPhilippe Mathieu-Daudé     Port92State *s = opaque;
32d3e07dc8SPhilippe Mathieu-Daudé     int oldval = s->outport;
33d3e07dc8SPhilippe Mathieu-Daudé 
34d3e07dc8SPhilippe Mathieu-Daudé     trace_port92_write(val);
35d3e07dc8SPhilippe Mathieu-Daudé     s->outport = val;
36d3e07dc8SPhilippe Mathieu-Daudé     qemu_set_irq(s->a20_out, (val >> 1) & 1);
37d3e07dc8SPhilippe Mathieu-Daudé     if ((val & 1) && !(oldval & 1)) {
38d3e07dc8SPhilippe Mathieu-Daudé         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
39d3e07dc8SPhilippe Mathieu-Daudé     }
40d3e07dc8SPhilippe Mathieu-Daudé }
41d3e07dc8SPhilippe Mathieu-Daudé 
port92_read(void * opaque,hwaddr addr,unsigned size)42d3e07dc8SPhilippe Mathieu-Daudé static uint64_t port92_read(void *opaque, hwaddr addr,
43d3e07dc8SPhilippe Mathieu-Daudé                             unsigned size)
44d3e07dc8SPhilippe Mathieu-Daudé {
45d3e07dc8SPhilippe Mathieu-Daudé     Port92State *s = opaque;
46d3e07dc8SPhilippe Mathieu-Daudé     uint32_t ret;
47d3e07dc8SPhilippe Mathieu-Daudé 
48d3e07dc8SPhilippe Mathieu-Daudé     ret = s->outport;
49d3e07dc8SPhilippe Mathieu-Daudé     trace_port92_read(ret);
50d3e07dc8SPhilippe Mathieu-Daudé 
51d3e07dc8SPhilippe Mathieu-Daudé     return ret;
52d3e07dc8SPhilippe Mathieu-Daudé }
53d3e07dc8SPhilippe Mathieu-Daudé 
54d3e07dc8SPhilippe Mathieu-Daudé static const VMStateDescription vmstate_port92_isa = {
55d3e07dc8SPhilippe Mathieu-Daudé     .name = "port92",
56d3e07dc8SPhilippe Mathieu-Daudé     .version_id = 1,
57d3e07dc8SPhilippe Mathieu-Daudé     .minimum_version_id = 1,
589231a017SRichard Henderson     .fields = (const VMStateField[]) {
59d3e07dc8SPhilippe Mathieu-Daudé         VMSTATE_UINT8(outport, Port92State),
60d3e07dc8SPhilippe Mathieu-Daudé         VMSTATE_END_OF_LIST()
61d3e07dc8SPhilippe Mathieu-Daudé     }
62d3e07dc8SPhilippe Mathieu-Daudé };
63d3e07dc8SPhilippe Mathieu-Daudé 
port92_reset(DeviceState * d)64d3e07dc8SPhilippe Mathieu-Daudé static void port92_reset(DeviceState *d)
65d3e07dc8SPhilippe Mathieu-Daudé {
66d3e07dc8SPhilippe Mathieu-Daudé     Port92State *s = PORT92(d);
67d3e07dc8SPhilippe Mathieu-Daudé 
68d3e07dc8SPhilippe Mathieu-Daudé     s->outport &= ~1;
69d3e07dc8SPhilippe Mathieu-Daudé }
70d3e07dc8SPhilippe Mathieu-Daudé 
71d3e07dc8SPhilippe Mathieu-Daudé static const MemoryRegionOps port92_ops = {
72d3e07dc8SPhilippe Mathieu-Daudé     .read = port92_read,
73d3e07dc8SPhilippe Mathieu-Daudé     .write = port92_write,
74d3e07dc8SPhilippe Mathieu-Daudé     .impl = {
75d3e07dc8SPhilippe Mathieu-Daudé         .min_access_size = 1,
76d3e07dc8SPhilippe Mathieu-Daudé         .max_access_size = 1,
77d3e07dc8SPhilippe Mathieu-Daudé     },
78d3e07dc8SPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
79d3e07dc8SPhilippe Mathieu-Daudé };
80d3e07dc8SPhilippe Mathieu-Daudé 
port92_initfn(Object * obj)81d3e07dc8SPhilippe Mathieu-Daudé static void port92_initfn(Object *obj)
82d3e07dc8SPhilippe Mathieu-Daudé {
83d3e07dc8SPhilippe Mathieu-Daudé     Port92State *s = PORT92(obj);
84d3e07dc8SPhilippe Mathieu-Daudé 
85d3e07dc8SPhilippe Mathieu-Daudé     memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
86d3e07dc8SPhilippe Mathieu-Daudé 
87d3e07dc8SPhilippe Mathieu-Daudé     s->outport = 0;
88d3e07dc8SPhilippe Mathieu-Daudé 
89d3e07dc8SPhilippe Mathieu-Daudé     qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, PORT92_A20_LINE, 1);
90d3e07dc8SPhilippe Mathieu-Daudé }
91d3e07dc8SPhilippe Mathieu-Daudé 
port92_realizefn(DeviceState * dev,Error ** errp)92d3e07dc8SPhilippe Mathieu-Daudé static void port92_realizefn(DeviceState *dev, Error **errp)
93d3e07dc8SPhilippe Mathieu-Daudé {
94d3e07dc8SPhilippe Mathieu-Daudé     ISADevice *isadev = ISA_DEVICE(dev);
95d3e07dc8SPhilippe Mathieu-Daudé     Port92State *s = PORT92(dev);
96d3e07dc8SPhilippe Mathieu-Daudé 
97d3e07dc8SPhilippe Mathieu-Daudé     isa_register_ioport(isadev, &s->io, 0x92);
98d3e07dc8SPhilippe Mathieu-Daudé }
99d3e07dc8SPhilippe Mathieu-Daudé 
port92_class_initfn(ObjectClass * klass,void * data)100d3e07dc8SPhilippe Mathieu-Daudé static void port92_class_initfn(ObjectClass *klass, void *data)
101d3e07dc8SPhilippe Mathieu-Daudé {
102d3e07dc8SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
103d3e07dc8SPhilippe Mathieu-Daudé 
104d3e07dc8SPhilippe Mathieu-Daudé     dc->realize = port92_realizefn;
105*e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, port92_reset);
106d3e07dc8SPhilippe Mathieu-Daudé     dc->vmsd = &vmstate_port92_isa;
107d3e07dc8SPhilippe Mathieu-Daudé     /*
108d3e07dc8SPhilippe Mathieu-Daudé      * Reason: unlike ordinary ISA devices, this one needs additional
109d3e07dc8SPhilippe Mathieu-Daudé      * wiring: its A20 output line needs to be wired up with
110d3e07dc8SPhilippe Mathieu-Daudé      * qdev_connect_gpio_out_named().
111d3e07dc8SPhilippe Mathieu-Daudé      */
112d3e07dc8SPhilippe Mathieu-Daudé     dc->user_creatable = false;
113d3e07dc8SPhilippe Mathieu-Daudé }
114d3e07dc8SPhilippe Mathieu-Daudé 
115d3e07dc8SPhilippe Mathieu-Daudé static const TypeInfo port92_info = {
116d3e07dc8SPhilippe Mathieu-Daudé     .name          = TYPE_PORT92,
117d3e07dc8SPhilippe Mathieu-Daudé     .parent        = TYPE_ISA_DEVICE,
118d3e07dc8SPhilippe Mathieu-Daudé     .instance_size = sizeof(Port92State),
119d3e07dc8SPhilippe Mathieu-Daudé     .instance_init = port92_initfn,
120d3e07dc8SPhilippe Mathieu-Daudé     .class_init    = port92_class_initfn,
121d3e07dc8SPhilippe Mathieu-Daudé };
122d3e07dc8SPhilippe Mathieu-Daudé 
port92_register_types(void)123d3e07dc8SPhilippe Mathieu-Daudé static void port92_register_types(void)
124d3e07dc8SPhilippe Mathieu-Daudé {
125d3e07dc8SPhilippe Mathieu-Daudé     type_register_static(&port92_info);
126d3e07dc8SPhilippe Mathieu-Daudé }
127d3e07dc8SPhilippe Mathieu-Daudé 
128d3e07dc8SPhilippe Mathieu-Daudé type_init(port92_register_types)
129