1f5918a99SGerd Hoffmann /* 2f5918a99SGerd Hoffmann * microvm device tree support 3f5918a99SGerd Hoffmann * 4f5918a99SGerd Hoffmann * This generates an device tree for microvm and exports it via fw_cfg 5f5918a99SGerd Hoffmann * as "etc/fdt" to the firmware (edk2 specifically). 6f5918a99SGerd Hoffmann * 7f5918a99SGerd Hoffmann * The use case is to allow edk2 find the pcie ecam and the virtio 8f5918a99SGerd Hoffmann * devices, without adding an ACPI parser, reusing the fdt parser 9f5918a99SGerd Hoffmann * which is needed anyway for the arm platform. 10f5918a99SGerd Hoffmann * 11f5918a99SGerd Hoffmann * Note 1: The device tree is incomplete. CPUs and memory is missing 12f5918a99SGerd Hoffmann * for example, those can be detected using other fw_cfg files. 13f5918a99SGerd Hoffmann * Also pci ecam irq routing is not there, edk2 doesn't use 14f5918a99SGerd Hoffmann * interrupts. 15f5918a99SGerd Hoffmann * 16f5918a99SGerd Hoffmann * Note 2: This is for firmware only. OSes should use the more 17f5918a99SGerd Hoffmann * complete ACPI tables for hardware discovery. 18f5918a99SGerd Hoffmann * 19f5918a99SGerd Hoffmann * ---------------------------------------------------------------------- 20f5918a99SGerd Hoffmann * 21f5918a99SGerd Hoffmann * This program is free software; you can redistribute it and/or modify it 22f5918a99SGerd Hoffmann * under the terms and conditions of the GNU General Public License, 23f5918a99SGerd Hoffmann * version 2 or later, as published by the Free Software Foundation. 24f5918a99SGerd Hoffmann * 25f5918a99SGerd Hoffmann * This program is distributed in the hope it will be useful, but WITHOUT 26f5918a99SGerd Hoffmann * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 27f5918a99SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 28f5918a99SGerd Hoffmann * more details. 29f5918a99SGerd Hoffmann * 30f5918a99SGerd Hoffmann * You should have received a copy of the GNU General Public License along with 31f5918a99SGerd Hoffmann * this program. If not, see <http://www.gnu.org/licenses/>. 32f5918a99SGerd Hoffmann */ 33f5918a99SGerd Hoffmann #include "qemu/osdep.h" 34f5918a99SGerd Hoffmann #include "qemu/cutils.h" 35f5918a99SGerd Hoffmann #include "sysemu/device_tree.h" 36f5918a99SGerd Hoffmann #include "hw/char/serial.h" 37f5918a99SGerd Hoffmann #include "hw/i386/fw_cfg.h" 38f5918a99SGerd Hoffmann #include "hw/rtc/mc146818rtc.h" 39f5918a99SGerd Hoffmann #include "hw/sysbus.h" 40f5918a99SGerd Hoffmann #include "hw/virtio/virtio-mmio.h" 41f5918a99SGerd Hoffmann #include "hw/usb/xhci.h" 42f5918a99SGerd Hoffmann 43f5918a99SGerd Hoffmann #include "microvm-dt.h" 44f5918a99SGerd Hoffmann 45f5918a99SGerd Hoffmann static bool debug; 46f5918a99SGerd Hoffmann 47f5918a99SGerd Hoffmann static void dt_add_microvm_irq(MicrovmMachineState *mms, 48f5918a99SGerd Hoffmann const char *nodename, uint32_t irq) 49f5918a99SGerd Hoffmann { 50f5918a99SGerd Hoffmann int index = 0; 51f5918a99SGerd Hoffmann 52f5918a99SGerd Hoffmann if (irq >= IO_APIC_SECONDARY_IRQBASE) { 53f5918a99SGerd Hoffmann irq -= IO_APIC_SECONDARY_IRQBASE; 54f5918a99SGerd Hoffmann index++; 55f5918a99SGerd Hoffmann } 56f5918a99SGerd Hoffmann 57f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "interrupt-parent", 58f5918a99SGerd Hoffmann mms->ioapic_phandle[index]); 59f5918a99SGerd Hoffmann qemu_fdt_setprop_cells(mms->fdt, nodename, "interrupts", irq, 0); 60f5918a99SGerd Hoffmann } 61f5918a99SGerd Hoffmann 62f5918a99SGerd Hoffmann static void dt_add_virtio(MicrovmMachineState *mms, VirtIOMMIOProxy *mmio) 63f5918a99SGerd Hoffmann { 64f5918a99SGerd Hoffmann SysBusDevice *dev = SYS_BUS_DEVICE(mmio); 65f5918a99SGerd Hoffmann VirtioBusState *mmio_virtio_bus = &mmio->bus; 66f5918a99SGerd Hoffmann BusState *mmio_bus = &mmio_virtio_bus->parent_obj; 67f5918a99SGerd Hoffmann char *nodename; 68f5918a99SGerd Hoffmann 69f5918a99SGerd Hoffmann if (QTAILQ_EMPTY(&mmio_bus->children)) { 70f5918a99SGerd Hoffmann return; 71f5918a99SGerd Hoffmann } 72f5918a99SGerd Hoffmann 73f5918a99SGerd Hoffmann hwaddr base = dev->mmio[0].addr; 74f5918a99SGerd Hoffmann hwaddr size = 512; 75f5918a99SGerd Hoffmann unsigned index = (base - VIRTIO_MMIO_BASE) / size; 76f5918a99SGerd Hoffmann uint32_t irq = mms->virtio_irq_base + index; 77f5918a99SGerd Hoffmann 78f5918a99SGerd Hoffmann nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, base); 79f5918a99SGerd Hoffmann qemu_fdt_add_subnode(mms->fdt, nodename); 80f5918a99SGerd Hoffmann qemu_fdt_setprop_string(mms->fdt, nodename, "compatible", "virtio,mmio"); 81f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "reg", 2, base, 2, size); 82f5918a99SGerd Hoffmann qemu_fdt_setprop(mms->fdt, nodename, "dma-coherent", NULL, 0); 83f5918a99SGerd Hoffmann dt_add_microvm_irq(mms, nodename, irq); 84f5918a99SGerd Hoffmann g_free(nodename); 85f5918a99SGerd Hoffmann } 86f5918a99SGerd Hoffmann 87f5918a99SGerd Hoffmann static void dt_add_xhci(MicrovmMachineState *mms) 88f5918a99SGerd Hoffmann { 89f5918a99SGerd Hoffmann const char compat[] = "generic-xhci"; 90f5918a99SGerd Hoffmann uint32_t irq = MICROVM_XHCI_IRQ; 91f5918a99SGerd Hoffmann hwaddr base = MICROVM_XHCI_BASE; 92f5918a99SGerd Hoffmann hwaddr size = XHCI_LEN_REGS; 93f5918a99SGerd Hoffmann char *nodename; 94f5918a99SGerd Hoffmann 95f5918a99SGerd Hoffmann nodename = g_strdup_printf("/usb@%" PRIx64, base); 96f5918a99SGerd Hoffmann qemu_fdt_add_subnode(mms->fdt, nodename); 97f5918a99SGerd Hoffmann qemu_fdt_setprop(mms->fdt, nodename, "compatible", compat, sizeof(compat)); 98f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "reg", 2, base, 2, size); 99f5918a99SGerd Hoffmann qemu_fdt_setprop(mms->fdt, nodename, "dma-coherent", NULL, 0); 100f5918a99SGerd Hoffmann dt_add_microvm_irq(mms, nodename, irq); 101f5918a99SGerd Hoffmann g_free(nodename); 102f5918a99SGerd Hoffmann } 103f5918a99SGerd Hoffmann 104f5918a99SGerd Hoffmann static void dt_add_pcie(MicrovmMachineState *mms) 105f5918a99SGerd Hoffmann { 106f5918a99SGerd Hoffmann hwaddr base = PCIE_MMIO_BASE; 107f5918a99SGerd Hoffmann int nr_pcie_buses; 108f5918a99SGerd Hoffmann char *nodename; 109f5918a99SGerd Hoffmann 110f5918a99SGerd Hoffmann nodename = g_strdup_printf("/pcie@%" PRIx64, base); 111f5918a99SGerd Hoffmann qemu_fdt_add_subnode(mms->fdt, nodename); 112f5918a99SGerd Hoffmann qemu_fdt_setprop_string(mms->fdt, nodename, 113f5918a99SGerd Hoffmann "compatible", "pci-host-ecam-generic"); 114f5918a99SGerd Hoffmann qemu_fdt_setprop_string(mms->fdt, nodename, "device_type", "pci"); 115f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "#address-cells", 3); 116f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "#size-cells", 2); 117f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "linux,pci-domain", 0); 118f5918a99SGerd Hoffmann qemu_fdt_setprop(mms->fdt, nodename, "dma-coherent", NULL, 0); 119f5918a99SGerd Hoffmann 120f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "reg", 121f5918a99SGerd Hoffmann 2, PCIE_ECAM_BASE, 2, PCIE_ECAM_SIZE); 122f5918a99SGerd Hoffmann if (mms->gpex.mmio64.size) { 123f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "ranges", 124f5918a99SGerd Hoffmann 125f5918a99SGerd Hoffmann 1, FDT_PCI_RANGE_MMIO, 126f5918a99SGerd Hoffmann 2, mms->gpex.mmio32.base, 127f5918a99SGerd Hoffmann 2, mms->gpex.mmio32.base, 128f5918a99SGerd Hoffmann 2, mms->gpex.mmio32.size, 129f5918a99SGerd Hoffmann 130f5918a99SGerd Hoffmann 1, FDT_PCI_RANGE_MMIO_64BIT, 131f5918a99SGerd Hoffmann 2, mms->gpex.mmio64.base, 132f5918a99SGerd Hoffmann 2, mms->gpex.mmio64.base, 133f5918a99SGerd Hoffmann 2, mms->gpex.mmio64.size); 134f5918a99SGerd Hoffmann } else { 135f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "ranges", 136f5918a99SGerd Hoffmann 137f5918a99SGerd Hoffmann 1, FDT_PCI_RANGE_MMIO, 138f5918a99SGerd Hoffmann 2, mms->gpex.mmio32.base, 139f5918a99SGerd Hoffmann 2, mms->gpex.mmio32.base, 140f5918a99SGerd Hoffmann 2, mms->gpex.mmio32.size); 141f5918a99SGerd Hoffmann } 142f5918a99SGerd Hoffmann 143f5918a99SGerd Hoffmann nr_pcie_buses = PCIE_ECAM_SIZE / PCIE_MMCFG_SIZE_MIN; 144f5918a99SGerd Hoffmann qemu_fdt_setprop_cells(mms->fdt, nodename, "bus-range", 0, 145f5918a99SGerd Hoffmann nr_pcie_buses - 1); 146*1b38ccc9SGerd Hoffmann 147*1b38ccc9SGerd Hoffmann g_free(nodename); 148f5918a99SGerd Hoffmann } 149f5918a99SGerd Hoffmann 150f5918a99SGerd Hoffmann static void dt_add_ioapic(MicrovmMachineState *mms, SysBusDevice *dev) 151f5918a99SGerd Hoffmann { 152f5918a99SGerd Hoffmann hwaddr base = dev->mmio[0].addr; 153f5918a99SGerd Hoffmann char *nodename; 154f5918a99SGerd Hoffmann uint32_t ph; 155f5918a99SGerd Hoffmann int index; 156f5918a99SGerd Hoffmann 157f5918a99SGerd Hoffmann switch (base) { 158f5918a99SGerd Hoffmann case IO_APIC_DEFAULT_ADDRESS: 159f5918a99SGerd Hoffmann index = 0; 160f5918a99SGerd Hoffmann break; 161f5918a99SGerd Hoffmann case IO_APIC_SECONDARY_ADDRESS: 162f5918a99SGerd Hoffmann index = 1; 163f5918a99SGerd Hoffmann break; 164f5918a99SGerd Hoffmann default: 165f5918a99SGerd Hoffmann fprintf(stderr, "unknown ioapic @ %" PRIx64 "\n", base); 166f5918a99SGerd Hoffmann return; 167f5918a99SGerd Hoffmann } 168f5918a99SGerd Hoffmann 169f5918a99SGerd Hoffmann nodename = g_strdup_printf("/ioapic%d@%" PRIx64, index + 1, base); 170f5918a99SGerd Hoffmann qemu_fdt_add_subnode(mms->fdt, nodename); 171f5918a99SGerd Hoffmann qemu_fdt_setprop_string(mms->fdt, nodename, 172f5918a99SGerd Hoffmann "compatible", "intel,ce4100-ioapic"); 173f5918a99SGerd Hoffmann qemu_fdt_setprop(mms->fdt, nodename, "interrupt-controller", NULL, 0); 174f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "#interrupt-cells", 0x2); 175f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "#address-cells", 0x2); 176f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "reg", 177f5918a99SGerd Hoffmann 2, base, 2, 0x1000); 178f5918a99SGerd Hoffmann 179f5918a99SGerd Hoffmann ph = qemu_fdt_alloc_phandle(mms->fdt); 180f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "phandle", ph); 181f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, nodename, "linux,phandle", ph); 182f5918a99SGerd Hoffmann mms->ioapic_phandle[index] = ph; 183f5918a99SGerd Hoffmann 184f5918a99SGerd Hoffmann g_free(nodename); 185f5918a99SGerd Hoffmann } 186f5918a99SGerd Hoffmann 187f5918a99SGerd Hoffmann static void dt_add_isa_serial(MicrovmMachineState *mms, ISADevice *dev) 188f5918a99SGerd Hoffmann { 189f5918a99SGerd Hoffmann const char compat[] = "ns16550"; 190f5918a99SGerd Hoffmann uint32_t irq = object_property_get_int(OBJECT(dev), "irq", NULL); 191f5918a99SGerd Hoffmann hwaddr base = object_property_get_int(OBJECT(dev), "iobase", NULL); 192f5918a99SGerd Hoffmann hwaddr size = 8; 193f5918a99SGerd Hoffmann char *nodename; 194f5918a99SGerd Hoffmann 195f5918a99SGerd Hoffmann nodename = g_strdup_printf("/serial@%" PRIx64, base); 196f5918a99SGerd Hoffmann qemu_fdt_add_subnode(mms->fdt, nodename); 197f5918a99SGerd Hoffmann qemu_fdt_setprop(mms->fdt, nodename, "compatible", compat, sizeof(compat)); 198f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "reg", 2, base, 2, size); 199f5918a99SGerd Hoffmann dt_add_microvm_irq(mms, nodename, irq); 200f5918a99SGerd Hoffmann 201f5918a99SGerd Hoffmann if (base == 0x3f8 /* com1 */) { 202f5918a99SGerd Hoffmann qemu_fdt_setprop_string(mms->fdt, "/chosen", "stdout-path", nodename); 203f5918a99SGerd Hoffmann } 204f5918a99SGerd Hoffmann 205f5918a99SGerd Hoffmann g_free(nodename); 206f5918a99SGerd Hoffmann } 207f5918a99SGerd Hoffmann 208f5918a99SGerd Hoffmann static void dt_add_isa_rtc(MicrovmMachineState *mms, ISADevice *dev) 209f5918a99SGerd Hoffmann { 210f5918a99SGerd Hoffmann const char compat[] = "motorola,mc146818"; 211f5918a99SGerd Hoffmann uint32_t irq = RTC_ISA_IRQ; 212f5918a99SGerd Hoffmann hwaddr base = RTC_ISA_BASE; 213f5918a99SGerd Hoffmann hwaddr size = 8; 214f5918a99SGerd Hoffmann char *nodename; 215f5918a99SGerd Hoffmann 216f5918a99SGerd Hoffmann nodename = g_strdup_printf("/rtc@%" PRIx64, base); 217f5918a99SGerd Hoffmann qemu_fdt_add_subnode(mms->fdt, nodename); 218f5918a99SGerd Hoffmann qemu_fdt_setprop(mms->fdt, nodename, "compatible", compat, sizeof(compat)); 219f5918a99SGerd Hoffmann qemu_fdt_setprop_sized_cells(mms->fdt, nodename, "reg", 2, base, 2, size); 220f5918a99SGerd Hoffmann dt_add_microvm_irq(mms, nodename, irq); 221f5918a99SGerd Hoffmann g_free(nodename); 222f5918a99SGerd Hoffmann } 223f5918a99SGerd Hoffmann 224f5918a99SGerd Hoffmann static void dt_setup_isa_bus(MicrovmMachineState *mms, DeviceState *bridge) 225f5918a99SGerd Hoffmann { 226f5918a99SGerd Hoffmann BusState *bus = qdev_get_child_bus(bridge, "isa.0"); 227f5918a99SGerd Hoffmann BusChild *kid; 228f5918a99SGerd Hoffmann Object *obj; 229f5918a99SGerd Hoffmann 230f5918a99SGerd Hoffmann QTAILQ_FOREACH(kid, &bus->children, sibling) { 231f5918a99SGerd Hoffmann DeviceState *dev = kid->child; 232f5918a99SGerd Hoffmann 233f5918a99SGerd Hoffmann /* serial */ 234f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), TYPE_ISA_SERIAL); 235f5918a99SGerd Hoffmann if (obj) { 236f5918a99SGerd Hoffmann dt_add_isa_serial(mms, ISA_DEVICE(obj)); 237f5918a99SGerd Hoffmann continue; 238f5918a99SGerd Hoffmann } 239f5918a99SGerd Hoffmann 240f5918a99SGerd Hoffmann /* rtc */ 241f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), TYPE_MC146818_RTC); 242f5918a99SGerd Hoffmann if (obj) { 243f5918a99SGerd Hoffmann dt_add_isa_rtc(mms, ISA_DEVICE(obj)); 244f5918a99SGerd Hoffmann continue; 245f5918a99SGerd Hoffmann } 246f5918a99SGerd Hoffmann 247f5918a99SGerd Hoffmann if (debug) { 248f5918a99SGerd Hoffmann fprintf(stderr, "%s: unhandled: %s\n", __func__, 249f5918a99SGerd Hoffmann object_get_typename(OBJECT(dev))); 250f5918a99SGerd Hoffmann } 251f5918a99SGerd Hoffmann } 252f5918a99SGerd Hoffmann } 253f5918a99SGerd Hoffmann 254f5918a99SGerd Hoffmann static void dt_setup_sys_bus(MicrovmMachineState *mms) 255f5918a99SGerd Hoffmann { 256f5918a99SGerd Hoffmann BusState *bus; 257f5918a99SGerd Hoffmann BusChild *kid; 258f5918a99SGerd Hoffmann Object *obj; 259f5918a99SGerd Hoffmann 260f5918a99SGerd Hoffmann /* sysbus devices */ 261f5918a99SGerd Hoffmann bus = sysbus_get_default(); 262f5918a99SGerd Hoffmann QTAILQ_FOREACH(kid, &bus->children, sibling) { 263f5918a99SGerd Hoffmann DeviceState *dev = kid->child; 264f5918a99SGerd Hoffmann 265f5918a99SGerd Hoffmann /* ioapic */ 266f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), TYPE_IOAPIC); 267f5918a99SGerd Hoffmann if (obj) { 268f5918a99SGerd Hoffmann dt_add_ioapic(mms, SYS_BUS_DEVICE(obj)); 269f5918a99SGerd Hoffmann continue; 270f5918a99SGerd Hoffmann } 271f5918a99SGerd Hoffmann } 272f5918a99SGerd Hoffmann 273f5918a99SGerd Hoffmann QTAILQ_FOREACH(kid, &bus->children, sibling) { 274f5918a99SGerd Hoffmann DeviceState *dev = kid->child; 275f5918a99SGerd Hoffmann 276f5918a99SGerd Hoffmann /* virtio */ 277f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_MMIO); 278f5918a99SGerd Hoffmann if (obj) { 279f5918a99SGerd Hoffmann dt_add_virtio(mms, VIRTIO_MMIO(obj)); 280f5918a99SGerd Hoffmann continue; 281f5918a99SGerd Hoffmann } 282f5918a99SGerd Hoffmann 283f5918a99SGerd Hoffmann /* xhci */ 284f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), TYPE_XHCI_SYSBUS); 285f5918a99SGerd Hoffmann if (obj) { 286f5918a99SGerd Hoffmann dt_add_xhci(mms); 287f5918a99SGerd Hoffmann continue; 288f5918a99SGerd Hoffmann } 289f5918a99SGerd Hoffmann 290f5918a99SGerd Hoffmann /* pcie */ 291f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), TYPE_GPEX_HOST); 292f5918a99SGerd Hoffmann if (obj) { 293f5918a99SGerd Hoffmann dt_add_pcie(mms); 294f5918a99SGerd Hoffmann continue; 295f5918a99SGerd Hoffmann } 296f5918a99SGerd Hoffmann 297f5918a99SGerd Hoffmann /* isa */ 298f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), "isabus-bridge"); 299f5918a99SGerd Hoffmann if (obj) { 300f5918a99SGerd Hoffmann dt_setup_isa_bus(mms, DEVICE(obj)); 301f5918a99SGerd Hoffmann continue; 302f5918a99SGerd Hoffmann } 303f5918a99SGerd Hoffmann 304f5918a99SGerd Hoffmann if (debug) { 305f5918a99SGerd Hoffmann obj = object_dynamic_cast(OBJECT(dev), TYPE_IOAPIC); 306f5918a99SGerd Hoffmann if (obj) { 307f5918a99SGerd Hoffmann /* ioapic already added in first pass */ 308f5918a99SGerd Hoffmann continue; 309f5918a99SGerd Hoffmann } 310f5918a99SGerd Hoffmann fprintf(stderr, "%s: unhandled: %s\n", __func__, 311f5918a99SGerd Hoffmann object_get_typename(OBJECT(dev))); 312f5918a99SGerd Hoffmann } 313f5918a99SGerd Hoffmann } 314f5918a99SGerd Hoffmann } 315f5918a99SGerd Hoffmann 316f5918a99SGerd Hoffmann void dt_setup_microvm(MicrovmMachineState *mms) 317f5918a99SGerd Hoffmann { 318f5918a99SGerd Hoffmann X86MachineState *x86ms = X86_MACHINE(mms); 319f5918a99SGerd Hoffmann int size = 0; 320f5918a99SGerd Hoffmann 321f5918a99SGerd Hoffmann mms->fdt = create_device_tree(&size); 322f5918a99SGerd Hoffmann 323f5918a99SGerd Hoffmann /* root node */ 324f5918a99SGerd Hoffmann qemu_fdt_setprop_string(mms->fdt, "/", "compatible", "linux,microvm"); 325f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, "/", "#address-cells", 0x2); 326f5918a99SGerd Hoffmann qemu_fdt_setprop_cell(mms->fdt, "/", "#size-cells", 0x2); 327f5918a99SGerd Hoffmann 328f5918a99SGerd Hoffmann qemu_fdt_add_subnode(mms->fdt, "/chosen"); 329f5918a99SGerd Hoffmann dt_setup_sys_bus(mms); 330f5918a99SGerd Hoffmann 331f5918a99SGerd Hoffmann /* add to fw_cfg */ 332d612405eSPhilippe Mathieu-Daudé if (debug) { 333f5918a99SGerd Hoffmann fprintf(stderr, "%s: add etc/fdt to fw_cfg\n", __func__); 334d612405eSPhilippe Mathieu-Daudé } 335f5918a99SGerd Hoffmann fw_cfg_add_file(x86ms->fw_cfg, "etc/fdt", mms->fdt, size); 336f5918a99SGerd Hoffmann 337f5918a99SGerd Hoffmann if (debug) { 338f5918a99SGerd Hoffmann fprintf(stderr, "%s: writing microvm.fdt\n", __func__); 339f5918a99SGerd Hoffmann g_file_set_contents("microvm.fdt", mms->fdt, size, NULL); 340f5918a99SGerd Hoffmann int ret = system("dtc -I dtb -O dts microvm.fdt"); 341f5918a99SGerd Hoffmann if (ret != 0) { 342f5918a99SGerd Hoffmann fprintf(stderr, "%s: oops, dtc not installed?\n", __func__); 343f5918a99SGerd Hoffmann } 344f5918a99SGerd Hoffmann } 345f5918a99SGerd Hoffmann } 346