11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 22b6a0aa05SPeter Maydell #include "qemu/osdep.h" 234684a204SPeter Xu #include "qemu/error-report.h" 246333e93cSRadim Krčmář #include "qapi/error.h" 251da12ec4SLe Tan #include "hw/sysbus.h" 261da12ec4SLe Tan #include "exec/address-spaces.h" 271da12ec4SLe Tan #include "intel_iommu_internal.h" 287df953bdSKnut Omang #include "hw/pci/pci.h" 293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h" 30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h" 31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h" 3204af0e18SPeter Xu #include "hw/boards.h" 3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h" 34cb135f59SPeter Xu #include "hw/pci-host/q35.h" 354684a204SPeter Xu #include "sysemu/kvm.h" 3632946019SRadim Krčmář #include "hw/i386/apic_internal.h" 37fb506e70SRadim Krčmář #include "kvm_i386.h" 38bc535e59SPeter Xu #include "trace.h" 391da12ec4SLe Tan 401da12ec4SLe Tan /*#define DEBUG_INTEL_IOMMU*/ 411da12ec4SLe Tan #ifdef DEBUG_INTEL_IOMMU 421da12ec4SLe Tan enum { 431da12ec4SLe Tan DEBUG_GENERAL, DEBUG_CSR, DEBUG_INV, DEBUG_MMU, DEBUG_FLOG, 44a5861439SPeter Xu DEBUG_CACHE, DEBUG_IR, 451da12ec4SLe Tan }; 461da12ec4SLe Tan #define VTD_DBGBIT(x) (1 << DEBUG_##x) 471da12ec4SLe Tan static int vtd_dbgflags = VTD_DBGBIT(GENERAL) | VTD_DBGBIT(CSR); 481da12ec4SLe Tan 491da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do { \ 501da12ec4SLe Tan if (vtd_dbgflags & VTD_DBGBIT(what)) { \ 511da12ec4SLe Tan fprintf(stderr, "(vtd)%s: " fmt "\n", __func__, \ 521da12ec4SLe Tan ## __VA_ARGS__); } \ 531da12ec4SLe Tan } while (0) 541da12ec4SLe Tan #else 551da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do {} while (0) 561da12ec4SLe Tan #endif 571da12ec4SLe Tan 581da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val, 591da12ec4SLe Tan uint64_t wmask, uint64_t w1cmask) 601da12ec4SLe Tan { 611da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 621da12ec4SLe Tan stq_le_p(&s->wmask[addr], wmask); 631da12ec4SLe Tan stq_le_p(&s->w1cmask[addr], w1cmask); 641da12ec4SLe Tan } 651da12ec4SLe Tan 661da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask) 671da12ec4SLe Tan { 681da12ec4SLe Tan stq_le_p(&s->womask[addr], mask); 691da12ec4SLe Tan } 701da12ec4SLe Tan 711da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val, 721da12ec4SLe Tan uint32_t wmask, uint32_t w1cmask) 731da12ec4SLe Tan { 741da12ec4SLe Tan stl_le_p(&s->csr[addr], val); 751da12ec4SLe Tan stl_le_p(&s->wmask[addr], wmask); 761da12ec4SLe Tan stl_le_p(&s->w1cmask[addr], w1cmask); 771da12ec4SLe Tan } 781da12ec4SLe Tan 791da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask) 801da12ec4SLe Tan { 811da12ec4SLe Tan stl_le_p(&s->womask[addr], mask); 821da12ec4SLe Tan } 831da12ec4SLe Tan 841da12ec4SLe Tan /* "External" get/set operations */ 851da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val) 861da12ec4SLe Tan { 871da12ec4SLe Tan uint64_t oldval = ldq_le_p(&s->csr[addr]); 881da12ec4SLe Tan uint64_t wmask = ldq_le_p(&s->wmask[addr]); 891da12ec4SLe Tan uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]); 901da12ec4SLe Tan stq_le_p(&s->csr[addr], 911da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 921da12ec4SLe Tan } 931da12ec4SLe Tan 941da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val) 951da12ec4SLe Tan { 961da12ec4SLe Tan uint32_t oldval = ldl_le_p(&s->csr[addr]); 971da12ec4SLe Tan uint32_t wmask = ldl_le_p(&s->wmask[addr]); 981da12ec4SLe Tan uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]); 991da12ec4SLe Tan stl_le_p(&s->csr[addr], 1001da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 1011da12ec4SLe Tan } 1021da12ec4SLe Tan 1031da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr) 1041da12ec4SLe Tan { 1051da12ec4SLe Tan uint64_t val = ldq_le_p(&s->csr[addr]); 1061da12ec4SLe Tan uint64_t womask = ldq_le_p(&s->womask[addr]); 1071da12ec4SLe Tan return val & ~womask; 1081da12ec4SLe Tan } 1091da12ec4SLe Tan 1101da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr) 1111da12ec4SLe Tan { 1121da12ec4SLe Tan uint32_t val = ldl_le_p(&s->csr[addr]); 1131da12ec4SLe Tan uint32_t womask = ldl_le_p(&s->womask[addr]); 1141da12ec4SLe Tan return val & ~womask; 1151da12ec4SLe Tan } 1161da12ec4SLe Tan 1171da12ec4SLe Tan /* "Internal" get/set operations */ 1181da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr) 1191da12ec4SLe Tan { 1201da12ec4SLe Tan return ldq_le_p(&s->csr[addr]); 1211da12ec4SLe Tan } 1221da12ec4SLe Tan 1231da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr) 1241da12ec4SLe Tan { 1251da12ec4SLe Tan return ldl_le_p(&s->csr[addr]); 1261da12ec4SLe Tan } 1271da12ec4SLe Tan 1281da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val) 1291da12ec4SLe Tan { 1301da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 1311da12ec4SLe Tan } 1321da12ec4SLe Tan 1331da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr, 1341da12ec4SLe Tan uint32_t clear, uint32_t mask) 1351da12ec4SLe Tan { 1361da12ec4SLe Tan uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask; 1371da12ec4SLe Tan stl_le_p(&s->csr[addr], new_val); 1381da12ec4SLe Tan return new_val; 1391da12ec4SLe Tan } 1401da12ec4SLe Tan 1411da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr, 1421da12ec4SLe Tan uint64_t clear, uint64_t mask) 1431da12ec4SLe Tan { 1441da12ec4SLe Tan uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask; 1451da12ec4SLe Tan stq_le_p(&s->csr[addr], new_val); 1461da12ec4SLe Tan return new_val; 1471da12ec4SLe Tan } 1481da12ec4SLe Tan 149b5a280c0SLe Tan /* GHashTable functions */ 150b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2) 151b5a280c0SLe Tan { 152b5a280c0SLe Tan return *((const uint64_t *)v1) == *((const uint64_t *)v2); 153b5a280c0SLe Tan } 154b5a280c0SLe Tan 155b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v) 156b5a280c0SLe Tan { 157b5a280c0SLe Tan return (guint)*(const uint64_t *)v; 158b5a280c0SLe Tan } 159b5a280c0SLe Tan 160b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value, 161b5a280c0SLe Tan gpointer user_data) 162b5a280c0SLe Tan { 163b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 164b5a280c0SLe Tan uint16_t domain_id = *(uint16_t *)user_data; 165b5a280c0SLe Tan return entry->domain_id == domain_id; 166b5a280c0SLe Tan } 167b5a280c0SLe Tan 168d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */ 169d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level) 170d66b969bSJason Wang { 1717e58326aSPeter Xu assert(level != 0); 172d66b969bSJason Wang return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS; 173d66b969bSJason Wang } 174d66b969bSJason Wang 175d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level) 176d66b969bSJason Wang { 177d66b969bSJason Wang return ~((1ULL << vtd_slpt_level_shift(level)) - 1); 178d66b969bSJason Wang } 179d66b969bSJason Wang 180b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value, 181b5a280c0SLe Tan gpointer user_data) 182b5a280c0SLe Tan { 183b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 184b5a280c0SLe Tan VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data; 185d66b969bSJason Wang uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask; 186d66b969bSJason Wang uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K; 187b5a280c0SLe Tan return (entry->domain_id == info->domain_id) && 188d66b969bSJason Wang (((entry->gfn & info->mask) == gfn) || 189d66b969bSJason Wang (entry->gfn == gfn_tlb)); 190b5a280c0SLe Tan } 191b5a280c0SLe Tan 192d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of 193d92fa2dcSLe Tan * IntelIOMMUState to 1. 194d92fa2dcSLe Tan */ 195d92fa2dcSLe Tan static void vtd_reset_context_cache(IntelIOMMUState *s) 196d92fa2dcSLe Tan { 197d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1987df953bdSKnut Omang VTDBus *vtd_bus; 1997df953bdSKnut Omang GHashTableIter bus_it; 200d92fa2dcSLe Tan uint32_t devfn_it; 201d92fa2dcSLe Tan 2027df953bdSKnut Omang g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr); 2037df953bdSKnut Omang 204d92fa2dcSLe Tan VTD_DPRINTF(CACHE, "global context_cache_gen=1"); 2057df953bdSKnut Omang while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) { 20604af0e18SPeter Xu for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) { 2077df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 208d92fa2dcSLe Tan if (!vtd_as) { 209d92fa2dcSLe Tan continue; 210d92fa2dcSLe Tan } 211d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 212d92fa2dcSLe Tan } 213d92fa2dcSLe Tan } 214d92fa2dcSLe Tan s->context_cache_gen = 1; 215d92fa2dcSLe Tan } 216d92fa2dcSLe Tan 217b5a280c0SLe Tan static void vtd_reset_iotlb(IntelIOMMUState *s) 218b5a280c0SLe Tan { 219b5a280c0SLe Tan assert(s->iotlb); 220b5a280c0SLe Tan g_hash_table_remove_all(s->iotlb); 221b5a280c0SLe Tan } 222b5a280c0SLe Tan 223bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id, 224d66b969bSJason Wang uint32_t level) 225d66b969bSJason Wang { 226d66b969bSJason Wang return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) | 227d66b969bSJason Wang ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT); 228d66b969bSJason Wang } 229d66b969bSJason Wang 230d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level) 231d66b969bSJason Wang { 232d66b969bSJason Wang return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K; 233d66b969bSJason Wang } 234d66b969bSJason Wang 235b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id, 236b5a280c0SLe Tan hwaddr addr) 237b5a280c0SLe Tan { 238d66b969bSJason Wang VTDIOTLBEntry *entry; 239b5a280c0SLe Tan uint64_t key; 240d66b969bSJason Wang int level; 241b5a280c0SLe Tan 242d66b969bSJason Wang for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) { 243d66b969bSJason Wang key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level), 244d66b969bSJason Wang source_id, level); 245d66b969bSJason Wang entry = g_hash_table_lookup(s->iotlb, &key); 246d66b969bSJason Wang if (entry) { 247d66b969bSJason Wang goto out; 248d66b969bSJason Wang } 249d66b969bSJason Wang } 250b5a280c0SLe Tan 251d66b969bSJason Wang out: 252d66b969bSJason Wang return entry; 253b5a280c0SLe Tan } 254b5a280c0SLe Tan 255b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id, 256b5a280c0SLe Tan uint16_t domain_id, hwaddr addr, uint64_t slpte, 257d66b969bSJason Wang bool read_flags, bool write_flags, 258d66b969bSJason Wang uint32_t level) 259b5a280c0SLe Tan { 260b5a280c0SLe Tan VTDIOTLBEntry *entry = g_malloc(sizeof(*entry)); 261b5a280c0SLe Tan uint64_t *key = g_malloc(sizeof(*key)); 262d66b969bSJason Wang uint64_t gfn = vtd_get_iotlb_gfn(addr, level); 263b5a280c0SLe Tan 2646c441e1dSPeter Xu trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id); 265b5a280c0SLe Tan if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) { 2666c441e1dSPeter Xu trace_vtd_iotlb_reset("iotlb exceeds size limit"); 267b5a280c0SLe Tan vtd_reset_iotlb(s); 268b5a280c0SLe Tan } 269b5a280c0SLe Tan 270b5a280c0SLe Tan entry->gfn = gfn; 271b5a280c0SLe Tan entry->domain_id = domain_id; 272b5a280c0SLe Tan entry->slpte = slpte; 273b5a280c0SLe Tan entry->read_flags = read_flags; 274b5a280c0SLe Tan entry->write_flags = write_flags; 275d66b969bSJason Wang entry->mask = vtd_slpt_level_page_mask(level); 276d66b969bSJason Wang *key = vtd_get_iotlb_key(gfn, source_id, level); 277b5a280c0SLe Tan g_hash_table_replace(s->iotlb, key, entry); 278b5a280c0SLe Tan } 279b5a280c0SLe Tan 2801da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an 2811da12ec4SLe Tan * interrupt via MSI. 2821da12ec4SLe Tan */ 2831da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg, 2841da12ec4SLe Tan hwaddr mesg_data_reg) 2851da12ec4SLe Tan { 28632946019SRadim Krčmář MSIMessage msi; 2871da12ec4SLe Tan 2881da12ec4SLe Tan assert(mesg_data_reg < DMAR_REG_SIZE); 2891da12ec4SLe Tan assert(mesg_addr_reg < DMAR_REG_SIZE); 2901da12ec4SLe Tan 29132946019SRadim Krčmář msi.address = vtd_get_long_raw(s, mesg_addr_reg); 29232946019SRadim Krčmář msi.data = vtd_get_long_raw(s, mesg_data_reg); 2931da12ec4SLe Tan 29432946019SRadim Krčmář VTD_DPRINTF(FLOG, "msi: addr 0x%"PRIx64 " data 0x%"PRIx32, 29532946019SRadim Krčmář msi.address, msi.data); 29632946019SRadim Krčmář apic_get_class()->send_msi(&msi); 2971da12ec4SLe Tan } 2981da12ec4SLe Tan 2991da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met. 3001da12ec4SLe Tan * Notice that the value of FSTS_REG being passed to it should be the one 3011da12ec4SLe Tan * before any update. 3021da12ec4SLe Tan */ 3031da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts) 3041da12ec4SLe Tan { 3051da12ec4SLe Tan if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO || 3061da12ec4SLe Tan pre_fsts & VTD_FSTS_IQE) { 3071da12ec4SLe Tan VTD_DPRINTF(FLOG, "there are previous interrupt conditions " 3081da12ec4SLe Tan "to be serviced by software, fault event is not generated " 3091da12ec4SLe Tan "(FSTS_REG 0x%"PRIx32 ")", pre_fsts); 3101da12ec4SLe Tan return; 3111da12ec4SLe Tan } 3121da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP); 3131da12ec4SLe Tan if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) { 3141da12ec4SLe Tan VTD_DPRINTF(FLOG, "Interrupt Mask set, fault event is not generated"); 3151da12ec4SLe Tan } else { 3161da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 3171da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 3181da12ec4SLe Tan } 3191da12ec4SLe Tan } 3201da12ec4SLe Tan 3211da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by 3221da12ec4SLe Tan * @index is Set. 3231da12ec4SLe Tan */ 3241da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index) 3251da12ec4SLe Tan { 3261da12ec4SLe Tan /* Each reg is 128-bit */ 3271da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3281da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3291da12ec4SLe Tan 3301da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3311da12ec4SLe Tan 3321da12ec4SLe Tan return vtd_get_quad_raw(s, addr) & VTD_FRCD_F; 3331da12ec4SLe Tan } 3341da12ec4SLe Tan 3351da12ec4SLe Tan /* Update the PPF field of Fault Status Register. 3361da12ec4SLe Tan * Should be called whenever change the F field of any fault recording 3371da12ec4SLe Tan * registers. 3381da12ec4SLe Tan */ 3391da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s) 3401da12ec4SLe Tan { 3411da12ec4SLe Tan uint32_t i; 3421da12ec4SLe Tan uint32_t ppf_mask = 0; 3431da12ec4SLe Tan 3441da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3451da12ec4SLe Tan if (vtd_is_frcd_set(s, i)) { 3461da12ec4SLe Tan ppf_mask = VTD_FSTS_PPF; 3471da12ec4SLe Tan break; 3481da12ec4SLe Tan } 3491da12ec4SLe Tan } 3501da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask); 3511da12ec4SLe Tan VTD_DPRINTF(FLOG, "set PPF of FSTS_REG to %d", ppf_mask ? 1 : 0); 3521da12ec4SLe Tan } 3531da12ec4SLe Tan 3541da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index) 3551da12ec4SLe Tan { 3561da12ec4SLe Tan /* Each reg is 128-bit */ 3571da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3581da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3591da12ec4SLe Tan 3601da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3611da12ec4SLe Tan 3621da12ec4SLe Tan vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F); 3631da12ec4SLe Tan vtd_update_fsts_ppf(s); 3641da12ec4SLe Tan } 3651da12ec4SLe Tan 3661da12ec4SLe Tan /* Must not update F field now, should be done later */ 3671da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index, 3681da12ec4SLe Tan uint16_t source_id, hwaddr addr, 3691da12ec4SLe Tan VTDFaultReason fault, bool is_write) 3701da12ec4SLe Tan { 3711da12ec4SLe Tan uint64_t hi = 0, lo; 3721da12ec4SLe Tan hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3731da12ec4SLe Tan 3741da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3751da12ec4SLe Tan 3761da12ec4SLe Tan lo = VTD_FRCD_FI(addr); 3771da12ec4SLe Tan hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault); 3781da12ec4SLe Tan if (!is_write) { 3791da12ec4SLe Tan hi |= VTD_FRCD_T; 3801da12ec4SLe Tan } 3811da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr, lo); 3821da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr + 8, hi); 3831da12ec4SLe Tan VTD_DPRINTF(FLOG, "record to FRCD_REG #%"PRIu16 ": hi 0x%"PRIx64 3841da12ec4SLe Tan ", lo 0x%"PRIx64, index, hi, lo); 3851da12ec4SLe Tan } 3861da12ec4SLe Tan 3871da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */ 3881da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id) 3891da12ec4SLe Tan { 3901da12ec4SLe Tan uint32_t i; 3911da12ec4SLe Tan uint64_t frcd_reg; 3921da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */ 3931da12ec4SLe Tan 3941da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3951da12ec4SLe Tan frcd_reg = vtd_get_quad_raw(s, addr); 3961da12ec4SLe Tan VTD_DPRINTF(FLOG, "frcd_reg #%d 0x%"PRIx64, i, frcd_reg); 3971da12ec4SLe Tan if ((frcd_reg & VTD_FRCD_F) && 3981da12ec4SLe Tan ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) { 3991da12ec4SLe Tan return true; 4001da12ec4SLe Tan } 4011da12ec4SLe Tan addr += 16; /* 128-bit for each */ 4021da12ec4SLe Tan } 4031da12ec4SLe Tan return false; 4041da12ec4SLe Tan } 4051da12ec4SLe Tan 4061da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */ 4071da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id, 4081da12ec4SLe Tan hwaddr addr, VTDFaultReason fault, 4091da12ec4SLe Tan bool is_write) 4101da12ec4SLe Tan { 4111da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 4121da12ec4SLe Tan 4131da12ec4SLe Tan assert(fault < VTD_FR_MAX); 4141da12ec4SLe Tan 4151da12ec4SLe Tan if (fault == VTD_FR_RESERVED_ERR) { 4161da12ec4SLe Tan /* This is not a normal fault reason case. Drop it. */ 4171da12ec4SLe Tan return; 4181da12ec4SLe Tan } 4191da12ec4SLe Tan VTD_DPRINTF(FLOG, "sid 0x%"PRIx16 ", fault %d, addr 0x%"PRIx64 4201da12ec4SLe Tan ", is_write %d", source_id, fault, addr, is_write); 4211da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PFO) { 4221da12ec4SLe Tan VTD_DPRINTF(FLOG, "new fault is not recorded due to " 4231da12ec4SLe Tan "Primary Fault Overflow"); 4241da12ec4SLe Tan return; 4251da12ec4SLe Tan } 4261da12ec4SLe Tan if (vtd_try_collapse_fault(s, source_id)) { 4271da12ec4SLe Tan VTD_DPRINTF(FLOG, "new fault is not recorded due to " 4281da12ec4SLe Tan "compression of faults"); 4291da12ec4SLe Tan return; 4301da12ec4SLe Tan } 4311da12ec4SLe Tan if (vtd_is_frcd_set(s, s->next_frcd_reg)) { 4321da12ec4SLe Tan VTD_DPRINTF(FLOG, "Primary Fault Overflow and " 4331da12ec4SLe Tan "new fault is not recorded, set PFO field"); 4341da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO); 4351da12ec4SLe Tan return; 4361da12ec4SLe Tan } 4371da12ec4SLe Tan 4381da12ec4SLe Tan vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write); 4391da12ec4SLe Tan 4401da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PPF) { 4411da12ec4SLe Tan VTD_DPRINTF(FLOG, "there are pending faults already, " 4421da12ec4SLe Tan "fault event is not generated"); 4431da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); 4441da12ec4SLe Tan s->next_frcd_reg++; 4451da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4461da12ec4SLe Tan s->next_frcd_reg = 0; 4471da12ec4SLe Tan } 4481da12ec4SLe Tan } else { 4491da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK, 4501da12ec4SLe Tan VTD_FSTS_FRI(s->next_frcd_reg)); 4511da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */ 4521da12ec4SLe Tan s->next_frcd_reg++; 4531da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4541da12ec4SLe Tan s->next_frcd_reg = 0; 4551da12ec4SLe Tan } 4561da12ec4SLe Tan /* This case actually cause the PPF to be Set. 4571da12ec4SLe Tan * So generate fault event (interrupt). 4581da12ec4SLe Tan */ 4591da12ec4SLe Tan vtd_generate_fault_event(s, fsts_reg); 4601da12ec4SLe Tan } 4611da12ec4SLe Tan } 4621da12ec4SLe Tan 463ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error 464ed7b8fbcSLe Tan * conditions. 465ed7b8fbcSLe Tan */ 466ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s) 467ed7b8fbcSLe Tan { 468ed7b8fbcSLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 469ed7b8fbcSLe Tan 470ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE); 471ed7b8fbcSLe Tan vtd_generate_fault_event(s, fsts_reg); 472ed7b8fbcSLe Tan } 473ed7b8fbcSLe Tan 474ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */ 475ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s) 476ed7b8fbcSLe Tan { 477ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) { 478bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("One pending, skip current"); 479ed7b8fbcSLe Tan return; 480ed7b8fbcSLe Tan } 481ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC); 482ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP); 483ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) { 484bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, " 485bc535e59SPeter Xu "new event not generated"); 486ed7b8fbcSLe Tan return; 487ed7b8fbcSLe Tan } else { 488ed7b8fbcSLe Tan /* Generate the interrupt event */ 489bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("Generating complete event"); 490ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 491ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 492ed7b8fbcSLe Tan } 493ed7b8fbcSLe Tan } 494ed7b8fbcSLe Tan 4951da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root) 4961da12ec4SLe Tan { 4971da12ec4SLe Tan return root->val & VTD_ROOT_ENTRY_P; 4981da12ec4SLe Tan } 4991da12ec4SLe Tan 5001da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index, 5011da12ec4SLe Tan VTDRootEntry *re) 5021da12ec4SLe Tan { 5031da12ec4SLe Tan dma_addr_t addr; 5041da12ec4SLe Tan 5051da12ec4SLe Tan addr = s->root + index * sizeof(*re); 5061da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) { 5076c441e1dSPeter Xu trace_vtd_re_invalid(re->rsvd, re->val); 5081da12ec4SLe Tan re->val = 0; 5091da12ec4SLe Tan return -VTD_FR_ROOT_TABLE_INV; 5101da12ec4SLe Tan } 5111da12ec4SLe Tan re->val = le64_to_cpu(re->val); 5121da12ec4SLe Tan return 0; 5131da12ec4SLe Tan } 5141da12ec4SLe Tan 5151da12ec4SLe Tan static inline bool vtd_context_entry_present(VTDContextEntry *context) 5161da12ec4SLe Tan { 5171da12ec4SLe Tan return context->lo & VTD_CONTEXT_ENTRY_P; 5181da12ec4SLe Tan } 5191da12ec4SLe Tan 5201da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index, 5211da12ec4SLe Tan VTDContextEntry *ce) 5221da12ec4SLe Tan { 5231da12ec4SLe Tan dma_addr_t addr; 5241da12ec4SLe Tan 5256c441e1dSPeter Xu /* we have checked that root entry is present */ 5261da12ec4SLe Tan addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce); 5271da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) { 5286c441e1dSPeter Xu trace_vtd_re_invalid(root->rsvd, root->val); 5291da12ec4SLe Tan return -VTD_FR_CONTEXT_TABLE_INV; 5301da12ec4SLe Tan } 5311da12ec4SLe Tan ce->lo = le64_to_cpu(ce->lo); 5321da12ec4SLe Tan ce->hi = le64_to_cpu(ce->hi); 5331da12ec4SLe Tan return 0; 5341da12ec4SLe Tan } 5351da12ec4SLe Tan 5361da12ec4SLe Tan static inline dma_addr_t vtd_get_slpt_base_from_context(VTDContextEntry *ce) 5371da12ec4SLe Tan { 5381da12ec4SLe Tan return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR; 5391da12ec4SLe Tan } 5401da12ec4SLe Tan 5411da12ec4SLe Tan static inline uint64_t vtd_get_slpte_addr(uint64_t slpte) 5421da12ec4SLe Tan { 5431da12ec4SLe Tan return slpte & VTD_SL_PT_BASE_ADDR_MASK; 5441da12ec4SLe Tan } 5451da12ec4SLe Tan 5461da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */ 5471da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level) 5481da12ec4SLe Tan { 5491da12ec4SLe Tan return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK); 5501da12ec4SLe Tan } 5511da12ec4SLe Tan 5521da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */ 5531da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index) 5541da12ec4SLe Tan { 5551da12ec4SLe Tan uint64_t slpte; 5561da12ec4SLe Tan 5571da12ec4SLe Tan assert(index < VTD_SL_PT_ENTRY_NR); 5581da12ec4SLe Tan 5591da12ec4SLe Tan if (dma_memory_read(&address_space_memory, 5601da12ec4SLe Tan base_addr + index * sizeof(slpte), &slpte, 5611da12ec4SLe Tan sizeof(slpte))) { 5621da12ec4SLe Tan slpte = (uint64_t)-1; 5631da12ec4SLe Tan return slpte; 5641da12ec4SLe Tan } 5651da12ec4SLe Tan slpte = le64_to_cpu(slpte); 5661da12ec4SLe Tan return slpte; 5671da12ec4SLe Tan } 5681da12ec4SLe Tan 5696e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset 5706e905564SPeter Xu * of current level. 5711da12ec4SLe Tan */ 5726e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level) 5731da12ec4SLe Tan { 5746e905564SPeter Xu return (iova >> vtd_slpt_level_shift(level)) & 5751da12ec4SLe Tan ((1ULL << VTD_SL_LEVEL_BITS) - 1); 5761da12ec4SLe Tan } 5771da12ec4SLe Tan 5781da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */ 5791da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level) 5801da12ec4SLe Tan { 5811da12ec4SLe Tan return VTD_CAP_SAGAW_MASK & s->cap & 5821da12ec4SLe Tan (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT)); 5831da12ec4SLe Tan } 5841da12ec4SLe Tan 5851da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level 5861da12ec4SLe Tan * page-table walk from the Address Width field of context-entry. 5871da12ec4SLe Tan */ 5881da12ec4SLe Tan static inline uint32_t vtd_get_level_from_context_entry(VTDContextEntry *ce) 5891da12ec4SLe Tan { 5901da12ec4SLe Tan return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW); 5911da12ec4SLe Tan } 5921da12ec4SLe Tan 5931da12ec4SLe Tan static inline uint32_t vtd_get_agaw_from_context_entry(VTDContextEntry *ce) 5941da12ec4SLe Tan { 5951da12ec4SLe Tan return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9; 5961da12ec4SLe Tan } 5971da12ec4SLe Tan 598*f06a696dSPeter Xu static inline uint64_t vtd_iova_limit(VTDContextEntry *ce) 599*f06a696dSPeter Xu { 600*f06a696dSPeter Xu uint32_t ce_agaw = vtd_get_agaw_from_context_entry(ce); 601*f06a696dSPeter Xu return 1ULL << MIN(ce_agaw, VTD_MGAW); 602*f06a696dSPeter Xu } 603*f06a696dSPeter Xu 604*f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */ 605*f06a696dSPeter Xu static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce) 606*f06a696dSPeter Xu { 607*f06a696dSPeter Xu /* 608*f06a696dSPeter Xu * Check if @iova is above 2^X-1, where X is the minimum of MGAW 609*f06a696dSPeter Xu * in CAP_REG and AW in context-entry. 610*f06a696dSPeter Xu */ 611*f06a696dSPeter Xu return !(iova & ~(vtd_iova_limit(ce) - 1)); 612*f06a696dSPeter Xu } 613*f06a696dSPeter Xu 6141da12ec4SLe Tan static const uint64_t vtd_paging_entry_rsvd_field[] = { 6151da12ec4SLe Tan [0] = ~0ULL, 6161da12ec4SLe Tan /* For not large page */ 6171da12ec4SLe Tan [1] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6181da12ec4SLe Tan [2] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6191da12ec4SLe Tan [3] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6201da12ec4SLe Tan [4] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6211da12ec4SLe Tan /* For large page */ 6221da12ec4SLe Tan [5] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6231da12ec4SLe Tan [6] = 0x1ff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6241da12ec4SLe Tan [7] = 0x3ffff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6251da12ec4SLe Tan [8] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6261da12ec4SLe Tan }; 6271da12ec4SLe Tan 6281da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level) 6291da12ec4SLe Tan { 6301da12ec4SLe Tan if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) { 6311da12ec4SLe Tan /* Maybe large page */ 6321da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level + 4]; 6331da12ec4SLe Tan } else { 6341da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level]; 6351da12ec4SLe Tan } 6361da12ec4SLe Tan } 6371da12ec4SLe Tan 6386e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level 6391da12ec4SLe Tan * of the translation, can be used for deciding the size of large page. 6401da12ec4SLe Tan */ 6416e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write, 6421da12ec4SLe Tan uint64_t *slptep, uint32_t *slpte_level, 6431da12ec4SLe Tan bool *reads, bool *writes) 6441da12ec4SLe Tan { 6451da12ec4SLe Tan dma_addr_t addr = vtd_get_slpt_base_from_context(ce); 6461da12ec4SLe Tan uint32_t level = vtd_get_level_from_context_entry(ce); 6471da12ec4SLe Tan uint32_t offset; 6481da12ec4SLe Tan uint64_t slpte; 6491da12ec4SLe Tan uint64_t access_right_check; 6501da12ec4SLe Tan 651*f06a696dSPeter Xu if (!vtd_iova_range_check(iova, ce)) { 6526e905564SPeter Xu VTD_DPRINTF(GENERAL, "error: iova 0x%"PRIx64 " exceeds limits", iova); 6531da12ec4SLe Tan return -VTD_FR_ADDR_BEYOND_MGAW; 6541da12ec4SLe Tan } 6551da12ec4SLe Tan 6561da12ec4SLe Tan /* FIXME: what is the Atomics request here? */ 6571da12ec4SLe Tan access_right_check = is_write ? VTD_SL_W : VTD_SL_R; 6581da12ec4SLe Tan 6591da12ec4SLe Tan while (true) { 6606e905564SPeter Xu offset = vtd_iova_level_offset(iova, level); 6611da12ec4SLe Tan slpte = vtd_get_slpte(addr, offset); 6621da12ec4SLe Tan 6631da12ec4SLe Tan if (slpte == (uint64_t)-1) { 6641da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: fail to access second-level paging " 6656e905564SPeter Xu "entry at level %"PRIu32 " for iova 0x%"PRIx64, 6666e905564SPeter Xu level, iova); 6671da12ec4SLe Tan if (level == vtd_get_level_from_context_entry(ce)) { 6681da12ec4SLe Tan /* Invalid programming of context-entry */ 6691da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 6701da12ec4SLe Tan } else { 6711da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_INV; 6721da12ec4SLe Tan } 6731da12ec4SLe Tan } 6741da12ec4SLe Tan *reads = (*reads) && (slpte & VTD_SL_R); 6751da12ec4SLe Tan *writes = (*writes) && (slpte & VTD_SL_W); 6761da12ec4SLe Tan if (!(slpte & access_right_check)) { 6771da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: lack of %s permission for " 6786e905564SPeter Xu "iova 0x%"PRIx64 " slpte 0x%"PRIx64, 6796e905564SPeter Xu (is_write ? "write" : "read"), iova, slpte); 6801da12ec4SLe Tan return is_write ? -VTD_FR_WRITE : -VTD_FR_READ; 6811da12ec4SLe Tan } 6821da12ec4SLe Tan if (vtd_slpte_nonzero_rsvd(slpte, level)) { 6831da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in second " 6841da12ec4SLe Tan "level paging entry level %"PRIu32 " slpte 0x%"PRIx64, 6851da12ec4SLe Tan level, slpte); 6861da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_RSVD; 6871da12ec4SLe Tan } 6881da12ec4SLe Tan 6891da12ec4SLe Tan if (vtd_is_last_slpte(slpte, level)) { 6901da12ec4SLe Tan *slptep = slpte; 6911da12ec4SLe Tan *slpte_level = level; 6921da12ec4SLe Tan return 0; 6931da12ec4SLe Tan } 6941da12ec4SLe Tan addr = vtd_get_slpte_addr(slpte); 6951da12ec4SLe Tan level--; 6961da12ec4SLe Tan } 6971da12ec4SLe Tan } 6981da12ec4SLe Tan 699*f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private); 700*f06a696dSPeter Xu 701*f06a696dSPeter Xu /** 702*f06a696dSPeter Xu * vtd_page_walk_level - walk over specific level for IOVA range 703*f06a696dSPeter Xu * 704*f06a696dSPeter Xu * @addr: base GPA addr to start the walk 705*f06a696dSPeter Xu * @start: IOVA range start address 706*f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 707*f06a696dSPeter Xu * @hook_fn: hook func to be called when detected page 708*f06a696dSPeter Xu * @private: private data to be passed into hook func 709*f06a696dSPeter Xu * @read: whether parent level has read permission 710*f06a696dSPeter Xu * @write: whether parent level has write permission 711*f06a696dSPeter Xu * @notify_unmap: whether we should notify invalid entries 712*f06a696dSPeter Xu */ 713*f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start, 714*f06a696dSPeter Xu uint64_t end, vtd_page_walk_hook hook_fn, 715*f06a696dSPeter Xu void *private, uint32_t level, 716*f06a696dSPeter Xu bool read, bool write, bool notify_unmap) 717*f06a696dSPeter Xu { 718*f06a696dSPeter Xu bool read_cur, write_cur, entry_valid; 719*f06a696dSPeter Xu uint32_t offset; 720*f06a696dSPeter Xu uint64_t slpte; 721*f06a696dSPeter Xu uint64_t subpage_size, subpage_mask; 722*f06a696dSPeter Xu IOMMUTLBEntry entry; 723*f06a696dSPeter Xu uint64_t iova = start; 724*f06a696dSPeter Xu uint64_t iova_next; 725*f06a696dSPeter Xu int ret = 0; 726*f06a696dSPeter Xu 727*f06a696dSPeter Xu trace_vtd_page_walk_level(addr, level, start, end); 728*f06a696dSPeter Xu 729*f06a696dSPeter Xu subpage_size = 1ULL << vtd_slpt_level_shift(level); 730*f06a696dSPeter Xu subpage_mask = vtd_slpt_level_page_mask(level); 731*f06a696dSPeter Xu 732*f06a696dSPeter Xu while (iova < end) { 733*f06a696dSPeter Xu iova_next = (iova & subpage_mask) + subpage_size; 734*f06a696dSPeter Xu 735*f06a696dSPeter Xu offset = vtd_iova_level_offset(iova, level); 736*f06a696dSPeter Xu slpte = vtd_get_slpte(addr, offset); 737*f06a696dSPeter Xu 738*f06a696dSPeter Xu if (slpte == (uint64_t)-1) { 739*f06a696dSPeter Xu trace_vtd_page_walk_skip_read(iova, iova_next); 740*f06a696dSPeter Xu goto next; 741*f06a696dSPeter Xu } 742*f06a696dSPeter Xu 743*f06a696dSPeter Xu if (vtd_slpte_nonzero_rsvd(slpte, level)) { 744*f06a696dSPeter Xu trace_vtd_page_walk_skip_reserve(iova, iova_next); 745*f06a696dSPeter Xu goto next; 746*f06a696dSPeter Xu } 747*f06a696dSPeter Xu 748*f06a696dSPeter Xu /* Permissions are stacked with parents' */ 749*f06a696dSPeter Xu read_cur = read && (slpte & VTD_SL_R); 750*f06a696dSPeter Xu write_cur = write && (slpte & VTD_SL_W); 751*f06a696dSPeter Xu 752*f06a696dSPeter Xu /* 753*f06a696dSPeter Xu * As long as we have either read/write permission, this is a 754*f06a696dSPeter Xu * valid entry. The rule works for both page entries and page 755*f06a696dSPeter Xu * table entries. 756*f06a696dSPeter Xu */ 757*f06a696dSPeter Xu entry_valid = read_cur | write_cur; 758*f06a696dSPeter Xu 759*f06a696dSPeter Xu if (vtd_is_last_slpte(slpte, level)) { 760*f06a696dSPeter Xu entry.target_as = &address_space_memory; 761*f06a696dSPeter Xu entry.iova = iova & subpage_mask; 762*f06a696dSPeter Xu /* NOTE: this is only meaningful if entry_valid == true */ 763*f06a696dSPeter Xu entry.translated_addr = vtd_get_slpte_addr(slpte); 764*f06a696dSPeter Xu entry.addr_mask = ~subpage_mask; 765*f06a696dSPeter Xu entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur); 766*f06a696dSPeter Xu if (!entry_valid && !notify_unmap) { 767*f06a696dSPeter Xu trace_vtd_page_walk_skip_perm(iova, iova_next); 768*f06a696dSPeter Xu goto next; 769*f06a696dSPeter Xu } 770*f06a696dSPeter Xu trace_vtd_page_walk_one(level, entry.iova, entry.translated_addr, 771*f06a696dSPeter Xu entry.addr_mask, entry.perm); 772*f06a696dSPeter Xu if (hook_fn) { 773*f06a696dSPeter Xu ret = hook_fn(&entry, private); 774*f06a696dSPeter Xu if (ret < 0) { 775*f06a696dSPeter Xu return ret; 776*f06a696dSPeter Xu } 777*f06a696dSPeter Xu } 778*f06a696dSPeter Xu } else { 779*f06a696dSPeter Xu if (!entry_valid) { 780*f06a696dSPeter Xu trace_vtd_page_walk_skip_perm(iova, iova_next); 781*f06a696dSPeter Xu goto next; 782*f06a696dSPeter Xu } 783*f06a696dSPeter Xu ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte), iova, 784*f06a696dSPeter Xu MIN(iova_next, end), hook_fn, private, 785*f06a696dSPeter Xu level - 1, read_cur, write_cur, 786*f06a696dSPeter Xu notify_unmap); 787*f06a696dSPeter Xu if (ret < 0) { 788*f06a696dSPeter Xu return ret; 789*f06a696dSPeter Xu } 790*f06a696dSPeter Xu } 791*f06a696dSPeter Xu 792*f06a696dSPeter Xu next: 793*f06a696dSPeter Xu iova = iova_next; 794*f06a696dSPeter Xu } 795*f06a696dSPeter Xu 796*f06a696dSPeter Xu return 0; 797*f06a696dSPeter Xu } 798*f06a696dSPeter Xu 799*f06a696dSPeter Xu /** 800*f06a696dSPeter Xu * vtd_page_walk - walk specific IOVA range, and call the hook 801*f06a696dSPeter Xu * 802*f06a696dSPeter Xu * @ce: context entry to walk upon 803*f06a696dSPeter Xu * @start: IOVA address to start the walk 804*f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 805*f06a696dSPeter Xu * @hook_fn: the hook that to be called for each detected area 806*f06a696dSPeter Xu * @private: private data for the hook function 807*f06a696dSPeter Xu */ 808*f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end, 809*f06a696dSPeter Xu vtd_page_walk_hook hook_fn, void *private) 810*f06a696dSPeter Xu { 811*f06a696dSPeter Xu dma_addr_t addr = vtd_get_slpt_base_from_context(ce); 812*f06a696dSPeter Xu uint32_t level = vtd_get_level_from_context_entry(ce); 813*f06a696dSPeter Xu 814*f06a696dSPeter Xu if (!vtd_iova_range_check(start, ce)) { 815*f06a696dSPeter Xu return -VTD_FR_ADDR_BEYOND_MGAW; 816*f06a696dSPeter Xu } 817*f06a696dSPeter Xu 818*f06a696dSPeter Xu if (!vtd_iova_range_check(end, ce)) { 819*f06a696dSPeter Xu /* Fix end so that it reaches the maximum */ 820*f06a696dSPeter Xu end = vtd_iova_limit(ce); 821*f06a696dSPeter Xu } 822*f06a696dSPeter Xu 823*f06a696dSPeter Xu return vtd_page_walk_level(addr, start, end, hook_fn, private, 824*f06a696dSPeter Xu level, true, true, false); 825*f06a696dSPeter Xu } 826*f06a696dSPeter Xu 8271da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */ 8281da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num, 8291da12ec4SLe Tan uint8_t devfn, VTDContextEntry *ce) 8301da12ec4SLe Tan { 8311da12ec4SLe Tan VTDRootEntry re; 8321da12ec4SLe Tan int ret_fr; 8331da12ec4SLe Tan 8341da12ec4SLe Tan ret_fr = vtd_get_root_entry(s, bus_num, &re); 8351da12ec4SLe Tan if (ret_fr) { 8361da12ec4SLe Tan return ret_fr; 8371da12ec4SLe Tan } 8381da12ec4SLe Tan 8391da12ec4SLe Tan if (!vtd_root_entry_present(&re)) { 8406c441e1dSPeter Xu /* Not error - it's okay we don't have root entry. */ 8416c441e1dSPeter Xu trace_vtd_re_not_present(bus_num); 8421da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 8431da12ec4SLe Tan } else if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD)) { 8446c441e1dSPeter Xu trace_vtd_re_invalid(re.rsvd, re.val); 8451da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_RSVD; 8461da12ec4SLe Tan } 8471da12ec4SLe Tan 8481da12ec4SLe Tan ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce); 8491da12ec4SLe Tan if (ret_fr) { 8501da12ec4SLe Tan return ret_fr; 8511da12ec4SLe Tan } 8521da12ec4SLe Tan 8531da12ec4SLe Tan if (!vtd_context_entry_present(ce)) { 8546c441e1dSPeter Xu /* Not error - it's okay we don't have context entry. */ 8556c441e1dSPeter Xu trace_vtd_ce_not_present(bus_num, devfn); 8561da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_P; 8571da12ec4SLe Tan } else if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) || 8581da12ec4SLe Tan (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO)) { 8596c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 8601da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_RSVD; 8611da12ec4SLe Tan } 8621da12ec4SLe Tan /* Check if the programming of context-entry is valid */ 8631da12ec4SLe Tan if (!vtd_is_level_supported(s, vtd_get_level_from_context_entry(ce))) { 8646c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 8651da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 866554f5e16SJason Wang } else { 867554f5e16SJason Wang switch (ce->lo & VTD_CONTEXT_ENTRY_TT) { 868554f5e16SJason Wang case VTD_CONTEXT_TT_MULTI_LEVEL: 869554f5e16SJason Wang /* fall through */ 870554f5e16SJason Wang case VTD_CONTEXT_TT_DEV_IOTLB: 871554f5e16SJason Wang break; 872554f5e16SJason Wang default: 8736c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 8741da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 8751da12ec4SLe Tan } 876554f5e16SJason Wang } 8771da12ec4SLe Tan return 0; 8781da12ec4SLe Tan } 8791da12ec4SLe Tan 8801da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn) 8811da12ec4SLe Tan { 8821da12ec4SLe Tan return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL); 8831da12ec4SLe Tan } 8841da12ec4SLe Tan 8851da12ec4SLe Tan static const bool vtd_qualified_faults[] = { 8861da12ec4SLe Tan [VTD_FR_RESERVED] = false, 8871da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_P] = false, 8881da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_P] = true, 8891da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_INV] = true, 8901da12ec4SLe Tan [VTD_FR_ADDR_BEYOND_MGAW] = true, 8911da12ec4SLe Tan [VTD_FR_WRITE] = true, 8921da12ec4SLe Tan [VTD_FR_READ] = true, 8931da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_INV] = true, 8941da12ec4SLe Tan [VTD_FR_ROOT_TABLE_INV] = false, 8951da12ec4SLe Tan [VTD_FR_CONTEXT_TABLE_INV] = false, 8961da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_RSVD] = false, 8971da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_RSVD] = true, 8981da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_TT] = true, 8991da12ec4SLe Tan [VTD_FR_RESERVED_ERR] = false, 9001da12ec4SLe Tan [VTD_FR_MAX] = false, 9011da12ec4SLe Tan }; 9021da12ec4SLe Tan 9031da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software 9041da12ec4SLe Tan * only if the FPD field in the context-entry used to process the faulting 9051da12ec4SLe Tan * request is 0. 9061da12ec4SLe Tan */ 9071da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault) 9081da12ec4SLe Tan { 9091da12ec4SLe Tan return vtd_qualified_faults[fault]; 9101da12ec4SLe Tan } 9111da12ec4SLe Tan 9121da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr) 9131da12ec4SLe Tan { 9141da12ec4SLe Tan return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST; 9151da12ec4SLe Tan } 9161da12ec4SLe Tan 9171da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu 9181da12ec4SLe Tan * translation. 91979e2b9aeSPaolo Bonzini * 92079e2b9aeSPaolo Bonzini * Called from RCU critical section. 92179e2b9aeSPaolo Bonzini * 9221da12ec4SLe Tan * @bus_num: The bus number 9231da12ec4SLe Tan * @devfn: The devfn, which is the combined of device and function number 9241da12ec4SLe Tan * @is_write: The access is a write operation 9251da12ec4SLe Tan * @entry: IOMMUTLBEntry that contain the addr to be translated and result 9261da12ec4SLe Tan */ 9277df953bdSKnut Omang static void vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus, 9281da12ec4SLe Tan uint8_t devfn, hwaddr addr, bool is_write, 9291da12ec4SLe Tan IOMMUTLBEntry *entry) 9301da12ec4SLe Tan { 931d92fa2dcSLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 9321da12ec4SLe Tan VTDContextEntry ce; 9337df953bdSKnut Omang uint8_t bus_num = pci_bus_num(bus); 934d92fa2dcSLe Tan VTDContextCacheEntry *cc_entry = &vtd_as->context_cache_entry; 935d66b969bSJason Wang uint64_t slpte, page_mask; 9361da12ec4SLe Tan uint32_t level; 9371da12ec4SLe Tan uint16_t source_id = vtd_make_source_id(bus_num, devfn); 9381da12ec4SLe Tan int ret_fr; 9391da12ec4SLe Tan bool is_fpd_set = false; 9401da12ec4SLe Tan bool reads = true; 9411da12ec4SLe Tan bool writes = true; 942b5a280c0SLe Tan VTDIOTLBEntry *iotlb_entry; 9431da12ec4SLe Tan 944046ab7e9SPeter Xu /* 945046ab7e9SPeter Xu * We have standalone memory region for interrupt addresses, we 946046ab7e9SPeter Xu * should never receive translation requests in this region. 9471da12ec4SLe Tan */ 948046ab7e9SPeter Xu assert(!vtd_is_interrupt_addr(addr)); 949046ab7e9SPeter Xu 950b5a280c0SLe Tan /* Try to fetch slpte form IOTLB */ 951b5a280c0SLe Tan iotlb_entry = vtd_lookup_iotlb(s, source_id, addr); 952b5a280c0SLe Tan if (iotlb_entry) { 9536c441e1dSPeter Xu trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte, 9546c441e1dSPeter Xu iotlb_entry->domain_id); 955b5a280c0SLe Tan slpte = iotlb_entry->slpte; 956b5a280c0SLe Tan reads = iotlb_entry->read_flags; 957b5a280c0SLe Tan writes = iotlb_entry->write_flags; 958d66b969bSJason Wang page_mask = iotlb_entry->mask; 959b5a280c0SLe Tan goto out; 960b5a280c0SLe Tan } 961d92fa2dcSLe Tan /* Try to fetch context-entry from cache first */ 962d92fa2dcSLe Tan if (cc_entry->context_cache_gen == s->context_cache_gen) { 9636c441e1dSPeter Xu trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi, 9646c441e1dSPeter Xu cc_entry->context_entry.lo, 9656c441e1dSPeter Xu cc_entry->context_cache_gen); 966d92fa2dcSLe Tan ce = cc_entry->context_entry; 967d92fa2dcSLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 968d92fa2dcSLe Tan } else { 9691da12ec4SLe Tan ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce); 9701da12ec4SLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 9711da12ec4SLe Tan if (ret_fr) { 9721da12ec4SLe Tan ret_fr = -ret_fr; 9731da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 9746c441e1dSPeter Xu trace_vtd_fault_disabled(); 9751da12ec4SLe Tan } else { 9761da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 9771da12ec4SLe Tan } 9781da12ec4SLe Tan return; 9791da12ec4SLe Tan } 980d92fa2dcSLe Tan /* Update context-cache */ 9816c441e1dSPeter Xu trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo, 9826c441e1dSPeter Xu cc_entry->context_cache_gen, 9836c441e1dSPeter Xu s->context_cache_gen); 984d92fa2dcSLe Tan cc_entry->context_entry = ce; 985d92fa2dcSLe Tan cc_entry->context_cache_gen = s->context_cache_gen; 986d92fa2dcSLe Tan } 9871da12ec4SLe Tan 9886e905564SPeter Xu ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level, 9891da12ec4SLe Tan &reads, &writes); 9901da12ec4SLe Tan if (ret_fr) { 9911da12ec4SLe Tan ret_fr = -ret_fr; 9921da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 9936c441e1dSPeter Xu trace_vtd_fault_disabled(); 9941da12ec4SLe Tan } else { 9951da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 9961da12ec4SLe Tan } 9971da12ec4SLe Tan return; 9981da12ec4SLe Tan } 9991da12ec4SLe Tan 1000d66b969bSJason Wang page_mask = vtd_slpt_level_page_mask(level); 1001b5a280c0SLe Tan vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte, 1002d66b969bSJason Wang reads, writes, level); 1003b5a280c0SLe Tan out: 1004d66b969bSJason Wang entry->iova = addr & page_mask; 1005d66b969bSJason Wang entry->translated_addr = vtd_get_slpte_addr(slpte) & page_mask; 1006d66b969bSJason Wang entry->addr_mask = ~page_mask; 10071da12ec4SLe Tan entry->perm = (writes ? 2 : 0) + (reads ? 1 : 0); 10081da12ec4SLe Tan } 10091da12ec4SLe Tan 10101da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s) 10111da12ec4SLe Tan { 10121da12ec4SLe Tan s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG); 10131da12ec4SLe Tan s->root_extended = s->root & VTD_RTADDR_RTT; 10141da12ec4SLe Tan s->root &= VTD_RTADDR_ADDR_MASK; 10151da12ec4SLe Tan 10161da12ec4SLe Tan VTD_DPRINTF(CSR, "root_table addr 0x%"PRIx64 " %s", s->root, 10171da12ec4SLe Tan (s->root_extended ? "(extended)" : "")); 10181da12ec4SLe Tan } 10191da12ec4SLe Tan 102002a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global, 102102a2cbc8SPeter Xu uint32_t index, uint32_t mask) 102202a2cbc8SPeter Xu { 102302a2cbc8SPeter Xu x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask); 102402a2cbc8SPeter Xu } 102502a2cbc8SPeter Xu 1026a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s) 1027a5861439SPeter Xu { 1028a5861439SPeter Xu uint64_t value = 0; 1029a5861439SPeter Xu value = vtd_get_quad_raw(s, DMAR_IRTA_REG); 1030a5861439SPeter Xu s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1); 1031a5861439SPeter Xu s->intr_root = value & VTD_IRTA_ADDR_MASK; 103228589311SJan Kiszka s->intr_eime = value & VTD_IRTA_EIME; 1033a5861439SPeter Xu 103402a2cbc8SPeter Xu /* Notify global invalidation */ 103502a2cbc8SPeter Xu vtd_iec_notify_all(s, true, 0, 0); 1036a5861439SPeter Xu 1037a5861439SPeter Xu VTD_DPRINTF(CSR, "int remap table addr 0x%"PRIx64 " size %"PRIu32, 1038a5861439SPeter Xu s->intr_root, s->intr_size); 1039a5861439SPeter Xu } 1040a5861439SPeter Xu 1041d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s) 1042d92fa2dcSLe Tan { 1043bc535e59SPeter Xu trace_vtd_inv_desc_cc_global(); 1044d92fa2dcSLe Tan s->context_cache_gen++; 1045d92fa2dcSLe Tan if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) { 1046d92fa2dcSLe Tan vtd_reset_context_cache(s); 1047d92fa2dcSLe Tan } 1048d92fa2dcSLe Tan } 1049d92fa2dcSLe Tan 10507df953bdSKnut Omang 10517df953bdSKnut Omang /* Find the VTD address space currently associated with a given bus number, 10527df953bdSKnut Omang */ 10537df953bdSKnut Omang static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num) 10547df953bdSKnut Omang { 10557df953bdSKnut Omang VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num]; 10567df953bdSKnut Omang if (!vtd_bus) { 10577df953bdSKnut Omang /* Iterate over the registered buses to find the one 10587df953bdSKnut Omang * which currently hold this bus number, and update the bus_num lookup table: 10597df953bdSKnut Omang */ 10607df953bdSKnut Omang GHashTableIter iter; 10617df953bdSKnut Omang 10627df953bdSKnut Omang g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 10637df953bdSKnut Omang while (g_hash_table_iter_next (&iter, NULL, (void**)&vtd_bus)) { 10647df953bdSKnut Omang if (pci_bus_num(vtd_bus->bus) == bus_num) { 10657df953bdSKnut Omang s->vtd_as_by_bus_num[bus_num] = vtd_bus; 10667df953bdSKnut Omang return vtd_bus; 10677df953bdSKnut Omang } 10687df953bdSKnut Omang } 10697df953bdSKnut Omang } 10707df953bdSKnut Omang return vtd_bus; 10717df953bdSKnut Omang } 10727df953bdSKnut Omang 1073d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation. 1074d92fa2dcSLe Tan * @func_mask: FM field after shifting 1075d92fa2dcSLe Tan */ 1076d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s, 1077d92fa2dcSLe Tan uint16_t source_id, 1078d92fa2dcSLe Tan uint16_t func_mask) 1079d92fa2dcSLe Tan { 1080d92fa2dcSLe Tan uint16_t mask; 10817df953bdSKnut Omang VTDBus *vtd_bus; 1082d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1083bc535e59SPeter Xu uint8_t bus_n, devfn; 1084d92fa2dcSLe Tan uint16_t devfn_it; 1085d92fa2dcSLe Tan 1086bc535e59SPeter Xu trace_vtd_inv_desc_cc_devices(source_id, func_mask); 1087bc535e59SPeter Xu 1088d92fa2dcSLe Tan switch (func_mask & 3) { 1089d92fa2dcSLe Tan case 0: 1090d92fa2dcSLe Tan mask = 0; /* No bits in the SID field masked */ 1091d92fa2dcSLe Tan break; 1092d92fa2dcSLe Tan case 1: 1093d92fa2dcSLe Tan mask = 4; /* Mask bit 2 in the SID field */ 1094d92fa2dcSLe Tan break; 1095d92fa2dcSLe Tan case 2: 1096d92fa2dcSLe Tan mask = 6; /* Mask bit 2:1 in the SID field */ 1097d92fa2dcSLe Tan break; 1098d92fa2dcSLe Tan case 3: 1099d92fa2dcSLe Tan mask = 7; /* Mask bit 2:0 in the SID field */ 1100d92fa2dcSLe Tan break; 1101d92fa2dcSLe Tan } 11026cb99accSPeter Xu mask = ~mask; 1103bc535e59SPeter Xu 1104bc535e59SPeter Xu bus_n = VTD_SID_TO_BUS(source_id); 1105bc535e59SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, bus_n); 11067df953bdSKnut Omang if (vtd_bus) { 1107d92fa2dcSLe Tan devfn = VTD_SID_TO_DEVFN(source_id); 110804af0e18SPeter Xu for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) { 11097df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 1110d92fa2dcSLe Tan if (vtd_as && ((devfn_it & mask) == (devfn & mask))) { 1111bc535e59SPeter Xu trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it), 1112bc535e59SPeter Xu VTD_PCI_FUNC(devfn_it)); 1113d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 1114d92fa2dcSLe Tan } 1115d92fa2dcSLe Tan } 1116d92fa2dcSLe Tan } 1117d92fa2dcSLe Tan } 1118d92fa2dcSLe Tan 11191da12ec4SLe Tan /* Context-cache invalidation 11201da12ec4SLe Tan * Returns the Context Actual Invalidation Granularity. 11211da12ec4SLe Tan * @val: the content of the CCMD_REG 11221da12ec4SLe Tan */ 11231da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val) 11241da12ec4SLe Tan { 11251da12ec4SLe Tan uint64_t caig; 11261da12ec4SLe Tan uint64_t type = val & VTD_CCMD_CIRG_MASK; 11271da12ec4SLe Tan 11281da12ec4SLe Tan switch (type) { 11291da12ec4SLe Tan case VTD_CCMD_DOMAIN_INVL: 1130d92fa2dcSLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1131d92fa2dcSLe Tan (uint16_t)VTD_CCMD_DID(val)); 1132d92fa2dcSLe Tan /* Fall through */ 1133d92fa2dcSLe Tan case VTD_CCMD_GLOBAL_INVL: 1134d92fa2dcSLe Tan VTD_DPRINTF(INV, "global invalidation"); 1135d92fa2dcSLe Tan caig = VTD_CCMD_GLOBAL_INVL_A; 1136d92fa2dcSLe Tan vtd_context_global_invalidate(s); 11371da12ec4SLe Tan break; 11381da12ec4SLe Tan 11391da12ec4SLe Tan case VTD_CCMD_DEVICE_INVL: 11401da12ec4SLe Tan caig = VTD_CCMD_DEVICE_INVL_A; 1141d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val)); 11421da12ec4SLe Tan break; 11431da12ec4SLe Tan 11441da12ec4SLe Tan default: 1145d92fa2dcSLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity"); 11461da12ec4SLe Tan caig = 0; 11471da12ec4SLe Tan } 11481da12ec4SLe Tan return caig; 11491da12ec4SLe Tan } 11501da12ec4SLe Tan 1151b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s) 1152b5a280c0SLe Tan { 11536c441e1dSPeter Xu trace_vtd_iotlb_reset("global invalidation recved"); 1154b5a280c0SLe Tan vtd_reset_iotlb(s); 1155b5a280c0SLe Tan } 1156b5a280c0SLe Tan 1157b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id) 1158b5a280c0SLe Tan { 1159b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain, 1160b5a280c0SLe Tan &domain_id); 1161b5a280c0SLe Tan } 1162b5a280c0SLe Tan 1163b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id, 1164b5a280c0SLe Tan hwaddr addr, uint8_t am) 1165b5a280c0SLe Tan { 1166b5a280c0SLe Tan VTDIOTLBPageInvInfo info; 1167b5a280c0SLe Tan 1168b5a280c0SLe Tan assert(am <= VTD_MAMV); 1169b5a280c0SLe Tan info.domain_id = domain_id; 1170d66b969bSJason Wang info.addr = addr; 1171b5a280c0SLe Tan info.mask = ~((1 << am) - 1); 1172b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info); 1173b5a280c0SLe Tan } 1174b5a280c0SLe Tan 11751da12ec4SLe Tan /* Flush IOTLB 11761da12ec4SLe Tan * Returns the IOTLB Actual Invalidation Granularity. 11771da12ec4SLe Tan * @val: the content of the IOTLB_REG 11781da12ec4SLe Tan */ 11791da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val) 11801da12ec4SLe Tan { 11811da12ec4SLe Tan uint64_t iaig; 11821da12ec4SLe Tan uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK; 1183b5a280c0SLe Tan uint16_t domain_id; 1184b5a280c0SLe Tan hwaddr addr; 1185b5a280c0SLe Tan uint8_t am; 11861da12ec4SLe Tan 11871da12ec4SLe Tan switch (type) { 11881da12ec4SLe Tan case VTD_TLB_GLOBAL_FLUSH: 1189b5a280c0SLe Tan VTD_DPRINTF(INV, "global invalidation"); 11901da12ec4SLe Tan iaig = VTD_TLB_GLOBAL_FLUSH_A; 1191b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 11921da12ec4SLe Tan break; 11931da12ec4SLe Tan 11941da12ec4SLe Tan case VTD_TLB_DSI_FLUSH: 1195b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1196b5a280c0SLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1197b5a280c0SLe Tan domain_id); 11981da12ec4SLe Tan iaig = VTD_TLB_DSI_FLUSH_A; 1199b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 12001da12ec4SLe Tan break; 12011da12ec4SLe Tan 12021da12ec4SLe Tan case VTD_TLB_PSI_FLUSH: 1203b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1204b5a280c0SLe Tan addr = vtd_get_quad_raw(s, DMAR_IVA_REG); 1205b5a280c0SLe Tan am = VTD_IVA_AM(addr); 1206b5a280c0SLe Tan addr = VTD_IVA_ADDR(addr); 1207b5a280c0SLe Tan VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16 1208b5a280c0SLe Tan " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am); 1209b5a280c0SLe Tan if (am > VTD_MAMV) { 1210b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: supported max address mask value is " 1211b5a280c0SLe Tan "%"PRIu8, (uint8_t)VTD_MAMV); 1212b5a280c0SLe Tan iaig = 0; 1213b5a280c0SLe Tan break; 1214b5a280c0SLe Tan } 12151da12ec4SLe Tan iaig = VTD_TLB_PSI_FLUSH_A; 1216b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 12171da12ec4SLe Tan break; 12181da12ec4SLe Tan 12191da12ec4SLe Tan default: 1220b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity"); 12211da12ec4SLe Tan iaig = 0; 12221da12ec4SLe Tan } 12231da12ec4SLe Tan return iaig; 12241da12ec4SLe Tan } 12251da12ec4SLe Tan 1226ed7b8fbcSLe Tan static inline bool vtd_queued_inv_enable_check(IntelIOMMUState *s) 1227ed7b8fbcSLe Tan { 1228ed7b8fbcSLe Tan return s->iq_tail == 0; 1229ed7b8fbcSLe Tan } 1230ed7b8fbcSLe Tan 1231ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s) 1232ed7b8fbcSLe Tan { 1233ed7b8fbcSLe Tan return s->qi_enabled && (s->iq_tail == s->iq_head) && 1234ed7b8fbcSLe Tan (s->iq_last_desc_type == VTD_INV_DESC_WAIT); 1235ed7b8fbcSLe Tan } 1236ed7b8fbcSLe Tan 1237ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en) 1238ed7b8fbcSLe Tan { 1239ed7b8fbcSLe Tan uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG); 1240ed7b8fbcSLe Tan 1241ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Queued Invalidation Enable %s", (en ? "on" : "off")); 1242ed7b8fbcSLe Tan if (en) { 1243ed7b8fbcSLe Tan if (vtd_queued_inv_enable_check(s)) { 1244ed7b8fbcSLe Tan s->iq = iqa_val & VTD_IQA_IQA_MASK; 1245ed7b8fbcSLe Tan /* 2^(x+8) entries */ 1246ed7b8fbcSLe Tan s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8); 1247ed7b8fbcSLe Tan s->qi_enabled = true; 1248ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG 0x%"PRIx64, iqa_val); 1249ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Invalidation Queue addr 0x%"PRIx64 " size %d", 1250ed7b8fbcSLe Tan s->iq, s->iq_size); 1251ed7b8fbcSLe Tan /* Ok - report back to driver */ 1252ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES); 1253ed7b8fbcSLe Tan } else { 1254ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: can't enable Queued Invalidation: " 1255ed7b8fbcSLe Tan "tail %"PRIu16, s->iq_tail); 1256ed7b8fbcSLe Tan } 1257ed7b8fbcSLe Tan } else { 1258ed7b8fbcSLe Tan if (vtd_queued_inv_disable_check(s)) { 1259ed7b8fbcSLe Tan /* disable Queued Invalidation */ 1260ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 0); 1261ed7b8fbcSLe Tan s->iq_head = 0; 1262ed7b8fbcSLe Tan s->qi_enabled = false; 1263ed7b8fbcSLe Tan /* Ok - report back to driver */ 1264ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0); 1265ed7b8fbcSLe Tan } else { 1266ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: can't disable Queued Invalidation: " 1267ed7b8fbcSLe Tan "head %"PRIu16 ", tail %"PRIu16 1268ed7b8fbcSLe Tan ", last_descriptor %"PRIu8, 1269ed7b8fbcSLe Tan s->iq_head, s->iq_tail, s->iq_last_desc_type); 1270ed7b8fbcSLe Tan } 1271ed7b8fbcSLe Tan } 1272ed7b8fbcSLe Tan } 1273ed7b8fbcSLe Tan 12741da12ec4SLe Tan /* Set Root Table Pointer */ 12751da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s) 12761da12ec4SLe Tan { 12771da12ec4SLe Tan VTD_DPRINTF(CSR, "set Root Table Pointer"); 12781da12ec4SLe Tan 12791da12ec4SLe Tan vtd_root_table_setup(s); 12801da12ec4SLe Tan /* Ok - report back to driver */ 12811da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS); 12821da12ec4SLe Tan } 12831da12ec4SLe Tan 1284a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */ 1285a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s) 1286a5861439SPeter Xu { 1287a5861439SPeter Xu VTD_DPRINTF(CSR, "set Interrupt Remap Table Pointer"); 1288a5861439SPeter Xu 1289a5861439SPeter Xu vtd_interrupt_remap_table_setup(s); 1290a5861439SPeter Xu /* Ok - report back to driver */ 1291a5861439SPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS); 1292a5861439SPeter Xu } 1293a5861439SPeter Xu 12941da12ec4SLe Tan /* Handle Translation Enable/Disable */ 12951da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en) 12961da12ec4SLe Tan { 12971da12ec4SLe Tan VTD_DPRINTF(CSR, "Translation Enable %s", (en ? "on" : "off")); 12981da12ec4SLe Tan 12991da12ec4SLe Tan if (en) { 13001da12ec4SLe Tan s->dmar_enabled = true; 13011da12ec4SLe Tan /* Ok - report back to driver */ 13021da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES); 13031da12ec4SLe Tan } else { 13041da12ec4SLe Tan s->dmar_enabled = false; 13051da12ec4SLe Tan 13061da12ec4SLe Tan /* Clear the index of Fault Recording Register */ 13071da12ec4SLe Tan s->next_frcd_reg = 0; 13081da12ec4SLe Tan /* Ok - report back to driver */ 13091da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0); 13101da12ec4SLe Tan } 13111da12ec4SLe Tan } 13121da12ec4SLe Tan 131380de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */ 131480de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en) 131580de52baSPeter Xu { 131680de52baSPeter Xu VTD_DPRINTF(CSR, "Interrupt Remap Enable %s", (en ? "on" : "off")); 131780de52baSPeter Xu 131880de52baSPeter Xu if (en) { 131980de52baSPeter Xu s->intr_enabled = true; 132080de52baSPeter Xu /* Ok - report back to driver */ 132180de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES); 132280de52baSPeter Xu } else { 132380de52baSPeter Xu s->intr_enabled = false; 132480de52baSPeter Xu /* Ok - report back to driver */ 132580de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0); 132680de52baSPeter Xu } 132780de52baSPeter Xu } 132880de52baSPeter Xu 13291da12ec4SLe Tan /* Handle write to Global Command Register */ 13301da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s) 13311da12ec4SLe Tan { 13321da12ec4SLe Tan uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG); 13331da12ec4SLe Tan uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG); 13341da12ec4SLe Tan uint32_t changed = status ^ val; 13351da12ec4SLe Tan 13361da12ec4SLe Tan VTD_DPRINTF(CSR, "value 0x%"PRIx32 " status 0x%"PRIx32, val, status); 13371da12ec4SLe Tan if (changed & VTD_GCMD_TE) { 13381da12ec4SLe Tan /* Translation enable/disable */ 13391da12ec4SLe Tan vtd_handle_gcmd_te(s, val & VTD_GCMD_TE); 13401da12ec4SLe Tan } 13411da12ec4SLe Tan if (val & VTD_GCMD_SRTP) { 13421da12ec4SLe Tan /* Set/update the root-table pointer */ 13431da12ec4SLe Tan vtd_handle_gcmd_srtp(s); 13441da12ec4SLe Tan } 1345ed7b8fbcSLe Tan if (changed & VTD_GCMD_QIE) { 1346ed7b8fbcSLe Tan /* Queued Invalidation Enable */ 1347ed7b8fbcSLe Tan vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE); 1348ed7b8fbcSLe Tan } 1349a5861439SPeter Xu if (val & VTD_GCMD_SIRTP) { 1350a5861439SPeter Xu /* Set/update the interrupt remapping root-table pointer */ 1351a5861439SPeter Xu vtd_handle_gcmd_sirtp(s); 1352a5861439SPeter Xu } 135380de52baSPeter Xu if (changed & VTD_GCMD_IRE) { 135480de52baSPeter Xu /* Interrupt remap enable/disable */ 135580de52baSPeter Xu vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE); 135680de52baSPeter Xu } 13571da12ec4SLe Tan } 13581da12ec4SLe Tan 13591da12ec4SLe Tan /* Handle write to Context Command Register */ 13601da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s) 13611da12ec4SLe Tan { 13621da12ec4SLe Tan uint64_t ret; 13631da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG); 13641da12ec4SLe Tan 13651da12ec4SLe Tan /* Context-cache invalidation request */ 13661da12ec4SLe Tan if (val & VTD_CCMD_ICC) { 1367ed7b8fbcSLe Tan if (s->qi_enabled) { 1368ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, " 1369ed7b8fbcSLe Tan "should not use register-based invalidation"); 1370ed7b8fbcSLe Tan return; 1371ed7b8fbcSLe Tan } 13721da12ec4SLe Tan ret = vtd_context_cache_invalidate(s, val); 13731da12ec4SLe Tan /* Invalidation completed. Change something to show */ 13741da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL); 13751da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK, 13761da12ec4SLe Tan ret); 13771da12ec4SLe Tan VTD_DPRINTF(INV, "CCMD_REG write-back val: 0x%"PRIx64, ret); 13781da12ec4SLe Tan } 13791da12ec4SLe Tan } 13801da12ec4SLe Tan 13811da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */ 13821da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s) 13831da12ec4SLe Tan { 13841da12ec4SLe Tan uint64_t ret; 13851da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG); 13861da12ec4SLe Tan 13871da12ec4SLe Tan /* IOTLB invalidation request */ 13881da12ec4SLe Tan if (val & VTD_TLB_IVT) { 1389ed7b8fbcSLe Tan if (s->qi_enabled) { 1390ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, " 1391ed7b8fbcSLe Tan "should not use register-based invalidation"); 1392ed7b8fbcSLe Tan return; 1393ed7b8fbcSLe Tan } 13941da12ec4SLe Tan ret = vtd_iotlb_flush(s, val); 13951da12ec4SLe Tan /* Invalidation completed. Change something to show */ 13961da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL); 13971da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, 13981da12ec4SLe Tan VTD_TLB_FLUSH_GRANU_MASK_A, ret); 13991da12ec4SLe Tan VTD_DPRINTF(INV, "IOTLB_REG write-back val: 0x%"PRIx64, ret); 14001da12ec4SLe Tan } 14011da12ec4SLe Tan } 14021da12ec4SLe Tan 1403ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */ 1404ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset, 1405ed7b8fbcSLe Tan VTDInvDesc *inv_desc) 1406ed7b8fbcSLe Tan { 1407ed7b8fbcSLe Tan dma_addr_t addr = base_addr + offset * sizeof(*inv_desc); 1408ed7b8fbcSLe Tan if (dma_memory_read(&address_space_memory, addr, inv_desc, 1409ed7b8fbcSLe Tan sizeof(*inv_desc))) { 1410ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: fail to fetch Invalidation Descriptor " 1411ed7b8fbcSLe Tan "base_addr 0x%"PRIx64 " offset %"PRIu32, base_addr, offset); 1412ed7b8fbcSLe Tan inv_desc->lo = 0; 1413ed7b8fbcSLe Tan inv_desc->hi = 0; 1414ed7b8fbcSLe Tan 1415ed7b8fbcSLe Tan return false; 1416ed7b8fbcSLe Tan } 1417ed7b8fbcSLe Tan inv_desc->lo = le64_to_cpu(inv_desc->lo); 1418ed7b8fbcSLe Tan inv_desc->hi = le64_to_cpu(inv_desc->hi); 1419ed7b8fbcSLe Tan return true; 1420ed7b8fbcSLe Tan } 1421ed7b8fbcSLe Tan 1422ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1423ed7b8fbcSLe Tan { 1424ed7b8fbcSLe Tan if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) || 1425ed7b8fbcSLe Tan (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) { 1426bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1427ed7b8fbcSLe Tan return false; 1428ed7b8fbcSLe Tan } 1429ed7b8fbcSLe Tan if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) { 1430ed7b8fbcSLe Tan /* Status Write */ 1431ed7b8fbcSLe Tan uint32_t status_data = (uint32_t)(inv_desc->lo >> 1432ed7b8fbcSLe Tan VTD_INV_DESC_WAIT_DATA_SHIFT); 1433ed7b8fbcSLe Tan 1434ed7b8fbcSLe Tan assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF)); 1435ed7b8fbcSLe Tan 1436ed7b8fbcSLe Tan /* FIXME: need to be masked with HAW? */ 1437ed7b8fbcSLe Tan dma_addr_t status_addr = inv_desc->hi; 1438bc535e59SPeter Xu trace_vtd_inv_desc_wait_sw(status_addr, status_data); 1439ed7b8fbcSLe Tan status_data = cpu_to_le32(status_data); 1440ed7b8fbcSLe Tan if (dma_memory_write(&address_space_memory, status_addr, &status_data, 1441ed7b8fbcSLe Tan sizeof(status_data))) { 1442bc535e59SPeter Xu trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo); 1443ed7b8fbcSLe Tan return false; 1444ed7b8fbcSLe Tan } 1445ed7b8fbcSLe Tan } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) { 1446ed7b8fbcSLe Tan /* Interrupt flag */ 1447ed7b8fbcSLe Tan vtd_generate_completion_event(s); 1448ed7b8fbcSLe Tan } else { 1449bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1450ed7b8fbcSLe Tan return false; 1451ed7b8fbcSLe Tan } 1452ed7b8fbcSLe Tan return true; 1453ed7b8fbcSLe Tan } 1454ed7b8fbcSLe Tan 1455d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s, 1456d92fa2dcSLe Tan VTDInvDesc *inv_desc) 1457d92fa2dcSLe Tan { 1458bc535e59SPeter Xu uint16_t sid, fmask; 1459bc535e59SPeter Xu 1460d92fa2dcSLe Tan if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) { 1461bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1462d92fa2dcSLe Tan return false; 1463d92fa2dcSLe Tan } 1464d92fa2dcSLe Tan switch (inv_desc->lo & VTD_INV_DESC_CC_G) { 1465d92fa2dcSLe Tan case VTD_INV_DESC_CC_DOMAIN: 1466bc535e59SPeter Xu trace_vtd_inv_desc_cc_domain( 1467d92fa2dcSLe Tan (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo)); 1468d92fa2dcSLe Tan /* Fall through */ 1469d92fa2dcSLe Tan case VTD_INV_DESC_CC_GLOBAL: 1470d92fa2dcSLe Tan vtd_context_global_invalidate(s); 1471d92fa2dcSLe Tan break; 1472d92fa2dcSLe Tan 1473d92fa2dcSLe Tan case VTD_INV_DESC_CC_DEVICE: 1474bc535e59SPeter Xu sid = VTD_INV_DESC_CC_SID(inv_desc->lo); 1475bc535e59SPeter Xu fmask = VTD_INV_DESC_CC_FM(inv_desc->lo); 1476bc535e59SPeter Xu vtd_context_device_invalidate(s, sid, fmask); 1477d92fa2dcSLe Tan break; 1478d92fa2dcSLe Tan 1479d92fa2dcSLe Tan default: 1480bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1481d92fa2dcSLe Tan return false; 1482d92fa2dcSLe Tan } 1483d92fa2dcSLe Tan return true; 1484d92fa2dcSLe Tan } 1485d92fa2dcSLe Tan 1486b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1487b5a280c0SLe Tan { 1488b5a280c0SLe Tan uint16_t domain_id; 1489b5a280c0SLe Tan uint8_t am; 1490b5a280c0SLe Tan hwaddr addr; 1491b5a280c0SLe Tan 1492b5a280c0SLe Tan if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) || 1493b5a280c0SLe Tan (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) { 1494bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1495b5a280c0SLe Tan return false; 1496b5a280c0SLe Tan } 1497b5a280c0SLe Tan 1498b5a280c0SLe Tan switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) { 1499b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_GLOBAL: 1500bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_global(); 1501b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 1502b5a280c0SLe Tan break; 1503b5a280c0SLe Tan 1504b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_DOMAIN: 1505b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1506bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_domain(domain_id); 1507b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 1508b5a280c0SLe Tan break; 1509b5a280c0SLe Tan 1510b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_PAGE: 1511b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1512b5a280c0SLe Tan addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi); 1513b5a280c0SLe Tan am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi); 1514bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am); 1515b5a280c0SLe Tan if (am > VTD_MAMV) { 1516bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1517b5a280c0SLe Tan return false; 1518b5a280c0SLe Tan } 1519b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 1520b5a280c0SLe Tan break; 1521b5a280c0SLe Tan 1522b5a280c0SLe Tan default: 1523bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1524b5a280c0SLe Tan return false; 1525b5a280c0SLe Tan } 1526b5a280c0SLe Tan return true; 1527b5a280c0SLe Tan } 1528b5a280c0SLe Tan 152902a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s, 153002a2cbc8SPeter Xu VTDInvDesc *inv_desc) 153102a2cbc8SPeter Xu { 153202a2cbc8SPeter Xu VTD_DPRINTF(INV, "inv ir glob %d index %d mask %d", 153302a2cbc8SPeter Xu inv_desc->iec.granularity, 153402a2cbc8SPeter Xu inv_desc->iec.index, 153502a2cbc8SPeter Xu inv_desc->iec.index_mask); 153602a2cbc8SPeter Xu 153702a2cbc8SPeter Xu vtd_iec_notify_all(s, !inv_desc->iec.granularity, 153802a2cbc8SPeter Xu inv_desc->iec.index, 153902a2cbc8SPeter Xu inv_desc->iec.index_mask); 1540554f5e16SJason Wang return true; 1541554f5e16SJason Wang } 154202a2cbc8SPeter Xu 1543554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s, 1544554f5e16SJason Wang VTDInvDesc *inv_desc) 1545554f5e16SJason Wang { 1546554f5e16SJason Wang VTDAddressSpace *vtd_dev_as; 1547554f5e16SJason Wang IOMMUTLBEntry entry; 1548554f5e16SJason Wang struct VTDBus *vtd_bus; 1549554f5e16SJason Wang hwaddr addr; 1550554f5e16SJason Wang uint64_t sz; 1551554f5e16SJason Wang uint16_t sid; 1552554f5e16SJason Wang uint8_t devfn; 1553554f5e16SJason Wang bool size; 1554554f5e16SJason Wang uint8_t bus_num; 1555554f5e16SJason Wang 1556554f5e16SJason Wang addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi); 1557554f5e16SJason Wang sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo); 1558554f5e16SJason Wang devfn = sid & 0xff; 1559554f5e16SJason Wang bus_num = sid >> 8; 1560554f5e16SJason Wang size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi); 1561554f5e16SJason Wang 1562554f5e16SJason Wang if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) || 1563554f5e16SJason Wang (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) { 1564554f5e16SJason Wang VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Device " 1565554f5e16SJason Wang "IOTLB Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1566554f5e16SJason Wang inv_desc->hi, inv_desc->lo); 1567554f5e16SJason Wang return false; 1568554f5e16SJason Wang } 1569554f5e16SJason Wang 1570554f5e16SJason Wang vtd_bus = vtd_find_as_from_bus_num(s, bus_num); 1571554f5e16SJason Wang if (!vtd_bus) { 1572554f5e16SJason Wang goto done; 1573554f5e16SJason Wang } 1574554f5e16SJason Wang 1575554f5e16SJason Wang vtd_dev_as = vtd_bus->dev_as[devfn]; 1576554f5e16SJason Wang if (!vtd_dev_as) { 1577554f5e16SJason Wang goto done; 1578554f5e16SJason Wang } 1579554f5e16SJason Wang 158004eb6247SJason Wang /* According to ATS spec table 2.4: 158104eb6247SJason Wang * S = 0, bits 15:12 = xxxx range size: 4K 158204eb6247SJason Wang * S = 1, bits 15:12 = xxx0 range size: 8K 158304eb6247SJason Wang * S = 1, bits 15:12 = xx01 range size: 16K 158404eb6247SJason Wang * S = 1, bits 15:12 = x011 range size: 32K 158504eb6247SJason Wang * S = 1, bits 15:12 = 0111 range size: 64K 158604eb6247SJason Wang * ... 158704eb6247SJason Wang */ 1588554f5e16SJason Wang if (size) { 158904eb6247SJason Wang sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT); 1590554f5e16SJason Wang addr &= ~(sz - 1); 1591554f5e16SJason Wang } else { 1592554f5e16SJason Wang sz = VTD_PAGE_SIZE; 1593554f5e16SJason Wang } 1594554f5e16SJason Wang 1595554f5e16SJason Wang entry.target_as = &vtd_dev_as->as; 1596554f5e16SJason Wang entry.addr_mask = sz - 1; 1597554f5e16SJason Wang entry.iova = addr; 1598554f5e16SJason Wang entry.perm = IOMMU_NONE; 1599554f5e16SJason Wang entry.translated_addr = 0; 160010315b9bSJason Wang memory_region_notify_iommu(&vtd_dev_as->iommu, entry); 1601554f5e16SJason Wang 1602554f5e16SJason Wang done: 160302a2cbc8SPeter Xu return true; 160402a2cbc8SPeter Xu } 160502a2cbc8SPeter Xu 1606ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s) 1607ed7b8fbcSLe Tan { 1608ed7b8fbcSLe Tan VTDInvDesc inv_desc; 1609ed7b8fbcSLe Tan uint8_t desc_type; 1610ed7b8fbcSLe Tan 1611ed7b8fbcSLe Tan VTD_DPRINTF(INV, "iq head %"PRIu16, s->iq_head); 1612ed7b8fbcSLe Tan if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) { 1613ed7b8fbcSLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 1614ed7b8fbcSLe Tan return false; 1615ed7b8fbcSLe Tan } 1616ed7b8fbcSLe Tan desc_type = inv_desc.lo & VTD_INV_DESC_TYPE; 1617ed7b8fbcSLe Tan /* FIXME: should update at first or at last? */ 1618ed7b8fbcSLe Tan s->iq_last_desc_type = desc_type; 1619ed7b8fbcSLe Tan 1620ed7b8fbcSLe Tan switch (desc_type) { 1621ed7b8fbcSLe Tan case VTD_INV_DESC_CC: 1622bc535e59SPeter Xu trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo); 1623d92fa2dcSLe Tan if (!vtd_process_context_cache_desc(s, &inv_desc)) { 1624d92fa2dcSLe Tan return false; 1625d92fa2dcSLe Tan } 1626ed7b8fbcSLe Tan break; 1627ed7b8fbcSLe Tan 1628ed7b8fbcSLe Tan case VTD_INV_DESC_IOTLB: 1629bc535e59SPeter Xu trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo); 1630b5a280c0SLe Tan if (!vtd_process_iotlb_desc(s, &inv_desc)) { 1631b5a280c0SLe Tan return false; 1632b5a280c0SLe Tan } 1633ed7b8fbcSLe Tan break; 1634ed7b8fbcSLe Tan 1635ed7b8fbcSLe Tan case VTD_INV_DESC_WAIT: 1636bc535e59SPeter Xu trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo); 1637ed7b8fbcSLe Tan if (!vtd_process_wait_desc(s, &inv_desc)) { 1638ed7b8fbcSLe Tan return false; 1639ed7b8fbcSLe Tan } 1640ed7b8fbcSLe Tan break; 1641ed7b8fbcSLe Tan 1642b7910472SPeter Xu case VTD_INV_DESC_IEC: 1643bc535e59SPeter Xu trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo); 164402a2cbc8SPeter Xu if (!vtd_process_inv_iec_desc(s, &inv_desc)) { 164502a2cbc8SPeter Xu return false; 164602a2cbc8SPeter Xu } 1647b7910472SPeter Xu break; 1648b7910472SPeter Xu 1649554f5e16SJason Wang case VTD_INV_DESC_DEVICE: 1650554f5e16SJason Wang VTD_DPRINTF(INV, "Device IOTLB Invalidation Descriptor hi 0x%"PRIx64 1651554f5e16SJason Wang " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1652554f5e16SJason Wang if (!vtd_process_device_iotlb_desc(s, &inv_desc)) { 1653554f5e16SJason Wang return false; 1654554f5e16SJason Wang } 1655554f5e16SJason Wang break; 1656554f5e16SJason Wang 1657ed7b8fbcSLe Tan default: 1658bc535e59SPeter Xu trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo); 1659ed7b8fbcSLe Tan return false; 1660ed7b8fbcSLe Tan } 1661ed7b8fbcSLe Tan s->iq_head++; 1662ed7b8fbcSLe Tan if (s->iq_head == s->iq_size) { 1663ed7b8fbcSLe Tan s->iq_head = 0; 1664ed7b8fbcSLe Tan } 1665ed7b8fbcSLe Tan return true; 1666ed7b8fbcSLe Tan } 1667ed7b8fbcSLe Tan 1668ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */ 1669ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s) 1670ed7b8fbcSLe Tan { 1671ed7b8fbcSLe Tan VTD_DPRINTF(INV, "fetch Invalidation Descriptors"); 1672ed7b8fbcSLe Tan if (s->iq_tail >= s->iq_size) { 1673ed7b8fbcSLe Tan /* Detects an invalid Tail pointer */ 1674ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: iq_tail is %"PRIu16 1675ed7b8fbcSLe Tan " while iq_size is %"PRIu16, s->iq_tail, s->iq_size); 1676ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1677ed7b8fbcSLe Tan return; 1678ed7b8fbcSLe Tan } 1679ed7b8fbcSLe Tan while (s->iq_head != s->iq_tail) { 1680ed7b8fbcSLe Tan if (!vtd_process_inv_desc(s)) { 1681ed7b8fbcSLe Tan /* Invalidation Queue Errors */ 1682ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1683ed7b8fbcSLe Tan break; 1684ed7b8fbcSLe Tan } 1685ed7b8fbcSLe Tan /* Must update the IQH_REG in time */ 1686ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 1687ed7b8fbcSLe Tan (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) & 1688ed7b8fbcSLe Tan VTD_IQH_QH_MASK); 1689ed7b8fbcSLe Tan } 1690ed7b8fbcSLe Tan } 1691ed7b8fbcSLe Tan 1692ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */ 1693ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s) 1694ed7b8fbcSLe Tan { 1695ed7b8fbcSLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG); 1696ed7b8fbcSLe Tan 1697ed7b8fbcSLe Tan s->iq_tail = VTD_IQT_QT(val); 1698ed7b8fbcSLe Tan VTD_DPRINTF(INV, "set iq tail %"PRIu16, s->iq_tail); 1699ed7b8fbcSLe Tan if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 1700ed7b8fbcSLe Tan /* Process Invalidation Queue here */ 1701ed7b8fbcSLe Tan vtd_fetch_inv_desc(s); 1702ed7b8fbcSLe Tan } 1703ed7b8fbcSLe Tan } 1704ed7b8fbcSLe Tan 17051da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s) 17061da12ec4SLe Tan { 17071da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 17081da12ec4SLe Tan uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 17091da12ec4SLe Tan uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE; 17101da12ec4SLe Tan 17111da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) { 17121da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 17131da12ec4SLe Tan VTD_DPRINTF(FLOG, "all pending interrupt conditions serviced, clear " 17141da12ec4SLe Tan "IP field of FECTL_REG"); 17151da12ec4SLe Tan } 1716ed7b8fbcSLe Tan /* FIXME: when IQE is Clear, should we try to fetch some Invalidation 1717ed7b8fbcSLe Tan * Descriptors if there are any when Queued Invalidation is enabled? 1718ed7b8fbcSLe Tan */ 17191da12ec4SLe Tan } 17201da12ec4SLe Tan 17211da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s) 17221da12ec4SLe Tan { 17231da12ec4SLe Tan uint32_t fectl_reg; 17241da12ec4SLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 17251da12ec4SLe Tan * need to compare the old value and the new value to conclude that 17261da12ec4SLe Tan * software clears the IM field? Or just check if the IM field is zero? 17271da12ec4SLe Tan */ 17281da12ec4SLe Tan fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 17291da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) { 17301da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 17311da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 17321da12ec4SLe Tan VTD_DPRINTF(FLOG, "IM field is cleared, generate " 17331da12ec4SLe Tan "fault event interrupt"); 17341da12ec4SLe Tan } 17351da12ec4SLe Tan } 17361da12ec4SLe Tan 1737ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s) 1738ed7b8fbcSLe Tan { 1739ed7b8fbcSLe Tan uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG); 1740ed7b8fbcSLe Tan uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 1741ed7b8fbcSLe Tan 1742ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) { 1743ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 1744ed7b8fbcSLe Tan VTD_DPRINTF(INV, "pending completion interrupt condition serviced, " 1745ed7b8fbcSLe Tan "clear IP field of IECTL_REG"); 1746ed7b8fbcSLe Tan } 1747ed7b8fbcSLe Tan } 1748ed7b8fbcSLe Tan 1749ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s) 1750ed7b8fbcSLe Tan { 1751ed7b8fbcSLe Tan uint32_t iectl_reg; 1752ed7b8fbcSLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 1753ed7b8fbcSLe Tan * need to compare the old value and the new value to conclude that 1754ed7b8fbcSLe Tan * software clears the IM field? Or just check if the IM field is zero? 1755ed7b8fbcSLe Tan */ 1756ed7b8fbcSLe Tan iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 1757ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) { 1758ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 1759ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 1760ed7b8fbcSLe Tan VTD_DPRINTF(INV, "IM field is cleared, generate " 1761ed7b8fbcSLe Tan "invalidation event interrupt"); 1762ed7b8fbcSLe Tan } 1763ed7b8fbcSLe Tan } 1764ed7b8fbcSLe Tan 17651da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size) 17661da12ec4SLe Tan { 17671da12ec4SLe Tan IntelIOMMUState *s = opaque; 17681da12ec4SLe Tan uint64_t val; 17691da12ec4SLe Tan 17701da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 17711da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64 17721da12ec4SLe Tan ", got 0x%"PRIx64 " %d", 17731da12ec4SLe Tan (uint64_t)DMAR_REG_SIZE, addr, size); 17741da12ec4SLe Tan return (uint64_t)-1; 17751da12ec4SLe Tan } 17761da12ec4SLe Tan 17771da12ec4SLe Tan switch (addr) { 17781da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 17791da12ec4SLe Tan case DMAR_RTADDR_REG: 17801da12ec4SLe Tan if (size == 4) { 17811da12ec4SLe Tan val = s->root & ((1ULL << 32) - 1); 17821da12ec4SLe Tan } else { 17831da12ec4SLe Tan val = s->root; 17841da12ec4SLe Tan } 17851da12ec4SLe Tan break; 17861da12ec4SLe Tan 17871da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 17881da12ec4SLe Tan assert(size == 4); 17891da12ec4SLe Tan val = s->root >> 32; 17901da12ec4SLe Tan break; 17911da12ec4SLe Tan 1792ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 1793ed7b8fbcSLe Tan case DMAR_IQA_REG: 1794ed7b8fbcSLe Tan val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS); 1795ed7b8fbcSLe Tan if (size == 4) { 1796ed7b8fbcSLe Tan val = val & ((1ULL << 32) - 1); 1797ed7b8fbcSLe Tan } 1798ed7b8fbcSLe Tan break; 1799ed7b8fbcSLe Tan 1800ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 1801ed7b8fbcSLe Tan assert(size == 4); 1802ed7b8fbcSLe Tan val = s->iq >> 32; 1803ed7b8fbcSLe Tan break; 1804ed7b8fbcSLe Tan 18051da12ec4SLe Tan default: 18061da12ec4SLe Tan if (size == 4) { 18071da12ec4SLe Tan val = vtd_get_long(s, addr); 18081da12ec4SLe Tan } else { 18091da12ec4SLe Tan val = vtd_get_quad(s, addr); 18101da12ec4SLe Tan } 18111da12ec4SLe Tan } 18121da12ec4SLe Tan VTD_DPRINTF(CSR, "addr 0x%"PRIx64 " size %d val 0x%"PRIx64, 18131da12ec4SLe Tan addr, size, val); 18141da12ec4SLe Tan return val; 18151da12ec4SLe Tan } 18161da12ec4SLe Tan 18171da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr, 18181da12ec4SLe Tan uint64_t val, unsigned size) 18191da12ec4SLe Tan { 18201da12ec4SLe Tan IntelIOMMUState *s = opaque; 18211da12ec4SLe Tan 18221da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 18231da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64 18241da12ec4SLe Tan ", got 0x%"PRIx64 " %d", 18251da12ec4SLe Tan (uint64_t)DMAR_REG_SIZE, addr, size); 18261da12ec4SLe Tan return; 18271da12ec4SLe Tan } 18281da12ec4SLe Tan 18291da12ec4SLe Tan switch (addr) { 18301da12ec4SLe Tan /* Global Command Register, 32-bit */ 18311da12ec4SLe Tan case DMAR_GCMD_REG: 18321da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_GCMD_REG write addr 0x%"PRIx64 18331da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18341da12ec4SLe Tan vtd_set_long(s, addr, val); 18351da12ec4SLe Tan vtd_handle_gcmd_write(s); 18361da12ec4SLe Tan break; 18371da12ec4SLe Tan 18381da12ec4SLe Tan /* Context Command Register, 64-bit */ 18391da12ec4SLe Tan case DMAR_CCMD_REG: 18401da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_CCMD_REG write addr 0x%"PRIx64 18411da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18421da12ec4SLe Tan if (size == 4) { 18431da12ec4SLe Tan vtd_set_long(s, addr, val); 18441da12ec4SLe Tan } else { 18451da12ec4SLe Tan vtd_set_quad(s, addr, val); 18461da12ec4SLe Tan vtd_handle_ccmd_write(s); 18471da12ec4SLe Tan } 18481da12ec4SLe Tan break; 18491da12ec4SLe Tan 18501da12ec4SLe Tan case DMAR_CCMD_REG_HI: 18511da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_CCMD_REG_HI write addr 0x%"PRIx64 18521da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18531da12ec4SLe Tan assert(size == 4); 18541da12ec4SLe Tan vtd_set_long(s, addr, val); 18551da12ec4SLe Tan vtd_handle_ccmd_write(s); 18561da12ec4SLe Tan break; 18571da12ec4SLe Tan 18581da12ec4SLe Tan /* IOTLB Invalidation Register, 64-bit */ 18591da12ec4SLe Tan case DMAR_IOTLB_REG: 18601da12ec4SLe Tan VTD_DPRINTF(INV, "DMAR_IOTLB_REG write addr 0x%"PRIx64 18611da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18621da12ec4SLe Tan if (size == 4) { 18631da12ec4SLe Tan vtd_set_long(s, addr, val); 18641da12ec4SLe Tan } else { 18651da12ec4SLe Tan vtd_set_quad(s, addr, val); 18661da12ec4SLe Tan vtd_handle_iotlb_write(s); 18671da12ec4SLe Tan } 18681da12ec4SLe Tan break; 18691da12ec4SLe Tan 18701da12ec4SLe Tan case DMAR_IOTLB_REG_HI: 18711da12ec4SLe Tan VTD_DPRINTF(INV, "DMAR_IOTLB_REG_HI write addr 0x%"PRIx64 18721da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18731da12ec4SLe Tan assert(size == 4); 18741da12ec4SLe Tan vtd_set_long(s, addr, val); 18751da12ec4SLe Tan vtd_handle_iotlb_write(s); 18761da12ec4SLe Tan break; 18771da12ec4SLe Tan 1878b5a280c0SLe Tan /* Invalidate Address Register, 64-bit */ 1879b5a280c0SLe Tan case DMAR_IVA_REG: 1880b5a280c0SLe Tan VTD_DPRINTF(INV, "DMAR_IVA_REG write addr 0x%"PRIx64 1881b5a280c0SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1882b5a280c0SLe Tan if (size == 4) { 1883b5a280c0SLe Tan vtd_set_long(s, addr, val); 1884b5a280c0SLe Tan } else { 1885b5a280c0SLe Tan vtd_set_quad(s, addr, val); 1886b5a280c0SLe Tan } 1887b5a280c0SLe Tan break; 1888b5a280c0SLe Tan 1889b5a280c0SLe Tan case DMAR_IVA_REG_HI: 1890b5a280c0SLe Tan VTD_DPRINTF(INV, "DMAR_IVA_REG_HI write addr 0x%"PRIx64 1891b5a280c0SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1892b5a280c0SLe Tan assert(size == 4); 1893b5a280c0SLe Tan vtd_set_long(s, addr, val); 1894b5a280c0SLe Tan break; 1895b5a280c0SLe Tan 18961da12ec4SLe Tan /* Fault Status Register, 32-bit */ 18971da12ec4SLe Tan case DMAR_FSTS_REG: 18981da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FSTS_REG write addr 0x%"PRIx64 18991da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19001da12ec4SLe Tan assert(size == 4); 19011da12ec4SLe Tan vtd_set_long(s, addr, val); 19021da12ec4SLe Tan vtd_handle_fsts_write(s); 19031da12ec4SLe Tan break; 19041da12ec4SLe Tan 19051da12ec4SLe Tan /* Fault Event Control Register, 32-bit */ 19061da12ec4SLe Tan case DMAR_FECTL_REG: 19071da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FECTL_REG write addr 0x%"PRIx64 19081da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19091da12ec4SLe Tan assert(size == 4); 19101da12ec4SLe Tan vtd_set_long(s, addr, val); 19111da12ec4SLe Tan vtd_handle_fectl_write(s); 19121da12ec4SLe Tan break; 19131da12ec4SLe Tan 19141da12ec4SLe Tan /* Fault Event Data Register, 32-bit */ 19151da12ec4SLe Tan case DMAR_FEDATA_REG: 19161da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEDATA_REG write addr 0x%"PRIx64 19171da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19181da12ec4SLe Tan assert(size == 4); 19191da12ec4SLe Tan vtd_set_long(s, addr, val); 19201da12ec4SLe Tan break; 19211da12ec4SLe Tan 19221da12ec4SLe Tan /* Fault Event Address Register, 32-bit */ 19231da12ec4SLe Tan case DMAR_FEADDR_REG: 19241da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEADDR_REG write addr 0x%"PRIx64 19251da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19261da12ec4SLe Tan assert(size == 4); 19271da12ec4SLe Tan vtd_set_long(s, addr, val); 19281da12ec4SLe Tan break; 19291da12ec4SLe Tan 19301da12ec4SLe Tan /* Fault Event Upper Address Register, 32-bit */ 19311da12ec4SLe Tan case DMAR_FEUADDR_REG: 19321da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEUADDR_REG write addr 0x%"PRIx64 19331da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19341da12ec4SLe Tan assert(size == 4); 19351da12ec4SLe Tan vtd_set_long(s, addr, val); 19361da12ec4SLe Tan break; 19371da12ec4SLe Tan 19381da12ec4SLe Tan /* Protected Memory Enable Register, 32-bit */ 19391da12ec4SLe Tan case DMAR_PMEN_REG: 19401da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_PMEN_REG write addr 0x%"PRIx64 19411da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19421da12ec4SLe Tan assert(size == 4); 19431da12ec4SLe Tan vtd_set_long(s, addr, val); 19441da12ec4SLe Tan break; 19451da12ec4SLe Tan 19461da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 19471da12ec4SLe Tan case DMAR_RTADDR_REG: 19481da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_RTADDR_REG write addr 0x%"PRIx64 19491da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19501da12ec4SLe Tan if (size == 4) { 19511da12ec4SLe Tan vtd_set_long(s, addr, val); 19521da12ec4SLe Tan } else { 19531da12ec4SLe Tan vtd_set_quad(s, addr, val); 19541da12ec4SLe Tan } 19551da12ec4SLe Tan break; 19561da12ec4SLe Tan 19571da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 19581da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_RTADDR_REG_HI write addr 0x%"PRIx64 19591da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19601da12ec4SLe Tan assert(size == 4); 19611da12ec4SLe Tan vtd_set_long(s, addr, val); 19621da12ec4SLe Tan break; 19631da12ec4SLe Tan 1964ed7b8fbcSLe Tan /* Invalidation Queue Tail Register, 64-bit */ 1965ed7b8fbcSLe Tan case DMAR_IQT_REG: 1966ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQT_REG write addr 0x%"PRIx64 1967ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1968ed7b8fbcSLe Tan if (size == 4) { 1969ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1970ed7b8fbcSLe Tan } else { 1971ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 1972ed7b8fbcSLe Tan } 1973ed7b8fbcSLe Tan vtd_handle_iqt_write(s); 1974ed7b8fbcSLe Tan break; 1975ed7b8fbcSLe Tan 1976ed7b8fbcSLe Tan case DMAR_IQT_REG_HI: 1977ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQT_REG_HI write addr 0x%"PRIx64 1978ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1979ed7b8fbcSLe Tan assert(size == 4); 1980ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1981ed7b8fbcSLe Tan /* 19:63 of IQT_REG is RsvdZ, do nothing here */ 1982ed7b8fbcSLe Tan break; 1983ed7b8fbcSLe Tan 1984ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 1985ed7b8fbcSLe Tan case DMAR_IQA_REG: 1986ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG write addr 0x%"PRIx64 1987ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1988ed7b8fbcSLe Tan if (size == 4) { 1989ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1990ed7b8fbcSLe Tan } else { 1991ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 1992ed7b8fbcSLe Tan } 1993ed7b8fbcSLe Tan break; 1994ed7b8fbcSLe Tan 1995ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 1996ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG_HI write addr 0x%"PRIx64 1997ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1998ed7b8fbcSLe Tan assert(size == 4); 1999ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2000ed7b8fbcSLe Tan break; 2001ed7b8fbcSLe Tan 2002ed7b8fbcSLe Tan /* Invalidation Completion Status Register, 32-bit */ 2003ed7b8fbcSLe Tan case DMAR_ICS_REG: 2004ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_ICS_REG write addr 0x%"PRIx64 2005ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 2006ed7b8fbcSLe Tan assert(size == 4); 2007ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2008ed7b8fbcSLe Tan vtd_handle_ics_write(s); 2009ed7b8fbcSLe Tan break; 2010ed7b8fbcSLe Tan 2011ed7b8fbcSLe Tan /* Invalidation Event Control Register, 32-bit */ 2012ed7b8fbcSLe Tan case DMAR_IECTL_REG: 2013ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IECTL_REG write addr 0x%"PRIx64 2014ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 2015ed7b8fbcSLe Tan assert(size == 4); 2016ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2017ed7b8fbcSLe Tan vtd_handle_iectl_write(s); 2018ed7b8fbcSLe Tan break; 2019ed7b8fbcSLe Tan 2020ed7b8fbcSLe Tan /* Invalidation Event Data Register, 32-bit */ 2021ed7b8fbcSLe Tan case DMAR_IEDATA_REG: 2022ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEDATA_REG write addr 0x%"PRIx64 2023ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 2024ed7b8fbcSLe Tan assert(size == 4); 2025ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2026ed7b8fbcSLe Tan break; 2027ed7b8fbcSLe Tan 2028ed7b8fbcSLe Tan /* Invalidation Event Address Register, 32-bit */ 2029ed7b8fbcSLe Tan case DMAR_IEADDR_REG: 2030ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEADDR_REG write addr 0x%"PRIx64 2031ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 2032ed7b8fbcSLe Tan assert(size == 4); 2033ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2034ed7b8fbcSLe Tan break; 2035ed7b8fbcSLe Tan 2036ed7b8fbcSLe Tan /* Invalidation Event Upper Address Register, 32-bit */ 2037ed7b8fbcSLe Tan case DMAR_IEUADDR_REG: 2038ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEUADDR_REG write addr 0x%"PRIx64 2039ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 2040ed7b8fbcSLe Tan assert(size == 4); 2041ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2042ed7b8fbcSLe Tan break; 2043ed7b8fbcSLe Tan 20441da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 20451da12ec4SLe Tan case DMAR_FRCD_REG_0_0: 20461da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_0 write addr 0x%"PRIx64 20471da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 20481da12ec4SLe Tan if (size == 4) { 20491da12ec4SLe Tan vtd_set_long(s, addr, val); 20501da12ec4SLe Tan } else { 20511da12ec4SLe Tan vtd_set_quad(s, addr, val); 20521da12ec4SLe Tan } 20531da12ec4SLe Tan break; 20541da12ec4SLe Tan 20551da12ec4SLe Tan case DMAR_FRCD_REG_0_1: 20561da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_1 write addr 0x%"PRIx64 20571da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 20581da12ec4SLe Tan assert(size == 4); 20591da12ec4SLe Tan vtd_set_long(s, addr, val); 20601da12ec4SLe Tan break; 20611da12ec4SLe Tan 20621da12ec4SLe Tan case DMAR_FRCD_REG_0_2: 20631da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_2 write addr 0x%"PRIx64 20641da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 20651da12ec4SLe Tan if (size == 4) { 20661da12ec4SLe Tan vtd_set_long(s, addr, val); 20671da12ec4SLe Tan } else { 20681da12ec4SLe Tan vtd_set_quad(s, addr, val); 20691da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 20701da12ec4SLe Tan vtd_update_fsts_ppf(s); 20711da12ec4SLe Tan } 20721da12ec4SLe Tan break; 20731da12ec4SLe Tan 20741da12ec4SLe Tan case DMAR_FRCD_REG_0_3: 20751da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_3 write addr 0x%"PRIx64 20761da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 20771da12ec4SLe Tan assert(size == 4); 20781da12ec4SLe Tan vtd_set_long(s, addr, val); 20791da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 20801da12ec4SLe Tan vtd_update_fsts_ppf(s); 20811da12ec4SLe Tan break; 20821da12ec4SLe Tan 2083a5861439SPeter Xu case DMAR_IRTA_REG: 2084a5861439SPeter Xu VTD_DPRINTF(IR, "DMAR_IRTA_REG write addr 0x%"PRIx64 2085a5861439SPeter Xu ", size %d, val 0x%"PRIx64, addr, size, val); 2086a5861439SPeter Xu if (size == 4) { 2087a5861439SPeter Xu vtd_set_long(s, addr, val); 2088a5861439SPeter Xu } else { 2089a5861439SPeter Xu vtd_set_quad(s, addr, val); 2090a5861439SPeter Xu } 2091a5861439SPeter Xu break; 2092a5861439SPeter Xu 2093a5861439SPeter Xu case DMAR_IRTA_REG_HI: 2094a5861439SPeter Xu VTD_DPRINTF(IR, "DMAR_IRTA_REG_HI write addr 0x%"PRIx64 2095a5861439SPeter Xu ", size %d, val 0x%"PRIx64, addr, size, val); 2096a5861439SPeter Xu assert(size == 4); 2097a5861439SPeter Xu vtd_set_long(s, addr, val); 2098a5861439SPeter Xu break; 2099a5861439SPeter Xu 21001da12ec4SLe Tan default: 21011da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: unhandled reg write addr 0x%"PRIx64 21021da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 21031da12ec4SLe Tan if (size == 4) { 21041da12ec4SLe Tan vtd_set_long(s, addr, val); 21051da12ec4SLe Tan } else { 21061da12ec4SLe Tan vtd_set_quad(s, addr, val); 21071da12ec4SLe Tan } 21081da12ec4SLe Tan } 21091da12ec4SLe Tan } 21101da12ec4SLe Tan 21111da12ec4SLe Tan static IOMMUTLBEntry vtd_iommu_translate(MemoryRegion *iommu, hwaddr addr, 21121da12ec4SLe Tan bool is_write) 21131da12ec4SLe Tan { 21141da12ec4SLe Tan VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 21151da12ec4SLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 21161da12ec4SLe Tan IOMMUTLBEntry ret = { 21171da12ec4SLe Tan .target_as = &address_space_memory, 21181da12ec4SLe Tan .iova = addr, 21191da12ec4SLe Tan .translated_addr = 0, 21201da12ec4SLe Tan .addr_mask = ~(hwaddr)0, 21211da12ec4SLe Tan .perm = IOMMU_NONE, 21221da12ec4SLe Tan }; 21231da12ec4SLe Tan 21241da12ec4SLe Tan if (!s->dmar_enabled) { 21251da12ec4SLe Tan /* DMAR disabled, passthrough, use 4k-page*/ 21261da12ec4SLe Tan ret.iova = addr & VTD_PAGE_MASK_4K; 21271da12ec4SLe Tan ret.translated_addr = addr & VTD_PAGE_MASK_4K; 21281da12ec4SLe Tan ret.addr_mask = ~VTD_PAGE_MASK_4K; 21291da12ec4SLe Tan ret.perm = IOMMU_RW; 21301da12ec4SLe Tan return ret; 21311da12ec4SLe Tan } 21321da12ec4SLe Tan 21337df953bdSKnut Omang vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, addr, 2134d92fa2dcSLe Tan is_write, &ret); 21351da12ec4SLe Tan VTD_DPRINTF(MMU, 21361da12ec4SLe Tan "bus %"PRIu8 " slot %"PRIu8 " func %"PRIu8 " devfn %"PRIu8 21376e905564SPeter Xu " iova 0x%"PRIx64 " hpa 0x%"PRIx64, pci_bus_num(vtd_as->bus), 2138d92fa2dcSLe Tan VTD_PCI_SLOT(vtd_as->devfn), VTD_PCI_FUNC(vtd_as->devfn), 2139d92fa2dcSLe Tan vtd_as->devfn, addr, ret.translated_addr); 21401da12ec4SLe Tan return ret; 21411da12ec4SLe Tan } 21421da12ec4SLe Tan 21435bf3d319SPeter Xu static void vtd_iommu_notify_flag_changed(MemoryRegion *iommu, 21445bf3d319SPeter Xu IOMMUNotifierFlag old, 21455bf3d319SPeter Xu IOMMUNotifierFlag new) 21463cb3b154SAlex Williamson { 21473cb3b154SAlex Williamson VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 21483cb3b154SAlex Williamson 2149a3276f78SPeter Xu if (new & IOMMU_NOTIFIER_MAP) { 2150a3276f78SPeter Xu error_report("Device at bus %s addr %02x.%d requires iommu " 2151a3276f78SPeter Xu "notifier which is currently not supported by " 2152a3276f78SPeter Xu "intel-iommu emulation", 21533cb3b154SAlex Williamson vtd_as->bus->qbus.name, PCI_SLOT(vtd_as->devfn), 21543cb3b154SAlex Williamson PCI_FUNC(vtd_as->devfn)); 2155a3276f78SPeter Xu exit(1); 2156a3276f78SPeter Xu } 21573cb3b154SAlex Williamson } 21583cb3b154SAlex Williamson 21591da12ec4SLe Tan static const VMStateDescription vtd_vmstate = { 21601da12ec4SLe Tan .name = "iommu-intel", 21618cdcf3c1SPeter Xu .version_id = 1, 21628cdcf3c1SPeter Xu .minimum_version_id = 1, 21638cdcf3c1SPeter Xu .priority = MIG_PRI_IOMMU, 21648cdcf3c1SPeter Xu .fields = (VMStateField[]) { 21658cdcf3c1SPeter Xu VMSTATE_UINT64(root, IntelIOMMUState), 21668cdcf3c1SPeter Xu VMSTATE_UINT64(intr_root, IntelIOMMUState), 21678cdcf3c1SPeter Xu VMSTATE_UINT64(iq, IntelIOMMUState), 21688cdcf3c1SPeter Xu VMSTATE_UINT32(intr_size, IntelIOMMUState), 21698cdcf3c1SPeter Xu VMSTATE_UINT16(iq_head, IntelIOMMUState), 21708cdcf3c1SPeter Xu VMSTATE_UINT16(iq_tail, IntelIOMMUState), 21718cdcf3c1SPeter Xu VMSTATE_UINT16(iq_size, IntelIOMMUState), 21728cdcf3c1SPeter Xu VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState), 21738cdcf3c1SPeter Xu VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE), 21748cdcf3c1SPeter Xu VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState), 21758cdcf3c1SPeter Xu VMSTATE_BOOL(root_extended, IntelIOMMUState), 21768cdcf3c1SPeter Xu VMSTATE_BOOL(dmar_enabled, IntelIOMMUState), 21778cdcf3c1SPeter Xu VMSTATE_BOOL(qi_enabled, IntelIOMMUState), 21788cdcf3c1SPeter Xu VMSTATE_BOOL(intr_enabled, IntelIOMMUState), 21798cdcf3c1SPeter Xu VMSTATE_BOOL(intr_eime, IntelIOMMUState), 21808cdcf3c1SPeter Xu VMSTATE_END_OF_LIST() 21818cdcf3c1SPeter Xu } 21821da12ec4SLe Tan }; 21831da12ec4SLe Tan 21841da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = { 21851da12ec4SLe Tan .read = vtd_mem_read, 21861da12ec4SLe Tan .write = vtd_mem_write, 21871da12ec4SLe Tan .endianness = DEVICE_LITTLE_ENDIAN, 21881da12ec4SLe Tan .impl = { 21891da12ec4SLe Tan .min_access_size = 4, 21901da12ec4SLe Tan .max_access_size = 8, 21911da12ec4SLe Tan }, 21921da12ec4SLe Tan .valid = { 21931da12ec4SLe Tan .min_access_size = 4, 21941da12ec4SLe Tan .max_access_size = 8, 21951da12ec4SLe Tan }, 21961da12ec4SLe Tan }; 21971da12ec4SLe Tan 21981da12ec4SLe Tan static Property vtd_properties[] = { 21991da12ec4SLe Tan DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0), 2200e6b6af05SRadim Krčmář DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim, 2201e6b6af05SRadim Krčmář ON_OFF_AUTO_AUTO), 2202fb506e70SRadim Krčmář DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false), 22033b40f0e5SAviv Ben-David DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE), 22041da12ec4SLe Tan DEFINE_PROP_END_OF_LIST(), 22051da12ec4SLe Tan }; 22061da12ec4SLe Tan 2207651e4cefSPeter Xu /* Read IRTE entry with specific index */ 2208651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index, 2209bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry *entry, uint16_t sid) 2210651e4cefSPeter Xu { 2211ede9c94aSPeter Xu static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \ 2212ede9c94aSPeter Xu {0xffff, 0xfffb, 0xfff9, 0xfff8}; 2213651e4cefSPeter Xu dma_addr_t addr = 0x00; 2214ede9c94aSPeter Xu uint16_t mask, source_id; 2215ede9c94aSPeter Xu uint8_t bus, bus_max, bus_min; 2216651e4cefSPeter Xu 2217651e4cefSPeter Xu addr = iommu->intr_root + index * sizeof(*entry); 2218651e4cefSPeter Xu if (dma_memory_read(&address_space_memory, addr, entry, 2219651e4cefSPeter Xu sizeof(*entry))) { 2220651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: fail to access IR root at 0x%"PRIx64 2221651e4cefSPeter Xu " + %"PRIu16, iommu->intr_root, index); 2222651e4cefSPeter Xu return -VTD_FR_IR_ROOT_INVAL; 2223651e4cefSPeter Xu } 2224651e4cefSPeter Xu 2225bc38ee10SMichael S. Tsirkin if (!entry->irte.present) { 2226651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: present flag not set in IRTE" 2227651e4cefSPeter Xu " entry index %u value 0x%"PRIx64 " 0x%"PRIx64, 2228651e4cefSPeter Xu index, le64_to_cpu(entry->data[1]), 2229651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2230651e4cefSPeter Xu return -VTD_FR_IR_ENTRY_P; 2231651e4cefSPeter Xu } 2232651e4cefSPeter Xu 2233bc38ee10SMichael S. Tsirkin if (entry->irte.__reserved_0 || entry->irte.__reserved_1 || 2234bc38ee10SMichael S. Tsirkin entry->irte.__reserved_2) { 2235651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: IRTE entry index %"PRIu16 2236651e4cefSPeter Xu " reserved fields non-zero: 0x%"PRIx64 " 0x%"PRIx64, 2237651e4cefSPeter Xu index, le64_to_cpu(entry->data[1]), 2238651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2239651e4cefSPeter Xu return -VTD_FR_IR_IRTE_RSVD; 2240651e4cefSPeter Xu } 2241651e4cefSPeter Xu 2242ede9c94aSPeter Xu if (sid != X86_IOMMU_SID_INVALID) { 2243ede9c94aSPeter Xu /* Validate IRTE SID */ 2244bc38ee10SMichael S. Tsirkin source_id = le32_to_cpu(entry->irte.source_id); 2245bc38ee10SMichael S. Tsirkin switch (entry->irte.sid_vtype) { 2246ede9c94aSPeter Xu case VTD_SVT_NONE: 2247ede9c94aSPeter Xu VTD_DPRINTF(IR, "No SID validation for IRTE index %d", index); 2248ede9c94aSPeter Xu break; 2249ede9c94aSPeter Xu 2250ede9c94aSPeter Xu case VTD_SVT_ALL: 2251bc38ee10SMichael S. Tsirkin mask = vtd_svt_mask[entry->irte.sid_q]; 2252ede9c94aSPeter Xu if ((source_id & mask) != (sid & mask)) { 2253ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "SID validation for IRTE index " 2254ede9c94aSPeter Xu "%d failed (reqid 0x%04x sid 0x%04x)", index, 2255ede9c94aSPeter Xu sid, source_id); 2256ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2257ede9c94aSPeter Xu } 2258ede9c94aSPeter Xu break; 2259ede9c94aSPeter Xu 2260ede9c94aSPeter Xu case VTD_SVT_BUS: 2261ede9c94aSPeter Xu bus_max = source_id >> 8; 2262ede9c94aSPeter Xu bus_min = source_id & 0xff; 2263ede9c94aSPeter Xu bus = sid >> 8; 2264ede9c94aSPeter Xu if (bus > bus_max || bus < bus_min) { 2265ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "SID validation for IRTE index %d " 2266ede9c94aSPeter Xu "failed (bus %d outside %d-%d)", index, bus, 2267ede9c94aSPeter Xu bus_min, bus_max); 2268ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2269ede9c94aSPeter Xu } 2270ede9c94aSPeter Xu break; 2271ede9c94aSPeter Xu 2272ede9c94aSPeter Xu default: 2273ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "Invalid SVT bits (0x%x) in IRTE index " 2274bc38ee10SMichael S. Tsirkin "%d", entry->irte.sid_vtype, index); 2275ede9c94aSPeter Xu /* Take this as verification failure. */ 2276ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2277ede9c94aSPeter Xu break; 2278ede9c94aSPeter Xu } 2279ede9c94aSPeter Xu } 2280651e4cefSPeter Xu 2281651e4cefSPeter Xu return 0; 2282651e4cefSPeter Xu } 2283651e4cefSPeter Xu 2284651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */ 2285ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, 2286ede9c94aSPeter Xu VTDIrq *irq, uint16_t sid) 2287651e4cefSPeter Xu { 2288bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry irte = {}; 2289651e4cefSPeter Xu int ret = 0; 2290651e4cefSPeter Xu 2291ede9c94aSPeter Xu ret = vtd_irte_get(iommu, index, &irte, sid); 2292651e4cefSPeter Xu if (ret) { 2293651e4cefSPeter Xu return ret; 2294651e4cefSPeter Xu } 2295651e4cefSPeter Xu 2296bc38ee10SMichael S. Tsirkin irq->trigger_mode = irte.irte.trigger_mode; 2297bc38ee10SMichael S. Tsirkin irq->vector = irte.irte.vector; 2298bc38ee10SMichael S. Tsirkin irq->delivery_mode = irte.irte.delivery_mode; 2299bc38ee10SMichael S. Tsirkin irq->dest = le32_to_cpu(irte.irte.dest_id); 230028589311SJan Kiszka if (!iommu->intr_eime) { 2301651e4cefSPeter Xu #define VTD_IR_APIC_DEST_MASK (0xff00ULL) 2302651e4cefSPeter Xu #define VTD_IR_APIC_DEST_SHIFT (8) 230328589311SJan Kiszka irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >> 2304651e4cefSPeter Xu VTD_IR_APIC_DEST_SHIFT; 230528589311SJan Kiszka } 2306bc38ee10SMichael S. Tsirkin irq->dest_mode = irte.irte.dest_mode; 2307bc38ee10SMichael S. Tsirkin irq->redir_hint = irte.irte.redir_hint; 2308651e4cefSPeter Xu 2309651e4cefSPeter Xu VTD_DPRINTF(IR, "remapping interrupt index %d: trig:%u,vec:%u," 2310651e4cefSPeter Xu "deliver:%u,dest:%u,dest_mode:%u", index, 2311651e4cefSPeter Xu irq->trigger_mode, irq->vector, irq->delivery_mode, 2312651e4cefSPeter Xu irq->dest, irq->dest_mode); 2313651e4cefSPeter Xu 2314651e4cefSPeter Xu return 0; 2315651e4cefSPeter Xu } 2316651e4cefSPeter Xu 2317651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */ 2318651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out) 2319651e4cefSPeter Xu { 2320651e4cefSPeter Xu VTD_MSIMessage msg = {}; 2321651e4cefSPeter Xu 2322651e4cefSPeter Xu /* Generate address bits */ 2323651e4cefSPeter Xu msg.dest_mode = irq->dest_mode; 2324651e4cefSPeter Xu msg.redir_hint = irq->redir_hint; 2325651e4cefSPeter Xu msg.dest = irq->dest; 232632946019SRadim Krčmář msg.__addr_hi = irq->dest & 0xffffff00; 2327651e4cefSPeter Xu msg.__addr_head = cpu_to_le32(0xfee); 2328651e4cefSPeter Xu /* Keep this from original MSI address bits */ 2329651e4cefSPeter Xu msg.__not_used = irq->msi_addr_last_bits; 2330651e4cefSPeter Xu 2331651e4cefSPeter Xu /* Generate data bits */ 2332651e4cefSPeter Xu msg.vector = irq->vector; 2333651e4cefSPeter Xu msg.delivery_mode = irq->delivery_mode; 2334651e4cefSPeter Xu msg.level = 1; 2335651e4cefSPeter Xu msg.trigger_mode = irq->trigger_mode; 2336651e4cefSPeter Xu 2337651e4cefSPeter Xu msg_out->address = msg.msi_addr; 2338651e4cefSPeter Xu msg_out->data = msg.msi_data; 2339651e4cefSPeter Xu } 2340651e4cefSPeter Xu 2341651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */ 2342651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu, 2343651e4cefSPeter Xu MSIMessage *origin, 2344ede9c94aSPeter Xu MSIMessage *translated, 2345ede9c94aSPeter Xu uint16_t sid) 2346651e4cefSPeter Xu { 2347651e4cefSPeter Xu int ret = 0; 2348651e4cefSPeter Xu VTD_IR_MSIAddress addr; 2349651e4cefSPeter Xu uint16_t index; 235009cd058aSMichael S. Tsirkin VTDIrq irq = {}; 2351651e4cefSPeter Xu 2352651e4cefSPeter Xu assert(origin && translated); 2353651e4cefSPeter Xu 2354651e4cefSPeter Xu if (!iommu || !iommu->intr_enabled) { 2355651e4cefSPeter Xu goto do_not_translate; 2356651e4cefSPeter Xu } 2357651e4cefSPeter Xu 2358651e4cefSPeter Xu if (origin->address & VTD_MSI_ADDR_HI_MASK) { 2359651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI addr high 32 bits nonzero" 2360651e4cefSPeter Xu " during interrupt remapping: 0x%"PRIx32, 2361651e4cefSPeter Xu (uint32_t)((origin->address & VTD_MSI_ADDR_HI_MASK) >> \ 2362651e4cefSPeter Xu VTD_MSI_ADDR_HI_SHIFT)); 2363651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2364651e4cefSPeter Xu } 2365651e4cefSPeter Xu 2366651e4cefSPeter Xu addr.data = origin->address & VTD_MSI_ADDR_LO_MASK; 23671a43713bSPeter Xu if (addr.addr.__head != 0xfee) { 2368651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI addr low 32 bits invalid: " 2369651e4cefSPeter Xu "0x%"PRIx32, addr.data); 2370651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2371651e4cefSPeter Xu } 2372651e4cefSPeter Xu 2373651e4cefSPeter Xu /* This is compatible mode. */ 2374bc38ee10SMichael S. Tsirkin if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) { 2375651e4cefSPeter Xu goto do_not_translate; 2376651e4cefSPeter Xu } 2377651e4cefSPeter Xu 2378bc38ee10SMichael S. Tsirkin index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l); 2379651e4cefSPeter Xu 2380651e4cefSPeter Xu #define VTD_IR_MSI_DATA_SUBHANDLE (0x0000ffff) 2381651e4cefSPeter Xu #define VTD_IR_MSI_DATA_RESERVED (0xffff0000) 2382651e4cefSPeter Xu 2383bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2384651e4cefSPeter Xu /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */ 2385651e4cefSPeter Xu index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE; 2386651e4cefSPeter Xu } 2387651e4cefSPeter Xu 2388ede9c94aSPeter Xu ret = vtd_remap_irq_get(iommu, index, &irq, sid); 2389651e4cefSPeter Xu if (ret) { 2390651e4cefSPeter Xu return ret; 2391651e4cefSPeter Xu } 2392651e4cefSPeter Xu 2393bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2394651e4cefSPeter Xu VTD_DPRINTF(IR, "received MSI interrupt"); 2395651e4cefSPeter Xu if (origin->data & VTD_IR_MSI_DATA_RESERVED) { 2396651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI data bits non-zero for " 2397651e4cefSPeter Xu "interrupt remappable entry: 0x%"PRIx32, 2398651e4cefSPeter Xu origin->data); 2399651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2400651e4cefSPeter Xu } 2401651e4cefSPeter Xu } else { 2402651e4cefSPeter Xu uint8_t vector = origin->data & 0xff; 2403dea651a9SFeng Wu uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; 2404dea651a9SFeng Wu 2405651e4cefSPeter Xu VTD_DPRINTF(IR, "received IOAPIC interrupt"); 2406651e4cefSPeter Xu /* IOAPIC entry vector should be aligned with IRTE vector 2407651e4cefSPeter Xu * (see vt-d spec 5.1.5.1). */ 2408651e4cefSPeter Xu if (vector != irq.vector) { 2409651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "IOAPIC vector inconsistent: " 2410651e4cefSPeter Xu "entry: %d, IRTE: %d, index: %d", 2411651e4cefSPeter Xu vector, irq.vector, index); 2412651e4cefSPeter Xu } 2413dea651a9SFeng Wu 2414dea651a9SFeng Wu /* The Trigger Mode field must match the Trigger Mode in the IRTE. 2415dea651a9SFeng Wu * (see vt-d spec 5.1.5.1). */ 2416dea651a9SFeng Wu if (trigger_mode != irq.trigger_mode) { 2417dea651a9SFeng Wu VTD_DPRINTF(GENERAL, "IOAPIC trigger mode inconsistent: " 2418dea651a9SFeng Wu "entry: %u, IRTE: %u, index: %d", 2419dea651a9SFeng Wu trigger_mode, irq.trigger_mode, index); 2420dea651a9SFeng Wu } 2421dea651a9SFeng Wu 2422651e4cefSPeter Xu } 2423651e4cefSPeter Xu 2424651e4cefSPeter Xu /* 2425651e4cefSPeter Xu * We'd better keep the last two bits, assuming that guest OS 2426651e4cefSPeter Xu * might modify it. Keep it does not hurt after all. 2427651e4cefSPeter Xu */ 2428bc38ee10SMichael S. Tsirkin irq.msi_addr_last_bits = addr.addr.__not_care; 2429651e4cefSPeter Xu 2430651e4cefSPeter Xu /* Translate VTDIrq to MSI message */ 2431651e4cefSPeter Xu vtd_generate_msi_message(&irq, translated); 2432651e4cefSPeter Xu 2433651e4cefSPeter Xu VTD_DPRINTF(IR, "mapping MSI 0x%"PRIx64":0x%"PRIx32 " -> " 2434651e4cefSPeter Xu "0x%"PRIx64":0x%"PRIx32, origin->address, origin->data, 2435651e4cefSPeter Xu translated->address, translated->data); 2436651e4cefSPeter Xu return 0; 2437651e4cefSPeter Xu 2438651e4cefSPeter Xu do_not_translate: 2439651e4cefSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2440651e4cefSPeter Xu return 0; 2441651e4cefSPeter Xu } 2442651e4cefSPeter Xu 24438b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src, 24448b5ed7dfSPeter Xu MSIMessage *dst, uint16_t sid) 24458b5ed7dfSPeter Xu { 2446ede9c94aSPeter Xu return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu), 2447ede9c94aSPeter Xu src, dst, sid); 24488b5ed7dfSPeter Xu } 24498b5ed7dfSPeter Xu 2450651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr, 2451651e4cefSPeter Xu uint64_t *data, unsigned size, 2452651e4cefSPeter Xu MemTxAttrs attrs) 2453651e4cefSPeter Xu { 2454651e4cefSPeter Xu return MEMTX_OK; 2455651e4cefSPeter Xu } 2456651e4cefSPeter Xu 2457651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr, 2458651e4cefSPeter Xu uint64_t value, unsigned size, 2459651e4cefSPeter Xu MemTxAttrs attrs) 2460651e4cefSPeter Xu { 2461651e4cefSPeter Xu int ret = 0; 246209cd058aSMichael S. Tsirkin MSIMessage from = {}, to = {}; 2463ede9c94aSPeter Xu uint16_t sid = X86_IOMMU_SID_INVALID; 2464651e4cefSPeter Xu 2465651e4cefSPeter Xu from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST; 2466651e4cefSPeter Xu from.data = (uint32_t) value; 2467651e4cefSPeter Xu 2468ede9c94aSPeter Xu if (!attrs.unspecified) { 2469ede9c94aSPeter Xu /* We have explicit Source ID */ 2470ede9c94aSPeter Xu sid = attrs.requester_id; 2471ede9c94aSPeter Xu } 2472ede9c94aSPeter Xu 2473ede9c94aSPeter Xu ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid); 2474651e4cefSPeter Xu if (ret) { 2475651e4cefSPeter Xu /* TODO: report error */ 2476651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "int remap fail for addr 0x%"PRIx64 2477651e4cefSPeter Xu " data 0x%"PRIx32, from.address, from.data); 2478651e4cefSPeter Xu /* Drop this interrupt */ 2479651e4cefSPeter Xu return MEMTX_ERROR; 2480651e4cefSPeter Xu } 2481651e4cefSPeter Xu 2482651e4cefSPeter Xu VTD_DPRINTF(IR, "delivering MSI 0x%"PRIx64":0x%"PRIx32 2483651e4cefSPeter Xu " for device sid 0x%04x", 2484651e4cefSPeter Xu to.address, to.data, sid); 2485651e4cefSPeter Xu 248632946019SRadim Krčmář apic_get_class()->send_msi(&to); 2487651e4cefSPeter Xu 2488651e4cefSPeter Xu return MEMTX_OK; 2489651e4cefSPeter Xu } 2490651e4cefSPeter Xu 2491651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = { 2492651e4cefSPeter Xu .read_with_attrs = vtd_mem_ir_read, 2493651e4cefSPeter Xu .write_with_attrs = vtd_mem_ir_write, 2494651e4cefSPeter Xu .endianness = DEVICE_LITTLE_ENDIAN, 2495651e4cefSPeter Xu .impl = { 2496651e4cefSPeter Xu .min_access_size = 4, 2497651e4cefSPeter Xu .max_access_size = 4, 2498651e4cefSPeter Xu }, 2499651e4cefSPeter Xu .valid = { 2500651e4cefSPeter Xu .min_access_size = 4, 2501651e4cefSPeter Xu .max_access_size = 4, 2502651e4cefSPeter Xu }, 2503651e4cefSPeter Xu }; 25047df953bdSKnut Omang 25057df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn) 25067df953bdSKnut Omang { 25077df953bdSKnut Omang uintptr_t key = (uintptr_t)bus; 25087df953bdSKnut Omang VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key); 25097df953bdSKnut Omang VTDAddressSpace *vtd_dev_as; 2510e0a3c8ccSJason Wang char name[128]; 25117df953bdSKnut Omang 25127df953bdSKnut Omang if (!vtd_bus) { 25132d3fc581SJason Wang uintptr_t *new_key = g_malloc(sizeof(*new_key)); 25142d3fc581SJason Wang *new_key = (uintptr_t)bus; 25157df953bdSKnut Omang /* No corresponding free() */ 251604af0e18SPeter Xu vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \ 251704af0e18SPeter Xu X86_IOMMU_PCI_DEVFN_MAX); 25187df953bdSKnut Omang vtd_bus->bus = bus; 25192d3fc581SJason Wang g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus); 25207df953bdSKnut Omang } 25217df953bdSKnut Omang 25227df953bdSKnut Omang vtd_dev_as = vtd_bus->dev_as[devfn]; 25237df953bdSKnut Omang 25247df953bdSKnut Omang if (!vtd_dev_as) { 2525e0a3c8ccSJason Wang snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn); 25267df953bdSKnut Omang vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace)); 25277df953bdSKnut Omang 25287df953bdSKnut Omang vtd_dev_as->bus = bus; 25297df953bdSKnut Omang vtd_dev_as->devfn = (uint8_t)devfn; 25307df953bdSKnut Omang vtd_dev_as->iommu_state = s; 25317df953bdSKnut Omang vtd_dev_as->context_cache_entry.context_cache_gen = 0; 25327df953bdSKnut Omang memory_region_init_iommu(&vtd_dev_as->iommu, OBJECT(s), 25337df953bdSKnut Omang &s->iommu_ops, "intel_iommu", UINT64_MAX); 2534651e4cefSPeter Xu memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s), 2535651e4cefSPeter Xu &vtd_mem_ir_ops, s, "intel_iommu_ir", 2536651e4cefSPeter Xu VTD_INTERRUPT_ADDR_SIZE); 2537651e4cefSPeter Xu memory_region_add_subregion(&vtd_dev_as->iommu, VTD_INTERRUPT_ADDR_FIRST, 2538651e4cefSPeter Xu &vtd_dev_as->iommu_ir); 25397df953bdSKnut Omang address_space_init(&vtd_dev_as->as, 2540e0a3c8ccSJason Wang &vtd_dev_as->iommu, name); 25417df953bdSKnut Omang } 25427df953bdSKnut Omang return vtd_dev_as; 25437df953bdSKnut Omang } 25447df953bdSKnut Omang 2545*f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private) 2546*f06a696dSPeter Xu { 2547*f06a696dSPeter Xu memory_region_notify_one((IOMMUNotifier *)private, entry); 2548*f06a696dSPeter Xu return 0; 2549*f06a696dSPeter Xu } 2550*f06a696dSPeter Xu 2551*f06a696dSPeter Xu static void vtd_iommu_replay(MemoryRegion *mr, IOMMUNotifier *n) 2552*f06a696dSPeter Xu { 2553*f06a696dSPeter Xu VTDAddressSpace *vtd_as = container_of(mr, VTDAddressSpace, iommu); 2554*f06a696dSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 2555*f06a696dSPeter Xu uint8_t bus_n = pci_bus_num(vtd_as->bus); 2556*f06a696dSPeter Xu VTDContextEntry ce; 2557*f06a696dSPeter Xu 2558*f06a696dSPeter Xu if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) { 2559*f06a696dSPeter Xu /* 2560*f06a696dSPeter Xu * Scanned a valid context entry, walk over the pages and 2561*f06a696dSPeter Xu * notify when needed. 2562*f06a696dSPeter Xu */ 2563*f06a696dSPeter Xu trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn), 2564*f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn), 2565*f06a696dSPeter Xu VTD_CONTEXT_ENTRY_DID(ce.hi), 2566*f06a696dSPeter Xu ce.hi, ce.lo); 2567*f06a696dSPeter Xu vtd_page_walk(&ce, 0, ~0ULL, vtd_replay_hook, (void *)n); 2568*f06a696dSPeter Xu } else { 2569*f06a696dSPeter Xu trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn), 2570*f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn)); 2571*f06a696dSPeter Xu } 2572*f06a696dSPeter Xu 2573*f06a696dSPeter Xu return; 2574*f06a696dSPeter Xu } 2575*f06a696dSPeter Xu 25761da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay 25771da12ec4SLe Tan * attention when adding new initialization stuff. 25781da12ec4SLe Tan */ 25791da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s) 25801da12ec4SLe Tan { 2581d54bd7f8SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 2582d54bd7f8SPeter Xu 25831da12ec4SLe Tan memset(s->csr, 0, DMAR_REG_SIZE); 25841da12ec4SLe Tan memset(s->wmask, 0, DMAR_REG_SIZE); 25851da12ec4SLe Tan memset(s->w1cmask, 0, DMAR_REG_SIZE); 25861da12ec4SLe Tan memset(s->womask, 0, DMAR_REG_SIZE); 25871da12ec4SLe Tan 25881da12ec4SLe Tan s->iommu_ops.translate = vtd_iommu_translate; 25895bf3d319SPeter Xu s->iommu_ops.notify_flag_changed = vtd_iommu_notify_flag_changed; 2590*f06a696dSPeter Xu s->iommu_ops.replay = vtd_iommu_replay; 25911da12ec4SLe Tan s->root = 0; 25921da12ec4SLe Tan s->root_extended = false; 25931da12ec4SLe Tan s->dmar_enabled = false; 25941da12ec4SLe Tan s->iq_head = 0; 25951da12ec4SLe Tan s->iq_tail = 0; 25961da12ec4SLe Tan s->iq = 0; 25971da12ec4SLe Tan s->iq_size = 0; 25981da12ec4SLe Tan s->qi_enabled = false; 25991da12ec4SLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 26001da12ec4SLe Tan s->next_frcd_reg = 0; 26011da12ec4SLe Tan s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | VTD_CAP_MGAW | 2602d66b969bSJason Wang VTD_CAP_SAGAW | VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS; 2603ed7b8fbcSLe Tan s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO; 26041da12ec4SLe Tan 2605d54bd7f8SPeter Xu if (x86_iommu->intr_supported) { 2606e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV; 2607e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON) { 2608e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_EIM; 2609e6b6af05SRadim Krčmář } 2610e6b6af05SRadim Krčmář assert(s->intr_eim != ON_OFF_AUTO_AUTO); 2611d54bd7f8SPeter Xu } 2612d54bd7f8SPeter Xu 2613554f5e16SJason Wang if (x86_iommu->dt_supported) { 2614554f5e16SJason Wang s->ecap |= VTD_ECAP_DT; 2615554f5e16SJason Wang } 2616554f5e16SJason Wang 26173b40f0e5SAviv Ben-David if (s->caching_mode) { 26183b40f0e5SAviv Ben-David s->cap |= VTD_CAP_CM; 26193b40f0e5SAviv Ben-David } 26203b40f0e5SAviv Ben-David 2621d92fa2dcSLe Tan vtd_reset_context_cache(s); 2622b5a280c0SLe Tan vtd_reset_iotlb(s); 2623d92fa2dcSLe Tan 26241da12ec4SLe Tan /* Define registers with default values and bit semantics */ 26251da12ec4SLe Tan vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0); 26261da12ec4SLe Tan vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0); 26271da12ec4SLe Tan vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0); 26281da12ec4SLe Tan vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0); 26291da12ec4SLe Tan vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL); 26301da12ec4SLe Tan vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0); 26311da12ec4SLe Tan vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0); 26321da12ec4SLe Tan vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0); 26331da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL); 26341da12ec4SLe Tan 26351da12ec4SLe Tan /* Advanced Fault Logging not supported */ 26361da12ec4SLe Tan vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL); 26371da12ec4SLe Tan vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0); 26381da12ec4SLe Tan vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0); 26391da12ec4SLe Tan vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0); 26401da12ec4SLe Tan 26411da12ec4SLe Tan /* Treated as RsvdZ when EIM in ECAP_REG is not supported 26421da12ec4SLe Tan * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0); 26431da12ec4SLe Tan */ 26441da12ec4SLe Tan vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0); 26451da12ec4SLe Tan 26461da12ec4SLe Tan /* Treated as RO for implementations that PLMR and PHMR fields reported 26471da12ec4SLe Tan * as Clear in the CAP_REG. 26481da12ec4SLe Tan * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0); 26491da12ec4SLe Tan */ 26501da12ec4SLe Tan vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0); 26511da12ec4SLe Tan 2652ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0); 2653ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0); 2654ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0); 2655ed7b8fbcSLe Tan vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL); 2656ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0); 2657ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0); 2658ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0); 2659ed7b8fbcSLe Tan /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */ 2660ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0); 2661ed7b8fbcSLe Tan 26621da12ec4SLe Tan /* IOTLB registers */ 26631da12ec4SLe Tan vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0); 26641da12ec4SLe Tan vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0); 26651da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL); 26661da12ec4SLe Tan 26671da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 26681da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0); 26691da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL); 2670a5861439SPeter Xu 2671a5861439SPeter Xu /* 267228589311SJan Kiszka * Interrupt remapping registers. 2673a5861439SPeter Xu */ 267428589311SJan Kiszka vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0); 26751da12ec4SLe Tan } 26761da12ec4SLe Tan 26771da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use 26781da12ec4SLe Tan * the address space they got at first (won't ask the bus again). 26791da12ec4SLe Tan */ 26801da12ec4SLe Tan static void vtd_reset(DeviceState *dev) 26811da12ec4SLe Tan { 26821da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 26831da12ec4SLe Tan 26841da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 26851da12ec4SLe Tan vtd_init(s); 26861da12ec4SLe Tan } 26871da12ec4SLe Tan 2688621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn) 2689621d983aSMarcel Apfelbaum { 2690621d983aSMarcel Apfelbaum IntelIOMMUState *s = opaque; 2691621d983aSMarcel Apfelbaum VTDAddressSpace *vtd_as; 2692621d983aSMarcel Apfelbaum 26938e7a0a16SPeter Xu assert(0 <= devfn && devfn < X86_IOMMU_PCI_DEVFN_MAX); 2694621d983aSMarcel Apfelbaum 2695621d983aSMarcel Apfelbaum vtd_as = vtd_find_add_as(s, bus, devfn); 2696621d983aSMarcel Apfelbaum return &vtd_as->as; 2697621d983aSMarcel Apfelbaum } 2698621d983aSMarcel Apfelbaum 2699e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp) 27006333e93cSRadim Krčmář { 2701e6b6af05SRadim Krčmář X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 2702e6b6af05SRadim Krčmář 27036333e93cSRadim Krčmář /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */ 27046333e93cSRadim Krčmář if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() && 27056333e93cSRadim Krčmář !kvm_irqchip_is_split()) { 27066333e93cSRadim Krčmář error_setg(errp, "Intel Interrupt Remapping cannot work with " 27076333e93cSRadim Krčmář "kernel-irqchip=on, please use 'split|off'."); 27086333e93cSRadim Krčmář return false; 27096333e93cSRadim Krčmář } 2710e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) { 2711e6b6af05SRadim Krčmář error_setg(errp, "eim=on cannot be selected without intremap=on"); 2712e6b6af05SRadim Krčmář return false; 2713e6b6af05SRadim Krčmář } 2714e6b6af05SRadim Krčmář 2715e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_AUTO) { 2716fb506e70SRadim Krčmář s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim) 2717fb506e70SRadim Krčmář && x86_iommu->intr_supported ? 2718e6b6af05SRadim Krčmář ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 2719e6b6af05SRadim Krčmář } 2720fb506e70SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) { 2721fb506e70SRadim Krčmář if (!kvm_irqchip_in_kernel()) { 2722fb506e70SRadim Krčmář error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split"); 2723fb506e70SRadim Krčmář return false; 2724fb506e70SRadim Krčmář } 2725fb506e70SRadim Krčmář if (!kvm_enable_x2apic()) { 2726fb506e70SRadim Krčmář error_setg(errp, "eim=on requires support on the KVM side" 2727fb506e70SRadim Krčmář "(X2APIC_API, first shipped in v4.7)"); 2728fb506e70SRadim Krčmář return false; 2729fb506e70SRadim Krčmář } 2730fb506e70SRadim Krčmář } 2731e6b6af05SRadim Krčmář 27326333e93cSRadim Krčmář return true; 27336333e93cSRadim Krčmář } 27346333e93cSRadim Krčmář 27351da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp) 27361da12ec4SLe Tan { 2737cb135f59SPeter Xu PCMachineState *pcms = PC_MACHINE(qdev_get_machine()); 2738cb135f59SPeter Xu PCIBus *bus = pcms->bus; 27391da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 27404684a204SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev); 27411da12ec4SLe Tan 27421da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 2743fb9f5926SDavid Kiarie x86_iommu->type = TYPE_INTEL; 27446333e93cSRadim Krčmář 2745e6b6af05SRadim Krčmář if (!vtd_decide_config(s, errp)) { 27466333e93cSRadim Krčmář return; 27476333e93cSRadim Krčmář } 27486333e93cSRadim Krčmář 27497df953bdSKnut Omang memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num)); 27501da12ec4SLe Tan memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s, 27511da12ec4SLe Tan "intel_iommu", DMAR_REG_SIZE); 27521da12ec4SLe Tan sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem); 2753b5a280c0SLe Tan /* No corresponding destroy */ 2754b5a280c0SLe Tan s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 2755b5a280c0SLe Tan g_free, g_free); 27567df953bdSKnut Omang s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 27577df953bdSKnut Omang g_free, g_free); 27581da12ec4SLe Tan vtd_init(s); 2759621d983aSMarcel Apfelbaum sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR); 2760621d983aSMarcel Apfelbaum pci_setup_iommu(bus, vtd_host_dma_iommu, dev); 2761cb135f59SPeter Xu /* Pseudo address space under root PCI bus. */ 2762cb135f59SPeter Xu pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC); 27631da12ec4SLe Tan } 27641da12ec4SLe Tan 27651da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data) 27661da12ec4SLe Tan { 27671da12ec4SLe Tan DeviceClass *dc = DEVICE_CLASS(klass); 27681c7955c4SPeter Xu X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass); 27691da12ec4SLe Tan 27701da12ec4SLe Tan dc->reset = vtd_reset; 27711da12ec4SLe Tan dc->vmsd = &vtd_vmstate; 27721da12ec4SLe Tan dc->props = vtd_properties; 2773621d983aSMarcel Apfelbaum dc->hotpluggable = false; 27741c7955c4SPeter Xu x86_class->realize = vtd_realize; 27758b5ed7dfSPeter Xu x86_class->int_remap = vtd_int_remap; 27761da12ec4SLe Tan } 27771da12ec4SLe Tan 27781da12ec4SLe Tan static const TypeInfo vtd_info = { 27791da12ec4SLe Tan .name = TYPE_INTEL_IOMMU_DEVICE, 27801c7955c4SPeter Xu .parent = TYPE_X86_IOMMU_DEVICE, 27811da12ec4SLe Tan .instance_size = sizeof(IntelIOMMUState), 27821da12ec4SLe Tan .class_init = vtd_class_init, 27831da12ec4SLe Tan }; 27841da12ec4SLe Tan 27851da12ec4SLe Tan static void vtd_register_types(void) 27861da12ec4SLe Tan { 27871da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 27881da12ec4SLe Tan type_register_static(&vtd_info); 27891da12ec4SLe Tan } 27901da12ec4SLe Tan 27911da12ec4SLe Tan type_init(vtd_register_types) 2792