11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 22b6a0aa05SPeter Maydell #include "qemu/osdep.h" 231da12ec4SLe Tan #include "hw/sysbus.h" 241da12ec4SLe Tan #include "exec/address-spaces.h" 251da12ec4SLe Tan #include "intel_iommu_internal.h" 267df953bdSKnut Omang #include "hw/pci/pci.h" 273cb3b154SAlex Williamson #include "hw/pci/pci_bus.h" 28621d983aSMarcel Apfelbaum #include "hw/i386/pc.h" 2904af0e18SPeter Xu #include "hw/boards.h" 3004af0e18SPeter Xu #include "hw/i386/x86-iommu.h" 31cb135f59SPeter Xu #include "hw/pci-host/q35.h" 321da12ec4SLe Tan 331da12ec4SLe Tan /*#define DEBUG_INTEL_IOMMU*/ 341da12ec4SLe Tan #ifdef DEBUG_INTEL_IOMMU 351da12ec4SLe Tan enum { 361da12ec4SLe Tan DEBUG_GENERAL, DEBUG_CSR, DEBUG_INV, DEBUG_MMU, DEBUG_FLOG, 37a5861439SPeter Xu DEBUG_CACHE, DEBUG_IR, 381da12ec4SLe Tan }; 391da12ec4SLe Tan #define VTD_DBGBIT(x) (1 << DEBUG_##x) 401da12ec4SLe Tan static int vtd_dbgflags = VTD_DBGBIT(GENERAL) | VTD_DBGBIT(CSR); 411da12ec4SLe Tan 421da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do { \ 431da12ec4SLe Tan if (vtd_dbgflags & VTD_DBGBIT(what)) { \ 441da12ec4SLe Tan fprintf(stderr, "(vtd)%s: " fmt "\n", __func__, \ 451da12ec4SLe Tan ## __VA_ARGS__); } \ 461da12ec4SLe Tan } while (0) 471da12ec4SLe Tan #else 481da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do {} while (0) 491da12ec4SLe Tan #endif 501da12ec4SLe Tan 511da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val, 521da12ec4SLe Tan uint64_t wmask, uint64_t w1cmask) 531da12ec4SLe Tan { 541da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 551da12ec4SLe Tan stq_le_p(&s->wmask[addr], wmask); 561da12ec4SLe Tan stq_le_p(&s->w1cmask[addr], w1cmask); 571da12ec4SLe Tan } 581da12ec4SLe Tan 591da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask) 601da12ec4SLe Tan { 611da12ec4SLe Tan stq_le_p(&s->womask[addr], mask); 621da12ec4SLe Tan } 631da12ec4SLe Tan 641da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val, 651da12ec4SLe Tan uint32_t wmask, uint32_t w1cmask) 661da12ec4SLe Tan { 671da12ec4SLe Tan stl_le_p(&s->csr[addr], val); 681da12ec4SLe Tan stl_le_p(&s->wmask[addr], wmask); 691da12ec4SLe Tan stl_le_p(&s->w1cmask[addr], w1cmask); 701da12ec4SLe Tan } 711da12ec4SLe Tan 721da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask) 731da12ec4SLe Tan { 741da12ec4SLe Tan stl_le_p(&s->womask[addr], mask); 751da12ec4SLe Tan } 761da12ec4SLe Tan 771da12ec4SLe Tan /* "External" get/set operations */ 781da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val) 791da12ec4SLe Tan { 801da12ec4SLe Tan uint64_t oldval = ldq_le_p(&s->csr[addr]); 811da12ec4SLe Tan uint64_t wmask = ldq_le_p(&s->wmask[addr]); 821da12ec4SLe Tan uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]); 831da12ec4SLe Tan stq_le_p(&s->csr[addr], 841da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 851da12ec4SLe Tan } 861da12ec4SLe Tan 871da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val) 881da12ec4SLe Tan { 891da12ec4SLe Tan uint32_t oldval = ldl_le_p(&s->csr[addr]); 901da12ec4SLe Tan uint32_t wmask = ldl_le_p(&s->wmask[addr]); 911da12ec4SLe Tan uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]); 921da12ec4SLe Tan stl_le_p(&s->csr[addr], 931da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 941da12ec4SLe Tan } 951da12ec4SLe Tan 961da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr) 971da12ec4SLe Tan { 981da12ec4SLe Tan uint64_t val = ldq_le_p(&s->csr[addr]); 991da12ec4SLe Tan uint64_t womask = ldq_le_p(&s->womask[addr]); 1001da12ec4SLe Tan return val & ~womask; 1011da12ec4SLe Tan } 1021da12ec4SLe Tan 1031da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr) 1041da12ec4SLe Tan { 1051da12ec4SLe Tan uint32_t val = ldl_le_p(&s->csr[addr]); 1061da12ec4SLe Tan uint32_t womask = ldl_le_p(&s->womask[addr]); 1071da12ec4SLe Tan return val & ~womask; 1081da12ec4SLe Tan } 1091da12ec4SLe Tan 1101da12ec4SLe Tan /* "Internal" get/set operations */ 1111da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr) 1121da12ec4SLe Tan { 1131da12ec4SLe Tan return ldq_le_p(&s->csr[addr]); 1141da12ec4SLe Tan } 1151da12ec4SLe Tan 1161da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr) 1171da12ec4SLe Tan { 1181da12ec4SLe Tan return ldl_le_p(&s->csr[addr]); 1191da12ec4SLe Tan } 1201da12ec4SLe Tan 1211da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val) 1221da12ec4SLe Tan { 1231da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 1241da12ec4SLe Tan } 1251da12ec4SLe Tan 1261da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr, 1271da12ec4SLe Tan uint32_t clear, uint32_t mask) 1281da12ec4SLe Tan { 1291da12ec4SLe Tan uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask; 1301da12ec4SLe Tan stl_le_p(&s->csr[addr], new_val); 1311da12ec4SLe Tan return new_val; 1321da12ec4SLe Tan } 1331da12ec4SLe Tan 1341da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr, 1351da12ec4SLe Tan uint64_t clear, uint64_t mask) 1361da12ec4SLe Tan { 1371da12ec4SLe Tan uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask; 1381da12ec4SLe Tan stq_le_p(&s->csr[addr], new_val); 1391da12ec4SLe Tan return new_val; 1401da12ec4SLe Tan } 1411da12ec4SLe Tan 142b5a280c0SLe Tan /* GHashTable functions */ 143b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2) 144b5a280c0SLe Tan { 145b5a280c0SLe Tan return *((const uint64_t *)v1) == *((const uint64_t *)v2); 146b5a280c0SLe Tan } 147b5a280c0SLe Tan 148b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v) 149b5a280c0SLe Tan { 150b5a280c0SLe Tan return (guint)*(const uint64_t *)v; 151b5a280c0SLe Tan } 152b5a280c0SLe Tan 153b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value, 154b5a280c0SLe Tan gpointer user_data) 155b5a280c0SLe Tan { 156b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 157b5a280c0SLe Tan uint16_t domain_id = *(uint16_t *)user_data; 158b5a280c0SLe Tan return entry->domain_id == domain_id; 159b5a280c0SLe Tan } 160b5a280c0SLe Tan 161d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */ 162d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level) 163d66b969bSJason Wang { 164d66b969bSJason Wang return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS; 165d66b969bSJason Wang } 166d66b969bSJason Wang 167d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level) 168d66b969bSJason Wang { 169d66b969bSJason Wang return ~((1ULL << vtd_slpt_level_shift(level)) - 1); 170d66b969bSJason Wang } 171d66b969bSJason Wang 172b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value, 173b5a280c0SLe Tan gpointer user_data) 174b5a280c0SLe Tan { 175b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 176b5a280c0SLe Tan VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data; 177d66b969bSJason Wang uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask; 178d66b969bSJason Wang uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K; 179b5a280c0SLe Tan return (entry->domain_id == info->domain_id) && 180d66b969bSJason Wang (((entry->gfn & info->mask) == gfn) || 181d66b969bSJason Wang (entry->gfn == gfn_tlb)); 182b5a280c0SLe Tan } 183b5a280c0SLe Tan 184d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of 185d92fa2dcSLe Tan * IntelIOMMUState to 1. 186d92fa2dcSLe Tan */ 187d92fa2dcSLe Tan static void vtd_reset_context_cache(IntelIOMMUState *s) 188d92fa2dcSLe Tan { 189d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1907df953bdSKnut Omang VTDBus *vtd_bus; 1917df953bdSKnut Omang GHashTableIter bus_it; 192d92fa2dcSLe Tan uint32_t devfn_it; 193d92fa2dcSLe Tan 1947df953bdSKnut Omang g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr); 1957df953bdSKnut Omang 196d92fa2dcSLe Tan VTD_DPRINTF(CACHE, "global context_cache_gen=1"); 1977df953bdSKnut Omang while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) { 19804af0e18SPeter Xu for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) { 1997df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 200d92fa2dcSLe Tan if (!vtd_as) { 201d92fa2dcSLe Tan continue; 202d92fa2dcSLe Tan } 203d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 204d92fa2dcSLe Tan } 205d92fa2dcSLe Tan } 206d92fa2dcSLe Tan s->context_cache_gen = 1; 207d92fa2dcSLe Tan } 208d92fa2dcSLe Tan 209b5a280c0SLe Tan static void vtd_reset_iotlb(IntelIOMMUState *s) 210b5a280c0SLe Tan { 211b5a280c0SLe Tan assert(s->iotlb); 212b5a280c0SLe Tan g_hash_table_remove_all(s->iotlb); 213b5a280c0SLe Tan } 214b5a280c0SLe Tan 215d66b969bSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint8_t source_id, 216d66b969bSJason Wang uint32_t level) 217d66b969bSJason Wang { 218d66b969bSJason Wang return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) | 219d66b969bSJason Wang ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT); 220d66b969bSJason Wang } 221d66b969bSJason Wang 222d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level) 223d66b969bSJason Wang { 224d66b969bSJason Wang return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K; 225d66b969bSJason Wang } 226d66b969bSJason Wang 227b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id, 228b5a280c0SLe Tan hwaddr addr) 229b5a280c0SLe Tan { 230d66b969bSJason Wang VTDIOTLBEntry *entry; 231b5a280c0SLe Tan uint64_t key; 232d66b969bSJason Wang int level; 233b5a280c0SLe Tan 234d66b969bSJason Wang for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) { 235d66b969bSJason Wang key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level), 236d66b969bSJason Wang source_id, level); 237d66b969bSJason Wang entry = g_hash_table_lookup(s->iotlb, &key); 238d66b969bSJason Wang if (entry) { 239d66b969bSJason Wang goto out; 240d66b969bSJason Wang } 241d66b969bSJason Wang } 242b5a280c0SLe Tan 243d66b969bSJason Wang out: 244d66b969bSJason Wang return entry; 245b5a280c0SLe Tan } 246b5a280c0SLe Tan 247b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id, 248b5a280c0SLe Tan uint16_t domain_id, hwaddr addr, uint64_t slpte, 249d66b969bSJason Wang bool read_flags, bool write_flags, 250d66b969bSJason Wang uint32_t level) 251b5a280c0SLe Tan { 252b5a280c0SLe Tan VTDIOTLBEntry *entry = g_malloc(sizeof(*entry)); 253b5a280c0SLe Tan uint64_t *key = g_malloc(sizeof(*key)); 254d66b969bSJason Wang uint64_t gfn = vtd_get_iotlb_gfn(addr, level); 255b5a280c0SLe Tan 256b5a280c0SLe Tan VTD_DPRINTF(CACHE, "update iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64 257b5a280c0SLe Tan " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr, slpte, 258b5a280c0SLe Tan domain_id); 259b5a280c0SLe Tan if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) { 260b5a280c0SLe Tan VTD_DPRINTF(CACHE, "iotlb exceeds size limit, forced to reset"); 261b5a280c0SLe Tan vtd_reset_iotlb(s); 262b5a280c0SLe Tan } 263b5a280c0SLe Tan 264b5a280c0SLe Tan entry->gfn = gfn; 265b5a280c0SLe Tan entry->domain_id = domain_id; 266b5a280c0SLe Tan entry->slpte = slpte; 267b5a280c0SLe Tan entry->read_flags = read_flags; 268b5a280c0SLe Tan entry->write_flags = write_flags; 269d66b969bSJason Wang entry->mask = vtd_slpt_level_page_mask(level); 270d66b969bSJason Wang *key = vtd_get_iotlb_key(gfn, source_id, level); 271b5a280c0SLe Tan g_hash_table_replace(s->iotlb, key, entry); 272b5a280c0SLe Tan } 273b5a280c0SLe Tan 2741da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an 2751da12ec4SLe Tan * interrupt via MSI. 2761da12ec4SLe Tan */ 2771da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg, 2781da12ec4SLe Tan hwaddr mesg_data_reg) 2791da12ec4SLe Tan { 2801da12ec4SLe Tan hwaddr addr; 2811da12ec4SLe Tan uint32_t data; 2821da12ec4SLe Tan 2831da12ec4SLe Tan assert(mesg_data_reg < DMAR_REG_SIZE); 2841da12ec4SLe Tan assert(mesg_addr_reg < DMAR_REG_SIZE); 2851da12ec4SLe Tan 2861da12ec4SLe Tan addr = vtd_get_long_raw(s, mesg_addr_reg); 2871da12ec4SLe Tan data = vtd_get_long_raw(s, mesg_data_reg); 2881da12ec4SLe Tan 2891da12ec4SLe Tan VTD_DPRINTF(FLOG, "msi: addr 0x%"PRIx64 " data 0x%"PRIx32, addr, data); 29042874d3aSPeter Maydell address_space_stl_le(&address_space_memory, addr, data, 29142874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 2921da12ec4SLe Tan } 2931da12ec4SLe Tan 2941da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met. 2951da12ec4SLe Tan * Notice that the value of FSTS_REG being passed to it should be the one 2961da12ec4SLe Tan * before any update. 2971da12ec4SLe Tan */ 2981da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts) 2991da12ec4SLe Tan { 3001da12ec4SLe Tan if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO || 3011da12ec4SLe Tan pre_fsts & VTD_FSTS_IQE) { 3021da12ec4SLe Tan VTD_DPRINTF(FLOG, "there are previous interrupt conditions " 3031da12ec4SLe Tan "to be serviced by software, fault event is not generated " 3041da12ec4SLe Tan "(FSTS_REG 0x%"PRIx32 ")", pre_fsts); 3051da12ec4SLe Tan return; 3061da12ec4SLe Tan } 3071da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP); 3081da12ec4SLe Tan if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) { 3091da12ec4SLe Tan VTD_DPRINTF(FLOG, "Interrupt Mask set, fault event is not generated"); 3101da12ec4SLe Tan } else { 3111da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 3121da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 3131da12ec4SLe Tan } 3141da12ec4SLe Tan } 3151da12ec4SLe Tan 3161da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by 3171da12ec4SLe Tan * @index is Set. 3181da12ec4SLe Tan */ 3191da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index) 3201da12ec4SLe Tan { 3211da12ec4SLe Tan /* Each reg is 128-bit */ 3221da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3231da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3241da12ec4SLe Tan 3251da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3261da12ec4SLe Tan 3271da12ec4SLe Tan return vtd_get_quad_raw(s, addr) & VTD_FRCD_F; 3281da12ec4SLe Tan } 3291da12ec4SLe Tan 3301da12ec4SLe Tan /* Update the PPF field of Fault Status Register. 3311da12ec4SLe Tan * Should be called whenever change the F field of any fault recording 3321da12ec4SLe Tan * registers. 3331da12ec4SLe Tan */ 3341da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s) 3351da12ec4SLe Tan { 3361da12ec4SLe Tan uint32_t i; 3371da12ec4SLe Tan uint32_t ppf_mask = 0; 3381da12ec4SLe Tan 3391da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3401da12ec4SLe Tan if (vtd_is_frcd_set(s, i)) { 3411da12ec4SLe Tan ppf_mask = VTD_FSTS_PPF; 3421da12ec4SLe Tan break; 3431da12ec4SLe Tan } 3441da12ec4SLe Tan } 3451da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask); 3461da12ec4SLe Tan VTD_DPRINTF(FLOG, "set PPF of FSTS_REG to %d", ppf_mask ? 1 : 0); 3471da12ec4SLe Tan } 3481da12ec4SLe Tan 3491da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index) 3501da12ec4SLe Tan { 3511da12ec4SLe Tan /* Each reg is 128-bit */ 3521da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3531da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3541da12ec4SLe Tan 3551da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3561da12ec4SLe Tan 3571da12ec4SLe Tan vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F); 3581da12ec4SLe Tan vtd_update_fsts_ppf(s); 3591da12ec4SLe Tan } 3601da12ec4SLe Tan 3611da12ec4SLe Tan /* Must not update F field now, should be done later */ 3621da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index, 3631da12ec4SLe Tan uint16_t source_id, hwaddr addr, 3641da12ec4SLe Tan VTDFaultReason fault, bool is_write) 3651da12ec4SLe Tan { 3661da12ec4SLe Tan uint64_t hi = 0, lo; 3671da12ec4SLe Tan hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3681da12ec4SLe Tan 3691da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3701da12ec4SLe Tan 3711da12ec4SLe Tan lo = VTD_FRCD_FI(addr); 3721da12ec4SLe Tan hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault); 3731da12ec4SLe Tan if (!is_write) { 3741da12ec4SLe Tan hi |= VTD_FRCD_T; 3751da12ec4SLe Tan } 3761da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr, lo); 3771da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr + 8, hi); 3781da12ec4SLe Tan VTD_DPRINTF(FLOG, "record to FRCD_REG #%"PRIu16 ": hi 0x%"PRIx64 3791da12ec4SLe Tan ", lo 0x%"PRIx64, index, hi, lo); 3801da12ec4SLe Tan } 3811da12ec4SLe Tan 3821da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */ 3831da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id) 3841da12ec4SLe Tan { 3851da12ec4SLe Tan uint32_t i; 3861da12ec4SLe Tan uint64_t frcd_reg; 3871da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */ 3881da12ec4SLe Tan 3891da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3901da12ec4SLe Tan frcd_reg = vtd_get_quad_raw(s, addr); 3911da12ec4SLe Tan VTD_DPRINTF(FLOG, "frcd_reg #%d 0x%"PRIx64, i, frcd_reg); 3921da12ec4SLe Tan if ((frcd_reg & VTD_FRCD_F) && 3931da12ec4SLe Tan ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) { 3941da12ec4SLe Tan return true; 3951da12ec4SLe Tan } 3961da12ec4SLe Tan addr += 16; /* 128-bit for each */ 3971da12ec4SLe Tan } 3981da12ec4SLe Tan return false; 3991da12ec4SLe Tan } 4001da12ec4SLe Tan 4011da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */ 4021da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id, 4031da12ec4SLe Tan hwaddr addr, VTDFaultReason fault, 4041da12ec4SLe Tan bool is_write) 4051da12ec4SLe Tan { 4061da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 4071da12ec4SLe Tan 4081da12ec4SLe Tan assert(fault < VTD_FR_MAX); 4091da12ec4SLe Tan 4101da12ec4SLe Tan if (fault == VTD_FR_RESERVED_ERR) { 4111da12ec4SLe Tan /* This is not a normal fault reason case. Drop it. */ 4121da12ec4SLe Tan return; 4131da12ec4SLe Tan } 4141da12ec4SLe Tan VTD_DPRINTF(FLOG, "sid 0x%"PRIx16 ", fault %d, addr 0x%"PRIx64 4151da12ec4SLe Tan ", is_write %d", source_id, fault, addr, is_write); 4161da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PFO) { 4171da12ec4SLe Tan VTD_DPRINTF(FLOG, "new fault is not recorded due to " 4181da12ec4SLe Tan "Primary Fault Overflow"); 4191da12ec4SLe Tan return; 4201da12ec4SLe Tan } 4211da12ec4SLe Tan if (vtd_try_collapse_fault(s, source_id)) { 4221da12ec4SLe Tan VTD_DPRINTF(FLOG, "new fault is not recorded due to " 4231da12ec4SLe Tan "compression of faults"); 4241da12ec4SLe Tan return; 4251da12ec4SLe Tan } 4261da12ec4SLe Tan if (vtd_is_frcd_set(s, s->next_frcd_reg)) { 4271da12ec4SLe Tan VTD_DPRINTF(FLOG, "Primary Fault Overflow and " 4281da12ec4SLe Tan "new fault is not recorded, set PFO field"); 4291da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO); 4301da12ec4SLe Tan return; 4311da12ec4SLe Tan } 4321da12ec4SLe Tan 4331da12ec4SLe Tan vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write); 4341da12ec4SLe Tan 4351da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PPF) { 4361da12ec4SLe Tan VTD_DPRINTF(FLOG, "there are pending faults already, " 4371da12ec4SLe Tan "fault event is not generated"); 4381da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); 4391da12ec4SLe Tan s->next_frcd_reg++; 4401da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4411da12ec4SLe Tan s->next_frcd_reg = 0; 4421da12ec4SLe Tan } 4431da12ec4SLe Tan } else { 4441da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK, 4451da12ec4SLe Tan VTD_FSTS_FRI(s->next_frcd_reg)); 4461da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */ 4471da12ec4SLe Tan s->next_frcd_reg++; 4481da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4491da12ec4SLe Tan s->next_frcd_reg = 0; 4501da12ec4SLe Tan } 4511da12ec4SLe Tan /* This case actually cause the PPF to be Set. 4521da12ec4SLe Tan * So generate fault event (interrupt). 4531da12ec4SLe Tan */ 4541da12ec4SLe Tan vtd_generate_fault_event(s, fsts_reg); 4551da12ec4SLe Tan } 4561da12ec4SLe Tan } 4571da12ec4SLe Tan 458ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error 459ed7b8fbcSLe Tan * conditions. 460ed7b8fbcSLe Tan */ 461ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s) 462ed7b8fbcSLe Tan { 463ed7b8fbcSLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 464ed7b8fbcSLe Tan 465ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE); 466ed7b8fbcSLe Tan vtd_generate_fault_event(s, fsts_reg); 467ed7b8fbcSLe Tan } 468ed7b8fbcSLe Tan 469ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */ 470ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s) 471ed7b8fbcSLe Tan { 472ed7b8fbcSLe Tan VTD_DPRINTF(INV, "completes an invalidation wait command with " 473ed7b8fbcSLe Tan "Interrupt Flag"); 474ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) { 475ed7b8fbcSLe Tan VTD_DPRINTF(INV, "there is a previous interrupt condition to be " 476ed7b8fbcSLe Tan "serviced by software, " 477ed7b8fbcSLe Tan "new invalidation event is not generated"); 478ed7b8fbcSLe Tan return; 479ed7b8fbcSLe Tan } 480ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC); 481ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP); 482ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) { 483ed7b8fbcSLe Tan VTD_DPRINTF(INV, "IM filed in IECTL_REG is set, new invalidation " 484ed7b8fbcSLe Tan "event is not generated"); 485ed7b8fbcSLe Tan return; 486ed7b8fbcSLe Tan } else { 487ed7b8fbcSLe Tan /* Generate the interrupt event */ 488ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 489ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 490ed7b8fbcSLe Tan } 491ed7b8fbcSLe Tan } 492ed7b8fbcSLe Tan 4931da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root) 4941da12ec4SLe Tan { 4951da12ec4SLe Tan return root->val & VTD_ROOT_ENTRY_P; 4961da12ec4SLe Tan } 4971da12ec4SLe Tan 4981da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index, 4991da12ec4SLe Tan VTDRootEntry *re) 5001da12ec4SLe Tan { 5011da12ec4SLe Tan dma_addr_t addr; 5021da12ec4SLe Tan 5031da12ec4SLe Tan addr = s->root + index * sizeof(*re); 5041da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) { 5051da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: fail to access root-entry at 0x%"PRIx64 5061da12ec4SLe Tan " + %"PRIu8, s->root, index); 5071da12ec4SLe Tan re->val = 0; 5081da12ec4SLe Tan return -VTD_FR_ROOT_TABLE_INV; 5091da12ec4SLe Tan } 5101da12ec4SLe Tan re->val = le64_to_cpu(re->val); 5111da12ec4SLe Tan return 0; 5121da12ec4SLe Tan } 5131da12ec4SLe Tan 5141da12ec4SLe Tan static inline bool vtd_context_entry_present(VTDContextEntry *context) 5151da12ec4SLe Tan { 5161da12ec4SLe Tan return context->lo & VTD_CONTEXT_ENTRY_P; 5171da12ec4SLe Tan } 5181da12ec4SLe Tan 5191da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index, 5201da12ec4SLe Tan VTDContextEntry *ce) 5211da12ec4SLe Tan { 5221da12ec4SLe Tan dma_addr_t addr; 5231da12ec4SLe Tan 5241da12ec4SLe Tan if (!vtd_root_entry_present(root)) { 5251da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: root-entry is not present"); 5261da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 5271da12ec4SLe Tan } 5281da12ec4SLe Tan addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce); 5291da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) { 5301da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: fail to access context-entry at 0x%"PRIx64 5311da12ec4SLe Tan " + %"PRIu8, 5321da12ec4SLe Tan (uint64_t)(root->val & VTD_ROOT_ENTRY_CTP), index); 5331da12ec4SLe Tan return -VTD_FR_CONTEXT_TABLE_INV; 5341da12ec4SLe Tan } 5351da12ec4SLe Tan ce->lo = le64_to_cpu(ce->lo); 5361da12ec4SLe Tan ce->hi = le64_to_cpu(ce->hi); 5371da12ec4SLe Tan return 0; 5381da12ec4SLe Tan } 5391da12ec4SLe Tan 5401da12ec4SLe Tan static inline dma_addr_t vtd_get_slpt_base_from_context(VTDContextEntry *ce) 5411da12ec4SLe Tan { 5421da12ec4SLe Tan return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR; 5431da12ec4SLe Tan } 5441da12ec4SLe Tan 5451da12ec4SLe Tan static inline uint64_t vtd_get_slpte_addr(uint64_t slpte) 5461da12ec4SLe Tan { 5471da12ec4SLe Tan return slpte & VTD_SL_PT_BASE_ADDR_MASK; 5481da12ec4SLe Tan } 5491da12ec4SLe Tan 5501da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */ 5511da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level) 5521da12ec4SLe Tan { 5531da12ec4SLe Tan return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK); 5541da12ec4SLe Tan } 5551da12ec4SLe Tan 5561da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */ 5571da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index) 5581da12ec4SLe Tan { 5591da12ec4SLe Tan uint64_t slpte; 5601da12ec4SLe Tan 5611da12ec4SLe Tan assert(index < VTD_SL_PT_ENTRY_NR); 5621da12ec4SLe Tan 5631da12ec4SLe Tan if (dma_memory_read(&address_space_memory, 5641da12ec4SLe Tan base_addr + index * sizeof(slpte), &slpte, 5651da12ec4SLe Tan sizeof(slpte))) { 5661da12ec4SLe Tan slpte = (uint64_t)-1; 5671da12ec4SLe Tan return slpte; 5681da12ec4SLe Tan } 5691da12ec4SLe Tan slpte = le64_to_cpu(slpte); 5701da12ec4SLe Tan return slpte; 5711da12ec4SLe Tan } 5721da12ec4SLe Tan 5731da12ec4SLe Tan /* Given a gpa and the level of paging structure, return the offset of current 5741da12ec4SLe Tan * level. 5751da12ec4SLe Tan */ 5761da12ec4SLe Tan static inline uint32_t vtd_gpa_level_offset(uint64_t gpa, uint32_t level) 5771da12ec4SLe Tan { 5781da12ec4SLe Tan return (gpa >> vtd_slpt_level_shift(level)) & 5791da12ec4SLe Tan ((1ULL << VTD_SL_LEVEL_BITS) - 1); 5801da12ec4SLe Tan } 5811da12ec4SLe Tan 5821da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */ 5831da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level) 5841da12ec4SLe Tan { 5851da12ec4SLe Tan return VTD_CAP_SAGAW_MASK & s->cap & 5861da12ec4SLe Tan (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT)); 5871da12ec4SLe Tan } 5881da12ec4SLe Tan 5891da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level 5901da12ec4SLe Tan * page-table walk from the Address Width field of context-entry. 5911da12ec4SLe Tan */ 5921da12ec4SLe Tan static inline uint32_t vtd_get_level_from_context_entry(VTDContextEntry *ce) 5931da12ec4SLe Tan { 5941da12ec4SLe Tan return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW); 5951da12ec4SLe Tan } 5961da12ec4SLe Tan 5971da12ec4SLe Tan static inline uint32_t vtd_get_agaw_from_context_entry(VTDContextEntry *ce) 5981da12ec4SLe Tan { 5991da12ec4SLe Tan return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9; 6001da12ec4SLe Tan } 6011da12ec4SLe Tan 6021da12ec4SLe Tan static const uint64_t vtd_paging_entry_rsvd_field[] = { 6031da12ec4SLe Tan [0] = ~0ULL, 6041da12ec4SLe Tan /* For not large page */ 6051da12ec4SLe Tan [1] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6061da12ec4SLe Tan [2] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6071da12ec4SLe Tan [3] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6081da12ec4SLe Tan [4] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6091da12ec4SLe Tan /* For large page */ 6101da12ec4SLe Tan [5] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6111da12ec4SLe Tan [6] = 0x1ff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6121da12ec4SLe Tan [7] = 0x3ffff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6131da12ec4SLe Tan [8] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6141da12ec4SLe Tan }; 6151da12ec4SLe Tan 6161da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level) 6171da12ec4SLe Tan { 6181da12ec4SLe Tan if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) { 6191da12ec4SLe Tan /* Maybe large page */ 6201da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level + 4]; 6211da12ec4SLe Tan } else { 6221da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level]; 6231da12ec4SLe Tan } 6241da12ec4SLe Tan } 6251da12ec4SLe Tan 6261da12ec4SLe Tan /* Given the @gpa, get relevant @slptep. @slpte_level will be the last level 6271da12ec4SLe Tan * of the translation, can be used for deciding the size of large page. 6281da12ec4SLe Tan */ 6291da12ec4SLe Tan static int vtd_gpa_to_slpte(VTDContextEntry *ce, uint64_t gpa, bool is_write, 6301da12ec4SLe Tan uint64_t *slptep, uint32_t *slpte_level, 6311da12ec4SLe Tan bool *reads, bool *writes) 6321da12ec4SLe Tan { 6331da12ec4SLe Tan dma_addr_t addr = vtd_get_slpt_base_from_context(ce); 6341da12ec4SLe Tan uint32_t level = vtd_get_level_from_context_entry(ce); 6351da12ec4SLe Tan uint32_t offset; 6361da12ec4SLe Tan uint64_t slpte; 6371da12ec4SLe Tan uint32_t ce_agaw = vtd_get_agaw_from_context_entry(ce); 6381da12ec4SLe Tan uint64_t access_right_check; 6391da12ec4SLe Tan 6401da12ec4SLe Tan /* Check if @gpa is above 2^X-1, where X is the minimum of MGAW in CAP_REG 6411da12ec4SLe Tan * and AW in context-entry. 6421da12ec4SLe Tan */ 6431da12ec4SLe Tan if (gpa & ~((1ULL << MIN(ce_agaw, VTD_MGAW)) - 1)) { 6441da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: gpa 0x%"PRIx64 " exceeds limits", gpa); 6451da12ec4SLe Tan return -VTD_FR_ADDR_BEYOND_MGAW; 6461da12ec4SLe Tan } 6471da12ec4SLe Tan 6481da12ec4SLe Tan /* FIXME: what is the Atomics request here? */ 6491da12ec4SLe Tan access_right_check = is_write ? VTD_SL_W : VTD_SL_R; 6501da12ec4SLe Tan 6511da12ec4SLe Tan while (true) { 6521da12ec4SLe Tan offset = vtd_gpa_level_offset(gpa, level); 6531da12ec4SLe Tan slpte = vtd_get_slpte(addr, offset); 6541da12ec4SLe Tan 6551da12ec4SLe Tan if (slpte == (uint64_t)-1) { 6561da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: fail to access second-level paging " 6571da12ec4SLe Tan "entry at level %"PRIu32 " for gpa 0x%"PRIx64, 6581da12ec4SLe Tan level, gpa); 6591da12ec4SLe Tan if (level == vtd_get_level_from_context_entry(ce)) { 6601da12ec4SLe Tan /* Invalid programming of context-entry */ 6611da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 6621da12ec4SLe Tan } else { 6631da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_INV; 6641da12ec4SLe Tan } 6651da12ec4SLe Tan } 6661da12ec4SLe Tan *reads = (*reads) && (slpte & VTD_SL_R); 6671da12ec4SLe Tan *writes = (*writes) && (slpte & VTD_SL_W); 6681da12ec4SLe Tan if (!(slpte & access_right_check)) { 6691da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: lack of %s permission for " 6701da12ec4SLe Tan "gpa 0x%"PRIx64 " slpte 0x%"PRIx64, 6711da12ec4SLe Tan (is_write ? "write" : "read"), gpa, slpte); 6721da12ec4SLe Tan return is_write ? -VTD_FR_WRITE : -VTD_FR_READ; 6731da12ec4SLe Tan } 6741da12ec4SLe Tan if (vtd_slpte_nonzero_rsvd(slpte, level)) { 6751da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in second " 6761da12ec4SLe Tan "level paging entry level %"PRIu32 " slpte 0x%"PRIx64, 6771da12ec4SLe Tan level, slpte); 6781da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_RSVD; 6791da12ec4SLe Tan } 6801da12ec4SLe Tan 6811da12ec4SLe Tan if (vtd_is_last_slpte(slpte, level)) { 6821da12ec4SLe Tan *slptep = slpte; 6831da12ec4SLe Tan *slpte_level = level; 6841da12ec4SLe Tan return 0; 6851da12ec4SLe Tan } 6861da12ec4SLe Tan addr = vtd_get_slpte_addr(slpte); 6871da12ec4SLe Tan level--; 6881da12ec4SLe Tan } 6891da12ec4SLe Tan } 6901da12ec4SLe Tan 6911da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */ 6921da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num, 6931da12ec4SLe Tan uint8_t devfn, VTDContextEntry *ce) 6941da12ec4SLe Tan { 6951da12ec4SLe Tan VTDRootEntry re; 6961da12ec4SLe Tan int ret_fr; 6971da12ec4SLe Tan 6981da12ec4SLe Tan ret_fr = vtd_get_root_entry(s, bus_num, &re); 6991da12ec4SLe Tan if (ret_fr) { 7001da12ec4SLe Tan return ret_fr; 7011da12ec4SLe Tan } 7021da12ec4SLe Tan 7031da12ec4SLe Tan if (!vtd_root_entry_present(&re)) { 7041da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: root-entry #%"PRIu8 " is not present", 7051da12ec4SLe Tan bus_num); 7061da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 7071da12ec4SLe Tan } else if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD)) { 7081da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in root-entry " 7091da12ec4SLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64, re.rsvd, re.val); 7101da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_RSVD; 7111da12ec4SLe Tan } 7121da12ec4SLe Tan 7131da12ec4SLe Tan ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce); 7141da12ec4SLe Tan if (ret_fr) { 7151da12ec4SLe Tan return ret_fr; 7161da12ec4SLe Tan } 7171da12ec4SLe Tan 7181da12ec4SLe Tan if (!vtd_context_entry_present(ce)) { 7191da12ec4SLe Tan VTD_DPRINTF(GENERAL, 7201da12ec4SLe Tan "error: context-entry #%"PRIu8 "(bus #%"PRIu8 ") " 7211da12ec4SLe Tan "is not present", devfn, bus_num); 7221da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_P; 7231da12ec4SLe Tan } else if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) || 7241da12ec4SLe Tan (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO)) { 7251da12ec4SLe Tan VTD_DPRINTF(GENERAL, 7261da12ec4SLe Tan "error: non-zero reserved field in context-entry " 7271da12ec4SLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64, ce->hi, ce->lo); 7281da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_RSVD; 7291da12ec4SLe Tan } 7301da12ec4SLe Tan /* Check if the programming of context-entry is valid */ 7311da12ec4SLe Tan if (!vtd_is_level_supported(s, vtd_get_level_from_context_entry(ce))) { 7321da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: unsupported Address Width value in " 7331da12ec4SLe Tan "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64, 7341da12ec4SLe Tan ce->hi, ce->lo); 7351da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 7361da12ec4SLe Tan } else if (ce->lo & VTD_CONTEXT_ENTRY_TT) { 7371da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: unsupported Translation Type in " 7381da12ec4SLe Tan "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64, 7391da12ec4SLe Tan ce->hi, ce->lo); 7401da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 7411da12ec4SLe Tan } 7421da12ec4SLe Tan return 0; 7431da12ec4SLe Tan } 7441da12ec4SLe Tan 7451da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn) 7461da12ec4SLe Tan { 7471da12ec4SLe Tan return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL); 7481da12ec4SLe Tan } 7491da12ec4SLe Tan 7501da12ec4SLe Tan static const bool vtd_qualified_faults[] = { 7511da12ec4SLe Tan [VTD_FR_RESERVED] = false, 7521da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_P] = false, 7531da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_P] = true, 7541da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_INV] = true, 7551da12ec4SLe Tan [VTD_FR_ADDR_BEYOND_MGAW] = true, 7561da12ec4SLe Tan [VTD_FR_WRITE] = true, 7571da12ec4SLe Tan [VTD_FR_READ] = true, 7581da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_INV] = true, 7591da12ec4SLe Tan [VTD_FR_ROOT_TABLE_INV] = false, 7601da12ec4SLe Tan [VTD_FR_CONTEXT_TABLE_INV] = false, 7611da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_RSVD] = false, 7621da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_RSVD] = true, 7631da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_TT] = true, 7641da12ec4SLe Tan [VTD_FR_RESERVED_ERR] = false, 7651da12ec4SLe Tan [VTD_FR_MAX] = false, 7661da12ec4SLe Tan }; 7671da12ec4SLe Tan 7681da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software 7691da12ec4SLe Tan * only if the FPD field in the context-entry used to process the faulting 7701da12ec4SLe Tan * request is 0. 7711da12ec4SLe Tan */ 7721da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault) 7731da12ec4SLe Tan { 7741da12ec4SLe Tan return vtd_qualified_faults[fault]; 7751da12ec4SLe Tan } 7761da12ec4SLe Tan 7771da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr) 7781da12ec4SLe Tan { 7791da12ec4SLe Tan return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST; 7801da12ec4SLe Tan } 7811da12ec4SLe Tan 7821da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu 7831da12ec4SLe Tan * translation. 78479e2b9aeSPaolo Bonzini * 78579e2b9aeSPaolo Bonzini * Called from RCU critical section. 78679e2b9aeSPaolo Bonzini * 7871da12ec4SLe Tan * @bus_num: The bus number 7881da12ec4SLe Tan * @devfn: The devfn, which is the combined of device and function number 7891da12ec4SLe Tan * @is_write: The access is a write operation 7901da12ec4SLe Tan * @entry: IOMMUTLBEntry that contain the addr to be translated and result 7911da12ec4SLe Tan */ 7927df953bdSKnut Omang static void vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus, 7931da12ec4SLe Tan uint8_t devfn, hwaddr addr, bool is_write, 7941da12ec4SLe Tan IOMMUTLBEntry *entry) 7951da12ec4SLe Tan { 796d92fa2dcSLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 7971da12ec4SLe Tan VTDContextEntry ce; 7987df953bdSKnut Omang uint8_t bus_num = pci_bus_num(bus); 799d92fa2dcSLe Tan VTDContextCacheEntry *cc_entry = &vtd_as->context_cache_entry; 800d66b969bSJason Wang uint64_t slpte, page_mask; 8011da12ec4SLe Tan uint32_t level; 8021da12ec4SLe Tan uint16_t source_id = vtd_make_source_id(bus_num, devfn); 8031da12ec4SLe Tan int ret_fr; 8041da12ec4SLe Tan bool is_fpd_set = false; 8051da12ec4SLe Tan bool reads = true; 8061da12ec4SLe Tan bool writes = true; 807b5a280c0SLe Tan VTDIOTLBEntry *iotlb_entry; 8081da12ec4SLe Tan 8091da12ec4SLe Tan /* Check if the request is in interrupt address range */ 8101da12ec4SLe Tan if (vtd_is_interrupt_addr(addr)) { 8111da12ec4SLe Tan if (is_write) { 8121da12ec4SLe Tan /* FIXME: since we don't know the length of the access here, we 8131da12ec4SLe Tan * treat Non-DWORD length write requests without PASID as 8141da12ec4SLe Tan * interrupt requests, too. Withoud interrupt remapping support, 8151da12ec4SLe Tan * we just use 1:1 mapping. 8161da12ec4SLe Tan */ 8171da12ec4SLe Tan VTD_DPRINTF(MMU, "write request to interrupt address " 8181da12ec4SLe Tan "gpa 0x%"PRIx64, addr); 8191da12ec4SLe Tan entry->iova = addr & VTD_PAGE_MASK_4K; 8201da12ec4SLe Tan entry->translated_addr = addr & VTD_PAGE_MASK_4K; 8211da12ec4SLe Tan entry->addr_mask = ~VTD_PAGE_MASK_4K; 8221da12ec4SLe Tan entry->perm = IOMMU_WO; 8231da12ec4SLe Tan return; 8241da12ec4SLe Tan } else { 8251da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: read request from interrupt address " 8261da12ec4SLe Tan "gpa 0x%"PRIx64, addr); 8271da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, VTD_FR_READ, is_write); 8281da12ec4SLe Tan return; 8291da12ec4SLe Tan } 8301da12ec4SLe Tan } 831b5a280c0SLe Tan /* Try to fetch slpte form IOTLB */ 832b5a280c0SLe Tan iotlb_entry = vtd_lookup_iotlb(s, source_id, addr); 833b5a280c0SLe Tan if (iotlb_entry) { 834b5a280c0SLe Tan VTD_DPRINTF(CACHE, "hit iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64 835b5a280c0SLe Tan " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr, 836b5a280c0SLe Tan iotlb_entry->slpte, iotlb_entry->domain_id); 837b5a280c0SLe Tan slpte = iotlb_entry->slpte; 838b5a280c0SLe Tan reads = iotlb_entry->read_flags; 839b5a280c0SLe Tan writes = iotlb_entry->write_flags; 840d66b969bSJason Wang page_mask = iotlb_entry->mask; 841b5a280c0SLe Tan goto out; 842b5a280c0SLe Tan } 843d92fa2dcSLe Tan /* Try to fetch context-entry from cache first */ 844d92fa2dcSLe Tan if (cc_entry->context_cache_gen == s->context_cache_gen) { 845d92fa2dcSLe Tan VTD_DPRINTF(CACHE, "hit context-cache bus %d devfn %d " 846d92fa2dcSLe Tan "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 ")", 847d92fa2dcSLe Tan bus_num, devfn, cc_entry->context_entry.hi, 848d92fa2dcSLe Tan cc_entry->context_entry.lo, cc_entry->context_cache_gen); 849d92fa2dcSLe Tan ce = cc_entry->context_entry; 850d92fa2dcSLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 851d92fa2dcSLe Tan } else { 8521da12ec4SLe Tan ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce); 8531da12ec4SLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 8541da12ec4SLe Tan if (ret_fr) { 8551da12ec4SLe Tan ret_fr = -ret_fr; 8561da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 857d92fa2dcSLe Tan VTD_DPRINTF(FLOG, "fault processing is disabled for DMA " 858d92fa2dcSLe Tan "requests through this context-entry " 859d92fa2dcSLe Tan "(with FPD Set)"); 8601da12ec4SLe Tan } else { 8611da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 8621da12ec4SLe Tan } 8631da12ec4SLe Tan return; 8641da12ec4SLe Tan } 865d92fa2dcSLe Tan /* Update context-cache */ 866d92fa2dcSLe Tan VTD_DPRINTF(CACHE, "update context-cache bus %d devfn %d " 867d92fa2dcSLe Tan "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 "->%"PRIu32 ")", 868d92fa2dcSLe Tan bus_num, devfn, ce.hi, ce.lo, 869d92fa2dcSLe Tan cc_entry->context_cache_gen, s->context_cache_gen); 870d92fa2dcSLe Tan cc_entry->context_entry = ce; 871d92fa2dcSLe Tan cc_entry->context_cache_gen = s->context_cache_gen; 872d92fa2dcSLe Tan } 8731da12ec4SLe Tan 8741da12ec4SLe Tan ret_fr = vtd_gpa_to_slpte(&ce, addr, is_write, &slpte, &level, 8751da12ec4SLe Tan &reads, &writes); 8761da12ec4SLe Tan if (ret_fr) { 8771da12ec4SLe Tan ret_fr = -ret_fr; 8781da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 8791da12ec4SLe Tan VTD_DPRINTF(FLOG, "fault processing is disabled for DMA requests " 8801da12ec4SLe Tan "through this context-entry (with FPD Set)"); 8811da12ec4SLe Tan } else { 8821da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 8831da12ec4SLe Tan } 8841da12ec4SLe Tan return; 8851da12ec4SLe Tan } 8861da12ec4SLe Tan 887d66b969bSJason Wang page_mask = vtd_slpt_level_page_mask(level); 888b5a280c0SLe Tan vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte, 889d66b969bSJason Wang reads, writes, level); 890b5a280c0SLe Tan out: 891d66b969bSJason Wang entry->iova = addr & page_mask; 892d66b969bSJason Wang entry->translated_addr = vtd_get_slpte_addr(slpte) & page_mask; 893d66b969bSJason Wang entry->addr_mask = ~page_mask; 8941da12ec4SLe Tan entry->perm = (writes ? 2 : 0) + (reads ? 1 : 0); 8951da12ec4SLe Tan } 8961da12ec4SLe Tan 8971da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s) 8981da12ec4SLe Tan { 8991da12ec4SLe Tan s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG); 9001da12ec4SLe Tan s->root_extended = s->root & VTD_RTADDR_RTT; 9011da12ec4SLe Tan s->root &= VTD_RTADDR_ADDR_MASK; 9021da12ec4SLe Tan 9031da12ec4SLe Tan VTD_DPRINTF(CSR, "root_table addr 0x%"PRIx64 " %s", s->root, 9041da12ec4SLe Tan (s->root_extended ? "(extended)" : "")); 9051da12ec4SLe Tan } 9061da12ec4SLe Tan 90702a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global, 90802a2cbc8SPeter Xu uint32_t index, uint32_t mask) 90902a2cbc8SPeter Xu { 91002a2cbc8SPeter Xu x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask); 91102a2cbc8SPeter Xu } 91202a2cbc8SPeter Xu 913a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s) 914a5861439SPeter Xu { 915a5861439SPeter Xu uint64_t value = 0; 916a5861439SPeter Xu value = vtd_get_quad_raw(s, DMAR_IRTA_REG); 917a5861439SPeter Xu s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1); 918a5861439SPeter Xu s->intr_root = value & VTD_IRTA_ADDR_MASK; 91928589311SJan Kiszka s->intr_eime = value & VTD_IRTA_EIME; 920a5861439SPeter Xu 92102a2cbc8SPeter Xu /* Notify global invalidation */ 92202a2cbc8SPeter Xu vtd_iec_notify_all(s, true, 0, 0); 923a5861439SPeter Xu 924a5861439SPeter Xu VTD_DPRINTF(CSR, "int remap table addr 0x%"PRIx64 " size %"PRIu32, 925a5861439SPeter Xu s->intr_root, s->intr_size); 926a5861439SPeter Xu } 927a5861439SPeter Xu 928d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s) 929d92fa2dcSLe Tan { 930d92fa2dcSLe Tan s->context_cache_gen++; 931d92fa2dcSLe Tan if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) { 932d92fa2dcSLe Tan vtd_reset_context_cache(s); 933d92fa2dcSLe Tan } 934d92fa2dcSLe Tan } 935d92fa2dcSLe Tan 9367df953bdSKnut Omang 9377df953bdSKnut Omang /* Find the VTD address space currently associated with a given bus number, 9387df953bdSKnut Omang */ 9397df953bdSKnut Omang static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num) 9407df953bdSKnut Omang { 9417df953bdSKnut Omang VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num]; 9427df953bdSKnut Omang if (!vtd_bus) { 9437df953bdSKnut Omang /* Iterate over the registered buses to find the one 9447df953bdSKnut Omang * which currently hold this bus number, and update the bus_num lookup table: 9457df953bdSKnut Omang */ 9467df953bdSKnut Omang GHashTableIter iter; 9477df953bdSKnut Omang 9487df953bdSKnut Omang g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 9497df953bdSKnut Omang while (g_hash_table_iter_next (&iter, NULL, (void**)&vtd_bus)) { 9507df953bdSKnut Omang if (pci_bus_num(vtd_bus->bus) == bus_num) { 9517df953bdSKnut Omang s->vtd_as_by_bus_num[bus_num] = vtd_bus; 9527df953bdSKnut Omang return vtd_bus; 9537df953bdSKnut Omang } 9547df953bdSKnut Omang } 9557df953bdSKnut Omang } 9567df953bdSKnut Omang return vtd_bus; 9577df953bdSKnut Omang } 9587df953bdSKnut Omang 959d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation. 960d92fa2dcSLe Tan * @func_mask: FM field after shifting 961d92fa2dcSLe Tan */ 962d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s, 963d92fa2dcSLe Tan uint16_t source_id, 964d92fa2dcSLe Tan uint16_t func_mask) 965d92fa2dcSLe Tan { 966d92fa2dcSLe Tan uint16_t mask; 9677df953bdSKnut Omang VTDBus *vtd_bus; 968d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 969d92fa2dcSLe Tan uint16_t devfn; 970d92fa2dcSLe Tan uint16_t devfn_it; 971d92fa2dcSLe Tan 972d92fa2dcSLe Tan switch (func_mask & 3) { 973d92fa2dcSLe Tan case 0: 974d92fa2dcSLe Tan mask = 0; /* No bits in the SID field masked */ 975d92fa2dcSLe Tan break; 976d92fa2dcSLe Tan case 1: 977d92fa2dcSLe Tan mask = 4; /* Mask bit 2 in the SID field */ 978d92fa2dcSLe Tan break; 979d92fa2dcSLe Tan case 2: 980d92fa2dcSLe Tan mask = 6; /* Mask bit 2:1 in the SID field */ 981d92fa2dcSLe Tan break; 982d92fa2dcSLe Tan case 3: 983d92fa2dcSLe Tan mask = 7; /* Mask bit 2:0 in the SID field */ 984d92fa2dcSLe Tan break; 985d92fa2dcSLe Tan } 986d92fa2dcSLe Tan VTD_DPRINTF(INV, "device-selective invalidation source 0x%"PRIx16 987d92fa2dcSLe Tan " mask %"PRIu16, source_id, mask); 9887df953bdSKnut Omang vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id)); 9897df953bdSKnut Omang if (vtd_bus) { 990d92fa2dcSLe Tan devfn = VTD_SID_TO_DEVFN(source_id); 99104af0e18SPeter Xu for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) { 9927df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 993d92fa2dcSLe Tan if (vtd_as && ((devfn_it & mask) == (devfn & mask))) { 994d92fa2dcSLe Tan VTD_DPRINTF(INV, "invalidate context-cahce of devfn 0x%"PRIx16, 995d92fa2dcSLe Tan devfn_it); 996d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 997d92fa2dcSLe Tan } 998d92fa2dcSLe Tan } 999d92fa2dcSLe Tan } 1000d92fa2dcSLe Tan } 1001d92fa2dcSLe Tan 10021da12ec4SLe Tan /* Context-cache invalidation 10031da12ec4SLe Tan * Returns the Context Actual Invalidation Granularity. 10041da12ec4SLe Tan * @val: the content of the CCMD_REG 10051da12ec4SLe Tan */ 10061da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val) 10071da12ec4SLe Tan { 10081da12ec4SLe Tan uint64_t caig; 10091da12ec4SLe Tan uint64_t type = val & VTD_CCMD_CIRG_MASK; 10101da12ec4SLe Tan 10111da12ec4SLe Tan switch (type) { 10121da12ec4SLe Tan case VTD_CCMD_DOMAIN_INVL: 1013d92fa2dcSLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1014d92fa2dcSLe Tan (uint16_t)VTD_CCMD_DID(val)); 1015d92fa2dcSLe Tan /* Fall through */ 1016d92fa2dcSLe Tan case VTD_CCMD_GLOBAL_INVL: 1017d92fa2dcSLe Tan VTD_DPRINTF(INV, "global invalidation"); 1018d92fa2dcSLe Tan caig = VTD_CCMD_GLOBAL_INVL_A; 1019d92fa2dcSLe Tan vtd_context_global_invalidate(s); 10201da12ec4SLe Tan break; 10211da12ec4SLe Tan 10221da12ec4SLe Tan case VTD_CCMD_DEVICE_INVL: 10231da12ec4SLe Tan caig = VTD_CCMD_DEVICE_INVL_A; 1024d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val)); 10251da12ec4SLe Tan break; 10261da12ec4SLe Tan 10271da12ec4SLe Tan default: 1028d92fa2dcSLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity"); 10291da12ec4SLe Tan caig = 0; 10301da12ec4SLe Tan } 10311da12ec4SLe Tan return caig; 10321da12ec4SLe Tan } 10331da12ec4SLe Tan 1034b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s) 1035b5a280c0SLe Tan { 1036b5a280c0SLe Tan vtd_reset_iotlb(s); 1037b5a280c0SLe Tan } 1038b5a280c0SLe Tan 1039b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id) 1040b5a280c0SLe Tan { 1041b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain, 1042b5a280c0SLe Tan &domain_id); 1043b5a280c0SLe Tan } 1044b5a280c0SLe Tan 1045b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id, 1046b5a280c0SLe Tan hwaddr addr, uint8_t am) 1047b5a280c0SLe Tan { 1048b5a280c0SLe Tan VTDIOTLBPageInvInfo info; 1049b5a280c0SLe Tan 1050b5a280c0SLe Tan assert(am <= VTD_MAMV); 1051b5a280c0SLe Tan info.domain_id = domain_id; 1052d66b969bSJason Wang info.addr = addr; 1053b5a280c0SLe Tan info.mask = ~((1 << am) - 1); 1054b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info); 1055b5a280c0SLe Tan } 1056b5a280c0SLe Tan 10571da12ec4SLe Tan /* Flush IOTLB 10581da12ec4SLe Tan * Returns the IOTLB Actual Invalidation Granularity. 10591da12ec4SLe Tan * @val: the content of the IOTLB_REG 10601da12ec4SLe Tan */ 10611da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val) 10621da12ec4SLe Tan { 10631da12ec4SLe Tan uint64_t iaig; 10641da12ec4SLe Tan uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK; 1065b5a280c0SLe Tan uint16_t domain_id; 1066b5a280c0SLe Tan hwaddr addr; 1067b5a280c0SLe Tan uint8_t am; 10681da12ec4SLe Tan 10691da12ec4SLe Tan switch (type) { 10701da12ec4SLe Tan case VTD_TLB_GLOBAL_FLUSH: 1071b5a280c0SLe Tan VTD_DPRINTF(INV, "global invalidation"); 10721da12ec4SLe Tan iaig = VTD_TLB_GLOBAL_FLUSH_A; 1073b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 10741da12ec4SLe Tan break; 10751da12ec4SLe Tan 10761da12ec4SLe Tan case VTD_TLB_DSI_FLUSH: 1077b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1078b5a280c0SLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1079b5a280c0SLe Tan domain_id); 10801da12ec4SLe Tan iaig = VTD_TLB_DSI_FLUSH_A; 1081b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 10821da12ec4SLe Tan break; 10831da12ec4SLe Tan 10841da12ec4SLe Tan case VTD_TLB_PSI_FLUSH: 1085b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1086b5a280c0SLe Tan addr = vtd_get_quad_raw(s, DMAR_IVA_REG); 1087b5a280c0SLe Tan am = VTD_IVA_AM(addr); 1088b5a280c0SLe Tan addr = VTD_IVA_ADDR(addr); 1089b5a280c0SLe Tan VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16 1090b5a280c0SLe Tan " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am); 1091b5a280c0SLe Tan if (am > VTD_MAMV) { 1092b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: supported max address mask value is " 1093b5a280c0SLe Tan "%"PRIu8, (uint8_t)VTD_MAMV); 1094b5a280c0SLe Tan iaig = 0; 1095b5a280c0SLe Tan break; 1096b5a280c0SLe Tan } 10971da12ec4SLe Tan iaig = VTD_TLB_PSI_FLUSH_A; 1098b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 10991da12ec4SLe Tan break; 11001da12ec4SLe Tan 11011da12ec4SLe Tan default: 1102b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity"); 11031da12ec4SLe Tan iaig = 0; 11041da12ec4SLe Tan } 11051da12ec4SLe Tan return iaig; 11061da12ec4SLe Tan } 11071da12ec4SLe Tan 1108ed7b8fbcSLe Tan static inline bool vtd_queued_inv_enable_check(IntelIOMMUState *s) 1109ed7b8fbcSLe Tan { 1110ed7b8fbcSLe Tan return s->iq_tail == 0; 1111ed7b8fbcSLe Tan } 1112ed7b8fbcSLe Tan 1113ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s) 1114ed7b8fbcSLe Tan { 1115ed7b8fbcSLe Tan return s->qi_enabled && (s->iq_tail == s->iq_head) && 1116ed7b8fbcSLe Tan (s->iq_last_desc_type == VTD_INV_DESC_WAIT); 1117ed7b8fbcSLe Tan } 1118ed7b8fbcSLe Tan 1119ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en) 1120ed7b8fbcSLe Tan { 1121ed7b8fbcSLe Tan uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG); 1122ed7b8fbcSLe Tan 1123ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Queued Invalidation Enable %s", (en ? "on" : "off")); 1124ed7b8fbcSLe Tan if (en) { 1125ed7b8fbcSLe Tan if (vtd_queued_inv_enable_check(s)) { 1126ed7b8fbcSLe Tan s->iq = iqa_val & VTD_IQA_IQA_MASK; 1127ed7b8fbcSLe Tan /* 2^(x+8) entries */ 1128ed7b8fbcSLe Tan s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8); 1129ed7b8fbcSLe Tan s->qi_enabled = true; 1130ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG 0x%"PRIx64, iqa_val); 1131ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Invalidation Queue addr 0x%"PRIx64 " size %d", 1132ed7b8fbcSLe Tan s->iq, s->iq_size); 1133ed7b8fbcSLe Tan /* Ok - report back to driver */ 1134ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES); 1135ed7b8fbcSLe Tan } else { 1136ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: can't enable Queued Invalidation: " 1137ed7b8fbcSLe Tan "tail %"PRIu16, s->iq_tail); 1138ed7b8fbcSLe Tan } 1139ed7b8fbcSLe Tan } else { 1140ed7b8fbcSLe Tan if (vtd_queued_inv_disable_check(s)) { 1141ed7b8fbcSLe Tan /* disable Queued Invalidation */ 1142ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 0); 1143ed7b8fbcSLe Tan s->iq_head = 0; 1144ed7b8fbcSLe Tan s->qi_enabled = false; 1145ed7b8fbcSLe Tan /* Ok - report back to driver */ 1146ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0); 1147ed7b8fbcSLe Tan } else { 1148ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: can't disable Queued Invalidation: " 1149ed7b8fbcSLe Tan "head %"PRIu16 ", tail %"PRIu16 1150ed7b8fbcSLe Tan ", last_descriptor %"PRIu8, 1151ed7b8fbcSLe Tan s->iq_head, s->iq_tail, s->iq_last_desc_type); 1152ed7b8fbcSLe Tan } 1153ed7b8fbcSLe Tan } 1154ed7b8fbcSLe Tan } 1155ed7b8fbcSLe Tan 11561da12ec4SLe Tan /* Set Root Table Pointer */ 11571da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s) 11581da12ec4SLe Tan { 11591da12ec4SLe Tan VTD_DPRINTF(CSR, "set Root Table Pointer"); 11601da12ec4SLe Tan 11611da12ec4SLe Tan vtd_root_table_setup(s); 11621da12ec4SLe Tan /* Ok - report back to driver */ 11631da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS); 11641da12ec4SLe Tan } 11651da12ec4SLe Tan 1166a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */ 1167a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s) 1168a5861439SPeter Xu { 1169a5861439SPeter Xu VTD_DPRINTF(CSR, "set Interrupt Remap Table Pointer"); 1170a5861439SPeter Xu 1171a5861439SPeter Xu vtd_interrupt_remap_table_setup(s); 1172a5861439SPeter Xu /* Ok - report back to driver */ 1173a5861439SPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS); 1174a5861439SPeter Xu } 1175a5861439SPeter Xu 11761da12ec4SLe Tan /* Handle Translation Enable/Disable */ 11771da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en) 11781da12ec4SLe Tan { 11791da12ec4SLe Tan VTD_DPRINTF(CSR, "Translation Enable %s", (en ? "on" : "off")); 11801da12ec4SLe Tan 11811da12ec4SLe Tan if (en) { 11821da12ec4SLe Tan s->dmar_enabled = true; 11831da12ec4SLe Tan /* Ok - report back to driver */ 11841da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES); 11851da12ec4SLe Tan } else { 11861da12ec4SLe Tan s->dmar_enabled = false; 11871da12ec4SLe Tan 11881da12ec4SLe Tan /* Clear the index of Fault Recording Register */ 11891da12ec4SLe Tan s->next_frcd_reg = 0; 11901da12ec4SLe Tan /* Ok - report back to driver */ 11911da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0); 11921da12ec4SLe Tan } 11931da12ec4SLe Tan } 11941da12ec4SLe Tan 119580de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */ 119680de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en) 119780de52baSPeter Xu { 119880de52baSPeter Xu VTD_DPRINTF(CSR, "Interrupt Remap Enable %s", (en ? "on" : "off")); 119980de52baSPeter Xu 120080de52baSPeter Xu if (en) { 120180de52baSPeter Xu s->intr_enabled = true; 120280de52baSPeter Xu /* Ok - report back to driver */ 120380de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES); 120480de52baSPeter Xu } else { 120580de52baSPeter Xu s->intr_enabled = false; 120680de52baSPeter Xu /* Ok - report back to driver */ 120780de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0); 120880de52baSPeter Xu } 120980de52baSPeter Xu } 121080de52baSPeter Xu 12111da12ec4SLe Tan /* Handle write to Global Command Register */ 12121da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s) 12131da12ec4SLe Tan { 12141da12ec4SLe Tan uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG); 12151da12ec4SLe Tan uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG); 12161da12ec4SLe Tan uint32_t changed = status ^ val; 12171da12ec4SLe Tan 12181da12ec4SLe Tan VTD_DPRINTF(CSR, "value 0x%"PRIx32 " status 0x%"PRIx32, val, status); 12191da12ec4SLe Tan if (changed & VTD_GCMD_TE) { 12201da12ec4SLe Tan /* Translation enable/disable */ 12211da12ec4SLe Tan vtd_handle_gcmd_te(s, val & VTD_GCMD_TE); 12221da12ec4SLe Tan } 12231da12ec4SLe Tan if (val & VTD_GCMD_SRTP) { 12241da12ec4SLe Tan /* Set/update the root-table pointer */ 12251da12ec4SLe Tan vtd_handle_gcmd_srtp(s); 12261da12ec4SLe Tan } 1227ed7b8fbcSLe Tan if (changed & VTD_GCMD_QIE) { 1228ed7b8fbcSLe Tan /* Queued Invalidation Enable */ 1229ed7b8fbcSLe Tan vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE); 1230ed7b8fbcSLe Tan } 1231a5861439SPeter Xu if (val & VTD_GCMD_SIRTP) { 1232a5861439SPeter Xu /* Set/update the interrupt remapping root-table pointer */ 1233a5861439SPeter Xu vtd_handle_gcmd_sirtp(s); 1234a5861439SPeter Xu } 123580de52baSPeter Xu if (changed & VTD_GCMD_IRE) { 123680de52baSPeter Xu /* Interrupt remap enable/disable */ 123780de52baSPeter Xu vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE); 123880de52baSPeter Xu } 12391da12ec4SLe Tan } 12401da12ec4SLe Tan 12411da12ec4SLe Tan /* Handle write to Context Command Register */ 12421da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s) 12431da12ec4SLe Tan { 12441da12ec4SLe Tan uint64_t ret; 12451da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG); 12461da12ec4SLe Tan 12471da12ec4SLe Tan /* Context-cache invalidation request */ 12481da12ec4SLe Tan if (val & VTD_CCMD_ICC) { 1249ed7b8fbcSLe Tan if (s->qi_enabled) { 1250ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, " 1251ed7b8fbcSLe Tan "should not use register-based invalidation"); 1252ed7b8fbcSLe Tan return; 1253ed7b8fbcSLe Tan } 12541da12ec4SLe Tan ret = vtd_context_cache_invalidate(s, val); 12551da12ec4SLe Tan /* Invalidation completed. Change something to show */ 12561da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL); 12571da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK, 12581da12ec4SLe Tan ret); 12591da12ec4SLe Tan VTD_DPRINTF(INV, "CCMD_REG write-back val: 0x%"PRIx64, ret); 12601da12ec4SLe Tan } 12611da12ec4SLe Tan } 12621da12ec4SLe Tan 12631da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */ 12641da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s) 12651da12ec4SLe Tan { 12661da12ec4SLe Tan uint64_t ret; 12671da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG); 12681da12ec4SLe Tan 12691da12ec4SLe Tan /* IOTLB invalidation request */ 12701da12ec4SLe Tan if (val & VTD_TLB_IVT) { 1271ed7b8fbcSLe Tan if (s->qi_enabled) { 1272ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, " 1273ed7b8fbcSLe Tan "should not use register-based invalidation"); 1274ed7b8fbcSLe Tan return; 1275ed7b8fbcSLe Tan } 12761da12ec4SLe Tan ret = vtd_iotlb_flush(s, val); 12771da12ec4SLe Tan /* Invalidation completed. Change something to show */ 12781da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL); 12791da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, 12801da12ec4SLe Tan VTD_TLB_FLUSH_GRANU_MASK_A, ret); 12811da12ec4SLe Tan VTD_DPRINTF(INV, "IOTLB_REG write-back val: 0x%"PRIx64, ret); 12821da12ec4SLe Tan } 12831da12ec4SLe Tan } 12841da12ec4SLe Tan 1285ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */ 1286ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset, 1287ed7b8fbcSLe Tan VTDInvDesc *inv_desc) 1288ed7b8fbcSLe Tan { 1289ed7b8fbcSLe Tan dma_addr_t addr = base_addr + offset * sizeof(*inv_desc); 1290ed7b8fbcSLe Tan if (dma_memory_read(&address_space_memory, addr, inv_desc, 1291ed7b8fbcSLe Tan sizeof(*inv_desc))) { 1292ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: fail to fetch Invalidation Descriptor " 1293ed7b8fbcSLe Tan "base_addr 0x%"PRIx64 " offset %"PRIu32, base_addr, offset); 1294ed7b8fbcSLe Tan inv_desc->lo = 0; 1295ed7b8fbcSLe Tan inv_desc->hi = 0; 1296ed7b8fbcSLe Tan 1297ed7b8fbcSLe Tan return false; 1298ed7b8fbcSLe Tan } 1299ed7b8fbcSLe Tan inv_desc->lo = le64_to_cpu(inv_desc->lo); 1300ed7b8fbcSLe Tan inv_desc->hi = le64_to_cpu(inv_desc->hi); 1301ed7b8fbcSLe Tan return true; 1302ed7b8fbcSLe Tan } 1303ed7b8fbcSLe Tan 1304ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1305ed7b8fbcSLe Tan { 1306ed7b8fbcSLe Tan if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) || 1307ed7b8fbcSLe Tan (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) { 1308ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Invalidation " 1309ed7b8fbcSLe Tan "Wait Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1310ed7b8fbcSLe Tan inv_desc->hi, inv_desc->lo); 1311ed7b8fbcSLe Tan return false; 1312ed7b8fbcSLe Tan } 1313ed7b8fbcSLe Tan if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) { 1314ed7b8fbcSLe Tan /* Status Write */ 1315ed7b8fbcSLe Tan uint32_t status_data = (uint32_t)(inv_desc->lo >> 1316ed7b8fbcSLe Tan VTD_INV_DESC_WAIT_DATA_SHIFT); 1317ed7b8fbcSLe Tan 1318ed7b8fbcSLe Tan assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF)); 1319ed7b8fbcSLe Tan 1320ed7b8fbcSLe Tan /* FIXME: need to be masked with HAW? */ 1321ed7b8fbcSLe Tan dma_addr_t status_addr = inv_desc->hi; 1322ed7b8fbcSLe Tan VTD_DPRINTF(INV, "status data 0x%x, status addr 0x%"PRIx64, 1323ed7b8fbcSLe Tan status_data, status_addr); 1324ed7b8fbcSLe Tan status_data = cpu_to_le32(status_data); 1325ed7b8fbcSLe Tan if (dma_memory_write(&address_space_memory, status_addr, &status_data, 1326ed7b8fbcSLe Tan sizeof(status_data))) { 1327ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: fail to perform a coherent write"); 1328ed7b8fbcSLe Tan return false; 1329ed7b8fbcSLe Tan } 1330ed7b8fbcSLe Tan } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) { 1331ed7b8fbcSLe Tan /* Interrupt flag */ 1332ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Invalidation Wait Descriptor interrupt completion"); 1333ed7b8fbcSLe Tan vtd_generate_completion_event(s); 1334ed7b8fbcSLe Tan } else { 1335ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: invalid Invalidation Wait Descriptor: " 1336ed7b8fbcSLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64, inv_desc->hi, inv_desc->lo); 1337ed7b8fbcSLe Tan return false; 1338ed7b8fbcSLe Tan } 1339ed7b8fbcSLe Tan return true; 1340ed7b8fbcSLe Tan } 1341ed7b8fbcSLe Tan 1342d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s, 1343d92fa2dcSLe Tan VTDInvDesc *inv_desc) 1344d92fa2dcSLe Tan { 1345d92fa2dcSLe Tan if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) { 1346d92fa2dcSLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Context-cache " 1347d92fa2dcSLe Tan "Invalidate Descriptor"); 1348d92fa2dcSLe Tan return false; 1349d92fa2dcSLe Tan } 1350d92fa2dcSLe Tan switch (inv_desc->lo & VTD_INV_DESC_CC_G) { 1351d92fa2dcSLe Tan case VTD_INV_DESC_CC_DOMAIN: 1352d92fa2dcSLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1353d92fa2dcSLe Tan (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo)); 1354d92fa2dcSLe Tan /* Fall through */ 1355d92fa2dcSLe Tan case VTD_INV_DESC_CC_GLOBAL: 1356d92fa2dcSLe Tan VTD_DPRINTF(INV, "global invalidation"); 1357d92fa2dcSLe Tan vtd_context_global_invalidate(s); 1358d92fa2dcSLe Tan break; 1359d92fa2dcSLe Tan 1360d92fa2dcSLe Tan case VTD_INV_DESC_CC_DEVICE: 1361d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_INV_DESC_CC_SID(inv_desc->lo), 1362d92fa2dcSLe Tan VTD_INV_DESC_CC_FM(inv_desc->lo)); 1363d92fa2dcSLe Tan break; 1364d92fa2dcSLe Tan 1365d92fa2dcSLe Tan default: 1366d92fa2dcSLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity in Context-cache " 1367d92fa2dcSLe Tan "Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1368d92fa2dcSLe Tan inv_desc->hi, inv_desc->lo); 1369d92fa2dcSLe Tan return false; 1370d92fa2dcSLe Tan } 1371d92fa2dcSLe Tan return true; 1372d92fa2dcSLe Tan } 1373d92fa2dcSLe Tan 1374b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1375b5a280c0SLe Tan { 1376b5a280c0SLe Tan uint16_t domain_id; 1377b5a280c0SLe Tan uint8_t am; 1378b5a280c0SLe Tan hwaddr addr; 1379b5a280c0SLe Tan 1380b5a280c0SLe Tan if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) || 1381b5a280c0SLe Tan (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) { 1382b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in IOTLB " 1383b5a280c0SLe Tan "Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1384b5a280c0SLe Tan inv_desc->hi, inv_desc->lo); 1385b5a280c0SLe Tan return false; 1386b5a280c0SLe Tan } 1387b5a280c0SLe Tan 1388b5a280c0SLe Tan switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) { 1389b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_GLOBAL: 1390b5a280c0SLe Tan VTD_DPRINTF(INV, "global invalidation"); 1391b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 1392b5a280c0SLe Tan break; 1393b5a280c0SLe Tan 1394b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_DOMAIN: 1395b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1396b5a280c0SLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1397b5a280c0SLe Tan domain_id); 1398b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 1399b5a280c0SLe Tan break; 1400b5a280c0SLe Tan 1401b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_PAGE: 1402b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1403b5a280c0SLe Tan addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi); 1404b5a280c0SLe Tan am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi); 1405b5a280c0SLe Tan VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16 1406b5a280c0SLe Tan " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am); 1407b5a280c0SLe Tan if (am > VTD_MAMV) { 1408b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: supported max address mask value is " 1409b5a280c0SLe Tan "%"PRIu8, (uint8_t)VTD_MAMV); 1410b5a280c0SLe Tan return false; 1411b5a280c0SLe Tan } 1412b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 1413b5a280c0SLe Tan break; 1414b5a280c0SLe Tan 1415b5a280c0SLe Tan default: 1416b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity in IOTLB Invalidate " 1417b5a280c0SLe Tan "Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1418b5a280c0SLe Tan inv_desc->hi, inv_desc->lo); 1419b5a280c0SLe Tan return false; 1420b5a280c0SLe Tan } 1421b5a280c0SLe Tan return true; 1422b5a280c0SLe Tan } 1423b5a280c0SLe Tan 142402a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s, 142502a2cbc8SPeter Xu VTDInvDesc *inv_desc) 142602a2cbc8SPeter Xu { 142702a2cbc8SPeter Xu VTD_DPRINTF(INV, "inv ir glob %d index %d mask %d", 142802a2cbc8SPeter Xu inv_desc->iec.granularity, 142902a2cbc8SPeter Xu inv_desc->iec.index, 143002a2cbc8SPeter Xu inv_desc->iec.index_mask); 143102a2cbc8SPeter Xu 143202a2cbc8SPeter Xu vtd_iec_notify_all(s, !inv_desc->iec.granularity, 143302a2cbc8SPeter Xu inv_desc->iec.index, 143402a2cbc8SPeter Xu inv_desc->iec.index_mask); 143502a2cbc8SPeter Xu 143602a2cbc8SPeter Xu return true; 143702a2cbc8SPeter Xu } 143802a2cbc8SPeter Xu 1439ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s) 1440ed7b8fbcSLe Tan { 1441ed7b8fbcSLe Tan VTDInvDesc inv_desc; 1442ed7b8fbcSLe Tan uint8_t desc_type; 1443ed7b8fbcSLe Tan 1444ed7b8fbcSLe Tan VTD_DPRINTF(INV, "iq head %"PRIu16, s->iq_head); 1445ed7b8fbcSLe Tan if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) { 1446ed7b8fbcSLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 1447ed7b8fbcSLe Tan return false; 1448ed7b8fbcSLe Tan } 1449ed7b8fbcSLe Tan desc_type = inv_desc.lo & VTD_INV_DESC_TYPE; 1450ed7b8fbcSLe Tan /* FIXME: should update at first or at last? */ 1451ed7b8fbcSLe Tan s->iq_last_desc_type = desc_type; 1452ed7b8fbcSLe Tan 1453ed7b8fbcSLe Tan switch (desc_type) { 1454ed7b8fbcSLe Tan case VTD_INV_DESC_CC: 1455ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Context-cache Invalidate Descriptor hi 0x%"PRIx64 1456ed7b8fbcSLe Tan " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1457d92fa2dcSLe Tan if (!vtd_process_context_cache_desc(s, &inv_desc)) { 1458d92fa2dcSLe Tan return false; 1459d92fa2dcSLe Tan } 1460ed7b8fbcSLe Tan break; 1461ed7b8fbcSLe Tan 1462ed7b8fbcSLe Tan case VTD_INV_DESC_IOTLB: 1463ed7b8fbcSLe Tan VTD_DPRINTF(INV, "IOTLB Invalidate Descriptor hi 0x%"PRIx64 1464ed7b8fbcSLe Tan " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1465b5a280c0SLe Tan if (!vtd_process_iotlb_desc(s, &inv_desc)) { 1466b5a280c0SLe Tan return false; 1467b5a280c0SLe Tan } 1468ed7b8fbcSLe Tan break; 1469ed7b8fbcSLe Tan 1470ed7b8fbcSLe Tan case VTD_INV_DESC_WAIT: 1471ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Invalidation Wait Descriptor hi 0x%"PRIx64 1472ed7b8fbcSLe Tan " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1473ed7b8fbcSLe Tan if (!vtd_process_wait_desc(s, &inv_desc)) { 1474ed7b8fbcSLe Tan return false; 1475ed7b8fbcSLe Tan } 1476ed7b8fbcSLe Tan break; 1477ed7b8fbcSLe Tan 1478b7910472SPeter Xu case VTD_INV_DESC_IEC: 147902a2cbc8SPeter Xu VTD_DPRINTF(INV, "Invalidation Interrupt Entry Cache " 148002a2cbc8SPeter Xu "Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 148102a2cbc8SPeter Xu inv_desc.hi, inv_desc.lo); 148202a2cbc8SPeter Xu if (!vtd_process_inv_iec_desc(s, &inv_desc)) { 148302a2cbc8SPeter Xu return false; 148402a2cbc8SPeter Xu } 1485b7910472SPeter Xu break; 1486b7910472SPeter Xu 1487ed7b8fbcSLe Tan default: 1488ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: unkonw Invalidation Descriptor type " 1489ed7b8fbcSLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64 " type %"PRIu8, 1490ed7b8fbcSLe Tan inv_desc.hi, inv_desc.lo, desc_type); 1491ed7b8fbcSLe Tan return false; 1492ed7b8fbcSLe Tan } 1493ed7b8fbcSLe Tan s->iq_head++; 1494ed7b8fbcSLe Tan if (s->iq_head == s->iq_size) { 1495ed7b8fbcSLe Tan s->iq_head = 0; 1496ed7b8fbcSLe Tan } 1497ed7b8fbcSLe Tan return true; 1498ed7b8fbcSLe Tan } 1499ed7b8fbcSLe Tan 1500ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */ 1501ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s) 1502ed7b8fbcSLe Tan { 1503ed7b8fbcSLe Tan VTD_DPRINTF(INV, "fetch Invalidation Descriptors"); 1504ed7b8fbcSLe Tan if (s->iq_tail >= s->iq_size) { 1505ed7b8fbcSLe Tan /* Detects an invalid Tail pointer */ 1506ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: iq_tail is %"PRIu16 1507ed7b8fbcSLe Tan " while iq_size is %"PRIu16, s->iq_tail, s->iq_size); 1508ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1509ed7b8fbcSLe Tan return; 1510ed7b8fbcSLe Tan } 1511ed7b8fbcSLe Tan while (s->iq_head != s->iq_tail) { 1512ed7b8fbcSLe Tan if (!vtd_process_inv_desc(s)) { 1513ed7b8fbcSLe Tan /* Invalidation Queue Errors */ 1514ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1515ed7b8fbcSLe Tan break; 1516ed7b8fbcSLe Tan } 1517ed7b8fbcSLe Tan /* Must update the IQH_REG in time */ 1518ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 1519ed7b8fbcSLe Tan (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) & 1520ed7b8fbcSLe Tan VTD_IQH_QH_MASK); 1521ed7b8fbcSLe Tan } 1522ed7b8fbcSLe Tan } 1523ed7b8fbcSLe Tan 1524ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */ 1525ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s) 1526ed7b8fbcSLe Tan { 1527ed7b8fbcSLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG); 1528ed7b8fbcSLe Tan 1529ed7b8fbcSLe Tan s->iq_tail = VTD_IQT_QT(val); 1530ed7b8fbcSLe Tan VTD_DPRINTF(INV, "set iq tail %"PRIu16, s->iq_tail); 1531ed7b8fbcSLe Tan if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 1532ed7b8fbcSLe Tan /* Process Invalidation Queue here */ 1533ed7b8fbcSLe Tan vtd_fetch_inv_desc(s); 1534ed7b8fbcSLe Tan } 1535ed7b8fbcSLe Tan } 1536ed7b8fbcSLe Tan 15371da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s) 15381da12ec4SLe Tan { 15391da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 15401da12ec4SLe Tan uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 15411da12ec4SLe Tan uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE; 15421da12ec4SLe Tan 15431da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) { 15441da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 15451da12ec4SLe Tan VTD_DPRINTF(FLOG, "all pending interrupt conditions serviced, clear " 15461da12ec4SLe Tan "IP field of FECTL_REG"); 15471da12ec4SLe Tan } 1548ed7b8fbcSLe Tan /* FIXME: when IQE is Clear, should we try to fetch some Invalidation 1549ed7b8fbcSLe Tan * Descriptors if there are any when Queued Invalidation is enabled? 1550ed7b8fbcSLe Tan */ 15511da12ec4SLe Tan } 15521da12ec4SLe Tan 15531da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s) 15541da12ec4SLe Tan { 15551da12ec4SLe Tan uint32_t fectl_reg; 15561da12ec4SLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 15571da12ec4SLe Tan * need to compare the old value and the new value to conclude that 15581da12ec4SLe Tan * software clears the IM field? Or just check if the IM field is zero? 15591da12ec4SLe Tan */ 15601da12ec4SLe Tan fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 15611da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) { 15621da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 15631da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 15641da12ec4SLe Tan VTD_DPRINTF(FLOG, "IM field is cleared, generate " 15651da12ec4SLe Tan "fault event interrupt"); 15661da12ec4SLe Tan } 15671da12ec4SLe Tan } 15681da12ec4SLe Tan 1569ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s) 1570ed7b8fbcSLe Tan { 1571ed7b8fbcSLe Tan uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG); 1572ed7b8fbcSLe Tan uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 1573ed7b8fbcSLe Tan 1574ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) { 1575ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 1576ed7b8fbcSLe Tan VTD_DPRINTF(INV, "pending completion interrupt condition serviced, " 1577ed7b8fbcSLe Tan "clear IP field of IECTL_REG"); 1578ed7b8fbcSLe Tan } 1579ed7b8fbcSLe Tan } 1580ed7b8fbcSLe Tan 1581ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s) 1582ed7b8fbcSLe Tan { 1583ed7b8fbcSLe Tan uint32_t iectl_reg; 1584ed7b8fbcSLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 1585ed7b8fbcSLe Tan * need to compare the old value and the new value to conclude that 1586ed7b8fbcSLe Tan * software clears the IM field? Or just check if the IM field is zero? 1587ed7b8fbcSLe Tan */ 1588ed7b8fbcSLe Tan iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 1589ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) { 1590ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 1591ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 1592ed7b8fbcSLe Tan VTD_DPRINTF(INV, "IM field is cleared, generate " 1593ed7b8fbcSLe Tan "invalidation event interrupt"); 1594ed7b8fbcSLe Tan } 1595ed7b8fbcSLe Tan } 1596ed7b8fbcSLe Tan 15971da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size) 15981da12ec4SLe Tan { 15991da12ec4SLe Tan IntelIOMMUState *s = opaque; 16001da12ec4SLe Tan uint64_t val; 16011da12ec4SLe Tan 16021da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 16031da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64 16041da12ec4SLe Tan ", got 0x%"PRIx64 " %d", 16051da12ec4SLe Tan (uint64_t)DMAR_REG_SIZE, addr, size); 16061da12ec4SLe Tan return (uint64_t)-1; 16071da12ec4SLe Tan } 16081da12ec4SLe Tan 16091da12ec4SLe Tan switch (addr) { 16101da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 16111da12ec4SLe Tan case DMAR_RTADDR_REG: 16121da12ec4SLe Tan if (size == 4) { 16131da12ec4SLe Tan val = s->root & ((1ULL << 32) - 1); 16141da12ec4SLe Tan } else { 16151da12ec4SLe Tan val = s->root; 16161da12ec4SLe Tan } 16171da12ec4SLe Tan break; 16181da12ec4SLe Tan 16191da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 16201da12ec4SLe Tan assert(size == 4); 16211da12ec4SLe Tan val = s->root >> 32; 16221da12ec4SLe Tan break; 16231da12ec4SLe Tan 1624ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 1625ed7b8fbcSLe Tan case DMAR_IQA_REG: 1626ed7b8fbcSLe Tan val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS); 1627ed7b8fbcSLe Tan if (size == 4) { 1628ed7b8fbcSLe Tan val = val & ((1ULL << 32) - 1); 1629ed7b8fbcSLe Tan } 1630ed7b8fbcSLe Tan break; 1631ed7b8fbcSLe Tan 1632ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 1633ed7b8fbcSLe Tan assert(size == 4); 1634ed7b8fbcSLe Tan val = s->iq >> 32; 1635ed7b8fbcSLe Tan break; 1636ed7b8fbcSLe Tan 16371da12ec4SLe Tan default: 16381da12ec4SLe Tan if (size == 4) { 16391da12ec4SLe Tan val = vtd_get_long(s, addr); 16401da12ec4SLe Tan } else { 16411da12ec4SLe Tan val = vtd_get_quad(s, addr); 16421da12ec4SLe Tan } 16431da12ec4SLe Tan } 16441da12ec4SLe Tan VTD_DPRINTF(CSR, "addr 0x%"PRIx64 " size %d val 0x%"PRIx64, 16451da12ec4SLe Tan addr, size, val); 16461da12ec4SLe Tan return val; 16471da12ec4SLe Tan } 16481da12ec4SLe Tan 16491da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr, 16501da12ec4SLe Tan uint64_t val, unsigned size) 16511da12ec4SLe Tan { 16521da12ec4SLe Tan IntelIOMMUState *s = opaque; 16531da12ec4SLe Tan 16541da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 16551da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64 16561da12ec4SLe Tan ", got 0x%"PRIx64 " %d", 16571da12ec4SLe Tan (uint64_t)DMAR_REG_SIZE, addr, size); 16581da12ec4SLe Tan return; 16591da12ec4SLe Tan } 16601da12ec4SLe Tan 16611da12ec4SLe Tan switch (addr) { 16621da12ec4SLe Tan /* Global Command Register, 32-bit */ 16631da12ec4SLe Tan case DMAR_GCMD_REG: 16641da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_GCMD_REG write addr 0x%"PRIx64 16651da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 16661da12ec4SLe Tan vtd_set_long(s, addr, val); 16671da12ec4SLe Tan vtd_handle_gcmd_write(s); 16681da12ec4SLe Tan break; 16691da12ec4SLe Tan 16701da12ec4SLe Tan /* Context Command Register, 64-bit */ 16711da12ec4SLe Tan case DMAR_CCMD_REG: 16721da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_CCMD_REG write addr 0x%"PRIx64 16731da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 16741da12ec4SLe Tan if (size == 4) { 16751da12ec4SLe Tan vtd_set_long(s, addr, val); 16761da12ec4SLe Tan } else { 16771da12ec4SLe Tan vtd_set_quad(s, addr, val); 16781da12ec4SLe Tan vtd_handle_ccmd_write(s); 16791da12ec4SLe Tan } 16801da12ec4SLe Tan break; 16811da12ec4SLe Tan 16821da12ec4SLe Tan case DMAR_CCMD_REG_HI: 16831da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_CCMD_REG_HI write addr 0x%"PRIx64 16841da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 16851da12ec4SLe Tan assert(size == 4); 16861da12ec4SLe Tan vtd_set_long(s, addr, val); 16871da12ec4SLe Tan vtd_handle_ccmd_write(s); 16881da12ec4SLe Tan break; 16891da12ec4SLe Tan 16901da12ec4SLe Tan /* IOTLB Invalidation Register, 64-bit */ 16911da12ec4SLe Tan case DMAR_IOTLB_REG: 16921da12ec4SLe Tan VTD_DPRINTF(INV, "DMAR_IOTLB_REG write addr 0x%"PRIx64 16931da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 16941da12ec4SLe Tan if (size == 4) { 16951da12ec4SLe Tan vtd_set_long(s, addr, val); 16961da12ec4SLe Tan } else { 16971da12ec4SLe Tan vtd_set_quad(s, addr, val); 16981da12ec4SLe Tan vtd_handle_iotlb_write(s); 16991da12ec4SLe Tan } 17001da12ec4SLe Tan break; 17011da12ec4SLe Tan 17021da12ec4SLe Tan case DMAR_IOTLB_REG_HI: 17031da12ec4SLe Tan VTD_DPRINTF(INV, "DMAR_IOTLB_REG_HI write addr 0x%"PRIx64 17041da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17051da12ec4SLe Tan assert(size == 4); 17061da12ec4SLe Tan vtd_set_long(s, addr, val); 17071da12ec4SLe Tan vtd_handle_iotlb_write(s); 17081da12ec4SLe Tan break; 17091da12ec4SLe Tan 1710b5a280c0SLe Tan /* Invalidate Address Register, 64-bit */ 1711b5a280c0SLe Tan case DMAR_IVA_REG: 1712b5a280c0SLe Tan VTD_DPRINTF(INV, "DMAR_IVA_REG write addr 0x%"PRIx64 1713b5a280c0SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1714b5a280c0SLe Tan if (size == 4) { 1715b5a280c0SLe Tan vtd_set_long(s, addr, val); 1716b5a280c0SLe Tan } else { 1717b5a280c0SLe Tan vtd_set_quad(s, addr, val); 1718b5a280c0SLe Tan } 1719b5a280c0SLe Tan break; 1720b5a280c0SLe Tan 1721b5a280c0SLe Tan case DMAR_IVA_REG_HI: 1722b5a280c0SLe Tan VTD_DPRINTF(INV, "DMAR_IVA_REG_HI write addr 0x%"PRIx64 1723b5a280c0SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1724b5a280c0SLe Tan assert(size == 4); 1725b5a280c0SLe Tan vtd_set_long(s, addr, val); 1726b5a280c0SLe Tan break; 1727b5a280c0SLe Tan 17281da12ec4SLe Tan /* Fault Status Register, 32-bit */ 17291da12ec4SLe Tan case DMAR_FSTS_REG: 17301da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FSTS_REG write addr 0x%"PRIx64 17311da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17321da12ec4SLe Tan assert(size == 4); 17331da12ec4SLe Tan vtd_set_long(s, addr, val); 17341da12ec4SLe Tan vtd_handle_fsts_write(s); 17351da12ec4SLe Tan break; 17361da12ec4SLe Tan 17371da12ec4SLe Tan /* Fault Event Control Register, 32-bit */ 17381da12ec4SLe Tan case DMAR_FECTL_REG: 17391da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FECTL_REG write addr 0x%"PRIx64 17401da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17411da12ec4SLe Tan assert(size == 4); 17421da12ec4SLe Tan vtd_set_long(s, addr, val); 17431da12ec4SLe Tan vtd_handle_fectl_write(s); 17441da12ec4SLe Tan break; 17451da12ec4SLe Tan 17461da12ec4SLe Tan /* Fault Event Data Register, 32-bit */ 17471da12ec4SLe Tan case DMAR_FEDATA_REG: 17481da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEDATA_REG write addr 0x%"PRIx64 17491da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17501da12ec4SLe Tan assert(size == 4); 17511da12ec4SLe Tan vtd_set_long(s, addr, val); 17521da12ec4SLe Tan break; 17531da12ec4SLe Tan 17541da12ec4SLe Tan /* Fault Event Address Register, 32-bit */ 17551da12ec4SLe Tan case DMAR_FEADDR_REG: 17561da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEADDR_REG write addr 0x%"PRIx64 17571da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17581da12ec4SLe Tan assert(size == 4); 17591da12ec4SLe Tan vtd_set_long(s, addr, val); 17601da12ec4SLe Tan break; 17611da12ec4SLe Tan 17621da12ec4SLe Tan /* Fault Event Upper Address Register, 32-bit */ 17631da12ec4SLe Tan case DMAR_FEUADDR_REG: 17641da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEUADDR_REG write addr 0x%"PRIx64 17651da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17661da12ec4SLe Tan assert(size == 4); 17671da12ec4SLe Tan vtd_set_long(s, addr, val); 17681da12ec4SLe Tan break; 17691da12ec4SLe Tan 17701da12ec4SLe Tan /* Protected Memory Enable Register, 32-bit */ 17711da12ec4SLe Tan case DMAR_PMEN_REG: 17721da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_PMEN_REG write addr 0x%"PRIx64 17731da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17741da12ec4SLe Tan assert(size == 4); 17751da12ec4SLe Tan vtd_set_long(s, addr, val); 17761da12ec4SLe Tan break; 17771da12ec4SLe Tan 17781da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 17791da12ec4SLe Tan case DMAR_RTADDR_REG: 17801da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_RTADDR_REG write addr 0x%"PRIx64 17811da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17821da12ec4SLe Tan if (size == 4) { 17831da12ec4SLe Tan vtd_set_long(s, addr, val); 17841da12ec4SLe Tan } else { 17851da12ec4SLe Tan vtd_set_quad(s, addr, val); 17861da12ec4SLe Tan } 17871da12ec4SLe Tan break; 17881da12ec4SLe Tan 17891da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 17901da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_RTADDR_REG_HI write addr 0x%"PRIx64 17911da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17921da12ec4SLe Tan assert(size == 4); 17931da12ec4SLe Tan vtd_set_long(s, addr, val); 17941da12ec4SLe Tan break; 17951da12ec4SLe Tan 1796ed7b8fbcSLe Tan /* Invalidation Queue Tail Register, 64-bit */ 1797ed7b8fbcSLe Tan case DMAR_IQT_REG: 1798ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQT_REG write addr 0x%"PRIx64 1799ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1800ed7b8fbcSLe Tan if (size == 4) { 1801ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1802ed7b8fbcSLe Tan } else { 1803ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 1804ed7b8fbcSLe Tan } 1805ed7b8fbcSLe Tan vtd_handle_iqt_write(s); 1806ed7b8fbcSLe Tan break; 1807ed7b8fbcSLe Tan 1808ed7b8fbcSLe Tan case DMAR_IQT_REG_HI: 1809ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQT_REG_HI write addr 0x%"PRIx64 1810ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1811ed7b8fbcSLe Tan assert(size == 4); 1812ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1813ed7b8fbcSLe Tan /* 19:63 of IQT_REG is RsvdZ, do nothing here */ 1814ed7b8fbcSLe Tan break; 1815ed7b8fbcSLe Tan 1816ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 1817ed7b8fbcSLe Tan case DMAR_IQA_REG: 1818ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG write addr 0x%"PRIx64 1819ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1820ed7b8fbcSLe Tan if (size == 4) { 1821ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1822ed7b8fbcSLe Tan } else { 1823ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 1824ed7b8fbcSLe Tan } 1825ed7b8fbcSLe Tan break; 1826ed7b8fbcSLe Tan 1827ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 1828ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG_HI write addr 0x%"PRIx64 1829ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1830ed7b8fbcSLe Tan assert(size == 4); 1831ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1832ed7b8fbcSLe Tan break; 1833ed7b8fbcSLe Tan 1834ed7b8fbcSLe Tan /* Invalidation Completion Status Register, 32-bit */ 1835ed7b8fbcSLe Tan case DMAR_ICS_REG: 1836ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_ICS_REG write addr 0x%"PRIx64 1837ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1838ed7b8fbcSLe Tan assert(size == 4); 1839ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1840ed7b8fbcSLe Tan vtd_handle_ics_write(s); 1841ed7b8fbcSLe Tan break; 1842ed7b8fbcSLe Tan 1843ed7b8fbcSLe Tan /* Invalidation Event Control Register, 32-bit */ 1844ed7b8fbcSLe Tan case DMAR_IECTL_REG: 1845ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IECTL_REG write addr 0x%"PRIx64 1846ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1847ed7b8fbcSLe Tan assert(size == 4); 1848ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1849ed7b8fbcSLe Tan vtd_handle_iectl_write(s); 1850ed7b8fbcSLe Tan break; 1851ed7b8fbcSLe Tan 1852ed7b8fbcSLe Tan /* Invalidation Event Data Register, 32-bit */ 1853ed7b8fbcSLe Tan case DMAR_IEDATA_REG: 1854ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEDATA_REG write addr 0x%"PRIx64 1855ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1856ed7b8fbcSLe Tan assert(size == 4); 1857ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1858ed7b8fbcSLe Tan break; 1859ed7b8fbcSLe Tan 1860ed7b8fbcSLe Tan /* Invalidation Event Address Register, 32-bit */ 1861ed7b8fbcSLe Tan case DMAR_IEADDR_REG: 1862ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEADDR_REG write addr 0x%"PRIx64 1863ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1864ed7b8fbcSLe Tan assert(size == 4); 1865ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1866ed7b8fbcSLe Tan break; 1867ed7b8fbcSLe Tan 1868ed7b8fbcSLe Tan /* Invalidation Event Upper Address Register, 32-bit */ 1869ed7b8fbcSLe Tan case DMAR_IEUADDR_REG: 1870ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEUADDR_REG write addr 0x%"PRIx64 1871ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1872ed7b8fbcSLe Tan assert(size == 4); 1873ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1874ed7b8fbcSLe Tan break; 1875ed7b8fbcSLe Tan 18761da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 18771da12ec4SLe Tan case DMAR_FRCD_REG_0_0: 18781da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_0 write addr 0x%"PRIx64 18791da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18801da12ec4SLe Tan if (size == 4) { 18811da12ec4SLe Tan vtd_set_long(s, addr, val); 18821da12ec4SLe Tan } else { 18831da12ec4SLe Tan vtd_set_quad(s, addr, val); 18841da12ec4SLe Tan } 18851da12ec4SLe Tan break; 18861da12ec4SLe Tan 18871da12ec4SLe Tan case DMAR_FRCD_REG_0_1: 18881da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_1 write addr 0x%"PRIx64 18891da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18901da12ec4SLe Tan assert(size == 4); 18911da12ec4SLe Tan vtd_set_long(s, addr, val); 18921da12ec4SLe Tan break; 18931da12ec4SLe Tan 18941da12ec4SLe Tan case DMAR_FRCD_REG_0_2: 18951da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_2 write addr 0x%"PRIx64 18961da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18971da12ec4SLe Tan if (size == 4) { 18981da12ec4SLe Tan vtd_set_long(s, addr, val); 18991da12ec4SLe Tan } else { 19001da12ec4SLe Tan vtd_set_quad(s, addr, val); 19011da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 19021da12ec4SLe Tan vtd_update_fsts_ppf(s); 19031da12ec4SLe Tan } 19041da12ec4SLe Tan break; 19051da12ec4SLe Tan 19061da12ec4SLe Tan case DMAR_FRCD_REG_0_3: 19071da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_3 write addr 0x%"PRIx64 19081da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19091da12ec4SLe Tan assert(size == 4); 19101da12ec4SLe Tan vtd_set_long(s, addr, val); 19111da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 19121da12ec4SLe Tan vtd_update_fsts_ppf(s); 19131da12ec4SLe Tan break; 19141da12ec4SLe Tan 1915a5861439SPeter Xu case DMAR_IRTA_REG: 1916a5861439SPeter Xu VTD_DPRINTF(IR, "DMAR_IRTA_REG write addr 0x%"PRIx64 1917a5861439SPeter Xu ", size %d, val 0x%"PRIx64, addr, size, val); 1918a5861439SPeter Xu if (size == 4) { 1919a5861439SPeter Xu vtd_set_long(s, addr, val); 1920a5861439SPeter Xu } else { 1921a5861439SPeter Xu vtd_set_quad(s, addr, val); 1922a5861439SPeter Xu } 1923a5861439SPeter Xu break; 1924a5861439SPeter Xu 1925a5861439SPeter Xu case DMAR_IRTA_REG_HI: 1926a5861439SPeter Xu VTD_DPRINTF(IR, "DMAR_IRTA_REG_HI write addr 0x%"PRIx64 1927a5861439SPeter Xu ", size %d, val 0x%"PRIx64, addr, size, val); 1928a5861439SPeter Xu assert(size == 4); 1929a5861439SPeter Xu vtd_set_long(s, addr, val); 1930a5861439SPeter Xu break; 1931a5861439SPeter Xu 19321da12ec4SLe Tan default: 19331da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: unhandled reg write addr 0x%"PRIx64 19341da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19351da12ec4SLe Tan if (size == 4) { 19361da12ec4SLe Tan vtd_set_long(s, addr, val); 19371da12ec4SLe Tan } else { 19381da12ec4SLe Tan vtd_set_quad(s, addr, val); 19391da12ec4SLe Tan } 19401da12ec4SLe Tan } 19411da12ec4SLe Tan } 19421da12ec4SLe Tan 19431da12ec4SLe Tan static IOMMUTLBEntry vtd_iommu_translate(MemoryRegion *iommu, hwaddr addr, 19441da12ec4SLe Tan bool is_write) 19451da12ec4SLe Tan { 19461da12ec4SLe Tan VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 19471da12ec4SLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 19481da12ec4SLe Tan IOMMUTLBEntry ret = { 19491da12ec4SLe Tan .target_as = &address_space_memory, 19501da12ec4SLe Tan .iova = addr, 19511da12ec4SLe Tan .translated_addr = 0, 19521da12ec4SLe Tan .addr_mask = ~(hwaddr)0, 19531da12ec4SLe Tan .perm = IOMMU_NONE, 19541da12ec4SLe Tan }; 19551da12ec4SLe Tan 19561da12ec4SLe Tan if (!s->dmar_enabled) { 19571da12ec4SLe Tan /* DMAR disabled, passthrough, use 4k-page*/ 19581da12ec4SLe Tan ret.iova = addr & VTD_PAGE_MASK_4K; 19591da12ec4SLe Tan ret.translated_addr = addr & VTD_PAGE_MASK_4K; 19601da12ec4SLe Tan ret.addr_mask = ~VTD_PAGE_MASK_4K; 19611da12ec4SLe Tan ret.perm = IOMMU_RW; 19621da12ec4SLe Tan return ret; 19631da12ec4SLe Tan } 19641da12ec4SLe Tan 19657df953bdSKnut Omang vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, addr, 1966d92fa2dcSLe Tan is_write, &ret); 19671da12ec4SLe Tan VTD_DPRINTF(MMU, 19681da12ec4SLe Tan "bus %"PRIu8 " slot %"PRIu8 " func %"PRIu8 " devfn %"PRIu8 19697df953bdSKnut Omang " gpa 0x%"PRIx64 " hpa 0x%"PRIx64, pci_bus_num(vtd_as->bus), 1970d92fa2dcSLe Tan VTD_PCI_SLOT(vtd_as->devfn), VTD_PCI_FUNC(vtd_as->devfn), 1971d92fa2dcSLe Tan vtd_as->devfn, addr, ret.translated_addr); 19721da12ec4SLe Tan return ret; 19731da12ec4SLe Tan } 19741da12ec4SLe Tan 19753cb3b154SAlex Williamson static void vtd_iommu_notify_started(MemoryRegion *iommu) 19763cb3b154SAlex Williamson { 19773cb3b154SAlex Williamson VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 19783cb3b154SAlex Williamson 19793cb3b154SAlex Williamson hw_error("Device at bus %s addr %02x.%d requires iommu notifier which " 19803cb3b154SAlex Williamson "is currently not supported by intel-iommu emulation", 19813cb3b154SAlex Williamson vtd_as->bus->qbus.name, PCI_SLOT(vtd_as->devfn), 19823cb3b154SAlex Williamson PCI_FUNC(vtd_as->devfn)); 19833cb3b154SAlex Williamson } 19843cb3b154SAlex Williamson 19851da12ec4SLe Tan static const VMStateDescription vtd_vmstate = { 19861da12ec4SLe Tan .name = "iommu-intel", 19871da12ec4SLe Tan .unmigratable = 1, 19881da12ec4SLe Tan }; 19891da12ec4SLe Tan 19901da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = { 19911da12ec4SLe Tan .read = vtd_mem_read, 19921da12ec4SLe Tan .write = vtd_mem_write, 19931da12ec4SLe Tan .endianness = DEVICE_LITTLE_ENDIAN, 19941da12ec4SLe Tan .impl = { 19951da12ec4SLe Tan .min_access_size = 4, 19961da12ec4SLe Tan .max_access_size = 8, 19971da12ec4SLe Tan }, 19981da12ec4SLe Tan .valid = { 19991da12ec4SLe Tan .min_access_size = 4, 20001da12ec4SLe Tan .max_access_size = 8, 20011da12ec4SLe Tan }, 20021da12ec4SLe Tan }; 20031da12ec4SLe Tan 20041da12ec4SLe Tan static Property vtd_properties[] = { 20051da12ec4SLe Tan DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0), 20061da12ec4SLe Tan DEFINE_PROP_END_OF_LIST(), 20071da12ec4SLe Tan }; 20081da12ec4SLe Tan 2009651e4cefSPeter Xu /* Read IRTE entry with specific index */ 2010651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index, 2011*ede9c94aSPeter Xu VTD_IRTE *entry, uint16_t sid) 2012651e4cefSPeter Xu { 2013*ede9c94aSPeter Xu static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \ 2014*ede9c94aSPeter Xu {0xffff, 0xfffb, 0xfff9, 0xfff8}; 2015651e4cefSPeter Xu dma_addr_t addr = 0x00; 2016*ede9c94aSPeter Xu uint16_t mask, source_id; 2017*ede9c94aSPeter Xu uint8_t bus, bus_max, bus_min; 2018651e4cefSPeter Xu 2019651e4cefSPeter Xu addr = iommu->intr_root + index * sizeof(*entry); 2020651e4cefSPeter Xu if (dma_memory_read(&address_space_memory, addr, entry, 2021651e4cefSPeter Xu sizeof(*entry))) { 2022651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: fail to access IR root at 0x%"PRIx64 2023651e4cefSPeter Xu " + %"PRIu16, iommu->intr_root, index); 2024651e4cefSPeter Xu return -VTD_FR_IR_ROOT_INVAL; 2025651e4cefSPeter Xu } 2026651e4cefSPeter Xu 2027651e4cefSPeter Xu if (!entry->present) { 2028651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: present flag not set in IRTE" 2029651e4cefSPeter Xu " entry index %u value 0x%"PRIx64 " 0x%"PRIx64, 2030651e4cefSPeter Xu index, le64_to_cpu(entry->data[1]), 2031651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2032651e4cefSPeter Xu return -VTD_FR_IR_ENTRY_P; 2033651e4cefSPeter Xu } 2034651e4cefSPeter Xu 2035651e4cefSPeter Xu if (entry->__reserved_0 || entry->__reserved_1 || \ 2036651e4cefSPeter Xu entry->__reserved_2) { 2037651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: IRTE entry index %"PRIu16 2038651e4cefSPeter Xu " reserved fields non-zero: 0x%"PRIx64 " 0x%"PRIx64, 2039651e4cefSPeter Xu index, le64_to_cpu(entry->data[1]), 2040651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2041651e4cefSPeter Xu return -VTD_FR_IR_IRTE_RSVD; 2042651e4cefSPeter Xu } 2043651e4cefSPeter Xu 2044*ede9c94aSPeter Xu if (sid != X86_IOMMU_SID_INVALID) { 2045*ede9c94aSPeter Xu /* Validate IRTE SID */ 2046*ede9c94aSPeter Xu source_id = le32_to_cpu(entry->source_id); 2047*ede9c94aSPeter Xu switch (entry->sid_vtype) { 2048*ede9c94aSPeter Xu case VTD_SVT_NONE: 2049*ede9c94aSPeter Xu VTD_DPRINTF(IR, "No SID validation for IRTE index %d", index); 2050*ede9c94aSPeter Xu break; 2051*ede9c94aSPeter Xu 2052*ede9c94aSPeter Xu case VTD_SVT_ALL: 2053*ede9c94aSPeter Xu mask = vtd_svt_mask[entry->sid_q]; 2054*ede9c94aSPeter Xu if ((source_id & mask) != (sid & mask)) { 2055*ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "SID validation for IRTE index " 2056*ede9c94aSPeter Xu "%d failed (reqid 0x%04x sid 0x%04x)", index, 2057*ede9c94aSPeter Xu sid, source_id); 2058*ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2059*ede9c94aSPeter Xu } 2060*ede9c94aSPeter Xu break; 2061*ede9c94aSPeter Xu 2062*ede9c94aSPeter Xu case VTD_SVT_BUS: 2063*ede9c94aSPeter Xu bus_max = source_id >> 8; 2064*ede9c94aSPeter Xu bus_min = source_id & 0xff; 2065*ede9c94aSPeter Xu bus = sid >> 8; 2066*ede9c94aSPeter Xu if (bus > bus_max || bus < bus_min) { 2067*ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "SID validation for IRTE index %d " 2068*ede9c94aSPeter Xu "failed (bus %d outside %d-%d)", index, bus, 2069*ede9c94aSPeter Xu bus_min, bus_max); 2070*ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2071*ede9c94aSPeter Xu } 2072*ede9c94aSPeter Xu break; 2073*ede9c94aSPeter Xu 2074*ede9c94aSPeter Xu default: 2075*ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "Invalid SVT bits (0x%x) in IRTE index " 2076*ede9c94aSPeter Xu "%d", entry->sid_vtype, index); 2077*ede9c94aSPeter Xu /* Take this as verification failure. */ 2078*ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2079*ede9c94aSPeter Xu break; 2080*ede9c94aSPeter Xu } 2081*ede9c94aSPeter Xu } 2082651e4cefSPeter Xu 2083651e4cefSPeter Xu return 0; 2084651e4cefSPeter Xu } 2085651e4cefSPeter Xu 2086651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */ 2087*ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, 2088*ede9c94aSPeter Xu VTDIrq *irq, uint16_t sid) 2089651e4cefSPeter Xu { 209009cd058aSMichael S. Tsirkin VTD_IRTE irte = {}; 2091651e4cefSPeter Xu int ret = 0; 2092651e4cefSPeter Xu 2093*ede9c94aSPeter Xu ret = vtd_irte_get(iommu, index, &irte, sid); 2094651e4cefSPeter Xu if (ret) { 2095651e4cefSPeter Xu return ret; 2096651e4cefSPeter Xu } 2097651e4cefSPeter Xu 2098651e4cefSPeter Xu irq->trigger_mode = irte.trigger_mode; 2099651e4cefSPeter Xu irq->vector = irte.vector; 2100651e4cefSPeter Xu irq->delivery_mode = irte.delivery_mode; 210128589311SJan Kiszka irq->dest = le32_to_cpu(irte.dest_id); 210228589311SJan Kiszka if (!iommu->intr_eime) { 2103651e4cefSPeter Xu #define VTD_IR_APIC_DEST_MASK (0xff00ULL) 2104651e4cefSPeter Xu #define VTD_IR_APIC_DEST_SHIFT (8) 210528589311SJan Kiszka irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >> 2106651e4cefSPeter Xu VTD_IR_APIC_DEST_SHIFT; 210728589311SJan Kiszka } 2108651e4cefSPeter Xu irq->dest_mode = irte.dest_mode; 2109651e4cefSPeter Xu irq->redir_hint = irte.redir_hint; 2110651e4cefSPeter Xu 2111651e4cefSPeter Xu VTD_DPRINTF(IR, "remapping interrupt index %d: trig:%u,vec:%u," 2112651e4cefSPeter Xu "deliver:%u,dest:%u,dest_mode:%u", index, 2113651e4cefSPeter Xu irq->trigger_mode, irq->vector, irq->delivery_mode, 2114651e4cefSPeter Xu irq->dest, irq->dest_mode); 2115651e4cefSPeter Xu 2116651e4cefSPeter Xu return 0; 2117651e4cefSPeter Xu } 2118651e4cefSPeter Xu 2119651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */ 2120651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out) 2121651e4cefSPeter Xu { 2122651e4cefSPeter Xu VTD_MSIMessage msg = {}; 2123651e4cefSPeter Xu 2124651e4cefSPeter Xu /* Generate address bits */ 2125651e4cefSPeter Xu msg.dest_mode = irq->dest_mode; 2126651e4cefSPeter Xu msg.redir_hint = irq->redir_hint; 2127651e4cefSPeter Xu msg.dest = irq->dest; 2128651e4cefSPeter Xu msg.__addr_head = cpu_to_le32(0xfee); 2129651e4cefSPeter Xu /* Keep this from original MSI address bits */ 2130651e4cefSPeter Xu msg.__not_used = irq->msi_addr_last_bits; 2131651e4cefSPeter Xu 2132651e4cefSPeter Xu /* Generate data bits */ 2133651e4cefSPeter Xu msg.vector = irq->vector; 2134651e4cefSPeter Xu msg.delivery_mode = irq->delivery_mode; 2135651e4cefSPeter Xu msg.level = 1; 2136651e4cefSPeter Xu msg.trigger_mode = irq->trigger_mode; 2137651e4cefSPeter Xu 2138651e4cefSPeter Xu msg_out->address = msg.msi_addr; 2139651e4cefSPeter Xu msg_out->data = msg.msi_data; 2140651e4cefSPeter Xu } 2141651e4cefSPeter Xu 2142651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */ 2143651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu, 2144651e4cefSPeter Xu MSIMessage *origin, 2145*ede9c94aSPeter Xu MSIMessage *translated, 2146*ede9c94aSPeter Xu uint16_t sid) 2147651e4cefSPeter Xu { 2148651e4cefSPeter Xu int ret = 0; 2149651e4cefSPeter Xu VTD_IR_MSIAddress addr; 2150651e4cefSPeter Xu uint16_t index; 215109cd058aSMichael S. Tsirkin VTDIrq irq = {}; 2152651e4cefSPeter Xu 2153651e4cefSPeter Xu assert(origin && translated); 2154651e4cefSPeter Xu 2155651e4cefSPeter Xu if (!iommu || !iommu->intr_enabled) { 2156651e4cefSPeter Xu goto do_not_translate; 2157651e4cefSPeter Xu } 2158651e4cefSPeter Xu 2159651e4cefSPeter Xu if (origin->address & VTD_MSI_ADDR_HI_MASK) { 2160651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI addr high 32 bits nonzero" 2161651e4cefSPeter Xu " during interrupt remapping: 0x%"PRIx32, 2162651e4cefSPeter Xu (uint32_t)((origin->address & VTD_MSI_ADDR_HI_MASK) >> \ 2163651e4cefSPeter Xu VTD_MSI_ADDR_HI_SHIFT)); 2164651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2165651e4cefSPeter Xu } 2166651e4cefSPeter Xu 2167651e4cefSPeter Xu addr.data = origin->address & VTD_MSI_ADDR_LO_MASK; 2168651e4cefSPeter Xu if (le16_to_cpu(addr.__head) != 0xfee) { 2169651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI addr low 32 bits invalid: " 2170651e4cefSPeter Xu "0x%"PRIx32, addr.data); 2171651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2172651e4cefSPeter Xu } 2173651e4cefSPeter Xu 2174651e4cefSPeter Xu /* This is compatible mode. */ 2175651e4cefSPeter Xu if (addr.int_mode != VTD_IR_INT_FORMAT_REMAP) { 2176651e4cefSPeter Xu goto do_not_translate; 2177651e4cefSPeter Xu } 2178651e4cefSPeter Xu 2179651e4cefSPeter Xu index = addr.index_h << 15 | le16_to_cpu(addr.index_l); 2180651e4cefSPeter Xu 2181651e4cefSPeter Xu #define VTD_IR_MSI_DATA_SUBHANDLE (0x0000ffff) 2182651e4cefSPeter Xu #define VTD_IR_MSI_DATA_RESERVED (0xffff0000) 2183651e4cefSPeter Xu 2184651e4cefSPeter Xu if (addr.sub_valid) { 2185651e4cefSPeter Xu /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */ 2186651e4cefSPeter Xu index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE; 2187651e4cefSPeter Xu } 2188651e4cefSPeter Xu 2189*ede9c94aSPeter Xu ret = vtd_remap_irq_get(iommu, index, &irq, sid); 2190651e4cefSPeter Xu if (ret) { 2191651e4cefSPeter Xu return ret; 2192651e4cefSPeter Xu } 2193651e4cefSPeter Xu 2194651e4cefSPeter Xu if (addr.sub_valid) { 2195651e4cefSPeter Xu VTD_DPRINTF(IR, "received MSI interrupt"); 2196651e4cefSPeter Xu if (origin->data & VTD_IR_MSI_DATA_RESERVED) { 2197651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI data bits non-zero for " 2198651e4cefSPeter Xu "interrupt remappable entry: 0x%"PRIx32, 2199651e4cefSPeter Xu origin->data); 2200651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2201651e4cefSPeter Xu } 2202651e4cefSPeter Xu } else { 2203651e4cefSPeter Xu uint8_t vector = origin->data & 0xff; 2204651e4cefSPeter Xu VTD_DPRINTF(IR, "received IOAPIC interrupt"); 2205651e4cefSPeter Xu /* IOAPIC entry vector should be aligned with IRTE vector 2206651e4cefSPeter Xu * (see vt-d spec 5.1.5.1). */ 2207651e4cefSPeter Xu if (vector != irq.vector) { 2208651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "IOAPIC vector inconsistent: " 2209651e4cefSPeter Xu "entry: %d, IRTE: %d, index: %d", 2210651e4cefSPeter Xu vector, irq.vector, index); 2211651e4cefSPeter Xu } 2212651e4cefSPeter Xu } 2213651e4cefSPeter Xu 2214651e4cefSPeter Xu /* 2215651e4cefSPeter Xu * We'd better keep the last two bits, assuming that guest OS 2216651e4cefSPeter Xu * might modify it. Keep it does not hurt after all. 2217651e4cefSPeter Xu */ 2218651e4cefSPeter Xu irq.msi_addr_last_bits = addr.__not_care; 2219651e4cefSPeter Xu 2220651e4cefSPeter Xu /* Translate VTDIrq to MSI message */ 2221651e4cefSPeter Xu vtd_generate_msi_message(&irq, translated); 2222651e4cefSPeter Xu 2223651e4cefSPeter Xu VTD_DPRINTF(IR, "mapping MSI 0x%"PRIx64":0x%"PRIx32 " -> " 2224651e4cefSPeter Xu "0x%"PRIx64":0x%"PRIx32, origin->address, origin->data, 2225651e4cefSPeter Xu translated->address, translated->data); 2226651e4cefSPeter Xu return 0; 2227651e4cefSPeter Xu 2228651e4cefSPeter Xu do_not_translate: 2229651e4cefSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2230651e4cefSPeter Xu return 0; 2231651e4cefSPeter Xu } 2232651e4cefSPeter Xu 22338b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src, 22348b5ed7dfSPeter Xu MSIMessage *dst, uint16_t sid) 22358b5ed7dfSPeter Xu { 2236*ede9c94aSPeter Xu return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu), 2237*ede9c94aSPeter Xu src, dst, sid); 22388b5ed7dfSPeter Xu } 22398b5ed7dfSPeter Xu 2240651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr, 2241651e4cefSPeter Xu uint64_t *data, unsigned size, 2242651e4cefSPeter Xu MemTxAttrs attrs) 2243651e4cefSPeter Xu { 2244651e4cefSPeter Xu return MEMTX_OK; 2245651e4cefSPeter Xu } 2246651e4cefSPeter Xu 2247651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr, 2248651e4cefSPeter Xu uint64_t value, unsigned size, 2249651e4cefSPeter Xu MemTxAttrs attrs) 2250651e4cefSPeter Xu { 2251651e4cefSPeter Xu int ret = 0; 225209cd058aSMichael S. Tsirkin MSIMessage from = {}, to = {}; 2253*ede9c94aSPeter Xu uint16_t sid = X86_IOMMU_SID_INVALID; 2254651e4cefSPeter Xu 2255651e4cefSPeter Xu from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST; 2256651e4cefSPeter Xu from.data = (uint32_t) value; 2257651e4cefSPeter Xu 2258*ede9c94aSPeter Xu if (!attrs.unspecified) { 2259*ede9c94aSPeter Xu /* We have explicit Source ID */ 2260*ede9c94aSPeter Xu sid = attrs.requester_id; 2261*ede9c94aSPeter Xu } 2262*ede9c94aSPeter Xu 2263*ede9c94aSPeter Xu ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid); 2264651e4cefSPeter Xu if (ret) { 2265651e4cefSPeter Xu /* TODO: report error */ 2266651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "int remap fail for addr 0x%"PRIx64 2267651e4cefSPeter Xu " data 0x%"PRIx32, from.address, from.data); 2268651e4cefSPeter Xu /* Drop this interrupt */ 2269651e4cefSPeter Xu return MEMTX_ERROR; 2270651e4cefSPeter Xu } 2271651e4cefSPeter Xu 2272651e4cefSPeter Xu VTD_DPRINTF(IR, "delivering MSI 0x%"PRIx64":0x%"PRIx32 2273651e4cefSPeter Xu " for device sid 0x%04x", 2274651e4cefSPeter Xu to.address, to.data, sid); 2275651e4cefSPeter Xu 2276651e4cefSPeter Xu if (dma_memory_write(&address_space_memory, to.address, 2277651e4cefSPeter Xu &to.data, size)) { 2278651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: fail to write 0x%"PRIx64 2279651e4cefSPeter Xu " value 0x%"PRIx32, to.address, to.data); 2280651e4cefSPeter Xu } 2281651e4cefSPeter Xu 2282651e4cefSPeter Xu return MEMTX_OK; 2283651e4cefSPeter Xu } 2284651e4cefSPeter Xu 2285651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = { 2286651e4cefSPeter Xu .read_with_attrs = vtd_mem_ir_read, 2287651e4cefSPeter Xu .write_with_attrs = vtd_mem_ir_write, 2288651e4cefSPeter Xu .endianness = DEVICE_LITTLE_ENDIAN, 2289651e4cefSPeter Xu .impl = { 2290651e4cefSPeter Xu .min_access_size = 4, 2291651e4cefSPeter Xu .max_access_size = 4, 2292651e4cefSPeter Xu }, 2293651e4cefSPeter Xu .valid = { 2294651e4cefSPeter Xu .min_access_size = 4, 2295651e4cefSPeter Xu .max_access_size = 4, 2296651e4cefSPeter Xu }, 2297651e4cefSPeter Xu }; 22987df953bdSKnut Omang 22997df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn) 23007df953bdSKnut Omang { 23017df953bdSKnut Omang uintptr_t key = (uintptr_t)bus; 23027df953bdSKnut Omang VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key); 23037df953bdSKnut Omang VTDAddressSpace *vtd_dev_as; 23047df953bdSKnut Omang 23057df953bdSKnut Omang if (!vtd_bus) { 23067df953bdSKnut Omang /* No corresponding free() */ 230704af0e18SPeter Xu vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \ 230804af0e18SPeter Xu X86_IOMMU_PCI_DEVFN_MAX); 23097df953bdSKnut Omang vtd_bus->bus = bus; 23107df953bdSKnut Omang key = (uintptr_t)bus; 23117df953bdSKnut Omang g_hash_table_insert(s->vtd_as_by_busptr, &key, vtd_bus); 23127df953bdSKnut Omang } 23137df953bdSKnut Omang 23147df953bdSKnut Omang vtd_dev_as = vtd_bus->dev_as[devfn]; 23157df953bdSKnut Omang 23167df953bdSKnut Omang if (!vtd_dev_as) { 23177df953bdSKnut Omang vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace)); 23187df953bdSKnut Omang 23197df953bdSKnut Omang vtd_dev_as->bus = bus; 23207df953bdSKnut Omang vtd_dev_as->devfn = (uint8_t)devfn; 23217df953bdSKnut Omang vtd_dev_as->iommu_state = s; 23227df953bdSKnut Omang vtd_dev_as->context_cache_entry.context_cache_gen = 0; 23237df953bdSKnut Omang memory_region_init_iommu(&vtd_dev_as->iommu, OBJECT(s), 23247df953bdSKnut Omang &s->iommu_ops, "intel_iommu", UINT64_MAX); 2325651e4cefSPeter Xu memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s), 2326651e4cefSPeter Xu &vtd_mem_ir_ops, s, "intel_iommu_ir", 2327651e4cefSPeter Xu VTD_INTERRUPT_ADDR_SIZE); 2328651e4cefSPeter Xu memory_region_add_subregion(&vtd_dev_as->iommu, VTD_INTERRUPT_ADDR_FIRST, 2329651e4cefSPeter Xu &vtd_dev_as->iommu_ir); 23307df953bdSKnut Omang address_space_init(&vtd_dev_as->as, 23317df953bdSKnut Omang &vtd_dev_as->iommu, "intel_iommu"); 23327df953bdSKnut Omang } 23337df953bdSKnut Omang return vtd_dev_as; 23347df953bdSKnut Omang } 23357df953bdSKnut Omang 23361da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay 23371da12ec4SLe Tan * attention when adding new initialization stuff. 23381da12ec4SLe Tan */ 23391da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s) 23401da12ec4SLe Tan { 2341d54bd7f8SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 2342d54bd7f8SPeter Xu 23431da12ec4SLe Tan memset(s->csr, 0, DMAR_REG_SIZE); 23441da12ec4SLe Tan memset(s->wmask, 0, DMAR_REG_SIZE); 23451da12ec4SLe Tan memset(s->w1cmask, 0, DMAR_REG_SIZE); 23461da12ec4SLe Tan memset(s->womask, 0, DMAR_REG_SIZE); 23471da12ec4SLe Tan 23481da12ec4SLe Tan s->iommu_ops.translate = vtd_iommu_translate; 23493cb3b154SAlex Williamson s->iommu_ops.notify_started = vtd_iommu_notify_started; 23501da12ec4SLe Tan s->root = 0; 23511da12ec4SLe Tan s->root_extended = false; 23521da12ec4SLe Tan s->dmar_enabled = false; 23531da12ec4SLe Tan s->iq_head = 0; 23541da12ec4SLe Tan s->iq_tail = 0; 23551da12ec4SLe Tan s->iq = 0; 23561da12ec4SLe Tan s->iq_size = 0; 23571da12ec4SLe Tan s->qi_enabled = false; 23581da12ec4SLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 23591da12ec4SLe Tan s->next_frcd_reg = 0; 23601da12ec4SLe Tan s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | VTD_CAP_MGAW | 2361d66b969bSJason Wang VTD_CAP_SAGAW | VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS; 2362ed7b8fbcSLe Tan s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO; 23631da12ec4SLe Tan 2364d54bd7f8SPeter Xu if (x86_iommu->intr_supported) { 236528589311SJan Kiszka s->ecap |= VTD_ECAP_IR | VTD_ECAP_EIM; 2366d54bd7f8SPeter Xu } 2367d54bd7f8SPeter Xu 2368d92fa2dcSLe Tan vtd_reset_context_cache(s); 2369b5a280c0SLe Tan vtd_reset_iotlb(s); 2370d92fa2dcSLe Tan 23711da12ec4SLe Tan /* Define registers with default values and bit semantics */ 23721da12ec4SLe Tan vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0); 23731da12ec4SLe Tan vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0); 23741da12ec4SLe Tan vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0); 23751da12ec4SLe Tan vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0); 23761da12ec4SLe Tan vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL); 23771da12ec4SLe Tan vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0); 23781da12ec4SLe Tan vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0); 23791da12ec4SLe Tan vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0); 23801da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL); 23811da12ec4SLe Tan 23821da12ec4SLe Tan /* Advanced Fault Logging not supported */ 23831da12ec4SLe Tan vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL); 23841da12ec4SLe Tan vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0); 23851da12ec4SLe Tan vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0); 23861da12ec4SLe Tan vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0); 23871da12ec4SLe Tan 23881da12ec4SLe Tan /* Treated as RsvdZ when EIM in ECAP_REG is not supported 23891da12ec4SLe Tan * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0); 23901da12ec4SLe Tan */ 23911da12ec4SLe Tan vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0); 23921da12ec4SLe Tan 23931da12ec4SLe Tan /* Treated as RO for implementations that PLMR and PHMR fields reported 23941da12ec4SLe Tan * as Clear in the CAP_REG. 23951da12ec4SLe Tan * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0); 23961da12ec4SLe Tan */ 23971da12ec4SLe Tan vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0); 23981da12ec4SLe Tan 2399ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0); 2400ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0); 2401ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0); 2402ed7b8fbcSLe Tan vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL); 2403ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0); 2404ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0); 2405ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0); 2406ed7b8fbcSLe Tan /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */ 2407ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0); 2408ed7b8fbcSLe Tan 24091da12ec4SLe Tan /* IOTLB registers */ 24101da12ec4SLe Tan vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0); 24111da12ec4SLe Tan vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0); 24121da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL); 24131da12ec4SLe Tan 24141da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 24151da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0); 24161da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL); 2417a5861439SPeter Xu 2418a5861439SPeter Xu /* 241928589311SJan Kiszka * Interrupt remapping registers. 2420a5861439SPeter Xu */ 242128589311SJan Kiszka vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0); 24221da12ec4SLe Tan } 24231da12ec4SLe Tan 24241da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use 24251da12ec4SLe Tan * the address space they got at first (won't ask the bus again). 24261da12ec4SLe Tan */ 24271da12ec4SLe Tan static void vtd_reset(DeviceState *dev) 24281da12ec4SLe Tan { 24291da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 24301da12ec4SLe Tan 24311da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 24321da12ec4SLe Tan vtd_init(s); 24331da12ec4SLe Tan } 24341da12ec4SLe Tan 2435621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn) 2436621d983aSMarcel Apfelbaum { 2437621d983aSMarcel Apfelbaum IntelIOMMUState *s = opaque; 2438621d983aSMarcel Apfelbaum VTDAddressSpace *vtd_as; 2439621d983aSMarcel Apfelbaum 244004af0e18SPeter Xu assert(0 <= devfn && devfn <= X86_IOMMU_PCI_DEVFN_MAX); 2441621d983aSMarcel Apfelbaum 2442621d983aSMarcel Apfelbaum vtd_as = vtd_find_add_as(s, bus, devfn); 2443621d983aSMarcel Apfelbaum return &vtd_as->as; 2444621d983aSMarcel Apfelbaum } 2445621d983aSMarcel Apfelbaum 24461da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp) 24471da12ec4SLe Tan { 2448cb135f59SPeter Xu PCMachineState *pcms = PC_MACHINE(qdev_get_machine()); 2449cb135f59SPeter Xu PCIBus *bus = pcms->bus; 24501da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 24511da12ec4SLe Tan 24521da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 24537df953bdSKnut Omang memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num)); 24541da12ec4SLe Tan memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s, 24551da12ec4SLe Tan "intel_iommu", DMAR_REG_SIZE); 24561da12ec4SLe Tan sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem); 2457b5a280c0SLe Tan /* No corresponding destroy */ 2458b5a280c0SLe Tan s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 2459b5a280c0SLe Tan g_free, g_free); 24607df953bdSKnut Omang s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 24617df953bdSKnut Omang g_free, g_free); 24621da12ec4SLe Tan vtd_init(s); 2463621d983aSMarcel Apfelbaum sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR); 2464621d983aSMarcel Apfelbaum pci_setup_iommu(bus, vtd_host_dma_iommu, dev); 2465cb135f59SPeter Xu /* Pseudo address space under root PCI bus. */ 2466cb135f59SPeter Xu pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC); 24671da12ec4SLe Tan } 24681da12ec4SLe Tan 24691da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data) 24701da12ec4SLe Tan { 24711da12ec4SLe Tan DeviceClass *dc = DEVICE_CLASS(klass); 24721c7955c4SPeter Xu X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass); 24731da12ec4SLe Tan 24741da12ec4SLe Tan dc->reset = vtd_reset; 24751da12ec4SLe Tan dc->vmsd = &vtd_vmstate; 24761da12ec4SLe Tan dc->props = vtd_properties; 2477621d983aSMarcel Apfelbaum dc->hotpluggable = false; 24781c7955c4SPeter Xu x86_class->realize = vtd_realize; 24798b5ed7dfSPeter Xu x86_class->int_remap = vtd_int_remap; 24801da12ec4SLe Tan } 24811da12ec4SLe Tan 24821da12ec4SLe Tan static const TypeInfo vtd_info = { 24831da12ec4SLe Tan .name = TYPE_INTEL_IOMMU_DEVICE, 24841c7955c4SPeter Xu .parent = TYPE_X86_IOMMU_DEVICE, 24851da12ec4SLe Tan .instance_size = sizeof(IntelIOMMUState), 24861da12ec4SLe Tan .class_init = vtd_class_init, 24871da12ec4SLe Tan }; 24881da12ec4SLe Tan 24891da12ec4SLe Tan static void vtd_register_types(void) 24901da12ec4SLe Tan { 24911da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 24921da12ec4SLe Tan type_register_static(&vtd_info); 24931da12ec4SLe Tan } 24941da12ec4SLe Tan 24951da12ec4SLe Tan type_init(vtd_register_types) 2496