xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision d66b969b0d9c8eefdcbff4b48535b0fe1501d139)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
231da12ec4SLe Tan #include "hw/sysbus.h"
241da12ec4SLe Tan #include "exec/address-spaces.h"
251da12ec4SLe Tan #include "intel_iommu_internal.h"
267df953bdSKnut Omang #include "hw/pci/pci.h"
271da12ec4SLe Tan 
281da12ec4SLe Tan /*#define DEBUG_INTEL_IOMMU*/
291da12ec4SLe Tan #ifdef DEBUG_INTEL_IOMMU
301da12ec4SLe Tan enum {
311da12ec4SLe Tan     DEBUG_GENERAL, DEBUG_CSR, DEBUG_INV, DEBUG_MMU, DEBUG_FLOG,
32d92fa2dcSLe Tan     DEBUG_CACHE,
331da12ec4SLe Tan };
341da12ec4SLe Tan #define VTD_DBGBIT(x)   (1 << DEBUG_##x)
351da12ec4SLe Tan static int vtd_dbgflags = VTD_DBGBIT(GENERAL) | VTD_DBGBIT(CSR);
361da12ec4SLe Tan 
371da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do { \
381da12ec4SLe Tan     if (vtd_dbgflags & VTD_DBGBIT(what)) { \
391da12ec4SLe Tan         fprintf(stderr, "(vtd)%s: " fmt "\n", __func__, \
401da12ec4SLe Tan                 ## __VA_ARGS__); } \
411da12ec4SLe Tan     } while (0)
421da12ec4SLe Tan #else
431da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do {} while (0)
441da12ec4SLe Tan #endif
451da12ec4SLe Tan 
461da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
471da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
481da12ec4SLe Tan {
491da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
501da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
511da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
521da12ec4SLe Tan }
531da12ec4SLe Tan 
541da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
551da12ec4SLe Tan {
561da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
571da12ec4SLe Tan }
581da12ec4SLe Tan 
591da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
601da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
611da12ec4SLe Tan {
621da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
631da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
641da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
651da12ec4SLe Tan }
661da12ec4SLe Tan 
671da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
681da12ec4SLe Tan {
691da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
701da12ec4SLe Tan }
711da12ec4SLe Tan 
721da12ec4SLe Tan /* "External" get/set operations */
731da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
741da12ec4SLe Tan {
751da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
761da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
771da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
781da12ec4SLe Tan     stq_le_p(&s->csr[addr],
791da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
801da12ec4SLe Tan }
811da12ec4SLe Tan 
821da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
831da12ec4SLe Tan {
841da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
851da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
861da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
871da12ec4SLe Tan     stl_le_p(&s->csr[addr],
881da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
891da12ec4SLe Tan }
901da12ec4SLe Tan 
911da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
921da12ec4SLe Tan {
931da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
941da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
951da12ec4SLe Tan     return val & ~womask;
961da12ec4SLe Tan }
971da12ec4SLe Tan 
981da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
991da12ec4SLe Tan {
1001da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
1011da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
1021da12ec4SLe Tan     return val & ~womask;
1031da12ec4SLe Tan }
1041da12ec4SLe Tan 
1051da12ec4SLe Tan /* "Internal" get/set operations */
1061da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1071da12ec4SLe Tan {
1081da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1091da12ec4SLe Tan }
1101da12ec4SLe Tan 
1111da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1121da12ec4SLe Tan {
1131da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1141da12ec4SLe Tan }
1151da12ec4SLe Tan 
1161da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1171da12ec4SLe Tan {
1181da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1191da12ec4SLe Tan }
1201da12ec4SLe Tan 
1211da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1221da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1231da12ec4SLe Tan {
1241da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1251da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1261da12ec4SLe Tan     return new_val;
1271da12ec4SLe Tan }
1281da12ec4SLe Tan 
1291da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1301da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1311da12ec4SLe Tan {
1321da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1331da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1341da12ec4SLe Tan     return new_val;
1351da12ec4SLe Tan }
1361da12ec4SLe Tan 
137b5a280c0SLe Tan /* GHashTable functions */
138b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2)
139b5a280c0SLe Tan {
140b5a280c0SLe Tan     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
141b5a280c0SLe Tan }
142b5a280c0SLe Tan 
143b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v)
144b5a280c0SLe Tan {
145b5a280c0SLe Tan     return (guint)*(const uint64_t *)v;
146b5a280c0SLe Tan }
147b5a280c0SLe Tan 
148b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
149b5a280c0SLe Tan                                           gpointer user_data)
150b5a280c0SLe Tan {
151b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
152b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
153b5a280c0SLe Tan     return entry->domain_id == domain_id;
154b5a280c0SLe Tan }
155b5a280c0SLe Tan 
156*d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
157*d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
158*d66b969bSJason Wang {
159*d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
160*d66b969bSJason Wang }
161*d66b969bSJason Wang 
162*d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
163*d66b969bSJason Wang {
164*d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
165*d66b969bSJason Wang }
166*d66b969bSJason Wang 
167b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
168b5a280c0SLe Tan                                         gpointer user_data)
169b5a280c0SLe Tan {
170b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
171b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
172*d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
173*d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
174b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
175*d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
176*d66b969bSJason Wang              (entry->gfn == gfn_tlb));
177b5a280c0SLe Tan }
178b5a280c0SLe Tan 
179d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
180d92fa2dcSLe Tan  * IntelIOMMUState to 1.
181d92fa2dcSLe Tan  */
182d92fa2dcSLe Tan static void vtd_reset_context_cache(IntelIOMMUState *s)
183d92fa2dcSLe Tan {
184d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1857df953bdSKnut Omang     VTDBus *vtd_bus;
1867df953bdSKnut Omang     GHashTableIter bus_it;
187d92fa2dcSLe Tan     uint32_t devfn_it;
188d92fa2dcSLe Tan 
1897df953bdSKnut Omang     g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr);
1907df953bdSKnut Omang 
191d92fa2dcSLe Tan     VTD_DPRINTF(CACHE, "global context_cache_gen=1");
1927df953bdSKnut Omang     while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) {
193d92fa2dcSLe Tan         for (devfn_it = 0; devfn_it < VTD_PCI_DEVFN_MAX; ++devfn_it) {
1947df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
195d92fa2dcSLe Tan             if (!vtd_as) {
196d92fa2dcSLe Tan                 continue;
197d92fa2dcSLe Tan             }
198d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
199d92fa2dcSLe Tan         }
200d92fa2dcSLe Tan     }
201d92fa2dcSLe Tan     s->context_cache_gen = 1;
202d92fa2dcSLe Tan }
203d92fa2dcSLe Tan 
204b5a280c0SLe Tan static void vtd_reset_iotlb(IntelIOMMUState *s)
205b5a280c0SLe Tan {
206b5a280c0SLe Tan     assert(s->iotlb);
207b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
208b5a280c0SLe Tan }
209b5a280c0SLe Tan 
210*d66b969bSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint8_t source_id,
211*d66b969bSJason Wang                                   uint32_t level)
212*d66b969bSJason Wang {
213*d66b969bSJason Wang     return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) |
214*d66b969bSJason Wang            ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT);
215*d66b969bSJason Wang }
216*d66b969bSJason Wang 
217*d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
218*d66b969bSJason Wang {
219*d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
220*d66b969bSJason Wang }
221*d66b969bSJason Wang 
222b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
223b5a280c0SLe Tan                                        hwaddr addr)
224b5a280c0SLe Tan {
225*d66b969bSJason Wang     VTDIOTLBEntry *entry;
226b5a280c0SLe Tan     uint64_t key;
227*d66b969bSJason Wang     int level;
228b5a280c0SLe Tan 
229*d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
230*d66b969bSJason Wang         key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level),
231*d66b969bSJason Wang                                 source_id, level);
232*d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
233*d66b969bSJason Wang         if (entry) {
234*d66b969bSJason Wang             goto out;
235*d66b969bSJason Wang         }
236*d66b969bSJason Wang     }
237b5a280c0SLe Tan 
238*d66b969bSJason Wang out:
239*d66b969bSJason Wang     return entry;
240b5a280c0SLe Tan }
241b5a280c0SLe Tan 
242b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
243b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
244*d66b969bSJason Wang                              bool read_flags, bool write_flags,
245*d66b969bSJason Wang                              uint32_t level)
246b5a280c0SLe Tan {
247b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
248b5a280c0SLe Tan     uint64_t *key = g_malloc(sizeof(*key));
249*d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
250b5a280c0SLe Tan 
251b5a280c0SLe Tan     VTD_DPRINTF(CACHE, "update iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64
252b5a280c0SLe Tan                 " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr, slpte,
253b5a280c0SLe Tan                 domain_id);
254b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
255b5a280c0SLe Tan         VTD_DPRINTF(CACHE, "iotlb exceeds size limit, forced to reset");
256b5a280c0SLe Tan         vtd_reset_iotlb(s);
257b5a280c0SLe Tan     }
258b5a280c0SLe Tan 
259b5a280c0SLe Tan     entry->gfn = gfn;
260b5a280c0SLe Tan     entry->domain_id = domain_id;
261b5a280c0SLe Tan     entry->slpte = slpte;
262b5a280c0SLe Tan     entry->read_flags = read_flags;
263b5a280c0SLe Tan     entry->write_flags = write_flags;
264*d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
265*d66b969bSJason Wang     *key = vtd_get_iotlb_key(gfn, source_id, level);
266b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
267b5a280c0SLe Tan }
268b5a280c0SLe Tan 
2691da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
2701da12ec4SLe Tan  * interrupt via MSI.
2711da12ec4SLe Tan  */
2721da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
2731da12ec4SLe Tan                                    hwaddr mesg_data_reg)
2741da12ec4SLe Tan {
2751da12ec4SLe Tan     hwaddr addr;
2761da12ec4SLe Tan     uint32_t data;
2771da12ec4SLe Tan 
2781da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
2791da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
2801da12ec4SLe Tan 
2811da12ec4SLe Tan     addr = vtd_get_long_raw(s, mesg_addr_reg);
2821da12ec4SLe Tan     data = vtd_get_long_raw(s, mesg_data_reg);
2831da12ec4SLe Tan 
2841da12ec4SLe Tan     VTD_DPRINTF(FLOG, "msi: addr 0x%"PRIx64 " data 0x%"PRIx32, addr, data);
28542874d3aSPeter Maydell     address_space_stl_le(&address_space_memory, addr, data,
28642874d3aSPeter Maydell                          MEMTXATTRS_UNSPECIFIED, NULL);
2871da12ec4SLe Tan }
2881da12ec4SLe Tan 
2891da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
2901da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
2911da12ec4SLe Tan  * before any update.
2921da12ec4SLe Tan  */
2931da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
2941da12ec4SLe Tan {
2951da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
2961da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
2971da12ec4SLe Tan         VTD_DPRINTF(FLOG, "there are previous interrupt conditions "
2981da12ec4SLe Tan                     "to be serviced by software, fault event is not generated "
2991da12ec4SLe Tan                     "(FSTS_REG 0x%"PRIx32 ")", pre_fsts);
3001da12ec4SLe Tan         return;
3011da12ec4SLe Tan     }
3021da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
3031da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
3041da12ec4SLe Tan         VTD_DPRINTF(FLOG, "Interrupt Mask set, fault event is not generated");
3051da12ec4SLe Tan     } else {
3061da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
3071da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
3081da12ec4SLe Tan     }
3091da12ec4SLe Tan }
3101da12ec4SLe Tan 
3111da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
3121da12ec4SLe Tan  * @index is Set.
3131da12ec4SLe Tan  */
3141da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
3151da12ec4SLe Tan {
3161da12ec4SLe Tan     /* Each reg is 128-bit */
3171da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3181da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3191da12ec4SLe Tan 
3201da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3211da12ec4SLe Tan 
3221da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
3231da12ec4SLe Tan }
3241da12ec4SLe Tan 
3251da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
3261da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
3271da12ec4SLe Tan  * registers.
3281da12ec4SLe Tan  */
3291da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
3301da12ec4SLe Tan {
3311da12ec4SLe Tan     uint32_t i;
3321da12ec4SLe Tan     uint32_t ppf_mask = 0;
3331da12ec4SLe Tan 
3341da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3351da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
3361da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
3371da12ec4SLe Tan             break;
3381da12ec4SLe Tan         }
3391da12ec4SLe Tan     }
3401da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
3411da12ec4SLe Tan     VTD_DPRINTF(FLOG, "set PPF of FSTS_REG to %d", ppf_mask ? 1 : 0);
3421da12ec4SLe Tan }
3431da12ec4SLe Tan 
3441da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
3451da12ec4SLe Tan {
3461da12ec4SLe Tan     /* Each reg is 128-bit */
3471da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3481da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3491da12ec4SLe Tan 
3501da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3511da12ec4SLe Tan 
3521da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
3531da12ec4SLe Tan     vtd_update_fsts_ppf(s);
3541da12ec4SLe Tan }
3551da12ec4SLe Tan 
3561da12ec4SLe Tan /* Must not update F field now, should be done later */
3571da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
3581da12ec4SLe Tan                             uint16_t source_id, hwaddr addr,
3591da12ec4SLe Tan                             VTDFaultReason fault, bool is_write)
3601da12ec4SLe Tan {
3611da12ec4SLe Tan     uint64_t hi = 0, lo;
3621da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3631da12ec4SLe Tan 
3641da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3651da12ec4SLe Tan 
3661da12ec4SLe Tan     lo = VTD_FRCD_FI(addr);
3671da12ec4SLe Tan     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
3681da12ec4SLe Tan     if (!is_write) {
3691da12ec4SLe Tan         hi |= VTD_FRCD_T;
3701da12ec4SLe Tan     }
3711da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
3721da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
3731da12ec4SLe Tan     VTD_DPRINTF(FLOG, "record to FRCD_REG #%"PRIu16 ": hi 0x%"PRIx64
3741da12ec4SLe Tan                 ", lo 0x%"PRIx64, index, hi, lo);
3751da12ec4SLe Tan }
3761da12ec4SLe Tan 
3771da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
3781da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
3791da12ec4SLe Tan {
3801da12ec4SLe Tan     uint32_t i;
3811da12ec4SLe Tan     uint64_t frcd_reg;
3821da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
3831da12ec4SLe Tan 
3841da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3851da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
3861da12ec4SLe Tan         VTD_DPRINTF(FLOG, "frcd_reg #%d 0x%"PRIx64, i, frcd_reg);
3871da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
3881da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
3891da12ec4SLe Tan             return true;
3901da12ec4SLe Tan         }
3911da12ec4SLe Tan         addr += 16; /* 128-bit for each */
3921da12ec4SLe Tan     }
3931da12ec4SLe Tan     return false;
3941da12ec4SLe Tan }
3951da12ec4SLe Tan 
3961da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
3971da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
3981da12ec4SLe Tan                                   hwaddr addr, VTDFaultReason fault,
3991da12ec4SLe Tan                                   bool is_write)
4001da12ec4SLe Tan {
4011da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
4021da12ec4SLe Tan 
4031da12ec4SLe Tan     assert(fault < VTD_FR_MAX);
4041da12ec4SLe Tan 
4051da12ec4SLe Tan     if (fault == VTD_FR_RESERVED_ERR) {
4061da12ec4SLe Tan         /* This is not a normal fault reason case. Drop it. */
4071da12ec4SLe Tan         return;
4081da12ec4SLe Tan     }
4091da12ec4SLe Tan     VTD_DPRINTF(FLOG, "sid 0x%"PRIx16 ", fault %d, addr 0x%"PRIx64
4101da12ec4SLe Tan                 ", is_write %d", source_id, fault, addr, is_write);
4111da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
4121da12ec4SLe Tan         VTD_DPRINTF(FLOG, "new fault is not recorded due to "
4131da12ec4SLe Tan                     "Primary Fault Overflow");
4141da12ec4SLe Tan         return;
4151da12ec4SLe Tan     }
4161da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
4171da12ec4SLe Tan         VTD_DPRINTF(FLOG, "new fault is not recorded due to "
4181da12ec4SLe Tan                     "compression of faults");
4191da12ec4SLe Tan         return;
4201da12ec4SLe Tan     }
4211da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
4221da12ec4SLe Tan         VTD_DPRINTF(FLOG, "Primary Fault Overflow and "
4231da12ec4SLe Tan                     "new fault is not recorded, set PFO field");
4241da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
4251da12ec4SLe Tan         return;
4261da12ec4SLe Tan     }
4271da12ec4SLe Tan 
4281da12ec4SLe Tan     vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write);
4291da12ec4SLe Tan 
4301da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
4311da12ec4SLe Tan         VTD_DPRINTF(FLOG, "there are pending faults already, "
4321da12ec4SLe Tan                     "fault event is not generated");
4331da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
4341da12ec4SLe Tan         s->next_frcd_reg++;
4351da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4361da12ec4SLe Tan             s->next_frcd_reg = 0;
4371da12ec4SLe Tan         }
4381da12ec4SLe Tan     } else {
4391da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
4401da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
4411da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
4421da12ec4SLe Tan         s->next_frcd_reg++;
4431da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4441da12ec4SLe Tan             s->next_frcd_reg = 0;
4451da12ec4SLe Tan         }
4461da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
4471da12ec4SLe Tan          * So generate fault event (interrupt).
4481da12ec4SLe Tan          */
4491da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
4501da12ec4SLe Tan     }
4511da12ec4SLe Tan }
4521da12ec4SLe Tan 
453ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
454ed7b8fbcSLe Tan  * conditions.
455ed7b8fbcSLe Tan  */
456ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
457ed7b8fbcSLe Tan {
458ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
459ed7b8fbcSLe Tan 
460ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
461ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
462ed7b8fbcSLe Tan }
463ed7b8fbcSLe Tan 
464ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
465ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
466ed7b8fbcSLe Tan {
467ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "completes an invalidation wait command with "
468ed7b8fbcSLe Tan                 "Interrupt Flag");
469ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
470ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "there is a previous interrupt condition to be "
471ed7b8fbcSLe Tan                     "serviced by software, "
472ed7b8fbcSLe Tan                     "new invalidation event is not generated");
473ed7b8fbcSLe Tan         return;
474ed7b8fbcSLe Tan     }
475ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
476ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
477ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
478ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "IM filed in IECTL_REG is set, new invalidation "
479ed7b8fbcSLe Tan                     "event is not generated");
480ed7b8fbcSLe Tan         return;
481ed7b8fbcSLe Tan     } else {
482ed7b8fbcSLe Tan         /* Generate the interrupt event */
483ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
484ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
485ed7b8fbcSLe Tan     }
486ed7b8fbcSLe Tan }
487ed7b8fbcSLe Tan 
4881da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root)
4891da12ec4SLe Tan {
4901da12ec4SLe Tan     return root->val & VTD_ROOT_ENTRY_P;
4911da12ec4SLe Tan }
4921da12ec4SLe Tan 
4931da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
4941da12ec4SLe Tan                               VTDRootEntry *re)
4951da12ec4SLe Tan {
4961da12ec4SLe Tan     dma_addr_t addr;
4971da12ec4SLe Tan 
4981da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
4991da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) {
5001da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: fail to access root-entry at 0x%"PRIx64
5011da12ec4SLe Tan                     " + %"PRIu8, s->root, index);
5021da12ec4SLe Tan         re->val = 0;
5031da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
5041da12ec4SLe Tan     }
5051da12ec4SLe Tan     re->val = le64_to_cpu(re->val);
5061da12ec4SLe Tan     return 0;
5071da12ec4SLe Tan }
5081da12ec4SLe Tan 
5091da12ec4SLe Tan static inline bool vtd_context_entry_present(VTDContextEntry *context)
5101da12ec4SLe Tan {
5111da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
5121da12ec4SLe Tan }
5131da12ec4SLe Tan 
5141da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index,
5151da12ec4SLe Tan                                            VTDContextEntry *ce)
5161da12ec4SLe Tan {
5171da12ec4SLe Tan     dma_addr_t addr;
5181da12ec4SLe Tan 
5191da12ec4SLe Tan     if (!vtd_root_entry_present(root)) {
5201da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: root-entry is not present");
5211da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
5221da12ec4SLe Tan     }
5231da12ec4SLe Tan     addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce);
5241da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) {
5251da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: fail to access context-entry at 0x%"PRIx64
5261da12ec4SLe Tan                     " + %"PRIu8,
5271da12ec4SLe Tan                     (uint64_t)(root->val & VTD_ROOT_ENTRY_CTP), index);
5281da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
5291da12ec4SLe Tan     }
5301da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
5311da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
5321da12ec4SLe Tan     return 0;
5331da12ec4SLe Tan }
5341da12ec4SLe Tan 
5351da12ec4SLe Tan static inline dma_addr_t vtd_get_slpt_base_from_context(VTDContextEntry *ce)
5361da12ec4SLe Tan {
5371da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
5381da12ec4SLe Tan }
5391da12ec4SLe Tan 
5401da12ec4SLe Tan static inline uint64_t vtd_get_slpte_addr(uint64_t slpte)
5411da12ec4SLe Tan {
5421da12ec4SLe Tan     return slpte & VTD_SL_PT_BASE_ADDR_MASK;
5431da12ec4SLe Tan }
5441da12ec4SLe Tan 
5451da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
5461da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
5471da12ec4SLe Tan {
5481da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
5491da12ec4SLe Tan }
5501da12ec4SLe Tan 
5511da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
5521da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
5531da12ec4SLe Tan {
5541da12ec4SLe Tan     uint64_t slpte;
5551da12ec4SLe Tan 
5561da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
5571da12ec4SLe Tan 
5581da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
5591da12ec4SLe Tan                         base_addr + index * sizeof(slpte), &slpte,
5601da12ec4SLe Tan                         sizeof(slpte))) {
5611da12ec4SLe Tan         slpte = (uint64_t)-1;
5621da12ec4SLe Tan         return slpte;
5631da12ec4SLe Tan     }
5641da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
5651da12ec4SLe Tan     return slpte;
5661da12ec4SLe Tan }
5671da12ec4SLe Tan 
5681da12ec4SLe Tan /* Given a gpa and the level of paging structure, return the offset of current
5691da12ec4SLe Tan  * level.
5701da12ec4SLe Tan  */
5711da12ec4SLe Tan static inline uint32_t vtd_gpa_level_offset(uint64_t gpa, uint32_t level)
5721da12ec4SLe Tan {
5731da12ec4SLe Tan     return (gpa >> vtd_slpt_level_shift(level)) &
5741da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
5751da12ec4SLe Tan }
5761da12ec4SLe Tan 
5771da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
5781da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
5791da12ec4SLe Tan {
5801da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
5811da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
5821da12ec4SLe Tan }
5831da12ec4SLe Tan 
5841da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
5851da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
5861da12ec4SLe Tan  */
5871da12ec4SLe Tan static inline uint32_t vtd_get_level_from_context_entry(VTDContextEntry *ce)
5881da12ec4SLe Tan {
5891da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
5901da12ec4SLe Tan }
5911da12ec4SLe Tan 
5921da12ec4SLe Tan static inline uint32_t vtd_get_agaw_from_context_entry(VTDContextEntry *ce)
5931da12ec4SLe Tan {
5941da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
5951da12ec4SLe Tan }
5961da12ec4SLe Tan 
5971da12ec4SLe Tan static const uint64_t vtd_paging_entry_rsvd_field[] = {
5981da12ec4SLe Tan     [0] = ~0ULL,
5991da12ec4SLe Tan     /* For not large page */
6001da12ec4SLe Tan     [1] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6011da12ec4SLe Tan     [2] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6021da12ec4SLe Tan     [3] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6031da12ec4SLe Tan     [4] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6041da12ec4SLe Tan     /* For large page */
6051da12ec4SLe Tan     [5] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6061da12ec4SLe Tan     [6] = 0x1ff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6071da12ec4SLe Tan     [7] = 0x3ffff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6081da12ec4SLe Tan     [8] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6091da12ec4SLe Tan };
6101da12ec4SLe Tan 
6111da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
6121da12ec4SLe Tan {
6131da12ec4SLe Tan     if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) {
6141da12ec4SLe Tan         /* Maybe large page */
6151da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level + 4];
6161da12ec4SLe Tan     } else {
6171da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level];
6181da12ec4SLe Tan     }
6191da12ec4SLe Tan }
6201da12ec4SLe Tan 
6211da12ec4SLe Tan /* Given the @gpa, get relevant @slptep. @slpte_level will be the last level
6221da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
6231da12ec4SLe Tan  */
6241da12ec4SLe Tan static int vtd_gpa_to_slpte(VTDContextEntry *ce, uint64_t gpa, bool is_write,
6251da12ec4SLe Tan                             uint64_t *slptep, uint32_t *slpte_level,
6261da12ec4SLe Tan                             bool *reads, bool *writes)
6271da12ec4SLe Tan {
6281da12ec4SLe Tan     dma_addr_t addr = vtd_get_slpt_base_from_context(ce);
6291da12ec4SLe Tan     uint32_t level = vtd_get_level_from_context_entry(ce);
6301da12ec4SLe Tan     uint32_t offset;
6311da12ec4SLe Tan     uint64_t slpte;
6321da12ec4SLe Tan     uint32_t ce_agaw = vtd_get_agaw_from_context_entry(ce);
6331da12ec4SLe Tan     uint64_t access_right_check;
6341da12ec4SLe Tan 
6351da12ec4SLe Tan     /* Check if @gpa is above 2^X-1, where X is the minimum of MGAW in CAP_REG
6361da12ec4SLe Tan      * and AW in context-entry.
6371da12ec4SLe Tan      */
6381da12ec4SLe Tan     if (gpa & ~((1ULL << MIN(ce_agaw, VTD_MGAW)) - 1)) {
6391da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: gpa 0x%"PRIx64 " exceeds limits", gpa);
6401da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
6411da12ec4SLe Tan     }
6421da12ec4SLe Tan 
6431da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
6441da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
6451da12ec4SLe Tan 
6461da12ec4SLe Tan     while (true) {
6471da12ec4SLe Tan         offset = vtd_gpa_level_offset(gpa, level);
6481da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
6491da12ec4SLe Tan 
6501da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
6511da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: fail to access second-level paging "
6521da12ec4SLe Tan                         "entry at level %"PRIu32 " for gpa 0x%"PRIx64,
6531da12ec4SLe Tan                         level, gpa);
6541da12ec4SLe Tan             if (level == vtd_get_level_from_context_entry(ce)) {
6551da12ec4SLe Tan                 /* Invalid programming of context-entry */
6561da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
6571da12ec4SLe Tan             } else {
6581da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
6591da12ec4SLe Tan             }
6601da12ec4SLe Tan         }
6611da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
6621da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
6631da12ec4SLe Tan         if (!(slpte & access_right_check)) {
6641da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: lack of %s permission for "
6651da12ec4SLe Tan                         "gpa 0x%"PRIx64 " slpte 0x%"PRIx64,
6661da12ec4SLe Tan                         (is_write ? "write" : "read"), gpa, slpte);
6671da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
6681da12ec4SLe Tan         }
6691da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
6701da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: non-zero reserved field in second "
6711da12ec4SLe Tan                         "level paging entry level %"PRIu32 " slpte 0x%"PRIx64,
6721da12ec4SLe Tan                         level, slpte);
6731da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
6741da12ec4SLe Tan         }
6751da12ec4SLe Tan 
6761da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
6771da12ec4SLe Tan             *slptep = slpte;
6781da12ec4SLe Tan             *slpte_level = level;
6791da12ec4SLe Tan             return 0;
6801da12ec4SLe Tan         }
6811da12ec4SLe Tan         addr = vtd_get_slpte_addr(slpte);
6821da12ec4SLe Tan         level--;
6831da12ec4SLe Tan     }
6841da12ec4SLe Tan }
6851da12ec4SLe Tan 
6861da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
6871da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
6881da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
6891da12ec4SLe Tan {
6901da12ec4SLe Tan     VTDRootEntry re;
6911da12ec4SLe Tan     int ret_fr;
6921da12ec4SLe Tan 
6931da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
6941da12ec4SLe Tan     if (ret_fr) {
6951da12ec4SLe Tan         return ret_fr;
6961da12ec4SLe Tan     }
6971da12ec4SLe Tan 
6981da12ec4SLe Tan     if (!vtd_root_entry_present(&re)) {
6991da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: root-entry #%"PRIu8 " is not present",
7001da12ec4SLe Tan                     bus_num);
7011da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
7021da12ec4SLe Tan     } else if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD)) {
7031da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in root-entry "
7041da12ec4SLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64, re.rsvd, re.val);
7051da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_RSVD;
7061da12ec4SLe Tan     }
7071da12ec4SLe Tan 
7081da12ec4SLe Tan     ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce);
7091da12ec4SLe Tan     if (ret_fr) {
7101da12ec4SLe Tan         return ret_fr;
7111da12ec4SLe Tan     }
7121da12ec4SLe Tan 
7131da12ec4SLe Tan     if (!vtd_context_entry_present(ce)) {
7141da12ec4SLe Tan         VTD_DPRINTF(GENERAL,
7151da12ec4SLe Tan                     "error: context-entry #%"PRIu8 "(bus #%"PRIu8 ") "
7161da12ec4SLe Tan                     "is not present", devfn, bus_num);
7171da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
7181da12ec4SLe Tan     } else if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) ||
7191da12ec4SLe Tan                (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO)) {
7201da12ec4SLe Tan         VTD_DPRINTF(GENERAL,
7211da12ec4SLe Tan                     "error: non-zero reserved field in context-entry "
7221da12ec4SLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64, ce->hi, ce->lo);
7231da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_RSVD;
7241da12ec4SLe Tan     }
7251da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
7261da12ec4SLe Tan     if (!vtd_is_level_supported(s, vtd_get_level_from_context_entry(ce))) {
7271da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: unsupported Address Width value in "
7281da12ec4SLe Tan                     "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64,
7291da12ec4SLe Tan                     ce->hi, ce->lo);
7301da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
7311da12ec4SLe Tan     } else if (ce->lo & VTD_CONTEXT_ENTRY_TT) {
7321da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: unsupported Translation Type in "
7331da12ec4SLe Tan                     "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64,
7341da12ec4SLe Tan                     ce->hi, ce->lo);
7351da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
7361da12ec4SLe Tan     }
7371da12ec4SLe Tan     return 0;
7381da12ec4SLe Tan }
7391da12ec4SLe Tan 
7401da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn)
7411da12ec4SLe Tan {
7421da12ec4SLe Tan     return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL);
7431da12ec4SLe Tan }
7441da12ec4SLe Tan 
7451da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
7461da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
7471da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
7481da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
7491da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
7501da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
7511da12ec4SLe Tan     [VTD_FR_WRITE] = true,
7521da12ec4SLe Tan     [VTD_FR_READ] = true,
7531da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
7541da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
7551da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
7561da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
7571da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
7581da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
7591da12ec4SLe Tan     [VTD_FR_RESERVED_ERR] = false,
7601da12ec4SLe Tan     [VTD_FR_MAX] = false,
7611da12ec4SLe Tan };
7621da12ec4SLe Tan 
7631da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
7641da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
7651da12ec4SLe Tan  * request is 0.
7661da12ec4SLe Tan  */
7671da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
7681da12ec4SLe Tan {
7691da12ec4SLe Tan     return vtd_qualified_faults[fault];
7701da12ec4SLe Tan }
7711da12ec4SLe Tan 
7721da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
7731da12ec4SLe Tan {
7741da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
7751da12ec4SLe Tan }
7761da12ec4SLe Tan 
7771da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
7781da12ec4SLe Tan  * translation.
77979e2b9aeSPaolo Bonzini  *
78079e2b9aeSPaolo Bonzini  * Called from RCU critical section.
78179e2b9aeSPaolo Bonzini  *
7821da12ec4SLe Tan  * @bus_num: The bus number
7831da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
7841da12ec4SLe Tan  * @is_write: The access is a write operation
7851da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
7861da12ec4SLe Tan  */
7877df953bdSKnut Omang static void vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
7881da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
7891da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
7901da12ec4SLe Tan {
791d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
7921da12ec4SLe Tan     VTDContextEntry ce;
7937df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
794d92fa2dcSLe Tan     VTDContextCacheEntry *cc_entry = &vtd_as->context_cache_entry;
795*d66b969bSJason Wang     uint64_t slpte, page_mask;
7961da12ec4SLe Tan     uint32_t level;
7971da12ec4SLe Tan     uint16_t source_id = vtd_make_source_id(bus_num, devfn);
7981da12ec4SLe Tan     int ret_fr;
7991da12ec4SLe Tan     bool is_fpd_set = false;
8001da12ec4SLe Tan     bool reads = true;
8011da12ec4SLe Tan     bool writes = true;
802b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
8031da12ec4SLe Tan 
8041da12ec4SLe Tan     /* Check if the request is in interrupt address range */
8051da12ec4SLe Tan     if (vtd_is_interrupt_addr(addr)) {
8061da12ec4SLe Tan         if (is_write) {
8071da12ec4SLe Tan             /* FIXME: since we don't know the length of the access here, we
8081da12ec4SLe Tan              * treat Non-DWORD length write requests without PASID as
8091da12ec4SLe Tan              * interrupt requests, too. Withoud interrupt remapping support,
8101da12ec4SLe Tan              * we just use 1:1 mapping.
8111da12ec4SLe Tan              */
8121da12ec4SLe Tan             VTD_DPRINTF(MMU, "write request to interrupt address "
8131da12ec4SLe Tan                         "gpa 0x%"PRIx64, addr);
8141da12ec4SLe Tan             entry->iova = addr & VTD_PAGE_MASK_4K;
8151da12ec4SLe Tan             entry->translated_addr = addr & VTD_PAGE_MASK_4K;
8161da12ec4SLe Tan             entry->addr_mask = ~VTD_PAGE_MASK_4K;
8171da12ec4SLe Tan             entry->perm = IOMMU_WO;
8181da12ec4SLe Tan             return;
8191da12ec4SLe Tan         } else {
8201da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: read request from interrupt address "
8211da12ec4SLe Tan                         "gpa 0x%"PRIx64, addr);
8221da12ec4SLe Tan             vtd_report_dmar_fault(s, source_id, addr, VTD_FR_READ, is_write);
8231da12ec4SLe Tan             return;
8241da12ec4SLe Tan         }
8251da12ec4SLe Tan     }
826b5a280c0SLe Tan     /* Try to fetch slpte form IOTLB */
827b5a280c0SLe Tan     iotlb_entry = vtd_lookup_iotlb(s, source_id, addr);
828b5a280c0SLe Tan     if (iotlb_entry) {
829b5a280c0SLe Tan         VTD_DPRINTF(CACHE, "hit iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64
830b5a280c0SLe Tan                     " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr,
831b5a280c0SLe Tan                     iotlb_entry->slpte, iotlb_entry->domain_id);
832b5a280c0SLe Tan         slpte = iotlb_entry->slpte;
833b5a280c0SLe Tan         reads = iotlb_entry->read_flags;
834b5a280c0SLe Tan         writes = iotlb_entry->write_flags;
835*d66b969bSJason Wang         page_mask = iotlb_entry->mask;
836b5a280c0SLe Tan         goto out;
837b5a280c0SLe Tan     }
838d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
839d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
840d92fa2dcSLe Tan         VTD_DPRINTF(CACHE, "hit context-cache bus %d devfn %d "
841d92fa2dcSLe Tan                     "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 ")",
842d92fa2dcSLe Tan                     bus_num, devfn, cc_entry->context_entry.hi,
843d92fa2dcSLe Tan                     cc_entry->context_entry.lo, cc_entry->context_cache_gen);
844d92fa2dcSLe Tan         ce = cc_entry->context_entry;
845d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
846d92fa2dcSLe Tan     } else {
8471da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
8481da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
8491da12ec4SLe Tan         if (ret_fr) {
8501da12ec4SLe Tan             ret_fr = -ret_fr;
8511da12ec4SLe Tan             if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
852d92fa2dcSLe Tan                 VTD_DPRINTF(FLOG, "fault processing is disabled for DMA "
853d92fa2dcSLe Tan                             "requests through this context-entry "
854d92fa2dcSLe Tan                             "(with FPD Set)");
8551da12ec4SLe Tan             } else {
8561da12ec4SLe Tan                 vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
8571da12ec4SLe Tan             }
8581da12ec4SLe Tan             return;
8591da12ec4SLe Tan         }
860d92fa2dcSLe Tan         /* Update context-cache */
861d92fa2dcSLe Tan         VTD_DPRINTF(CACHE, "update context-cache bus %d devfn %d "
862d92fa2dcSLe Tan                     "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 "->%"PRIu32 ")",
863d92fa2dcSLe Tan                     bus_num, devfn, ce.hi, ce.lo,
864d92fa2dcSLe Tan                     cc_entry->context_cache_gen, s->context_cache_gen);
865d92fa2dcSLe Tan         cc_entry->context_entry = ce;
866d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
867d92fa2dcSLe Tan     }
8681da12ec4SLe Tan 
8691da12ec4SLe Tan     ret_fr = vtd_gpa_to_slpte(&ce, addr, is_write, &slpte, &level,
8701da12ec4SLe Tan                               &reads, &writes);
8711da12ec4SLe Tan     if (ret_fr) {
8721da12ec4SLe Tan         ret_fr = -ret_fr;
8731da12ec4SLe Tan         if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
8741da12ec4SLe Tan             VTD_DPRINTF(FLOG, "fault processing is disabled for DMA requests "
8751da12ec4SLe Tan                         "through this context-entry (with FPD Set)");
8761da12ec4SLe Tan         } else {
8771da12ec4SLe Tan             vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
8781da12ec4SLe Tan         }
8791da12ec4SLe Tan         return;
8801da12ec4SLe Tan     }
8811da12ec4SLe Tan 
882*d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
883b5a280c0SLe Tan     vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte,
884*d66b969bSJason Wang                      reads, writes, level);
885b5a280c0SLe Tan out:
886*d66b969bSJason Wang     entry->iova = addr & page_mask;
887*d66b969bSJason Wang     entry->translated_addr = vtd_get_slpte_addr(slpte) & page_mask;
888*d66b969bSJason Wang     entry->addr_mask = ~page_mask;
8891da12ec4SLe Tan     entry->perm = (writes ? 2 : 0) + (reads ? 1 : 0);
8901da12ec4SLe Tan }
8911da12ec4SLe Tan 
8921da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
8931da12ec4SLe Tan {
8941da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
8951da12ec4SLe Tan     s->root_extended = s->root & VTD_RTADDR_RTT;
8961da12ec4SLe Tan     s->root &= VTD_RTADDR_ADDR_MASK;
8971da12ec4SLe Tan 
8981da12ec4SLe Tan     VTD_DPRINTF(CSR, "root_table addr 0x%"PRIx64 " %s", s->root,
8991da12ec4SLe Tan                 (s->root_extended ? "(extended)" : ""));
9001da12ec4SLe Tan }
9011da12ec4SLe Tan 
902d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
903d92fa2dcSLe Tan {
904d92fa2dcSLe Tan     s->context_cache_gen++;
905d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
906d92fa2dcSLe Tan         vtd_reset_context_cache(s);
907d92fa2dcSLe Tan     }
908d92fa2dcSLe Tan }
909d92fa2dcSLe Tan 
9107df953bdSKnut Omang 
9117df953bdSKnut Omang /* Find the VTD address space currently associated with a given bus number,
9127df953bdSKnut Omang  */
9137df953bdSKnut Omang static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num)
9147df953bdSKnut Omang {
9157df953bdSKnut Omang     VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num];
9167df953bdSKnut Omang     if (!vtd_bus) {
9177df953bdSKnut Omang         /* Iterate over the registered buses to find the one
9187df953bdSKnut Omang          * which currently hold this bus number, and update the bus_num lookup table:
9197df953bdSKnut Omang          */
9207df953bdSKnut Omang         GHashTableIter iter;
9217df953bdSKnut Omang 
9227df953bdSKnut Omang         g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
9237df953bdSKnut Omang         while (g_hash_table_iter_next (&iter, NULL, (void**)&vtd_bus)) {
9247df953bdSKnut Omang             if (pci_bus_num(vtd_bus->bus) == bus_num) {
9257df953bdSKnut Omang                 s->vtd_as_by_bus_num[bus_num] = vtd_bus;
9267df953bdSKnut Omang                 return vtd_bus;
9277df953bdSKnut Omang             }
9287df953bdSKnut Omang         }
9297df953bdSKnut Omang     }
9307df953bdSKnut Omang     return vtd_bus;
9317df953bdSKnut Omang }
9327df953bdSKnut Omang 
933d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
934d92fa2dcSLe Tan  * @func_mask: FM field after shifting
935d92fa2dcSLe Tan  */
936d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
937d92fa2dcSLe Tan                                           uint16_t source_id,
938d92fa2dcSLe Tan                                           uint16_t func_mask)
939d92fa2dcSLe Tan {
940d92fa2dcSLe Tan     uint16_t mask;
9417df953bdSKnut Omang     VTDBus *vtd_bus;
942d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
943d92fa2dcSLe Tan     uint16_t devfn;
944d92fa2dcSLe Tan     uint16_t devfn_it;
945d92fa2dcSLe Tan 
946d92fa2dcSLe Tan     switch (func_mask & 3) {
947d92fa2dcSLe Tan     case 0:
948d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
949d92fa2dcSLe Tan         break;
950d92fa2dcSLe Tan     case 1:
951d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
952d92fa2dcSLe Tan         break;
953d92fa2dcSLe Tan     case 2:
954d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
955d92fa2dcSLe Tan         break;
956d92fa2dcSLe Tan     case 3:
957d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
958d92fa2dcSLe Tan         break;
959d92fa2dcSLe Tan     }
960d92fa2dcSLe Tan     VTD_DPRINTF(INV, "device-selective invalidation source 0x%"PRIx16
961d92fa2dcSLe Tan                     " mask %"PRIu16, source_id, mask);
9627df953bdSKnut Omang     vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id));
9637df953bdSKnut Omang     if (vtd_bus) {
964d92fa2dcSLe Tan         devfn = VTD_SID_TO_DEVFN(source_id);
965d92fa2dcSLe Tan         for (devfn_it = 0; devfn_it < VTD_PCI_DEVFN_MAX; ++devfn_it) {
9667df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
967d92fa2dcSLe Tan             if (vtd_as && ((devfn_it & mask) == (devfn & mask))) {
968d92fa2dcSLe Tan                 VTD_DPRINTF(INV, "invalidate context-cahce of devfn 0x%"PRIx16,
969d92fa2dcSLe Tan                             devfn_it);
970d92fa2dcSLe Tan                 vtd_as->context_cache_entry.context_cache_gen = 0;
971d92fa2dcSLe Tan             }
972d92fa2dcSLe Tan         }
973d92fa2dcSLe Tan     }
974d92fa2dcSLe Tan }
975d92fa2dcSLe Tan 
9761da12ec4SLe Tan /* Context-cache invalidation
9771da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
9781da12ec4SLe Tan  * @val: the content of the CCMD_REG
9791da12ec4SLe Tan  */
9801da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
9811da12ec4SLe Tan {
9821da12ec4SLe Tan     uint64_t caig;
9831da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
9841da12ec4SLe Tan 
9851da12ec4SLe Tan     switch (type) {
9861da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
987d92fa2dcSLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
988d92fa2dcSLe Tan                     (uint16_t)VTD_CCMD_DID(val));
989d92fa2dcSLe Tan         /* Fall through */
990d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
991d92fa2dcSLe Tan         VTD_DPRINTF(INV, "global invalidation");
992d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
993d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
9941da12ec4SLe Tan         break;
9951da12ec4SLe Tan 
9961da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
9971da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
998d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
9991da12ec4SLe Tan         break;
10001da12ec4SLe Tan 
10011da12ec4SLe Tan     default:
1002d92fa2dcSLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity");
10031da12ec4SLe Tan         caig = 0;
10041da12ec4SLe Tan     }
10051da12ec4SLe Tan     return caig;
10061da12ec4SLe Tan }
10071da12ec4SLe Tan 
1008b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
1009b5a280c0SLe Tan {
1010b5a280c0SLe Tan     vtd_reset_iotlb(s);
1011b5a280c0SLe Tan }
1012b5a280c0SLe Tan 
1013b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
1014b5a280c0SLe Tan {
1015b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
1016b5a280c0SLe Tan                                 &domain_id);
1017b5a280c0SLe Tan }
1018b5a280c0SLe Tan 
1019b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
1020b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
1021b5a280c0SLe Tan {
1022b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
1023b5a280c0SLe Tan 
1024b5a280c0SLe Tan     assert(am <= VTD_MAMV);
1025b5a280c0SLe Tan     info.domain_id = domain_id;
1026*d66b969bSJason Wang     info.addr = addr;
1027b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
1028b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
1029b5a280c0SLe Tan }
1030b5a280c0SLe Tan 
10311da12ec4SLe Tan /* Flush IOTLB
10321da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
10331da12ec4SLe Tan  * @val: the content of the IOTLB_REG
10341da12ec4SLe Tan  */
10351da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
10361da12ec4SLe Tan {
10371da12ec4SLe Tan     uint64_t iaig;
10381da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
1039b5a280c0SLe Tan     uint16_t domain_id;
1040b5a280c0SLe Tan     hwaddr addr;
1041b5a280c0SLe Tan     uint8_t am;
10421da12ec4SLe Tan 
10431da12ec4SLe Tan     switch (type) {
10441da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
1045b5a280c0SLe Tan         VTD_DPRINTF(INV, "global invalidation");
10461da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
1047b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
10481da12ec4SLe Tan         break;
10491da12ec4SLe Tan 
10501da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
1051b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
1052b5a280c0SLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
1053b5a280c0SLe Tan                     domain_id);
10541da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
1055b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
10561da12ec4SLe Tan         break;
10571da12ec4SLe Tan 
10581da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
1059b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
1060b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
1061b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
1062b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
1063b5a280c0SLe Tan         VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16
1064b5a280c0SLe Tan                     " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am);
1065b5a280c0SLe Tan         if (am > VTD_MAMV) {
1066b5a280c0SLe Tan             VTD_DPRINTF(GENERAL, "error: supported max address mask value is "
1067b5a280c0SLe Tan                         "%"PRIu8, (uint8_t)VTD_MAMV);
1068b5a280c0SLe Tan             iaig = 0;
1069b5a280c0SLe Tan             break;
1070b5a280c0SLe Tan         }
10711da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
1072b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
10731da12ec4SLe Tan         break;
10741da12ec4SLe Tan 
10751da12ec4SLe Tan     default:
1076b5a280c0SLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity");
10771da12ec4SLe Tan         iaig = 0;
10781da12ec4SLe Tan     }
10791da12ec4SLe Tan     return iaig;
10801da12ec4SLe Tan }
10811da12ec4SLe Tan 
1082ed7b8fbcSLe Tan static inline bool vtd_queued_inv_enable_check(IntelIOMMUState *s)
1083ed7b8fbcSLe Tan {
1084ed7b8fbcSLe Tan     return s->iq_tail == 0;
1085ed7b8fbcSLe Tan }
1086ed7b8fbcSLe Tan 
1087ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
1088ed7b8fbcSLe Tan {
1089ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
1090ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
1091ed7b8fbcSLe Tan }
1092ed7b8fbcSLe Tan 
1093ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
1094ed7b8fbcSLe Tan {
1095ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
1096ed7b8fbcSLe Tan 
1097ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "Queued Invalidation Enable %s", (en ? "on" : "off"));
1098ed7b8fbcSLe Tan     if (en) {
1099ed7b8fbcSLe Tan         if (vtd_queued_inv_enable_check(s)) {
1100ed7b8fbcSLe Tan             s->iq = iqa_val & VTD_IQA_IQA_MASK;
1101ed7b8fbcSLe Tan             /* 2^(x+8) entries */
1102ed7b8fbcSLe Tan             s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8);
1103ed7b8fbcSLe Tan             s->qi_enabled = true;
1104ed7b8fbcSLe Tan             VTD_DPRINTF(INV, "DMAR_IQA_REG 0x%"PRIx64, iqa_val);
1105ed7b8fbcSLe Tan             VTD_DPRINTF(INV, "Invalidation Queue addr 0x%"PRIx64 " size %d",
1106ed7b8fbcSLe Tan                         s->iq, s->iq_size);
1107ed7b8fbcSLe Tan             /* Ok - report back to driver */
1108ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
1109ed7b8fbcSLe Tan         } else {
1110ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: can't enable Queued Invalidation: "
1111ed7b8fbcSLe Tan                         "tail %"PRIu16, s->iq_tail);
1112ed7b8fbcSLe Tan         }
1113ed7b8fbcSLe Tan     } else {
1114ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
1115ed7b8fbcSLe Tan             /* disable Queued Invalidation */
1116ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
1117ed7b8fbcSLe Tan             s->iq_head = 0;
1118ed7b8fbcSLe Tan             s->qi_enabled = false;
1119ed7b8fbcSLe Tan             /* Ok - report back to driver */
1120ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
1121ed7b8fbcSLe Tan         } else {
1122ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: can't disable Queued Invalidation: "
1123ed7b8fbcSLe Tan                         "head %"PRIu16 ", tail %"PRIu16
1124ed7b8fbcSLe Tan                         ", last_descriptor %"PRIu8,
1125ed7b8fbcSLe Tan                         s->iq_head, s->iq_tail, s->iq_last_desc_type);
1126ed7b8fbcSLe Tan         }
1127ed7b8fbcSLe Tan     }
1128ed7b8fbcSLe Tan }
1129ed7b8fbcSLe Tan 
11301da12ec4SLe Tan /* Set Root Table Pointer */
11311da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
11321da12ec4SLe Tan {
11331da12ec4SLe Tan     VTD_DPRINTF(CSR, "set Root Table Pointer");
11341da12ec4SLe Tan 
11351da12ec4SLe Tan     vtd_root_table_setup(s);
11361da12ec4SLe Tan     /* Ok - report back to driver */
11371da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
11381da12ec4SLe Tan }
11391da12ec4SLe Tan 
11401da12ec4SLe Tan /* Handle Translation Enable/Disable */
11411da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
11421da12ec4SLe Tan {
11431da12ec4SLe Tan     VTD_DPRINTF(CSR, "Translation Enable %s", (en ? "on" : "off"));
11441da12ec4SLe Tan 
11451da12ec4SLe Tan     if (en) {
11461da12ec4SLe Tan         s->dmar_enabled = true;
11471da12ec4SLe Tan         /* Ok - report back to driver */
11481da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
11491da12ec4SLe Tan     } else {
11501da12ec4SLe Tan         s->dmar_enabled = false;
11511da12ec4SLe Tan 
11521da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
11531da12ec4SLe Tan         s->next_frcd_reg = 0;
11541da12ec4SLe Tan         /* Ok - report back to driver */
11551da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
11561da12ec4SLe Tan     }
11571da12ec4SLe Tan }
11581da12ec4SLe Tan 
11591da12ec4SLe Tan /* Handle write to Global Command Register */
11601da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
11611da12ec4SLe Tan {
11621da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
11631da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
11641da12ec4SLe Tan     uint32_t changed = status ^ val;
11651da12ec4SLe Tan 
11661da12ec4SLe Tan     VTD_DPRINTF(CSR, "value 0x%"PRIx32 " status 0x%"PRIx32, val, status);
11671da12ec4SLe Tan     if (changed & VTD_GCMD_TE) {
11681da12ec4SLe Tan         /* Translation enable/disable */
11691da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
11701da12ec4SLe Tan     }
11711da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
11721da12ec4SLe Tan         /* Set/update the root-table pointer */
11731da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
11741da12ec4SLe Tan     }
1175ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
1176ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
1177ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
1178ed7b8fbcSLe Tan     }
11791da12ec4SLe Tan }
11801da12ec4SLe Tan 
11811da12ec4SLe Tan /* Handle write to Context Command Register */
11821da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
11831da12ec4SLe Tan {
11841da12ec4SLe Tan     uint64_t ret;
11851da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
11861da12ec4SLe Tan 
11871da12ec4SLe Tan     /* Context-cache invalidation request */
11881da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
1189ed7b8fbcSLe Tan         if (s->qi_enabled) {
1190ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, "
1191ed7b8fbcSLe Tan                         "should not use register-based invalidation");
1192ed7b8fbcSLe Tan             return;
1193ed7b8fbcSLe Tan         }
11941da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
11951da12ec4SLe Tan         /* Invalidation completed. Change something to show */
11961da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
11971da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
11981da12ec4SLe Tan                                       ret);
11991da12ec4SLe Tan         VTD_DPRINTF(INV, "CCMD_REG write-back val: 0x%"PRIx64, ret);
12001da12ec4SLe Tan     }
12011da12ec4SLe Tan }
12021da12ec4SLe Tan 
12031da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
12041da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
12051da12ec4SLe Tan {
12061da12ec4SLe Tan     uint64_t ret;
12071da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
12081da12ec4SLe Tan 
12091da12ec4SLe Tan     /* IOTLB invalidation request */
12101da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
1211ed7b8fbcSLe Tan         if (s->qi_enabled) {
1212ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, "
1213ed7b8fbcSLe Tan                         "should not use register-based invalidation");
1214ed7b8fbcSLe Tan             return;
1215ed7b8fbcSLe Tan         }
12161da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
12171da12ec4SLe Tan         /* Invalidation completed. Change something to show */
12181da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
12191da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
12201da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
12211da12ec4SLe Tan         VTD_DPRINTF(INV, "IOTLB_REG write-back val: 0x%"PRIx64, ret);
12221da12ec4SLe Tan     }
12231da12ec4SLe Tan }
12241da12ec4SLe Tan 
1225ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
1226ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset,
1227ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
1228ed7b8fbcSLe Tan {
1229ed7b8fbcSLe Tan     dma_addr_t addr = base_addr + offset * sizeof(*inv_desc);
1230ed7b8fbcSLe Tan     if (dma_memory_read(&address_space_memory, addr, inv_desc,
1231ed7b8fbcSLe Tan         sizeof(*inv_desc))) {
1232ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: fail to fetch Invalidation Descriptor "
1233ed7b8fbcSLe Tan                     "base_addr 0x%"PRIx64 " offset %"PRIu32, base_addr, offset);
1234ed7b8fbcSLe Tan         inv_desc->lo = 0;
1235ed7b8fbcSLe Tan         inv_desc->hi = 0;
1236ed7b8fbcSLe Tan 
1237ed7b8fbcSLe Tan         return false;
1238ed7b8fbcSLe Tan     }
1239ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
1240ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
1241ed7b8fbcSLe Tan     return true;
1242ed7b8fbcSLe Tan }
1243ed7b8fbcSLe Tan 
1244ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1245ed7b8fbcSLe Tan {
1246ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
1247ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
1248ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Invalidation "
1249ed7b8fbcSLe Tan                     "Wait Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64,
1250ed7b8fbcSLe Tan                     inv_desc->hi, inv_desc->lo);
1251ed7b8fbcSLe Tan         return false;
1252ed7b8fbcSLe Tan     }
1253ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
1254ed7b8fbcSLe Tan         /* Status Write */
1255ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
1256ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
1257ed7b8fbcSLe Tan 
1258ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
1259ed7b8fbcSLe Tan 
1260ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
1261ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
1262ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "status data 0x%x, status addr 0x%"PRIx64,
1263ed7b8fbcSLe Tan                     status_data, status_addr);
1264ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
1265ed7b8fbcSLe Tan         if (dma_memory_write(&address_space_memory, status_addr, &status_data,
1266ed7b8fbcSLe Tan                              sizeof(status_data))) {
1267ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: fail to perform a coherent write");
1268ed7b8fbcSLe Tan             return false;
1269ed7b8fbcSLe Tan         }
1270ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
1271ed7b8fbcSLe Tan         /* Interrupt flag */
1272ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "Invalidation Wait Descriptor interrupt completion");
1273ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
1274ed7b8fbcSLe Tan     } else {
1275ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: invalid Invalidation Wait Descriptor: "
1276ed7b8fbcSLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64, inv_desc->hi, inv_desc->lo);
1277ed7b8fbcSLe Tan         return false;
1278ed7b8fbcSLe Tan     }
1279ed7b8fbcSLe Tan     return true;
1280ed7b8fbcSLe Tan }
1281ed7b8fbcSLe Tan 
1282d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
1283d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
1284d92fa2dcSLe Tan {
1285d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
1286d92fa2dcSLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Context-cache "
1287d92fa2dcSLe Tan                     "Invalidate Descriptor");
1288d92fa2dcSLe Tan         return false;
1289d92fa2dcSLe Tan     }
1290d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
1291d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
1292d92fa2dcSLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
1293d92fa2dcSLe Tan                     (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
1294d92fa2dcSLe Tan         /* Fall through */
1295d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
1296d92fa2dcSLe Tan         VTD_DPRINTF(INV, "global invalidation");
1297d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
1298d92fa2dcSLe Tan         break;
1299d92fa2dcSLe Tan 
1300d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
1301d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_INV_DESC_CC_SID(inv_desc->lo),
1302d92fa2dcSLe Tan                                       VTD_INV_DESC_CC_FM(inv_desc->lo));
1303d92fa2dcSLe Tan         break;
1304d92fa2dcSLe Tan 
1305d92fa2dcSLe Tan     default:
1306d92fa2dcSLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity in Context-cache "
1307d92fa2dcSLe Tan                     "Invalidate Descriptor hi 0x%"PRIx64  " lo 0x%"PRIx64,
1308d92fa2dcSLe Tan                     inv_desc->hi, inv_desc->lo);
1309d92fa2dcSLe Tan         return false;
1310d92fa2dcSLe Tan     }
1311d92fa2dcSLe Tan     return true;
1312d92fa2dcSLe Tan }
1313d92fa2dcSLe Tan 
1314b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1315b5a280c0SLe Tan {
1316b5a280c0SLe Tan     uint16_t domain_id;
1317b5a280c0SLe Tan     uint8_t am;
1318b5a280c0SLe Tan     hwaddr addr;
1319b5a280c0SLe Tan 
1320b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
1321b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
1322b5a280c0SLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in IOTLB "
1323b5a280c0SLe Tan                     "Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64,
1324b5a280c0SLe Tan                     inv_desc->hi, inv_desc->lo);
1325b5a280c0SLe Tan         return false;
1326b5a280c0SLe Tan     }
1327b5a280c0SLe Tan 
1328b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
1329b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
1330b5a280c0SLe Tan         VTD_DPRINTF(INV, "global invalidation");
1331b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
1332b5a280c0SLe Tan         break;
1333b5a280c0SLe Tan 
1334b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
1335b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1336b5a280c0SLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
1337b5a280c0SLe Tan                     domain_id);
1338b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
1339b5a280c0SLe Tan         break;
1340b5a280c0SLe Tan 
1341b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
1342b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1343b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
1344b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
1345b5a280c0SLe Tan         VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16
1346b5a280c0SLe Tan                     " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am);
1347b5a280c0SLe Tan         if (am > VTD_MAMV) {
1348b5a280c0SLe Tan             VTD_DPRINTF(GENERAL, "error: supported max address mask value is "
1349b5a280c0SLe Tan                         "%"PRIu8, (uint8_t)VTD_MAMV);
1350b5a280c0SLe Tan             return false;
1351b5a280c0SLe Tan         }
1352b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
1353b5a280c0SLe Tan         break;
1354b5a280c0SLe Tan 
1355b5a280c0SLe Tan     default:
1356b5a280c0SLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity in IOTLB Invalidate "
1357b5a280c0SLe Tan                     "Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64,
1358b5a280c0SLe Tan                     inv_desc->hi, inv_desc->lo);
1359b5a280c0SLe Tan         return false;
1360b5a280c0SLe Tan     }
1361b5a280c0SLe Tan     return true;
1362b5a280c0SLe Tan }
1363b5a280c0SLe Tan 
1364ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
1365ed7b8fbcSLe Tan {
1366ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
1367ed7b8fbcSLe Tan     uint8_t desc_type;
1368ed7b8fbcSLe Tan 
1369ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "iq head %"PRIu16, s->iq_head);
1370ed7b8fbcSLe Tan     if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) {
1371ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
1372ed7b8fbcSLe Tan         return false;
1373ed7b8fbcSLe Tan     }
1374ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
1375ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
1376ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
1377ed7b8fbcSLe Tan 
1378ed7b8fbcSLe Tan     switch (desc_type) {
1379ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
1380ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "Context-cache Invalidate Descriptor hi 0x%"PRIx64
1381ed7b8fbcSLe Tan                     " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo);
1382d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
1383d92fa2dcSLe Tan             return false;
1384d92fa2dcSLe Tan         }
1385ed7b8fbcSLe Tan         break;
1386ed7b8fbcSLe Tan 
1387ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
1388ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "IOTLB Invalidate Descriptor hi 0x%"PRIx64
1389ed7b8fbcSLe Tan                     " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo);
1390b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
1391b5a280c0SLe Tan             return false;
1392b5a280c0SLe Tan         }
1393ed7b8fbcSLe Tan         break;
1394ed7b8fbcSLe Tan 
1395ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
1396ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "Invalidation Wait Descriptor hi 0x%"PRIx64
1397ed7b8fbcSLe Tan                     " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo);
1398ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
1399ed7b8fbcSLe Tan             return false;
1400ed7b8fbcSLe Tan         }
1401ed7b8fbcSLe Tan         break;
1402ed7b8fbcSLe Tan 
1403ed7b8fbcSLe Tan     default:
1404ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: unkonw Invalidation Descriptor type "
1405ed7b8fbcSLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64 " type %"PRIu8,
1406ed7b8fbcSLe Tan                     inv_desc.hi, inv_desc.lo, desc_type);
1407ed7b8fbcSLe Tan         return false;
1408ed7b8fbcSLe Tan     }
1409ed7b8fbcSLe Tan     s->iq_head++;
1410ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
1411ed7b8fbcSLe Tan         s->iq_head = 0;
1412ed7b8fbcSLe Tan     }
1413ed7b8fbcSLe Tan     return true;
1414ed7b8fbcSLe Tan }
1415ed7b8fbcSLe Tan 
1416ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
1417ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
1418ed7b8fbcSLe Tan {
1419ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "fetch Invalidation Descriptors");
1420ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
1421ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
1422ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: iq_tail is %"PRIu16
1423ed7b8fbcSLe Tan                     " while iq_size is %"PRIu16, s->iq_tail, s->iq_size);
1424ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
1425ed7b8fbcSLe Tan         return;
1426ed7b8fbcSLe Tan     }
1427ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
1428ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
1429ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
1430ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
1431ed7b8fbcSLe Tan             break;
1432ed7b8fbcSLe Tan         }
1433ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
1434ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
1435ed7b8fbcSLe Tan                          (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) &
1436ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
1437ed7b8fbcSLe Tan     }
1438ed7b8fbcSLe Tan }
1439ed7b8fbcSLe Tan 
1440ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
1441ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
1442ed7b8fbcSLe Tan {
1443ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
1444ed7b8fbcSLe Tan 
1445ed7b8fbcSLe Tan     s->iq_tail = VTD_IQT_QT(val);
1446ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "set iq tail %"PRIu16, s->iq_tail);
1447ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
1448ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
1449ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
1450ed7b8fbcSLe Tan     }
1451ed7b8fbcSLe Tan }
1452ed7b8fbcSLe Tan 
14531da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
14541da12ec4SLe Tan {
14551da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
14561da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
14571da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
14581da12ec4SLe Tan 
14591da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
14601da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
14611da12ec4SLe Tan         VTD_DPRINTF(FLOG, "all pending interrupt conditions serviced, clear "
14621da12ec4SLe Tan                     "IP field of FECTL_REG");
14631da12ec4SLe Tan     }
1464ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
1465ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
1466ed7b8fbcSLe Tan      */
14671da12ec4SLe Tan }
14681da12ec4SLe Tan 
14691da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
14701da12ec4SLe Tan {
14711da12ec4SLe Tan     uint32_t fectl_reg;
14721da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
14731da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
14741da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
14751da12ec4SLe Tan      */
14761da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
14771da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
14781da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
14791da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
14801da12ec4SLe Tan         VTD_DPRINTF(FLOG, "IM field is cleared, generate "
14811da12ec4SLe Tan                     "fault event interrupt");
14821da12ec4SLe Tan     }
14831da12ec4SLe Tan }
14841da12ec4SLe Tan 
1485ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
1486ed7b8fbcSLe Tan {
1487ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
1488ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
1489ed7b8fbcSLe Tan 
1490ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
1491ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
1492ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "pending completion interrupt condition serviced, "
1493ed7b8fbcSLe Tan                     "clear IP field of IECTL_REG");
1494ed7b8fbcSLe Tan     }
1495ed7b8fbcSLe Tan }
1496ed7b8fbcSLe Tan 
1497ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
1498ed7b8fbcSLe Tan {
1499ed7b8fbcSLe Tan     uint32_t iectl_reg;
1500ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
1501ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
1502ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
1503ed7b8fbcSLe Tan      */
1504ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
1505ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
1506ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
1507ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
1508ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "IM field is cleared, generate "
1509ed7b8fbcSLe Tan                     "invalidation event interrupt");
1510ed7b8fbcSLe Tan     }
1511ed7b8fbcSLe Tan }
1512ed7b8fbcSLe Tan 
15131da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
15141da12ec4SLe Tan {
15151da12ec4SLe Tan     IntelIOMMUState *s = opaque;
15161da12ec4SLe Tan     uint64_t val;
15171da12ec4SLe Tan 
15181da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
15191da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64
15201da12ec4SLe Tan                     ", got 0x%"PRIx64 " %d",
15211da12ec4SLe Tan                     (uint64_t)DMAR_REG_SIZE, addr, size);
15221da12ec4SLe Tan         return (uint64_t)-1;
15231da12ec4SLe Tan     }
15241da12ec4SLe Tan 
15251da12ec4SLe Tan     switch (addr) {
15261da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
15271da12ec4SLe Tan     case DMAR_RTADDR_REG:
15281da12ec4SLe Tan         if (size == 4) {
15291da12ec4SLe Tan             val = s->root & ((1ULL << 32) - 1);
15301da12ec4SLe Tan         } else {
15311da12ec4SLe Tan             val = s->root;
15321da12ec4SLe Tan         }
15331da12ec4SLe Tan         break;
15341da12ec4SLe Tan 
15351da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
15361da12ec4SLe Tan         assert(size == 4);
15371da12ec4SLe Tan         val = s->root >> 32;
15381da12ec4SLe Tan         break;
15391da12ec4SLe Tan 
1540ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
1541ed7b8fbcSLe Tan     case DMAR_IQA_REG:
1542ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
1543ed7b8fbcSLe Tan         if (size == 4) {
1544ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
1545ed7b8fbcSLe Tan         }
1546ed7b8fbcSLe Tan         break;
1547ed7b8fbcSLe Tan 
1548ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
1549ed7b8fbcSLe Tan         assert(size == 4);
1550ed7b8fbcSLe Tan         val = s->iq >> 32;
1551ed7b8fbcSLe Tan         break;
1552ed7b8fbcSLe Tan 
15531da12ec4SLe Tan     default:
15541da12ec4SLe Tan         if (size == 4) {
15551da12ec4SLe Tan             val = vtd_get_long(s, addr);
15561da12ec4SLe Tan         } else {
15571da12ec4SLe Tan             val = vtd_get_quad(s, addr);
15581da12ec4SLe Tan         }
15591da12ec4SLe Tan     }
15601da12ec4SLe Tan     VTD_DPRINTF(CSR, "addr 0x%"PRIx64 " size %d val 0x%"PRIx64,
15611da12ec4SLe Tan                 addr, size, val);
15621da12ec4SLe Tan     return val;
15631da12ec4SLe Tan }
15641da12ec4SLe Tan 
15651da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
15661da12ec4SLe Tan                           uint64_t val, unsigned size)
15671da12ec4SLe Tan {
15681da12ec4SLe Tan     IntelIOMMUState *s = opaque;
15691da12ec4SLe Tan 
15701da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
15711da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64
15721da12ec4SLe Tan                     ", got 0x%"PRIx64 " %d",
15731da12ec4SLe Tan                     (uint64_t)DMAR_REG_SIZE, addr, size);
15741da12ec4SLe Tan         return;
15751da12ec4SLe Tan     }
15761da12ec4SLe Tan 
15771da12ec4SLe Tan     switch (addr) {
15781da12ec4SLe Tan     /* Global Command Register, 32-bit */
15791da12ec4SLe Tan     case DMAR_GCMD_REG:
15801da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_GCMD_REG write addr 0x%"PRIx64
15811da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
15821da12ec4SLe Tan         vtd_set_long(s, addr, val);
15831da12ec4SLe Tan         vtd_handle_gcmd_write(s);
15841da12ec4SLe Tan         break;
15851da12ec4SLe Tan 
15861da12ec4SLe Tan     /* Context Command Register, 64-bit */
15871da12ec4SLe Tan     case DMAR_CCMD_REG:
15881da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_CCMD_REG write addr 0x%"PRIx64
15891da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
15901da12ec4SLe Tan         if (size == 4) {
15911da12ec4SLe Tan             vtd_set_long(s, addr, val);
15921da12ec4SLe Tan         } else {
15931da12ec4SLe Tan             vtd_set_quad(s, addr, val);
15941da12ec4SLe Tan             vtd_handle_ccmd_write(s);
15951da12ec4SLe Tan         }
15961da12ec4SLe Tan         break;
15971da12ec4SLe Tan 
15981da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
15991da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_CCMD_REG_HI write addr 0x%"PRIx64
16001da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16011da12ec4SLe Tan         assert(size == 4);
16021da12ec4SLe Tan         vtd_set_long(s, addr, val);
16031da12ec4SLe Tan         vtd_handle_ccmd_write(s);
16041da12ec4SLe Tan         break;
16051da12ec4SLe Tan 
16061da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
16071da12ec4SLe Tan     case DMAR_IOTLB_REG:
16081da12ec4SLe Tan         VTD_DPRINTF(INV, "DMAR_IOTLB_REG write addr 0x%"PRIx64
16091da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16101da12ec4SLe Tan         if (size == 4) {
16111da12ec4SLe Tan             vtd_set_long(s, addr, val);
16121da12ec4SLe Tan         } else {
16131da12ec4SLe Tan             vtd_set_quad(s, addr, val);
16141da12ec4SLe Tan             vtd_handle_iotlb_write(s);
16151da12ec4SLe Tan         }
16161da12ec4SLe Tan         break;
16171da12ec4SLe Tan 
16181da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
16191da12ec4SLe Tan         VTD_DPRINTF(INV, "DMAR_IOTLB_REG_HI write addr 0x%"PRIx64
16201da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16211da12ec4SLe Tan         assert(size == 4);
16221da12ec4SLe Tan         vtd_set_long(s, addr, val);
16231da12ec4SLe Tan         vtd_handle_iotlb_write(s);
16241da12ec4SLe Tan         break;
16251da12ec4SLe Tan 
1626b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
1627b5a280c0SLe Tan     case DMAR_IVA_REG:
1628b5a280c0SLe Tan         VTD_DPRINTF(INV, "DMAR_IVA_REG write addr 0x%"PRIx64
1629b5a280c0SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1630b5a280c0SLe Tan         if (size == 4) {
1631b5a280c0SLe Tan             vtd_set_long(s, addr, val);
1632b5a280c0SLe Tan         } else {
1633b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
1634b5a280c0SLe Tan         }
1635b5a280c0SLe Tan         break;
1636b5a280c0SLe Tan 
1637b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
1638b5a280c0SLe Tan         VTD_DPRINTF(INV, "DMAR_IVA_REG_HI write addr 0x%"PRIx64
1639b5a280c0SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1640b5a280c0SLe Tan         assert(size == 4);
1641b5a280c0SLe Tan         vtd_set_long(s, addr, val);
1642b5a280c0SLe Tan         break;
1643b5a280c0SLe Tan 
16441da12ec4SLe Tan     /* Fault Status Register, 32-bit */
16451da12ec4SLe Tan     case DMAR_FSTS_REG:
16461da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FSTS_REG write addr 0x%"PRIx64
16471da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16481da12ec4SLe Tan         assert(size == 4);
16491da12ec4SLe Tan         vtd_set_long(s, addr, val);
16501da12ec4SLe Tan         vtd_handle_fsts_write(s);
16511da12ec4SLe Tan         break;
16521da12ec4SLe Tan 
16531da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
16541da12ec4SLe Tan     case DMAR_FECTL_REG:
16551da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FECTL_REG write addr 0x%"PRIx64
16561da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16571da12ec4SLe Tan         assert(size == 4);
16581da12ec4SLe Tan         vtd_set_long(s, addr, val);
16591da12ec4SLe Tan         vtd_handle_fectl_write(s);
16601da12ec4SLe Tan         break;
16611da12ec4SLe Tan 
16621da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
16631da12ec4SLe Tan     case DMAR_FEDATA_REG:
16641da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FEDATA_REG write addr 0x%"PRIx64
16651da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16661da12ec4SLe Tan         assert(size == 4);
16671da12ec4SLe Tan         vtd_set_long(s, addr, val);
16681da12ec4SLe Tan         break;
16691da12ec4SLe Tan 
16701da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
16711da12ec4SLe Tan     case DMAR_FEADDR_REG:
16721da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FEADDR_REG write addr 0x%"PRIx64
16731da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16741da12ec4SLe Tan         assert(size == 4);
16751da12ec4SLe Tan         vtd_set_long(s, addr, val);
16761da12ec4SLe Tan         break;
16771da12ec4SLe Tan 
16781da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
16791da12ec4SLe Tan     case DMAR_FEUADDR_REG:
16801da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FEUADDR_REG write addr 0x%"PRIx64
16811da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16821da12ec4SLe Tan         assert(size == 4);
16831da12ec4SLe Tan         vtd_set_long(s, addr, val);
16841da12ec4SLe Tan         break;
16851da12ec4SLe Tan 
16861da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
16871da12ec4SLe Tan     case DMAR_PMEN_REG:
16881da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_PMEN_REG write addr 0x%"PRIx64
16891da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16901da12ec4SLe Tan         assert(size == 4);
16911da12ec4SLe Tan         vtd_set_long(s, addr, val);
16921da12ec4SLe Tan         break;
16931da12ec4SLe Tan 
16941da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
16951da12ec4SLe Tan     case DMAR_RTADDR_REG:
16961da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_RTADDR_REG write addr 0x%"PRIx64
16971da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16981da12ec4SLe Tan         if (size == 4) {
16991da12ec4SLe Tan             vtd_set_long(s, addr, val);
17001da12ec4SLe Tan         } else {
17011da12ec4SLe Tan             vtd_set_quad(s, addr, val);
17021da12ec4SLe Tan         }
17031da12ec4SLe Tan         break;
17041da12ec4SLe Tan 
17051da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
17061da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_RTADDR_REG_HI write addr 0x%"PRIx64
17071da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17081da12ec4SLe Tan         assert(size == 4);
17091da12ec4SLe Tan         vtd_set_long(s, addr, val);
17101da12ec4SLe Tan         break;
17111da12ec4SLe Tan 
1712ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
1713ed7b8fbcSLe Tan     case DMAR_IQT_REG:
1714ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQT_REG write addr 0x%"PRIx64
1715ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1716ed7b8fbcSLe Tan         if (size == 4) {
1717ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
1718ed7b8fbcSLe Tan         } else {
1719ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
1720ed7b8fbcSLe Tan         }
1721ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
1722ed7b8fbcSLe Tan         break;
1723ed7b8fbcSLe Tan 
1724ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
1725ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQT_REG_HI write addr 0x%"PRIx64
1726ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1727ed7b8fbcSLe Tan         assert(size == 4);
1728ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1729ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
1730ed7b8fbcSLe Tan         break;
1731ed7b8fbcSLe Tan 
1732ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
1733ed7b8fbcSLe Tan     case DMAR_IQA_REG:
1734ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQA_REG write addr 0x%"PRIx64
1735ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1736ed7b8fbcSLe Tan         if (size == 4) {
1737ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
1738ed7b8fbcSLe Tan         } else {
1739ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
1740ed7b8fbcSLe Tan         }
1741ed7b8fbcSLe Tan         break;
1742ed7b8fbcSLe Tan 
1743ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
1744ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQA_REG_HI write addr 0x%"PRIx64
1745ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1746ed7b8fbcSLe Tan         assert(size == 4);
1747ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1748ed7b8fbcSLe Tan         break;
1749ed7b8fbcSLe Tan 
1750ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
1751ed7b8fbcSLe Tan     case DMAR_ICS_REG:
1752ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_ICS_REG write addr 0x%"PRIx64
1753ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1754ed7b8fbcSLe Tan         assert(size == 4);
1755ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1756ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
1757ed7b8fbcSLe Tan         break;
1758ed7b8fbcSLe Tan 
1759ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
1760ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
1761ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IECTL_REG write addr 0x%"PRIx64
1762ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1763ed7b8fbcSLe Tan         assert(size == 4);
1764ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1765ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
1766ed7b8fbcSLe Tan         break;
1767ed7b8fbcSLe Tan 
1768ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
1769ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
1770ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IEDATA_REG write addr 0x%"PRIx64
1771ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1772ed7b8fbcSLe Tan         assert(size == 4);
1773ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1774ed7b8fbcSLe Tan         break;
1775ed7b8fbcSLe Tan 
1776ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
1777ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
1778ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IEADDR_REG write addr 0x%"PRIx64
1779ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1780ed7b8fbcSLe Tan         assert(size == 4);
1781ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1782ed7b8fbcSLe Tan         break;
1783ed7b8fbcSLe Tan 
1784ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
1785ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
1786ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IEUADDR_REG write addr 0x%"PRIx64
1787ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1788ed7b8fbcSLe Tan         assert(size == 4);
1789ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1790ed7b8fbcSLe Tan         break;
1791ed7b8fbcSLe Tan 
17921da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
17931da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
17941da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_0 write addr 0x%"PRIx64
17951da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17961da12ec4SLe Tan         if (size == 4) {
17971da12ec4SLe Tan             vtd_set_long(s, addr, val);
17981da12ec4SLe Tan         } else {
17991da12ec4SLe Tan             vtd_set_quad(s, addr, val);
18001da12ec4SLe Tan         }
18011da12ec4SLe Tan         break;
18021da12ec4SLe Tan 
18031da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
18041da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_1 write addr 0x%"PRIx64
18051da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18061da12ec4SLe Tan         assert(size == 4);
18071da12ec4SLe Tan         vtd_set_long(s, addr, val);
18081da12ec4SLe Tan         break;
18091da12ec4SLe Tan 
18101da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
18111da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_2 write addr 0x%"PRIx64
18121da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18131da12ec4SLe Tan         if (size == 4) {
18141da12ec4SLe Tan             vtd_set_long(s, addr, val);
18151da12ec4SLe Tan         } else {
18161da12ec4SLe Tan             vtd_set_quad(s, addr, val);
18171da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
18181da12ec4SLe Tan             vtd_update_fsts_ppf(s);
18191da12ec4SLe Tan         }
18201da12ec4SLe Tan         break;
18211da12ec4SLe Tan 
18221da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
18231da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_3 write addr 0x%"PRIx64
18241da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18251da12ec4SLe Tan         assert(size == 4);
18261da12ec4SLe Tan         vtd_set_long(s, addr, val);
18271da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
18281da12ec4SLe Tan         vtd_update_fsts_ppf(s);
18291da12ec4SLe Tan         break;
18301da12ec4SLe Tan 
18311da12ec4SLe Tan     default:
18321da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: unhandled reg write addr 0x%"PRIx64
18331da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18341da12ec4SLe Tan         if (size == 4) {
18351da12ec4SLe Tan             vtd_set_long(s, addr, val);
18361da12ec4SLe Tan         } else {
18371da12ec4SLe Tan             vtd_set_quad(s, addr, val);
18381da12ec4SLe Tan         }
18391da12ec4SLe Tan     }
18401da12ec4SLe Tan }
18411da12ec4SLe Tan 
18421da12ec4SLe Tan static IOMMUTLBEntry vtd_iommu_translate(MemoryRegion *iommu, hwaddr addr,
18431da12ec4SLe Tan                                          bool is_write)
18441da12ec4SLe Tan {
18451da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
18461da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
18471da12ec4SLe Tan     IOMMUTLBEntry ret = {
18481da12ec4SLe Tan         .target_as = &address_space_memory,
18491da12ec4SLe Tan         .iova = addr,
18501da12ec4SLe Tan         .translated_addr = 0,
18511da12ec4SLe Tan         .addr_mask = ~(hwaddr)0,
18521da12ec4SLe Tan         .perm = IOMMU_NONE,
18531da12ec4SLe Tan     };
18541da12ec4SLe Tan 
18551da12ec4SLe Tan     if (!s->dmar_enabled) {
18561da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
18571da12ec4SLe Tan         ret.iova = addr & VTD_PAGE_MASK_4K;
18581da12ec4SLe Tan         ret.translated_addr = addr & VTD_PAGE_MASK_4K;
18591da12ec4SLe Tan         ret.addr_mask = ~VTD_PAGE_MASK_4K;
18601da12ec4SLe Tan         ret.perm = IOMMU_RW;
18611da12ec4SLe Tan         return ret;
18621da12ec4SLe Tan     }
18631da12ec4SLe Tan 
18647df953bdSKnut Omang     vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, addr,
1865d92fa2dcSLe Tan                            is_write, &ret);
18661da12ec4SLe Tan     VTD_DPRINTF(MMU,
18671da12ec4SLe Tan                 "bus %"PRIu8 " slot %"PRIu8 " func %"PRIu8 " devfn %"PRIu8
18687df953bdSKnut Omang                 " gpa 0x%"PRIx64 " hpa 0x%"PRIx64, pci_bus_num(vtd_as->bus),
1869d92fa2dcSLe Tan                 VTD_PCI_SLOT(vtd_as->devfn), VTD_PCI_FUNC(vtd_as->devfn),
1870d92fa2dcSLe Tan                 vtd_as->devfn, addr, ret.translated_addr);
18711da12ec4SLe Tan     return ret;
18721da12ec4SLe Tan }
18731da12ec4SLe Tan 
18741da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
18751da12ec4SLe Tan     .name = "iommu-intel",
18761da12ec4SLe Tan     .unmigratable = 1,
18771da12ec4SLe Tan };
18781da12ec4SLe Tan 
18791da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
18801da12ec4SLe Tan     .read = vtd_mem_read,
18811da12ec4SLe Tan     .write = vtd_mem_write,
18821da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
18831da12ec4SLe Tan     .impl = {
18841da12ec4SLe Tan         .min_access_size = 4,
18851da12ec4SLe Tan         .max_access_size = 8,
18861da12ec4SLe Tan     },
18871da12ec4SLe Tan     .valid = {
18881da12ec4SLe Tan         .min_access_size = 4,
18891da12ec4SLe Tan         .max_access_size = 8,
18901da12ec4SLe Tan     },
18911da12ec4SLe Tan };
18921da12ec4SLe Tan 
18931da12ec4SLe Tan static Property vtd_properties[] = {
18941da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
18951da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
18961da12ec4SLe Tan };
18971da12ec4SLe Tan 
18987df953bdSKnut Omang 
18997df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn)
19007df953bdSKnut Omang {
19017df953bdSKnut Omang     uintptr_t key = (uintptr_t)bus;
19027df953bdSKnut Omang     VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key);
19037df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
19047df953bdSKnut Omang 
19057df953bdSKnut Omang     if (!vtd_bus) {
19067df953bdSKnut Omang         /* No corresponding free() */
19077df953bdSKnut Omang         vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * VTD_PCI_DEVFN_MAX);
19087df953bdSKnut Omang         vtd_bus->bus = bus;
19097df953bdSKnut Omang         key = (uintptr_t)bus;
19107df953bdSKnut Omang         g_hash_table_insert(s->vtd_as_by_busptr, &key, vtd_bus);
19117df953bdSKnut Omang     }
19127df953bdSKnut Omang 
19137df953bdSKnut Omang     vtd_dev_as = vtd_bus->dev_as[devfn];
19147df953bdSKnut Omang 
19157df953bdSKnut Omang     if (!vtd_dev_as) {
19167df953bdSKnut Omang         vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace));
19177df953bdSKnut Omang 
19187df953bdSKnut Omang         vtd_dev_as->bus = bus;
19197df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
19207df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
19217df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
19227df953bdSKnut Omang         memory_region_init_iommu(&vtd_dev_as->iommu, OBJECT(s),
19237df953bdSKnut Omang                                  &s->iommu_ops, "intel_iommu", UINT64_MAX);
19247df953bdSKnut Omang         address_space_init(&vtd_dev_as->as,
19257df953bdSKnut Omang                            &vtd_dev_as->iommu, "intel_iommu");
19267df953bdSKnut Omang     }
19277df953bdSKnut Omang     return vtd_dev_as;
19287df953bdSKnut Omang }
19297df953bdSKnut Omang 
19301da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
19311da12ec4SLe Tan  * attention when adding new initialization stuff.
19321da12ec4SLe Tan  */
19331da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
19341da12ec4SLe Tan {
19351da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
19361da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
19371da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
19381da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
19391da12ec4SLe Tan 
19401da12ec4SLe Tan     s->iommu_ops.translate = vtd_iommu_translate;
19411da12ec4SLe Tan     s->root = 0;
19421da12ec4SLe Tan     s->root_extended = false;
19431da12ec4SLe Tan     s->dmar_enabled = false;
19441da12ec4SLe Tan     s->iq_head = 0;
19451da12ec4SLe Tan     s->iq_tail = 0;
19461da12ec4SLe Tan     s->iq = 0;
19471da12ec4SLe Tan     s->iq_size = 0;
19481da12ec4SLe Tan     s->qi_enabled = false;
19491da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
19501da12ec4SLe Tan     s->next_frcd_reg = 0;
19511da12ec4SLe Tan     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | VTD_CAP_MGAW |
1952*d66b969bSJason Wang              VTD_CAP_SAGAW | VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS;
1953ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
19541da12ec4SLe Tan 
1955d92fa2dcSLe Tan     vtd_reset_context_cache(s);
1956b5a280c0SLe Tan     vtd_reset_iotlb(s);
1957d92fa2dcSLe Tan 
19581da12ec4SLe Tan     /* Define registers with default values and bit semantics */
19591da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
19601da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
19611da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
19621da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
19631da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
19641da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
19651da12ec4SLe Tan     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0);
19661da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
19671da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
19681da12ec4SLe Tan 
19691da12ec4SLe Tan     /* Advanced Fault Logging not supported */
19701da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
19711da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
19721da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
19731da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
19741da12ec4SLe Tan 
19751da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
19761da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
19771da12ec4SLe Tan      */
19781da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
19791da12ec4SLe Tan 
19801da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
19811da12ec4SLe Tan      * as Clear in the CAP_REG.
19821da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
19831da12ec4SLe Tan      */
19841da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
19851da12ec4SLe Tan 
1986ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
1987ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
1988ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0);
1989ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
1990ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
1991ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
1992ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
1993ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
1994ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
1995ed7b8fbcSLe Tan 
19961da12ec4SLe Tan     /* IOTLB registers */
19971da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
19981da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
19991da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
20001da12ec4SLe Tan 
20011da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
20021da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
20031da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
20041da12ec4SLe Tan }
20051da12ec4SLe Tan 
20061da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
20071da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
20081da12ec4SLe Tan  */
20091da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
20101da12ec4SLe Tan {
20111da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
20121da12ec4SLe Tan 
20131da12ec4SLe Tan     VTD_DPRINTF(GENERAL, "");
20141da12ec4SLe Tan     vtd_init(s);
20151da12ec4SLe Tan }
20161da12ec4SLe Tan 
20171da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
20181da12ec4SLe Tan {
20191da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
20201da12ec4SLe Tan 
20211da12ec4SLe Tan     VTD_DPRINTF(GENERAL, "");
20227df953bdSKnut Omang     memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num));
20231da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
20241da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
20251da12ec4SLe Tan     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem);
2026b5a280c0SLe Tan     /* No corresponding destroy */
2027b5a280c0SLe Tan     s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
2028b5a280c0SLe Tan                                      g_free, g_free);
20297df953bdSKnut Omang     s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
20307df953bdSKnut Omang                                               g_free, g_free);
20311da12ec4SLe Tan     vtd_init(s);
20321da12ec4SLe Tan }
20331da12ec4SLe Tan 
20341da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
20351da12ec4SLe Tan {
20361da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
20371da12ec4SLe Tan 
20381da12ec4SLe Tan     dc->reset = vtd_reset;
20391da12ec4SLe Tan     dc->realize = vtd_realize;
20401da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
20411da12ec4SLe Tan     dc->props = vtd_properties;
20421da12ec4SLe Tan }
20431da12ec4SLe Tan 
20441da12ec4SLe Tan static const TypeInfo vtd_info = {
20451da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
20461da12ec4SLe Tan     .parent        = TYPE_SYS_BUS_DEVICE,
20471da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
20481da12ec4SLe Tan     .class_init    = vtd_class_init,
20491da12ec4SLe Tan };
20501da12ec4SLe Tan 
20511da12ec4SLe Tan static void vtd_register_types(void)
20521da12ec4SLe Tan {
20531da12ec4SLe Tan     VTD_DPRINTF(GENERAL, "");
20541da12ec4SLe Tan     type_register_static(&vtd_info);
20551da12ec4SLe Tan }
20561da12ec4SLe Tan 
20571da12ec4SLe Tan type_init(vtd_register_types)
2058