xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision d118c06ebbee2d23ddf873cae4a809311aa61310)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
234684a204SPeter Xu #include "qemu/error-report.h"
246333e93cSRadim Krčmář #include "qapi/error.h"
251da12ec4SLe Tan #include "hw/sysbus.h"
261da12ec4SLe Tan #include "exec/address-spaces.h"
271da12ec4SLe Tan #include "intel_iommu_internal.h"
287df953bdSKnut Omang #include "hw/pci/pci.h"
293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h"
30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h"
31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h"
3204af0e18SPeter Xu #include "hw/boards.h"
3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h"
34cb135f59SPeter Xu #include "hw/pci-host/q35.h"
354684a204SPeter Xu #include "sysemu/kvm.h"
3632946019SRadim Krčmář #include "hw/i386/apic_internal.h"
37fb506e70SRadim Krčmář #include "kvm_i386.h"
38bc535e59SPeter Xu #include "trace.h"
391da12ec4SLe Tan 
401da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
411da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
421da12ec4SLe Tan {
431da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
441da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
451da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
461da12ec4SLe Tan }
471da12ec4SLe Tan 
481da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
491da12ec4SLe Tan {
501da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
511da12ec4SLe Tan }
521da12ec4SLe Tan 
531da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
541da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
551da12ec4SLe Tan {
561da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
571da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
581da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
591da12ec4SLe Tan }
601da12ec4SLe Tan 
611da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
621da12ec4SLe Tan {
631da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
641da12ec4SLe Tan }
651da12ec4SLe Tan 
661da12ec4SLe Tan /* "External" get/set operations */
671da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
681da12ec4SLe Tan {
691da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
701da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
711da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
721da12ec4SLe Tan     stq_le_p(&s->csr[addr],
731da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
741da12ec4SLe Tan }
751da12ec4SLe Tan 
761da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
771da12ec4SLe Tan {
781da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
791da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
801da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
811da12ec4SLe Tan     stl_le_p(&s->csr[addr],
821da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
831da12ec4SLe Tan }
841da12ec4SLe Tan 
851da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
861da12ec4SLe Tan {
871da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
881da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
891da12ec4SLe Tan     return val & ~womask;
901da12ec4SLe Tan }
911da12ec4SLe Tan 
921da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
931da12ec4SLe Tan {
941da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
951da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
961da12ec4SLe Tan     return val & ~womask;
971da12ec4SLe Tan }
981da12ec4SLe Tan 
991da12ec4SLe Tan /* "Internal" get/set operations */
1001da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1011da12ec4SLe Tan {
1021da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1031da12ec4SLe Tan }
1041da12ec4SLe Tan 
1051da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1061da12ec4SLe Tan {
1071da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1081da12ec4SLe Tan }
1091da12ec4SLe Tan 
1101da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1111da12ec4SLe Tan {
1121da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1131da12ec4SLe Tan }
1141da12ec4SLe Tan 
1151da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1161da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1171da12ec4SLe Tan {
1181da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1191da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1201da12ec4SLe Tan     return new_val;
1211da12ec4SLe Tan }
1221da12ec4SLe Tan 
1231da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1241da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1251da12ec4SLe Tan {
1261da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1271da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1281da12ec4SLe Tan     return new_val;
1291da12ec4SLe Tan }
1301da12ec4SLe Tan 
1311d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s)
1321d9efa73SPeter Xu {
1331d9efa73SPeter Xu     qemu_mutex_lock(&s->iommu_lock);
1341d9efa73SPeter Xu }
1351d9efa73SPeter Xu 
1361d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s)
1371d9efa73SPeter Xu {
1381d9efa73SPeter Xu     qemu_mutex_unlock(&s->iommu_lock);
1391d9efa73SPeter Xu }
1401d9efa73SPeter Xu 
1414f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */
1424f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as)
1434f8a62a9SPeter Xu {
1444f8a62a9SPeter Xu     return as->notifier_flags & IOMMU_NOTIFIER_MAP;
1454f8a62a9SPeter Xu }
1464f8a62a9SPeter Xu 
147b5a280c0SLe Tan /* GHashTable functions */
148b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2)
149b5a280c0SLe Tan {
150b5a280c0SLe Tan     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
151b5a280c0SLe Tan }
152b5a280c0SLe Tan 
153b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v)
154b5a280c0SLe Tan {
155b5a280c0SLe Tan     return (guint)*(const uint64_t *)v;
156b5a280c0SLe Tan }
157b5a280c0SLe Tan 
158b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
159b5a280c0SLe Tan                                           gpointer user_data)
160b5a280c0SLe Tan {
161b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
162b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
163b5a280c0SLe Tan     return entry->domain_id == domain_id;
164b5a280c0SLe Tan }
165b5a280c0SLe Tan 
166d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
167d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
168d66b969bSJason Wang {
1697e58326aSPeter Xu     assert(level != 0);
170d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
171d66b969bSJason Wang }
172d66b969bSJason Wang 
173d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
174d66b969bSJason Wang {
175d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
176d66b969bSJason Wang }
177d66b969bSJason Wang 
178b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
179b5a280c0SLe Tan                                         gpointer user_data)
180b5a280c0SLe Tan {
181b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
182b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
183d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
184d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
185b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
186d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
187d66b969bSJason Wang              (entry->gfn == gfn_tlb));
188b5a280c0SLe Tan }
189b5a280c0SLe Tan 
190d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
1911d9efa73SPeter Xu  * IntelIOMMUState to 1.  Must be called with IOMMU lock held.
192d92fa2dcSLe Tan  */
1931d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s)
194d92fa2dcSLe Tan {
195d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1967df953bdSKnut Omang     VTDBus *vtd_bus;
1977df953bdSKnut Omang     GHashTableIter bus_it;
198d92fa2dcSLe Tan     uint32_t devfn_it;
199d92fa2dcSLe Tan 
2007feb51b7SPeter Xu     trace_vtd_context_cache_reset();
2017feb51b7SPeter Xu 
2027df953bdSKnut Omang     g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr);
2037df953bdSKnut Omang 
2047df953bdSKnut Omang     while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) {
205bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
2067df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
207d92fa2dcSLe Tan             if (!vtd_as) {
208d92fa2dcSLe Tan                 continue;
209d92fa2dcSLe Tan             }
210d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
211d92fa2dcSLe Tan         }
212d92fa2dcSLe Tan     }
213d92fa2dcSLe Tan     s->context_cache_gen = 1;
214d92fa2dcSLe Tan }
215d92fa2dcSLe Tan 
2161d9efa73SPeter Xu /* Must be called with IOMMU lock held. */
2171d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s)
218b5a280c0SLe Tan {
219b5a280c0SLe Tan     assert(s->iotlb);
220b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
221b5a280c0SLe Tan }
222b5a280c0SLe Tan 
2231d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s)
2241d9efa73SPeter Xu {
2251d9efa73SPeter Xu     vtd_iommu_lock(s);
2261d9efa73SPeter Xu     vtd_reset_iotlb_locked(s);
2271d9efa73SPeter Xu     vtd_iommu_unlock(s);
2281d9efa73SPeter Xu }
2291d9efa73SPeter Xu 
230bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id,
231d66b969bSJason Wang                                   uint32_t level)
232d66b969bSJason Wang {
233d66b969bSJason Wang     return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) |
234d66b969bSJason Wang            ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT);
235d66b969bSJason Wang }
236d66b969bSJason Wang 
237d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
238d66b969bSJason Wang {
239d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
240d66b969bSJason Wang }
241d66b969bSJason Wang 
2421d9efa73SPeter Xu /* Must be called with IOMMU lock held */
243b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
244b5a280c0SLe Tan                                        hwaddr addr)
245b5a280c0SLe Tan {
246d66b969bSJason Wang     VTDIOTLBEntry *entry;
247b5a280c0SLe Tan     uint64_t key;
248d66b969bSJason Wang     int level;
249b5a280c0SLe Tan 
250d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
251d66b969bSJason Wang         key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level),
252d66b969bSJason Wang                                 source_id, level);
253d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
254d66b969bSJason Wang         if (entry) {
255d66b969bSJason Wang             goto out;
256d66b969bSJason Wang         }
257d66b969bSJason Wang     }
258b5a280c0SLe Tan 
259d66b969bSJason Wang out:
260d66b969bSJason Wang     return entry;
261b5a280c0SLe Tan }
262b5a280c0SLe Tan 
2631d9efa73SPeter Xu /* Must be with IOMMU lock held */
264b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
265b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
26607f7b733SPeter Xu                              uint8_t access_flags, uint32_t level)
267b5a280c0SLe Tan {
268b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
269b5a280c0SLe Tan     uint64_t *key = g_malloc(sizeof(*key));
270d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
271b5a280c0SLe Tan 
2726c441e1dSPeter Xu     trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id);
273b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
2746c441e1dSPeter Xu         trace_vtd_iotlb_reset("iotlb exceeds size limit");
2751d9efa73SPeter Xu         vtd_reset_iotlb_locked(s);
276b5a280c0SLe Tan     }
277b5a280c0SLe Tan 
278b5a280c0SLe Tan     entry->gfn = gfn;
279b5a280c0SLe Tan     entry->domain_id = domain_id;
280b5a280c0SLe Tan     entry->slpte = slpte;
28107f7b733SPeter Xu     entry->access_flags = access_flags;
282d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
283d66b969bSJason Wang     *key = vtd_get_iotlb_key(gfn, source_id, level);
284b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
285b5a280c0SLe Tan }
286b5a280c0SLe Tan 
2871da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
2881da12ec4SLe Tan  * interrupt via MSI.
2891da12ec4SLe Tan  */
2901da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
2911da12ec4SLe Tan                                    hwaddr mesg_data_reg)
2921da12ec4SLe Tan {
29332946019SRadim Krčmář     MSIMessage msi;
2941da12ec4SLe Tan 
2951da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
2961da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
2971da12ec4SLe Tan 
29832946019SRadim Krčmář     msi.address = vtd_get_long_raw(s, mesg_addr_reg);
29932946019SRadim Krčmář     msi.data = vtd_get_long_raw(s, mesg_data_reg);
3001da12ec4SLe Tan 
3017feb51b7SPeter Xu     trace_vtd_irq_generate(msi.address, msi.data);
3027feb51b7SPeter Xu 
30332946019SRadim Krčmář     apic_get_class()->send_msi(&msi);
3041da12ec4SLe Tan }
3051da12ec4SLe Tan 
3061da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
3071da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
3081da12ec4SLe Tan  * before any update.
3091da12ec4SLe Tan  */
3101da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
3111da12ec4SLe Tan {
3121da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
3131da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
3147feb51b7SPeter Xu         trace_vtd_err("There are previous interrupt conditions "
3157feb51b7SPeter Xu                       "to be serviced by software, fault event "
3167feb51b7SPeter Xu                       "is not generated.");
3171da12ec4SLe Tan         return;
3181da12ec4SLe Tan     }
3191da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
3201da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
3217feb51b7SPeter Xu         trace_vtd_err("Interrupt Mask set, irq is not generated.");
3221da12ec4SLe Tan     } else {
3231da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
3241da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
3251da12ec4SLe Tan     }
3261da12ec4SLe Tan }
3271da12ec4SLe Tan 
3281da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
3291da12ec4SLe Tan  * @index is Set.
3301da12ec4SLe Tan  */
3311da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
3321da12ec4SLe Tan {
3331da12ec4SLe Tan     /* Each reg is 128-bit */
3341da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3351da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3361da12ec4SLe Tan 
3371da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3381da12ec4SLe Tan 
3391da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
3401da12ec4SLe Tan }
3411da12ec4SLe Tan 
3421da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
3431da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
3441da12ec4SLe Tan  * registers.
3451da12ec4SLe Tan  */
3461da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
3471da12ec4SLe Tan {
3481da12ec4SLe Tan     uint32_t i;
3491da12ec4SLe Tan     uint32_t ppf_mask = 0;
3501da12ec4SLe Tan 
3511da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3521da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
3531da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
3541da12ec4SLe Tan             break;
3551da12ec4SLe Tan         }
3561da12ec4SLe Tan     }
3571da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
3587feb51b7SPeter Xu     trace_vtd_fsts_ppf(!!ppf_mask);
3591da12ec4SLe Tan }
3601da12ec4SLe Tan 
3611da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
3621da12ec4SLe Tan {
3631da12ec4SLe Tan     /* Each reg is 128-bit */
3641da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3651da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3661da12ec4SLe Tan 
3671da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3681da12ec4SLe Tan 
3691da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
3701da12ec4SLe Tan     vtd_update_fsts_ppf(s);
3711da12ec4SLe Tan }
3721da12ec4SLe Tan 
3731da12ec4SLe Tan /* Must not update F field now, should be done later */
3741da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
3751da12ec4SLe Tan                             uint16_t source_id, hwaddr addr,
3761da12ec4SLe Tan                             VTDFaultReason fault, bool is_write)
3771da12ec4SLe Tan {
3781da12ec4SLe Tan     uint64_t hi = 0, lo;
3791da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3801da12ec4SLe Tan 
3811da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3821da12ec4SLe Tan 
3831da12ec4SLe Tan     lo = VTD_FRCD_FI(addr);
3841da12ec4SLe Tan     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
3851da12ec4SLe Tan     if (!is_write) {
3861da12ec4SLe Tan         hi |= VTD_FRCD_T;
3871da12ec4SLe Tan     }
3881da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
3891da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
3907feb51b7SPeter Xu 
3917feb51b7SPeter Xu     trace_vtd_frr_new(index, hi, lo);
3921da12ec4SLe Tan }
3931da12ec4SLe Tan 
3941da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
3951da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
3961da12ec4SLe Tan {
3971da12ec4SLe Tan     uint32_t i;
3981da12ec4SLe Tan     uint64_t frcd_reg;
3991da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
4001da12ec4SLe Tan 
4011da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4021da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
4031da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
4041da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
4051da12ec4SLe Tan             return true;
4061da12ec4SLe Tan         }
4071da12ec4SLe Tan         addr += 16; /* 128-bit for each */
4081da12ec4SLe Tan     }
4091da12ec4SLe Tan     return false;
4101da12ec4SLe Tan }
4111da12ec4SLe Tan 
4121da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
4131da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
4141da12ec4SLe Tan                                   hwaddr addr, VTDFaultReason fault,
4151da12ec4SLe Tan                                   bool is_write)
4161da12ec4SLe Tan {
4171da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
4181da12ec4SLe Tan 
4191da12ec4SLe Tan     assert(fault < VTD_FR_MAX);
4201da12ec4SLe Tan 
4211da12ec4SLe Tan     if (fault == VTD_FR_RESERVED_ERR) {
4221da12ec4SLe Tan         /* This is not a normal fault reason case. Drop it. */
4231da12ec4SLe Tan         return;
4241da12ec4SLe Tan     }
4257feb51b7SPeter Xu 
4267feb51b7SPeter Xu     trace_vtd_dmar_fault(source_id, fault, addr, is_write);
4277feb51b7SPeter Xu 
4281da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
4297feb51b7SPeter Xu         trace_vtd_err("New fault is not recorded due to "
4307feb51b7SPeter Xu                       "Primary Fault Overflow.");
4311da12ec4SLe Tan         return;
4321da12ec4SLe Tan     }
4337feb51b7SPeter Xu 
4341da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
4357feb51b7SPeter Xu         trace_vtd_err("New fault is not recorded due to "
4367feb51b7SPeter Xu                       "compression of faults.");
4371da12ec4SLe Tan         return;
4381da12ec4SLe Tan     }
4397feb51b7SPeter Xu 
4401da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
4417feb51b7SPeter Xu         trace_vtd_err("Next Fault Recording Reg is used, "
4427feb51b7SPeter Xu                       "new fault is not recorded, set PFO field.");
4431da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
4441da12ec4SLe Tan         return;
4451da12ec4SLe Tan     }
4461da12ec4SLe Tan 
4471da12ec4SLe Tan     vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write);
4481da12ec4SLe Tan 
4491da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
4507feb51b7SPeter Xu         trace_vtd_err("There are pending faults already, "
4517feb51b7SPeter Xu                       "fault event is not generated.");
4521da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
4531da12ec4SLe Tan         s->next_frcd_reg++;
4541da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4551da12ec4SLe Tan             s->next_frcd_reg = 0;
4561da12ec4SLe Tan         }
4571da12ec4SLe Tan     } else {
4581da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
4591da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
4601da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
4611da12ec4SLe Tan         s->next_frcd_reg++;
4621da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4631da12ec4SLe Tan             s->next_frcd_reg = 0;
4641da12ec4SLe Tan         }
4651da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
4661da12ec4SLe Tan          * So generate fault event (interrupt).
4671da12ec4SLe Tan          */
4681da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
4691da12ec4SLe Tan     }
4701da12ec4SLe Tan }
4711da12ec4SLe Tan 
472ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
473ed7b8fbcSLe Tan  * conditions.
474ed7b8fbcSLe Tan  */
475ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
476ed7b8fbcSLe Tan {
477ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
478ed7b8fbcSLe Tan 
479ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
480ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
481ed7b8fbcSLe Tan }
482ed7b8fbcSLe Tan 
483ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
484ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
485ed7b8fbcSLe Tan {
486ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
487bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("One pending, skip current");
488ed7b8fbcSLe Tan         return;
489ed7b8fbcSLe Tan     }
490ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
491ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
492ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
493bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, "
494bc535e59SPeter Xu                                     "new event not generated");
495ed7b8fbcSLe Tan         return;
496ed7b8fbcSLe Tan     } else {
497ed7b8fbcSLe Tan         /* Generate the interrupt event */
498bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("Generating complete event");
499ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
500ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
501ed7b8fbcSLe Tan     }
502ed7b8fbcSLe Tan }
503ed7b8fbcSLe Tan 
5041da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root)
5051da12ec4SLe Tan {
5061da12ec4SLe Tan     return root->val & VTD_ROOT_ENTRY_P;
5071da12ec4SLe Tan }
5081da12ec4SLe Tan 
5091da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
5101da12ec4SLe Tan                               VTDRootEntry *re)
5111da12ec4SLe Tan {
5121da12ec4SLe Tan     dma_addr_t addr;
5131da12ec4SLe Tan 
5141da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
5151da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) {
5166c441e1dSPeter Xu         trace_vtd_re_invalid(re->rsvd, re->val);
5171da12ec4SLe Tan         re->val = 0;
5181da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
5191da12ec4SLe Tan     }
5201da12ec4SLe Tan     re->val = le64_to_cpu(re->val);
5211da12ec4SLe Tan     return 0;
5221da12ec4SLe Tan }
5231da12ec4SLe Tan 
5248f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context)
5251da12ec4SLe Tan {
5261da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
5271da12ec4SLe Tan }
5281da12ec4SLe Tan 
5291da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index,
5301da12ec4SLe Tan                                            VTDContextEntry *ce)
5311da12ec4SLe Tan {
5321da12ec4SLe Tan     dma_addr_t addr;
5331da12ec4SLe Tan 
5346c441e1dSPeter Xu     /* we have checked that root entry is present */
5351da12ec4SLe Tan     addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce);
5361da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) {
5376c441e1dSPeter Xu         trace_vtd_re_invalid(root->rsvd, root->val);
5381da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
5391da12ec4SLe Tan     }
5401da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
5411da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
5421da12ec4SLe Tan     return 0;
5431da12ec4SLe Tan }
5441da12ec4SLe Tan 
5458f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce)
5461da12ec4SLe Tan {
5471da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
5481da12ec4SLe Tan }
5491da12ec4SLe Tan 
55037f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw)
5511da12ec4SLe Tan {
55237f51384SPrasad Singamsetty     return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw);
5531da12ec4SLe Tan }
5541da12ec4SLe Tan 
5551da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
5561da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
5571da12ec4SLe Tan {
5581da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
5591da12ec4SLe Tan }
5601da12ec4SLe Tan 
5611da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
5621da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
5631da12ec4SLe Tan {
5641da12ec4SLe Tan     uint64_t slpte;
5651da12ec4SLe Tan 
5661da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
5671da12ec4SLe Tan 
5681da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
5691da12ec4SLe Tan                         base_addr + index * sizeof(slpte), &slpte,
5701da12ec4SLe Tan                         sizeof(slpte))) {
5711da12ec4SLe Tan         slpte = (uint64_t)-1;
5721da12ec4SLe Tan         return slpte;
5731da12ec4SLe Tan     }
5741da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
5751da12ec4SLe Tan     return slpte;
5761da12ec4SLe Tan }
5771da12ec4SLe Tan 
5786e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset
5796e905564SPeter Xu  * of current level.
5801da12ec4SLe Tan  */
5816e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level)
5821da12ec4SLe Tan {
5836e905564SPeter Xu     return (iova >> vtd_slpt_level_shift(level)) &
5841da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
5851da12ec4SLe Tan }
5861da12ec4SLe Tan 
5871da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
5881da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
5891da12ec4SLe Tan {
5901da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
5911da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
5921da12ec4SLe Tan }
5931da12ec4SLe Tan 
5941da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
5951da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
5961da12ec4SLe Tan  */
5978f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce)
5981da12ec4SLe Tan {
5991da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
6001da12ec4SLe Tan }
6011da12ec4SLe Tan 
6028f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce)
6031da12ec4SLe Tan {
6041da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
6051da12ec4SLe Tan }
6061da12ec4SLe Tan 
607127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce)
608127ff5c3SPeter Xu {
609127ff5c3SPeter Xu     return ce->lo & VTD_CONTEXT_ENTRY_TT;
610127ff5c3SPeter Xu }
611127ff5c3SPeter Xu 
612f80c9874SPeter Xu /* Return true if check passed, otherwise false */
613f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu,
614f80c9874SPeter Xu                                      VTDContextEntry *ce)
615f80c9874SPeter Xu {
616f80c9874SPeter Xu     switch (vtd_ce_get_type(ce)) {
617f80c9874SPeter Xu     case VTD_CONTEXT_TT_MULTI_LEVEL:
618f80c9874SPeter Xu         /* Always supported */
619f80c9874SPeter Xu         break;
620f80c9874SPeter Xu     case VTD_CONTEXT_TT_DEV_IOTLB:
621f80c9874SPeter Xu         if (!x86_iommu->dt_supported) {
622f80c9874SPeter Xu             return false;
623f80c9874SPeter Xu         }
624f80c9874SPeter Xu         break;
625dbaabb25SPeter Xu     case VTD_CONTEXT_TT_PASS_THROUGH:
626dbaabb25SPeter Xu         if (!x86_iommu->pt_supported) {
627dbaabb25SPeter Xu             return false;
628dbaabb25SPeter Xu         }
629dbaabb25SPeter Xu         break;
630f80c9874SPeter Xu     default:
631f80c9874SPeter Xu         /* Unknwon type */
632f80c9874SPeter Xu         return false;
633f80c9874SPeter Xu     }
634f80c9874SPeter Xu     return true;
635f80c9874SPeter Xu }
636f80c9874SPeter Xu 
63737f51384SPrasad Singamsetty static inline uint64_t vtd_iova_limit(VTDContextEntry *ce, uint8_t aw)
638f06a696dSPeter Xu {
6398f7d7161SPeter Xu     uint32_t ce_agaw = vtd_ce_get_agaw(ce);
64037f51384SPrasad Singamsetty     return 1ULL << MIN(ce_agaw, aw);
641f06a696dSPeter Xu }
642f06a696dSPeter Xu 
643f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */
64437f51384SPrasad Singamsetty static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce,
64537f51384SPrasad Singamsetty                                         uint8_t aw)
646f06a696dSPeter Xu {
647f06a696dSPeter Xu     /*
648f06a696dSPeter Xu      * Check if @iova is above 2^X-1, where X is the minimum of MGAW
649f06a696dSPeter Xu      * in CAP_REG and AW in context-entry.
650f06a696dSPeter Xu      */
65137f51384SPrasad Singamsetty     return !(iova & ~(vtd_iova_limit(ce, aw) - 1));
652f06a696dSPeter Xu }
653f06a696dSPeter Xu 
65492e5d85eSPrasad Singamsetty /*
65592e5d85eSPrasad Singamsetty  * Rsvd field masks for spte:
65692e5d85eSPrasad Singamsetty  *     Index [1] to [4] 4k pages
65792e5d85eSPrasad Singamsetty  *     Index [5] to [8] large pages
65892e5d85eSPrasad Singamsetty  */
65992e5d85eSPrasad Singamsetty static uint64_t vtd_paging_entry_rsvd_field[9];
6601da12ec4SLe Tan 
6611da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
6621da12ec4SLe Tan {
6631da12ec4SLe Tan     if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) {
6641da12ec4SLe Tan         /* Maybe large page */
6651da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level + 4];
6661da12ec4SLe Tan     } else {
6671da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level];
6681da12ec4SLe Tan     }
6691da12ec4SLe Tan }
6701da12ec4SLe Tan 
671dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */
672dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num)
673dbaabb25SPeter Xu {
674dbaabb25SPeter Xu     VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num];
675dbaabb25SPeter Xu     if (!vtd_bus) {
676dbaabb25SPeter Xu         /*
677dbaabb25SPeter Xu          * Iterate over the registered buses to find the one which
678dbaabb25SPeter Xu          * currently hold this bus number, and update the bus_num
679dbaabb25SPeter Xu          * lookup table:
680dbaabb25SPeter Xu          */
681dbaabb25SPeter Xu         GHashTableIter iter;
682dbaabb25SPeter Xu 
683dbaabb25SPeter Xu         g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
684dbaabb25SPeter Xu         while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
685dbaabb25SPeter Xu             if (pci_bus_num(vtd_bus->bus) == bus_num) {
686dbaabb25SPeter Xu                 s->vtd_as_by_bus_num[bus_num] = vtd_bus;
687dbaabb25SPeter Xu                 return vtd_bus;
688dbaabb25SPeter Xu             }
689dbaabb25SPeter Xu         }
690dbaabb25SPeter Xu     }
691dbaabb25SPeter Xu     return vtd_bus;
692dbaabb25SPeter Xu }
693dbaabb25SPeter Xu 
6946e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level
6951da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
6961da12ec4SLe Tan  */
6976e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write,
6981da12ec4SLe Tan                              uint64_t *slptep, uint32_t *slpte_level,
69937f51384SPrasad Singamsetty                              bool *reads, bool *writes, uint8_t aw_bits)
7001da12ec4SLe Tan {
7018f7d7161SPeter Xu     dma_addr_t addr = vtd_ce_get_slpt_base(ce);
7028f7d7161SPeter Xu     uint32_t level = vtd_ce_get_level(ce);
7031da12ec4SLe Tan     uint32_t offset;
7041da12ec4SLe Tan     uint64_t slpte;
7051da12ec4SLe Tan     uint64_t access_right_check;
7061da12ec4SLe Tan 
70737f51384SPrasad Singamsetty     if (!vtd_iova_range_check(iova, ce, aw_bits)) {
7087feb51b7SPeter Xu         trace_vtd_err_dmar_iova_overflow(iova);
7091da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
7101da12ec4SLe Tan     }
7111da12ec4SLe Tan 
7121da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
7131da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
7141da12ec4SLe Tan 
7151da12ec4SLe Tan     while (true) {
7166e905564SPeter Xu         offset = vtd_iova_level_offset(iova, level);
7171da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
7181da12ec4SLe Tan 
7191da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
7207feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_read_error(iova, level);
7218f7d7161SPeter Xu             if (level == vtd_ce_get_level(ce)) {
7221da12ec4SLe Tan                 /* Invalid programming of context-entry */
7231da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
7241da12ec4SLe Tan             } else {
7251da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
7261da12ec4SLe Tan             }
7271da12ec4SLe Tan         }
7281da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
7291da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
7301da12ec4SLe Tan         if (!(slpte & access_right_check)) {
7317feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_perm_error(iova, level, slpte, is_write);
7321da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
7331da12ec4SLe Tan         }
7341da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
7357feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_resv_error(iova, level, slpte);
7361da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
7371da12ec4SLe Tan         }
7381da12ec4SLe Tan 
7391da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
7401da12ec4SLe Tan             *slptep = slpte;
7411da12ec4SLe Tan             *slpte_level = level;
7421da12ec4SLe Tan             return 0;
7431da12ec4SLe Tan         }
74437f51384SPrasad Singamsetty         addr = vtd_get_slpte_addr(slpte, aw_bits);
7451da12ec4SLe Tan         level--;
7461da12ec4SLe Tan     }
7471da12ec4SLe Tan }
7481da12ec4SLe Tan 
749f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private);
750f06a696dSPeter Xu 
751fe215b0cSPeter Xu /**
752fe215b0cSPeter Xu  * Constant information used during page walking
753fe215b0cSPeter Xu  *
754fe215b0cSPeter Xu  * @hook_fn: hook func to be called when detected page
755fe215b0cSPeter Xu  * @private: private data to be passed into hook func
756fe215b0cSPeter Xu  * @notify_unmap: whether we should notify invalid entries
7572f764fa8SPeter Xu  * @as: VT-d address space of the device
758fe215b0cSPeter Xu  * @aw: maximum address width
759*d118c06eSPeter Xu  * @domain: domain ID of the page walk
760fe215b0cSPeter Xu  */
761fe215b0cSPeter Xu typedef struct {
7622f764fa8SPeter Xu     VTDAddressSpace *as;
763fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn;
764fe215b0cSPeter Xu     void *private;
765fe215b0cSPeter Xu     bool notify_unmap;
766fe215b0cSPeter Xu     uint8_t aw;
767*d118c06eSPeter Xu     uint16_t domain_id;
768fe215b0cSPeter Xu } vtd_page_walk_info;
769fe215b0cSPeter Xu 
770*d118c06eSPeter Xu static int vtd_page_walk_one(IOMMUTLBEntry *entry, vtd_page_walk_info *info)
77136d2d52bSPeter Xu {
772fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn = info->hook_fn;
773fe215b0cSPeter Xu     void *private = info->private;
774fe215b0cSPeter Xu 
77536d2d52bSPeter Xu     assert(hook_fn);
776*d118c06eSPeter Xu     trace_vtd_page_walk_one(info->domain_id, entry->iova,
777*d118c06eSPeter Xu                             entry->translated_addr, entry->addr_mask,
778*d118c06eSPeter Xu                             entry->perm);
77936d2d52bSPeter Xu     return hook_fn(entry, private);
78036d2d52bSPeter Xu }
78136d2d52bSPeter Xu 
782f06a696dSPeter Xu /**
783f06a696dSPeter Xu  * vtd_page_walk_level - walk over specific level for IOVA range
784f06a696dSPeter Xu  *
785f06a696dSPeter Xu  * @addr: base GPA addr to start the walk
786f06a696dSPeter Xu  * @start: IOVA range start address
787f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
788f06a696dSPeter Xu  * @read: whether parent level has read permission
789f06a696dSPeter Xu  * @write: whether parent level has write permission
790fe215b0cSPeter Xu  * @info: constant information for the page walk
791f06a696dSPeter Xu  */
792f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start,
793fe215b0cSPeter Xu                                uint64_t end, uint32_t level, bool read,
794fe215b0cSPeter Xu                                bool write, vtd_page_walk_info *info)
795f06a696dSPeter Xu {
796f06a696dSPeter Xu     bool read_cur, write_cur, entry_valid;
797f06a696dSPeter Xu     uint32_t offset;
798f06a696dSPeter Xu     uint64_t slpte;
799f06a696dSPeter Xu     uint64_t subpage_size, subpage_mask;
800f06a696dSPeter Xu     IOMMUTLBEntry entry;
801f06a696dSPeter Xu     uint64_t iova = start;
802f06a696dSPeter Xu     uint64_t iova_next;
803f06a696dSPeter Xu     int ret = 0;
804f06a696dSPeter Xu 
805f06a696dSPeter Xu     trace_vtd_page_walk_level(addr, level, start, end);
806f06a696dSPeter Xu 
807f06a696dSPeter Xu     subpage_size = 1ULL << vtd_slpt_level_shift(level);
808f06a696dSPeter Xu     subpage_mask = vtd_slpt_level_page_mask(level);
809f06a696dSPeter Xu 
810f06a696dSPeter Xu     while (iova < end) {
811f06a696dSPeter Xu         iova_next = (iova & subpage_mask) + subpage_size;
812f06a696dSPeter Xu 
813f06a696dSPeter Xu         offset = vtd_iova_level_offset(iova, level);
814f06a696dSPeter Xu         slpte = vtd_get_slpte(addr, offset);
815f06a696dSPeter Xu 
816f06a696dSPeter Xu         if (slpte == (uint64_t)-1) {
817f06a696dSPeter Xu             trace_vtd_page_walk_skip_read(iova, iova_next);
818f06a696dSPeter Xu             goto next;
819f06a696dSPeter Xu         }
820f06a696dSPeter Xu 
821f06a696dSPeter Xu         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
822f06a696dSPeter Xu             trace_vtd_page_walk_skip_reserve(iova, iova_next);
823f06a696dSPeter Xu             goto next;
824f06a696dSPeter Xu         }
825f06a696dSPeter Xu 
826f06a696dSPeter Xu         /* Permissions are stacked with parents' */
827f06a696dSPeter Xu         read_cur = read && (slpte & VTD_SL_R);
828f06a696dSPeter Xu         write_cur = write && (slpte & VTD_SL_W);
829f06a696dSPeter Xu 
830f06a696dSPeter Xu         /*
831f06a696dSPeter Xu          * As long as we have either read/write permission, this is a
832f06a696dSPeter Xu          * valid entry. The rule works for both page entries and page
833f06a696dSPeter Xu          * table entries.
834f06a696dSPeter Xu          */
835f06a696dSPeter Xu         entry_valid = read_cur | write_cur;
836f06a696dSPeter Xu 
837f06a696dSPeter Xu         entry.target_as = &address_space_memory;
838f06a696dSPeter Xu         entry.iova = iova & subpage_mask;
83936d2d52bSPeter Xu         entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur);
84036d2d52bSPeter Xu         entry.addr_mask = ~subpage_mask;
84136d2d52bSPeter Xu 
84236d2d52bSPeter Xu         if (vtd_is_last_slpte(slpte, level)) {
843f06a696dSPeter Xu             /* NOTE: this is only meaningful if entry_valid == true */
844fe215b0cSPeter Xu             entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw);
845fe215b0cSPeter Xu             if (!entry_valid && !info->notify_unmap) {
846f06a696dSPeter Xu                 trace_vtd_page_walk_skip_perm(iova, iova_next);
847f06a696dSPeter Xu                 goto next;
848f06a696dSPeter Xu             }
849*d118c06eSPeter Xu             ret = vtd_page_walk_one(&entry, info);
850f06a696dSPeter Xu             if (ret < 0) {
851f06a696dSPeter Xu                 return ret;
852f06a696dSPeter Xu             }
853f06a696dSPeter Xu         } else {
854f06a696dSPeter Xu             if (!entry_valid) {
855fe215b0cSPeter Xu                 if (info->notify_unmap) {
85636d2d52bSPeter Xu                     /*
85736d2d52bSPeter Xu                      * The whole entry is invalid; unmap it all.
85836d2d52bSPeter Xu                      * Translated address is meaningless, zero it.
85936d2d52bSPeter Xu                      */
86036d2d52bSPeter Xu                     entry.translated_addr = 0x0;
861*d118c06eSPeter Xu                     ret = vtd_page_walk_one(&entry, info);
86236d2d52bSPeter Xu                     if (ret < 0) {
86336d2d52bSPeter Xu                         return ret;
86436d2d52bSPeter Xu                     }
86536d2d52bSPeter Xu                 } else {
866f06a696dSPeter Xu                     trace_vtd_page_walk_skip_perm(iova, iova_next);
86736d2d52bSPeter Xu                 }
868f06a696dSPeter Xu                 goto next;
869f06a696dSPeter Xu             }
870fe215b0cSPeter Xu             ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw),
871fe215b0cSPeter Xu                                       iova, MIN(iova_next, end), level - 1,
872fe215b0cSPeter Xu                                       read_cur, write_cur, info);
873f06a696dSPeter Xu             if (ret < 0) {
874f06a696dSPeter Xu                 return ret;
875f06a696dSPeter Xu             }
876f06a696dSPeter Xu         }
877f06a696dSPeter Xu 
878f06a696dSPeter Xu next:
879f06a696dSPeter Xu         iova = iova_next;
880f06a696dSPeter Xu     }
881f06a696dSPeter Xu 
882f06a696dSPeter Xu     return 0;
883f06a696dSPeter Xu }
884f06a696dSPeter Xu 
885f06a696dSPeter Xu /**
886f06a696dSPeter Xu  * vtd_page_walk - walk specific IOVA range, and call the hook
887f06a696dSPeter Xu  *
888f06a696dSPeter Xu  * @ce: context entry to walk upon
889f06a696dSPeter Xu  * @start: IOVA address to start the walk
890f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
891fe215b0cSPeter Xu  * @info: page walking information struct
892f06a696dSPeter Xu  */
893f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end,
894fe215b0cSPeter Xu                          vtd_page_walk_info *info)
895f06a696dSPeter Xu {
8968f7d7161SPeter Xu     dma_addr_t addr = vtd_ce_get_slpt_base(ce);
8978f7d7161SPeter Xu     uint32_t level = vtd_ce_get_level(ce);
898f06a696dSPeter Xu 
899fe215b0cSPeter Xu     if (!vtd_iova_range_check(start, ce, info->aw)) {
900f06a696dSPeter Xu         return -VTD_FR_ADDR_BEYOND_MGAW;
901f06a696dSPeter Xu     }
902f06a696dSPeter Xu 
903fe215b0cSPeter Xu     if (!vtd_iova_range_check(end, ce, info->aw)) {
904f06a696dSPeter Xu         /* Fix end so that it reaches the maximum */
905fe215b0cSPeter Xu         end = vtd_iova_limit(ce, info->aw);
906f06a696dSPeter Xu     }
907f06a696dSPeter Xu 
908fe215b0cSPeter Xu     return vtd_page_walk_level(addr, start, end, level, true, true, info);
909f06a696dSPeter Xu }
910f06a696dSPeter Xu 
9111da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
9121da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
9131da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
9141da12ec4SLe Tan {
9151da12ec4SLe Tan     VTDRootEntry re;
9161da12ec4SLe Tan     int ret_fr;
917f80c9874SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
9181da12ec4SLe Tan 
9191da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
9201da12ec4SLe Tan     if (ret_fr) {
9211da12ec4SLe Tan         return ret_fr;
9221da12ec4SLe Tan     }
9231da12ec4SLe Tan 
9241da12ec4SLe Tan     if (!vtd_root_entry_present(&re)) {
9256c441e1dSPeter Xu         /* Not error - it's okay we don't have root entry. */
9266c441e1dSPeter Xu         trace_vtd_re_not_present(bus_num);
9271da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
928f80c9874SPeter Xu     }
929f80c9874SPeter Xu 
93037f51384SPrasad Singamsetty     if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD(s->aw_bits))) {
9316c441e1dSPeter Xu         trace_vtd_re_invalid(re.rsvd, re.val);
9321da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_RSVD;
9331da12ec4SLe Tan     }
9341da12ec4SLe Tan 
9351da12ec4SLe Tan     ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce);
9361da12ec4SLe Tan     if (ret_fr) {
9371da12ec4SLe Tan         return ret_fr;
9381da12ec4SLe Tan     }
9391da12ec4SLe Tan 
9408f7d7161SPeter Xu     if (!vtd_ce_present(ce)) {
9416c441e1dSPeter Xu         /* Not error - it's okay we don't have context entry. */
9426c441e1dSPeter Xu         trace_vtd_ce_not_present(bus_num, devfn);
9431da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
944f80c9874SPeter Xu     }
945f80c9874SPeter Xu 
946f80c9874SPeter Xu     if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) ||
94737f51384SPrasad Singamsetty                (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) {
9486c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
9491da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_RSVD;
9501da12ec4SLe Tan     }
951f80c9874SPeter Xu 
9521da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
9538f7d7161SPeter Xu     if (!vtd_is_level_supported(s, vtd_ce_get_level(ce))) {
9546c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
9551da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
956f80c9874SPeter Xu     }
957f80c9874SPeter Xu 
958f80c9874SPeter Xu     /* Do translation type check */
959f80c9874SPeter Xu     if (!vtd_ce_type_check(x86_iommu, ce)) {
9606c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
9611da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
9621da12ec4SLe Tan     }
963f80c9874SPeter Xu 
9641da12ec4SLe Tan     return 0;
9651da12ec4SLe Tan }
9661da12ec4SLe Tan 
967dbaabb25SPeter Xu /*
968dbaabb25SPeter Xu  * Fetch translation type for specific device. Returns <0 if error
969dbaabb25SPeter Xu  * happens, otherwise return the shifted type to check against
970dbaabb25SPeter Xu  * VTD_CONTEXT_TT_*.
971dbaabb25SPeter Xu  */
972dbaabb25SPeter Xu static int vtd_dev_get_trans_type(VTDAddressSpace *as)
973dbaabb25SPeter Xu {
974dbaabb25SPeter Xu     IntelIOMMUState *s;
975dbaabb25SPeter Xu     VTDContextEntry ce;
976dbaabb25SPeter Xu     int ret;
977dbaabb25SPeter Xu 
978dbaabb25SPeter Xu     s = as->iommu_state;
979dbaabb25SPeter Xu 
980dbaabb25SPeter Xu     ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus),
981dbaabb25SPeter Xu                                    as->devfn, &ce);
982dbaabb25SPeter Xu     if (ret) {
983dbaabb25SPeter Xu         return ret;
984dbaabb25SPeter Xu     }
985dbaabb25SPeter Xu 
986dbaabb25SPeter Xu     return vtd_ce_get_type(&ce);
987dbaabb25SPeter Xu }
988dbaabb25SPeter Xu 
989dbaabb25SPeter Xu static bool vtd_dev_pt_enabled(VTDAddressSpace *as)
990dbaabb25SPeter Xu {
991dbaabb25SPeter Xu     int ret;
992dbaabb25SPeter Xu 
993dbaabb25SPeter Xu     assert(as);
994dbaabb25SPeter Xu 
995dbaabb25SPeter Xu     ret = vtd_dev_get_trans_type(as);
996dbaabb25SPeter Xu     if (ret < 0) {
997dbaabb25SPeter Xu         /*
998dbaabb25SPeter Xu          * Possibly failed to parse the context entry for some reason
999dbaabb25SPeter Xu          * (e.g., during init, or any guest configuration errors on
1000dbaabb25SPeter Xu          * context entries). We should assume PT not enabled for
1001dbaabb25SPeter Xu          * safety.
1002dbaabb25SPeter Xu          */
1003dbaabb25SPeter Xu         return false;
1004dbaabb25SPeter Xu     }
1005dbaabb25SPeter Xu 
1006dbaabb25SPeter Xu     return ret == VTD_CONTEXT_TT_PASS_THROUGH;
1007dbaabb25SPeter Xu }
1008dbaabb25SPeter Xu 
1009dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */
1010dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as)
1011dbaabb25SPeter Xu {
1012dbaabb25SPeter Xu     bool use_iommu;
101366a4a031SPeter Xu     /* Whether we need to take the BQL on our own */
101466a4a031SPeter Xu     bool take_bql = !qemu_mutex_iothread_locked();
1015dbaabb25SPeter Xu 
1016dbaabb25SPeter Xu     assert(as);
1017dbaabb25SPeter Xu 
1018dbaabb25SPeter Xu     use_iommu = as->iommu_state->dmar_enabled & !vtd_dev_pt_enabled(as);
1019dbaabb25SPeter Xu 
1020dbaabb25SPeter Xu     trace_vtd_switch_address_space(pci_bus_num(as->bus),
1021dbaabb25SPeter Xu                                    VTD_PCI_SLOT(as->devfn),
1022dbaabb25SPeter Xu                                    VTD_PCI_FUNC(as->devfn),
1023dbaabb25SPeter Xu                                    use_iommu);
1024dbaabb25SPeter Xu 
102566a4a031SPeter Xu     /*
102666a4a031SPeter Xu      * It's possible that we reach here without BQL, e.g., when called
102766a4a031SPeter Xu      * from vtd_pt_enable_fast_path(). However the memory APIs need
102866a4a031SPeter Xu      * it. We'd better make sure we have had it already, or, take it.
102966a4a031SPeter Xu      */
103066a4a031SPeter Xu     if (take_bql) {
103166a4a031SPeter Xu         qemu_mutex_lock_iothread();
103266a4a031SPeter Xu     }
103366a4a031SPeter Xu 
1034dbaabb25SPeter Xu     /* Turn off first then on the other */
1035dbaabb25SPeter Xu     if (use_iommu) {
1036dbaabb25SPeter Xu         memory_region_set_enabled(&as->sys_alias, false);
10373df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), true);
1038dbaabb25SPeter Xu     } else {
10393df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), false);
1040dbaabb25SPeter Xu         memory_region_set_enabled(&as->sys_alias, true);
1041dbaabb25SPeter Xu     }
1042dbaabb25SPeter Xu 
104366a4a031SPeter Xu     if (take_bql) {
104466a4a031SPeter Xu         qemu_mutex_unlock_iothread();
104566a4a031SPeter Xu     }
104666a4a031SPeter Xu 
1047dbaabb25SPeter Xu     return use_iommu;
1048dbaabb25SPeter Xu }
1049dbaabb25SPeter Xu 
1050dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s)
1051dbaabb25SPeter Xu {
1052dbaabb25SPeter Xu     GHashTableIter iter;
1053dbaabb25SPeter Xu     VTDBus *vtd_bus;
1054dbaabb25SPeter Xu     int i;
1055dbaabb25SPeter Xu 
1056dbaabb25SPeter Xu     g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
1057dbaabb25SPeter Xu     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
1058bf33cc75SPeter Xu         for (i = 0; i < PCI_DEVFN_MAX; i++) {
1059dbaabb25SPeter Xu             if (!vtd_bus->dev_as[i]) {
1060dbaabb25SPeter Xu                 continue;
1061dbaabb25SPeter Xu             }
1062dbaabb25SPeter Xu             vtd_switch_address_space(vtd_bus->dev_as[i]);
1063dbaabb25SPeter Xu         }
1064dbaabb25SPeter Xu     }
1065dbaabb25SPeter Xu }
1066dbaabb25SPeter Xu 
10671da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn)
10681da12ec4SLe Tan {
10691da12ec4SLe Tan     return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL);
10701da12ec4SLe Tan }
10711da12ec4SLe Tan 
10721da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
10731da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
10741da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
10751da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
10761da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
10771da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
10781da12ec4SLe Tan     [VTD_FR_WRITE] = true,
10791da12ec4SLe Tan     [VTD_FR_READ] = true,
10801da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
10811da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
10821da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
10831da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
10841da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
10851da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
10861da12ec4SLe Tan     [VTD_FR_RESERVED_ERR] = false,
10871da12ec4SLe Tan     [VTD_FR_MAX] = false,
10881da12ec4SLe Tan };
10891da12ec4SLe Tan 
10901da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
10911da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
10921da12ec4SLe Tan  * request is 0.
10931da12ec4SLe Tan  */
10941da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
10951da12ec4SLe Tan {
10961da12ec4SLe Tan     return vtd_qualified_faults[fault];
10971da12ec4SLe Tan }
10981da12ec4SLe Tan 
10991da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
11001da12ec4SLe Tan {
11011da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
11021da12ec4SLe Tan }
11031da12ec4SLe Tan 
1104dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id)
1105dbaabb25SPeter Xu {
1106dbaabb25SPeter Xu     VTDBus *vtd_bus;
1107dbaabb25SPeter Xu     VTDAddressSpace *vtd_as;
1108dbaabb25SPeter Xu     bool success = false;
1109dbaabb25SPeter Xu 
1110dbaabb25SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id));
1111dbaabb25SPeter Xu     if (!vtd_bus) {
1112dbaabb25SPeter Xu         goto out;
1113dbaabb25SPeter Xu     }
1114dbaabb25SPeter Xu 
1115dbaabb25SPeter Xu     vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)];
1116dbaabb25SPeter Xu     if (!vtd_as) {
1117dbaabb25SPeter Xu         goto out;
1118dbaabb25SPeter Xu     }
1119dbaabb25SPeter Xu 
1120dbaabb25SPeter Xu     if (vtd_switch_address_space(vtd_as) == false) {
1121dbaabb25SPeter Xu         /* We switched off IOMMU region successfully. */
1122dbaabb25SPeter Xu         success = true;
1123dbaabb25SPeter Xu     }
1124dbaabb25SPeter Xu 
1125dbaabb25SPeter Xu out:
1126dbaabb25SPeter Xu     trace_vtd_pt_enable_fast_path(source_id, success);
1127dbaabb25SPeter Xu }
1128dbaabb25SPeter Xu 
11291da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
11301da12ec4SLe Tan  * translation.
113179e2b9aeSPaolo Bonzini  *
113279e2b9aeSPaolo Bonzini  * Called from RCU critical section.
113379e2b9aeSPaolo Bonzini  *
11341da12ec4SLe Tan  * @bus_num: The bus number
11351da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
11361da12ec4SLe Tan  * @is_write: The access is a write operation
11371da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
1138b9313021SPeter Xu  *
1139b9313021SPeter Xu  * Returns true if translation is successful, otherwise false.
11401da12ec4SLe Tan  */
1141b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
11421da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
11431da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
11441da12ec4SLe Tan {
1145d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
11461da12ec4SLe Tan     VTDContextEntry ce;
11477df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
11481d9efa73SPeter Xu     VTDContextCacheEntry *cc_entry;
1149d66b969bSJason Wang     uint64_t slpte, page_mask;
11501da12ec4SLe Tan     uint32_t level;
11511da12ec4SLe Tan     uint16_t source_id = vtd_make_source_id(bus_num, devfn);
11521da12ec4SLe Tan     int ret_fr;
11531da12ec4SLe Tan     bool is_fpd_set = false;
11541da12ec4SLe Tan     bool reads = true;
11551da12ec4SLe Tan     bool writes = true;
115607f7b733SPeter Xu     uint8_t access_flags;
1157b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
11581da12ec4SLe Tan 
1159046ab7e9SPeter Xu     /*
1160046ab7e9SPeter Xu      * We have standalone memory region for interrupt addresses, we
1161046ab7e9SPeter Xu      * should never receive translation requests in this region.
11621da12ec4SLe Tan      */
1163046ab7e9SPeter Xu     assert(!vtd_is_interrupt_addr(addr));
1164046ab7e9SPeter Xu 
11651d9efa73SPeter Xu     vtd_iommu_lock(s);
11661d9efa73SPeter Xu 
11671d9efa73SPeter Xu     cc_entry = &vtd_as->context_cache_entry;
11681d9efa73SPeter Xu 
1169b5a280c0SLe Tan     /* Try to fetch slpte form IOTLB */
1170b5a280c0SLe Tan     iotlb_entry = vtd_lookup_iotlb(s, source_id, addr);
1171b5a280c0SLe Tan     if (iotlb_entry) {
11726c441e1dSPeter Xu         trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte,
11736c441e1dSPeter Xu                                  iotlb_entry->domain_id);
1174b5a280c0SLe Tan         slpte = iotlb_entry->slpte;
117507f7b733SPeter Xu         access_flags = iotlb_entry->access_flags;
1176d66b969bSJason Wang         page_mask = iotlb_entry->mask;
1177b5a280c0SLe Tan         goto out;
1178b5a280c0SLe Tan     }
1179b9313021SPeter Xu 
1180d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
1181d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
11826c441e1dSPeter Xu         trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi,
11836c441e1dSPeter Xu                                cc_entry->context_entry.lo,
11846c441e1dSPeter Xu                                cc_entry->context_cache_gen);
1185d92fa2dcSLe Tan         ce = cc_entry->context_entry;
1186d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1187d92fa2dcSLe Tan     } else {
11881da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
11891da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
11901da12ec4SLe Tan         if (ret_fr) {
11911da12ec4SLe Tan             ret_fr = -ret_fr;
11921da12ec4SLe Tan             if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
11936c441e1dSPeter Xu                 trace_vtd_fault_disabled();
11941da12ec4SLe Tan             } else {
11951da12ec4SLe Tan                 vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
11961da12ec4SLe Tan             }
1197b9313021SPeter Xu             goto error;
11981da12ec4SLe Tan         }
1199d92fa2dcSLe Tan         /* Update context-cache */
12006c441e1dSPeter Xu         trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo,
12016c441e1dSPeter Xu                                   cc_entry->context_cache_gen,
12026c441e1dSPeter Xu                                   s->context_cache_gen);
1203d92fa2dcSLe Tan         cc_entry->context_entry = ce;
1204d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
1205d92fa2dcSLe Tan     }
12061da12ec4SLe Tan 
1207dbaabb25SPeter Xu     /*
1208dbaabb25SPeter Xu      * We don't need to translate for pass-through context entries.
1209dbaabb25SPeter Xu      * Also, let's ignore IOTLB caching as well for PT devices.
1210dbaabb25SPeter Xu      */
1211dbaabb25SPeter Xu     if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) {
1212892721d9SPeter Xu         entry->iova = addr & VTD_PAGE_MASK_4K;
1213dbaabb25SPeter Xu         entry->translated_addr = entry->iova;
1214892721d9SPeter Xu         entry->addr_mask = ~VTD_PAGE_MASK_4K;
1215dbaabb25SPeter Xu         entry->perm = IOMMU_RW;
1216dbaabb25SPeter Xu         trace_vtd_translate_pt(source_id, entry->iova);
1217dbaabb25SPeter Xu 
1218dbaabb25SPeter Xu         /*
1219dbaabb25SPeter Xu          * When this happens, it means firstly caching-mode is not
1220dbaabb25SPeter Xu          * enabled, and this is the first passthrough translation for
1221dbaabb25SPeter Xu          * the device. Let's enable the fast path for passthrough.
1222dbaabb25SPeter Xu          *
1223dbaabb25SPeter Xu          * When passthrough is disabled again for the device, we can
1224dbaabb25SPeter Xu          * capture it via the context entry invalidation, then the
1225dbaabb25SPeter Xu          * IOMMU region can be swapped back.
1226dbaabb25SPeter Xu          */
1227dbaabb25SPeter Xu         vtd_pt_enable_fast_path(s, source_id);
12281d9efa73SPeter Xu         vtd_iommu_unlock(s);
1229b9313021SPeter Xu         return true;
1230dbaabb25SPeter Xu     }
1231dbaabb25SPeter Xu 
12326e905564SPeter Xu     ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level,
123337f51384SPrasad Singamsetty                                &reads, &writes, s->aw_bits);
12341da12ec4SLe Tan     if (ret_fr) {
12351da12ec4SLe Tan         ret_fr = -ret_fr;
12361da12ec4SLe Tan         if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
12376c441e1dSPeter Xu             trace_vtd_fault_disabled();
12381da12ec4SLe Tan         } else {
12391da12ec4SLe Tan             vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
12401da12ec4SLe Tan         }
1241b9313021SPeter Xu         goto error;
12421da12ec4SLe Tan     }
12431da12ec4SLe Tan 
1244d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
124507f7b733SPeter Xu     access_flags = IOMMU_ACCESS_FLAG(reads, writes);
1246b5a280c0SLe Tan     vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte,
124707f7b733SPeter Xu                      access_flags, level);
1248b5a280c0SLe Tan out:
12491d9efa73SPeter Xu     vtd_iommu_unlock(s);
1250d66b969bSJason Wang     entry->iova = addr & page_mask;
125137f51384SPrasad Singamsetty     entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask;
1252d66b969bSJason Wang     entry->addr_mask = ~page_mask;
125307f7b733SPeter Xu     entry->perm = access_flags;
1254b9313021SPeter Xu     return true;
1255b9313021SPeter Xu 
1256b9313021SPeter Xu error:
12571d9efa73SPeter Xu     vtd_iommu_unlock(s);
1258b9313021SPeter Xu     entry->iova = 0;
1259b9313021SPeter Xu     entry->translated_addr = 0;
1260b9313021SPeter Xu     entry->addr_mask = 0;
1261b9313021SPeter Xu     entry->perm = IOMMU_NONE;
1262b9313021SPeter Xu     return false;
12631da12ec4SLe Tan }
12641da12ec4SLe Tan 
12651da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
12661da12ec4SLe Tan {
12671da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
12681da12ec4SLe Tan     s->root_extended = s->root & VTD_RTADDR_RTT;
126937f51384SPrasad Singamsetty     s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits);
12701da12ec4SLe Tan 
12717feb51b7SPeter Xu     trace_vtd_reg_dmar_root(s->root, s->root_extended);
12721da12ec4SLe Tan }
12731da12ec4SLe Tan 
127402a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global,
127502a2cbc8SPeter Xu                                uint32_t index, uint32_t mask)
127602a2cbc8SPeter Xu {
127702a2cbc8SPeter Xu     x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask);
127802a2cbc8SPeter Xu }
127902a2cbc8SPeter Xu 
1280a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
1281a5861439SPeter Xu {
1282a5861439SPeter Xu     uint64_t value = 0;
1283a5861439SPeter Xu     value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
1284a5861439SPeter Xu     s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
128537f51384SPrasad Singamsetty     s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits);
128628589311SJan Kiszka     s->intr_eime = value & VTD_IRTA_EIME;
1287a5861439SPeter Xu 
128802a2cbc8SPeter Xu     /* Notify global invalidation */
128902a2cbc8SPeter Xu     vtd_iec_notify_all(s, true, 0, 0);
1290a5861439SPeter Xu 
12917feb51b7SPeter Xu     trace_vtd_reg_ir_root(s->intr_root, s->intr_size);
1292a5861439SPeter Xu }
1293a5861439SPeter Xu 
1294dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s)
1295dd4d607eSPeter Xu {
1296b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
1297dd4d607eSPeter Xu 
1298b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
1299b4a4ba0dSPeter Xu         memory_region_iommu_replay_all(&vtd_as->iommu);
1300dd4d607eSPeter Xu     }
1301dd4d607eSPeter Xu }
1302dd4d607eSPeter Xu 
1303d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
1304d92fa2dcSLe Tan {
1305bc535e59SPeter Xu     trace_vtd_inv_desc_cc_global();
13061d9efa73SPeter Xu     /* Protects context cache */
13071d9efa73SPeter Xu     vtd_iommu_lock(s);
1308d92fa2dcSLe Tan     s->context_cache_gen++;
1309d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
13101d9efa73SPeter Xu         vtd_reset_context_cache_locked(s);
1311d92fa2dcSLe Tan     }
13121d9efa73SPeter Xu     vtd_iommu_unlock(s);
1313dbaabb25SPeter Xu     vtd_switch_address_space_all(s);
1314dd4d607eSPeter Xu     /*
1315dd4d607eSPeter Xu      * From VT-d spec 6.5.2.1, a global context entry invalidation
1316dd4d607eSPeter Xu      * should be followed by a IOTLB global invalidation, so we should
1317dd4d607eSPeter Xu      * be safe even without this. Hoewever, let's replay the region as
1318dd4d607eSPeter Xu      * well to be safer, and go back here when we need finer tunes for
1319dd4d607eSPeter Xu      * VT-d emulation codes.
1320dd4d607eSPeter Xu      */
1321dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1322d92fa2dcSLe Tan }
1323d92fa2dcSLe Tan 
1324d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
1325d92fa2dcSLe Tan  * @func_mask: FM field after shifting
1326d92fa2dcSLe Tan  */
1327d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
1328d92fa2dcSLe Tan                                           uint16_t source_id,
1329d92fa2dcSLe Tan                                           uint16_t func_mask)
1330d92fa2dcSLe Tan {
1331d92fa2dcSLe Tan     uint16_t mask;
13327df953bdSKnut Omang     VTDBus *vtd_bus;
1333d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1334bc535e59SPeter Xu     uint8_t bus_n, devfn;
1335d92fa2dcSLe Tan     uint16_t devfn_it;
1336d92fa2dcSLe Tan 
1337bc535e59SPeter Xu     trace_vtd_inv_desc_cc_devices(source_id, func_mask);
1338bc535e59SPeter Xu 
1339d92fa2dcSLe Tan     switch (func_mask & 3) {
1340d92fa2dcSLe Tan     case 0:
1341d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
1342d92fa2dcSLe Tan         break;
1343d92fa2dcSLe Tan     case 1:
1344d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
1345d92fa2dcSLe Tan         break;
1346d92fa2dcSLe Tan     case 2:
1347d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
1348d92fa2dcSLe Tan         break;
1349d92fa2dcSLe Tan     case 3:
1350d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
1351d92fa2dcSLe Tan         break;
1352d92fa2dcSLe Tan     }
13536cb99accSPeter Xu     mask = ~mask;
1354bc535e59SPeter Xu 
1355bc535e59SPeter Xu     bus_n = VTD_SID_TO_BUS(source_id);
1356bc535e59SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, bus_n);
13577df953bdSKnut Omang     if (vtd_bus) {
1358d92fa2dcSLe Tan         devfn = VTD_SID_TO_DEVFN(source_id);
1359bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
13607df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
1361d92fa2dcSLe Tan             if (vtd_as && ((devfn_it & mask) == (devfn & mask))) {
1362bc535e59SPeter Xu                 trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it),
1363bc535e59SPeter Xu                                              VTD_PCI_FUNC(devfn_it));
13641d9efa73SPeter Xu                 vtd_iommu_lock(s);
1365d92fa2dcSLe Tan                 vtd_as->context_cache_entry.context_cache_gen = 0;
13661d9efa73SPeter Xu                 vtd_iommu_unlock(s);
1367dd4d607eSPeter Xu                 /*
1368dbaabb25SPeter Xu                  * Do switch address space when needed, in case if the
1369dbaabb25SPeter Xu                  * device passthrough bit is switched.
1370dbaabb25SPeter Xu                  */
1371dbaabb25SPeter Xu                 vtd_switch_address_space(vtd_as);
1372dbaabb25SPeter Xu                 /*
1373dd4d607eSPeter Xu                  * So a device is moving out of (or moving into) a
1374dd4d607eSPeter Xu                  * domain, a replay() suites here to notify all the
1375dd4d607eSPeter Xu                  * IOMMU_NOTIFIER_MAP registers about this change.
1376dd4d607eSPeter Xu                  * This won't bring bad even if we have no such
1377dd4d607eSPeter Xu                  * notifier registered - the IOMMU notification
1378dd4d607eSPeter Xu                  * framework will skip MAP notifications if that
1379dd4d607eSPeter Xu                  * happened.
1380dd4d607eSPeter Xu                  */
1381dd4d607eSPeter Xu                 memory_region_iommu_replay_all(&vtd_as->iommu);
1382d92fa2dcSLe Tan             }
1383d92fa2dcSLe Tan         }
1384d92fa2dcSLe Tan     }
1385d92fa2dcSLe Tan }
1386d92fa2dcSLe Tan 
13871da12ec4SLe Tan /* Context-cache invalidation
13881da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
13891da12ec4SLe Tan  * @val: the content of the CCMD_REG
13901da12ec4SLe Tan  */
13911da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
13921da12ec4SLe Tan {
13931da12ec4SLe Tan     uint64_t caig;
13941da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
13951da12ec4SLe Tan 
13961da12ec4SLe Tan     switch (type) {
13971da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
1398d92fa2dcSLe Tan         /* Fall through */
1399d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
1400d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
1401d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
14021da12ec4SLe Tan         break;
14031da12ec4SLe Tan 
14041da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
14051da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
1406d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
14071da12ec4SLe Tan         break;
14081da12ec4SLe Tan 
14091da12ec4SLe Tan     default:
14107feb51b7SPeter Xu         trace_vtd_err("Context cache invalidate type error.");
14111da12ec4SLe Tan         caig = 0;
14121da12ec4SLe Tan     }
14131da12ec4SLe Tan     return caig;
14141da12ec4SLe Tan }
14151da12ec4SLe Tan 
1416b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
1417b5a280c0SLe Tan {
14187feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_global();
1419b5a280c0SLe Tan     vtd_reset_iotlb(s);
1420dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1421b5a280c0SLe Tan }
1422b5a280c0SLe Tan 
1423b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
1424b5a280c0SLe Tan {
1425dd4d607eSPeter Xu     VTDContextEntry ce;
1426dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
1427dd4d607eSPeter Xu 
14287feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_domain(domain_id);
14297feb51b7SPeter Xu 
14301d9efa73SPeter Xu     vtd_iommu_lock(s);
1431b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
1432b5a280c0SLe Tan                                 &domain_id);
14331d9efa73SPeter Xu     vtd_iommu_unlock(s);
1434dd4d607eSPeter Xu 
1435b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
1436dd4d607eSPeter Xu         if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1437dd4d607eSPeter Xu                                       vtd_as->devfn, &ce) &&
1438dd4d607eSPeter Xu             domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) {
1439dd4d607eSPeter Xu             memory_region_iommu_replay_all(&vtd_as->iommu);
1440dd4d607eSPeter Xu         }
1441dd4d607eSPeter Xu     }
1442dd4d607eSPeter Xu }
1443dd4d607eSPeter Xu 
1444dd4d607eSPeter Xu static int vtd_page_invalidate_notify_hook(IOMMUTLBEntry *entry,
1445dd4d607eSPeter Xu                                            void *private)
1446dd4d607eSPeter Xu {
14473df9d748SAlexey Kardashevskiy     memory_region_notify_iommu((IOMMUMemoryRegion *)private, *entry);
1448dd4d607eSPeter Xu     return 0;
1449dd4d607eSPeter Xu }
1450dd4d607eSPeter Xu 
1451dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s,
1452dd4d607eSPeter Xu                                            uint16_t domain_id, hwaddr addr,
1453dd4d607eSPeter Xu                                            uint8_t am)
1454dd4d607eSPeter Xu {
1455b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
1456dd4d607eSPeter Xu     VTDContextEntry ce;
1457dd4d607eSPeter Xu     int ret;
14584f8a62a9SPeter Xu     hwaddr size = (1 << am) * VTD_PAGE_SIZE;
1459dd4d607eSPeter Xu 
1460b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) {
1461dd4d607eSPeter Xu         ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1462dd4d607eSPeter Xu                                        vtd_as->devfn, &ce);
1463dd4d607eSPeter Xu         if (!ret && domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) {
14644f8a62a9SPeter Xu             if (vtd_as_has_map_notifier(vtd_as)) {
1465fe215b0cSPeter Xu                 vtd_page_walk_info info = {
1466fe215b0cSPeter Xu                     .hook_fn = vtd_page_invalidate_notify_hook,
1467fe215b0cSPeter Xu                     .private = (void *)&vtd_as->iommu,
1468fe215b0cSPeter Xu                     .notify_unmap = true,
1469fe215b0cSPeter Xu                     .aw = s->aw_bits,
14702f764fa8SPeter Xu                     .as = vtd_as,
1471*d118c06eSPeter Xu                     .domain_id = domain_id,
1472fe215b0cSPeter Xu                 };
1473fe215b0cSPeter Xu 
14744f8a62a9SPeter Xu                 /*
14754f8a62a9SPeter Xu                  * As long as we have MAP notifications registered in
14764f8a62a9SPeter Xu                  * any of our IOMMU notifiers, we need to sync the
14774f8a62a9SPeter Xu                  * shadow page table.
14784f8a62a9SPeter Xu                  */
1479fe215b0cSPeter Xu                 vtd_page_walk(&ce, addr, addr + size, &info);
14804f8a62a9SPeter Xu             } else {
14814f8a62a9SPeter Xu                 /*
14824f8a62a9SPeter Xu                  * For UNMAP-only notifiers, we don't need to walk the
14834f8a62a9SPeter Xu                  * page tables.  We just deliver the PSI down to
14844f8a62a9SPeter Xu                  * invalidate caches.
14854f8a62a9SPeter Xu                  */
14864f8a62a9SPeter Xu                 IOMMUTLBEntry entry = {
14874f8a62a9SPeter Xu                     .target_as = &address_space_memory,
14884f8a62a9SPeter Xu                     .iova = addr,
14894f8a62a9SPeter Xu                     .translated_addr = 0,
14904f8a62a9SPeter Xu                     .addr_mask = size - 1,
14914f8a62a9SPeter Xu                     .perm = IOMMU_NONE,
14924f8a62a9SPeter Xu                 };
14934f8a62a9SPeter Xu                 memory_region_notify_iommu(&vtd_as->iommu, entry);
14944f8a62a9SPeter Xu             }
1495dd4d607eSPeter Xu         }
1496dd4d607eSPeter Xu     }
1497b5a280c0SLe Tan }
1498b5a280c0SLe Tan 
1499b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
1500b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
1501b5a280c0SLe Tan {
1502b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
1503b5a280c0SLe Tan 
15047feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am);
15057feb51b7SPeter Xu 
1506b5a280c0SLe Tan     assert(am <= VTD_MAMV);
1507b5a280c0SLe Tan     info.domain_id = domain_id;
1508d66b969bSJason Wang     info.addr = addr;
1509b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
15101d9efa73SPeter Xu     vtd_iommu_lock(s);
1511b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
15121d9efa73SPeter Xu     vtd_iommu_unlock(s);
1513dd4d607eSPeter Xu     vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am);
1514b5a280c0SLe Tan }
1515b5a280c0SLe Tan 
15161da12ec4SLe Tan /* Flush IOTLB
15171da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
15181da12ec4SLe Tan  * @val: the content of the IOTLB_REG
15191da12ec4SLe Tan  */
15201da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
15211da12ec4SLe Tan {
15221da12ec4SLe Tan     uint64_t iaig;
15231da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
1524b5a280c0SLe Tan     uint16_t domain_id;
1525b5a280c0SLe Tan     hwaddr addr;
1526b5a280c0SLe Tan     uint8_t am;
15271da12ec4SLe Tan 
15281da12ec4SLe Tan     switch (type) {
15291da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
15301da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
1531b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
15321da12ec4SLe Tan         break;
15331da12ec4SLe Tan 
15341da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
1535b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
15361da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
1537b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
15381da12ec4SLe Tan         break;
15391da12ec4SLe Tan 
15401da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
1541b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
1542b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
1543b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
1544b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
1545b5a280c0SLe Tan         if (am > VTD_MAMV) {
15467feb51b7SPeter Xu             trace_vtd_err("IOTLB PSI flush: address mask overflow.");
1547b5a280c0SLe Tan             iaig = 0;
1548b5a280c0SLe Tan             break;
1549b5a280c0SLe Tan         }
15501da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
1551b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
15521da12ec4SLe Tan         break;
15531da12ec4SLe Tan 
15541da12ec4SLe Tan     default:
15557feb51b7SPeter Xu         trace_vtd_err("IOTLB flush: invalid granularity.");
15561da12ec4SLe Tan         iaig = 0;
15571da12ec4SLe Tan     }
15581da12ec4SLe Tan     return iaig;
15591da12ec4SLe Tan }
15601da12ec4SLe Tan 
15618991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s);
1562ed7b8fbcSLe Tan 
1563ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
1564ed7b8fbcSLe Tan {
1565ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
1566ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
1567ed7b8fbcSLe Tan }
1568ed7b8fbcSLe Tan 
1569ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
1570ed7b8fbcSLe Tan {
1571ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
1572ed7b8fbcSLe Tan 
15737feb51b7SPeter Xu     trace_vtd_inv_qi_enable(en);
15747feb51b7SPeter Xu 
1575ed7b8fbcSLe Tan     if (en) {
157637f51384SPrasad Singamsetty         s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits);
1577ed7b8fbcSLe Tan         /* 2^(x+8) entries */
1578ed7b8fbcSLe Tan         s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8);
1579ed7b8fbcSLe Tan         s->qi_enabled = true;
15807feb51b7SPeter Xu         trace_vtd_inv_qi_setup(s->iq, s->iq_size);
1581ed7b8fbcSLe Tan         /* Ok - report back to driver */
1582ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
15838991c460SLadi Prosek 
15848991c460SLadi Prosek         if (s->iq_tail != 0) {
15858991c460SLadi Prosek             /*
15868991c460SLadi Prosek              * This is a spec violation but Windows guests are known to set up
15878991c460SLadi Prosek              * Queued Invalidation this way so we allow the write and process
15888991c460SLadi Prosek              * Invalidation Descriptors right away.
15898991c460SLadi Prosek              */
15908991c460SLadi Prosek             trace_vtd_warn_invalid_qi_tail(s->iq_tail);
15918991c460SLadi Prosek             if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
15928991c460SLadi Prosek                 vtd_fetch_inv_desc(s);
15938991c460SLadi Prosek             }
1594ed7b8fbcSLe Tan         }
1595ed7b8fbcSLe Tan     } else {
1596ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
1597ed7b8fbcSLe Tan             /* disable Queued Invalidation */
1598ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
1599ed7b8fbcSLe Tan             s->iq_head = 0;
1600ed7b8fbcSLe Tan             s->qi_enabled = false;
1601ed7b8fbcSLe Tan             /* Ok - report back to driver */
1602ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
1603ed7b8fbcSLe Tan         } else {
16047feb51b7SPeter Xu             trace_vtd_err_qi_disable(s->iq_head, s->iq_tail, s->iq_last_desc_type);
1605ed7b8fbcSLe Tan         }
1606ed7b8fbcSLe Tan     }
1607ed7b8fbcSLe Tan }
1608ed7b8fbcSLe Tan 
16091da12ec4SLe Tan /* Set Root Table Pointer */
16101da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
16111da12ec4SLe Tan {
16121da12ec4SLe Tan     vtd_root_table_setup(s);
16131da12ec4SLe Tan     /* Ok - report back to driver */
16141da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
16151da12ec4SLe Tan }
16161da12ec4SLe Tan 
1617a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */
1618a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s)
1619a5861439SPeter Xu {
1620a5861439SPeter Xu     vtd_interrupt_remap_table_setup(s);
1621a5861439SPeter Xu     /* Ok - report back to driver */
1622a5861439SPeter Xu     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS);
1623a5861439SPeter Xu }
1624a5861439SPeter Xu 
16251da12ec4SLe Tan /* Handle Translation Enable/Disable */
16261da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
16271da12ec4SLe Tan {
1628558e0024SPeter Xu     if (s->dmar_enabled == en) {
1629558e0024SPeter Xu         return;
1630558e0024SPeter Xu     }
1631558e0024SPeter Xu 
16327feb51b7SPeter Xu     trace_vtd_dmar_enable(en);
16331da12ec4SLe Tan 
16341da12ec4SLe Tan     if (en) {
16351da12ec4SLe Tan         s->dmar_enabled = true;
16361da12ec4SLe Tan         /* Ok - report back to driver */
16371da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
16381da12ec4SLe Tan     } else {
16391da12ec4SLe Tan         s->dmar_enabled = false;
16401da12ec4SLe Tan 
16411da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
16421da12ec4SLe Tan         s->next_frcd_reg = 0;
16431da12ec4SLe Tan         /* Ok - report back to driver */
16441da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
16451da12ec4SLe Tan     }
1646558e0024SPeter Xu 
1647558e0024SPeter Xu     vtd_switch_address_space_all(s);
16481da12ec4SLe Tan }
16491da12ec4SLe Tan 
165080de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */
165180de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en)
165280de52baSPeter Xu {
16537feb51b7SPeter Xu     trace_vtd_ir_enable(en);
165480de52baSPeter Xu 
165580de52baSPeter Xu     if (en) {
165680de52baSPeter Xu         s->intr_enabled = true;
165780de52baSPeter Xu         /* Ok - report back to driver */
165880de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES);
165980de52baSPeter Xu     } else {
166080de52baSPeter Xu         s->intr_enabled = false;
166180de52baSPeter Xu         /* Ok - report back to driver */
166280de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0);
166380de52baSPeter Xu     }
166480de52baSPeter Xu }
166580de52baSPeter Xu 
16661da12ec4SLe Tan /* Handle write to Global Command Register */
16671da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
16681da12ec4SLe Tan {
16691da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
16701da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
16711da12ec4SLe Tan     uint32_t changed = status ^ val;
16721da12ec4SLe Tan 
16737feb51b7SPeter Xu     trace_vtd_reg_write_gcmd(status, val);
16741da12ec4SLe Tan     if (changed & VTD_GCMD_TE) {
16751da12ec4SLe Tan         /* Translation enable/disable */
16761da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
16771da12ec4SLe Tan     }
16781da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
16791da12ec4SLe Tan         /* Set/update the root-table pointer */
16801da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
16811da12ec4SLe Tan     }
1682ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
1683ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
1684ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
1685ed7b8fbcSLe Tan     }
1686a5861439SPeter Xu     if (val & VTD_GCMD_SIRTP) {
1687a5861439SPeter Xu         /* Set/update the interrupt remapping root-table pointer */
1688a5861439SPeter Xu         vtd_handle_gcmd_sirtp(s);
1689a5861439SPeter Xu     }
169080de52baSPeter Xu     if (changed & VTD_GCMD_IRE) {
169180de52baSPeter Xu         /* Interrupt remap enable/disable */
169280de52baSPeter Xu         vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE);
169380de52baSPeter Xu     }
16941da12ec4SLe Tan }
16951da12ec4SLe Tan 
16961da12ec4SLe Tan /* Handle write to Context Command Register */
16971da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
16981da12ec4SLe Tan {
16991da12ec4SLe Tan     uint64_t ret;
17001da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
17011da12ec4SLe Tan 
17021da12ec4SLe Tan     /* Context-cache invalidation request */
17031da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
1704ed7b8fbcSLe Tan         if (s->qi_enabled) {
17057feb51b7SPeter Xu             trace_vtd_err("Queued Invalidation enabled, "
1706ed7b8fbcSLe Tan                           "should not use register-based invalidation");
1707ed7b8fbcSLe Tan             return;
1708ed7b8fbcSLe Tan         }
17091da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
17101da12ec4SLe Tan         /* Invalidation completed. Change something to show */
17111da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
17121da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
17131da12ec4SLe Tan                                       ret);
17141da12ec4SLe Tan     }
17151da12ec4SLe Tan }
17161da12ec4SLe Tan 
17171da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
17181da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
17191da12ec4SLe Tan {
17201da12ec4SLe Tan     uint64_t ret;
17211da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
17221da12ec4SLe Tan 
17231da12ec4SLe Tan     /* IOTLB invalidation request */
17241da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
1725ed7b8fbcSLe Tan         if (s->qi_enabled) {
17267feb51b7SPeter Xu             trace_vtd_err("Queued Invalidation enabled, "
17277feb51b7SPeter Xu                           "should not use register-based invalidation.");
1728ed7b8fbcSLe Tan             return;
1729ed7b8fbcSLe Tan         }
17301da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
17311da12ec4SLe Tan         /* Invalidation completed. Change something to show */
17321da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
17331da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
17341da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
17351da12ec4SLe Tan     }
17361da12ec4SLe Tan }
17371da12ec4SLe Tan 
1738ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
1739ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset,
1740ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
1741ed7b8fbcSLe Tan {
1742ed7b8fbcSLe Tan     dma_addr_t addr = base_addr + offset * sizeof(*inv_desc);
1743ed7b8fbcSLe Tan     if (dma_memory_read(&address_space_memory, addr, inv_desc,
1744ed7b8fbcSLe Tan         sizeof(*inv_desc))) {
17457feb51b7SPeter Xu         trace_vtd_err("Read INV DESC failed.");
1746ed7b8fbcSLe Tan         inv_desc->lo = 0;
1747ed7b8fbcSLe Tan         inv_desc->hi = 0;
1748ed7b8fbcSLe Tan         return false;
1749ed7b8fbcSLe Tan     }
1750ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
1751ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
1752ed7b8fbcSLe Tan     return true;
1753ed7b8fbcSLe Tan }
1754ed7b8fbcSLe Tan 
1755ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1756ed7b8fbcSLe Tan {
1757ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
1758ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
1759bc535e59SPeter Xu         trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo);
1760ed7b8fbcSLe Tan         return false;
1761ed7b8fbcSLe Tan     }
1762ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
1763ed7b8fbcSLe Tan         /* Status Write */
1764ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
1765ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
1766ed7b8fbcSLe Tan 
1767ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
1768ed7b8fbcSLe Tan 
1769ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
1770ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
1771bc535e59SPeter Xu         trace_vtd_inv_desc_wait_sw(status_addr, status_data);
1772ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
1773ed7b8fbcSLe Tan         if (dma_memory_write(&address_space_memory, status_addr, &status_data,
1774ed7b8fbcSLe Tan                              sizeof(status_data))) {
1775bc535e59SPeter Xu             trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo);
1776ed7b8fbcSLe Tan             return false;
1777ed7b8fbcSLe Tan         }
1778ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
1779ed7b8fbcSLe Tan         /* Interrupt flag */
1780ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
1781ed7b8fbcSLe Tan     } else {
1782bc535e59SPeter Xu         trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo);
1783ed7b8fbcSLe Tan         return false;
1784ed7b8fbcSLe Tan     }
1785ed7b8fbcSLe Tan     return true;
1786ed7b8fbcSLe Tan }
1787ed7b8fbcSLe Tan 
1788d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
1789d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
1790d92fa2dcSLe Tan {
1791bc535e59SPeter Xu     uint16_t sid, fmask;
1792bc535e59SPeter Xu 
1793d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
1794bc535e59SPeter Xu         trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo);
1795d92fa2dcSLe Tan         return false;
1796d92fa2dcSLe Tan     }
1797d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
1798d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
1799bc535e59SPeter Xu         trace_vtd_inv_desc_cc_domain(
1800d92fa2dcSLe Tan             (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
1801d92fa2dcSLe Tan         /* Fall through */
1802d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
1803d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
1804d92fa2dcSLe Tan         break;
1805d92fa2dcSLe Tan 
1806d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
1807bc535e59SPeter Xu         sid = VTD_INV_DESC_CC_SID(inv_desc->lo);
1808bc535e59SPeter Xu         fmask = VTD_INV_DESC_CC_FM(inv_desc->lo);
1809bc535e59SPeter Xu         vtd_context_device_invalidate(s, sid, fmask);
1810d92fa2dcSLe Tan         break;
1811d92fa2dcSLe Tan 
1812d92fa2dcSLe Tan     default:
1813bc535e59SPeter Xu         trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo);
1814d92fa2dcSLe Tan         return false;
1815d92fa2dcSLe Tan     }
1816d92fa2dcSLe Tan     return true;
1817d92fa2dcSLe Tan }
1818d92fa2dcSLe Tan 
1819b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1820b5a280c0SLe Tan {
1821b5a280c0SLe Tan     uint16_t domain_id;
1822b5a280c0SLe Tan     uint8_t am;
1823b5a280c0SLe Tan     hwaddr addr;
1824b5a280c0SLe Tan 
1825b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
1826b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
1827bc535e59SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1828b5a280c0SLe Tan         return false;
1829b5a280c0SLe Tan     }
1830b5a280c0SLe Tan 
1831b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
1832b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
1833b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
1834b5a280c0SLe Tan         break;
1835b5a280c0SLe Tan 
1836b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
1837b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1838b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
1839b5a280c0SLe Tan         break;
1840b5a280c0SLe Tan 
1841b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
1842b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1843b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
1844b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
1845b5a280c0SLe Tan         if (am > VTD_MAMV) {
1846bc535e59SPeter Xu             trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1847b5a280c0SLe Tan             return false;
1848b5a280c0SLe Tan         }
1849b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
1850b5a280c0SLe Tan         break;
1851b5a280c0SLe Tan 
1852b5a280c0SLe Tan     default:
1853bc535e59SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1854b5a280c0SLe Tan         return false;
1855b5a280c0SLe Tan     }
1856b5a280c0SLe Tan     return true;
1857b5a280c0SLe Tan }
1858b5a280c0SLe Tan 
185902a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s,
186002a2cbc8SPeter Xu                                      VTDInvDesc *inv_desc)
186102a2cbc8SPeter Xu {
18627feb51b7SPeter Xu     trace_vtd_inv_desc_iec(inv_desc->iec.granularity,
186302a2cbc8SPeter Xu                            inv_desc->iec.index,
186402a2cbc8SPeter Xu                            inv_desc->iec.index_mask);
186502a2cbc8SPeter Xu 
186602a2cbc8SPeter Xu     vtd_iec_notify_all(s, !inv_desc->iec.granularity,
186702a2cbc8SPeter Xu                        inv_desc->iec.index,
186802a2cbc8SPeter Xu                        inv_desc->iec.index_mask);
1869554f5e16SJason Wang     return true;
1870554f5e16SJason Wang }
187102a2cbc8SPeter Xu 
1872554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s,
1873554f5e16SJason Wang                                           VTDInvDesc *inv_desc)
1874554f5e16SJason Wang {
1875554f5e16SJason Wang     VTDAddressSpace *vtd_dev_as;
1876554f5e16SJason Wang     IOMMUTLBEntry entry;
1877554f5e16SJason Wang     struct VTDBus *vtd_bus;
1878554f5e16SJason Wang     hwaddr addr;
1879554f5e16SJason Wang     uint64_t sz;
1880554f5e16SJason Wang     uint16_t sid;
1881554f5e16SJason Wang     uint8_t devfn;
1882554f5e16SJason Wang     bool size;
1883554f5e16SJason Wang     uint8_t bus_num;
1884554f5e16SJason Wang 
1885554f5e16SJason Wang     addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi);
1886554f5e16SJason Wang     sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo);
1887554f5e16SJason Wang     devfn = sid & 0xff;
1888554f5e16SJason Wang     bus_num = sid >> 8;
1889554f5e16SJason Wang     size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi);
1890554f5e16SJason Wang 
1891554f5e16SJason Wang     if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) ||
1892554f5e16SJason Wang         (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) {
18937feb51b7SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1894554f5e16SJason Wang         return false;
1895554f5e16SJason Wang     }
1896554f5e16SJason Wang 
1897554f5e16SJason Wang     vtd_bus = vtd_find_as_from_bus_num(s, bus_num);
1898554f5e16SJason Wang     if (!vtd_bus) {
1899554f5e16SJason Wang         goto done;
1900554f5e16SJason Wang     }
1901554f5e16SJason Wang 
1902554f5e16SJason Wang     vtd_dev_as = vtd_bus->dev_as[devfn];
1903554f5e16SJason Wang     if (!vtd_dev_as) {
1904554f5e16SJason Wang         goto done;
1905554f5e16SJason Wang     }
1906554f5e16SJason Wang 
190704eb6247SJason Wang     /* According to ATS spec table 2.4:
190804eb6247SJason Wang      * S = 0, bits 15:12 = xxxx     range size: 4K
190904eb6247SJason Wang      * S = 1, bits 15:12 = xxx0     range size: 8K
191004eb6247SJason Wang      * S = 1, bits 15:12 = xx01     range size: 16K
191104eb6247SJason Wang      * S = 1, bits 15:12 = x011     range size: 32K
191204eb6247SJason Wang      * S = 1, bits 15:12 = 0111     range size: 64K
191304eb6247SJason Wang      * ...
191404eb6247SJason Wang      */
1915554f5e16SJason Wang     if (size) {
191604eb6247SJason Wang         sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT);
1917554f5e16SJason Wang         addr &= ~(sz - 1);
1918554f5e16SJason Wang     } else {
1919554f5e16SJason Wang         sz = VTD_PAGE_SIZE;
1920554f5e16SJason Wang     }
1921554f5e16SJason Wang 
1922554f5e16SJason Wang     entry.target_as = &vtd_dev_as->as;
1923554f5e16SJason Wang     entry.addr_mask = sz - 1;
1924554f5e16SJason Wang     entry.iova = addr;
1925554f5e16SJason Wang     entry.perm = IOMMU_NONE;
1926554f5e16SJason Wang     entry.translated_addr = 0;
192710315b9bSJason Wang     memory_region_notify_iommu(&vtd_dev_as->iommu, entry);
1928554f5e16SJason Wang 
1929554f5e16SJason Wang done:
193002a2cbc8SPeter Xu     return true;
193102a2cbc8SPeter Xu }
193202a2cbc8SPeter Xu 
1933ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
1934ed7b8fbcSLe Tan {
1935ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
1936ed7b8fbcSLe Tan     uint8_t desc_type;
1937ed7b8fbcSLe Tan 
19387feb51b7SPeter Xu     trace_vtd_inv_qi_head(s->iq_head);
1939ed7b8fbcSLe Tan     if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) {
1940ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
1941ed7b8fbcSLe Tan         return false;
1942ed7b8fbcSLe Tan     }
1943ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
1944ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
1945ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
1946ed7b8fbcSLe Tan 
1947ed7b8fbcSLe Tan     switch (desc_type) {
1948ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
1949bc535e59SPeter Xu         trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo);
1950d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
1951d92fa2dcSLe Tan             return false;
1952d92fa2dcSLe Tan         }
1953ed7b8fbcSLe Tan         break;
1954ed7b8fbcSLe Tan 
1955ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
1956bc535e59SPeter Xu         trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo);
1957b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
1958b5a280c0SLe Tan             return false;
1959b5a280c0SLe Tan         }
1960ed7b8fbcSLe Tan         break;
1961ed7b8fbcSLe Tan 
1962ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
1963bc535e59SPeter Xu         trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo);
1964ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
1965ed7b8fbcSLe Tan             return false;
1966ed7b8fbcSLe Tan         }
1967ed7b8fbcSLe Tan         break;
1968ed7b8fbcSLe Tan 
1969b7910472SPeter Xu     case VTD_INV_DESC_IEC:
1970bc535e59SPeter Xu         trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo);
197102a2cbc8SPeter Xu         if (!vtd_process_inv_iec_desc(s, &inv_desc)) {
197202a2cbc8SPeter Xu             return false;
197302a2cbc8SPeter Xu         }
1974b7910472SPeter Xu         break;
1975b7910472SPeter Xu 
1976554f5e16SJason Wang     case VTD_INV_DESC_DEVICE:
19777feb51b7SPeter Xu         trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo);
1978554f5e16SJason Wang         if (!vtd_process_device_iotlb_desc(s, &inv_desc)) {
1979554f5e16SJason Wang             return false;
1980554f5e16SJason Wang         }
1981554f5e16SJason Wang         break;
1982554f5e16SJason Wang 
1983ed7b8fbcSLe Tan     default:
1984bc535e59SPeter Xu         trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo);
1985ed7b8fbcSLe Tan         return false;
1986ed7b8fbcSLe Tan     }
1987ed7b8fbcSLe Tan     s->iq_head++;
1988ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
1989ed7b8fbcSLe Tan         s->iq_head = 0;
1990ed7b8fbcSLe Tan     }
1991ed7b8fbcSLe Tan     return true;
1992ed7b8fbcSLe Tan }
1993ed7b8fbcSLe Tan 
1994ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
1995ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
1996ed7b8fbcSLe Tan {
19977feb51b7SPeter Xu     trace_vtd_inv_qi_fetch();
19987feb51b7SPeter Xu 
1999ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
2000ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
20017feb51b7SPeter Xu         trace_vtd_err_qi_tail(s->iq_tail, s->iq_size);
2002ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
2003ed7b8fbcSLe Tan         return;
2004ed7b8fbcSLe Tan     }
2005ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
2006ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
2007ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
2008ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
2009ed7b8fbcSLe Tan             break;
2010ed7b8fbcSLe Tan         }
2011ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
2012ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
2013ed7b8fbcSLe Tan                          (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) &
2014ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
2015ed7b8fbcSLe Tan     }
2016ed7b8fbcSLe Tan }
2017ed7b8fbcSLe Tan 
2018ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
2019ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
2020ed7b8fbcSLe Tan {
2021ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
2022ed7b8fbcSLe Tan 
2023ed7b8fbcSLe Tan     s->iq_tail = VTD_IQT_QT(val);
20247feb51b7SPeter Xu     trace_vtd_inv_qi_tail(s->iq_tail);
20257feb51b7SPeter Xu 
2026ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
2027ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
2028ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
2029ed7b8fbcSLe Tan     }
2030ed7b8fbcSLe Tan }
2031ed7b8fbcSLe Tan 
20321da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
20331da12ec4SLe Tan {
20341da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
20351da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
20361da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
20371da12ec4SLe Tan 
20381da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
20391da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
20407feb51b7SPeter Xu         trace_vtd_fsts_clear_ip();
20411da12ec4SLe Tan     }
2042ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
2043ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
2044ed7b8fbcSLe Tan      */
20451da12ec4SLe Tan }
20461da12ec4SLe Tan 
20471da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
20481da12ec4SLe Tan {
20491da12ec4SLe Tan     uint32_t fectl_reg;
20501da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
20511da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
20521da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
20531da12ec4SLe Tan      */
20541da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
20557feb51b7SPeter Xu 
20567feb51b7SPeter Xu     trace_vtd_reg_write_fectl(fectl_reg);
20577feb51b7SPeter Xu 
20581da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
20591da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
20601da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
20611da12ec4SLe Tan     }
20621da12ec4SLe Tan }
20631da12ec4SLe Tan 
2064ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
2065ed7b8fbcSLe Tan {
2066ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
2067ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
2068ed7b8fbcSLe Tan 
2069ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
20707feb51b7SPeter Xu         trace_vtd_reg_ics_clear_ip();
2071ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2072ed7b8fbcSLe Tan     }
2073ed7b8fbcSLe Tan }
2074ed7b8fbcSLe Tan 
2075ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
2076ed7b8fbcSLe Tan {
2077ed7b8fbcSLe Tan     uint32_t iectl_reg;
2078ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
2079ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
2080ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
2081ed7b8fbcSLe Tan      */
2082ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
20837feb51b7SPeter Xu 
20847feb51b7SPeter Xu     trace_vtd_reg_write_iectl(iectl_reg);
20857feb51b7SPeter Xu 
2086ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
2087ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
2088ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2089ed7b8fbcSLe Tan     }
2090ed7b8fbcSLe Tan }
2091ed7b8fbcSLe Tan 
20921da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
20931da12ec4SLe Tan {
20941da12ec4SLe Tan     IntelIOMMUState *s = opaque;
20951da12ec4SLe Tan     uint64_t val;
20961da12ec4SLe Tan 
20977feb51b7SPeter Xu     trace_vtd_reg_read(addr, size);
20987feb51b7SPeter Xu 
20991da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
21007feb51b7SPeter Xu         trace_vtd_err("Read MMIO over range.");
21011da12ec4SLe Tan         return (uint64_t)-1;
21021da12ec4SLe Tan     }
21031da12ec4SLe Tan 
21041da12ec4SLe Tan     switch (addr) {
21051da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
21061da12ec4SLe Tan     case DMAR_RTADDR_REG:
21071da12ec4SLe Tan         if (size == 4) {
21081da12ec4SLe Tan             val = s->root & ((1ULL << 32) - 1);
21091da12ec4SLe Tan         } else {
21101da12ec4SLe Tan             val = s->root;
21111da12ec4SLe Tan         }
21121da12ec4SLe Tan         break;
21131da12ec4SLe Tan 
21141da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
21151da12ec4SLe Tan         assert(size == 4);
21161da12ec4SLe Tan         val = s->root >> 32;
21171da12ec4SLe Tan         break;
21181da12ec4SLe Tan 
2119ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2120ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2121ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
2122ed7b8fbcSLe Tan         if (size == 4) {
2123ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
2124ed7b8fbcSLe Tan         }
2125ed7b8fbcSLe Tan         break;
2126ed7b8fbcSLe Tan 
2127ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2128ed7b8fbcSLe Tan         assert(size == 4);
2129ed7b8fbcSLe Tan         val = s->iq >> 32;
2130ed7b8fbcSLe Tan         break;
2131ed7b8fbcSLe Tan 
21321da12ec4SLe Tan     default:
21331da12ec4SLe Tan         if (size == 4) {
21341da12ec4SLe Tan             val = vtd_get_long(s, addr);
21351da12ec4SLe Tan         } else {
21361da12ec4SLe Tan             val = vtd_get_quad(s, addr);
21371da12ec4SLe Tan         }
21381da12ec4SLe Tan     }
21397feb51b7SPeter Xu 
21401da12ec4SLe Tan     return val;
21411da12ec4SLe Tan }
21421da12ec4SLe Tan 
21431da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
21441da12ec4SLe Tan                           uint64_t val, unsigned size)
21451da12ec4SLe Tan {
21461da12ec4SLe Tan     IntelIOMMUState *s = opaque;
21471da12ec4SLe Tan 
21487feb51b7SPeter Xu     trace_vtd_reg_write(addr, size, val);
21497feb51b7SPeter Xu 
21501da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
21517feb51b7SPeter Xu         trace_vtd_err("Write MMIO over range.");
21521da12ec4SLe Tan         return;
21531da12ec4SLe Tan     }
21541da12ec4SLe Tan 
21551da12ec4SLe Tan     switch (addr) {
21561da12ec4SLe Tan     /* Global Command Register, 32-bit */
21571da12ec4SLe Tan     case DMAR_GCMD_REG:
21581da12ec4SLe Tan         vtd_set_long(s, addr, val);
21591da12ec4SLe Tan         vtd_handle_gcmd_write(s);
21601da12ec4SLe Tan         break;
21611da12ec4SLe Tan 
21621da12ec4SLe Tan     /* Context Command Register, 64-bit */
21631da12ec4SLe Tan     case DMAR_CCMD_REG:
21641da12ec4SLe Tan         if (size == 4) {
21651da12ec4SLe Tan             vtd_set_long(s, addr, val);
21661da12ec4SLe Tan         } else {
21671da12ec4SLe Tan             vtd_set_quad(s, addr, val);
21681da12ec4SLe Tan             vtd_handle_ccmd_write(s);
21691da12ec4SLe Tan         }
21701da12ec4SLe Tan         break;
21711da12ec4SLe Tan 
21721da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
21731da12ec4SLe Tan         assert(size == 4);
21741da12ec4SLe Tan         vtd_set_long(s, addr, val);
21751da12ec4SLe Tan         vtd_handle_ccmd_write(s);
21761da12ec4SLe Tan         break;
21771da12ec4SLe Tan 
21781da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
21791da12ec4SLe Tan     case DMAR_IOTLB_REG:
21801da12ec4SLe Tan         if (size == 4) {
21811da12ec4SLe Tan             vtd_set_long(s, addr, val);
21821da12ec4SLe Tan         } else {
21831da12ec4SLe Tan             vtd_set_quad(s, addr, val);
21841da12ec4SLe Tan             vtd_handle_iotlb_write(s);
21851da12ec4SLe Tan         }
21861da12ec4SLe Tan         break;
21871da12ec4SLe Tan 
21881da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
21891da12ec4SLe Tan         assert(size == 4);
21901da12ec4SLe Tan         vtd_set_long(s, addr, val);
21911da12ec4SLe Tan         vtd_handle_iotlb_write(s);
21921da12ec4SLe Tan         break;
21931da12ec4SLe Tan 
2194b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
2195b5a280c0SLe Tan     case DMAR_IVA_REG:
2196b5a280c0SLe Tan         if (size == 4) {
2197b5a280c0SLe Tan             vtd_set_long(s, addr, val);
2198b5a280c0SLe Tan         } else {
2199b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
2200b5a280c0SLe Tan         }
2201b5a280c0SLe Tan         break;
2202b5a280c0SLe Tan 
2203b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
2204b5a280c0SLe Tan         assert(size == 4);
2205b5a280c0SLe Tan         vtd_set_long(s, addr, val);
2206b5a280c0SLe Tan         break;
2207b5a280c0SLe Tan 
22081da12ec4SLe Tan     /* Fault Status Register, 32-bit */
22091da12ec4SLe Tan     case DMAR_FSTS_REG:
22101da12ec4SLe Tan         assert(size == 4);
22111da12ec4SLe Tan         vtd_set_long(s, addr, val);
22121da12ec4SLe Tan         vtd_handle_fsts_write(s);
22131da12ec4SLe Tan         break;
22141da12ec4SLe Tan 
22151da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
22161da12ec4SLe Tan     case DMAR_FECTL_REG:
22171da12ec4SLe Tan         assert(size == 4);
22181da12ec4SLe Tan         vtd_set_long(s, addr, val);
22191da12ec4SLe Tan         vtd_handle_fectl_write(s);
22201da12ec4SLe Tan         break;
22211da12ec4SLe Tan 
22221da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
22231da12ec4SLe Tan     case DMAR_FEDATA_REG:
22241da12ec4SLe Tan         assert(size == 4);
22251da12ec4SLe Tan         vtd_set_long(s, addr, val);
22261da12ec4SLe Tan         break;
22271da12ec4SLe Tan 
22281da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
22291da12ec4SLe Tan     case DMAR_FEADDR_REG:
2230b7a7bb35SJan Kiszka         if (size == 4) {
22311da12ec4SLe Tan             vtd_set_long(s, addr, val);
2232b7a7bb35SJan Kiszka         } else {
2233b7a7bb35SJan Kiszka             /*
2234b7a7bb35SJan Kiszka              * While the register is 32-bit only, some guests (Xen...) write to
2235b7a7bb35SJan Kiszka              * it with 64-bit.
2236b7a7bb35SJan Kiszka              */
2237b7a7bb35SJan Kiszka             vtd_set_quad(s, addr, val);
2238b7a7bb35SJan Kiszka         }
22391da12ec4SLe Tan         break;
22401da12ec4SLe Tan 
22411da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
22421da12ec4SLe Tan     case DMAR_FEUADDR_REG:
22431da12ec4SLe Tan         assert(size == 4);
22441da12ec4SLe Tan         vtd_set_long(s, addr, val);
22451da12ec4SLe Tan         break;
22461da12ec4SLe Tan 
22471da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
22481da12ec4SLe Tan     case DMAR_PMEN_REG:
22491da12ec4SLe Tan         assert(size == 4);
22501da12ec4SLe Tan         vtd_set_long(s, addr, val);
22511da12ec4SLe Tan         break;
22521da12ec4SLe Tan 
22531da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
22541da12ec4SLe Tan     case DMAR_RTADDR_REG:
22551da12ec4SLe Tan         if (size == 4) {
22561da12ec4SLe Tan             vtd_set_long(s, addr, val);
22571da12ec4SLe Tan         } else {
22581da12ec4SLe Tan             vtd_set_quad(s, addr, val);
22591da12ec4SLe Tan         }
22601da12ec4SLe Tan         break;
22611da12ec4SLe Tan 
22621da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
22631da12ec4SLe Tan         assert(size == 4);
22641da12ec4SLe Tan         vtd_set_long(s, addr, val);
22651da12ec4SLe Tan         break;
22661da12ec4SLe Tan 
2267ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
2268ed7b8fbcSLe Tan     case DMAR_IQT_REG:
2269ed7b8fbcSLe Tan         if (size == 4) {
2270ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2271ed7b8fbcSLe Tan         } else {
2272ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2273ed7b8fbcSLe Tan         }
2274ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
2275ed7b8fbcSLe Tan         break;
2276ed7b8fbcSLe Tan 
2277ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
2278ed7b8fbcSLe Tan         assert(size == 4);
2279ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2280ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
2281ed7b8fbcSLe Tan         break;
2282ed7b8fbcSLe Tan 
2283ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2284ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2285ed7b8fbcSLe Tan         if (size == 4) {
2286ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2287ed7b8fbcSLe Tan         } else {
2288ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2289ed7b8fbcSLe Tan         }
2290ed7b8fbcSLe Tan         break;
2291ed7b8fbcSLe Tan 
2292ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2293ed7b8fbcSLe Tan         assert(size == 4);
2294ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2295ed7b8fbcSLe Tan         break;
2296ed7b8fbcSLe Tan 
2297ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
2298ed7b8fbcSLe Tan     case DMAR_ICS_REG:
2299ed7b8fbcSLe Tan         assert(size == 4);
2300ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2301ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
2302ed7b8fbcSLe Tan         break;
2303ed7b8fbcSLe Tan 
2304ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
2305ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
2306ed7b8fbcSLe Tan         assert(size == 4);
2307ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2308ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
2309ed7b8fbcSLe Tan         break;
2310ed7b8fbcSLe Tan 
2311ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
2312ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
2313ed7b8fbcSLe Tan         assert(size == 4);
2314ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2315ed7b8fbcSLe Tan         break;
2316ed7b8fbcSLe Tan 
2317ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
2318ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
2319ed7b8fbcSLe Tan         assert(size == 4);
2320ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2321ed7b8fbcSLe Tan         break;
2322ed7b8fbcSLe Tan 
2323ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
2324ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
2325ed7b8fbcSLe Tan         assert(size == 4);
2326ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2327ed7b8fbcSLe Tan         break;
2328ed7b8fbcSLe Tan 
23291da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
23301da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
23311da12ec4SLe Tan         if (size == 4) {
23321da12ec4SLe Tan             vtd_set_long(s, addr, val);
23331da12ec4SLe Tan         } else {
23341da12ec4SLe Tan             vtd_set_quad(s, addr, val);
23351da12ec4SLe Tan         }
23361da12ec4SLe Tan         break;
23371da12ec4SLe Tan 
23381da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
23391da12ec4SLe Tan         assert(size == 4);
23401da12ec4SLe Tan         vtd_set_long(s, addr, val);
23411da12ec4SLe Tan         break;
23421da12ec4SLe Tan 
23431da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
23441da12ec4SLe Tan         if (size == 4) {
23451da12ec4SLe Tan             vtd_set_long(s, addr, val);
23461da12ec4SLe Tan         } else {
23471da12ec4SLe Tan             vtd_set_quad(s, addr, val);
23481da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
23491da12ec4SLe Tan             vtd_update_fsts_ppf(s);
23501da12ec4SLe Tan         }
23511da12ec4SLe Tan         break;
23521da12ec4SLe Tan 
23531da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
23541da12ec4SLe Tan         assert(size == 4);
23551da12ec4SLe Tan         vtd_set_long(s, addr, val);
23561da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
23571da12ec4SLe Tan         vtd_update_fsts_ppf(s);
23581da12ec4SLe Tan         break;
23591da12ec4SLe Tan 
2360a5861439SPeter Xu     case DMAR_IRTA_REG:
2361a5861439SPeter Xu         if (size == 4) {
2362a5861439SPeter Xu             vtd_set_long(s, addr, val);
2363a5861439SPeter Xu         } else {
2364a5861439SPeter Xu             vtd_set_quad(s, addr, val);
2365a5861439SPeter Xu         }
2366a5861439SPeter Xu         break;
2367a5861439SPeter Xu 
2368a5861439SPeter Xu     case DMAR_IRTA_REG_HI:
2369a5861439SPeter Xu         assert(size == 4);
2370a5861439SPeter Xu         vtd_set_long(s, addr, val);
2371a5861439SPeter Xu         break;
2372a5861439SPeter Xu 
23731da12ec4SLe Tan     default:
23741da12ec4SLe Tan         if (size == 4) {
23751da12ec4SLe Tan             vtd_set_long(s, addr, val);
23761da12ec4SLe Tan         } else {
23771da12ec4SLe Tan             vtd_set_quad(s, addr, val);
23781da12ec4SLe Tan         }
23791da12ec4SLe Tan     }
23801da12ec4SLe Tan }
23811da12ec4SLe Tan 
23823df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
2383bf55b7afSPeter Xu                                          IOMMUAccessFlags flag)
23841da12ec4SLe Tan {
23851da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
23861da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
2387b9313021SPeter Xu     IOMMUTLBEntry iotlb = {
2388b9313021SPeter Xu         /* We'll fill in the rest later. */
23891da12ec4SLe Tan         .target_as = &address_space_memory,
23901da12ec4SLe Tan     };
2391b9313021SPeter Xu     bool success;
23921da12ec4SLe Tan 
2393b9313021SPeter Xu     if (likely(s->dmar_enabled)) {
2394b9313021SPeter Xu         success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn,
2395b9313021SPeter Xu                                          addr, flag & IOMMU_WO, &iotlb);
2396b9313021SPeter Xu     } else {
23971da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
2398b9313021SPeter Xu         iotlb.iova = addr & VTD_PAGE_MASK_4K;
2399b9313021SPeter Xu         iotlb.translated_addr = addr & VTD_PAGE_MASK_4K;
2400b9313021SPeter Xu         iotlb.addr_mask = ~VTD_PAGE_MASK_4K;
2401b9313021SPeter Xu         iotlb.perm = IOMMU_RW;
2402b9313021SPeter Xu         success = true;
24031da12ec4SLe Tan     }
24041da12ec4SLe Tan 
2405b9313021SPeter Xu     if (likely(success)) {
24067feb51b7SPeter Xu         trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus),
24077feb51b7SPeter Xu                                  VTD_PCI_SLOT(vtd_as->devfn),
24087feb51b7SPeter Xu                                  VTD_PCI_FUNC(vtd_as->devfn),
2409b9313021SPeter Xu                                  iotlb.iova, iotlb.translated_addr,
2410b9313021SPeter Xu                                  iotlb.addr_mask);
2411b9313021SPeter Xu     } else {
2412b9313021SPeter Xu         trace_vtd_err_dmar_translate(pci_bus_num(vtd_as->bus),
2413b9313021SPeter Xu                                      VTD_PCI_SLOT(vtd_as->devfn),
2414b9313021SPeter Xu                                      VTD_PCI_FUNC(vtd_as->devfn),
2415b9313021SPeter Xu                                      iotlb.iova);
2416b9313021SPeter Xu     }
24177feb51b7SPeter Xu 
2418b9313021SPeter Xu     return iotlb;
24191da12ec4SLe Tan }
24201da12ec4SLe Tan 
24213df9d748SAlexey Kardashevskiy static void vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu,
24225bf3d319SPeter Xu                                           IOMMUNotifierFlag old,
24235bf3d319SPeter Xu                                           IOMMUNotifierFlag new)
24243cb3b154SAlex Williamson {
24253cb3b154SAlex Williamson     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
2426dd4d607eSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
24273cb3b154SAlex Williamson 
2428dd4d607eSPeter Xu     if (!s->caching_mode && new & IOMMU_NOTIFIER_MAP) {
24294c427a4cSPeter Xu         error_report("We need to set caching-mode=1 for intel-iommu to enable "
2430dd4d607eSPeter Xu                      "device assignment with IOMMU protection.");
2431a3276f78SPeter Xu         exit(1);
2432a3276f78SPeter Xu     }
2433dd4d607eSPeter Xu 
24344f8a62a9SPeter Xu     /* Update per-address-space notifier flags */
24354f8a62a9SPeter Xu     vtd_as->notifier_flags = new;
24364f8a62a9SPeter Xu 
2437dd4d607eSPeter Xu     if (old == IOMMU_NOTIFIER_NONE) {
2438b4a4ba0dSPeter Xu         QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next);
2439b4a4ba0dSPeter Xu     } else if (new == IOMMU_NOTIFIER_NONE) {
2440b4a4ba0dSPeter Xu         QLIST_REMOVE(vtd_as, next);
2441dd4d607eSPeter Xu     }
24423cb3b154SAlex Williamson }
24433cb3b154SAlex Williamson 
2444552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id)
2445552a1e01SPeter Xu {
2446552a1e01SPeter Xu     IntelIOMMUState *iommu = opaque;
2447552a1e01SPeter Xu 
2448552a1e01SPeter Xu     /*
2449552a1e01SPeter Xu      * Memory regions are dynamically turned on/off depending on
2450552a1e01SPeter Xu      * context entry configurations from the guest. After migration,
2451552a1e01SPeter Xu      * we need to make sure the memory regions are still correct.
2452552a1e01SPeter Xu      */
2453552a1e01SPeter Xu     vtd_switch_address_space_all(iommu);
2454552a1e01SPeter Xu 
2455552a1e01SPeter Xu     return 0;
2456552a1e01SPeter Xu }
2457552a1e01SPeter Xu 
24581da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
24591da12ec4SLe Tan     .name = "iommu-intel",
24608cdcf3c1SPeter Xu     .version_id = 1,
24618cdcf3c1SPeter Xu     .minimum_version_id = 1,
24628cdcf3c1SPeter Xu     .priority = MIG_PRI_IOMMU,
2463552a1e01SPeter Xu     .post_load = vtd_post_load,
24648cdcf3c1SPeter Xu     .fields = (VMStateField[]) {
24658cdcf3c1SPeter Xu         VMSTATE_UINT64(root, IntelIOMMUState),
24668cdcf3c1SPeter Xu         VMSTATE_UINT64(intr_root, IntelIOMMUState),
24678cdcf3c1SPeter Xu         VMSTATE_UINT64(iq, IntelIOMMUState),
24688cdcf3c1SPeter Xu         VMSTATE_UINT32(intr_size, IntelIOMMUState),
24698cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_head, IntelIOMMUState),
24708cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_tail, IntelIOMMUState),
24718cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_size, IntelIOMMUState),
24728cdcf3c1SPeter Xu         VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState),
24738cdcf3c1SPeter Xu         VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE),
24748cdcf3c1SPeter Xu         VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState),
24758cdcf3c1SPeter Xu         VMSTATE_BOOL(root_extended, IntelIOMMUState),
24768cdcf3c1SPeter Xu         VMSTATE_BOOL(dmar_enabled, IntelIOMMUState),
24778cdcf3c1SPeter Xu         VMSTATE_BOOL(qi_enabled, IntelIOMMUState),
24788cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_enabled, IntelIOMMUState),
24798cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_eime, IntelIOMMUState),
24808cdcf3c1SPeter Xu         VMSTATE_END_OF_LIST()
24818cdcf3c1SPeter Xu     }
24821da12ec4SLe Tan };
24831da12ec4SLe Tan 
24841da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
24851da12ec4SLe Tan     .read = vtd_mem_read,
24861da12ec4SLe Tan     .write = vtd_mem_write,
24871da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
24881da12ec4SLe Tan     .impl = {
24891da12ec4SLe Tan         .min_access_size = 4,
24901da12ec4SLe Tan         .max_access_size = 8,
24911da12ec4SLe Tan     },
24921da12ec4SLe Tan     .valid = {
24931da12ec4SLe Tan         .min_access_size = 4,
24941da12ec4SLe Tan         .max_access_size = 8,
24951da12ec4SLe Tan     },
24961da12ec4SLe Tan };
24971da12ec4SLe Tan 
24981da12ec4SLe Tan static Property vtd_properties[] = {
24991da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
2500e6b6af05SRadim Krčmář     DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim,
2501e6b6af05SRadim Krčmář                             ON_OFF_AUTO_AUTO),
2502fb506e70SRadim Krčmář     DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false),
250337f51384SPrasad Singamsetty     DEFINE_PROP_UINT8("x-aw-bits", IntelIOMMUState, aw_bits,
250437f51384SPrasad Singamsetty                       VTD_HOST_ADDRESS_WIDTH),
25053b40f0e5SAviv Ben-David     DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE),
25061da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
25071da12ec4SLe Tan };
25081da12ec4SLe Tan 
2509651e4cefSPeter Xu /* Read IRTE entry with specific index */
2510651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index,
2511bc38ee10SMichael S. Tsirkin                         VTD_IR_TableEntry *entry, uint16_t sid)
2512651e4cefSPeter Xu {
2513ede9c94aSPeter Xu     static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \
2514ede9c94aSPeter Xu         {0xffff, 0xfffb, 0xfff9, 0xfff8};
2515651e4cefSPeter Xu     dma_addr_t addr = 0x00;
2516ede9c94aSPeter Xu     uint16_t mask, source_id;
2517ede9c94aSPeter Xu     uint8_t bus, bus_max, bus_min;
2518651e4cefSPeter Xu 
2519651e4cefSPeter Xu     addr = iommu->intr_root + index * sizeof(*entry);
2520651e4cefSPeter Xu     if (dma_memory_read(&address_space_memory, addr, entry,
2521651e4cefSPeter Xu                         sizeof(*entry))) {
25227feb51b7SPeter Xu         trace_vtd_err("Memory read failed for IRTE.");
2523651e4cefSPeter Xu         return -VTD_FR_IR_ROOT_INVAL;
2524651e4cefSPeter Xu     }
2525651e4cefSPeter Xu 
25267feb51b7SPeter Xu     trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]),
25277feb51b7SPeter Xu                           le64_to_cpu(entry->data[0]));
25287feb51b7SPeter Xu 
2529bc38ee10SMichael S. Tsirkin     if (!entry->irte.present) {
25307feb51b7SPeter Xu         trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]),
2531651e4cefSPeter Xu                            le64_to_cpu(entry->data[0]));
2532651e4cefSPeter Xu         return -VTD_FR_IR_ENTRY_P;
2533651e4cefSPeter Xu     }
2534651e4cefSPeter Xu 
2535bc38ee10SMichael S. Tsirkin     if (entry->irte.__reserved_0 || entry->irte.__reserved_1 ||
2536bc38ee10SMichael S. Tsirkin         entry->irte.__reserved_2) {
25377feb51b7SPeter Xu         trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]),
2538651e4cefSPeter Xu                            le64_to_cpu(entry->data[0]));
2539651e4cefSPeter Xu         return -VTD_FR_IR_IRTE_RSVD;
2540651e4cefSPeter Xu     }
2541651e4cefSPeter Xu 
2542ede9c94aSPeter Xu     if (sid != X86_IOMMU_SID_INVALID) {
2543ede9c94aSPeter Xu         /* Validate IRTE SID */
2544bc38ee10SMichael S. Tsirkin         source_id = le32_to_cpu(entry->irte.source_id);
2545bc38ee10SMichael S. Tsirkin         switch (entry->irte.sid_vtype) {
2546ede9c94aSPeter Xu         case VTD_SVT_NONE:
2547ede9c94aSPeter Xu             break;
2548ede9c94aSPeter Xu 
2549ede9c94aSPeter Xu         case VTD_SVT_ALL:
2550bc38ee10SMichael S. Tsirkin             mask = vtd_svt_mask[entry->irte.sid_q];
2551ede9c94aSPeter Xu             if ((source_id & mask) != (sid & mask)) {
25527feb51b7SPeter Xu                 trace_vtd_err_irte_sid(index, sid, source_id);
2553ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
2554ede9c94aSPeter Xu             }
2555ede9c94aSPeter Xu             break;
2556ede9c94aSPeter Xu 
2557ede9c94aSPeter Xu         case VTD_SVT_BUS:
2558ede9c94aSPeter Xu             bus_max = source_id >> 8;
2559ede9c94aSPeter Xu             bus_min = source_id & 0xff;
2560ede9c94aSPeter Xu             bus = sid >> 8;
2561ede9c94aSPeter Xu             if (bus > bus_max || bus < bus_min) {
25627feb51b7SPeter Xu                 trace_vtd_err_irte_sid_bus(index, bus, bus_min, bus_max);
2563ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
2564ede9c94aSPeter Xu             }
2565ede9c94aSPeter Xu             break;
2566ede9c94aSPeter Xu 
2567ede9c94aSPeter Xu         default:
25687feb51b7SPeter Xu             trace_vtd_err_irte_svt(index, entry->irte.sid_vtype);
2569ede9c94aSPeter Xu             /* Take this as verification failure. */
2570ede9c94aSPeter Xu             return -VTD_FR_IR_SID_ERR;
2571ede9c94aSPeter Xu             break;
2572ede9c94aSPeter Xu         }
2573ede9c94aSPeter Xu     }
2574651e4cefSPeter Xu 
2575651e4cefSPeter Xu     return 0;
2576651e4cefSPeter Xu }
2577651e4cefSPeter Xu 
2578651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */
2579ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index,
2580ede9c94aSPeter Xu                              VTDIrq *irq, uint16_t sid)
2581651e4cefSPeter Xu {
2582bc38ee10SMichael S. Tsirkin     VTD_IR_TableEntry irte = {};
2583651e4cefSPeter Xu     int ret = 0;
2584651e4cefSPeter Xu 
2585ede9c94aSPeter Xu     ret = vtd_irte_get(iommu, index, &irte, sid);
2586651e4cefSPeter Xu     if (ret) {
2587651e4cefSPeter Xu         return ret;
2588651e4cefSPeter Xu     }
2589651e4cefSPeter Xu 
2590bc38ee10SMichael S. Tsirkin     irq->trigger_mode = irte.irte.trigger_mode;
2591bc38ee10SMichael S. Tsirkin     irq->vector = irte.irte.vector;
2592bc38ee10SMichael S. Tsirkin     irq->delivery_mode = irte.irte.delivery_mode;
2593bc38ee10SMichael S. Tsirkin     irq->dest = le32_to_cpu(irte.irte.dest_id);
259428589311SJan Kiszka     if (!iommu->intr_eime) {
2595651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_MASK         (0xff00ULL)
2596651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_SHIFT        (8)
259728589311SJan Kiszka         irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >>
2598651e4cefSPeter Xu             VTD_IR_APIC_DEST_SHIFT;
259928589311SJan Kiszka     }
2600bc38ee10SMichael S. Tsirkin     irq->dest_mode = irte.irte.dest_mode;
2601bc38ee10SMichael S. Tsirkin     irq->redir_hint = irte.irte.redir_hint;
2602651e4cefSPeter Xu 
26037feb51b7SPeter Xu     trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector,
26047feb51b7SPeter Xu                        irq->delivery_mode, irq->dest, irq->dest_mode);
2605651e4cefSPeter Xu 
2606651e4cefSPeter Xu     return 0;
2607651e4cefSPeter Xu }
2608651e4cefSPeter Xu 
2609651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */
2610651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out)
2611651e4cefSPeter Xu {
2612651e4cefSPeter Xu     VTD_MSIMessage msg = {};
2613651e4cefSPeter Xu 
2614651e4cefSPeter Xu     /* Generate address bits */
2615651e4cefSPeter Xu     msg.dest_mode = irq->dest_mode;
2616651e4cefSPeter Xu     msg.redir_hint = irq->redir_hint;
2617651e4cefSPeter Xu     msg.dest = irq->dest;
261832946019SRadim Krčmář     msg.__addr_hi = irq->dest & 0xffffff00;
2619651e4cefSPeter Xu     msg.__addr_head = cpu_to_le32(0xfee);
2620651e4cefSPeter Xu     /* Keep this from original MSI address bits */
2621651e4cefSPeter Xu     msg.__not_used = irq->msi_addr_last_bits;
2622651e4cefSPeter Xu 
2623651e4cefSPeter Xu     /* Generate data bits */
2624651e4cefSPeter Xu     msg.vector = irq->vector;
2625651e4cefSPeter Xu     msg.delivery_mode = irq->delivery_mode;
2626651e4cefSPeter Xu     msg.level = 1;
2627651e4cefSPeter Xu     msg.trigger_mode = irq->trigger_mode;
2628651e4cefSPeter Xu 
2629651e4cefSPeter Xu     msg_out->address = msg.msi_addr;
2630651e4cefSPeter Xu     msg_out->data = msg.msi_data;
2631651e4cefSPeter Xu }
2632651e4cefSPeter Xu 
2633651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */
2634651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu,
2635651e4cefSPeter Xu                                    MSIMessage *origin,
2636ede9c94aSPeter Xu                                    MSIMessage *translated,
2637ede9c94aSPeter Xu                                    uint16_t sid)
2638651e4cefSPeter Xu {
2639651e4cefSPeter Xu     int ret = 0;
2640651e4cefSPeter Xu     VTD_IR_MSIAddress addr;
2641651e4cefSPeter Xu     uint16_t index;
264209cd058aSMichael S. Tsirkin     VTDIrq irq = {};
2643651e4cefSPeter Xu 
2644651e4cefSPeter Xu     assert(origin && translated);
2645651e4cefSPeter Xu 
26467feb51b7SPeter Xu     trace_vtd_ir_remap_msi_req(origin->address, origin->data);
26477feb51b7SPeter Xu 
2648651e4cefSPeter Xu     if (!iommu || !iommu->intr_enabled) {
2649e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
2650e7a3b91fSPeter Xu         goto out;
2651651e4cefSPeter Xu     }
2652651e4cefSPeter Xu 
2653651e4cefSPeter Xu     if (origin->address & VTD_MSI_ADDR_HI_MASK) {
26547feb51b7SPeter Xu         trace_vtd_err("MSI address high 32 bits non-zero when "
26557feb51b7SPeter Xu                       "Interrupt Remapping enabled.");
2656651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2657651e4cefSPeter Xu     }
2658651e4cefSPeter Xu 
2659651e4cefSPeter Xu     addr.data = origin->address & VTD_MSI_ADDR_LO_MASK;
26601a43713bSPeter Xu     if (addr.addr.__head != 0xfee) {
26617feb51b7SPeter Xu         trace_vtd_err("MSI addr low 32 bit invalid.");
2662651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2663651e4cefSPeter Xu     }
2664651e4cefSPeter Xu 
2665651e4cefSPeter Xu     /* This is compatible mode. */
2666bc38ee10SMichael S. Tsirkin     if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) {
2667e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
2668e7a3b91fSPeter Xu         goto out;
2669651e4cefSPeter Xu     }
2670651e4cefSPeter Xu 
2671bc38ee10SMichael S. Tsirkin     index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l);
2672651e4cefSPeter Xu 
2673651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_SUBHANDLE       (0x0000ffff)
2674651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_RESERVED        (0xffff0000)
2675651e4cefSPeter Xu 
2676bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
2677651e4cefSPeter Xu         /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */
2678651e4cefSPeter Xu         index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE;
2679651e4cefSPeter Xu     }
2680651e4cefSPeter Xu 
2681ede9c94aSPeter Xu     ret = vtd_remap_irq_get(iommu, index, &irq, sid);
2682651e4cefSPeter Xu     if (ret) {
2683651e4cefSPeter Xu         return ret;
2684651e4cefSPeter Xu     }
2685651e4cefSPeter Xu 
2686bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
26877feb51b7SPeter Xu         trace_vtd_ir_remap_type("MSI");
2688651e4cefSPeter Xu         if (origin->data & VTD_IR_MSI_DATA_RESERVED) {
26897feb51b7SPeter Xu             trace_vtd_err_ir_msi_invalid(sid, origin->address, origin->data);
2690651e4cefSPeter Xu             return -VTD_FR_IR_REQ_RSVD;
2691651e4cefSPeter Xu         }
2692651e4cefSPeter Xu     } else {
2693651e4cefSPeter Xu         uint8_t vector = origin->data & 0xff;
2694dea651a9SFeng Wu         uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
2695dea651a9SFeng Wu 
26967feb51b7SPeter Xu         trace_vtd_ir_remap_type("IOAPIC");
2697651e4cefSPeter Xu         /* IOAPIC entry vector should be aligned with IRTE vector
2698651e4cefSPeter Xu          * (see vt-d spec 5.1.5.1). */
2699651e4cefSPeter Xu         if (vector != irq.vector) {
27007feb51b7SPeter Xu             trace_vtd_warn_ir_vector(sid, index, vector, irq.vector);
2701651e4cefSPeter Xu         }
2702dea651a9SFeng Wu 
2703dea651a9SFeng Wu         /* The Trigger Mode field must match the Trigger Mode in the IRTE.
2704dea651a9SFeng Wu          * (see vt-d spec 5.1.5.1). */
2705dea651a9SFeng Wu         if (trigger_mode != irq.trigger_mode) {
27067feb51b7SPeter Xu             trace_vtd_warn_ir_trigger(sid, index, trigger_mode,
27077feb51b7SPeter Xu                                       irq.trigger_mode);
2708dea651a9SFeng Wu         }
2709651e4cefSPeter Xu     }
2710651e4cefSPeter Xu 
2711651e4cefSPeter Xu     /*
2712651e4cefSPeter Xu      * We'd better keep the last two bits, assuming that guest OS
2713651e4cefSPeter Xu      * might modify it. Keep it does not hurt after all.
2714651e4cefSPeter Xu      */
2715bc38ee10SMichael S. Tsirkin     irq.msi_addr_last_bits = addr.addr.__not_care;
2716651e4cefSPeter Xu 
2717651e4cefSPeter Xu     /* Translate VTDIrq to MSI message */
2718651e4cefSPeter Xu     vtd_generate_msi_message(&irq, translated);
2719651e4cefSPeter Xu 
2720e7a3b91fSPeter Xu out:
27217feb51b7SPeter Xu     trace_vtd_ir_remap_msi(origin->address, origin->data,
2722651e4cefSPeter Xu                            translated->address, translated->data);
2723651e4cefSPeter Xu     return 0;
2724651e4cefSPeter Xu }
2725651e4cefSPeter Xu 
27268b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src,
27278b5ed7dfSPeter Xu                          MSIMessage *dst, uint16_t sid)
27288b5ed7dfSPeter Xu {
2729ede9c94aSPeter Xu     return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu),
2730ede9c94aSPeter Xu                                    src, dst, sid);
27318b5ed7dfSPeter Xu }
27328b5ed7dfSPeter Xu 
2733651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr,
2734651e4cefSPeter Xu                                    uint64_t *data, unsigned size,
2735651e4cefSPeter Xu                                    MemTxAttrs attrs)
2736651e4cefSPeter Xu {
2737651e4cefSPeter Xu     return MEMTX_OK;
2738651e4cefSPeter Xu }
2739651e4cefSPeter Xu 
2740651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr,
2741651e4cefSPeter Xu                                     uint64_t value, unsigned size,
2742651e4cefSPeter Xu                                     MemTxAttrs attrs)
2743651e4cefSPeter Xu {
2744651e4cefSPeter Xu     int ret = 0;
274509cd058aSMichael S. Tsirkin     MSIMessage from = {}, to = {};
2746ede9c94aSPeter Xu     uint16_t sid = X86_IOMMU_SID_INVALID;
2747651e4cefSPeter Xu 
2748651e4cefSPeter Xu     from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST;
2749651e4cefSPeter Xu     from.data = (uint32_t) value;
2750651e4cefSPeter Xu 
2751ede9c94aSPeter Xu     if (!attrs.unspecified) {
2752ede9c94aSPeter Xu         /* We have explicit Source ID */
2753ede9c94aSPeter Xu         sid = attrs.requester_id;
2754ede9c94aSPeter Xu     }
2755ede9c94aSPeter Xu 
2756ede9c94aSPeter Xu     ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid);
2757651e4cefSPeter Xu     if (ret) {
2758651e4cefSPeter Xu         /* TODO: report error */
2759651e4cefSPeter Xu         /* Drop this interrupt */
2760651e4cefSPeter Xu         return MEMTX_ERROR;
2761651e4cefSPeter Xu     }
2762651e4cefSPeter Xu 
276332946019SRadim Krčmář     apic_get_class()->send_msi(&to);
2764651e4cefSPeter Xu 
2765651e4cefSPeter Xu     return MEMTX_OK;
2766651e4cefSPeter Xu }
2767651e4cefSPeter Xu 
2768651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = {
2769651e4cefSPeter Xu     .read_with_attrs = vtd_mem_ir_read,
2770651e4cefSPeter Xu     .write_with_attrs = vtd_mem_ir_write,
2771651e4cefSPeter Xu     .endianness = DEVICE_LITTLE_ENDIAN,
2772651e4cefSPeter Xu     .impl = {
2773651e4cefSPeter Xu         .min_access_size = 4,
2774651e4cefSPeter Xu         .max_access_size = 4,
2775651e4cefSPeter Xu     },
2776651e4cefSPeter Xu     .valid = {
2777651e4cefSPeter Xu         .min_access_size = 4,
2778651e4cefSPeter Xu         .max_access_size = 4,
2779651e4cefSPeter Xu     },
2780651e4cefSPeter Xu };
27817df953bdSKnut Omang 
27827df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn)
27837df953bdSKnut Omang {
27847df953bdSKnut Omang     uintptr_t key = (uintptr_t)bus;
27857df953bdSKnut Omang     VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key);
27867df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
2787e0a3c8ccSJason Wang     char name[128];
27887df953bdSKnut Omang 
27897df953bdSKnut Omang     if (!vtd_bus) {
27902d3fc581SJason Wang         uintptr_t *new_key = g_malloc(sizeof(*new_key));
27912d3fc581SJason Wang         *new_key = (uintptr_t)bus;
27927df953bdSKnut Omang         /* No corresponding free() */
279304af0e18SPeter Xu         vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \
2794bf33cc75SPeter Xu                             PCI_DEVFN_MAX);
27957df953bdSKnut Omang         vtd_bus->bus = bus;
27962d3fc581SJason Wang         g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus);
27977df953bdSKnut Omang     }
27987df953bdSKnut Omang 
27997df953bdSKnut Omang     vtd_dev_as = vtd_bus->dev_as[devfn];
28007df953bdSKnut Omang 
28017df953bdSKnut Omang     if (!vtd_dev_as) {
2802e0a3c8ccSJason Wang         snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn);
28037df953bdSKnut Omang         vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace));
28047df953bdSKnut Omang 
28057df953bdSKnut Omang         vtd_dev_as->bus = bus;
28067df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
28077df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
28087df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
2809558e0024SPeter Xu 
2810558e0024SPeter Xu         /*
2811558e0024SPeter Xu          * Memory region relationships looks like (Address range shows
2812558e0024SPeter Xu          * only lower 32 bits to make it short in length...):
2813558e0024SPeter Xu          *
2814558e0024SPeter Xu          * |-----------------+-------------------+----------|
2815558e0024SPeter Xu          * | Name            | Address range     | Priority |
2816558e0024SPeter Xu          * |-----------------+-------------------+----------+
2817558e0024SPeter Xu          * | vtd_root        | 00000000-ffffffff |        0 |
2818558e0024SPeter Xu          * |  intel_iommu    | 00000000-ffffffff |        1 |
2819558e0024SPeter Xu          * |  vtd_sys_alias  | 00000000-ffffffff |        1 |
2820558e0024SPeter Xu          * |  intel_iommu_ir | fee00000-feefffff |       64 |
2821558e0024SPeter Xu          * |-----------------+-------------------+----------|
2822558e0024SPeter Xu          *
2823558e0024SPeter Xu          * We enable/disable DMAR by switching enablement for
2824558e0024SPeter Xu          * vtd_sys_alias and intel_iommu regions. IR region is always
2825558e0024SPeter Xu          * enabled.
2826558e0024SPeter Xu          */
28271221a474SAlexey Kardashevskiy         memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu),
28281221a474SAlexey Kardashevskiy                                  TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s),
28291221a474SAlexey Kardashevskiy                                  "intel_iommu_dmar",
2830558e0024SPeter Xu                                  UINT64_MAX);
2831558e0024SPeter Xu         memory_region_init_alias(&vtd_dev_as->sys_alias, OBJECT(s),
2832558e0024SPeter Xu                                  "vtd_sys_alias", get_system_memory(),
2833558e0024SPeter Xu                                  0, memory_region_size(get_system_memory()));
2834651e4cefSPeter Xu         memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s),
2835651e4cefSPeter Xu                               &vtd_mem_ir_ops, s, "intel_iommu_ir",
2836651e4cefSPeter Xu                               VTD_INTERRUPT_ADDR_SIZE);
2837558e0024SPeter Xu         memory_region_init(&vtd_dev_as->root, OBJECT(s),
2838558e0024SPeter Xu                            "vtd_root", UINT64_MAX);
2839558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root,
2840558e0024SPeter Xu                                             VTD_INTERRUPT_ADDR_FIRST,
2841558e0024SPeter Xu                                             &vtd_dev_as->iommu_ir, 64);
2842558e0024SPeter Xu         address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, name);
2843558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
2844558e0024SPeter Xu                                             &vtd_dev_as->sys_alias, 1);
2845558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
28463df9d748SAlexey Kardashevskiy                                             MEMORY_REGION(&vtd_dev_as->iommu),
28473df9d748SAlexey Kardashevskiy                                             1);
2848558e0024SPeter Xu         vtd_switch_address_space(vtd_dev_as);
28497df953bdSKnut Omang     }
28507df953bdSKnut Omang     return vtd_dev_as;
28517df953bdSKnut Omang }
28527df953bdSKnut Omang 
2853dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */
2854dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n)
2855dd4d607eSPeter Xu {
2856dd4d607eSPeter Xu     IOMMUTLBEntry entry;
2857dd4d607eSPeter Xu     hwaddr size;
2858dd4d607eSPeter Xu     hwaddr start = n->start;
2859dd4d607eSPeter Xu     hwaddr end = n->end;
286037f51384SPrasad Singamsetty     IntelIOMMUState *s = as->iommu_state;
2861dd4d607eSPeter Xu 
2862dd4d607eSPeter Xu     /*
2863dd4d607eSPeter Xu      * Note: all the codes in this function has a assumption that IOVA
2864dd4d607eSPeter Xu      * bits are no more than VTD_MGAW bits (which is restricted by
2865dd4d607eSPeter Xu      * VT-d spec), otherwise we need to consider overflow of 64 bits.
2866dd4d607eSPeter Xu      */
2867dd4d607eSPeter Xu 
286837f51384SPrasad Singamsetty     if (end > VTD_ADDRESS_SIZE(s->aw_bits)) {
2869dd4d607eSPeter Xu         /*
2870dd4d607eSPeter Xu          * Don't need to unmap regions that is bigger than the whole
2871dd4d607eSPeter Xu          * VT-d supported address space size
2872dd4d607eSPeter Xu          */
287337f51384SPrasad Singamsetty         end = VTD_ADDRESS_SIZE(s->aw_bits);
2874dd4d607eSPeter Xu     }
2875dd4d607eSPeter Xu 
2876dd4d607eSPeter Xu     assert(start <= end);
2877dd4d607eSPeter Xu     size = end - start;
2878dd4d607eSPeter Xu 
2879dd4d607eSPeter Xu     if (ctpop64(size) != 1) {
2880dd4d607eSPeter Xu         /*
2881dd4d607eSPeter Xu          * This size cannot format a correct mask. Let's enlarge it to
2882dd4d607eSPeter Xu          * suite the minimum available mask.
2883dd4d607eSPeter Xu          */
2884dd4d607eSPeter Xu         int n = 64 - clz64(size);
288537f51384SPrasad Singamsetty         if (n > s->aw_bits) {
2886dd4d607eSPeter Xu             /* should not happen, but in case it happens, limit it */
288737f51384SPrasad Singamsetty             n = s->aw_bits;
2888dd4d607eSPeter Xu         }
2889dd4d607eSPeter Xu         size = 1ULL << n;
2890dd4d607eSPeter Xu     }
2891dd4d607eSPeter Xu 
2892dd4d607eSPeter Xu     entry.target_as = &address_space_memory;
2893dd4d607eSPeter Xu     /* Adjust iova for the size */
2894dd4d607eSPeter Xu     entry.iova = n->start & ~(size - 1);
2895dd4d607eSPeter Xu     /* This field is meaningless for unmap */
2896dd4d607eSPeter Xu     entry.translated_addr = 0;
2897dd4d607eSPeter Xu     entry.perm = IOMMU_NONE;
2898dd4d607eSPeter Xu     entry.addr_mask = size - 1;
2899dd4d607eSPeter Xu 
2900dd4d607eSPeter Xu     trace_vtd_as_unmap_whole(pci_bus_num(as->bus),
2901dd4d607eSPeter Xu                              VTD_PCI_SLOT(as->devfn),
2902dd4d607eSPeter Xu                              VTD_PCI_FUNC(as->devfn),
2903dd4d607eSPeter Xu                              entry.iova, size);
2904dd4d607eSPeter Xu 
2905dd4d607eSPeter Xu     memory_region_notify_one(n, &entry);
2906dd4d607eSPeter Xu }
2907dd4d607eSPeter Xu 
2908dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s)
2909dd4d607eSPeter Xu {
2910dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
2911dd4d607eSPeter Xu     IOMMUNotifier *n;
2912dd4d607eSPeter Xu 
2913b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
2914dd4d607eSPeter Xu         IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
2915dd4d607eSPeter Xu             vtd_address_space_unmap(vtd_as, n);
2916dd4d607eSPeter Xu         }
2917dd4d607eSPeter Xu     }
2918dd4d607eSPeter Xu }
2919dd4d607eSPeter Xu 
2920f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private)
2921f06a696dSPeter Xu {
2922f06a696dSPeter Xu     memory_region_notify_one((IOMMUNotifier *)private, entry);
2923f06a696dSPeter Xu     return 0;
2924f06a696dSPeter Xu }
2925f06a696dSPeter Xu 
29263df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
2927f06a696dSPeter Xu {
29283df9d748SAlexey Kardashevskiy     VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu);
2929f06a696dSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
2930f06a696dSPeter Xu     uint8_t bus_n = pci_bus_num(vtd_as->bus);
2931f06a696dSPeter Xu     VTDContextEntry ce;
2932f06a696dSPeter Xu 
2933f06a696dSPeter Xu     /*
2934dd4d607eSPeter Xu      * The replay can be triggered by either a invalidation or a newly
2935dd4d607eSPeter Xu      * created entry. No matter what, we release existing mappings
2936dd4d607eSPeter Xu      * (it means flushing caches for UNMAP-only registers).
2937f06a696dSPeter Xu      */
2938dd4d607eSPeter Xu     vtd_address_space_unmap(vtd_as, n);
2939dd4d607eSPeter Xu 
2940dd4d607eSPeter Xu     if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) {
2941f06a696dSPeter Xu         trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn),
2942f06a696dSPeter Xu                                   PCI_FUNC(vtd_as->devfn),
2943f06a696dSPeter Xu                                   VTD_CONTEXT_ENTRY_DID(ce.hi),
2944f06a696dSPeter Xu                                   ce.hi, ce.lo);
29454f8a62a9SPeter Xu         if (vtd_as_has_map_notifier(vtd_as)) {
29464f8a62a9SPeter Xu             /* This is required only for MAP typed notifiers */
2947fe215b0cSPeter Xu             vtd_page_walk_info info = {
2948fe215b0cSPeter Xu                 .hook_fn = vtd_replay_hook,
2949fe215b0cSPeter Xu                 .private = (void *)n,
2950fe215b0cSPeter Xu                 .notify_unmap = false,
2951fe215b0cSPeter Xu                 .aw = s->aw_bits,
29522f764fa8SPeter Xu                 .as = vtd_as,
2953*d118c06eSPeter Xu                 .domain_id = VTD_CONTEXT_ENTRY_DID(ce.hi),
2954fe215b0cSPeter Xu             };
2955fe215b0cSPeter Xu 
2956fe215b0cSPeter Xu             vtd_page_walk(&ce, 0, ~0ULL, &info);
29574f8a62a9SPeter Xu         }
2958f06a696dSPeter Xu     } else {
2959f06a696dSPeter Xu         trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn),
2960f06a696dSPeter Xu                                     PCI_FUNC(vtd_as->devfn));
2961f06a696dSPeter Xu     }
2962f06a696dSPeter Xu 
2963f06a696dSPeter Xu     return;
2964f06a696dSPeter Xu }
2965f06a696dSPeter Xu 
29661da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
29671da12ec4SLe Tan  * attention when adding new initialization stuff.
29681da12ec4SLe Tan  */
29691da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
29701da12ec4SLe Tan {
2971d54bd7f8SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
2972d54bd7f8SPeter Xu 
29731da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
29741da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
29751da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
29761da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
29771da12ec4SLe Tan 
29781da12ec4SLe Tan     s->root = 0;
29791da12ec4SLe Tan     s->root_extended = false;
29801da12ec4SLe Tan     s->dmar_enabled = false;
29811da12ec4SLe Tan     s->iq_head = 0;
29821da12ec4SLe Tan     s->iq_tail = 0;
29831da12ec4SLe Tan     s->iq = 0;
29841da12ec4SLe Tan     s->iq_size = 0;
29851da12ec4SLe Tan     s->qi_enabled = false;
29861da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
29871da12ec4SLe Tan     s->next_frcd_reg = 0;
298892e5d85eSPrasad Singamsetty     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND |
298992e5d85eSPrasad Singamsetty              VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS |
299037f51384SPrasad Singamsetty              VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits);
299137f51384SPrasad Singamsetty     if (s->aw_bits == VTD_HOST_AW_48BIT) {
299237f51384SPrasad Singamsetty         s->cap |= VTD_CAP_SAGAW_48bit;
299337f51384SPrasad Singamsetty     }
2994ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
29951da12ec4SLe Tan 
299692e5d85eSPrasad Singamsetty     /*
299792e5d85eSPrasad Singamsetty      * Rsvd field masks for spte
299892e5d85eSPrasad Singamsetty      */
299992e5d85eSPrasad Singamsetty     vtd_paging_entry_rsvd_field[0] = ~0ULL;
300037f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits);
300137f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits);
300237f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits);
300337f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits);
300437f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[5] = VTD_SPTE_LPAGE_L1_RSVD_MASK(s->aw_bits);
300537f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[6] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits);
300637f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[7] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits);
300737f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[8] = VTD_SPTE_LPAGE_L4_RSVD_MASK(s->aw_bits);
300892e5d85eSPrasad Singamsetty 
3009d54bd7f8SPeter Xu     if (x86_iommu->intr_supported) {
3010e6b6af05SRadim Krčmář         s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV;
3011e6b6af05SRadim Krčmář         if (s->intr_eim == ON_OFF_AUTO_ON) {
3012e6b6af05SRadim Krčmář             s->ecap |= VTD_ECAP_EIM;
3013e6b6af05SRadim Krčmář         }
3014e6b6af05SRadim Krčmář         assert(s->intr_eim != ON_OFF_AUTO_AUTO);
3015d54bd7f8SPeter Xu     }
3016d54bd7f8SPeter Xu 
3017554f5e16SJason Wang     if (x86_iommu->dt_supported) {
3018554f5e16SJason Wang         s->ecap |= VTD_ECAP_DT;
3019554f5e16SJason Wang     }
3020554f5e16SJason Wang 
3021dbaabb25SPeter Xu     if (x86_iommu->pt_supported) {
3022dbaabb25SPeter Xu         s->ecap |= VTD_ECAP_PT;
3023dbaabb25SPeter Xu     }
3024dbaabb25SPeter Xu 
30253b40f0e5SAviv Ben-David     if (s->caching_mode) {
30263b40f0e5SAviv Ben-David         s->cap |= VTD_CAP_CM;
30273b40f0e5SAviv Ben-David     }
30283b40f0e5SAviv Ben-David 
30291d9efa73SPeter Xu     vtd_iommu_lock(s);
30301d9efa73SPeter Xu     vtd_reset_context_cache_locked(s);
30311d9efa73SPeter Xu     vtd_reset_iotlb_locked(s);
30321d9efa73SPeter Xu     vtd_iommu_unlock(s);
3033d92fa2dcSLe Tan 
30341da12ec4SLe Tan     /* Define registers with default values and bit semantics */
30351da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
30361da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
30371da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
30381da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
30391da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
30401da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
30411da12ec4SLe Tan     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0);
30421da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
30431da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
30441da12ec4SLe Tan 
30451da12ec4SLe Tan     /* Advanced Fault Logging not supported */
30461da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
30471da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
30481da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
30491da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
30501da12ec4SLe Tan 
30511da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
30521da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
30531da12ec4SLe Tan      */
30541da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
30551da12ec4SLe Tan 
30561da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
30571da12ec4SLe Tan      * as Clear in the CAP_REG.
30581da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
30591da12ec4SLe Tan      */
30601da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
30611da12ec4SLe Tan 
3062ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
3063ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
3064ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0);
3065ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
3066ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
3067ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
3068ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
3069ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
3070ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
3071ed7b8fbcSLe Tan 
30721da12ec4SLe Tan     /* IOTLB registers */
30731da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
30741da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
30751da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
30761da12ec4SLe Tan 
30771da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
30781da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
30791da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
3080a5861439SPeter Xu 
3081a5861439SPeter Xu     /*
308228589311SJan Kiszka      * Interrupt remapping registers.
3083a5861439SPeter Xu      */
308428589311SJan Kiszka     vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0);
30851da12ec4SLe Tan }
30861da12ec4SLe Tan 
30871da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
30881da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
30891da12ec4SLe Tan  */
30901da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
30911da12ec4SLe Tan {
30921da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
30931da12ec4SLe Tan 
30941da12ec4SLe Tan     vtd_init(s);
3095dd4d607eSPeter Xu 
3096dd4d607eSPeter Xu     /*
3097dd4d607eSPeter Xu      * When device reset, throw away all mappings and external caches
3098dd4d607eSPeter Xu      */
3099dd4d607eSPeter Xu     vtd_address_space_unmap_all(s);
31001da12ec4SLe Tan }
31011da12ec4SLe Tan 
3102621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
3103621d983aSMarcel Apfelbaum {
3104621d983aSMarcel Apfelbaum     IntelIOMMUState *s = opaque;
3105621d983aSMarcel Apfelbaum     VTDAddressSpace *vtd_as;
3106621d983aSMarcel Apfelbaum 
3107bf33cc75SPeter Xu     assert(0 <= devfn && devfn < PCI_DEVFN_MAX);
3108621d983aSMarcel Apfelbaum 
3109621d983aSMarcel Apfelbaum     vtd_as = vtd_find_add_as(s, bus, devfn);
3110621d983aSMarcel Apfelbaum     return &vtd_as->as;
3111621d983aSMarcel Apfelbaum }
3112621d983aSMarcel Apfelbaum 
3113e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp)
31146333e93cSRadim Krčmář {
3115e6b6af05SRadim Krčmář     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3116e6b6af05SRadim Krčmář 
31176333e93cSRadim Krčmář     /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */
31186333e93cSRadim Krčmář     if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() &&
31196333e93cSRadim Krčmář         !kvm_irqchip_is_split()) {
31206333e93cSRadim Krčmář         error_setg(errp, "Intel Interrupt Remapping cannot work with "
31216333e93cSRadim Krčmář                          "kernel-irqchip=on, please use 'split|off'.");
31226333e93cSRadim Krčmář         return false;
31236333e93cSRadim Krčmář     }
3124e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) {
3125e6b6af05SRadim Krčmář         error_setg(errp, "eim=on cannot be selected without intremap=on");
3126e6b6af05SRadim Krčmář         return false;
3127e6b6af05SRadim Krčmář     }
3128e6b6af05SRadim Krčmář 
3129e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_AUTO) {
3130fb506e70SRadim Krčmář         s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim)
3131fb506e70SRadim Krčmář                       && x86_iommu->intr_supported ?
3132e6b6af05SRadim Krčmář                                               ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF;
3133e6b6af05SRadim Krčmář     }
3134fb506e70SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) {
3135fb506e70SRadim Krčmář         if (!kvm_irqchip_in_kernel()) {
3136fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split");
3137fb506e70SRadim Krčmář             return false;
3138fb506e70SRadim Krčmář         }
3139fb506e70SRadim Krčmář         if (!kvm_enable_x2apic()) {
3140fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires support on the KVM side"
3141fb506e70SRadim Krčmář                              "(X2APIC_API, first shipped in v4.7)");
3142fb506e70SRadim Krčmář             return false;
3143fb506e70SRadim Krčmář         }
3144fb506e70SRadim Krčmář     }
3145e6b6af05SRadim Krčmář 
314637f51384SPrasad Singamsetty     /* Currently only address widths supported are 39 and 48 bits */
314737f51384SPrasad Singamsetty     if ((s->aw_bits != VTD_HOST_AW_39BIT) &&
314837f51384SPrasad Singamsetty         (s->aw_bits != VTD_HOST_AW_48BIT)) {
314937f51384SPrasad Singamsetty         error_setg(errp, "Supported values for x-aw-bits are: %d, %d",
315037f51384SPrasad Singamsetty                    VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT);
315137f51384SPrasad Singamsetty         return false;
315237f51384SPrasad Singamsetty     }
315337f51384SPrasad Singamsetty 
31546333e93cSRadim Krčmář     return true;
31556333e93cSRadim Krčmář }
31566333e93cSRadim Krčmář 
31571da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
31581da12ec4SLe Tan {
3159ef0e8fc7SEduardo Habkost     MachineState *ms = MACHINE(qdev_get_machine());
316029396ed9SMohammed Gamal     PCMachineState *pcms = PC_MACHINE(ms);
316129396ed9SMohammed Gamal     PCIBus *bus = pcms->bus;
31621da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
31634684a204SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev);
31641da12ec4SLe Tan 
3165fb9f5926SDavid Kiarie     x86_iommu->type = TYPE_INTEL;
31666333e93cSRadim Krčmář 
3167e6b6af05SRadim Krčmář     if (!vtd_decide_config(s, errp)) {
31686333e93cSRadim Krčmář         return;
31696333e93cSRadim Krčmář     }
31706333e93cSRadim Krčmář 
3171b4a4ba0dSPeter Xu     QLIST_INIT(&s->vtd_as_with_notifiers);
31721d9efa73SPeter Xu     qemu_mutex_init(&s->iommu_lock);
31737df953bdSKnut Omang     memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num));
31741da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
31751da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
31761da12ec4SLe Tan     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem);
3177b5a280c0SLe Tan     /* No corresponding destroy */
3178b5a280c0SLe Tan     s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
3179b5a280c0SLe Tan                                      g_free, g_free);
31807df953bdSKnut Omang     s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
31817df953bdSKnut Omang                                               g_free, g_free);
31821da12ec4SLe Tan     vtd_init(s);
3183621d983aSMarcel Apfelbaum     sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
3184621d983aSMarcel Apfelbaum     pci_setup_iommu(bus, vtd_host_dma_iommu, dev);
3185cb135f59SPeter Xu     /* Pseudo address space under root PCI bus. */
3186cb135f59SPeter Xu     pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC);
31871da12ec4SLe Tan }
31881da12ec4SLe Tan 
31891da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
31901da12ec4SLe Tan {
31911da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
31921c7955c4SPeter Xu     X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass);
31931da12ec4SLe Tan 
31941da12ec4SLe Tan     dc->reset = vtd_reset;
31951da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
31961da12ec4SLe Tan     dc->props = vtd_properties;
3197621d983aSMarcel Apfelbaum     dc->hotpluggable = false;
31981c7955c4SPeter Xu     x86_class->realize = vtd_realize;
31998b5ed7dfSPeter Xu     x86_class->int_remap = vtd_int_remap;
32008ab5700cSEduardo Habkost     /* Supported by the pc-q35-* machine types */
3201e4f4fb1eSEduardo Habkost     dc->user_creatable = true;
32021da12ec4SLe Tan }
32031da12ec4SLe Tan 
32041da12ec4SLe Tan static const TypeInfo vtd_info = {
32051da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
32061c7955c4SPeter Xu     .parent        = TYPE_X86_IOMMU_DEVICE,
32071da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
32081da12ec4SLe Tan     .class_init    = vtd_class_init,
32091da12ec4SLe Tan };
32101da12ec4SLe Tan 
32111221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass,
32121221a474SAlexey Kardashevskiy                                                      void *data)
32131221a474SAlexey Kardashevskiy {
32141221a474SAlexey Kardashevskiy     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
32151221a474SAlexey Kardashevskiy 
32161221a474SAlexey Kardashevskiy     imrc->translate = vtd_iommu_translate;
32171221a474SAlexey Kardashevskiy     imrc->notify_flag_changed = vtd_iommu_notify_flag_changed;
32181221a474SAlexey Kardashevskiy     imrc->replay = vtd_iommu_replay;
32191221a474SAlexey Kardashevskiy }
32201221a474SAlexey Kardashevskiy 
32211221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = {
32221221a474SAlexey Kardashevskiy     .parent = TYPE_IOMMU_MEMORY_REGION,
32231221a474SAlexey Kardashevskiy     .name = TYPE_INTEL_IOMMU_MEMORY_REGION,
32241221a474SAlexey Kardashevskiy     .class_init = vtd_iommu_memory_region_class_init,
32251221a474SAlexey Kardashevskiy };
32261221a474SAlexey Kardashevskiy 
32271da12ec4SLe Tan static void vtd_register_types(void)
32281da12ec4SLe Tan {
32291da12ec4SLe Tan     type_register_static(&vtd_info);
32301221a474SAlexey Kardashevskiy     type_register_static(&vtd_iommu_memory_region_info);
32311da12ec4SLe Tan }
32321da12ec4SLe Tan 
32331da12ec4SLe Tan type_init(vtd_register_types)
3234