xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision ceb058955ab529937498acfd3c9259a2a64b2d4e)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
234684a204SPeter Xu #include "qemu/error-report.h"
24db725815SMarkus Armbruster #include "qemu/main-loop.h"
256333e93cSRadim Krčmář #include "qapi/error.h"
261da12ec4SLe Tan #include "hw/sysbus.h"
271da12ec4SLe Tan #include "intel_iommu_internal.h"
287df953bdSKnut Omang #include "hw/pci/pci.h"
293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h"
30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
31621d983aSMarcel Apfelbaum #include "hw/i386/pc.h"
32dea651a9SFeng Wu #include "hw/i386/apic-msidef.h"
3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h"
34cb135f59SPeter Xu #include "hw/pci-host/q35.h"
354684a204SPeter Xu #include "sysemu/kvm.h"
36f14fb6c2SEric Auger #include "sysemu/dma.h"
3728cf553aSPeter Xu #include "sysemu/sysemu.h"
3832946019SRadim Krčmář #include "hw/i386/apic_internal.h"
39a9dc68d9SClaudio Fontana #include "kvm/kvm_i386.h"
40d6454270SMarkus Armbruster #include "migration/vmstate.h"
41bc535e59SPeter Xu #include "trace.h"
421da12ec4SLe Tan 
43fb43cf73SLiu, Yi L /* context entry operations */
44fb43cf73SLiu, Yi L #define VTD_CE_GET_RID2PASID(ce) \
45fb43cf73SLiu, Yi L     ((ce)->val[1] & VTD_SM_CONTEXT_ENTRY_RID2PASID_MASK)
46fb43cf73SLiu, Yi L #define VTD_CE_GET_PASID_DIR_TABLE(ce) \
47fb43cf73SLiu, Yi L     ((ce)->val[0] & VTD_PASID_DIR_BASE_ADDR_MASK)
48fb43cf73SLiu, Yi L 
49fb43cf73SLiu, Yi L /* pe operations */
50fb43cf73SLiu, Yi L #define VTD_PE_GET_TYPE(pe) ((pe)->val[0] & VTD_SM_PASID_ENTRY_PGTT)
51fb43cf73SLiu, Yi L #define VTD_PE_GET_LEVEL(pe) (2 + (((pe)->val[0] >> 2) & VTD_SM_PASID_ENTRY_AW))
52fb43cf73SLiu, Yi L #define VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write) {\
53fb43cf73SLiu, Yi L     if (ret_fr) {                                                             \
54fb43cf73SLiu, Yi L         ret_fr = -ret_fr;                                                     \
55fb43cf73SLiu, Yi L         if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {                   \
56fb43cf73SLiu, Yi L             trace_vtd_fault_disabled();                                       \
57fb43cf73SLiu, Yi L         } else {                                                              \
58fb43cf73SLiu, Yi L             vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);      \
59fb43cf73SLiu, Yi L         }                                                                     \
60fb43cf73SLiu, Yi L         goto error;                                                           \
61fb43cf73SLiu, Yi L     }                                                                         \
62fb43cf73SLiu, Yi L }
63fb43cf73SLiu, Yi L 
642cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s);
65c28b535dSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n);
662cc9ddccSPeter Xu 
6728cf553aSPeter Xu static void vtd_panic_require_caching_mode(void)
6828cf553aSPeter Xu {
6928cf553aSPeter Xu     error_report("We need to set caching-mode=on for intel-iommu to enable "
7028cf553aSPeter Xu                  "device assignment with IOMMU protection.");
7128cf553aSPeter Xu     exit(1);
7228cf553aSPeter Xu }
7328cf553aSPeter Xu 
741da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
751da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
761da12ec4SLe Tan {
771da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
781da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
791da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
801da12ec4SLe Tan }
811da12ec4SLe Tan 
821da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
831da12ec4SLe Tan {
841da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
851da12ec4SLe Tan }
861da12ec4SLe Tan 
871da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
881da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
891da12ec4SLe Tan {
901da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
911da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
921da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
931da12ec4SLe Tan }
941da12ec4SLe Tan 
951da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
961da12ec4SLe Tan {
971da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
981da12ec4SLe Tan }
991da12ec4SLe Tan 
1001da12ec4SLe Tan /* "External" get/set operations */
1011da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1021da12ec4SLe Tan {
1031da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
1041da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
1051da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
1061da12ec4SLe Tan     stq_le_p(&s->csr[addr],
1071da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
1081da12ec4SLe Tan }
1091da12ec4SLe Tan 
1101da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
1111da12ec4SLe Tan {
1121da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
1131da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
1141da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
1151da12ec4SLe Tan     stl_le_p(&s->csr[addr],
1161da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
1171da12ec4SLe Tan }
1181da12ec4SLe Tan 
1191da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
1201da12ec4SLe Tan {
1211da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
1221da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
1231da12ec4SLe Tan     return val & ~womask;
1241da12ec4SLe Tan }
1251da12ec4SLe Tan 
1261da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
1271da12ec4SLe Tan {
1281da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
1291da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
1301da12ec4SLe Tan     return val & ~womask;
1311da12ec4SLe Tan }
1321da12ec4SLe Tan 
1331da12ec4SLe Tan /* "Internal" get/set operations */
1341da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1351da12ec4SLe Tan {
1361da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1371da12ec4SLe Tan }
1381da12ec4SLe Tan 
1391da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1401da12ec4SLe Tan {
1411da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1421da12ec4SLe Tan }
1431da12ec4SLe Tan 
1441da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1451da12ec4SLe Tan {
1461da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1471da12ec4SLe Tan }
1481da12ec4SLe Tan 
1491da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1501da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1511da12ec4SLe Tan {
1521da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1531da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1541da12ec4SLe Tan     return new_val;
1551da12ec4SLe Tan }
1561da12ec4SLe Tan 
1571da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1581da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1591da12ec4SLe Tan {
1601da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1611da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1621da12ec4SLe Tan     return new_val;
1631da12ec4SLe Tan }
1641da12ec4SLe Tan 
1651d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s)
1661d9efa73SPeter Xu {
1671d9efa73SPeter Xu     qemu_mutex_lock(&s->iommu_lock);
1681d9efa73SPeter Xu }
1691d9efa73SPeter Xu 
1701d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s)
1711d9efa73SPeter Xu {
1721d9efa73SPeter Xu     qemu_mutex_unlock(&s->iommu_lock);
1731d9efa73SPeter Xu }
1741d9efa73SPeter Xu 
1752811af3bSPeter Xu static void vtd_update_scalable_state(IntelIOMMUState *s)
1762811af3bSPeter Xu {
1772811af3bSPeter Xu     uint64_t val = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
1782811af3bSPeter Xu 
1792811af3bSPeter Xu     if (s->scalable_mode) {
1802811af3bSPeter Xu         s->root_scalable = val & VTD_RTADDR_SMT;
1812811af3bSPeter Xu     }
1822811af3bSPeter Xu }
1832811af3bSPeter Xu 
1844f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */
1854f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as)
1864f8a62a9SPeter Xu {
1874f8a62a9SPeter Xu     return as->notifier_flags & IOMMU_NOTIFIER_MAP;
1884f8a62a9SPeter Xu }
1894f8a62a9SPeter Xu 
190b5a280c0SLe Tan /* GHashTable functions */
191b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2)
192b5a280c0SLe Tan {
193b5a280c0SLe Tan     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
194b5a280c0SLe Tan }
195b5a280c0SLe Tan 
196b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v)
197b5a280c0SLe Tan {
198b5a280c0SLe Tan     return (guint)*(const uint64_t *)v;
199b5a280c0SLe Tan }
200b5a280c0SLe Tan 
201b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
202b5a280c0SLe Tan                                           gpointer user_data)
203b5a280c0SLe Tan {
204b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
205b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
206b5a280c0SLe Tan     return entry->domain_id == domain_id;
207b5a280c0SLe Tan }
208b5a280c0SLe Tan 
209d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
210d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
211d66b969bSJason Wang {
2127e58326aSPeter Xu     assert(level != 0);
213d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
214d66b969bSJason Wang }
215d66b969bSJason Wang 
216d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
217d66b969bSJason Wang {
218d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
219d66b969bSJason Wang }
220d66b969bSJason Wang 
221b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
222b5a280c0SLe Tan                                         gpointer user_data)
223b5a280c0SLe Tan {
224b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
225b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
226d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
227d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
228b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
229d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
230d66b969bSJason Wang              (entry->gfn == gfn_tlb));
231b5a280c0SLe Tan }
232b5a280c0SLe Tan 
233d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
2341d9efa73SPeter Xu  * IntelIOMMUState to 1.  Must be called with IOMMU lock held.
235d92fa2dcSLe Tan  */
2361d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s)
237d92fa2dcSLe Tan {
238d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
2397df953bdSKnut Omang     VTDBus *vtd_bus;
2407df953bdSKnut Omang     GHashTableIter bus_it;
241d92fa2dcSLe Tan     uint32_t devfn_it;
242d92fa2dcSLe Tan 
2437feb51b7SPeter Xu     trace_vtd_context_cache_reset();
2447feb51b7SPeter Xu 
2457df953bdSKnut Omang     g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr);
2467df953bdSKnut Omang 
2477df953bdSKnut Omang     while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) {
248bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
2497df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
250d92fa2dcSLe Tan             if (!vtd_as) {
251d92fa2dcSLe Tan                 continue;
252d92fa2dcSLe Tan             }
253d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
254d92fa2dcSLe Tan         }
255d92fa2dcSLe Tan     }
256d92fa2dcSLe Tan     s->context_cache_gen = 1;
257d92fa2dcSLe Tan }
258d92fa2dcSLe Tan 
2591d9efa73SPeter Xu /* Must be called with IOMMU lock held. */
2601d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s)
261b5a280c0SLe Tan {
262b5a280c0SLe Tan     assert(s->iotlb);
263b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
264b5a280c0SLe Tan }
265b5a280c0SLe Tan 
2661d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s)
2671d9efa73SPeter Xu {
2681d9efa73SPeter Xu     vtd_iommu_lock(s);
2691d9efa73SPeter Xu     vtd_reset_iotlb_locked(s);
2701d9efa73SPeter Xu     vtd_iommu_unlock(s);
2711d9efa73SPeter Xu }
2721d9efa73SPeter Xu 
27306aba4caSPeter Xu static void vtd_reset_caches(IntelIOMMUState *s)
27406aba4caSPeter Xu {
27506aba4caSPeter Xu     vtd_iommu_lock(s);
27606aba4caSPeter Xu     vtd_reset_iotlb_locked(s);
27706aba4caSPeter Xu     vtd_reset_context_cache_locked(s);
27806aba4caSPeter Xu     vtd_iommu_unlock(s);
27906aba4caSPeter Xu }
28006aba4caSPeter Xu 
281bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id,
282d66b969bSJason Wang                                   uint32_t level)
283d66b969bSJason Wang {
284d66b969bSJason Wang     return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) |
285d66b969bSJason Wang            ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT);
286d66b969bSJason Wang }
287d66b969bSJason Wang 
288d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
289d66b969bSJason Wang {
290d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
291d66b969bSJason Wang }
292d66b969bSJason Wang 
2931d9efa73SPeter Xu /* Must be called with IOMMU lock held */
294b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
295b5a280c0SLe Tan                                        hwaddr addr)
296b5a280c0SLe Tan {
297d66b969bSJason Wang     VTDIOTLBEntry *entry;
298b5a280c0SLe Tan     uint64_t key;
299d66b969bSJason Wang     int level;
300b5a280c0SLe Tan 
301d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
302d66b969bSJason Wang         key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level),
303d66b969bSJason Wang                                 source_id, level);
304d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
305d66b969bSJason Wang         if (entry) {
306d66b969bSJason Wang             goto out;
307d66b969bSJason Wang         }
308d66b969bSJason Wang     }
309b5a280c0SLe Tan 
310d66b969bSJason Wang out:
311d66b969bSJason Wang     return entry;
312b5a280c0SLe Tan }
313b5a280c0SLe Tan 
3141d9efa73SPeter Xu /* Must be with IOMMU lock held */
315b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
316b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
31707f7b733SPeter Xu                              uint8_t access_flags, uint32_t level)
318b5a280c0SLe Tan {
319b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
320b5a280c0SLe Tan     uint64_t *key = g_malloc(sizeof(*key));
321d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
322b5a280c0SLe Tan 
3236c441e1dSPeter Xu     trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id);
324b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
3256c441e1dSPeter Xu         trace_vtd_iotlb_reset("iotlb exceeds size limit");
3261d9efa73SPeter Xu         vtd_reset_iotlb_locked(s);
327b5a280c0SLe Tan     }
328b5a280c0SLe Tan 
329b5a280c0SLe Tan     entry->gfn = gfn;
330b5a280c0SLe Tan     entry->domain_id = domain_id;
331b5a280c0SLe Tan     entry->slpte = slpte;
33207f7b733SPeter Xu     entry->access_flags = access_flags;
333d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
334d66b969bSJason Wang     *key = vtd_get_iotlb_key(gfn, source_id, level);
335b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
336b5a280c0SLe Tan }
337b5a280c0SLe Tan 
3381da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
3391da12ec4SLe Tan  * interrupt via MSI.
3401da12ec4SLe Tan  */
3411da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
3421da12ec4SLe Tan                                    hwaddr mesg_data_reg)
3431da12ec4SLe Tan {
34432946019SRadim Krčmář     MSIMessage msi;
3451da12ec4SLe Tan 
3461da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
3471da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
3481da12ec4SLe Tan 
34932946019SRadim Krčmář     msi.address = vtd_get_long_raw(s, mesg_addr_reg);
35032946019SRadim Krčmář     msi.data = vtd_get_long_raw(s, mesg_data_reg);
3511da12ec4SLe Tan 
3527feb51b7SPeter Xu     trace_vtd_irq_generate(msi.address, msi.data);
3537feb51b7SPeter Xu 
35432946019SRadim Krčmář     apic_get_class()->send_msi(&msi);
3551da12ec4SLe Tan }
3561da12ec4SLe Tan 
3571da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
3581da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
3591da12ec4SLe Tan  * before any update.
3601da12ec4SLe Tan  */
3611da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
3621da12ec4SLe Tan {
3631da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
3641da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
3651376211fSPeter Xu         error_report_once("There are previous interrupt conditions "
3667feb51b7SPeter Xu                           "to be serviced by software, fault event "
3671376211fSPeter Xu                           "is not generated");
3681da12ec4SLe Tan         return;
3691da12ec4SLe Tan     }
3701da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
3711da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
3721376211fSPeter Xu         error_report_once("Interrupt Mask set, irq is not generated");
3731da12ec4SLe Tan     } else {
3741da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
3751da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
3761da12ec4SLe Tan     }
3771da12ec4SLe Tan }
3781da12ec4SLe Tan 
3791da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
3801da12ec4SLe Tan  * @index is Set.
3811da12ec4SLe Tan  */
3821da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
3831da12ec4SLe Tan {
3841da12ec4SLe Tan     /* Each reg is 128-bit */
3851da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3861da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3871da12ec4SLe Tan 
3881da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3891da12ec4SLe Tan 
3901da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
3911da12ec4SLe Tan }
3921da12ec4SLe Tan 
3931da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
3941da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
3951da12ec4SLe Tan  * registers.
3961da12ec4SLe Tan  */
3971da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
3981da12ec4SLe Tan {
3991da12ec4SLe Tan     uint32_t i;
4001da12ec4SLe Tan     uint32_t ppf_mask = 0;
4011da12ec4SLe Tan 
4021da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4031da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
4041da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
4051da12ec4SLe Tan             break;
4061da12ec4SLe Tan         }
4071da12ec4SLe Tan     }
4081da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
4097feb51b7SPeter Xu     trace_vtd_fsts_ppf(!!ppf_mask);
4101da12ec4SLe Tan }
4111da12ec4SLe Tan 
4121da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
4131da12ec4SLe Tan {
4141da12ec4SLe Tan     /* Each reg is 128-bit */
4151da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
4161da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
4171da12ec4SLe Tan 
4181da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
4191da12ec4SLe Tan 
4201da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
4211da12ec4SLe Tan     vtd_update_fsts_ppf(s);
4221da12ec4SLe Tan }
4231da12ec4SLe Tan 
4241da12ec4SLe Tan /* Must not update F field now, should be done later */
4251da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
4261da12ec4SLe Tan                             uint16_t source_id, hwaddr addr,
4271da12ec4SLe Tan                             VTDFaultReason fault, bool is_write)
4281da12ec4SLe Tan {
4291da12ec4SLe Tan     uint64_t hi = 0, lo;
4301da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
4311da12ec4SLe Tan 
4321da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
4331da12ec4SLe Tan 
4341da12ec4SLe Tan     lo = VTD_FRCD_FI(addr);
4351da12ec4SLe Tan     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
4361da12ec4SLe Tan     if (!is_write) {
4371da12ec4SLe Tan         hi |= VTD_FRCD_T;
4381da12ec4SLe Tan     }
4391da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
4401da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
4417feb51b7SPeter Xu 
4427feb51b7SPeter Xu     trace_vtd_frr_new(index, hi, lo);
4431da12ec4SLe Tan }
4441da12ec4SLe Tan 
4451da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
4461da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
4471da12ec4SLe Tan {
4481da12ec4SLe Tan     uint32_t i;
4491da12ec4SLe Tan     uint64_t frcd_reg;
4501da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
4511da12ec4SLe Tan 
4521da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4531da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
4541da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
4551da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
4561da12ec4SLe Tan             return true;
4571da12ec4SLe Tan         }
4581da12ec4SLe Tan         addr += 16; /* 128-bit for each */
4591da12ec4SLe Tan     }
4601da12ec4SLe Tan     return false;
4611da12ec4SLe Tan }
4621da12ec4SLe Tan 
4631da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
4641da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
4651da12ec4SLe Tan                                   hwaddr addr, VTDFaultReason fault,
4661da12ec4SLe Tan                                   bool is_write)
4671da12ec4SLe Tan {
4681da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
4691da12ec4SLe Tan 
4701da12ec4SLe Tan     assert(fault < VTD_FR_MAX);
4711da12ec4SLe Tan 
4727feb51b7SPeter Xu     trace_vtd_dmar_fault(source_id, fault, addr, is_write);
4737feb51b7SPeter Xu 
4741da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
4751376211fSPeter Xu         error_report_once("New fault is not recorded due to "
4761376211fSPeter Xu                           "Primary Fault Overflow");
4771da12ec4SLe Tan         return;
4781da12ec4SLe Tan     }
4797feb51b7SPeter Xu 
4801da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
4811376211fSPeter Xu         error_report_once("New fault is not recorded due to "
4821376211fSPeter Xu                           "compression of faults");
4831da12ec4SLe Tan         return;
4841da12ec4SLe Tan     }
4857feb51b7SPeter Xu 
4861da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
4871376211fSPeter Xu         error_report_once("Next Fault Recording Reg is used, "
4881376211fSPeter Xu                           "new fault is not recorded, set PFO field");
4891da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
4901da12ec4SLe Tan         return;
4911da12ec4SLe Tan     }
4921da12ec4SLe Tan 
4931da12ec4SLe Tan     vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write);
4941da12ec4SLe Tan 
4951da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
4961376211fSPeter Xu         error_report_once("There are pending faults already, "
4971376211fSPeter Xu                           "fault event is not generated");
4981da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
4991da12ec4SLe Tan         s->next_frcd_reg++;
5001da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
5011da12ec4SLe Tan             s->next_frcd_reg = 0;
5021da12ec4SLe Tan         }
5031da12ec4SLe Tan     } else {
5041da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
5051da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
5061da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
5071da12ec4SLe Tan         s->next_frcd_reg++;
5081da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
5091da12ec4SLe Tan             s->next_frcd_reg = 0;
5101da12ec4SLe Tan         }
5111da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
5121da12ec4SLe Tan          * So generate fault event (interrupt).
5131da12ec4SLe Tan          */
5141da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
5151da12ec4SLe Tan     }
5161da12ec4SLe Tan }
5171da12ec4SLe Tan 
518ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
519ed7b8fbcSLe Tan  * conditions.
520ed7b8fbcSLe Tan  */
521ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
522ed7b8fbcSLe Tan {
523ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
524ed7b8fbcSLe Tan 
525ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
526ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
527ed7b8fbcSLe Tan }
528ed7b8fbcSLe Tan 
529ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
530ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
531ed7b8fbcSLe Tan {
532ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
533bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("One pending, skip current");
534ed7b8fbcSLe Tan         return;
535ed7b8fbcSLe Tan     }
536ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
537ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
538ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
539bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, "
540bc535e59SPeter Xu                                     "new event not generated");
541ed7b8fbcSLe Tan         return;
542ed7b8fbcSLe Tan     } else {
543ed7b8fbcSLe Tan         /* Generate the interrupt event */
544bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("Generating complete event");
545ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
546ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
547ed7b8fbcSLe Tan     }
548ed7b8fbcSLe Tan }
549ed7b8fbcSLe Tan 
550fb43cf73SLiu, Yi L static inline bool vtd_root_entry_present(IntelIOMMUState *s,
551fb43cf73SLiu, Yi L                                           VTDRootEntry *re,
552fb43cf73SLiu, Yi L                                           uint8_t devfn)
5531da12ec4SLe Tan {
554fb43cf73SLiu, Yi L     if (s->root_scalable && devfn > UINT8_MAX / 2) {
555fb43cf73SLiu, Yi L         return re->hi & VTD_ROOT_ENTRY_P;
556fb43cf73SLiu, Yi L     }
557fb43cf73SLiu, Yi L 
558fb43cf73SLiu, Yi L     return re->lo & VTD_ROOT_ENTRY_P;
5591da12ec4SLe Tan }
5601da12ec4SLe Tan 
5611da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
5621da12ec4SLe Tan                               VTDRootEntry *re)
5631da12ec4SLe Tan {
5641da12ec4SLe Tan     dma_addr_t addr;
5651da12ec4SLe Tan 
5661da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
567ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
568ba06fe8aSPhilippe Mathieu-Daudé                         re, sizeof(*re), MEMTXATTRS_UNSPECIFIED)) {
569fb43cf73SLiu, Yi L         re->lo = 0;
5701da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
5711da12ec4SLe Tan     }
572fb43cf73SLiu, Yi L     re->lo = le64_to_cpu(re->lo);
573fb43cf73SLiu, Yi L     re->hi = le64_to_cpu(re->hi);
5741da12ec4SLe Tan     return 0;
5751da12ec4SLe Tan }
5761da12ec4SLe Tan 
5778f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context)
5781da12ec4SLe Tan {
5791da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
5801da12ec4SLe Tan }
5811da12ec4SLe Tan 
582fb43cf73SLiu, Yi L static int vtd_get_context_entry_from_root(IntelIOMMUState *s,
583fb43cf73SLiu, Yi L                                            VTDRootEntry *re,
584fb43cf73SLiu, Yi L                                            uint8_t index,
5851da12ec4SLe Tan                                            VTDContextEntry *ce)
5861da12ec4SLe Tan {
587fb43cf73SLiu, Yi L     dma_addr_t addr, ce_size;
5881da12ec4SLe Tan 
5896c441e1dSPeter Xu     /* we have checked that root entry is present */
590fb43cf73SLiu, Yi L     ce_size = s->root_scalable ? VTD_CTX_ENTRY_SCALABLE_SIZE :
591fb43cf73SLiu, Yi L               VTD_CTX_ENTRY_LEGACY_SIZE;
592fb43cf73SLiu, Yi L 
593fb43cf73SLiu, Yi L     if (s->root_scalable && index > UINT8_MAX / 2) {
594fb43cf73SLiu, Yi L         index = index & (~VTD_DEVFN_CHECK_MASK);
595fb43cf73SLiu, Yi L         addr = re->hi & VTD_ROOT_ENTRY_CTP;
596fb43cf73SLiu, Yi L     } else {
597fb43cf73SLiu, Yi L         addr = re->lo & VTD_ROOT_ENTRY_CTP;
598fb43cf73SLiu, Yi L     }
599fb43cf73SLiu, Yi L 
600fb43cf73SLiu, Yi L     addr = addr + index * ce_size;
601ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
602ba06fe8aSPhilippe Mathieu-Daudé                         ce, ce_size, MEMTXATTRS_UNSPECIFIED)) {
6031da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
6041da12ec4SLe Tan     }
605fb43cf73SLiu, Yi L 
6061da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
6071da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
608fb43cf73SLiu, Yi L     if (ce_size == VTD_CTX_ENTRY_SCALABLE_SIZE) {
609fb43cf73SLiu, Yi L         ce->val[2] = le64_to_cpu(ce->val[2]);
610fb43cf73SLiu, Yi L         ce->val[3] = le64_to_cpu(ce->val[3]);
611fb43cf73SLiu, Yi L     }
6121da12ec4SLe Tan     return 0;
6131da12ec4SLe Tan }
6141da12ec4SLe Tan 
6158f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce)
6161da12ec4SLe Tan {
6171da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
6181da12ec4SLe Tan }
6191da12ec4SLe Tan 
62037f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw)
6211da12ec4SLe Tan {
62237f51384SPrasad Singamsetty     return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw);
6231da12ec4SLe Tan }
6241da12ec4SLe Tan 
6251da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
6261da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
6271da12ec4SLe Tan {
6281da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
6291da12ec4SLe Tan }
6301da12ec4SLe Tan 
6311da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
6321da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
6331da12ec4SLe Tan {
6341da12ec4SLe Tan     uint64_t slpte;
6351da12ec4SLe Tan 
6361da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
6371da12ec4SLe Tan 
6381da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
639ba06fe8aSPhilippe Mathieu-Daudé                         base_addr + index * sizeof(slpte),
640ba06fe8aSPhilippe Mathieu-Daudé                         &slpte, sizeof(slpte), MEMTXATTRS_UNSPECIFIED)) {
6411da12ec4SLe Tan         slpte = (uint64_t)-1;
6421da12ec4SLe Tan         return slpte;
6431da12ec4SLe Tan     }
6441da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
6451da12ec4SLe Tan     return slpte;
6461da12ec4SLe Tan }
6471da12ec4SLe Tan 
6486e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset
6496e905564SPeter Xu  * of current level.
6501da12ec4SLe Tan  */
6516e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level)
6521da12ec4SLe Tan {
6536e905564SPeter Xu     return (iova >> vtd_slpt_level_shift(level)) &
6541da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
6551da12ec4SLe Tan }
6561da12ec4SLe Tan 
6571da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
6581da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
6591da12ec4SLe Tan {
6601da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
6611da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
6621da12ec4SLe Tan }
6631da12ec4SLe Tan 
664fb43cf73SLiu, Yi L /* Return true if check passed, otherwise false */
665fb43cf73SLiu, Yi L static inline bool vtd_pe_type_check(X86IOMMUState *x86_iommu,
666fb43cf73SLiu, Yi L                                      VTDPASIDEntry *pe)
667fb43cf73SLiu, Yi L {
668fb43cf73SLiu, Yi L     switch (VTD_PE_GET_TYPE(pe)) {
669fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_FLT:
670fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_SLT:
671fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_NESTED:
672fb43cf73SLiu, Yi L         break;
673fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_PT:
674fb43cf73SLiu, Yi L         if (!x86_iommu->pt_supported) {
675fb43cf73SLiu, Yi L             return false;
676fb43cf73SLiu, Yi L         }
677fb43cf73SLiu, Yi L         break;
678fb43cf73SLiu, Yi L     default:
67937557b09SCai Huoqing         /* Unknown type */
680fb43cf73SLiu, Yi L         return false;
681fb43cf73SLiu, Yi L     }
682fb43cf73SLiu, Yi L     return true;
683fb43cf73SLiu, Yi L }
684fb43cf73SLiu, Yi L 
68556fc1e6aSLiu Yi L static inline bool vtd_pdire_present(VTDPASIDDirEntry *pdire)
68656fc1e6aSLiu Yi L {
68756fc1e6aSLiu Yi L     return pdire->val & 1;
68856fc1e6aSLiu Yi L }
68956fc1e6aSLiu Yi L 
69056fc1e6aSLiu Yi L /**
69156fc1e6aSLiu Yi L  * Caller of this function should check present bit if wants
69237557b09SCai Huoqing  * to use pdir entry for further usage except for fpd bit check.
69356fc1e6aSLiu Yi L  */
69456fc1e6aSLiu Yi L static int vtd_get_pdire_from_pdir_table(dma_addr_t pasid_dir_base,
695fb43cf73SLiu, Yi L                                          uint32_t pasid,
696fb43cf73SLiu, Yi L                                          VTDPASIDDirEntry *pdire)
697fb43cf73SLiu, Yi L {
698fb43cf73SLiu, Yi L     uint32_t index;
699fb43cf73SLiu, Yi L     dma_addr_t addr, entry_size;
700fb43cf73SLiu, Yi L 
701fb43cf73SLiu, Yi L     index = VTD_PASID_DIR_INDEX(pasid);
702fb43cf73SLiu, Yi L     entry_size = VTD_PASID_DIR_ENTRY_SIZE;
703fb43cf73SLiu, Yi L     addr = pasid_dir_base + index * entry_size;
704ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
705ba06fe8aSPhilippe Mathieu-Daudé                         pdire, entry_size, MEMTXATTRS_UNSPECIFIED)) {
706fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
707fb43cf73SLiu, Yi L     }
708fb43cf73SLiu, Yi L 
709fb43cf73SLiu, Yi L     return 0;
710fb43cf73SLiu, Yi L }
711fb43cf73SLiu, Yi L 
71256fc1e6aSLiu Yi L static inline bool vtd_pe_present(VTDPASIDEntry *pe)
71356fc1e6aSLiu Yi L {
71456fc1e6aSLiu Yi L     return pe->val[0] & VTD_PASID_ENTRY_P;
71556fc1e6aSLiu Yi L }
71656fc1e6aSLiu Yi L 
71756fc1e6aSLiu Yi L static int vtd_get_pe_in_pasid_leaf_table(IntelIOMMUState *s,
718fb43cf73SLiu, Yi L                                           uint32_t pasid,
71956fc1e6aSLiu Yi L                                           dma_addr_t addr,
720fb43cf73SLiu, Yi L                                           VTDPASIDEntry *pe)
721fb43cf73SLiu, Yi L {
722fb43cf73SLiu, Yi L     uint32_t index;
72356fc1e6aSLiu Yi L     dma_addr_t entry_size;
724fb43cf73SLiu, Yi L     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
725fb43cf73SLiu, Yi L 
726fb43cf73SLiu, Yi L     index = VTD_PASID_TABLE_INDEX(pasid);
727fb43cf73SLiu, Yi L     entry_size = VTD_PASID_ENTRY_SIZE;
728fb43cf73SLiu, Yi L     addr = addr + index * entry_size;
729ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
730ba06fe8aSPhilippe Mathieu-Daudé                         pe, entry_size, MEMTXATTRS_UNSPECIFIED)) {
731fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
732fb43cf73SLiu, Yi L     }
733fb43cf73SLiu, Yi L 
734fb43cf73SLiu, Yi L     /* Do translation type check */
735fb43cf73SLiu, Yi L     if (!vtd_pe_type_check(x86_iommu, pe)) {
736fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
737fb43cf73SLiu, Yi L     }
738fb43cf73SLiu, Yi L 
739fb43cf73SLiu, Yi L     if (!vtd_is_level_supported(s, VTD_PE_GET_LEVEL(pe))) {
740fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
741fb43cf73SLiu, Yi L     }
742fb43cf73SLiu, Yi L 
743fb43cf73SLiu, Yi L     return 0;
744fb43cf73SLiu, Yi L }
745fb43cf73SLiu, Yi L 
74656fc1e6aSLiu Yi L /**
74756fc1e6aSLiu Yi L  * Caller of this function should check present bit if wants
74837557b09SCai Huoqing  * to use pasid entry for further usage except for fpd bit check.
74956fc1e6aSLiu Yi L  */
75056fc1e6aSLiu Yi L static int vtd_get_pe_from_pdire(IntelIOMMUState *s,
75156fc1e6aSLiu Yi L                                  uint32_t pasid,
75256fc1e6aSLiu Yi L                                  VTDPASIDDirEntry *pdire,
75356fc1e6aSLiu Yi L                                  VTDPASIDEntry *pe)
75456fc1e6aSLiu Yi L {
75556fc1e6aSLiu Yi L     dma_addr_t addr = pdire->val & VTD_PASID_TABLE_BASE_ADDR_MASK;
75656fc1e6aSLiu Yi L 
75756fc1e6aSLiu Yi L     return vtd_get_pe_in_pasid_leaf_table(s, pasid, addr, pe);
75856fc1e6aSLiu Yi L }
75956fc1e6aSLiu Yi L 
76056fc1e6aSLiu Yi L /**
76156fc1e6aSLiu Yi L  * This function gets a pasid entry from a specified pasid
76256fc1e6aSLiu Yi L  * table (includes dir and leaf table) with a specified pasid.
76356fc1e6aSLiu Yi L  * Sanity check should be done to ensure return a present
76456fc1e6aSLiu Yi L  * pasid entry to caller.
76556fc1e6aSLiu Yi L  */
76656fc1e6aSLiu Yi L static int vtd_get_pe_from_pasid_table(IntelIOMMUState *s,
767fb43cf73SLiu, Yi L                                        dma_addr_t pasid_dir_base,
768fb43cf73SLiu, Yi L                                        uint32_t pasid,
769fb43cf73SLiu, Yi L                                        VTDPASIDEntry *pe)
770fb43cf73SLiu, Yi L {
771fb43cf73SLiu, Yi L     int ret;
772fb43cf73SLiu, Yi L     VTDPASIDDirEntry pdire;
773fb43cf73SLiu, Yi L 
77456fc1e6aSLiu Yi L     ret = vtd_get_pdire_from_pdir_table(pasid_dir_base,
77556fc1e6aSLiu Yi L                                         pasid, &pdire);
776fb43cf73SLiu, Yi L     if (ret) {
777fb43cf73SLiu, Yi L         return ret;
778fb43cf73SLiu, Yi L     }
779fb43cf73SLiu, Yi L 
78056fc1e6aSLiu Yi L     if (!vtd_pdire_present(&pdire)) {
78156fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
78256fc1e6aSLiu Yi L     }
78356fc1e6aSLiu Yi L 
78456fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pdire(s, pasid, &pdire, pe);
785fb43cf73SLiu, Yi L     if (ret) {
786fb43cf73SLiu, Yi L         return ret;
787fb43cf73SLiu, Yi L     }
788fb43cf73SLiu, Yi L 
78956fc1e6aSLiu Yi L     if (!vtd_pe_present(pe)) {
79056fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
79156fc1e6aSLiu Yi L     }
79256fc1e6aSLiu Yi L 
79356fc1e6aSLiu Yi L     return 0;
794fb43cf73SLiu, Yi L }
795fb43cf73SLiu, Yi L 
796fb43cf73SLiu, Yi L static int vtd_ce_get_rid2pasid_entry(IntelIOMMUState *s,
797fb43cf73SLiu, Yi L                                       VTDContextEntry *ce,
798fb43cf73SLiu, Yi L                                       VTDPASIDEntry *pe)
799fb43cf73SLiu, Yi L {
800fb43cf73SLiu, Yi L     uint32_t pasid;
801fb43cf73SLiu, Yi L     dma_addr_t pasid_dir_base;
802fb43cf73SLiu, Yi L     int ret = 0;
803fb43cf73SLiu, Yi L 
804fb43cf73SLiu, Yi L     pasid = VTD_CE_GET_RID2PASID(ce);
805fb43cf73SLiu, Yi L     pasid_dir_base = VTD_CE_GET_PASID_DIR_TABLE(ce);
80656fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pasid_table(s, pasid_dir_base, pasid, pe);
807fb43cf73SLiu, Yi L 
808fb43cf73SLiu, Yi L     return ret;
809fb43cf73SLiu, Yi L }
810fb43cf73SLiu, Yi L 
811fb43cf73SLiu, Yi L static int vtd_ce_get_pasid_fpd(IntelIOMMUState *s,
812fb43cf73SLiu, Yi L                                 VTDContextEntry *ce,
813fb43cf73SLiu, Yi L                                 bool *pe_fpd_set)
814fb43cf73SLiu, Yi L {
815fb43cf73SLiu, Yi L     int ret;
816fb43cf73SLiu, Yi L     uint32_t pasid;
817fb43cf73SLiu, Yi L     dma_addr_t pasid_dir_base;
818fb43cf73SLiu, Yi L     VTDPASIDDirEntry pdire;
819fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
820fb43cf73SLiu, Yi L 
821fb43cf73SLiu, Yi L     pasid = VTD_CE_GET_RID2PASID(ce);
822fb43cf73SLiu, Yi L     pasid_dir_base = VTD_CE_GET_PASID_DIR_TABLE(ce);
823fb43cf73SLiu, Yi L 
82456fc1e6aSLiu Yi L     /*
82556fc1e6aSLiu Yi L      * No present bit check since fpd is meaningful even
82656fc1e6aSLiu Yi L      * if the present bit is clear.
82756fc1e6aSLiu Yi L      */
82856fc1e6aSLiu Yi L     ret = vtd_get_pdire_from_pdir_table(pasid_dir_base, pasid, &pdire);
829fb43cf73SLiu, Yi L     if (ret) {
830fb43cf73SLiu, Yi L         return ret;
831fb43cf73SLiu, Yi L     }
832fb43cf73SLiu, Yi L 
833fb43cf73SLiu, Yi L     if (pdire.val & VTD_PASID_DIR_FPD) {
834fb43cf73SLiu, Yi L         *pe_fpd_set = true;
835fb43cf73SLiu, Yi L         return 0;
836fb43cf73SLiu, Yi L     }
837fb43cf73SLiu, Yi L 
83856fc1e6aSLiu Yi L     if (!vtd_pdire_present(&pdire)) {
83956fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
84056fc1e6aSLiu Yi L     }
84156fc1e6aSLiu Yi L 
84256fc1e6aSLiu Yi L     /*
84356fc1e6aSLiu Yi L      * No present bit check since fpd is meaningful even
84456fc1e6aSLiu Yi L      * if the present bit is clear.
84556fc1e6aSLiu Yi L      */
84656fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pdire(s, pasid, &pdire, &pe);
847fb43cf73SLiu, Yi L     if (ret) {
848fb43cf73SLiu, Yi L         return ret;
849fb43cf73SLiu, Yi L     }
850fb43cf73SLiu, Yi L 
851fb43cf73SLiu, Yi L     if (pe.val[0] & VTD_PASID_ENTRY_FPD) {
852fb43cf73SLiu, Yi L         *pe_fpd_set = true;
853fb43cf73SLiu, Yi L     }
854fb43cf73SLiu, Yi L 
855fb43cf73SLiu, Yi L     return 0;
856fb43cf73SLiu, Yi L }
857fb43cf73SLiu, Yi L 
8581da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
8591da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
8601da12ec4SLe Tan  */
8618f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce)
8621da12ec4SLe Tan {
8631da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
8641da12ec4SLe Tan }
8651da12ec4SLe Tan 
866fb43cf73SLiu, Yi L static uint32_t vtd_get_iova_level(IntelIOMMUState *s,
867fb43cf73SLiu, Yi L                                    VTDContextEntry *ce)
868fb43cf73SLiu, Yi L {
869fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
870fb43cf73SLiu, Yi L 
871fb43cf73SLiu, Yi L     if (s->root_scalable) {
872fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
873fb43cf73SLiu, Yi L         return VTD_PE_GET_LEVEL(&pe);
874fb43cf73SLiu, Yi L     }
875fb43cf73SLiu, Yi L 
876fb43cf73SLiu, Yi L     return vtd_ce_get_level(ce);
877fb43cf73SLiu, Yi L }
878fb43cf73SLiu, Yi L 
8798f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce)
8801da12ec4SLe Tan {
8811da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
8821da12ec4SLe Tan }
8831da12ec4SLe Tan 
884fb43cf73SLiu, Yi L static uint32_t vtd_get_iova_agaw(IntelIOMMUState *s,
885fb43cf73SLiu, Yi L                                   VTDContextEntry *ce)
886fb43cf73SLiu, Yi L {
887fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
888fb43cf73SLiu, Yi L 
889fb43cf73SLiu, Yi L     if (s->root_scalable) {
890fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
891fb43cf73SLiu, Yi L         return 30 + ((pe.val[0] >> 2) & VTD_SM_PASID_ENTRY_AW) * 9;
892fb43cf73SLiu, Yi L     }
893fb43cf73SLiu, Yi L 
894fb43cf73SLiu, Yi L     return vtd_ce_get_agaw(ce);
895fb43cf73SLiu, Yi L }
896fb43cf73SLiu, Yi L 
897127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce)
898127ff5c3SPeter Xu {
899127ff5c3SPeter Xu     return ce->lo & VTD_CONTEXT_ENTRY_TT;
900127ff5c3SPeter Xu }
901127ff5c3SPeter Xu 
902fb43cf73SLiu, Yi L /* Only for Legacy Mode. Return true if check passed, otherwise false */
903f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu,
904f80c9874SPeter Xu                                      VTDContextEntry *ce)
905f80c9874SPeter Xu {
906f80c9874SPeter Xu     switch (vtd_ce_get_type(ce)) {
907f80c9874SPeter Xu     case VTD_CONTEXT_TT_MULTI_LEVEL:
908f80c9874SPeter Xu         /* Always supported */
909f80c9874SPeter Xu         break;
910f80c9874SPeter Xu     case VTD_CONTEXT_TT_DEV_IOTLB:
911f80c9874SPeter Xu         if (!x86_iommu->dt_supported) {
912095955b2SPeter Xu             error_report_once("%s: DT specified but not supported", __func__);
913f80c9874SPeter Xu             return false;
914f80c9874SPeter Xu         }
915f80c9874SPeter Xu         break;
916dbaabb25SPeter Xu     case VTD_CONTEXT_TT_PASS_THROUGH:
917dbaabb25SPeter Xu         if (!x86_iommu->pt_supported) {
918095955b2SPeter Xu             error_report_once("%s: PT specified but not supported", __func__);
919dbaabb25SPeter Xu             return false;
920dbaabb25SPeter Xu         }
921dbaabb25SPeter Xu         break;
922f80c9874SPeter Xu     default:
923fb43cf73SLiu, Yi L         /* Unknown type */
924095955b2SPeter Xu         error_report_once("%s: unknown ce type: %"PRIu32, __func__,
925095955b2SPeter Xu                           vtd_ce_get_type(ce));
926f80c9874SPeter Xu         return false;
927f80c9874SPeter Xu     }
928f80c9874SPeter Xu     return true;
929f80c9874SPeter Xu }
930f80c9874SPeter Xu 
931fb43cf73SLiu, Yi L static inline uint64_t vtd_iova_limit(IntelIOMMUState *s,
932fb43cf73SLiu, Yi L                                       VTDContextEntry *ce, uint8_t aw)
933f06a696dSPeter Xu {
934fb43cf73SLiu, Yi L     uint32_t ce_agaw = vtd_get_iova_agaw(s, ce);
93537f51384SPrasad Singamsetty     return 1ULL << MIN(ce_agaw, aw);
936f06a696dSPeter Xu }
937f06a696dSPeter Xu 
938f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */
939fb43cf73SLiu, Yi L static inline bool vtd_iova_range_check(IntelIOMMUState *s,
940fb43cf73SLiu, Yi L                                         uint64_t iova, VTDContextEntry *ce,
94137f51384SPrasad Singamsetty                                         uint8_t aw)
942f06a696dSPeter Xu {
943f06a696dSPeter Xu     /*
944f06a696dSPeter Xu      * Check if @iova is above 2^X-1, where X is the minimum of MGAW
945f06a696dSPeter Xu      * in CAP_REG and AW in context-entry.
946f06a696dSPeter Xu      */
947fb43cf73SLiu, Yi L     return !(iova & ~(vtd_iova_limit(s, ce, aw) - 1));
948fb43cf73SLiu, Yi L }
949fb43cf73SLiu, Yi L 
950fb43cf73SLiu, Yi L static dma_addr_t vtd_get_iova_pgtbl_base(IntelIOMMUState *s,
951fb43cf73SLiu, Yi L                                           VTDContextEntry *ce)
952fb43cf73SLiu, Yi L {
953fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
954fb43cf73SLiu, Yi L 
955fb43cf73SLiu, Yi L     if (s->root_scalable) {
956fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
957fb43cf73SLiu, Yi L         return pe.val[0] & VTD_SM_PASID_ENTRY_SLPTPTR;
958fb43cf73SLiu, Yi L     }
959fb43cf73SLiu, Yi L 
960fb43cf73SLiu, Yi L     return vtd_ce_get_slpt_base(ce);
961f06a696dSPeter Xu }
962f06a696dSPeter Xu 
96392e5d85eSPrasad Singamsetty /*
96492e5d85eSPrasad Singamsetty  * Rsvd field masks for spte:
965ce586f3bSQi, Yadong  *     vtd_spte_rsvd 4k pages
966ce586f3bSQi, Yadong  *     vtd_spte_rsvd_large large pages
96792e5d85eSPrasad Singamsetty  */
968ce586f3bSQi, Yadong static uint64_t vtd_spte_rsvd[5];
969ce586f3bSQi, Yadong static uint64_t vtd_spte_rsvd_large[5];
9701da12ec4SLe Tan 
9711da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
9721da12ec4SLe Tan {
973ce586f3bSQi, Yadong     uint64_t rsvd_mask = vtd_spte_rsvd[level];
974ce586f3bSQi, Yadong 
975ce586f3bSQi, Yadong     if ((level == VTD_SL_PD_LEVEL || level == VTD_SL_PDP_LEVEL) &&
976ce586f3bSQi, Yadong         (slpte & VTD_SL_PT_PAGE_SIZE_MASK)) {
977ce586f3bSQi, Yadong         /* large page */
978ce586f3bSQi, Yadong         rsvd_mask = vtd_spte_rsvd_large[level];
9791da12ec4SLe Tan     }
980ce586f3bSQi, Yadong 
981ce586f3bSQi, Yadong     return slpte & rsvd_mask;
9821da12ec4SLe Tan }
9831da12ec4SLe Tan 
984dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */
985dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num)
986dbaabb25SPeter Xu {
987dbaabb25SPeter Xu     VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num];
988dbaabb25SPeter Xu     GHashTableIter iter;
989dbaabb25SPeter Xu 
990a6f65f4fSPhilippe Mathieu-Daudé     if (vtd_bus) {
991a6f65f4fSPhilippe Mathieu-Daudé         return vtd_bus;
992a6f65f4fSPhilippe Mathieu-Daudé     }
993a6f65f4fSPhilippe Mathieu-Daudé 
994a6f65f4fSPhilippe Mathieu-Daudé     /*
995a6f65f4fSPhilippe Mathieu-Daudé      * Iterate over the registered buses to find the one which
996a6f65f4fSPhilippe Mathieu-Daudé      * currently holds this bus number and update the bus_num
997a6f65f4fSPhilippe Mathieu-Daudé      * lookup table.
998a6f65f4fSPhilippe Mathieu-Daudé      */
999dbaabb25SPeter Xu     g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
1000dbaabb25SPeter Xu     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
1001dbaabb25SPeter Xu         if (pci_bus_num(vtd_bus->bus) == bus_num) {
1002dbaabb25SPeter Xu             s->vtd_as_by_bus_num[bus_num] = vtd_bus;
1003dbaabb25SPeter Xu             return vtd_bus;
1004dbaabb25SPeter Xu         }
1005dbaabb25SPeter Xu     }
1006a6f65f4fSPhilippe Mathieu-Daudé 
1007a6f65f4fSPhilippe Mathieu-Daudé     return NULL;
1008dbaabb25SPeter Xu }
1009dbaabb25SPeter Xu 
10106e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level
10111da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
10121da12ec4SLe Tan  */
1013fb43cf73SLiu, Yi L static int vtd_iova_to_slpte(IntelIOMMUState *s, VTDContextEntry *ce,
1014fb43cf73SLiu, Yi L                              uint64_t iova, bool is_write,
10151da12ec4SLe Tan                              uint64_t *slptep, uint32_t *slpte_level,
101637f51384SPrasad Singamsetty                              bool *reads, bool *writes, uint8_t aw_bits)
10171da12ec4SLe Tan {
1018fb43cf73SLiu, Yi L     dma_addr_t addr = vtd_get_iova_pgtbl_base(s, ce);
1019fb43cf73SLiu, Yi L     uint32_t level = vtd_get_iova_level(s, ce);
10201da12ec4SLe Tan     uint32_t offset;
10211da12ec4SLe Tan     uint64_t slpte;
10221da12ec4SLe Tan     uint64_t access_right_check;
1023ea97a1bdSJason Wang     uint64_t xlat, size;
10241da12ec4SLe Tan 
1025fb43cf73SLiu, Yi L     if (!vtd_iova_range_check(s, iova, ce, aw_bits)) {
10264e4abd11SPeter Xu         error_report_once("%s: detected IOVA overflow (iova=0x%" PRIx64 ")",
10274e4abd11SPeter Xu                           __func__, iova);
10281da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
10291da12ec4SLe Tan     }
10301da12ec4SLe Tan 
10311da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
10321da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
10331da12ec4SLe Tan 
10341da12ec4SLe Tan     while (true) {
10356e905564SPeter Xu         offset = vtd_iova_level_offset(iova, level);
10361da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
10371da12ec4SLe Tan 
10381da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
10394e4abd11SPeter Xu             error_report_once("%s: detected read error on DMAR slpte "
10404e4abd11SPeter Xu                               "(iova=0x%" PRIx64 ")", __func__, iova);
1041fb43cf73SLiu, Yi L             if (level == vtd_get_iova_level(s, ce)) {
10421da12ec4SLe Tan                 /* Invalid programming of context-entry */
10431da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
10441da12ec4SLe Tan             } else {
10451da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
10461da12ec4SLe Tan             }
10471da12ec4SLe Tan         }
10481da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
10491da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
10501da12ec4SLe Tan         if (!(slpte & access_right_check)) {
10514e4abd11SPeter Xu             error_report_once("%s: detected slpte permission error "
10524e4abd11SPeter Xu                               "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", "
10534e4abd11SPeter Xu                               "slpte=0x%" PRIx64 ", write=%d)", __func__,
10544e4abd11SPeter Xu                               iova, level, slpte, is_write);
10551da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
10561da12ec4SLe Tan         }
10571da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
10584e4abd11SPeter Xu             error_report_once("%s: detected splte reserve non-zero "
10594e4abd11SPeter Xu                               "iova=0x%" PRIx64 ", level=0x%" PRIx32
10604e4abd11SPeter Xu                               "slpte=0x%" PRIx64 ")", __func__, iova,
10614e4abd11SPeter Xu                               level, slpte);
10621da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
10631da12ec4SLe Tan         }
10641da12ec4SLe Tan 
10651da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
10661da12ec4SLe Tan             *slptep = slpte;
10671da12ec4SLe Tan             *slpte_level = level;
1068ea97a1bdSJason Wang             break;
10691da12ec4SLe Tan         }
107037f51384SPrasad Singamsetty         addr = vtd_get_slpte_addr(slpte, aw_bits);
10711da12ec4SLe Tan         level--;
10721da12ec4SLe Tan     }
1073ea97a1bdSJason Wang 
1074ea97a1bdSJason Wang     xlat = vtd_get_slpte_addr(*slptep, aw_bits);
1075ea97a1bdSJason Wang     size = ~vtd_slpt_level_page_mask(level) + 1;
1076ea97a1bdSJason Wang 
1077ea97a1bdSJason Wang     /*
1078ea97a1bdSJason Wang      * From VT-d spec 3.14: Untranslated requests and translation
1079ea97a1bdSJason Wang      * requests that result in an address in the interrupt range will be
1080ea97a1bdSJason Wang      * blocked with condition code LGN.4 or SGN.8.
1081ea97a1bdSJason Wang      */
1082ea97a1bdSJason Wang     if ((xlat > VTD_INTERRUPT_ADDR_LAST ||
1083ea97a1bdSJason Wang          xlat + size - 1 < VTD_INTERRUPT_ADDR_FIRST)) {
1084ea97a1bdSJason Wang         return 0;
1085ea97a1bdSJason Wang     } else {
1086ea97a1bdSJason Wang         error_report_once("%s: xlat address is in interrupt range "
1087ea97a1bdSJason Wang                           "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", "
1088ea97a1bdSJason Wang                           "slpte=0x%" PRIx64 ", write=%d, "
1089ea97a1bdSJason Wang                           "xlat=0x%" PRIx64 ", size=0x%" PRIx64 ")",
1090ea97a1bdSJason Wang                           __func__, iova, level, slpte, is_write,
1091ea97a1bdSJason Wang                           xlat, size);
1092ea97a1bdSJason Wang         return s->scalable_mode ? -VTD_FR_SM_INTERRUPT_ADDR :
1093ea97a1bdSJason Wang                                   -VTD_FR_INTERRUPT_ADDR;
1094ea97a1bdSJason Wang     }
10951da12ec4SLe Tan }
10961da12ec4SLe Tan 
10975039caf3SEugenio Pérez typedef int (*vtd_page_walk_hook)(IOMMUTLBEvent *event, void *private);
1098f06a696dSPeter Xu 
1099fe215b0cSPeter Xu /**
1100fe215b0cSPeter Xu  * Constant information used during page walking
1101fe215b0cSPeter Xu  *
1102fe215b0cSPeter Xu  * @hook_fn: hook func to be called when detected page
1103fe215b0cSPeter Xu  * @private: private data to be passed into hook func
1104fe215b0cSPeter Xu  * @notify_unmap: whether we should notify invalid entries
11052f764fa8SPeter Xu  * @as: VT-d address space of the device
1106fe215b0cSPeter Xu  * @aw: maximum address width
1107d118c06eSPeter Xu  * @domain: domain ID of the page walk
1108fe215b0cSPeter Xu  */
1109fe215b0cSPeter Xu typedef struct {
11102f764fa8SPeter Xu     VTDAddressSpace *as;
1111fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn;
1112fe215b0cSPeter Xu     void *private;
1113fe215b0cSPeter Xu     bool notify_unmap;
1114fe215b0cSPeter Xu     uint8_t aw;
1115d118c06eSPeter Xu     uint16_t domain_id;
1116fe215b0cSPeter Xu } vtd_page_walk_info;
1117fe215b0cSPeter Xu 
11185039caf3SEugenio Pérez static int vtd_page_walk_one(IOMMUTLBEvent *event, vtd_page_walk_info *info)
111936d2d52bSPeter Xu {
112063b88968SPeter Xu     VTDAddressSpace *as = info->as;
1121fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn = info->hook_fn;
1122fe215b0cSPeter Xu     void *private = info->private;
11235039caf3SEugenio Pérez     IOMMUTLBEntry *entry = &event->entry;
112463b88968SPeter Xu     DMAMap target = {
112563b88968SPeter Xu         .iova = entry->iova,
112663b88968SPeter Xu         .size = entry->addr_mask,
112763b88968SPeter Xu         .translated_addr = entry->translated_addr,
112863b88968SPeter Xu         .perm = entry->perm,
112963b88968SPeter Xu     };
1130a89b34beSEugenio Pérez     const DMAMap *mapped = iova_tree_find(as->iova_tree, &target);
113163b88968SPeter Xu 
11325039caf3SEugenio Pérez     if (event->type == IOMMU_NOTIFIER_UNMAP && !info->notify_unmap) {
113363b88968SPeter Xu         trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
113463b88968SPeter Xu         return 0;
113563b88968SPeter Xu     }
1136fe215b0cSPeter Xu 
113736d2d52bSPeter Xu     assert(hook_fn);
113863b88968SPeter Xu 
113963b88968SPeter Xu     /* Update local IOVA mapped ranges */
11405039caf3SEugenio Pérez     if (event->type == IOMMU_NOTIFIER_MAP) {
114163b88968SPeter Xu         if (mapped) {
114263b88968SPeter Xu             /* If it's exactly the same translation, skip */
114363b88968SPeter Xu             if (!memcmp(mapped, &target, sizeof(target))) {
114463b88968SPeter Xu                 trace_vtd_page_walk_one_skip_map(entry->iova, entry->addr_mask,
114563b88968SPeter Xu                                                  entry->translated_addr);
114663b88968SPeter Xu                 return 0;
114763b88968SPeter Xu             } else {
114863b88968SPeter Xu                 /*
114963b88968SPeter Xu                  * Translation changed.  Normally this should not
115063b88968SPeter Xu                  * happen, but it can happen when with buggy guest
115163b88968SPeter Xu                  * OSes.  Note that there will be a small window that
115263b88968SPeter Xu                  * we don't have map at all.  But that's the best
115363b88968SPeter Xu                  * effort we can do.  The ideal way to emulate this is
115463b88968SPeter Xu                  * atomically modify the PTE to follow what has
115563b88968SPeter Xu                  * changed, but we can't.  One example is that vfio
115663b88968SPeter Xu                  * driver only has VFIO_IOMMU_[UN]MAP_DMA but no
115763b88968SPeter Xu                  * interface to modify a mapping (meanwhile it seems
115863b88968SPeter Xu                  * meaningless to even provide one).  Anyway, let's
115963b88968SPeter Xu                  * mark this as a TODO in case one day we'll have
116063b88968SPeter Xu                  * a better solution.
116163b88968SPeter Xu                  */
116263b88968SPeter Xu                 IOMMUAccessFlags cache_perm = entry->perm;
116363b88968SPeter Xu                 int ret;
116463b88968SPeter Xu 
116563b88968SPeter Xu                 /* Emulate an UNMAP */
11665039caf3SEugenio Pérez                 event->type = IOMMU_NOTIFIER_UNMAP;
116763b88968SPeter Xu                 entry->perm = IOMMU_NONE;
116863b88968SPeter Xu                 trace_vtd_page_walk_one(info->domain_id,
116963b88968SPeter Xu                                         entry->iova,
117063b88968SPeter Xu                                         entry->translated_addr,
117163b88968SPeter Xu                                         entry->addr_mask,
117263b88968SPeter Xu                                         entry->perm);
11735039caf3SEugenio Pérez                 ret = hook_fn(event, private);
117463b88968SPeter Xu                 if (ret) {
117563b88968SPeter Xu                     return ret;
117663b88968SPeter Xu                 }
117763b88968SPeter Xu                 /* Drop any existing mapping */
117863b88968SPeter Xu                 iova_tree_remove(as->iova_tree, &target);
11795039caf3SEugenio Pérez                 /* Recover the correct type */
11805039caf3SEugenio Pérez                 event->type = IOMMU_NOTIFIER_MAP;
118163b88968SPeter Xu                 entry->perm = cache_perm;
118263b88968SPeter Xu             }
118363b88968SPeter Xu         }
118463b88968SPeter Xu         iova_tree_insert(as->iova_tree, &target);
118563b88968SPeter Xu     } else {
118663b88968SPeter Xu         if (!mapped) {
118763b88968SPeter Xu             /* Skip since we didn't map this range at all */
118863b88968SPeter Xu             trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
118963b88968SPeter Xu             return 0;
119063b88968SPeter Xu         }
119163b88968SPeter Xu         iova_tree_remove(as->iova_tree, &target);
119263b88968SPeter Xu     }
119363b88968SPeter Xu 
1194d118c06eSPeter Xu     trace_vtd_page_walk_one(info->domain_id, entry->iova,
1195d118c06eSPeter Xu                             entry->translated_addr, entry->addr_mask,
1196d118c06eSPeter Xu                             entry->perm);
11975039caf3SEugenio Pérez     return hook_fn(event, private);
119836d2d52bSPeter Xu }
119936d2d52bSPeter Xu 
1200f06a696dSPeter Xu /**
1201f06a696dSPeter Xu  * vtd_page_walk_level - walk over specific level for IOVA range
1202f06a696dSPeter Xu  *
1203f06a696dSPeter Xu  * @addr: base GPA addr to start the walk
1204f06a696dSPeter Xu  * @start: IOVA range start address
1205f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
1206f06a696dSPeter Xu  * @read: whether parent level has read permission
1207f06a696dSPeter Xu  * @write: whether parent level has write permission
1208fe215b0cSPeter Xu  * @info: constant information for the page walk
1209f06a696dSPeter Xu  */
1210f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start,
1211fe215b0cSPeter Xu                                uint64_t end, uint32_t level, bool read,
1212fe215b0cSPeter Xu                                bool write, vtd_page_walk_info *info)
1213f06a696dSPeter Xu {
1214f06a696dSPeter Xu     bool read_cur, write_cur, entry_valid;
1215f06a696dSPeter Xu     uint32_t offset;
1216f06a696dSPeter Xu     uint64_t slpte;
1217f06a696dSPeter Xu     uint64_t subpage_size, subpage_mask;
12185039caf3SEugenio Pérez     IOMMUTLBEvent event;
1219f06a696dSPeter Xu     uint64_t iova = start;
1220f06a696dSPeter Xu     uint64_t iova_next;
1221f06a696dSPeter Xu     int ret = 0;
1222f06a696dSPeter Xu 
1223f06a696dSPeter Xu     trace_vtd_page_walk_level(addr, level, start, end);
1224f06a696dSPeter Xu 
1225f06a696dSPeter Xu     subpage_size = 1ULL << vtd_slpt_level_shift(level);
1226f06a696dSPeter Xu     subpage_mask = vtd_slpt_level_page_mask(level);
1227f06a696dSPeter Xu 
1228f06a696dSPeter Xu     while (iova < end) {
1229f06a696dSPeter Xu         iova_next = (iova & subpage_mask) + subpage_size;
1230f06a696dSPeter Xu 
1231f06a696dSPeter Xu         offset = vtd_iova_level_offset(iova, level);
1232f06a696dSPeter Xu         slpte = vtd_get_slpte(addr, offset);
1233f06a696dSPeter Xu 
1234f06a696dSPeter Xu         if (slpte == (uint64_t)-1) {
1235f06a696dSPeter Xu             trace_vtd_page_walk_skip_read(iova, iova_next);
1236f06a696dSPeter Xu             goto next;
1237f06a696dSPeter Xu         }
1238f06a696dSPeter Xu 
1239f06a696dSPeter Xu         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
1240f06a696dSPeter Xu             trace_vtd_page_walk_skip_reserve(iova, iova_next);
1241f06a696dSPeter Xu             goto next;
1242f06a696dSPeter Xu         }
1243f06a696dSPeter Xu 
1244f06a696dSPeter Xu         /* Permissions are stacked with parents' */
1245f06a696dSPeter Xu         read_cur = read && (slpte & VTD_SL_R);
1246f06a696dSPeter Xu         write_cur = write && (slpte & VTD_SL_W);
1247f06a696dSPeter Xu 
1248f06a696dSPeter Xu         /*
1249f06a696dSPeter Xu          * As long as we have either read/write permission, this is a
1250f06a696dSPeter Xu          * valid entry. The rule works for both page entries and page
1251f06a696dSPeter Xu          * table entries.
1252f06a696dSPeter Xu          */
1253f06a696dSPeter Xu         entry_valid = read_cur | write_cur;
1254f06a696dSPeter Xu 
125563b88968SPeter Xu         if (!vtd_is_last_slpte(slpte, level) && entry_valid) {
125663b88968SPeter Xu             /*
125763b88968SPeter Xu              * This is a valid PDE (or even bigger than PDE).  We need
125863b88968SPeter Xu              * to walk one further level.
125963b88968SPeter Xu              */
126063b88968SPeter Xu             ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw),
126163b88968SPeter Xu                                       iova, MIN(iova_next, end), level - 1,
126263b88968SPeter Xu                                       read_cur, write_cur, info);
126363b88968SPeter Xu         } else {
126463b88968SPeter Xu             /*
126563b88968SPeter Xu              * This means we are either:
126663b88968SPeter Xu              *
126763b88968SPeter Xu              * (1) the real page entry (either 4K page, or huge page)
126863b88968SPeter Xu              * (2) the whole range is invalid
126963b88968SPeter Xu              *
127063b88968SPeter Xu              * In either case, we send an IOTLB notification down.
127163b88968SPeter Xu              */
12725039caf3SEugenio Pérez             event.entry.target_as = &address_space_memory;
12735039caf3SEugenio Pérez             event.entry.iova = iova & subpage_mask;
12745039caf3SEugenio Pérez             event.entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur);
12755039caf3SEugenio Pérez             event.entry.addr_mask = ~subpage_mask;
1276f06a696dSPeter Xu             /* NOTE: this is only meaningful if entry_valid == true */
12775039caf3SEugenio Pérez             event.entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw);
12785039caf3SEugenio Pérez             event.type = event.entry.perm ? IOMMU_NOTIFIER_MAP :
12795039caf3SEugenio Pérez                                             IOMMU_NOTIFIER_UNMAP;
12805039caf3SEugenio Pérez             ret = vtd_page_walk_one(&event, info);
128163b88968SPeter Xu         }
128263b88968SPeter Xu 
1283f06a696dSPeter Xu         if (ret < 0) {
1284f06a696dSPeter Xu             return ret;
1285f06a696dSPeter Xu         }
1286f06a696dSPeter Xu 
1287f06a696dSPeter Xu next:
1288f06a696dSPeter Xu         iova = iova_next;
1289f06a696dSPeter Xu     }
1290f06a696dSPeter Xu 
1291f06a696dSPeter Xu     return 0;
1292f06a696dSPeter Xu }
1293f06a696dSPeter Xu 
1294f06a696dSPeter Xu /**
1295f06a696dSPeter Xu  * vtd_page_walk - walk specific IOVA range, and call the hook
1296f06a696dSPeter Xu  *
1297fb43cf73SLiu, Yi L  * @s: intel iommu state
1298f06a696dSPeter Xu  * @ce: context entry to walk upon
1299f06a696dSPeter Xu  * @start: IOVA address to start the walk
1300f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
1301fe215b0cSPeter Xu  * @info: page walking information struct
1302f06a696dSPeter Xu  */
1303fb43cf73SLiu, Yi L static int vtd_page_walk(IntelIOMMUState *s, VTDContextEntry *ce,
1304fb43cf73SLiu, Yi L                          uint64_t start, uint64_t end,
1305fe215b0cSPeter Xu                          vtd_page_walk_info *info)
1306f06a696dSPeter Xu {
1307fb43cf73SLiu, Yi L     dma_addr_t addr = vtd_get_iova_pgtbl_base(s, ce);
1308fb43cf73SLiu, Yi L     uint32_t level = vtd_get_iova_level(s, ce);
1309f06a696dSPeter Xu 
1310fb43cf73SLiu, Yi L     if (!vtd_iova_range_check(s, start, ce, info->aw)) {
1311f06a696dSPeter Xu         return -VTD_FR_ADDR_BEYOND_MGAW;
1312f06a696dSPeter Xu     }
1313f06a696dSPeter Xu 
1314fb43cf73SLiu, Yi L     if (!vtd_iova_range_check(s, end, ce, info->aw)) {
1315f06a696dSPeter Xu         /* Fix end so that it reaches the maximum */
1316fb43cf73SLiu, Yi L         end = vtd_iova_limit(s, ce, info->aw);
1317f06a696dSPeter Xu     }
1318f06a696dSPeter Xu 
1319fe215b0cSPeter Xu     return vtd_page_walk_level(addr, start, end, level, true, true, info);
1320f06a696dSPeter Xu }
1321f06a696dSPeter Xu 
1322fb43cf73SLiu, Yi L static int vtd_root_entry_rsvd_bits_check(IntelIOMMUState *s,
1323fb43cf73SLiu, Yi L                                           VTDRootEntry *re)
1324fb43cf73SLiu, Yi L {
1325fb43cf73SLiu, Yi L     /* Legacy Mode reserved bits check */
1326fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1327fb43cf73SLiu, Yi L         (re->hi || (re->lo & VTD_ROOT_ENTRY_RSVD(s->aw_bits))))
1328fb43cf73SLiu, Yi L         goto rsvd_err;
1329fb43cf73SLiu, Yi L 
1330fb43cf73SLiu, Yi L     /* Scalable Mode reserved bits check */
1331fb43cf73SLiu, Yi L     if (s->root_scalable &&
1332fb43cf73SLiu, Yi L         ((re->lo & VTD_ROOT_ENTRY_RSVD(s->aw_bits)) ||
1333fb43cf73SLiu, Yi L          (re->hi & VTD_ROOT_ENTRY_RSVD(s->aw_bits))))
1334fb43cf73SLiu, Yi L         goto rsvd_err;
1335fb43cf73SLiu, Yi L 
1336fb43cf73SLiu, Yi L     return 0;
1337fb43cf73SLiu, Yi L 
1338fb43cf73SLiu, Yi L rsvd_err:
1339fb43cf73SLiu, Yi L     error_report_once("%s: invalid root entry: hi=0x%"PRIx64
1340fb43cf73SLiu, Yi L                       ", lo=0x%"PRIx64,
1341fb43cf73SLiu, Yi L                       __func__, re->hi, re->lo);
1342fb43cf73SLiu, Yi L     return -VTD_FR_ROOT_ENTRY_RSVD;
1343fb43cf73SLiu, Yi L }
1344fb43cf73SLiu, Yi L 
1345fb43cf73SLiu, Yi L static inline int vtd_context_entry_rsvd_bits_check(IntelIOMMUState *s,
1346fb43cf73SLiu, Yi L                                                     VTDContextEntry *ce)
1347fb43cf73SLiu, Yi L {
1348fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1349fb43cf73SLiu, Yi L         (ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI ||
1350fb43cf73SLiu, Yi L          ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) {
1351fb43cf73SLiu, Yi L         error_report_once("%s: invalid context entry: hi=%"PRIx64
1352fb43cf73SLiu, Yi L                           ", lo=%"PRIx64" (reserved nonzero)",
1353fb43cf73SLiu, Yi L                           __func__, ce->hi, ce->lo);
1354fb43cf73SLiu, Yi L         return -VTD_FR_CONTEXT_ENTRY_RSVD;
1355fb43cf73SLiu, Yi L     }
1356fb43cf73SLiu, Yi L 
1357fb43cf73SLiu, Yi L     if (s->root_scalable &&
1358fb43cf73SLiu, Yi L         (ce->val[0] & VTD_SM_CONTEXT_ENTRY_RSVD_VAL0(s->aw_bits) ||
1359fb43cf73SLiu, Yi L          ce->val[1] & VTD_SM_CONTEXT_ENTRY_RSVD_VAL1 ||
1360fb43cf73SLiu, Yi L          ce->val[2] ||
1361fb43cf73SLiu, Yi L          ce->val[3])) {
1362fb43cf73SLiu, Yi L         error_report_once("%s: invalid context entry: val[3]=%"PRIx64
1363fb43cf73SLiu, Yi L                           ", val[2]=%"PRIx64
1364fb43cf73SLiu, Yi L                           ", val[1]=%"PRIx64
1365fb43cf73SLiu, Yi L                           ", val[0]=%"PRIx64" (reserved nonzero)",
1366fb43cf73SLiu, Yi L                           __func__, ce->val[3], ce->val[2],
1367fb43cf73SLiu, Yi L                           ce->val[1], ce->val[0]);
1368fb43cf73SLiu, Yi L         return -VTD_FR_CONTEXT_ENTRY_RSVD;
1369fb43cf73SLiu, Yi L     }
1370fb43cf73SLiu, Yi L 
1371fb43cf73SLiu, Yi L     return 0;
1372fb43cf73SLiu, Yi L }
1373fb43cf73SLiu, Yi L 
1374fb43cf73SLiu, Yi L static int vtd_ce_rid2pasid_check(IntelIOMMUState *s,
1375fb43cf73SLiu, Yi L                                   VTDContextEntry *ce)
1376fb43cf73SLiu, Yi L {
1377fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1378fb43cf73SLiu, Yi L 
1379fb43cf73SLiu, Yi L     /*
1380fb43cf73SLiu, Yi L      * Make sure in Scalable Mode, a present context entry
1381fb43cf73SLiu, Yi L      * has valid rid2pasid setting, which includes valid
1382fb43cf73SLiu, Yi L      * rid2pasid field and corresponding pasid entry setting
1383fb43cf73SLiu, Yi L      */
1384fb43cf73SLiu, Yi L     return vtd_ce_get_rid2pasid_entry(s, ce, &pe);
1385fb43cf73SLiu, Yi L }
1386fb43cf73SLiu, Yi L 
13871da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
13881da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
13891da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
13901da12ec4SLe Tan {
13911da12ec4SLe Tan     VTDRootEntry re;
13921da12ec4SLe Tan     int ret_fr;
1393f80c9874SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
13941da12ec4SLe Tan 
13951da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
13961da12ec4SLe Tan     if (ret_fr) {
13971da12ec4SLe Tan         return ret_fr;
13981da12ec4SLe Tan     }
13991da12ec4SLe Tan 
1400fb43cf73SLiu, Yi L     if (!vtd_root_entry_present(s, &re, devfn)) {
14016c441e1dSPeter Xu         /* Not error - it's okay we don't have root entry. */
14026c441e1dSPeter Xu         trace_vtd_re_not_present(bus_num);
14031da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
1404f80c9874SPeter Xu     }
1405f80c9874SPeter Xu 
1406fb43cf73SLiu, Yi L     ret_fr = vtd_root_entry_rsvd_bits_check(s, &re);
1407fb43cf73SLiu, Yi L     if (ret_fr) {
1408fb43cf73SLiu, Yi L         return ret_fr;
14091da12ec4SLe Tan     }
14101da12ec4SLe Tan 
1411fb43cf73SLiu, Yi L     ret_fr = vtd_get_context_entry_from_root(s, &re, devfn, ce);
14121da12ec4SLe Tan     if (ret_fr) {
14131da12ec4SLe Tan         return ret_fr;
14141da12ec4SLe Tan     }
14151da12ec4SLe Tan 
14168f7d7161SPeter Xu     if (!vtd_ce_present(ce)) {
14176c441e1dSPeter Xu         /* Not error - it's okay we don't have context entry. */
14186c441e1dSPeter Xu         trace_vtd_ce_not_present(bus_num, devfn);
14191da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
1420f80c9874SPeter Xu     }
1421f80c9874SPeter Xu 
1422fb43cf73SLiu, Yi L     ret_fr = vtd_context_entry_rsvd_bits_check(s, ce);
1423fb43cf73SLiu, Yi L     if (ret_fr) {
1424fb43cf73SLiu, Yi L         return ret_fr;
14251da12ec4SLe Tan     }
1426f80c9874SPeter Xu 
14271da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
1428fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1429fb43cf73SLiu, Yi L         !vtd_is_level_supported(s, vtd_ce_get_level(ce))) {
1430095955b2SPeter Xu         error_report_once("%s: invalid context entry: hi=%"PRIx64
1431095955b2SPeter Xu                           ", lo=%"PRIx64" (level %d not supported)",
1432fb43cf73SLiu, Yi L                           __func__, ce->hi, ce->lo,
1433fb43cf73SLiu, Yi L                           vtd_ce_get_level(ce));
14341da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
1435f80c9874SPeter Xu     }
1436f80c9874SPeter Xu 
1437fb43cf73SLiu, Yi L     if (!s->root_scalable) {
1438f80c9874SPeter Xu         /* Do translation type check */
1439f80c9874SPeter Xu         if (!vtd_ce_type_check(x86_iommu, ce)) {
1440095955b2SPeter Xu             /* Errors dumped in vtd_ce_type_check() */
14411da12ec4SLe Tan             return -VTD_FR_CONTEXT_ENTRY_INV;
14421da12ec4SLe Tan         }
1443fb43cf73SLiu, Yi L     } else {
1444fb43cf73SLiu, Yi L         /*
1445fb43cf73SLiu, Yi L          * Check if the programming of context-entry.rid2pasid
1446fb43cf73SLiu, Yi L          * and corresponding pasid setting is valid, and thus
1447fb43cf73SLiu, Yi L          * avoids to check pasid entry fetching result in future
1448fb43cf73SLiu, Yi L          * helper function calling.
1449fb43cf73SLiu, Yi L          */
1450fb43cf73SLiu, Yi L         ret_fr = vtd_ce_rid2pasid_check(s, ce);
1451fb43cf73SLiu, Yi L         if (ret_fr) {
1452fb43cf73SLiu, Yi L             return ret_fr;
1453fb43cf73SLiu, Yi L         }
1454fb43cf73SLiu, Yi L     }
1455f80c9874SPeter Xu 
14561da12ec4SLe Tan     return 0;
14571da12ec4SLe Tan }
14581da12ec4SLe Tan 
14595039caf3SEugenio Pérez static int vtd_sync_shadow_page_hook(IOMMUTLBEvent *event,
146063b88968SPeter Xu                                      void *private)
146163b88968SPeter Xu {
14625039caf3SEugenio Pérez     memory_region_notify_iommu(private, 0, *event);
146363b88968SPeter Xu     return 0;
146463b88968SPeter Xu }
146563b88968SPeter Xu 
1466fb43cf73SLiu, Yi L static uint16_t vtd_get_domain_id(IntelIOMMUState *s,
1467fb43cf73SLiu, Yi L                                   VTDContextEntry *ce)
1468fb43cf73SLiu, Yi L {
1469fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1470fb43cf73SLiu, Yi L 
1471fb43cf73SLiu, Yi L     if (s->root_scalable) {
1472fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
1473fb43cf73SLiu, Yi L         return VTD_SM_PASID_ENTRY_DID(pe.val[1]);
1474fb43cf73SLiu, Yi L     }
1475fb43cf73SLiu, Yi L 
1476fb43cf73SLiu, Yi L     return VTD_CONTEXT_ENTRY_DID(ce->hi);
1477fb43cf73SLiu, Yi L }
1478fb43cf73SLiu, Yi L 
147963b88968SPeter Xu static int vtd_sync_shadow_page_table_range(VTDAddressSpace *vtd_as,
148063b88968SPeter Xu                                             VTDContextEntry *ce,
148163b88968SPeter Xu                                             hwaddr addr, hwaddr size)
148263b88968SPeter Xu {
148363b88968SPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
148463b88968SPeter Xu     vtd_page_walk_info info = {
148563b88968SPeter Xu         .hook_fn = vtd_sync_shadow_page_hook,
148663b88968SPeter Xu         .private = (void *)&vtd_as->iommu,
148763b88968SPeter Xu         .notify_unmap = true,
148863b88968SPeter Xu         .aw = s->aw_bits,
148963b88968SPeter Xu         .as = vtd_as,
1490fb43cf73SLiu, Yi L         .domain_id = vtd_get_domain_id(s, ce),
149163b88968SPeter Xu     };
149263b88968SPeter Xu 
1493fb43cf73SLiu, Yi L     return vtd_page_walk(s, ce, addr, addr + size, &info);
149463b88968SPeter Xu }
149563b88968SPeter Xu 
149663b88968SPeter Xu static int vtd_sync_shadow_page_table(VTDAddressSpace *vtd_as)
149763b88968SPeter Xu {
149895ecd3dfSPeter Xu     int ret;
149995ecd3dfSPeter Xu     VTDContextEntry ce;
1500c28b535dSPeter Xu     IOMMUNotifier *n;
150195ecd3dfSPeter Xu 
1502f7701e2cSEugenio Pérez     if (!(vtd_as->iommu.iommu_notify_flags & IOMMU_NOTIFIER_IOTLB_EVENTS)) {
1503f7701e2cSEugenio Pérez         return 0;
1504f7701e2cSEugenio Pérez     }
1505f7701e2cSEugenio Pérez 
150695ecd3dfSPeter Xu     ret = vtd_dev_to_context_entry(vtd_as->iommu_state,
150795ecd3dfSPeter Xu                                    pci_bus_num(vtd_as->bus),
150895ecd3dfSPeter Xu                                    vtd_as->devfn, &ce);
150995ecd3dfSPeter Xu     if (ret) {
1510c28b535dSPeter Xu         if (ret == -VTD_FR_CONTEXT_ENTRY_P) {
1511c28b535dSPeter Xu             /*
1512c28b535dSPeter Xu              * It's a valid scenario to have a context entry that is
1513c28b535dSPeter Xu              * not present.  For example, when a device is removed
1514c28b535dSPeter Xu              * from an existing domain then the context entry will be
1515c28b535dSPeter Xu              * zeroed by the guest before it was put into another
1516c28b535dSPeter Xu              * domain.  When this happens, instead of synchronizing
1517c28b535dSPeter Xu              * the shadow pages we should invalidate all existing
1518c28b535dSPeter Xu              * mappings and notify the backends.
1519c28b535dSPeter Xu              */
1520c28b535dSPeter Xu             IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
1521c28b535dSPeter Xu                 vtd_address_space_unmap(vtd_as, n);
1522c28b535dSPeter Xu             }
1523c28b535dSPeter Xu             ret = 0;
1524c28b535dSPeter Xu         }
152595ecd3dfSPeter Xu         return ret;
152695ecd3dfSPeter Xu     }
152795ecd3dfSPeter Xu 
152895ecd3dfSPeter Xu     return vtd_sync_shadow_page_table_range(vtd_as, &ce, 0, UINT64_MAX);
152963b88968SPeter Xu }
153063b88968SPeter Xu 
1531dbaabb25SPeter Xu /*
153237557b09SCai Huoqing  * Check if specific device is configured to bypass address
1533fb43cf73SLiu, Yi L  * translation for DMA requests. In Scalable Mode, bypass
1534fb43cf73SLiu, Yi L  * 1st-level translation or 2nd-level translation, it depends
1535fb43cf73SLiu, Yi L  * on PGTT setting.
1536dbaabb25SPeter Xu  */
15375178d78fSJason Wang static bool vtd_dev_pt_enabled(IntelIOMMUState *s, VTDContextEntry *ce)
15385178d78fSJason Wang {
15395178d78fSJason Wang     VTDPASIDEntry pe;
15405178d78fSJason Wang     int ret;
15415178d78fSJason Wang 
15425178d78fSJason Wang     if (s->root_scalable) {
15435178d78fSJason Wang         ret = vtd_ce_get_rid2pasid_entry(s, ce, &pe);
15445178d78fSJason Wang         if (ret) {
15455178d78fSJason Wang             error_report_once("%s: vtd_ce_get_rid2pasid_entry error: %"PRId32,
15465178d78fSJason Wang                               __func__, ret);
15475178d78fSJason Wang             return false;
15485178d78fSJason Wang         }
15495178d78fSJason Wang         return (VTD_PE_GET_TYPE(&pe) == VTD_SM_PASID_ENTRY_PT);
15505178d78fSJason Wang     }
15515178d78fSJason Wang 
15525178d78fSJason Wang     return (vtd_ce_get_type(ce) == VTD_CONTEXT_TT_PASS_THROUGH);
15535178d78fSJason Wang 
15545178d78fSJason Wang }
15555178d78fSJason Wang 
15565178d78fSJason Wang static bool vtd_as_pt_enabled(VTDAddressSpace *as)
1557dbaabb25SPeter Xu {
1558dbaabb25SPeter Xu     IntelIOMMUState *s;
1559dbaabb25SPeter Xu     VTDContextEntry ce;
1560dbaabb25SPeter Xu     int ret;
1561dbaabb25SPeter Xu 
1562dbaabb25SPeter Xu     assert(as);
1563dbaabb25SPeter Xu 
1564fb43cf73SLiu, Yi L     s = as->iommu_state;
1565fb43cf73SLiu, Yi L     ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus),
1566fb43cf73SLiu, Yi L                                    as->devfn, &ce);
1567fb43cf73SLiu, Yi L     if (ret) {
1568dbaabb25SPeter Xu         /*
1569dbaabb25SPeter Xu          * Possibly failed to parse the context entry for some reason
1570dbaabb25SPeter Xu          * (e.g., during init, or any guest configuration errors on
1571dbaabb25SPeter Xu          * context entries). We should assume PT not enabled for
1572dbaabb25SPeter Xu          * safety.
1573dbaabb25SPeter Xu          */
1574dbaabb25SPeter Xu         return false;
1575dbaabb25SPeter Xu     }
1576dbaabb25SPeter Xu 
15775178d78fSJason Wang     return vtd_dev_pt_enabled(s, &ce);
1578dbaabb25SPeter Xu }
1579dbaabb25SPeter Xu 
1580dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */
1581dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as)
1582dbaabb25SPeter Xu {
1583dbaabb25SPeter Xu     bool use_iommu;
158466a4a031SPeter Xu     /* Whether we need to take the BQL on our own */
158566a4a031SPeter Xu     bool take_bql = !qemu_mutex_iothread_locked();
1586dbaabb25SPeter Xu 
1587dbaabb25SPeter Xu     assert(as);
1588dbaabb25SPeter Xu 
15895178d78fSJason Wang     use_iommu = as->iommu_state->dmar_enabled && !vtd_as_pt_enabled(as);
1590dbaabb25SPeter Xu 
1591dbaabb25SPeter Xu     trace_vtd_switch_address_space(pci_bus_num(as->bus),
1592dbaabb25SPeter Xu                                    VTD_PCI_SLOT(as->devfn),
1593dbaabb25SPeter Xu                                    VTD_PCI_FUNC(as->devfn),
1594dbaabb25SPeter Xu                                    use_iommu);
1595dbaabb25SPeter Xu 
159666a4a031SPeter Xu     /*
159766a4a031SPeter Xu      * It's possible that we reach here without BQL, e.g., when called
159866a4a031SPeter Xu      * from vtd_pt_enable_fast_path(). However the memory APIs need
159966a4a031SPeter Xu      * it. We'd better make sure we have had it already, or, take it.
160066a4a031SPeter Xu      */
160166a4a031SPeter Xu     if (take_bql) {
160266a4a031SPeter Xu         qemu_mutex_lock_iothread();
160366a4a031SPeter Xu     }
160466a4a031SPeter Xu 
1605dbaabb25SPeter Xu     /* Turn off first then on the other */
1606dbaabb25SPeter Xu     if (use_iommu) {
16074b519ef1SPeter Xu         memory_region_set_enabled(&as->nodmar, false);
16083df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), true);
1609dbaabb25SPeter Xu     } else {
16103df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), false);
16114b519ef1SPeter Xu         memory_region_set_enabled(&as->nodmar, true);
1612dbaabb25SPeter Xu     }
1613dbaabb25SPeter Xu 
161466a4a031SPeter Xu     if (take_bql) {
161566a4a031SPeter Xu         qemu_mutex_unlock_iothread();
161666a4a031SPeter Xu     }
161766a4a031SPeter Xu 
1618dbaabb25SPeter Xu     return use_iommu;
1619dbaabb25SPeter Xu }
1620dbaabb25SPeter Xu 
1621dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s)
1622dbaabb25SPeter Xu {
1623dbaabb25SPeter Xu     GHashTableIter iter;
1624dbaabb25SPeter Xu     VTDBus *vtd_bus;
1625dbaabb25SPeter Xu     int i;
1626dbaabb25SPeter Xu 
1627dbaabb25SPeter Xu     g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
1628dbaabb25SPeter Xu     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
1629bf33cc75SPeter Xu         for (i = 0; i < PCI_DEVFN_MAX; i++) {
1630dbaabb25SPeter Xu             if (!vtd_bus->dev_as[i]) {
1631dbaabb25SPeter Xu                 continue;
1632dbaabb25SPeter Xu             }
1633dbaabb25SPeter Xu             vtd_switch_address_space(vtd_bus->dev_as[i]);
1634dbaabb25SPeter Xu         }
1635dbaabb25SPeter Xu     }
1636dbaabb25SPeter Xu }
1637dbaabb25SPeter Xu 
16381da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn)
16391da12ec4SLe Tan {
16401da12ec4SLe Tan     return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL);
16411da12ec4SLe Tan }
16421da12ec4SLe Tan 
16431da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
16441da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
16451da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
16461da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
16471da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
16481da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
16491da12ec4SLe Tan     [VTD_FR_WRITE] = true,
16501da12ec4SLe Tan     [VTD_FR_READ] = true,
16511da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
16521da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
16531da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
1654ea97a1bdSJason Wang     [VTD_FR_INTERRUPT_ADDR] = true,
16551da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
16561da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
16571da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
1658fb43cf73SLiu, Yi L     [VTD_FR_PASID_TABLE_INV] = false,
1659ea97a1bdSJason Wang     [VTD_FR_SM_INTERRUPT_ADDR] = true,
16601da12ec4SLe Tan     [VTD_FR_MAX] = false,
16611da12ec4SLe Tan };
16621da12ec4SLe Tan 
16631da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
16641da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
16651da12ec4SLe Tan  * request is 0.
16661da12ec4SLe Tan  */
16671da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
16681da12ec4SLe Tan {
16691da12ec4SLe Tan     return vtd_qualified_faults[fault];
16701da12ec4SLe Tan }
16711da12ec4SLe Tan 
16721da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
16731da12ec4SLe Tan {
16741da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
16751da12ec4SLe Tan }
16761da12ec4SLe Tan 
1677dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id)
1678dbaabb25SPeter Xu {
1679dbaabb25SPeter Xu     VTDBus *vtd_bus;
1680dbaabb25SPeter Xu     VTDAddressSpace *vtd_as;
1681dbaabb25SPeter Xu     bool success = false;
1682dbaabb25SPeter Xu 
1683dbaabb25SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id));
1684dbaabb25SPeter Xu     if (!vtd_bus) {
1685dbaabb25SPeter Xu         goto out;
1686dbaabb25SPeter Xu     }
1687dbaabb25SPeter Xu 
1688dbaabb25SPeter Xu     vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)];
1689dbaabb25SPeter Xu     if (!vtd_as) {
1690dbaabb25SPeter Xu         goto out;
1691dbaabb25SPeter Xu     }
1692dbaabb25SPeter Xu 
1693dbaabb25SPeter Xu     if (vtd_switch_address_space(vtd_as) == false) {
1694dbaabb25SPeter Xu         /* We switched off IOMMU region successfully. */
1695dbaabb25SPeter Xu         success = true;
1696dbaabb25SPeter Xu     }
1697dbaabb25SPeter Xu 
1698dbaabb25SPeter Xu out:
1699dbaabb25SPeter Xu     trace_vtd_pt_enable_fast_path(source_id, success);
1700dbaabb25SPeter Xu }
1701dbaabb25SPeter Xu 
17021da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
17031da12ec4SLe Tan  * translation.
170479e2b9aeSPaolo Bonzini  *
170579e2b9aeSPaolo Bonzini  * Called from RCU critical section.
170679e2b9aeSPaolo Bonzini  *
17071da12ec4SLe Tan  * @bus_num: The bus number
17081da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
17091da12ec4SLe Tan  * @is_write: The access is a write operation
17101da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
1711b9313021SPeter Xu  *
1712b9313021SPeter Xu  * Returns true if translation is successful, otherwise false.
17131da12ec4SLe Tan  */
1714b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
17151da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
17161da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
17171da12ec4SLe Tan {
1718d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
17191da12ec4SLe Tan     VTDContextEntry ce;
17207df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
17211d9efa73SPeter Xu     VTDContextCacheEntry *cc_entry;
1722d66b969bSJason Wang     uint64_t slpte, page_mask;
17231da12ec4SLe Tan     uint32_t level;
17241da12ec4SLe Tan     uint16_t source_id = vtd_make_source_id(bus_num, devfn);
17251da12ec4SLe Tan     int ret_fr;
17261da12ec4SLe Tan     bool is_fpd_set = false;
17271da12ec4SLe Tan     bool reads = true;
17281da12ec4SLe Tan     bool writes = true;
172907f7b733SPeter Xu     uint8_t access_flags;
1730b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
17311da12ec4SLe Tan 
1732046ab7e9SPeter Xu     /*
1733046ab7e9SPeter Xu      * We have standalone memory region for interrupt addresses, we
1734046ab7e9SPeter Xu      * should never receive translation requests in this region.
17351da12ec4SLe Tan      */
1736046ab7e9SPeter Xu     assert(!vtd_is_interrupt_addr(addr));
1737046ab7e9SPeter Xu 
17381d9efa73SPeter Xu     vtd_iommu_lock(s);
17391d9efa73SPeter Xu 
17401d9efa73SPeter Xu     cc_entry = &vtd_as->context_cache_entry;
17411d9efa73SPeter Xu 
1742b5a280c0SLe Tan     /* Try to fetch slpte form IOTLB */
1743b5a280c0SLe Tan     iotlb_entry = vtd_lookup_iotlb(s, source_id, addr);
1744b5a280c0SLe Tan     if (iotlb_entry) {
17456c441e1dSPeter Xu         trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte,
17466c441e1dSPeter Xu                                  iotlb_entry->domain_id);
1747b5a280c0SLe Tan         slpte = iotlb_entry->slpte;
174807f7b733SPeter Xu         access_flags = iotlb_entry->access_flags;
1749d66b969bSJason Wang         page_mask = iotlb_entry->mask;
1750b5a280c0SLe Tan         goto out;
1751b5a280c0SLe Tan     }
1752b9313021SPeter Xu 
1753d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
1754d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
17556c441e1dSPeter Xu         trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi,
17566c441e1dSPeter Xu                                cc_entry->context_entry.lo,
17576c441e1dSPeter Xu                                cc_entry->context_cache_gen);
1758d92fa2dcSLe Tan         ce = cc_entry->context_entry;
1759d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1760fb43cf73SLiu, Yi L         if (!is_fpd_set && s->root_scalable) {
1761fb43cf73SLiu, Yi L             ret_fr = vtd_ce_get_pasid_fpd(s, &ce, &is_fpd_set);
1762fb43cf73SLiu, Yi L             VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write);
1763fb43cf73SLiu, Yi L         }
1764d92fa2dcSLe Tan     } else {
17651da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
17661da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1767fb43cf73SLiu, Yi L         if (!ret_fr && !is_fpd_set && s->root_scalable) {
1768fb43cf73SLiu, Yi L             ret_fr = vtd_ce_get_pasid_fpd(s, &ce, &is_fpd_set);
17691da12ec4SLe Tan         }
1770fb43cf73SLiu, Yi L         VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write);
1771d92fa2dcSLe Tan         /* Update context-cache */
17726c441e1dSPeter Xu         trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo,
17736c441e1dSPeter Xu                                   cc_entry->context_cache_gen,
17746c441e1dSPeter Xu                                   s->context_cache_gen);
1775d92fa2dcSLe Tan         cc_entry->context_entry = ce;
1776d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
1777d92fa2dcSLe Tan     }
17781da12ec4SLe Tan 
1779dbaabb25SPeter Xu     /*
1780dbaabb25SPeter Xu      * We don't need to translate for pass-through context entries.
1781dbaabb25SPeter Xu      * Also, let's ignore IOTLB caching as well for PT devices.
1782dbaabb25SPeter Xu      */
17835178d78fSJason Wang     if (vtd_dev_pt_enabled(s, &ce)) {
1784892721d9SPeter Xu         entry->iova = addr & VTD_PAGE_MASK_4K;
1785dbaabb25SPeter Xu         entry->translated_addr = entry->iova;
1786892721d9SPeter Xu         entry->addr_mask = ~VTD_PAGE_MASK_4K;
1787dbaabb25SPeter Xu         entry->perm = IOMMU_RW;
1788dbaabb25SPeter Xu         trace_vtd_translate_pt(source_id, entry->iova);
1789dbaabb25SPeter Xu 
1790dbaabb25SPeter Xu         /*
1791dbaabb25SPeter Xu          * When this happens, it means firstly caching-mode is not
1792dbaabb25SPeter Xu          * enabled, and this is the first passthrough translation for
1793dbaabb25SPeter Xu          * the device. Let's enable the fast path for passthrough.
1794dbaabb25SPeter Xu          *
1795dbaabb25SPeter Xu          * When passthrough is disabled again for the device, we can
1796dbaabb25SPeter Xu          * capture it via the context entry invalidation, then the
1797dbaabb25SPeter Xu          * IOMMU region can be swapped back.
1798dbaabb25SPeter Xu          */
1799dbaabb25SPeter Xu         vtd_pt_enable_fast_path(s, source_id);
18001d9efa73SPeter Xu         vtd_iommu_unlock(s);
1801b9313021SPeter Xu         return true;
1802dbaabb25SPeter Xu     }
1803dbaabb25SPeter Xu 
1804fb43cf73SLiu, Yi L     ret_fr = vtd_iova_to_slpte(s, &ce, addr, is_write, &slpte, &level,
180537f51384SPrasad Singamsetty                                &reads, &writes, s->aw_bits);
1806fb43cf73SLiu, Yi L     VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write);
18071da12ec4SLe Tan 
1808d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
180907f7b733SPeter Xu     access_flags = IOMMU_ACCESS_FLAG(reads, writes);
1810fb43cf73SLiu, Yi L     vtd_update_iotlb(s, source_id, vtd_get_domain_id(s, &ce), addr, slpte,
181107f7b733SPeter Xu                      access_flags, level);
1812b5a280c0SLe Tan out:
18131d9efa73SPeter Xu     vtd_iommu_unlock(s);
1814d66b969bSJason Wang     entry->iova = addr & page_mask;
181537f51384SPrasad Singamsetty     entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask;
1816d66b969bSJason Wang     entry->addr_mask = ~page_mask;
181707f7b733SPeter Xu     entry->perm = access_flags;
1818b9313021SPeter Xu     return true;
1819b9313021SPeter Xu 
1820b9313021SPeter Xu error:
18211d9efa73SPeter Xu     vtd_iommu_unlock(s);
1822b9313021SPeter Xu     entry->iova = 0;
1823b9313021SPeter Xu     entry->translated_addr = 0;
1824b9313021SPeter Xu     entry->addr_mask = 0;
1825b9313021SPeter Xu     entry->perm = IOMMU_NONE;
1826b9313021SPeter Xu     return false;
18271da12ec4SLe Tan }
18281da12ec4SLe Tan 
18291da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
18301da12ec4SLe Tan {
18311da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
183237f51384SPrasad Singamsetty     s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits);
18331da12ec4SLe Tan 
18342811af3bSPeter Xu     vtd_update_scalable_state(s);
18352811af3bSPeter Xu 
183681fb1e64SPeter Xu     trace_vtd_reg_dmar_root(s->root, s->root_scalable);
18371da12ec4SLe Tan }
18381da12ec4SLe Tan 
183902a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global,
184002a2cbc8SPeter Xu                                uint32_t index, uint32_t mask)
184102a2cbc8SPeter Xu {
184202a2cbc8SPeter Xu     x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask);
184302a2cbc8SPeter Xu }
184402a2cbc8SPeter Xu 
1845a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
1846a5861439SPeter Xu {
1847a5861439SPeter Xu     uint64_t value = 0;
1848a5861439SPeter Xu     value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
1849a5861439SPeter Xu     s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
185037f51384SPrasad Singamsetty     s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits);
185128589311SJan Kiszka     s->intr_eime = value & VTD_IRTA_EIME;
1852a5861439SPeter Xu 
185302a2cbc8SPeter Xu     /* Notify global invalidation */
185402a2cbc8SPeter Xu     vtd_iec_notify_all(s, true, 0, 0);
1855a5861439SPeter Xu 
18567feb51b7SPeter Xu     trace_vtd_reg_ir_root(s->intr_root, s->intr_size);
1857a5861439SPeter Xu }
1858a5861439SPeter Xu 
1859dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s)
1860dd4d607eSPeter Xu {
1861b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
1862dd4d607eSPeter Xu 
1863b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
186463b88968SPeter Xu         vtd_sync_shadow_page_table(vtd_as);
1865dd4d607eSPeter Xu     }
1866dd4d607eSPeter Xu }
1867dd4d607eSPeter Xu 
1868d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
1869d92fa2dcSLe Tan {
1870bc535e59SPeter Xu     trace_vtd_inv_desc_cc_global();
18711d9efa73SPeter Xu     /* Protects context cache */
18721d9efa73SPeter Xu     vtd_iommu_lock(s);
1873d92fa2dcSLe Tan     s->context_cache_gen++;
1874d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
18751d9efa73SPeter Xu         vtd_reset_context_cache_locked(s);
1876d92fa2dcSLe Tan     }
18771d9efa73SPeter Xu     vtd_iommu_unlock(s);
18782cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
1879dd4d607eSPeter Xu     /*
1880dd4d607eSPeter Xu      * From VT-d spec 6.5.2.1, a global context entry invalidation
1881dd4d607eSPeter Xu      * should be followed by a IOTLB global invalidation, so we should
1882dd4d607eSPeter Xu      * be safe even without this. Hoewever, let's replay the region as
1883dd4d607eSPeter Xu      * well to be safer, and go back here when we need finer tunes for
1884dd4d607eSPeter Xu      * VT-d emulation codes.
1885dd4d607eSPeter Xu      */
1886dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1887d92fa2dcSLe Tan }
1888d92fa2dcSLe Tan 
1889d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
1890d92fa2dcSLe Tan  * @func_mask: FM field after shifting
1891d92fa2dcSLe Tan  */
1892d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
1893d92fa2dcSLe Tan                                           uint16_t source_id,
1894d92fa2dcSLe Tan                                           uint16_t func_mask)
1895d92fa2dcSLe Tan {
1896d92fa2dcSLe Tan     uint16_t mask;
18977df953bdSKnut Omang     VTDBus *vtd_bus;
1898d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1899bc535e59SPeter Xu     uint8_t bus_n, devfn;
1900d92fa2dcSLe Tan     uint16_t devfn_it;
1901d92fa2dcSLe Tan 
1902bc535e59SPeter Xu     trace_vtd_inv_desc_cc_devices(source_id, func_mask);
1903bc535e59SPeter Xu 
1904d92fa2dcSLe Tan     switch (func_mask & 3) {
1905d92fa2dcSLe Tan     case 0:
1906d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
1907d92fa2dcSLe Tan         break;
1908d92fa2dcSLe Tan     case 1:
1909d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
1910d92fa2dcSLe Tan         break;
1911d92fa2dcSLe Tan     case 2:
1912d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
1913d92fa2dcSLe Tan         break;
1914d92fa2dcSLe Tan     case 3:
1915d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
1916d92fa2dcSLe Tan         break;
191741ce9a91SEric Auger     default:
191841ce9a91SEric Auger         g_assert_not_reached();
1919d92fa2dcSLe Tan     }
19206cb99accSPeter Xu     mask = ~mask;
1921bc535e59SPeter Xu 
1922bc535e59SPeter Xu     bus_n = VTD_SID_TO_BUS(source_id);
1923bc535e59SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, bus_n);
19247df953bdSKnut Omang     if (vtd_bus) {
1925d92fa2dcSLe Tan         devfn = VTD_SID_TO_DEVFN(source_id);
1926bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
19277df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
1928d92fa2dcSLe Tan             if (vtd_as && ((devfn_it & mask) == (devfn & mask))) {
1929bc535e59SPeter Xu                 trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it),
1930bc535e59SPeter Xu                                              VTD_PCI_FUNC(devfn_it));
19311d9efa73SPeter Xu                 vtd_iommu_lock(s);
1932d92fa2dcSLe Tan                 vtd_as->context_cache_entry.context_cache_gen = 0;
19331d9efa73SPeter Xu                 vtd_iommu_unlock(s);
1934dd4d607eSPeter Xu                 /*
1935dbaabb25SPeter Xu                  * Do switch address space when needed, in case if the
1936dbaabb25SPeter Xu                  * device passthrough bit is switched.
1937dbaabb25SPeter Xu                  */
1938dbaabb25SPeter Xu                 vtd_switch_address_space(vtd_as);
1939dbaabb25SPeter Xu                 /*
1940dd4d607eSPeter Xu                  * So a device is moving out of (or moving into) a
194163b88968SPeter Xu                  * domain, resync the shadow page table.
1942dd4d607eSPeter Xu                  * This won't bring bad even if we have no such
1943dd4d607eSPeter Xu                  * notifier registered - the IOMMU notification
1944dd4d607eSPeter Xu                  * framework will skip MAP notifications if that
1945dd4d607eSPeter Xu                  * happened.
1946dd4d607eSPeter Xu                  */
194763b88968SPeter Xu                 vtd_sync_shadow_page_table(vtd_as);
1948d92fa2dcSLe Tan             }
1949d92fa2dcSLe Tan         }
1950d92fa2dcSLe Tan     }
1951d92fa2dcSLe Tan }
1952d92fa2dcSLe Tan 
19531da12ec4SLe Tan /* Context-cache invalidation
19541da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
19551da12ec4SLe Tan  * @val: the content of the CCMD_REG
19561da12ec4SLe Tan  */
19571da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
19581da12ec4SLe Tan {
19591da12ec4SLe Tan     uint64_t caig;
19601da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
19611da12ec4SLe Tan 
19621da12ec4SLe Tan     switch (type) {
19631da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
1964d92fa2dcSLe Tan         /* Fall through */
1965d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
1966d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
1967d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
19681da12ec4SLe Tan         break;
19691da12ec4SLe Tan 
19701da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
19711da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
1972d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
19731da12ec4SLe Tan         break;
19741da12ec4SLe Tan 
19751da12ec4SLe Tan     default:
19761376211fSPeter Xu         error_report_once("%s: invalid context: 0x%" PRIx64,
19771376211fSPeter Xu                           __func__, val);
19781da12ec4SLe Tan         caig = 0;
19791da12ec4SLe Tan     }
19801da12ec4SLe Tan     return caig;
19811da12ec4SLe Tan }
19821da12ec4SLe Tan 
1983b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
1984b5a280c0SLe Tan {
19857feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_global();
1986b5a280c0SLe Tan     vtd_reset_iotlb(s);
1987dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1988b5a280c0SLe Tan }
1989b5a280c0SLe Tan 
1990b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
1991b5a280c0SLe Tan {
1992dd4d607eSPeter Xu     VTDContextEntry ce;
1993dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
1994dd4d607eSPeter Xu 
19957feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_domain(domain_id);
19967feb51b7SPeter Xu 
19971d9efa73SPeter Xu     vtd_iommu_lock(s);
1998b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
1999b5a280c0SLe Tan                                 &domain_id);
20001d9efa73SPeter Xu     vtd_iommu_unlock(s);
2001dd4d607eSPeter Xu 
2002b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
2003dd4d607eSPeter Xu         if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
2004dd4d607eSPeter Xu                                       vtd_as->devfn, &ce) &&
2005fb43cf73SLiu, Yi L             domain_id == vtd_get_domain_id(s, &ce)) {
200663b88968SPeter Xu             vtd_sync_shadow_page_table(vtd_as);
2007dd4d607eSPeter Xu         }
2008dd4d607eSPeter Xu     }
2009dd4d607eSPeter Xu }
2010dd4d607eSPeter Xu 
2011dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s,
2012dd4d607eSPeter Xu                                            uint16_t domain_id, hwaddr addr,
2013dd4d607eSPeter Xu                                            uint8_t am)
2014dd4d607eSPeter Xu {
2015b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
2016dd4d607eSPeter Xu     VTDContextEntry ce;
2017dd4d607eSPeter Xu     int ret;
20184f8a62a9SPeter Xu     hwaddr size = (1 << am) * VTD_PAGE_SIZE;
2019dd4d607eSPeter Xu 
2020b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) {
2021dd4d607eSPeter Xu         ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
2022dd4d607eSPeter Xu                                        vtd_as->devfn, &ce);
2023fb43cf73SLiu, Yi L         if (!ret && domain_id == vtd_get_domain_id(s, &ce)) {
20244f8a62a9SPeter Xu             if (vtd_as_has_map_notifier(vtd_as)) {
20254f8a62a9SPeter Xu                 /*
20264f8a62a9SPeter Xu                  * As long as we have MAP notifications registered in
20274f8a62a9SPeter Xu                  * any of our IOMMU notifiers, we need to sync the
20284f8a62a9SPeter Xu                  * shadow page table.
20294f8a62a9SPeter Xu                  */
203063b88968SPeter Xu                 vtd_sync_shadow_page_table_range(vtd_as, &ce, addr, size);
20314f8a62a9SPeter Xu             } else {
20324f8a62a9SPeter Xu                 /*
20334f8a62a9SPeter Xu                  * For UNMAP-only notifiers, we don't need to walk the
20344f8a62a9SPeter Xu                  * page tables.  We just deliver the PSI down to
20354f8a62a9SPeter Xu                  * invalidate caches.
20364f8a62a9SPeter Xu                  */
20375039caf3SEugenio Pérez                 IOMMUTLBEvent event = {
20385039caf3SEugenio Pérez                     .type = IOMMU_NOTIFIER_UNMAP,
20395039caf3SEugenio Pérez                     .entry = {
20404f8a62a9SPeter Xu                         .target_as = &address_space_memory,
20414f8a62a9SPeter Xu                         .iova = addr,
20424f8a62a9SPeter Xu                         .translated_addr = 0,
20434f8a62a9SPeter Xu                         .addr_mask = size - 1,
20444f8a62a9SPeter Xu                         .perm = IOMMU_NONE,
20455039caf3SEugenio Pérez                     },
20464f8a62a9SPeter Xu                 };
20475039caf3SEugenio Pérez                 memory_region_notify_iommu(&vtd_as->iommu, 0, event);
20484f8a62a9SPeter Xu             }
2049dd4d607eSPeter Xu         }
2050dd4d607eSPeter Xu     }
2051b5a280c0SLe Tan }
2052b5a280c0SLe Tan 
2053b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
2054b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
2055b5a280c0SLe Tan {
2056b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
2057b5a280c0SLe Tan 
20587feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am);
20597feb51b7SPeter Xu 
2060b5a280c0SLe Tan     assert(am <= VTD_MAMV);
2061b5a280c0SLe Tan     info.domain_id = domain_id;
2062d66b969bSJason Wang     info.addr = addr;
2063b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
20641d9efa73SPeter Xu     vtd_iommu_lock(s);
2065b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
20661d9efa73SPeter Xu     vtd_iommu_unlock(s);
2067dd4d607eSPeter Xu     vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am);
2068b5a280c0SLe Tan }
2069b5a280c0SLe Tan 
20701da12ec4SLe Tan /* Flush IOTLB
20711da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
20721da12ec4SLe Tan  * @val: the content of the IOTLB_REG
20731da12ec4SLe Tan  */
20741da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
20751da12ec4SLe Tan {
20761da12ec4SLe Tan     uint64_t iaig;
20771da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
2078b5a280c0SLe Tan     uint16_t domain_id;
2079b5a280c0SLe Tan     hwaddr addr;
2080b5a280c0SLe Tan     uint8_t am;
20811da12ec4SLe Tan 
20821da12ec4SLe Tan     switch (type) {
20831da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
20841da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
2085b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
20861da12ec4SLe Tan         break;
20871da12ec4SLe Tan 
20881da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
2089b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
20901da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
2091b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
20921da12ec4SLe Tan         break;
20931da12ec4SLe Tan 
20941da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
2095b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
2096b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
2097b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
2098b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
2099b5a280c0SLe Tan         if (am > VTD_MAMV) {
21001376211fSPeter Xu             error_report_once("%s: address mask overflow: 0x%" PRIx64,
21011376211fSPeter Xu                               __func__, vtd_get_quad_raw(s, DMAR_IVA_REG));
2102b5a280c0SLe Tan             iaig = 0;
2103b5a280c0SLe Tan             break;
2104b5a280c0SLe Tan         }
21051da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
2106b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
21071da12ec4SLe Tan         break;
21081da12ec4SLe Tan 
21091da12ec4SLe Tan     default:
21101376211fSPeter Xu         error_report_once("%s: invalid granularity: 0x%" PRIx64,
21111376211fSPeter Xu                           __func__, val);
21121da12ec4SLe Tan         iaig = 0;
21131da12ec4SLe Tan     }
21141da12ec4SLe Tan     return iaig;
21151da12ec4SLe Tan }
21161da12ec4SLe Tan 
21178991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s);
2118ed7b8fbcSLe Tan 
2119ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
2120ed7b8fbcSLe Tan {
2121ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
2122ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
2123ed7b8fbcSLe Tan }
2124ed7b8fbcSLe Tan 
2125ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
2126ed7b8fbcSLe Tan {
2127ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
2128ed7b8fbcSLe Tan 
21297feb51b7SPeter Xu     trace_vtd_inv_qi_enable(en);
21307feb51b7SPeter Xu 
2131ed7b8fbcSLe Tan     if (en) {
213237f51384SPrasad Singamsetty         s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits);
2133ed7b8fbcSLe Tan         /* 2^(x+8) entries */
2134c0c1d351SLiu, Yi L         s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8 - (s->iq_dw ? 1 : 0));
2135ed7b8fbcSLe Tan         s->qi_enabled = true;
21367feb51b7SPeter Xu         trace_vtd_inv_qi_setup(s->iq, s->iq_size);
2137ed7b8fbcSLe Tan         /* Ok - report back to driver */
2138ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
21398991c460SLadi Prosek 
21408991c460SLadi Prosek         if (s->iq_tail != 0) {
21418991c460SLadi Prosek             /*
21428991c460SLadi Prosek              * This is a spec violation but Windows guests are known to set up
21438991c460SLadi Prosek              * Queued Invalidation this way so we allow the write and process
21448991c460SLadi Prosek              * Invalidation Descriptors right away.
21458991c460SLadi Prosek              */
21468991c460SLadi Prosek             trace_vtd_warn_invalid_qi_tail(s->iq_tail);
21478991c460SLadi Prosek             if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
21488991c460SLadi Prosek                 vtd_fetch_inv_desc(s);
21498991c460SLadi Prosek             }
2150ed7b8fbcSLe Tan         }
2151ed7b8fbcSLe Tan     } else {
2152ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
2153ed7b8fbcSLe Tan             /* disable Queued Invalidation */
2154ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
2155ed7b8fbcSLe Tan             s->iq_head = 0;
2156ed7b8fbcSLe Tan             s->qi_enabled = false;
2157ed7b8fbcSLe Tan             /* Ok - report back to driver */
2158ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
2159ed7b8fbcSLe Tan         } else {
21604e4abd11SPeter Xu             error_report_once("%s: detected improper state when disable QI "
21614e4abd11SPeter Xu                               "(head=0x%x, tail=0x%x, last_type=%d)",
21624e4abd11SPeter Xu                               __func__,
21634e4abd11SPeter Xu                               s->iq_head, s->iq_tail, s->iq_last_desc_type);
2164ed7b8fbcSLe Tan         }
2165ed7b8fbcSLe Tan     }
2166ed7b8fbcSLe Tan }
2167ed7b8fbcSLe Tan 
21681da12ec4SLe Tan /* Set Root Table Pointer */
21691da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
21701da12ec4SLe Tan {
21711da12ec4SLe Tan     vtd_root_table_setup(s);
21721da12ec4SLe Tan     /* Ok - report back to driver */
21731da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
21742cc9ddccSPeter Xu     vtd_reset_caches(s);
21752cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
21761da12ec4SLe Tan }
21771da12ec4SLe Tan 
2178a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */
2179a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s)
2180a5861439SPeter Xu {
2181a5861439SPeter Xu     vtd_interrupt_remap_table_setup(s);
2182a5861439SPeter Xu     /* Ok - report back to driver */
2183a5861439SPeter Xu     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS);
2184a5861439SPeter Xu }
2185a5861439SPeter Xu 
21861da12ec4SLe Tan /* Handle Translation Enable/Disable */
21871da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
21881da12ec4SLe Tan {
2189558e0024SPeter Xu     if (s->dmar_enabled == en) {
2190558e0024SPeter Xu         return;
2191558e0024SPeter Xu     }
2192558e0024SPeter Xu 
21937feb51b7SPeter Xu     trace_vtd_dmar_enable(en);
21941da12ec4SLe Tan 
21951da12ec4SLe Tan     if (en) {
21961da12ec4SLe Tan         s->dmar_enabled = true;
21971da12ec4SLe Tan         /* Ok - report back to driver */
21981da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
21991da12ec4SLe Tan     } else {
22001da12ec4SLe Tan         s->dmar_enabled = false;
22011da12ec4SLe Tan 
22021da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
22031da12ec4SLe Tan         s->next_frcd_reg = 0;
22041da12ec4SLe Tan         /* Ok - report back to driver */
22051da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
22061da12ec4SLe Tan     }
2207558e0024SPeter Xu 
22082cc9ddccSPeter Xu     vtd_reset_caches(s);
22092cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
22101da12ec4SLe Tan }
22111da12ec4SLe Tan 
221280de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */
221380de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en)
221480de52baSPeter Xu {
22157feb51b7SPeter Xu     trace_vtd_ir_enable(en);
221680de52baSPeter Xu 
221780de52baSPeter Xu     if (en) {
221880de52baSPeter Xu         s->intr_enabled = true;
221980de52baSPeter Xu         /* Ok - report back to driver */
222080de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES);
222180de52baSPeter Xu     } else {
222280de52baSPeter Xu         s->intr_enabled = false;
222380de52baSPeter Xu         /* Ok - report back to driver */
222480de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0);
222580de52baSPeter Xu     }
222680de52baSPeter Xu }
222780de52baSPeter Xu 
22281da12ec4SLe Tan /* Handle write to Global Command Register */
22291da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
22301da12ec4SLe Tan {
2231175f3a59SDavid Woodhouse     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
22321da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
22331da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
22341da12ec4SLe Tan     uint32_t changed = status ^ val;
22351da12ec4SLe Tan 
22367feb51b7SPeter Xu     trace_vtd_reg_write_gcmd(status, val);
22378646d9c7SDavid Woodhouse     if ((changed & VTD_GCMD_TE) && s->dma_translation) {
22381da12ec4SLe Tan         /* Translation enable/disable */
22391da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
22401da12ec4SLe Tan     }
22411da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
22421da12ec4SLe Tan         /* Set/update the root-table pointer */
22431da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
22441da12ec4SLe Tan     }
2245ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
2246ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
2247ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
2248ed7b8fbcSLe Tan     }
2249a5861439SPeter Xu     if (val & VTD_GCMD_SIRTP) {
2250a5861439SPeter Xu         /* Set/update the interrupt remapping root-table pointer */
2251a5861439SPeter Xu         vtd_handle_gcmd_sirtp(s);
2252a5861439SPeter Xu     }
2253175f3a59SDavid Woodhouse     if ((changed & VTD_GCMD_IRE) &&
2254175f3a59SDavid Woodhouse         x86_iommu_ir_supported(x86_iommu)) {
225580de52baSPeter Xu         /* Interrupt remap enable/disable */
225680de52baSPeter Xu         vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE);
225780de52baSPeter Xu     }
22581da12ec4SLe Tan }
22591da12ec4SLe Tan 
22601da12ec4SLe Tan /* Handle write to Context Command Register */
22611da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
22621da12ec4SLe Tan {
22631da12ec4SLe Tan     uint64_t ret;
22641da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
22651da12ec4SLe Tan 
22661da12ec4SLe Tan     /* Context-cache invalidation request */
22671da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
2268ed7b8fbcSLe Tan         if (s->qi_enabled) {
22691376211fSPeter Xu             error_report_once("Queued Invalidation enabled, "
2270ed7b8fbcSLe Tan                               "should not use register-based invalidation");
2271ed7b8fbcSLe Tan             return;
2272ed7b8fbcSLe Tan         }
22731da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
22741da12ec4SLe Tan         /* Invalidation completed. Change something to show */
22751da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
22761da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
22771da12ec4SLe Tan                                       ret);
22781da12ec4SLe Tan     }
22791da12ec4SLe Tan }
22801da12ec4SLe Tan 
22811da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
22821da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
22831da12ec4SLe Tan {
22841da12ec4SLe Tan     uint64_t ret;
22851da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
22861da12ec4SLe Tan 
22871da12ec4SLe Tan     /* IOTLB invalidation request */
22881da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
2289ed7b8fbcSLe Tan         if (s->qi_enabled) {
22901376211fSPeter Xu             error_report_once("Queued Invalidation enabled, "
22911376211fSPeter Xu                               "should not use register-based invalidation");
2292ed7b8fbcSLe Tan             return;
2293ed7b8fbcSLe Tan         }
22941da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
22951da12ec4SLe Tan         /* Invalidation completed. Change something to show */
22961da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
22971da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
22981da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
22991da12ec4SLe Tan     }
23001da12ec4SLe Tan }
23011da12ec4SLe Tan 
2302ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
2303c0c1d351SLiu, Yi L static bool vtd_get_inv_desc(IntelIOMMUState *s,
2304ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
2305ed7b8fbcSLe Tan {
2306c0c1d351SLiu, Yi L     dma_addr_t base_addr = s->iq;
2307c0c1d351SLiu, Yi L     uint32_t offset = s->iq_head;
2308c0c1d351SLiu, Yi L     uint32_t dw = s->iq_dw ? 32 : 16;
2309c0c1d351SLiu, Yi L     dma_addr_t addr = base_addr + offset * dw;
2310c0c1d351SLiu, Yi L 
2311ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
2312ba06fe8aSPhilippe Mathieu-Daudé                         inv_desc, dw, MEMTXATTRS_UNSPECIFIED)) {
2313c0c1d351SLiu, Yi L         error_report_once("Read INV DESC failed.");
2314ed7b8fbcSLe Tan         return false;
2315ed7b8fbcSLe Tan     }
2316ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
2317ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
2318c0c1d351SLiu, Yi L     if (dw == 32) {
2319c0c1d351SLiu, Yi L         inv_desc->val[2] = le64_to_cpu(inv_desc->val[2]);
2320c0c1d351SLiu, Yi L         inv_desc->val[3] = le64_to_cpu(inv_desc->val[3]);
2321c0c1d351SLiu, Yi L     }
2322ed7b8fbcSLe Tan     return true;
2323ed7b8fbcSLe Tan }
2324ed7b8fbcSLe Tan 
2325ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
2326ed7b8fbcSLe Tan {
2327ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
2328ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
2329095955b2SPeter Xu         error_report_once("%s: invalid wait desc: hi=%"PRIx64", lo=%"PRIx64
2330095955b2SPeter Xu                           " (reserved nonzero)", __func__, inv_desc->hi,
2331095955b2SPeter Xu                           inv_desc->lo);
2332ed7b8fbcSLe Tan         return false;
2333ed7b8fbcSLe Tan     }
2334ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
2335ed7b8fbcSLe Tan         /* Status Write */
2336ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
2337ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
2338ed7b8fbcSLe Tan 
2339ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
2340ed7b8fbcSLe Tan 
2341ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
2342ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
2343bc535e59SPeter Xu         trace_vtd_inv_desc_wait_sw(status_addr, status_data);
2344ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
2345ba06fe8aSPhilippe Mathieu-Daudé         if (dma_memory_write(&address_space_memory, status_addr,
2346ba06fe8aSPhilippe Mathieu-Daudé                              &status_data, sizeof(status_data),
2347ba06fe8aSPhilippe Mathieu-Daudé                              MEMTXATTRS_UNSPECIFIED)) {
2348bc535e59SPeter Xu             trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo);
2349ed7b8fbcSLe Tan             return false;
2350ed7b8fbcSLe Tan         }
2351ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
2352ed7b8fbcSLe Tan         /* Interrupt flag */
2353ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
2354ed7b8fbcSLe Tan     } else {
2355095955b2SPeter Xu         error_report_once("%s: invalid wait desc: hi=%"PRIx64", lo=%"PRIx64
2356095955b2SPeter Xu                           " (unknown type)", __func__, inv_desc->hi,
2357095955b2SPeter Xu                           inv_desc->lo);
2358ed7b8fbcSLe Tan         return false;
2359ed7b8fbcSLe Tan     }
2360ed7b8fbcSLe Tan     return true;
2361ed7b8fbcSLe Tan }
2362ed7b8fbcSLe Tan 
2363d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
2364d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
2365d92fa2dcSLe Tan {
2366bc535e59SPeter Xu     uint16_t sid, fmask;
2367bc535e59SPeter Xu 
2368d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
2369095955b2SPeter Xu         error_report_once("%s: invalid cc inv desc: hi=%"PRIx64", lo=%"PRIx64
2370095955b2SPeter Xu                           " (reserved nonzero)", __func__, inv_desc->hi,
2371095955b2SPeter Xu                           inv_desc->lo);
2372d92fa2dcSLe Tan         return false;
2373d92fa2dcSLe Tan     }
2374d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
2375d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
2376bc535e59SPeter Xu         trace_vtd_inv_desc_cc_domain(
2377d92fa2dcSLe Tan             (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
2378d92fa2dcSLe Tan         /* Fall through */
2379d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
2380d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
2381d92fa2dcSLe Tan         break;
2382d92fa2dcSLe Tan 
2383d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
2384bc535e59SPeter Xu         sid = VTD_INV_DESC_CC_SID(inv_desc->lo);
2385bc535e59SPeter Xu         fmask = VTD_INV_DESC_CC_FM(inv_desc->lo);
2386bc535e59SPeter Xu         vtd_context_device_invalidate(s, sid, fmask);
2387d92fa2dcSLe Tan         break;
2388d92fa2dcSLe Tan 
2389d92fa2dcSLe Tan     default:
2390095955b2SPeter Xu         error_report_once("%s: invalid cc inv desc: hi=%"PRIx64", lo=%"PRIx64
2391095955b2SPeter Xu                           " (invalid type)", __func__, inv_desc->hi,
2392095955b2SPeter Xu                           inv_desc->lo);
2393d92fa2dcSLe Tan         return false;
2394d92fa2dcSLe Tan     }
2395d92fa2dcSLe Tan     return true;
2396d92fa2dcSLe Tan }
2397d92fa2dcSLe Tan 
2398b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
2399b5a280c0SLe Tan {
2400b5a280c0SLe Tan     uint16_t domain_id;
2401b5a280c0SLe Tan     uint8_t am;
2402b5a280c0SLe Tan     hwaddr addr;
2403b5a280c0SLe Tan 
2404b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
2405b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
2406095955b2SPeter Xu         error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2407ff5b5d5bSMarkus Armbruster                           ", lo=0x%"PRIx64" (reserved bits unzero)",
2408095955b2SPeter Xu                           __func__, inv_desc->hi, inv_desc->lo);
2409b5a280c0SLe Tan         return false;
2410b5a280c0SLe Tan     }
2411b5a280c0SLe Tan 
2412b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
2413b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
2414b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
2415b5a280c0SLe Tan         break;
2416b5a280c0SLe Tan 
2417b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
2418b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
2419b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
2420b5a280c0SLe Tan         break;
2421b5a280c0SLe Tan 
2422b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
2423b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
2424b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
2425b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
2426b5a280c0SLe Tan         if (am > VTD_MAMV) {
2427095955b2SPeter Xu             error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2428ff5b5d5bSMarkus Armbruster                               ", lo=0x%"PRIx64" (am=%u > VTD_MAMV=%u)",
2429095955b2SPeter Xu                               __func__, inv_desc->hi, inv_desc->lo,
2430095955b2SPeter Xu                               am, (unsigned)VTD_MAMV);
2431b5a280c0SLe Tan             return false;
2432b5a280c0SLe Tan         }
2433b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
2434b5a280c0SLe Tan         break;
2435b5a280c0SLe Tan 
2436b5a280c0SLe Tan     default:
2437095955b2SPeter Xu         error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2438ff5b5d5bSMarkus Armbruster                           ", lo=0x%"PRIx64" (type mismatch: 0x%llx)",
2439095955b2SPeter Xu                           __func__, inv_desc->hi, inv_desc->lo,
2440095955b2SPeter Xu                           inv_desc->lo & VTD_INV_DESC_IOTLB_G);
2441b5a280c0SLe Tan         return false;
2442b5a280c0SLe Tan     }
2443b5a280c0SLe Tan     return true;
2444b5a280c0SLe Tan }
2445b5a280c0SLe Tan 
244602a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s,
244702a2cbc8SPeter Xu                                      VTDInvDesc *inv_desc)
244802a2cbc8SPeter Xu {
24497feb51b7SPeter Xu     trace_vtd_inv_desc_iec(inv_desc->iec.granularity,
245002a2cbc8SPeter Xu                            inv_desc->iec.index,
245102a2cbc8SPeter Xu                            inv_desc->iec.index_mask);
245202a2cbc8SPeter Xu 
245302a2cbc8SPeter Xu     vtd_iec_notify_all(s, !inv_desc->iec.granularity,
245402a2cbc8SPeter Xu                        inv_desc->iec.index,
245502a2cbc8SPeter Xu                        inv_desc->iec.index_mask);
2456554f5e16SJason Wang     return true;
2457554f5e16SJason Wang }
245802a2cbc8SPeter Xu 
2459554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s,
2460554f5e16SJason Wang                                           VTDInvDesc *inv_desc)
2461554f5e16SJason Wang {
2462554f5e16SJason Wang     VTDAddressSpace *vtd_dev_as;
24635039caf3SEugenio Pérez     IOMMUTLBEvent event;
2464554f5e16SJason Wang     struct VTDBus *vtd_bus;
2465554f5e16SJason Wang     hwaddr addr;
2466554f5e16SJason Wang     uint64_t sz;
2467554f5e16SJason Wang     uint16_t sid;
2468554f5e16SJason Wang     uint8_t devfn;
2469554f5e16SJason Wang     bool size;
2470554f5e16SJason Wang     uint8_t bus_num;
2471554f5e16SJason Wang 
2472554f5e16SJason Wang     addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi);
2473554f5e16SJason Wang     sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo);
2474554f5e16SJason Wang     devfn = sid & 0xff;
2475554f5e16SJason Wang     bus_num = sid >> 8;
2476554f5e16SJason Wang     size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi);
2477554f5e16SJason Wang 
2478554f5e16SJason Wang     if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) ||
2479554f5e16SJason Wang         (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) {
2480095955b2SPeter Xu         error_report_once("%s: invalid dev-iotlb inv desc: hi=%"PRIx64
2481095955b2SPeter Xu                           ", lo=%"PRIx64" (reserved nonzero)", __func__,
2482095955b2SPeter Xu                           inv_desc->hi, inv_desc->lo);
2483554f5e16SJason Wang         return false;
2484554f5e16SJason Wang     }
2485554f5e16SJason Wang 
2486554f5e16SJason Wang     vtd_bus = vtd_find_as_from_bus_num(s, bus_num);
2487554f5e16SJason Wang     if (!vtd_bus) {
2488554f5e16SJason Wang         goto done;
2489554f5e16SJason Wang     }
2490554f5e16SJason Wang 
2491554f5e16SJason Wang     vtd_dev_as = vtd_bus->dev_as[devfn];
2492554f5e16SJason Wang     if (!vtd_dev_as) {
2493554f5e16SJason Wang         goto done;
2494554f5e16SJason Wang     }
2495554f5e16SJason Wang 
249604eb6247SJason Wang     /* According to ATS spec table 2.4:
249704eb6247SJason Wang      * S = 0, bits 15:12 = xxxx     range size: 4K
249804eb6247SJason Wang      * S = 1, bits 15:12 = xxx0     range size: 8K
249904eb6247SJason Wang      * S = 1, bits 15:12 = xx01     range size: 16K
250004eb6247SJason Wang      * S = 1, bits 15:12 = x011     range size: 32K
250104eb6247SJason Wang      * S = 1, bits 15:12 = 0111     range size: 64K
250204eb6247SJason Wang      * ...
250304eb6247SJason Wang      */
2504554f5e16SJason Wang     if (size) {
250504eb6247SJason Wang         sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT);
2506554f5e16SJason Wang         addr &= ~(sz - 1);
2507554f5e16SJason Wang     } else {
2508554f5e16SJason Wang         sz = VTD_PAGE_SIZE;
2509554f5e16SJason Wang     }
2510554f5e16SJason Wang 
2511b68ba1caSEugenio Pérez     event.type = IOMMU_NOTIFIER_DEVIOTLB_UNMAP;
25125039caf3SEugenio Pérez     event.entry.target_as = &vtd_dev_as->as;
25135039caf3SEugenio Pérez     event.entry.addr_mask = sz - 1;
25145039caf3SEugenio Pérez     event.entry.iova = addr;
25155039caf3SEugenio Pérez     event.entry.perm = IOMMU_NONE;
25165039caf3SEugenio Pérez     event.entry.translated_addr = 0;
25175039caf3SEugenio Pérez     memory_region_notify_iommu(&vtd_dev_as->iommu, 0, event);
2518554f5e16SJason Wang 
2519554f5e16SJason Wang done:
252002a2cbc8SPeter Xu     return true;
252102a2cbc8SPeter Xu }
252202a2cbc8SPeter Xu 
2523ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
2524ed7b8fbcSLe Tan {
2525ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
2526ed7b8fbcSLe Tan     uint8_t desc_type;
2527ed7b8fbcSLe Tan 
25287feb51b7SPeter Xu     trace_vtd_inv_qi_head(s->iq_head);
2529c0c1d351SLiu, Yi L     if (!vtd_get_inv_desc(s, &inv_desc)) {
2530ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
2531ed7b8fbcSLe Tan         return false;
2532ed7b8fbcSLe Tan     }
2533c0c1d351SLiu, Yi L 
2534ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
2535ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
2536ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
2537ed7b8fbcSLe Tan 
2538ed7b8fbcSLe Tan     switch (desc_type) {
2539ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
2540bc535e59SPeter Xu         trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo);
2541d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
2542d92fa2dcSLe Tan             return false;
2543d92fa2dcSLe Tan         }
2544ed7b8fbcSLe Tan         break;
2545ed7b8fbcSLe Tan 
2546ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
2547bc535e59SPeter Xu         trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo);
2548b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
2549b5a280c0SLe Tan             return false;
2550b5a280c0SLe Tan         }
2551ed7b8fbcSLe Tan         break;
2552ed7b8fbcSLe Tan 
25534a4f219eSYi Sun     /*
25544a4f219eSYi Sun      * TODO: the entity of below two cases will be implemented in future series.
25554a4f219eSYi Sun      * To make guest (which integrates scalable mode support patch set in
25564a4f219eSYi Sun      * iommu driver) work, just return true is enough so far.
25574a4f219eSYi Sun      */
25584a4f219eSYi Sun     case VTD_INV_DESC_PC:
25594a4f219eSYi Sun         break;
25604a4f219eSYi Sun 
25614a4f219eSYi Sun     case VTD_INV_DESC_PIOTLB:
25624a4f219eSYi Sun         break;
25634a4f219eSYi Sun 
2564ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
2565bc535e59SPeter Xu         trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo);
2566ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
2567ed7b8fbcSLe Tan             return false;
2568ed7b8fbcSLe Tan         }
2569ed7b8fbcSLe Tan         break;
2570ed7b8fbcSLe Tan 
2571b7910472SPeter Xu     case VTD_INV_DESC_IEC:
2572bc535e59SPeter Xu         trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo);
257302a2cbc8SPeter Xu         if (!vtd_process_inv_iec_desc(s, &inv_desc)) {
257402a2cbc8SPeter Xu             return false;
257502a2cbc8SPeter Xu         }
2576b7910472SPeter Xu         break;
2577b7910472SPeter Xu 
2578554f5e16SJason Wang     case VTD_INV_DESC_DEVICE:
25797feb51b7SPeter Xu         trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo);
2580554f5e16SJason Wang         if (!vtd_process_device_iotlb_desc(s, &inv_desc)) {
2581554f5e16SJason Wang             return false;
2582554f5e16SJason Wang         }
2583554f5e16SJason Wang         break;
2584554f5e16SJason Wang 
2585ed7b8fbcSLe Tan     default:
2586095955b2SPeter Xu         error_report_once("%s: invalid inv desc: hi=%"PRIx64", lo=%"PRIx64
2587095955b2SPeter Xu                           " (unknown type)", __func__, inv_desc.hi,
2588095955b2SPeter Xu                           inv_desc.lo);
2589ed7b8fbcSLe Tan         return false;
2590ed7b8fbcSLe Tan     }
2591ed7b8fbcSLe Tan     s->iq_head++;
2592ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
2593ed7b8fbcSLe Tan         s->iq_head = 0;
2594ed7b8fbcSLe Tan     }
2595ed7b8fbcSLe Tan     return true;
2596ed7b8fbcSLe Tan }
2597ed7b8fbcSLe Tan 
2598ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
2599ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
2600ed7b8fbcSLe Tan {
2601a4544c45SLiu Yi L     int qi_shift;
2602a4544c45SLiu Yi L 
2603a4544c45SLiu Yi L     /* Refer to 10.4.23 of VT-d spec 3.0 */
2604a4544c45SLiu Yi L     qi_shift = s->iq_dw ? VTD_IQH_QH_SHIFT_5 : VTD_IQH_QH_SHIFT_4;
2605a4544c45SLiu Yi L 
26067feb51b7SPeter Xu     trace_vtd_inv_qi_fetch();
26077feb51b7SPeter Xu 
2608ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
2609ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
26104e4abd11SPeter Xu         error_report_once("%s: detected invalid QI tail "
26114e4abd11SPeter Xu                           "(tail=0x%x, size=0x%x)",
26124e4abd11SPeter Xu                           __func__, s->iq_tail, s->iq_size);
2613ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
2614ed7b8fbcSLe Tan         return;
2615ed7b8fbcSLe Tan     }
2616ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
2617ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
2618ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
2619ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
2620ed7b8fbcSLe Tan             break;
2621ed7b8fbcSLe Tan         }
2622ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
2623ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
2624a4544c45SLiu Yi L                          (((uint64_t)(s->iq_head)) << qi_shift) &
2625ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
2626ed7b8fbcSLe Tan     }
2627ed7b8fbcSLe Tan }
2628ed7b8fbcSLe Tan 
2629ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
2630ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
2631ed7b8fbcSLe Tan {
2632ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
2633ed7b8fbcSLe Tan 
2634c0c1d351SLiu, Yi L     if (s->iq_dw && (val & VTD_IQT_QT_256_RSV_BIT)) {
2635c0c1d351SLiu, Yi L         error_report_once("%s: RSV bit is set: val=0x%"PRIx64,
2636c0c1d351SLiu, Yi L                           __func__, val);
2637c0c1d351SLiu, Yi L         return;
2638c0c1d351SLiu, Yi L     }
2639c0c1d351SLiu, Yi L     s->iq_tail = VTD_IQT_QT(s->iq_dw, val);
26407feb51b7SPeter Xu     trace_vtd_inv_qi_tail(s->iq_tail);
26417feb51b7SPeter Xu 
2642ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
2643ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
2644ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
2645ed7b8fbcSLe Tan     }
2646ed7b8fbcSLe Tan }
2647ed7b8fbcSLe Tan 
26481da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
26491da12ec4SLe Tan {
26501da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
26511da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
26521da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
26531da12ec4SLe Tan 
26541da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
26551da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
26567feb51b7SPeter Xu         trace_vtd_fsts_clear_ip();
26571da12ec4SLe Tan     }
2658ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
2659ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
2660ed7b8fbcSLe Tan      */
26611da12ec4SLe Tan }
26621da12ec4SLe Tan 
26631da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
26641da12ec4SLe Tan {
26651da12ec4SLe Tan     uint32_t fectl_reg;
26661da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
26671da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
26681da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
26691da12ec4SLe Tan      */
26701da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
26717feb51b7SPeter Xu 
26727feb51b7SPeter Xu     trace_vtd_reg_write_fectl(fectl_reg);
26737feb51b7SPeter Xu 
26741da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
26751da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
26761da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
26771da12ec4SLe Tan     }
26781da12ec4SLe Tan }
26791da12ec4SLe Tan 
2680ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
2681ed7b8fbcSLe Tan {
2682ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
2683ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
2684ed7b8fbcSLe Tan 
2685ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
26867feb51b7SPeter Xu         trace_vtd_reg_ics_clear_ip();
2687ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2688ed7b8fbcSLe Tan     }
2689ed7b8fbcSLe Tan }
2690ed7b8fbcSLe Tan 
2691ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
2692ed7b8fbcSLe Tan {
2693ed7b8fbcSLe Tan     uint32_t iectl_reg;
2694ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
2695ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
2696ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
2697ed7b8fbcSLe Tan      */
2698ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
26997feb51b7SPeter Xu 
27007feb51b7SPeter Xu     trace_vtd_reg_write_iectl(iectl_reg);
27017feb51b7SPeter Xu 
2702ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
2703ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
2704ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2705ed7b8fbcSLe Tan     }
2706ed7b8fbcSLe Tan }
2707ed7b8fbcSLe Tan 
27081da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
27091da12ec4SLe Tan {
27101da12ec4SLe Tan     IntelIOMMUState *s = opaque;
27111da12ec4SLe Tan     uint64_t val;
27121da12ec4SLe Tan 
27137feb51b7SPeter Xu     trace_vtd_reg_read(addr, size);
27147feb51b7SPeter Xu 
27151da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
27161376211fSPeter Xu         error_report_once("%s: MMIO over range: addr=0x%" PRIx64
271773beb01eSPeter Xu                           " size=0x%x", __func__, addr, size);
27181da12ec4SLe Tan         return (uint64_t)-1;
27191da12ec4SLe Tan     }
27201da12ec4SLe Tan 
27211da12ec4SLe Tan     switch (addr) {
27221da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
27231da12ec4SLe Tan     case DMAR_RTADDR_REG:
27248fdee711SYi Sun         val = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
27251da12ec4SLe Tan         if (size == 4) {
27268fdee711SYi Sun             val = val & ((1ULL << 32) - 1);
27271da12ec4SLe Tan         }
27281da12ec4SLe Tan         break;
27291da12ec4SLe Tan 
27301da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
27311da12ec4SLe Tan         assert(size == 4);
27328fdee711SYi Sun         val = vtd_get_quad_raw(s, DMAR_RTADDR_REG) >> 32;
27331da12ec4SLe Tan         break;
27341da12ec4SLe Tan 
2735ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2736ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2737ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
2738ed7b8fbcSLe Tan         if (size == 4) {
2739ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
2740ed7b8fbcSLe Tan         }
2741ed7b8fbcSLe Tan         break;
2742ed7b8fbcSLe Tan 
2743ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2744ed7b8fbcSLe Tan         assert(size == 4);
2745ed7b8fbcSLe Tan         val = s->iq >> 32;
2746ed7b8fbcSLe Tan         break;
2747ed7b8fbcSLe Tan 
27481da12ec4SLe Tan     default:
27491da12ec4SLe Tan         if (size == 4) {
27501da12ec4SLe Tan             val = vtd_get_long(s, addr);
27511da12ec4SLe Tan         } else {
27521da12ec4SLe Tan             val = vtd_get_quad(s, addr);
27531da12ec4SLe Tan         }
27541da12ec4SLe Tan     }
27557feb51b7SPeter Xu 
27561da12ec4SLe Tan     return val;
27571da12ec4SLe Tan }
27581da12ec4SLe Tan 
27591da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
27601da12ec4SLe Tan                           uint64_t val, unsigned size)
27611da12ec4SLe Tan {
27621da12ec4SLe Tan     IntelIOMMUState *s = opaque;
27631da12ec4SLe Tan 
27647feb51b7SPeter Xu     trace_vtd_reg_write(addr, size, val);
27657feb51b7SPeter Xu 
27661da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
27671376211fSPeter Xu         error_report_once("%s: MMIO over range: addr=0x%" PRIx64
276873beb01eSPeter Xu                           " size=0x%x", __func__, addr, size);
27691da12ec4SLe Tan         return;
27701da12ec4SLe Tan     }
27711da12ec4SLe Tan 
27721da12ec4SLe Tan     switch (addr) {
27731da12ec4SLe Tan     /* Global Command Register, 32-bit */
27741da12ec4SLe Tan     case DMAR_GCMD_REG:
27751da12ec4SLe Tan         vtd_set_long(s, addr, val);
27761da12ec4SLe Tan         vtd_handle_gcmd_write(s);
27771da12ec4SLe Tan         break;
27781da12ec4SLe Tan 
27791da12ec4SLe Tan     /* Context Command Register, 64-bit */
27801da12ec4SLe Tan     case DMAR_CCMD_REG:
27811da12ec4SLe Tan         if (size == 4) {
27821da12ec4SLe Tan             vtd_set_long(s, addr, val);
27831da12ec4SLe Tan         } else {
27841da12ec4SLe Tan             vtd_set_quad(s, addr, val);
27851da12ec4SLe Tan             vtd_handle_ccmd_write(s);
27861da12ec4SLe Tan         }
27871da12ec4SLe Tan         break;
27881da12ec4SLe Tan 
27891da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
27901da12ec4SLe Tan         assert(size == 4);
27911da12ec4SLe Tan         vtd_set_long(s, addr, val);
27921da12ec4SLe Tan         vtd_handle_ccmd_write(s);
27931da12ec4SLe Tan         break;
27941da12ec4SLe Tan 
27951da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
27961da12ec4SLe Tan     case DMAR_IOTLB_REG:
27971da12ec4SLe Tan         if (size == 4) {
27981da12ec4SLe Tan             vtd_set_long(s, addr, val);
27991da12ec4SLe Tan         } else {
28001da12ec4SLe Tan             vtd_set_quad(s, addr, val);
28011da12ec4SLe Tan             vtd_handle_iotlb_write(s);
28021da12ec4SLe Tan         }
28031da12ec4SLe Tan         break;
28041da12ec4SLe Tan 
28051da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
28061da12ec4SLe Tan         assert(size == 4);
28071da12ec4SLe Tan         vtd_set_long(s, addr, val);
28081da12ec4SLe Tan         vtd_handle_iotlb_write(s);
28091da12ec4SLe Tan         break;
28101da12ec4SLe Tan 
2811b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
2812b5a280c0SLe Tan     case DMAR_IVA_REG:
2813b5a280c0SLe Tan         if (size == 4) {
2814b5a280c0SLe Tan             vtd_set_long(s, addr, val);
2815b5a280c0SLe Tan         } else {
2816b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
2817b5a280c0SLe Tan         }
2818b5a280c0SLe Tan         break;
2819b5a280c0SLe Tan 
2820b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
2821b5a280c0SLe Tan         assert(size == 4);
2822b5a280c0SLe Tan         vtd_set_long(s, addr, val);
2823b5a280c0SLe Tan         break;
2824b5a280c0SLe Tan 
28251da12ec4SLe Tan     /* Fault Status Register, 32-bit */
28261da12ec4SLe Tan     case DMAR_FSTS_REG:
28271da12ec4SLe Tan         assert(size == 4);
28281da12ec4SLe Tan         vtd_set_long(s, addr, val);
28291da12ec4SLe Tan         vtd_handle_fsts_write(s);
28301da12ec4SLe Tan         break;
28311da12ec4SLe Tan 
28321da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
28331da12ec4SLe Tan     case DMAR_FECTL_REG:
28341da12ec4SLe Tan         assert(size == 4);
28351da12ec4SLe Tan         vtd_set_long(s, addr, val);
28361da12ec4SLe Tan         vtd_handle_fectl_write(s);
28371da12ec4SLe Tan         break;
28381da12ec4SLe Tan 
28391da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
28401da12ec4SLe Tan     case DMAR_FEDATA_REG:
28411da12ec4SLe Tan         assert(size == 4);
28421da12ec4SLe Tan         vtd_set_long(s, addr, val);
28431da12ec4SLe Tan         break;
28441da12ec4SLe Tan 
28451da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
28461da12ec4SLe Tan     case DMAR_FEADDR_REG:
2847b7a7bb35SJan Kiszka         if (size == 4) {
28481da12ec4SLe Tan             vtd_set_long(s, addr, val);
2849b7a7bb35SJan Kiszka         } else {
2850b7a7bb35SJan Kiszka             /*
2851b7a7bb35SJan Kiszka              * While the register is 32-bit only, some guests (Xen...) write to
2852b7a7bb35SJan Kiszka              * it with 64-bit.
2853b7a7bb35SJan Kiszka              */
2854b7a7bb35SJan Kiszka             vtd_set_quad(s, addr, val);
2855b7a7bb35SJan Kiszka         }
28561da12ec4SLe Tan         break;
28571da12ec4SLe Tan 
28581da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
28591da12ec4SLe Tan     case DMAR_FEUADDR_REG:
28601da12ec4SLe Tan         assert(size == 4);
28611da12ec4SLe Tan         vtd_set_long(s, addr, val);
28621da12ec4SLe Tan         break;
28631da12ec4SLe Tan 
28641da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
28651da12ec4SLe Tan     case DMAR_PMEN_REG:
28661da12ec4SLe Tan         assert(size == 4);
28671da12ec4SLe Tan         vtd_set_long(s, addr, val);
28681da12ec4SLe Tan         break;
28691da12ec4SLe Tan 
28701da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
28711da12ec4SLe Tan     case DMAR_RTADDR_REG:
28721da12ec4SLe Tan         if (size == 4) {
28731da12ec4SLe Tan             vtd_set_long(s, addr, val);
28741da12ec4SLe Tan         } else {
28751da12ec4SLe Tan             vtd_set_quad(s, addr, val);
28761da12ec4SLe Tan         }
28771da12ec4SLe Tan         break;
28781da12ec4SLe Tan 
28791da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
28801da12ec4SLe Tan         assert(size == 4);
28811da12ec4SLe Tan         vtd_set_long(s, addr, val);
28821da12ec4SLe Tan         break;
28831da12ec4SLe Tan 
2884ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
2885ed7b8fbcSLe Tan     case DMAR_IQT_REG:
2886ed7b8fbcSLe Tan         if (size == 4) {
2887ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2888ed7b8fbcSLe Tan         } else {
2889ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2890ed7b8fbcSLe Tan         }
2891ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
2892ed7b8fbcSLe Tan         break;
2893ed7b8fbcSLe Tan 
2894ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
2895ed7b8fbcSLe Tan         assert(size == 4);
2896ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2897ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
2898ed7b8fbcSLe Tan         break;
2899ed7b8fbcSLe Tan 
2900ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2901ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2902ed7b8fbcSLe Tan         if (size == 4) {
2903ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2904ed7b8fbcSLe Tan         } else {
2905ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2906ed7b8fbcSLe Tan         }
2907c0c1d351SLiu, Yi L         if (s->ecap & VTD_ECAP_SMTS &&
2908c0c1d351SLiu, Yi L             val & VTD_IQA_DW_MASK) {
2909c0c1d351SLiu, Yi L             s->iq_dw = true;
2910c0c1d351SLiu, Yi L         } else {
2911c0c1d351SLiu, Yi L             s->iq_dw = false;
2912c0c1d351SLiu, Yi L         }
2913ed7b8fbcSLe Tan         break;
2914ed7b8fbcSLe Tan 
2915ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2916ed7b8fbcSLe Tan         assert(size == 4);
2917ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2918ed7b8fbcSLe Tan         break;
2919ed7b8fbcSLe Tan 
2920ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
2921ed7b8fbcSLe Tan     case DMAR_ICS_REG:
2922ed7b8fbcSLe Tan         assert(size == 4);
2923ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2924ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
2925ed7b8fbcSLe Tan         break;
2926ed7b8fbcSLe Tan 
2927ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
2928ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
2929ed7b8fbcSLe Tan         assert(size == 4);
2930ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2931ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
2932ed7b8fbcSLe Tan         break;
2933ed7b8fbcSLe Tan 
2934ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
2935ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
2936ed7b8fbcSLe Tan         assert(size == 4);
2937ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2938ed7b8fbcSLe Tan         break;
2939ed7b8fbcSLe Tan 
2940ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
2941ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
2942ed7b8fbcSLe Tan         assert(size == 4);
2943ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2944ed7b8fbcSLe Tan         break;
2945ed7b8fbcSLe Tan 
2946ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
2947ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
2948ed7b8fbcSLe Tan         assert(size == 4);
2949ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2950ed7b8fbcSLe Tan         break;
2951ed7b8fbcSLe Tan 
29521da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
29531da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
29541da12ec4SLe Tan         if (size == 4) {
29551da12ec4SLe Tan             vtd_set_long(s, addr, val);
29561da12ec4SLe Tan         } else {
29571da12ec4SLe Tan             vtd_set_quad(s, addr, val);
29581da12ec4SLe Tan         }
29591da12ec4SLe Tan         break;
29601da12ec4SLe Tan 
29611da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
29621da12ec4SLe Tan         assert(size == 4);
29631da12ec4SLe Tan         vtd_set_long(s, addr, val);
29641da12ec4SLe Tan         break;
29651da12ec4SLe Tan 
29661da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
29671da12ec4SLe Tan         if (size == 4) {
29681da12ec4SLe Tan             vtd_set_long(s, addr, val);
29691da12ec4SLe Tan         } else {
29701da12ec4SLe Tan             vtd_set_quad(s, addr, val);
29711da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
29721da12ec4SLe Tan             vtd_update_fsts_ppf(s);
29731da12ec4SLe Tan         }
29741da12ec4SLe Tan         break;
29751da12ec4SLe Tan 
29761da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
29771da12ec4SLe Tan         assert(size == 4);
29781da12ec4SLe Tan         vtd_set_long(s, addr, val);
29791da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
29801da12ec4SLe Tan         vtd_update_fsts_ppf(s);
29811da12ec4SLe Tan         break;
29821da12ec4SLe Tan 
2983a5861439SPeter Xu     case DMAR_IRTA_REG:
2984a5861439SPeter Xu         if (size == 4) {
2985a5861439SPeter Xu             vtd_set_long(s, addr, val);
2986a5861439SPeter Xu         } else {
2987a5861439SPeter Xu             vtd_set_quad(s, addr, val);
2988a5861439SPeter Xu         }
2989a5861439SPeter Xu         break;
2990a5861439SPeter Xu 
2991a5861439SPeter Xu     case DMAR_IRTA_REG_HI:
2992a5861439SPeter Xu         assert(size == 4);
2993a5861439SPeter Xu         vtd_set_long(s, addr, val);
2994a5861439SPeter Xu         break;
2995a5861439SPeter Xu 
29961da12ec4SLe Tan     default:
29971da12ec4SLe Tan         if (size == 4) {
29981da12ec4SLe Tan             vtd_set_long(s, addr, val);
29991da12ec4SLe Tan         } else {
30001da12ec4SLe Tan             vtd_set_quad(s, addr, val);
30011da12ec4SLe Tan         }
30021da12ec4SLe Tan     }
30031da12ec4SLe Tan }
30041da12ec4SLe Tan 
30053df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
30062c91bcf2SPeter Maydell                                          IOMMUAccessFlags flag, int iommu_idx)
30071da12ec4SLe Tan {
30081da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
30091da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
3010b9313021SPeter Xu     IOMMUTLBEntry iotlb = {
3011b9313021SPeter Xu         /* We'll fill in the rest later. */
30121da12ec4SLe Tan         .target_as = &address_space_memory,
30131da12ec4SLe Tan     };
3014b9313021SPeter Xu     bool success;
30151da12ec4SLe Tan 
3016b9313021SPeter Xu     if (likely(s->dmar_enabled)) {
3017b9313021SPeter Xu         success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn,
3018b9313021SPeter Xu                                          addr, flag & IOMMU_WO, &iotlb);
3019b9313021SPeter Xu     } else {
30201da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
3021b9313021SPeter Xu         iotlb.iova = addr & VTD_PAGE_MASK_4K;
3022b9313021SPeter Xu         iotlb.translated_addr = addr & VTD_PAGE_MASK_4K;
3023b9313021SPeter Xu         iotlb.addr_mask = ~VTD_PAGE_MASK_4K;
3024b9313021SPeter Xu         iotlb.perm = IOMMU_RW;
3025b9313021SPeter Xu         success = true;
30261da12ec4SLe Tan     }
30271da12ec4SLe Tan 
3028b9313021SPeter Xu     if (likely(success)) {
30297feb51b7SPeter Xu         trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus),
30307feb51b7SPeter Xu                                  VTD_PCI_SLOT(vtd_as->devfn),
30317feb51b7SPeter Xu                                  VTD_PCI_FUNC(vtd_as->devfn),
3032b9313021SPeter Xu                                  iotlb.iova, iotlb.translated_addr,
3033b9313021SPeter Xu                                  iotlb.addr_mask);
3034b9313021SPeter Xu     } else {
30354e4abd11SPeter Xu         error_report_once("%s: detected translation failure "
30364e4abd11SPeter Xu                           "(dev=%02x:%02x:%02x, iova=0x%" PRIx64 ")",
30374e4abd11SPeter Xu                           __func__, pci_bus_num(vtd_as->bus),
3038b9313021SPeter Xu                           VTD_PCI_SLOT(vtd_as->devfn),
3039b9313021SPeter Xu                           VTD_PCI_FUNC(vtd_as->devfn),
3040662b4b69SPeter Xu                           addr);
3041b9313021SPeter Xu     }
30427feb51b7SPeter Xu 
3043b9313021SPeter Xu     return iotlb;
30441da12ec4SLe Tan }
30451da12ec4SLe Tan 
3046549d4005SEric Auger static int vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu,
30475bf3d319SPeter Xu                                          IOMMUNotifierFlag old,
3048549d4005SEric Auger                                          IOMMUNotifierFlag new,
3049549d4005SEric Auger                                          Error **errp)
30503cb3b154SAlex Williamson {
30513cb3b154SAlex Williamson     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
3052dd4d607eSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
30533cb3b154SAlex Williamson 
3054b8ffd7d6SJason Wang     /* TODO: add support for VFIO and vhost users */
3055b8ffd7d6SJason Wang     if (s->snoop_control) {
3056250227f4SJason Wang         error_setg_errno(errp, ENOTSUP,
3057b8ffd7d6SJason Wang                          "Snoop Control with vhost or VFIO is not supported");
3058b8ffd7d6SJason Wang         return -ENOTSUP;
3059b8ffd7d6SJason Wang     }
3060b8ffd7d6SJason Wang 
30614f8a62a9SPeter Xu     /* Update per-address-space notifier flags */
30624f8a62a9SPeter Xu     vtd_as->notifier_flags = new;
30634f8a62a9SPeter Xu 
3064dd4d607eSPeter Xu     if (old == IOMMU_NOTIFIER_NONE) {
3065b4a4ba0dSPeter Xu         QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next);
3066b4a4ba0dSPeter Xu     } else if (new == IOMMU_NOTIFIER_NONE) {
3067b4a4ba0dSPeter Xu         QLIST_REMOVE(vtd_as, next);
3068dd4d607eSPeter Xu     }
3069549d4005SEric Auger     return 0;
30703cb3b154SAlex Williamson }
30713cb3b154SAlex Williamson 
3072552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id)
3073552a1e01SPeter Xu {
3074552a1e01SPeter Xu     IntelIOMMUState *iommu = opaque;
3075552a1e01SPeter Xu 
3076552a1e01SPeter Xu     /*
30772811af3bSPeter Xu      * We don't need to migrate the root_scalable because we can
30782811af3bSPeter Xu      * simply do the calculation after the loading is complete.  We
30792811af3bSPeter Xu      * can actually do similar things with root, dmar_enabled, etc.
30802811af3bSPeter Xu      * however since we've had them already so we'd better keep them
30812811af3bSPeter Xu      * for compatibility of migration.
30822811af3bSPeter Xu      */
30832811af3bSPeter Xu     vtd_update_scalable_state(iommu);
30842811af3bSPeter Xu 
3085*ceb05895SJason Wang     /*
3086*ceb05895SJason Wang      * Memory regions are dynamically turned on/off depending on
3087*ceb05895SJason Wang      * context entry configurations from the guest. After migration,
3088*ceb05895SJason Wang      * we need to make sure the memory regions are still correct.
3089*ceb05895SJason Wang      */
3090*ceb05895SJason Wang     vtd_switch_address_space_all(iommu);
3091*ceb05895SJason Wang 
3092552a1e01SPeter Xu     return 0;
3093552a1e01SPeter Xu }
3094552a1e01SPeter Xu 
30951da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
30961da12ec4SLe Tan     .name = "iommu-intel",
30978cdcf3c1SPeter Xu     .version_id = 1,
30988cdcf3c1SPeter Xu     .minimum_version_id = 1,
30998cdcf3c1SPeter Xu     .priority = MIG_PRI_IOMMU,
3100552a1e01SPeter Xu     .post_load = vtd_post_load,
31018cdcf3c1SPeter Xu     .fields = (VMStateField[]) {
31028cdcf3c1SPeter Xu         VMSTATE_UINT64(root, IntelIOMMUState),
31038cdcf3c1SPeter Xu         VMSTATE_UINT64(intr_root, IntelIOMMUState),
31048cdcf3c1SPeter Xu         VMSTATE_UINT64(iq, IntelIOMMUState),
31058cdcf3c1SPeter Xu         VMSTATE_UINT32(intr_size, IntelIOMMUState),
31068cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_head, IntelIOMMUState),
31078cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_tail, IntelIOMMUState),
31088cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_size, IntelIOMMUState),
31098cdcf3c1SPeter Xu         VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState),
31108cdcf3c1SPeter Xu         VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE),
31118cdcf3c1SPeter Xu         VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState),
311281fb1e64SPeter Xu         VMSTATE_UNUSED(1),      /* bool root_extended is obsolete by VT-d */
31138cdcf3c1SPeter Xu         VMSTATE_BOOL(dmar_enabled, IntelIOMMUState),
31148cdcf3c1SPeter Xu         VMSTATE_BOOL(qi_enabled, IntelIOMMUState),
31158cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_enabled, IntelIOMMUState),
31168cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_eime, IntelIOMMUState),
31178cdcf3c1SPeter Xu         VMSTATE_END_OF_LIST()
31188cdcf3c1SPeter Xu     }
31191da12ec4SLe Tan };
31201da12ec4SLe Tan 
31211da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
31221da12ec4SLe Tan     .read = vtd_mem_read,
31231da12ec4SLe Tan     .write = vtd_mem_write,
31241da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
31251da12ec4SLe Tan     .impl = {
31261da12ec4SLe Tan         .min_access_size = 4,
31271da12ec4SLe Tan         .max_access_size = 8,
31281da12ec4SLe Tan     },
31291da12ec4SLe Tan     .valid = {
31301da12ec4SLe Tan         .min_access_size = 4,
31311da12ec4SLe Tan         .max_access_size = 8,
31321da12ec4SLe Tan     },
31331da12ec4SLe Tan };
31341da12ec4SLe Tan 
31351da12ec4SLe Tan static Property vtd_properties[] = {
31361da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
3137e6b6af05SRadim Krčmář     DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim,
3138e6b6af05SRadim Krčmář                             ON_OFF_AUTO_AUTO),
3139fb506e70SRadim Krčmář     DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false),
31404b49b586SPeter Xu     DEFINE_PROP_UINT8("aw-bits", IntelIOMMUState, aw_bits,
314137f51384SPrasad Singamsetty                       VTD_HOST_ADDRESS_WIDTH),
31423b40f0e5SAviv Ben-David     DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE),
31434a4f219eSYi Sun     DEFINE_PROP_BOOL("x-scalable-mode", IntelIOMMUState, scalable_mode, FALSE),
3144b8ffd7d6SJason Wang     DEFINE_PROP_BOOL("snoop-control", IntelIOMMUState, snoop_control, false),
3145ccc23bb0SPeter Xu     DEFINE_PROP_BOOL("dma-drain", IntelIOMMUState, dma_drain, true),
31468646d9c7SDavid Woodhouse     DEFINE_PROP_BOOL("dma-translation", IntelIOMMUState, dma_translation, true),
31471da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
31481da12ec4SLe Tan };
31491da12ec4SLe Tan 
3150651e4cefSPeter Xu /* Read IRTE entry with specific index */
3151651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index,
3152bc38ee10SMichael S. Tsirkin                         VTD_IR_TableEntry *entry, uint16_t sid)
3153651e4cefSPeter Xu {
3154ede9c94aSPeter Xu     static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \
3155ede9c94aSPeter Xu         {0xffff, 0xfffb, 0xfff9, 0xfff8};
3156651e4cefSPeter Xu     dma_addr_t addr = 0x00;
3157ede9c94aSPeter Xu     uint16_t mask, source_id;
3158ede9c94aSPeter Xu     uint8_t bus, bus_max, bus_min;
3159651e4cefSPeter Xu 
31603c507c26SJan Kiszka     if (index >= iommu->intr_size) {
31613c507c26SJan Kiszka         error_report_once("%s: index too large: ind=0x%x",
31623c507c26SJan Kiszka                           __func__, index);
31633c507c26SJan Kiszka         return -VTD_FR_IR_INDEX_OVER;
31643c507c26SJan Kiszka     }
31653c507c26SJan Kiszka 
3166651e4cefSPeter Xu     addr = iommu->intr_root + index * sizeof(*entry);
3167ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
3168ba06fe8aSPhilippe Mathieu-Daudé                         entry, sizeof(*entry), MEMTXATTRS_UNSPECIFIED)) {
31691376211fSPeter Xu         error_report_once("%s: read failed: ind=0x%x addr=0x%" PRIx64,
31701376211fSPeter Xu                           __func__, index, addr);
3171651e4cefSPeter Xu         return -VTD_FR_IR_ROOT_INVAL;
3172651e4cefSPeter Xu     }
3173651e4cefSPeter Xu 
31747feb51b7SPeter Xu     trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]),
31757feb51b7SPeter Xu                           le64_to_cpu(entry->data[0]));
31767feb51b7SPeter Xu 
3177bc38ee10SMichael S. Tsirkin     if (!entry->irte.present) {
31784e4abd11SPeter Xu         error_report_once("%s: detected non-present IRTE "
31794e4abd11SPeter Xu                           "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")",
31804e4abd11SPeter Xu                           __func__, index, le64_to_cpu(entry->data[1]),
3181651e4cefSPeter Xu                           le64_to_cpu(entry->data[0]));
3182651e4cefSPeter Xu         return -VTD_FR_IR_ENTRY_P;
3183651e4cefSPeter Xu     }
3184651e4cefSPeter Xu 
3185bc38ee10SMichael S. Tsirkin     if (entry->irte.__reserved_0 || entry->irte.__reserved_1 ||
3186bc38ee10SMichael S. Tsirkin         entry->irte.__reserved_2) {
31874e4abd11SPeter Xu         error_report_once("%s: detected non-zero reserved IRTE "
31884e4abd11SPeter Xu                           "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")",
31894e4abd11SPeter Xu                           __func__, index, le64_to_cpu(entry->data[1]),
3190651e4cefSPeter Xu                           le64_to_cpu(entry->data[0]));
3191651e4cefSPeter Xu         return -VTD_FR_IR_IRTE_RSVD;
3192651e4cefSPeter Xu     }
3193651e4cefSPeter Xu 
3194ede9c94aSPeter Xu     if (sid != X86_IOMMU_SID_INVALID) {
3195ede9c94aSPeter Xu         /* Validate IRTE SID */
3196bc38ee10SMichael S. Tsirkin         source_id = le32_to_cpu(entry->irte.source_id);
3197bc38ee10SMichael S. Tsirkin         switch (entry->irte.sid_vtype) {
3198ede9c94aSPeter Xu         case VTD_SVT_NONE:
3199ede9c94aSPeter Xu             break;
3200ede9c94aSPeter Xu 
3201ede9c94aSPeter Xu         case VTD_SVT_ALL:
3202bc38ee10SMichael S. Tsirkin             mask = vtd_svt_mask[entry->irte.sid_q];
3203ede9c94aSPeter Xu             if ((source_id & mask) != (sid & mask)) {
32044e4abd11SPeter Xu                 error_report_once("%s: invalid IRTE SID "
32054e4abd11SPeter Xu                                   "(index=%u, sid=%u, source_id=%u)",
32064e4abd11SPeter Xu                                   __func__, index, sid, source_id);
3207ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
3208ede9c94aSPeter Xu             }
3209ede9c94aSPeter Xu             break;
3210ede9c94aSPeter Xu 
3211ede9c94aSPeter Xu         case VTD_SVT_BUS:
3212ede9c94aSPeter Xu             bus_max = source_id >> 8;
3213ede9c94aSPeter Xu             bus_min = source_id & 0xff;
3214ede9c94aSPeter Xu             bus = sid >> 8;
3215ede9c94aSPeter Xu             if (bus > bus_max || bus < bus_min) {
32164e4abd11SPeter Xu                 error_report_once("%s: invalid SVT_BUS "
32174e4abd11SPeter Xu                                   "(index=%u, bus=%u, min=%u, max=%u)",
32184e4abd11SPeter Xu                                   __func__, index, bus, bus_min, bus_max);
3219ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
3220ede9c94aSPeter Xu             }
3221ede9c94aSPeter Xu             break;
3222ede9c94aSPeter Xu 
3223ede9c94aSPeter Xu         default:
32244e4abd11SPeter Xu             error_report_once("%s: detected invalid IRTE SVT "
32254e4abd11SPeter Xu                               "(index=%u, type=%d)", __func__,
32264e4abd11SPeter Xu                               index, entry->irte.sid_vtype);
3227ede9c94aSPeter Xu             /* Take this as verification failure. */
3228ede9c94aSPeter Xu             return -VTD_FR_IR_SID_ERR;
3229ede9c94aSPeter Xu         }
3230ede9c94aSPeter Xu     }
3231651e4cefSPeter Xu 
3232651e4cefSPeter Xu     return 0;
3233651e4cefSPeter Xu }
3234651e4cefSPeter Xu 
3235651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */
3236ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index,
323735c24501SSingh, Brijesh                              X86IOMMUIrq *irq, uint16_t sid)
3238651e4cefSPeter Xu {
3239bc38ee10SMichael S. Tsirkin     VTD_IR_TableEntry irte = {};
3240651e4cefSPeter Xu     int ret = 0;
3241651e4cefSPeter Xu 
3242ede9c94aSPeter Xu     ret = vtd_irte_get(iommu, index, &irte, sid);
3243651e4cefSPeter Xu     if (ret) {
3244651e4cefSPeter Xu         return ret;
3245651e4cefSPeter Xu     }
3246651e4cefSPeter Xu 
3247bc38ee10SMichael S. Tsirkin     irq->trigger_mode = irte.irte.trigger_mode;
3248bc38ee10SMichael S. Tsirkin     irq->vector = irte.irte.vector;
3249bc38ee10SMichael S. Tsirkin     irq->delivery_mode = irte.irte.delivery_mode;
3250bc38ee10SMichael S. Tsirkin     irq->dest = le32_to_cpu(irte.irte.dest_id);
325128589311SJan Kiszka     if (!iommu->intr_eime) {
3252651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_MASK         (0xff00ULL)
3253651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_SHIFT        (8)
325428589311SJan Kiszka         irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >>
3255651e4cefSPeter Xu             VTD_IR_APIC_DEST_SHIFT;
325628589311SJan Kiszka     }
3257bc38ee10SMichael S. Tsirkin     irq->dest_mode = irte.irte.dest_mode;
3258bc38ee10SMichael S. Tsirkin     irq->redir_hint = irte.irte.redir_hint;
3259651e4cefSPeter Xu 
32607feb51b7SPeter Xu     trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector,
32617feb51b7SPeter Xu                        irq->delivery_mode, irq->dest, irq->dest_mode);
3262651e4cefSPeter Xu 
3263651e4cefSPeter Xu     return 0;
3264651e4cefSPeter Xu }
3265651e4cefSPeter Xu 
3266651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */
3267651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu,
3268651e4cefSPeter Xu                                    MSIMessage *origin,
3269ede9c94aSPeter Xu                                    MSIMessage *translated,
3270ede9c94aSPeter Xu                                    uint16_t sid)
3271651e4cefSPeter Xu {
3272651e4cefSPeter Xu     int ret = 0;
3273651e4cefSPeter Xu     VTD_IR_MSIAddress addr;
3274651e4cefSPeter Xu     uint16_t index;
327535c24501SSingh, Brijesh     X86IOMMUIrq irq = {};
3276651e4cefSPeter Xu 
3277651e4cefSPeter Xu     assert(origin && translated);
3278651e4cefSPeter Xu 
32797feb51b7SPeter Xu     trace_vtd_ir_remap_msi_req(origin->address, origin->data);
32807feb51b7SPeter Xu 
3281651e4cefSPeter Xu     if (!iommu || !iommu->intr_enabled) {
3282e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
3283e7a3b91fSPeter Xu         goto out;
3284651e4cefSPeter Xu     }
3285651e4cefSPeter Xu 
3286651e4cefSPeter Xu     if (origin->address & VTD_MSI_ADDR_HI_MASK) {
32871376211fSPeter Xu         error_report_once("%s: MSI address high 32 bits non-zero detected: "
32881376211fSPeter Xu                           "address=0x%" PRIx64, __func__, origin->address);
3289651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
3290651e4cefSPeter Xu     }
3291651e4cefSPeter Xu 
3292651e4cefSPeter Xu     addr.data = origin->address & VTD_MSI_ADDR_LO_MASK;
32931a43713bSPeter Xu     if (addr.addr.__head != 0xfee) {
32941376211fSPeter Xu         error_report_once("%s: MSI address low 32 bit invalid: 0x%" PRIx32,
32951376211fSPeter Xu                           __func__, addr.data);
3296651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
3297651e4cefSPeter Xu     }
3298651e4cefSPeter Xu 
3299651e4cefSPeter Xu     /* This is compatible mode. */
3300bc38ee10SMichael S. Tsirkin     if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) {
3301e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
3302e7a3b91fSPeter Xu         goto out;
3303651e4cefSPeter Xu     }
3304651e4cefSPeter Xu 
3305bc38ee10SMichael S. Tsirkin     index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l);
3306651e4cefSPeter Xu 
3307651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_SUBHANDLE       (0x0000ffff)
3308651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_RESERVED        (0xffff0000)
3309651e4cefSPeter Xu 
3310bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
3311651e4cefSPeter Xu         /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */
3312651e4cefSPeter Xu         index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE;
3313651e4cefSPeter Xu     }
3314651e4cefSPeter Xu 
3315ede9c94aSPeter Xu     ret = vtd_remap_irq_get(iommu, index, &irq, sid);
3316651e4cefSPeter Xu     if (ret) {
3317651e4cefSPeter Xu         return ret;
3318651e4cefSPeter Xu     }
3319651e4cefSPeter Xu 
3320bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
33217feb51b7SPeter Xu         trace_vtd_ir_remap_type("MSI");
3322651e4cefSPeter Xu         if (origin->data & VTD_IR_MSI_DATA_RESERVED) {
33234e4abd11SPeter Xu             error_report_once("%s: invalid IR MSI "
33244e4abd11SPeter Xu                               "(sid=%u, address=0x%" PRIx64
33254e4abd11SPeter Xu                               ", data=0x%" PRIx32 ")",
33264e4abd11SPeter Xu                               __func__, sid, origin->address, origin->data);
3327651e4cefSPeter Xu             return -VTD_FR_IR_REQ_RSVD;
3328651e4cefSPeter Xu         }
3329651e4cefSPeter Xu     } else {
3330651e4cefSPeter Xu         uint8_t vector = origin->data & 0xff;
3331dea651a9SFeng Wu         uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
3332dea651a9SFeng Wu 
33337feb51b7SPeter Xu         trace_vtd_ir_remap_type("IOAPIC");
3334651e4cefSPeter Xu         /* IOAPIC entry vector should be aligned with IRTE vector
3335651e4cefSPeter Xu          * (see vt-d spec 5.1.5.1). */
3336651e4cefSPeter Xu         if (vector != irq.vector) {
33377feb51b7SPeter Xu             trace_vtd_warn_ir_vector(sid, index, vector, irq.vector);
3338651e4cefSPeter Xu         }
3339dea651a9SFeng Wu 
3340dea651a9SFeng Wu         /* The Trigger Mode field must match the Trigger Mode in the IRTE.
3341dea651a9SFeng Wu          * (see vt-d spec 5.1.5.1). */
3342dea651a9SFeng Wu         if (trigger_mode != irq.trigger_mode) {
33437feb51b7SPeter Xu             trace_vtd_warn_ir_trigger(sid, index, trigger_mode,
33447feb51b7SPeter Xu                                       irq.trigger_mode);
3345dea651a9SFeng Wu         }
3346651e4cefSPeter Xu     }
3347651e4cefSPeter Xu 
3348651e4cefSPeter Xu     /*
3349651e4cefSPeter Xu      * We'd better keep the last two bits, assuming that guest OS
3350651e4cefSPeter Xu      * might modify it. Keep it does not hurt after all.
3351651e4cefSPeter Xu      */
3352bc38ee10SMichael S. Tsirkin     irq.msi_addr_last_bits = addr.addr.__not_care;
3353651e4cefSPeter Xu 
335435c24501SSingh, Brijesh     /* Translate X86IOMMUIrq to MSI message */
335535c24501SSingh, Brijesh     x86_iommu_irq_to_msi_message(&irq, translated);
3356651e4cefSPeter Xu 
3357e7a3b91fSPeter Xu out:
33587feb51b7SPeter Xu     trace_vtd_ir_remap_msi(origin->address, origin->data,
3359651e4cefSPeter Xu                            translated->address, translated->data);
3360651e4cefSPeter Xu     return 0;
3361651e4cefSPeter Xu }
3362651e4cefSPeter Xu 
33638b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src,
33648b5ed7dfSPeter Xu                          MSIMessage *dst, uint16_t sid)
33658b5ed7dfSPeter Xu {
3366ede9c94aSPeter Xu     return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu),
3367ede9c94aSPeter Xu                                    src, dst, sid);
33688b5ed7dfSPeter Xu }
33698b5ed7dfSPeter Xu 
3370651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr,
3371651e4cefSPeter Xu                                    uint64_t *data, unsigned size,
3372651e4cefSPeter Xu                                    MemTxAttrs attrs)
3373651e4cefSPeter Xu {
3374651e4cefSPeter Xu     return MEMTX_OK;
3375651e4cefSPeter Xu }
3376651e4cefSPeter Xu 
3377651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr,
3378651e4cefSPeter Xu                                     uint64_t value, unsigned size,
3379651e4cefSPeter Xu                                     MemTxAttrs attrs)
3380651e4cefSPeter Xu {
3381651e4cefSPeter Xu     int ret = 0;
338209cd058aSMichael S. Tsirkin     MSIMessage from = {}, to = {};
3383ede9c94aSPeter Xu     uint16_t sid = X86_IOMMU_SID_INVALID;
3384651e4cefSPeter Xu 
3385651e4cefSPeter Xu     from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST;
3386651e4cefSPeter Xu     from.data = (uint32_t) value;
3387651e4cefSPeter Xu 
3388ede9c94aSPeter Xu     if (!attrs.unspecified) {
3389ede9c94aSPeter Xu         /* We have explicit Source ID */
3390ede9c94aSPeter Xu         sid = attrs.requester_id;
3391ede9c94aSPeter Xu     }
3392ede9c94aSPeter Xu 
3393ede9c94aSPeter Xu     ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid);
3394651e4cefSPeter Xu     if (ret) {
3395651e4cefSPeter Xu         /* TODO: report error */
3396651e4cefSPeter Xu         /* Drop this interrupt */
3397651e4cefSPeter Xu         return MEMTX_ERROR;
3398651e4cefSPeter Xu     }
3399651e4cefSPeter Xu 
340032946019SRadim Krčmář     apic_get_class()->send_msi(&to);
3401651e4cefSPeter Xu 
3402651e4cefSPeter Xu     return MEMTX_OK;
3403651e4cefSPeter Xu }
3404651e4cefSPeter Xu 
3405651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = {
3406651e4cefSPeter Xu     .read_with_attrs = vtd_mem_ir_read,
3407651e4cefSPeter Xu     .write_with_attrs = vtd_mem_ir_write,
3408651e4cefSPeter Xu     .endianness = DEVICE_LITTLE_ENDIAN,
3409651e4cefSPeter Xu     .impl = {
3410651e4cefSPeter Xu         .min_access_size = 4,
3411651e4cefSPeter Xu         .max_access_size = 4,
3412651e4cefSPeter Xu     },
3413651e4cefSPeter Xu     .valid = {
3414651e4cefSPeter Xu         .min_access_size = 4,
3415651e4cefSPeter Xu         .max_access_size = 4,
3416651e4cefSPeter Xu     },
3417651e4cefSPeter Xu };
34187df953bdSKnut Omang 
34197df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn)
34207df953bdSKnut Omang {
34217df953bdSKnut Omang     uintptr_t key = (uintptr_t)bus;
34227df953bdSKnut Omang     VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key);
34237df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
3424e0a3c8ccSJason Wang     char name[128];
34257df953bdSKnut Omang 
34267df953bdSKnut Omang     if (!vtd_bus) {
34272d3fc581SJason Wang         uintptr_t *new_key = g_malloc(sizeof(*new_key));
34282d3fc581SJason Wang         *new_key = (uintptr_t)bus;
34297df953bdSKnut Omang         /* No corresponding free() */
343004af0e18SPeter Xu         vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \
3431bf33cc75SPeter Xu                             PCI_DEVFN_MAX);
34327df953bdSKnut Omang         vtd_bus->bus = bus;
34332d3fc581SJason Wang         g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus);
34347df953bdSKnut Omang     }
34357df953bdSKnut Omang 
34367df953bdSKnut Omang     vtd_dev_as = vtd_bus->dev_as[devfn];
34377df953bdSKnut Omang 
34387df953bdSKnut Omang     if (!vtd_dev_as) {
34394b519ef1SPeter Xu         snprintf(name, sizeof(name), "vtd-%02x.%x", PCI_SLOT(devfn),
34404b519ef1SPeter Xu                  PCI_FUNC(devfn));
3441b21e2380SMarkus Armbruster         vtd_bus->dev_as[devfn] = vtd_dev_as = g_new0(VTDAddressSpace, 1);
34427df953bdSKnut Omang 
34437df953bdSKnut Omang         vtd_dev_as->bus = bus;
34447df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
34457df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
34467df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
344763b88968SPeter Xu         vtd_dev_as->iova_tree = iova_tree_new();
3448558e0024SPeter Xu 
34494b519ef1SPeter Xu         memory_region_init(&vtd_dev_as->root, OBJECT(s), name, UINT64_MAX);
34504b519ef1SPeter Xu         address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, "vtd-root");
34514b519ef1SPeter Xu 
3452558e0024SPeter Xu         /*
34534b519ef1SPeter Xu          * Build the DMAR-disabled container with aliases to the
34544b519ef1SPeter Xu          * shared MRs.  Note that aliasing to a shared memory region
34554b519ef1SPeter Xu          * could help the memory API to detect same FlatViews so we
34564b519ef1SPeter Xu          * can have devices to share the same FlatView when DMAR is
34574b519ef1SPeter Xu          * disabled (either by not providing "intel_iommu=on" or with
34584b519ef1SPeter Xu          * "iommu=pt").  It will greatly reduce the total number of
34594b519ef1SPeter Xu          * FlatViews of the system hence VM runs faster.
3460558e0024SPeter Xu          */
34614b519ef1SPeter Xu         memory_region_init_alias(&vtd_dev_as->nodmar, OBJECT(s),
34624b519ef1SPeter Xu                                  "vtd-nodmar", &s->mr_nodmar, 0,
34634b519ef1SPeter Xu                                  memory_region_size(&s->mr_nodmar));
34644b519ef1SPeter Xu 
34654b519ef1SPeter Xu         /*
34664b519ef1SPeter Xu          * Build the per-device DMAR-enabled container.
34674b519ef1SPeter Xu          *
34684b519ef1SPeter Xu          * TODO: currently we have per-device IOMMU memory region only
34694b519ef1SPeter Xu          * because we have per-device IOMMU notifiers for devices.  If
34704b519ef1SPeter Xu          * one day we can abstract the IOMMU notifiers out of the
34714b519ef1SPeter Xu          * memory regions then we can also share the same memory
34724b519ef1SPeter Xu          * region here just like what we've done above with the nodmar
34734b519ef1SPeter Xu          * region.
34744b519ef1SPeter Xu          */
34754b519ef1SPeter Xu         strcat(name, "-dmar");
34761221a474SAlexey Kardashevskiy         memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu),
34771221a474SAlexey Kardashevskiy                                  TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s),
34784b519ef1SPeter Xu                                  name, UINT64_MAX);
34794b519ef1SPeter Xu         memory_region_init_alias(&vtd_dev_as->iommu_ir, OBJECT(s), "vtd-ir",
34804b519ef1SPeter Xu                                  &s->mr_ir, 0, memory_region_size(&s->mr_ir));
34814b519ef1SPeter Xu         memory_region_add_subregion_overlap(MEMORY_REGION(&vtd_dev_as->iommu),
3482558e0024SPeter Xu                                             VTD_INTERRUPT_ADDR_FIRST,
34834b519ef1SPeter Xu                                             &vtd_dev_as->iommu_ir, 1);
34844b519ef1SPeter Xu 
34854b519ef1SPeter Xu         /*
34864b519ef1SPeter Xu          * Hook both the containers under the root container, we
34874b519ef1SPeter Xu          * switch between DMAR & noDMAR by enable/disable
34884b519ef1SPeter Xu          * corresponding sub-containers
34894b519ef1SPeter Xu          */
3490558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
34913df9d748SAlexey Kardashevskiy                                             MEMORY_REGION(&vtd_dev_as->iommu),
34924b519ef1SPeter Xu                                             0);
34934b519ef1SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
34944b519ef1SPeter Xu                                             &vtd_dev_as->nodmar, 0);
34954b519ef1SPeter Xu 
3496558e0024SPeter Xu         vtd_switch_address_space(vtd_dev_as);
34977df953bdSKnut Omang     }
34987df953bdSKnut Omang     return vtd_dev_as;
34997df953bdSKnut Omang }
35007df953bdSKnut Omang 
3501dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */
3502dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n)
3503dd4d607eSPeter Xu {
35049a4bb839SPeter Xu     hwaddr size, remain;
3505dd4d607eSPeter Xu     hwaddr start = n->start;
3506dd4d607eSPeter Xu     hwaddr end = n->end;
350737f51384SPrasad Singamsetty     IntelIOMMUState *s = as->iommu_state;
350863b88968SPeter Xu     DMAMap map;
3509dd4d607eSPeter Xu 
3510dd4d607eSPeter Xu     /*
3511dd4d607eSPeter Xu      * Note: all the codes in this function has a assumption that IOVA
3512dd4d607eSPeter Xu      * bits are no more than VTD_MGAW bits (which is restricted by
3513dd4d607eSPeter Xu      * VT-d spec), otherwise we need to consider overflow of 64 bits.
3514dd4d607eSPeter Xu      */
3515dd4d607eSPeter Xu 
3516d6d10793SYan Zhao     if (end > VTD_ADDRESS_SIZE(s->aw_bits) - 1) {
3517dd4d607eSPeter Xu         /*
3518dd4d607eSPeter Xu          * Don't need to unmap regions that is bigger than the whole
3519dd4d607eSPeter Xu          * VT-d supported address space size
3520dd4d607eSPeter Xu          */
3521d6d10793SYan Zhao         end = VTD_ADDRESS_SIZE(s->aw_bits) - 1;
3522dd4d607eSPeter Xu     }
3523dd4d607eSPeter Xu 
3524dd4d607eSPeter Xu     assert(start <= end);
35259a4bb839SPeter Xu     size = remain = end - start + 1;
3526dd4d607eSPeter Xu 
35279a4bb839SPeter Xu     while (remain >= VTD_PAGE_SIZE) {
35285039caf3SEugenio Pérez         IOMMUTLBEvent event;
3529f14fb6c2SEric Auger         uint64_t mask = dma_aligned_pow2_mask(start, end, s->aw_bits);
3530f14fb6c2SEric Auger         uint64_t size = mask + 1;
3531dd4d607eSPeter Xu 
3532f14fb6c2SEric Auger         assert(size);
35339a4bb839SPeter Xu 
35345039caf3SEugenio Pérez         event.type = IOMMU_NOTIFIER_UNMAP;
35355039caf3SEugenio Pérez         event.entry.iova = start;
3536f14fb6c2SEric Auger         event.entry.addr_mask = mask;
35375039caf3SEugenio Pérez         event.entry.target_as = &address_space_memory;
35385039caf3SEugenio Pérez         event.entry.perm = IOMMU_NONE;
3539dd4d607eSPeter Xu         /* This field is meaningless for unmap */
35405039caf3SEugenio Pérez         event.entry.translated_addr = 0;
35419a4bb839SPeter Xu 
35425039caf3SEugenio Pérez         memory_region_notify_iommu_one(n, &event);
35439a4bb839SPeter Xu 
3544f14fb6c2SEric Auger         start += size;
3545f14fb6c2SEric Auger         remain -= size;
35469a4bb839SPeter Xu     }
35479a4bb839SPeter Xu 
35489a4bb839SPeter Xu     assert(!remain);
3549dd4d607eSPeter Xu 
3550dd4d607eSPeter Xu     trace_vtd_as_unmap_whole(pci_bus_num(as->bus),
3551dd4d607eSPeter Xu                              VTD_PCI_SLOT(as->devfn),
3552dd4d607eSPeter Xu                              VTD_PCI_FUNC(as->devfn),
35539a4bb839SPeter Xu                              n->start, size);
3554dd4d607eSPeter Xu 
35559a4bb839SPeter Xu     map.iova = n->start;
35569a4bb839SPeter Xu     map.size = size;
355763b88968SPeter Xu     iova_tree_remove(as->iova_tree, &map);
3558dd4d607eSPeter Xu }
3559dd4d607eSPeter Xu 
3560dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s)
3561dd4d607eSPeter Xu {
3562dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
3563dd4d607eSPeter Xu     IOMMUNotifier *n;
3564dd4d607eSPeter Xu 
3565b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
3566dd4d607eSPeter Xu         IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
3567dd4d607eSPeter Xu             vtd_address_space_unmap(vtd_as, n);
3568dd4d607eSPeter Xu         }
3569dd4d607eSPeter Xu     }
3570dd4d607eSPeter Xu }
3571dd4d607eSPeter Xu 
35722cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s)
35732cc9ddccSPeter Xu {
35742cc9ddccSPeter Xu     vtd_address_space_unmap_all(s);
35752cc9ddccSPeter Xu     vtd_switch_address_space_all(s);
35762cc9ddccSPeter Xu }
35772cc9ddccSPeter Xu 
35785039caf3SEugenio Pérez static int vtd_replay_hook(IOMMUTLBEvent *event, void *private)
3579f06a696dSPeter Xu {
35805039caf3SEugenio Pérez     memory_region_notify_iommu_one(private, event);
3581f06a696dSPeter Xu     return 0;
3582f06a696dSPeter Xu }
3583f06a696dSPeter Xu 
35843df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
3585f06a696dSPeter Xu {
35863df9d748SAlexey Kardashevskiy     VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu);
3587f06a696dSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
3588f06a696dSPeter Xu     uint8_t bus_n = pci_bus_num(vtd_as->bus);
3589f06a696dSPeter Xu     VTDContextEntry ce;
3590f06a696dSPeter Xu 
3591f06a696dSPeter Xu     /*
3592dd4d607eSPeter Xu      * The replay can be triggered by either a invalidation or a newly
3593dd4d607eSPeter Xu      * created entry. No matter what, we release existing mappings
3594dd4d607eSPeter Xu      * (it means flushing caches for UNMAP-only registers).
3595f06a696dSPeter Xu      */
3596dd4d607eSPeter Xu     vtd_address_space_unmap(vtd_as, n);
3597dd4d607eSPeter Xu 
3598dd4d607eSPeter Xu     if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) {
3599fb43cf73SLiu, Yi L         trace_vtd_replay_ce_valid(s->root_scalable ? "scalable mode" :
3600fb43cf73SLiu, Yi L                                   "legacy mode",
3601fb43cf73SLiu, Yi L                                   bus_n, PCI_SLOT(vtd_as->devfn),
3602f06a696dSPeter Xu                                   PCI_FUNC(vtd_as->devfn),
3603fb43cf73SLiu, Yi L                                   vtd_get_domain_id(s, &ce),
3604f06a696dSPeter Xu                                   ce.hi, ce.lo);
36054f8a62a9SPeter Xu         if (vtd_as_has_map_notifier(vtd_as)) {
36064f8a62a9SPeter Xu             /* This is required only for MAP typed notifiers */
3607fe215b0cSPeter Xu             vtd_page_walk_info info = {
3608fe215b0cSPeter Xu                 .hook_fn = vtd_replay_hook,
3609fe215b0cSPeter Xu                 .private = (void *)n,
3610fe215b0cSPeter Xu                 .notify_unmap = false,
3611fe215b0cSPeter Xu                 .aw = s->aw_bits,
36122f764fa8SPeter Xu                 .as = vtd_as,
3613fb43cf73SLiu, Yi L                 .domain_id = vtd_get_domain_id(s, &ce),
3614fe215b0cSPeter Xu             };
3615fe215b0cSPeter Xu 
3616fb43cf73SLiu, Yi L             vtd_page_walk(s, &ce, 0, ~0ULL, &info);
36174f8a62a9SPeter Xu         }
3618f06a696dSPeter Xu     } else {
3619f06a696dSPeter Xu         trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn),
3620f06a696dSPeter Xu                                     PCI_FUNC(vtd_as->devfn));
3621f06a696dSPeter Xu     }
3622f06a696dSPeter Xu 
3623f06a696dSPeter Xu     return;
3624f06a696dSPeter Xu }
3625f06a696dSPeter Xu 
36261da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
36271da12ec4SLe Tan  * attention when adding new initialization stuff.
36281da12ec4SLe Tan  */
36291da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
36301da12ec4SLe Tan {
3631d54bd7f8SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3632d54bd7f8SPeter Xu 
36331da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
36341da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
36351da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
36361da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
36371da12ec4SLe Tan 
36381da12ec4SLe Tan     s->root = 0;
3639fb43cf73SLiu, Yi L     s->root_scalable = false;
36401da12ec4SLe Tan     s->dmar_enabled = false;
3641d7bb469aSPeter Xu     s->intr_enabled = false;
36421da12ec4SLe Tan     s->iq_head = 0;
36431da12ec4SLe Tan     s->iq_tail = 0;
36441da12ec4SLe Tan     s->iq = 0;
36451da12ec4SLe Tan     s->iq_size = 0;
36461da12ec4SLe Tan     s->qi_enabled = false;
36471da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
3648c0c1d351SLiu, Yi L     s->iq_dw = false;
36491da12ec4SLe Tan     s->next_frcd_reg = 0;
365092e5d85eSPrasad Singamsetty     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND |
365192e5d85eSPrasad Singamsetty              VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS |
36528646d9c7SDavid Woodhouse              VTD_CAP_MGAW(s->aw_bits);
3653ccc23bb0SPeter Xu     if (s->dma_drain) {
3654ccc23bb0SPeter Xu         s->cap |= VTD_CAP_DRAIN;
3655ccc23bb0SPeter Xu     }
36568646d9c7SDavid Woodhouse     if (s->dma_translation) {
36578646d9c7SDavid Woodhouse             if (s->aw_bits >= VTD_HOST_AW_39BIT) {
36588646d9c7SDavid Woodhouse                     s->cap |= VTD_CAP_SAGAW_39bit;
36598646d9c7SDavid Woodhouse             }
36608646d9c7SDavid Woodhouse             if (s->aw_bits >= VTD_HOST_AW_48BIT) {
366137f51384SPrasad Singamsetty                     s->cap |= VTD_CAP_SAGAW_48bit;
366237f51384SPrasad Singamsetty             }
36638646d9c7SDavid Woodhouse     }
3664ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
36651da12ec4SLe Tan 
366692e5d85eSPrasad Singamsetty     /*
366792e5d85eSPrasad Singamsetty      * Rsvd field masks for spte
366892e5d85eSPrasad Singamsetty      */
3669ce586f3bSQi, Yadong     vtd_spte_rsvd[0] = ~0ULL;
3670e48929c7SQi, Yadong     vtd_spte_rsvd[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits,
3671e48929c7SQi, Yadong                                                   x86_iommu->dt_supported);
3672ce586f3bSQi, Yadong     vtd_spte_rsvd[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits);
3673ce586f3bSQi, Yadong     vtd_spte_rsvd[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits);
3674ce586f3bSQi, Yadong     vtd_spte_rsvd[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits);
3675ce586f3bSQi, Yadong 
3676e48929c7SQi, Yadong     vtd_spte_rsvd_large[2] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits,
3677e48929c7SQi, Yadong                                                          x86_iommu->dt_supported);
3678e48929c7SQi, Yadong     vtd_spte_rsvd_large[3] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits,
3679e48929c7SQi, Yadong                                                          x86_iommu->dt_supported);
368092e5d85eSPrasad Singamsetty 
3681b8ffd7d6SJason Wang     if (s->scalable_mode || s->snoop_control) {
36820192d667SJason Wang         vtd_spte_rsvd[1] &= ~VTD_SPTE_SNP;
36830192d667SJason Wang         vtd_spte_rsvd_large[2] &= ~VTD_SPTE_SNP;
36840192d667SJason Wang         vtd_spte_rsvd_large[3] &= ~VTD_SPTE_SNP;
36850192d667SJason Wang     }
36860192d667SJason Wang 
3687a924b3d8SPeter Xu     if (x86_iommu_ir_supported(x86_iommu)) {
3688e6b6af05SRadim Krčmář         s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV;
3689e6b6af05SRadim Krčmář         if (s->intr_eim == ON_OFF_AUTO_ON) {
3690e6b6af05SRadim Krčmář             s->ecap |= VTD_ECAP_EIM;
3691e6b6af05SRadim Krčmář         }
3692e6b6af05SRadim Krčmář         assert(s->intr_eim != ON_OFF_AUTO_AUTO);
3693d54bd7f8SPeter Xu     }
3694d54bd7f8SPeter Xu 
3695554f5e16SJason Wang     if (x86_iommu->dt_supported) {
3696554f5e16SJason Wang         s->ecap |= VTD_ECAP_DT;
3697554f5e16SJason Wang     }
3698554f5e16SJason Wang 
3699dbaabb25SPeter Xu     if (x86_iommu->pt_supported) {
3700dbaabb25SPeter Xu         s->ecap |= VTD_ECAP_PT;
3701dbaabb25SPeter Xu     }
3702dbaabb25SPeter Xu 
37033b40f0e5SAviv Ben-David     if (s->caching_mode) {
37043b40f0e5SAviv Ben-David         s->cap |= VTD_CAP_CM;
37053b40f0e5SAviv Ben-David     }
37063b40f0e5SAviv Ben-David 
37074a4f219eSYi Sun     /* TODO: read cap/ecap from host to decide which cap to be exposed. */
37084a4f219eSYi Sun     if (s->scalable_mode) {
37094a4f219eSYi Sun         s->ecap |= VTD_ECAP_SMTS | VTD_ECAP_SRS | VTD_ECAP_SLTS;
37104a4f219eSYi Sun     }
37114a4f219eSYi Sun 
3712b8ffd7d6SJason Wang     if (s->snoop_control) {
3713b8ffd7d6SJason Wang         s->ecap |= VTD_ECAP_SC;
3714b8ffd7d6SJason Wang     }
3715b8ffd7d6SJason Wang 
371606aba4caSPeter Xu     vtd_reset_caches(s);
3717d92fa2dcSLe Tan 
37181da12ec4SLe Tan     /* Define registers with default values and bit semantics */
37191da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
37201da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
37211da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
37221da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
37231da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
37241da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
3725fb43cf73SLiu, Yi L     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffffc00ULL, 0);
37261da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
37271da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
37281da12ec4SLe Tan 
37291da12ec4SLe Tan     /* Advanced Fault Logging not supported */
37301da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
37311da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
37321da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
37331da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
37341da12ec4SLe Tan 
37351da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
37361da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
37371da12ec4SLe Tan      */
37381da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
37391da12ec4SLe Tan 
37401da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
37411da12ec4SLe Tan      * as Clear in the CAP_REG.
37421da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
37431da12ec4SLe Tan      */
37441da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
37451da12ec4SLe Tan 
3746ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
3747ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
3748c0c1d351SLiu, Yi L     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff807ULL, 0);
3749ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
3750ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
3751ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
3752ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
3753ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
3754ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
3755ed7b8fbcSLe Tan 
37561da12ec4SLe Tan     /* IOTLB registers */
37571da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
37581da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
37591da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
37601da12ec4SLe Tan 
37611da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
37621da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
37631da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
3764a5861439SPeter Xu 
3765a5861439SPeter Xu     /*
376628589311SJan Kiszka      * Interrupt remapping registers.
3767a5861439SPeter Xu      */
376828589311SJan Kiszka     vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0);
37691da12ec4SLe Tan }
37701da12ec4SLe Tan 
37711da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
37721da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
37731da12ec4SLe Tan  */
37741da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
37751da12ec4SLe Tan {
37761da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
37771da12ec4SLe Tan 
37781da12ec4SLe Tan     vtd_init(s);
37792cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
37801da12ec4SLe Tan }
37811da12ec4SLe Tan 
3782621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
3783621d983aSMarcel Apfelbaum {
3784621d983aSMarcel Apfelbaum     IntelIOMMUState *s = opaque;
3785621d983aSMarcel Apfelbaum     VTDAddressSpace *vtd_as;
3786621d983aSMarcel Apfelbaum 
3787bf33cc75SPeter Xu     assert(0 <= devfn && devfn < PCI_DEVFN_MAX);
3788621d983aSMarcel Apfelbaum 
3789621d983aSMarcel Apfelbaum     vtd_as = vtd_find_add_as(s, bus, devfn);
3790621d983aSMarcel Apfelbaum     return &vtd_as->as;
3791621d983aSMarcel Apfelbaum }
3792621d983aSMarcel Apfelbaum 
3793e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp)
37946333e93cSRadim Krčmář {
3795e6b6af05SRadim Krčmář     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3796e6b6af05SRadim Krčmář 
3797a924b3d8SPeter Xu     if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu_ir_supported(x86_iommu)) {
3798e6b6af05SRadim Krčmář         error_setg(errp, "eim=on cannot be selected without intremap=on");
3799e6b6af05SRadim Krčmář         return false;
3800e6b6af05SRadim Krčmář     }
3801e6b6af05SRadim Krčmář 
3802e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_AUTO) {
3803fb506e70SRadim Krčmář         s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim)
3804a924b3d8SPeter Xu                       && x86_iommu_ir_supported(x86_iommu) ?
3805e6b6af05SRadim Krčmář                                               ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF;
3806e6b6af05SRadim Krčmář     }
3807fb506e70SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) {
380877250171SDavid Woodhouse         if (!kvm_irqchip_is_split()) {
3809fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split");
3810fb506e70SRadim Krčmář             return false;
3811fb506e70SRadim Krčmář         }
3812fb506e70SRadim Krčmář     }
3813e6b6af05SRadim Krčmář 
381437f51384SPrasad Singamsetty     /* Currently only address widths supported are 39 and 48 bits */
381537f51384SPrasad Singamsetty     if ((s->aw_bits != VTD_HOST_AW_39BIT) &&
381637f51384SPrasad Singamsetty         (s->aw_bits != VTD_HOST_AW_48BIT)) {
38172a345149SMenno Lageman         error_setg(errp, "Supported values for aw-bits are: %d, %d",
381837f51384SPrasad Singamsetty                    VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT);
381937f51384SPrasad Singamsetty         return false;
382037f51384SPrasad Singamsetty     }
382137f51384SPrasad Singamsetty 
38224a4f219eSYi Sun     if (s->scalable_mode && !s->dma_drain) {
38234a4f219eSYi Sun         error_setg(errp, "Need to set dma_drain for scalable mode");
38244a4f219eSYi Sun         return false;
38254a4f219eSYi Sun     }
38264a4f219eSYi Sun 
38276333e93cSRadim Krčmář     return true;
38286333e93cSRadim Krčmář }
38296333e93cSRadim Krčmář 
383028cf553aSPeter Xu static int vtd_machine_done_notify_one(Object *child, void *unused)
383128cf553aSPeter Xu {
383228cf553aSPeter Xu     IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());
383328cf553aSPeter Xu 
383428cf553aSPeter Xu     /*
383528cf553aSPeter Xu      * We hard-coded here because vfio-pci is the only special case
383628cf553aSPeter Xu      * here.  Let's be more elegant in the future when we can, but so
383728cf553aSPeter Xu      * far there seems to be no better way.
383828cf553aSPeter Xu      */
383928cf553aSPeter Xu     if (object_dynamic_cast(child, "vfio-pci") && !iommu->caching_mode) {
384028cf553aSPeter Xu         vtd_panic_require_caching_mode();
384128cf553aSPeter Xu     }
384228cf553aSPeter Xu 
384328cf553aSPeter Xu     return 0;
384428cf553aSPeter Xu }
384528cf553aSPeter Xu 
384628cf553aSPeter Xu static void vtd_machine_done_hook(Notifier *notifier, void *unused)
384728cf553aSPeter Xu {
384828cf553aSPeter Xu     object_child_foreach_recursive(object_get_root(),
384928cf553aSPeter Xu                                    vtd_machine_done_notify_one, NULL);
385028cf553aSPeter Xu }
385128cf553aSPeter Xu 
385228cf553aSPeter Xu static Notifier vtd_machine_done_notify = {
385328cf553aSPeter Xu     .notify = vtd_machine_done_hook,
385428cf553aSPeter Xu };
385528cf553aSPeter Xu 
38561da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
38571da12ec4SLe Tan {
3858ef0e8fc7SEduardo Habkost     MachineState *ms = MACHINE(qdev_get_machine());
385929396ed9SMohammed Gamal     PCMachineState *pcms = PC_MACHINE(ms);
3860f0bb276bSPaolo Bonzini     X86MachineState *x86ms = X86_MACHINE(ms);
386129396ed9SMohammed Gamal     PCIBus *bus = pcms->bus;
38621da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
38636333e93cSRadim Krčmář 
3864e6b6af05SRadim Krčmář     if (!vtd_decide_config(s, errp)) {
38656333e93cSRadim Krčmář         return;
38666333e93cSRadim Krčmář     }
38676333e93cSRadim Krčmář 
3868b4a4ba0dSPeter Xu     QLIST_INIT(&s->vtd_as_with_notifiers);
38691d9efa73SPeter Xu     qemu_mutex_init(&s->iommu_lock);
38707df953bdSKnut Omang     memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num));
38711da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
38721da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
38734b519ef1SPeter Xu 
38744b519ef1SPeter Xu     /* Create the shared memory regions by all devices */
38754b519ef1SPeter Xu     memory_region_init(&s->mr_nodmar, OBJECT(s), "vtd-nodmar",
38764b519ef1SPeter Xu                        UINT64_MAX);
38774b519ef1SPeter Xu     memory_region_init_io(&s->mr_ir, OBJECT(s), &vtd_mem_ir_ops,
38784b519ef1SPeter Xu                           s, "vtd-ir", VTD_INTERRUPT_ADDR_SIZE);
38794b519ef1SPeter Xu     memory_region_init_alias(&s->mr_sys_alias, OBJECT(s),
38804b519ef1SPeter Xu                              "vtd-sys-alias", get_system_memory(), 0,
38814b519ef1SPeter Xu                              memory_region_size(get_system_memory()));
38824b519ef1SPeter Xu     memory_region_add_subregion_overlap(&s->mr_nodmar, 0,
38834b519ef1SPeter Xu                                         &s->mr_sys_alias, 0);
38844b519ef1SPeter Xu     memory_region_add_subregion_overlap(&s->mr_nodmar,
38854b519ef1SPeter Xu                                         VTD_INTERRUPT_ADDR_FIRST,
38864b519ef1SPeter Xu                                         &s->mr_ir, 1);
38874b519ef1SPeter Xu 
38881da12ec4SLe Tan     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem);
3889b5a280c0SLe Tan     /* No corresponding destroy */
3890b5a280c0SLe Tan     s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
3891b5a280c0SLe Tan                                      g_free, g_free);
38927df953bdSKnut Omang     s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
38937df953bdSKnut Omang                                               g_free, g_free);
38941da12ec4SLe Tan     vtd_init(s);
3895621d983aSMarcel Apfelbaum     sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
3896621d983aSMarcel Apfelbaum     pci_setup_iommu(bus, vtd_host_dma_iommu, dev);
3897cb135f59SPeter Xu     /* Pseudo address space under root PCI bus. */
3898f0bb276bSPaolo Bonzini     x86ms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC);
389928cf553aSPeter Xu     qemu_add_machine_init_done_notifier(&vtd_machine_done_notify);
39001da12ec4SLe Tan }
39011da12ec4SLe Tan 
39021da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
39031da12ec4SLe Tan {
39041da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
390530c60f77SEduardo Habkost     X86IOMMUClass *x86_class = X86_IOMMU_DEVICE_CLASS(klass);
39061da12ec4SLe Tan 
39071da12ec4SLe Tan     dc->reset = vtd_reset;
39081da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
39094f67d30bSMarc-André Lureau     device_class_set_props(dc, vtd_properties);
3910621d983aSMarcel Apfelbaum     dc->hotpluggable = false;
39111c7955c4SPeter Xu     x86_class->realize = vtd_realize;
39128b5ed7dfSPeter Xu     x86_class->int_remap = vtd_int_remap;
39138ab5700cSEduardo Habkost     /* Supported by the pc-q35-* machine types */
3914e4f4fb1eSEduardo Habkost     dc->user_creatable = true;
39151ec202c9SErnest Esene     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
39161ec202c9SErnest Esene     dc->desc = "Intel IOMMU (VT-d) DMA Remapping device";
39171da12ec4SLe Tan }
39181da12ec4SLe Tan 
39191da12ec4SLe Tan static const TypeInfo vtd_info = {
39201da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
39211c7955c4SPeter Xu     .parent        = TYPE_X86_IOMMU_DEVICE,
39221da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
39231da12ec4SLe Tan     .class_init    = vtd_class_init,
39241da12ec4SLe Tan };
39251da12ec4SLe Tan 
39261221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass,
39271221a474SAlexey Kardashevskiy                                                      void *data)
39281221a474SAlexey Kardashevskiy {
39291221a474SAlexey Kardashevskiy     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
39301221a474SAlexey Kardashevskiy 
39311221a474SAlexey Kardashevskiy     imrc->translate = vtd_iommu_translate;
39321221a474SAlexey Kardashevskiy     imrc->notify_flag_changed = vtd_iommu_notify_flag_changed;
39331221a474SAlexey Kardashevskiy     imrc->replay = vtd_iommu_replay;
39341221a474SAlexey Kardashevskiy }
39351221a474SAlexey Kardashevskiy 
39361221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = {
39371221a474SAlexey Kardashevskiy     .parent = TYPE_IOMMU_MEMORY_REGION,
39381221a474SAlexey Kardashevskiy     .name = TYPE_INTEL_IOMMU_MEMORY_REGION,
39391221a474SAlexey Kardashevskiy     .class_init = vtd_iommu_memory_region_class_init,
39401221a474SAlexey Kardashevskiy };
39411221a474SAlexey Kardashevskiy 
39421da12ec4SLe Tan static void vtd_register_types(void)
39431da12ec4SLe Tan {
39441da12ec4SLe Tan     type_register_static(&vtd_info);
39451221a474SAlexey Kardashevskiy     type_register_static(&vtd_iommu_memory_region_info);
39461da12ec4SLe Tan }
39471da12ec4SLe Tan 
39481da12ec4SLe Tan type_init(vtd_register_types)
3949