xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision cb135f59b8059c3a372652377ef92fa4a49ad550)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
231da12ec4SLe Tan #include "hw/sysbus.h"
241da12ec4SLe Tan #include "exec/address-spaces.h"
251da12ec4SLe Tan #include "intel_iommu_internal.h"
267df953bdSKnut Omang #include "hw/pci/pci.h"
273cb3b154SAlex Williamson #include "hw/pci/pci_bus.h"
28621d983aSMarcel Apfelbaum #include "hw/i386/pc.h"
2904af0e18SPeter Xu #include "hw/boards.h"
3004af0e18SPeter Xu #include "hw/i386/x86-iommu.h"
31*cb135f59SPeter Xu #include "hw/pci-host/q35.h"
321da12ec4SLe Tan 
331da12ec4SLe Tan /*#define DEBUG_INTEL_IOMMU*/
341da12ec4SLe Tan #ifdef DEBUG_INTEL_IOMMU
351da12ec4SLe Tan enum {
361da12ec4SLe Tan     DEBUG_GENERAL, DEBUG_CSR, DEBUG_INV, DEBUG_MMU, DEBUG_FLOG,
37a5861439SPeter Xu     DEBUG_CACHE, DEBUG_IR,
381da12ec4SLe Tan };
391da12ec4SLe Tan #define VTD_DBGBIT(x)   (1 << DEBUG_##x)
401da12ec4SLe Tan static int vtd_dbgflags = VTD_DBGBIT(GENERAL) | VTD_DBGBIT(CSR);
411da12ec4SLe Tan 
421da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do { \
431da12ec4SLe Tan     if (vtd_dbgflags & VTD_DBGBIT(what)) { \
441da12ec4SLe Tan         fprintf(stderr, "(vtd)%s: " fmt "\n", __func__, \
451da12ec4SLe Tan                 ## __VA_ARGS__); } \
461da12ec4SLe Tan     } while (0)
471da12ec4SLe Tan #else
481da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do {} while (0)
491da12ec4SLe Tan #endif
501da12ec4SLe Tan 
511da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
521da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
531da12ec4SLe Tan {
541da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
551da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
561da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
571da12ec4SLe Tan }
581da12ec4SLe Tan 
591da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
601da12ec4SLe Tan {
611da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
621da12ec4SLe Tan }
631da12ec4SLe Tan 
641da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
651da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
661da12ec4SLe Tan {
671da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
681da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
691da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
701da12ec4SLe Tan }
711da12ec4SLe Tan 
721da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
731da12ec4SLe Tan {
741da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
751da12ec4SLe Tan }
761da12ec4SLe Tan 
771da12ec4SLe Tan /* "External" get/set operations */
781da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
791da12ec4SLe Tan {
801da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
811da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
821da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
831da12ec4SLe Tan     stq_le_p(&s->csr[addr],
841da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
851da12ec4SLe Tan }
861da12ec4SLe Tan 
871da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
881da12ec4SLe Tan {
891da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
901da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
911da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
921da12ec4SLe Tan     stl_le_p(&s->csr[addr],
931da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
941da12ec4SLe Tan }
951da12ec4SLe Tan 
961da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
971da12ec4SLe Tan {
981da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
991da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
1001da12ec4SLe Tan     return val & ~womask;
1011da12ec4SLe Tan }
1021da12ec4SLe Tan 
1031da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
1041da12ec4SLe Tan {
1051da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
1061da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
1071da12ec4SLe Tan     return val & ~womask;
1081da12ec4SLe Tan }
1091da12ec4SLe Tan 
1101da12ec4SLe Tan /* "Internal" get/set operations */
1111da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1121da12ec4SLe Tan {
1131da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1141da12ec4SLe Tan }
1151da12ec4SLe Tan 
1161da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1171da12ec4SLe Tan {
1181da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1191da12ec4SLe Tan }
1201da12ec4SLe Tan 
1211da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1221da12ec4SLe Tan {
1231da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1241da12ec4SLe Tan }
1251da12ec4SLe Tan 
1261da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1271da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1281da12ec4SLe Tan {
1291da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1301da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1311da12ec4SLe Tan     return new_val;
1321da12ec4SLe Tan }
1331da12ec4SLe Tan 
1341da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1351da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1361da12ec4SLe Tan {
1371da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1381da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1391da12ec4SLe Tan     return new_val;
1401da12ec4SLe Tan }
1411da12ec4SLe Tan 
142b5a280c0SLe Tan /* GHashTable functions */
143b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2)
144b5a280c0SLe Tan {
145b5a280c0SLe Tan     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
146b5a280c0SLe Tan }
147b5a280c0SLe Tan 
148b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v)
149b5a280c0SLe Tan {
150b5a280c0SLe Tan     return (guint)*(const uint64_t *)v;
151b5a280c0SLe Tan }
152b5a280c0SLe Tan 
153b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
154b5a280c0SLe Tan                                           gpointer user_data)
155b5a280c0SLe Tan {
156b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
157b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
158b5a280c0SLe Tan     return entry->domain_id == domain_id;
159b5a280c0SLe Tan }
160b5a280c0SLe Tan 
161d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
162d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
163d66b969bSJason Wang {
164d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
165d66b969bSJason Wang }
166d66b969bSJason Wang 
167d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
168d66b969bSJason Wang {
169d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
170d66b969bSJason Wang }
171d66b969bSJason Wang 
172b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
173b5a280c0SLe Tan                                         gpointer user_data)
174b5a280c0SLe Tan {
175b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
176b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
177d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
178d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
179b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
180d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
181d66b969bSJason Wang              (entry->gfn == gfn_tlb));
182b5a280c0SLe Tan }
183b5a280c0SLe Tan 
184d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
185d92fa2dcSLe Tan  * IntelIOMMUState to 1.
186d92fa2dcSLe Tan  */
187d92fa2dcSLe Tan static void vtd_reset_context_cache(IntelIOMMUState *s)
188d92fa2dcSLe Tan {
189d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1907df953bdSKnut Omang     VTDBus *vtd_bus;
1917df953bdSKnut Omang     GHashTableIter bus_it;
192d92fa2dcSLe Tan     uint32_t devfn_it;
193d92fa2dcSLe Tan 
1947df953bdSKnut Omang     g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr);
1957df953bdSKnut Omang 
196d92fa2dcSLe Tan     VTD_DPRINTF(CACHE, "global context_cache_gen=1");
1977df953bdSKnut Omang     while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) {
19804af0e18SPeter Xu         for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) {
1997df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
200d92fa2dcSLe Tan             if (!vtd_as) {
201d92fa2dcSLe Tan                 continue;
202d92fa2dcSLe Tan             }
203d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
204d92fa2dcSLe Tan         }
205d92fa2dcSLe Tan     }
206d92fa2dcSLe Tan     s->context_cache_gen = 1;
207d92fa2dcSLe Tan }
208d92fa2dcSLe Tan 
209b5a280c0SLe Tan static void vtd_reset_iotlb(IntelIOMMUState *s)
210b5a280c0SLe Tan {
211b5a280c0SLe Tan     assert(s->iotlb);
212b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
213b5a280c0SLe Tan }
214b5a280c0SLe Tan 
215d66b969bSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint8_t source_id,
216d66b969bSJason Wang                                   uint32_t level)
217d66b969bSJason Wang {
218d66b969bSJason Wang     return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) |
219d66b969bSJason Wang            ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT);
220d66b969bSJason Wang }
221d66b969bSJason Wang 
222d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
223d66b969bSJason Wang {
224d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
225d66b969bSJason Wang }
226d66b969bSJason Wang 
227b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
228b5a280c0SLe Tan                                        hwaddr addr)
229b5a280c0SLe Tan {
230d66b969bSJason Wang     VTDIOTLBEntry *entry;
231b5a280c0SLe Tan     uint64_t key;
232d66b969bSJason Wang     int level;
233b5a280c0SLe Tan 
234d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
235d66b969bSJason Wang         key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level),
236d66b969bSJason Wang                                 source_id, level);
237d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
238d66b969bSJason Wang         if (entry) {
239d66b969bSJason Wang             goto out;
240d66b969bSJason Wang         }
241d66b969bSJason Wang     }
242b5a280c0SLe Tan 
243d66b969bSJason Wang out:
244d66b969bSJason Wang     return entry;
245b5a280c0SLe Tan }
246b5a280c0SLe Tan 
247b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
248b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
249d66b969bSJason Wang                              bool read_flags, bool write_flags,
250d66b969bSJason Wang                              uint32_t level)
251b5a280c0SLe Tan {
252b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
253b5a280c0SLe Tan     uint64_t *key = g_malloc(sizeof(*key));
254d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
255b5a280c0SLe Tan 
256b5a280c0SLe Tan     VTD_DPRINTF(CACHE, "update iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64
257b5a280c0SLe Tan                 " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr, slpte,
258b5a280c0SLe Tan                 domain_id);
259b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
260b5a280c0SLe Tan         VTD_DPRINTF(CACHE, "iotlb exceeds size limit, forced to reset");
261b5a280c0SLe Tan         vtd_reset_iotlb(s);
262b5a280c0SLe Tan     }
263b5a280c0SLe Tan 
264b5a280c0SLe Tan     entry->gfn = gfn;
265b5a280c0SLe Tan     entry->domain_id = domain_id;
266b5a280c0SLe Tan     entry->slpte = slpte;
267b5a280c0SLe Tan     entry->read_flags = read_flags;
268b5a280c0SLe Tan     entry->write_flags = write_flags;
269d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
270d66b969bSJason Wang     *key = vtd_get_iotlb_key(gfn, source_id, level);
271b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
272b5a280c0SLe Tan }
273b5a280c0SLe Tan 
2741da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
2751da12ec4SLe Tan  * interrupt via MSI.
2761da12ec4SLe Tan  */
2771da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
2781da12ec4SLe Tan                                    hwaddr mesg_data_reg)
2791da12ec4SLe Tan {
2801da12ec4SLe Tan     hwaddr addr;
2811da12ec4SLe Tan     uint32_t data;
2821da12ec4SLe Tan 
2831da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
2841da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
2851da12ec4SLe Tan 
2861da12ec4SLe Tan     addr = vtd_get_long_raw(s, mesg_addr_reg);
2871da12ec4SLe Tan     data = vtd_get_long_raw(s, mesg_data_reg);
2881da12ec4SLe Tan 
2891da12ec4SLe Tan     VTD_DPRINTF(FLOG, "msi: addr 0x%"PRIx64 " data 0x%"PRIx32, addr, data);
29042874d3aSPeter Maydell     address_space_stl_le(&address_space_memory, addr, data,
29142874d3aSPeter Maydell                          MEMTXATTRS_UNSPECIFIED, NULL);
2921da12ec4SLe Tan }
2931da12ec4SLe Tan 
2941da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
2951da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
2961da12ec4SLe Tan  * before any update.
2971da12ec4SLe Tan  */
2981da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
2991da12ec4SLe Tan {
3001da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
3011da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
3021da12ec4SLe Tan         VTD_DPRINTF(FLOG, "there are previous interrupt conditions "
3031da12ec4SLe Tan                     "to be serviced by software, fault event is not generated "
3041da12ec4SLe Tan                     "(FSTS_REG 0x%"PRIx32 ")", pre_fsts);
3051da12ec4SLe Tan         return;
3061da12ec4SLe Tan     }
3071da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
3081da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
3091da12ec4SLe Tan         VTD_DPRINTF(FLOG, "Interrupt Mask set, fault event is not generated");
3101da12ec4SLe Tan     } else {
3111da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
3121da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
3131da12ec4SLe Tan     }
3141da12ec4SLe Tan }
3151da12ec4SLe Tan 
3161da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
3171da12ec4SLe Tan  * @index is Set.
3181da12ec4SLe Tan  */
3191da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
3201da12ec4SLe Tan {
3211da12ec4SLe Tan     /* Each reg is 128-bit */
3221da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3231da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3241da12ec4SLe Tan 
3251da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3261da12ec4SLe Tan 
3271da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
3281da12ec4SLe Tan }
3291da12ec4SLe Tan 
3301da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
3311da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
3321da12ec4SLe Tan  * registers.
3331da12ec4SLe Tan  */
3341da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
3351da12ec4SLe Tan {
3361da12ec4SLe Tan     uint32_t i;
3371da12ec4SLe Tan     uint32_t ppf_mask = 0;
3381da12ec4SLe Tan 
3391da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3401da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
3411da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
3421da12ec4SLe Tan             break;
3431da12ec4SLe Tan         }
3441da12ec4SLe Tan     }
3451da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
3461da12ec4SLe Tan     VTD_DPRINTF(FLOG, "set PPF of FSTS_REG to %d", ppf_mask ? 1 : 0);
3471da12ec4SLe Tan }
3481da12ec4SLe Tan 
3491da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
3501da12ec4SLe Tan {
3511da12ec4SLe Tan     /* Each reg is 128-bit */
3521da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3531da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3541da12ec4SLe Tan 
3551da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3561da12ec4SLe Tan 
3571da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
3581da12ec4SLe Tan     vtd_update_fsts_ppf(s);
3591da12ec4SLe Tan }
3601da12ec4SLe Tan 
3611da12ec4SLe Tan /* Must not update F field now, should be done later */
3621da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
3631da12ec4SLe Tan                             uint16_t source_id, hwaddr addr,
3641da12ec4SLe Tan                             VTDFaultReason fault, bool is_write)
3651da12ec4SLe Tan {
3661da12ec4SLe Tan     uint64_t hi = 0, lo;
3671da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3681da12ec4SLe Tan 
3691da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3701da12ec4SLe Tan 
3711da12ec4SLe Tan     lo = VTD_FRCD_FI(addr);
3721da12ec4SLe Tan     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
3731da12ec4SLe Tan     if (!is_write) {
3741da12ec4SLe Tan         hi |= VTD_FRCD_T;
3751da12ec4SLe Tan     }
3761da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
3771da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
3781da12ec4SLe Tan     VTD_DPRINTF(FLOG, "record to FRCD_REG #%"PRIu16 ": hi 0x%"PRIx64
3791da12ec4SLe Tan                 ", lo 0x%"PRIx64, index, hi, lo);
3801da12ec4SLe Tan }
3811da12ec4SLe Tan 
3821da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
3831da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
3841da12ec4SLe Tan {
3851da12ec4SLe Tan     uint32_t i;
3861da12ec4SLe Tan     uint64_t frcd_reg;
3871da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
3881da12ec4SLe Tan 
3891da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3901da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
3911da12ec4SLe Tan         VTD_DPRINTF(FLOG, "frcd_reg #%d 0x%"PRIx64, i, frcd_reg);
3921da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
3931da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
3941da12ec4SLe Tan             return true;
3951da12ec4SLe Tan         }
3961da12ec4SLe Tan         addr += 16; /* 128-bit for each */
3971da12ec4SLe Tan     }
3981da12ec4SLe Tan     return false;
3991da12ec4SLe Tan }
4001da12ec4SLe Tan 
4011da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
4021da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
4031da12ec4SLe Tan                                   hwaddr addr, VTDFaultReason fault,
4041da12ec4SLe Tan                                   bool is_write)
4051da12ec4SLe Tan {
4061da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
4071da12ec4SLe Tan 
4081da12ec4SLe Tan     assert(fault < VTD_FR_MAX);
4091da12ec4SLe Tan 
4101da12ec4SLe Tan     if (fault == VTD_FR_RESERVED_ERR) {
4111da12ec4SLe Tan         /* This is not a normal fault reason case. Drop it. */
4121da12ec4SLe Tan         return;
4131da12ec4SLe Tan     }
4141da12ec4SLe Tan     VTD_DPRINTF(FLOG, "sid 0x%"PRIx16 ", fault %d, addr 0x%"PRIx64
4151da12ec4SLe Tan                 ", is_write %d", source_id, fault, addr, is_write);
4161da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
4171da12ec4SLe Tan         VTD_DPRINTF(FLOG, "new fault is not recorded due to "
4181da12ec4SLe Tan                     "Primary Fault Overflow");
4191da12ec4SLe Tan         return;
4201da12ec4SLe Tan     }
4211da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
4221da12ec4SLe Tan         VTD_DPRINTF(FLOG, "new fault is not recorded due to "
4231da12ec4SLe Tan                     "compression of faults");
4241da12ec4SLe Tan         return;
4251da12ec4SLe Tan     }
4261da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
4271da12ec4SLe Tan         VTD_DPRINTF(FLOG, "Primary Fault Overflow and "
4281da12ec4SLe Tan                     "new fault is not recorded, set PFO field");
4291da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
4301da12ec4SLe Tan         return;
4311da12ec4SLe Tan     }
4321da12ec4SLe Tan 
4331da12ec4SLe Tan     vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write);
4341da12ec4SLe Tan 
4351da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
4361da12ec4SLe Tan         VTD_DPRINTF(FLOG, "there are pending faults already, "
4371da12ec4SLe Tan                     "fault event is not generated");
4381da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
4391da12ec4SLe Tan         s->next_frcd_reg++;
4401da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4411da12ec4SLe Tan             s->next_frcd_reg = 0;
4421da12ec4SLe Tan         }
4431da12ec4SLe Tan     } else {
4441da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
4451da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
4461da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
4471da12ec4SLe Tan         s->next_frcd_reg++;
4481da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4491da12ec4SLe Tan             s->next_frcd_reg = 0;
4501da12ec4SLe Tan         }
4511da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
4521da12ec4SLe Tan          * So generate fault event (interrupt).
4531da12ec4SLe Tan          */
4541da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
4551da12ec4SLe Tan     }
4561da12ec4SLe Tan }
4571da12ec4SLe Tan 
458ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
459ed7b8fbcSLe Tan  * conditions.
460ed7b8fbcSLe Tan  */
461ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
462ed7b8fbcSLe Tan {
463ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
464ed7b8fbcSLe Tan 
465ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
466ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
467ed7b8fbcSLe Tan }
468ed7b8fbcSLe Tan 
469ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
470ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
471ed7b8fbcSLe Tan {
472ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "completes an invalidation wait command with "
473ed7b8fbcSLe Tan                 "Interrupt Flag");
474ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
475ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "there is a previous interrupt condition to be "
476ed7b8fbcSLe Tan                     "serviced by software, "
477ed7b8fbcSLe Tan                     "new invalidation event is not generated");
478ed7b8fbcSLe Tan         return;
479ed7b8fbcSLe Tan     }
480ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
481ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
482ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
483ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "IM filed in IECTL_REG is set, new invalidation "
484ed7b8fbcSLe Tan                     "event is not generated");
485ed7b8fbcSLe Tan         return;
486ed7b8fbcSLe Tan     } else {
487ed7b8fbcSLe Tan         /* Generate the interrupt event */
488ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
489ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
490ed7b8fbcSLe Tan     }
491ed7b8fbcSLe Tan }
492ed7b8fbcSLe Tan 
4931da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root)
4941da12ec4SLe Tan {
4951da12ec4SLe Tan     return root->val & VTD_ROOT_ENTRY_P;
4961da12ec4SLe Tan }
4971da12ec4SLe Tan 
4981da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
4991da12ec4SLe Tan                               VTDRootEntry *re)
5001da12ec4SLe Tan {
5011da12ec4SLe Tan     dma_addr_t addr;
5021da12ec4SLe Tan 
5031da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
5041da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) {
5051da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: fail to access root-entry at 0x%"PRIx64
5061da12ec4SLe Tan                     " + %"PRIu8, s->root, index);
5071da12ec4SLe Tan         re->val = 0;
5081da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
5091da12ec4SLe Tan     }
5101da12ec4SLe Tan     re->val = le64_to_cpu(re->val);
5111da12ec4SLe Tan     return 0;
5121da12ec4SLe Tan }
5131da12ec4SLe Tan 
5141da12ec4SLe Tan static inline bool vtd_context_entry_present(VTDContextEntry *context)
5151da12ec4SLe Tan {
5161da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
5171da12ec4SLe Tan }
5181da12ec4SLe Tan 
5191da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index,
5201da12ec4SLe Tan                                            VTDContextEntry *ce)
5211da12ec4SLe Tan {
5221da12ec4SLe Tan     dma_addr_t addr;
5231da12ec4SLe Tan 
5241da12ec4SLe Tan     if (!vtd_root_entry_present(root)) {
5251da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: root-entry is not present");
5261da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
5271da12ec4SLe Tan     }
5281da12ec4SLe Tan     addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce);
5291da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) {
5301da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: fail to access context-entry at 0x%"PRIx64
5311da12ec4SLe Tan                     " + %"PRIu8,
5321da12ec4SLe Tan                     (uint64_t)(root->val & VTD_ROOT_ENTRY_CTP), index);
5331da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
5341da12ec4SLe Tan     }
5351da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
5361da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
5371da12ec4SLe Tan     return 0;
5381da12ec4SLe Tan }
5391da12ec4SLe Tan 
5401da12ec4SLe Tan static inline dma_addr_t vtd_get_slpt_base_from_context(VTDContextEntry *ce)
5411da12ec4SLe Tan {
5421da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
5431da12ec4SLe Tan }
5441da12ec4SLe Tan 
5451da12ec4SLe Tan static inline uint64_t vtd_get_slpte_addr(uint64_t slpte)
5461da12ec4SLe Tan {
5471da12ec4SLe Tan     return slpte & VTD_SL_PT_BASE_ADDR_MASK;
5481da12ec4SLe Tan }
5491da12ec4SLe Tan 
5501da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
5511da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
5521da12ec4SLe Tan {
5531da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
5541da12ec4SLe Tan }
5551da12ec4SLe Tan 
5561da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
5571da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
5581da12ec4SLe Tan {
5591da12ec4SLe Tan     uint64_t slpte;
5601da12ec4SLe Tan 
5611da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
5621da12ec4SLe Tan 
5631da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
5641da12ec4SLe Tan                         base_addr + index * sizeof(slpte), &slpte,
5651da12ec4SLe Tan                         sizeof(slpte))) {
5661da12ec4SLe Tan         slpte = (uint64_t)-1;
5671da12ec4SLe Tan         return slpte;
5681da12ec4SLe Tan     }
5691da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
5701da12ec4SLe Tan     return slpte;
5711da12ec4SLe Tan }
5721da12ec4SLe Tan 
5731da12ec4SLe Tan /* Given a gpa and the level of paging structure, return the offset of current
5741da12ec4SLe Tan  * level.
5751da12ec4SLe Tan  */
5761da12ec4SLe Tan static inline uint32_t vtd_gpa_level_offset(uint64_t gpa, uint32_t level)
5771da12ec4SLe Tan {
5781da12ec4SLe Tan     return (gpa >> vtd_slpt_level_shift(level)) &
5791da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
5801da12ec4SLe Tan }
5811da12ec4SLe Tan 
5821da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
5831da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
5841da12ec4SLe Tan {
5851da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
5861da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
5871da12ec4SLe Tan }
5881da12ec4SLe Tan 
5891da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
5901da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
5911da12ec4SLe Tan  */
5921da12ec4SLe Tan static inline uint32_t vtd_get_level_from_context_entry(VTDContextEntry *ce)
5931da12ec4SLe Tan {
5941da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
5951da12ec4SLe Tan }
5961da12ec4SLe Tan 
5971da12ec4SLe Tan static inline uint32_t vtd_get_agaw_from_context_entry(VTDContextEntry *ce)
5981da12ec4SLe Tan {
5991da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
6001da12ec4SLe Tan }
6011da12ec4SLe Tan 
6021da12ec4SLe Tan static const uint64_t vtd_paging_entry_rsvd_field[] = {
6031da12ec4SLe Tan     [0] = ~0ULL,
6041da12ec4SLe Tan     /* For not large page */
6051da12ec4SLe Tan     [1] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6061da12ec4SLe Tan     [2] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6071da12ec4SLe Tan     [3] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6081da12ec4SLe Tan     [4] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6091da12ec4SLe Tan     /* For large page */
6101da12ec4SLe Tan     [5] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6111da12ec4SLe Tan     [6] = 0x1ff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6121da12ec4SLe Tan     [7] = 0x3ffff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6131da12ec4SLe Tan     [8] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM),
6141da12ec4SLe Tan };
6151da12ec4SLe Tan 
6161da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
6171da12ec4SLe Tan {
6181da12ec4SLe Tan     if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) {
6191da12ec4SLe Tan         /* Maybe large page */
6201da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level + 4];
6211da12ec4SLe Tan     } else {
6221da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level];
6231da12ec4SLe Tan     }
6241da12ec4SLe Tan }
6251da12ec4SLe Tan 
6261da12ec4SLe Tan /* Given the @gpa, get relevant @slptep. @slpte_level will be the last level
6271da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
6281da12ec4SLe Tan  */
6291da12ec4SLe Tan static int vtd_gpa_to_slpte(VTDContextEntry *ce, uint64_t gpa, bool is_write,
6301da12ec4SLe Tan                             uint64_t *slptep, uint32_t *slpte_level,
6311da12ec4SLe Tan                             bool *reads, bool *writes)
6321da12ec4SLe Tan {
6331da12ec4SLe Tan     dma_addr_t addr = vtd_get_slpt_base_from_context(ce);
6341da12ec4SLe Tan     uint32_t level = vtd_get_level_from_context_entry(ce);
6351da12ec4SLe Tan     uint32_t offset;
6361da12ec4SLe Tan     uint64_t slpte;
6371da12ec4SLe Tan     uint32_t ce_agaw = vtd_get_agaw_from_context_entry(ce);
6381da12ec4SLe Tan     uint64_t access_right_check;
6391da12ec4SLe Tan 
6401da12ec4SLe Tan     /* Check if @gpa is above 2^X-1, where X is the minimum of MGAW in CAP_REG
6411da12ec4SLe Tan      * and AW in context-entry.
6421da12ec4SLe Tan      */
6431da12ec4SLe Tan     if (gpa & ~((1ULL << MIN(ce_agaw, VTD_MGAW)) - 1)) {
6441da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: gpa 0x%"PRIx64 " exceeds limits", gpa);
6451da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
6461da12ec4SLe Tan     }
6471da12ec4SLe Tan 
6481da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
6491da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
6501da12ec4SLe Tan 
6511da12ec4SLe Tan     while (true) {
6521da12ec4SLe Tan         offset = vtd_gpa_level_offset(gpa, level);
6531da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
6541da12ec4SLe Tan 
6551da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
6561da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: fail to access second-level paging "
6571da12ec4SLe Tan                         "entry at level %"PRIu32 " for gpa 0x%"PRIx64,
6581da12ec4SLe Tan                         level, gpa);
6591da12ec4SLe Tan             if (level == vtd_get_level_from_context_entry(ce)) {
6601da12ec4SLe Tan                 /* Invalid programming of context-entry */
6611da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
6621da12ec4SLe Tan             } else {
6631da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
6641da12ec4SLe Tan             }
6651da12ec4SLe Tan         }
6661da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
6671da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
6681da12ec4SLe Tan         if (!(slpte & access_right_check)) {
6691da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: lack of %s permission for "
6701da12ec4SLe Tan                         "gpa 0x%"PRIx64 " slpte 0x%"PRIx64,
6711da12ec4SLe Tan                         (is_write ? "write" : "read"), gpa, slpte);
6721da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
6731da12ec4SLe Tan         }
6741da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
6751da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: non-zero reserved field in second "
6761da12ec4SLe Tan                         "level paging entry level %"PRIu32 " slpte 0x%"PRIx64,
6771da12ec4SLe Tan                         level, slpte);
6781da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
6791da12ec4SLe Tan         }
6801da12ec4SLe Tan 
6811da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
6821da12ec4SLe Tan             *slptep = slpte;
6831da12ec4SLe Tan             *slpte_level = level;
6841da12ec4SLe Tan             return 0;
6851da12ec4SLe Tan         }
6861da12ec4SLe Tan         addr = vtd_get_slpte_addr(slpte);
6871da12ec4SLe Tan         level--;
6881da12ec4SLe Tan     }
6891da12ec4SLe Tan }
6901da12ec4SLe Tan 
6911da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
6921da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
6931da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
6941da12ec4SLe Tan {
6951da12ec4SLe Tan     VTDRootEntry re;
6961da12ec4SLe Tan     int ret_fr;
6971da12ec4SLe Tan 
6981da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
6991da12ec4SLe Tan     if (ret_fr) {
7001da12ec4SLe Tan         return ret_fr;
7011da12ec4SLe Tan     }
7021da12ec4SLe Tan 
7031da12ec4SLe Tan     if (!vtd_root_entry_present(&re)) {
7041da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: root-entry #%"PRIu8 " is not present",
7051da12ec4SLe Tan                     bus_num);
7061da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
7071da12ec4SLe Tan     } else if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD)) {
7081da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in root-entry "
7091da12ec4SLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64, re.rsvd, re.val);
7101da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_RSVD;
7111da12ec4SLe Tan     }
7121da12ec4SLe Tan 
7131da12ec4SLe Tan     ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce);
7141da12ec4SLe Tan     if (ret_fr) {
7151da12ec4SLe Tan         return ret_fr;
7161da12ec4SLe Tan     }
7171da12ec4SLe Tan 
7181da12ec4SLe Tan     if (!vtd_context_entry_present(ce)) {
7191da12ec4SLe Tan         VTD_DPRINTF(GENERAL,
7201da12ec4SLe Tan                     "error: context-entry #%"PRIu8 "(bus #%"PRIu8 ") "
7211da12ec4SLe Tan                     "is not present", devfn, bus_num);
7221da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
7231da12ec4SLe Tan     } else if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) ||
7241da12ec4SLe Tan                (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO)) {
7251da12ec4SLe Tan         VTD_DPRINTF(GENERAL,
7261da12ec4SLe Tan                     "error: non-zero reserved field in context-entry "
7271da12ec4SLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64, ce->hi, ce->lo);
7281da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_RSVD;
7291da12ec4SLe Tan     }
7301da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
7311da12ec4SLe Tan     if (!vtd_is_level_supported(s, vtd_get_level_from_context_entry(ce))) {
7321da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: unsupported Address Width value in "
7331da12ec4SLe Tan                     "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64,
7341da12ec4SLe Tan                     ce->hi, ce->lo);
7351da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
7361da12ec4SLe Tan     } else if (ce->lo & VTD_CONTEXT_ENTRY_TT) {
7371da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: unsupported Translation Type in "
7381da12ec4SLe Tan                     "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64,
7391da12ec4SLe Tan                     ce->hi, ce->lo);
7401da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
7411da12ec4SLe Tan     }
7421da12ec4SLe Tan     return 0;
7431da12ec4SLe Tan }
7441da12ec4SLe Tan 
7451da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn)
7461da12ec4SLe Tan {
7471da12ec4SLe Tan     return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL);
7481da12ec4SLe Tan }
7491da12ec4SLe Tan 
7501da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
7511da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
7521da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
7531da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
7541da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
7551da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
7561da12ec4SLe Tan     [VTD_FR_WRITE] = true,
7571da12ec4SLe Tan     [VTD_FR_READ] = true,
7581da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
7591da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
7601da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
7611da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
7621da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
7631da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
7641da12ec4SLe Tan     [VTD_FR_RESERVED_ERR] = false,
7651da12ec4SLe Tan     [VTD_FR_MAX] = false,
7661da12ec4SLe Tan };
7671da12ec4SLe Tan 
7681da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
7691da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
7701da12ec4SLe Tan  * request is 0.
7711da12ec4SLe Tan  */
7721da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
7731da12ec4SLe Tan {
7741da12ec4SLe Tan     return vtd_qualified_faults[fault];
7751da12ec4SLe Tan }
7761da12ec4SLe Tan 
7771da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
7781da12ec4SLe Tan {
7791da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
7801da12ec4SLe Tan }
7811da12ec4SLe Tan 
7821da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
7831da12ec4SLe Tan  * translation.
78479e2b9aeSPaolo Bonzini  *
78579e2b9aeSPaolo Bonzini  * Called from RCU critical section.
78679e2b9aeSPaolo Bonzini  *
7871da12ec4SLe Tan  * @bus_num: The bus number
7881da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
7891da12ec4SLe Tan  * @is_write: The access is a write operation
7901da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
7911da12ec4SLe Tan  */
7927df953bdSKnut Omang static void vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
7931da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
7941da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
7951da12ec4SLe Tan {
796d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
7971da12ec4SLe Tan     VTDContextEntry ce;
7987df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
799d92fa2dcSLe Tan     VTDContextCacheEntry *cc_entry = &vtd_as->context_cache_entry;
800d66b969bSJason Wang     uint64_t slpte, page_mask;
8011da12ec4SLe Tan     uint32_t level;
8021da12ec4SLe Tan     uint16_t source_id = vtd_make_source_id(bus_num, devfn);
8031da12ec4SLe Tan     int ret_fr;
8041da12ec4SLe Tan     bool is_fpd_set = false;
8051da12ec4SLe Tan     bool reads = true;
8061da12ec4SLe Tan     bool writes = true;
807b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
8081da12ec4SLe Tan 
8091da12ec4SLe Tan     /* Check if the request is in interrupt address range */
8101da12ec4SLe Tan     if (vtd_is_interrupt_addr(addr)) {
8111da12ec4SLe Tan         if (is_write) {
8121da12ec4SLe Tan             /* FIXME: since we don't know the length of the access here, we
8131da12ec4SLe Tan              * treat Non-DWORD length write requests without PASID as
8141da12ec4SLe Tan              * interrupt requests, too. Withoud interrupt remapping support,
8151da12ec4SLe Tan              * we just use 1:1 mapping.
8161da12ec4SLe Tan              */
8171da12ec4SLe Tan             VTD_DPRINTF(MMU, "write request to interrupt address "
8181da12ec4SLe Tan                         "gpa 0x%"PRIx64, addr);
8191da12ec4SLe Tan             entry->iova = addr & VTD_PAGE_MASK_4K;
8201da12ec4SLe Tan             entry->translated_addr = addr & VTD_PAGE_MASK_4K;
8211da12ec4SLe Tan             entry->addr_mask = ~VTD_PAGE_MASK_4K;
8221da12ec4SLe Tan             entry->perm = IOMMU_WO;
8231da12ec4SLe Tan             return;
8241da12ec4SLe Tan         } else {
8251da12ec4SLe Tan             VTD_DPRINTF(GENERAL, "error: read request from interrupt address "
8261da12ec4SLe Tan                         "gpa 0x%"PRIx64, addr);
8271da12ec4SLe Tan             vtd_report_dmar_fault(s, source_id, addr, VTD_FR_READ, is_write);
8281da12ec4SLe Tan             return;
8291da12ec4SLe Tan         }
8301da12ec4SLe Tan     }
831b5a280c0SLe Tan     /* Try to fetch slpte form IOTLB */
832b5a280c0SLe Tan     iotlb_entry = vtd_lookup_iotlb(s, source_id, addr);
833b5a280c0SLe Tan     if (iotlb_entry) {
834b5a280c0SLe Tan         VTD_DPRINTF(CACHE, "hit iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64
835b5a280c0SLe Tan                     " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr,
836b5a280c0SLe Tan                     iotlb_entry->slpte, iotlb_entry->domain_id);
837b5a280c0SLe Tan         slpte = iotlb_entry->slpte;
838b5a280c0SLe Tan         reads = iotlb_entry->read_flags;
839b5a280c0SLe Tan         writes = iotlb_entry->write_flags;
840d66b969bSJason Wang         page_mask = iotlb_entry->mask;
841b5a280c0SLe Tan         goto out;
842b5a280c0SLe Tan     }
843d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
844d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
845d92fa2dcSLe Tan         VTD_DPRINTF(CACHE, "hit context-cache bus %d devfn %d "
846d92fa2dcSLe Tan                     "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 ")",
847d92fa2dcSLe Tan                     bus_num, devfn, cc_entry->context_entry.hi,
848d92fa2dcSLe Tan                     cc_entry->context_entry.lo, cc_entry->context_cache_gen);
849d92fa2dcSLe Tan         ce = cc_entry->context_entry;
850d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
851d92fa2dcSLe Tan     } else {
8521da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
8531da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
8541da12ec4SLe Tan         if (ret_fr) {
8551da12ec4SLe Tan             ret_fr = -ret_fr;
8561da12ec4SLe Tan             if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
857d92fa2dcSLe Tan                 VTD_DPRINTF(FLOG, "fault processing is disabled for DMA "
858d92fa2dcSLe Tan                             "requests through this context-entry "
859d92fa2dcSLe Tan                             "(with FPD Set)");
8601da12ec4SLe Tan             } else {
8611da12ec4SLe Tan                 vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
8621da12ec4SLe Tan             }
8631da12ec4SLe Tan             return;
8641da12ec4SLe Tan         }
865d92fa2dcSLe Tan         /* Update context-cache */
866d92fa2dcSLe Tan         VTD_DPRINTF(CACHE, "update context-cache bus %d devfn %d "
867d92fa2dcSLe Tan                     "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 "->%"PRIu32 ")",
868d92fa2dcSLe Tan                     bus_num, devfn, ce.hi, ce.lo,
869d92fa2dcSLe Tan                     cc_entry->context_cache_gen, s->context_cache_gen);
870d92fa2dcSLe Tan         cc_entry->context_entry = ce;
871d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
872d92fa2dcSLe Tan     }
8731da12ec4SLe Tan 
8741da12ec4SLe Tan     ret_fr = vtd_gpa_to_slpte(&ce, addr, is_write, &slpte, &level,
8751da12ec4SLe Tan                               &reads, &writes);
8761da12ec4SLe Tan     if (ret_fr) {
8771da12ec4SLe Tan         ret_fr = -ret_fr;
8781da12ec4SLe Tan         if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
8791da12ec4SLe Tan             VTD_DPRINTF(FLOG, "fault processing is disabled for DMA requests "
8801da12ec4SLe Tan                         "through this context-entry (with FPD Set)");
8811da12ec4SLe Tan         } else {
8821da12ec4SLe Tan             vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
8831da12ec4SLe Tan         }
8841da12ec4SLe Tan         return;
8851da12ec4SLe Tan     }
8861da12ec4SLe Tan 
887d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
888b5a280c0SLe Tan     vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte,
889d66b969bSJason Wang                      reads, writes, level);
890b5a280c0SLe Tan out:
891d66b969bSJason Wang     entry->iova = addr & page_mask;
892d66b969bSJason Wang     entry->translated_addr = vtd_get_slpte_addr(slpte) & page_mask;
893d66b969bSJason Wang     entry->addr_mask = ~page_mask;
8941da12ec4SLe Tan     entry->perm = (writes ? 2 : 0) + (reads ? 1 : 0);
8951da12ec4SLe Tan }
8961da12ec4SLe Tan 
8971da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
8981da12ec4SLe Tan {
8991da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
9001da12ec4SLe Tan     s->root_extended = s->root & VTD_RTADDR_RTT;
9011da12ec4SLe Tan     s->root &= VTD_RTADDR_ADDR_MASK;
9021da12ec4SLe Tan 
9031da12ec4SLe Tan     VTD_DPRINTF(CSR, "root_table addr 0x%"PRIx64 " %s", s->root,
9041da12ec4SLe Tan                 (s->root_extended ? "(extended)" : ""));
9051da12ec4SLe Tan }
9061da12ec4SLe Tan 
907a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
908a5861439SPeter Xu {
909a5861439SPeter Xu     uint64_t value = 0;
910a5861439SPeter Xu     value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
911a5861439SPeter Xu     s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
912a5861439SPeter Xu     s->intr_root = value & VTD_IRTA_ADDR_MASK;
913a5861439SPeter Xu 
914a5861439SPeter Xu     /* TODO: invalidate interrupt entry cache */
915a5861439SPeter Xu 
916a5861439SPeter Xu     VTD_DPRINTF(CSR, "int remap table addr 0x%"PRIx64 " size %"PRIu32,
917a5861439SPeter Xu                 s->intr_root, s->intr_size);
918a5861439SPeter Xu }
919a5861439SPeter Xu 
920d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
921d92fa2dcSLe Tan {
922d92fa2dcSLe Tan     s->context_cache_gen++;
923d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
924d92fa2dcSLe Tan         vtd_reset_context_cache(s);
925d92fa2dcSLe Tan     }
926d92fa2dcSLe Tan }
927d92fa2dcSLe Tan 
9287df953bdSKnut Omang 
9297df953bdSKnut Omang /* Find the VTD address space currently associated with a given bus number,
9307df953bdSKnut Omang  */
9317df953bdSKnut Omang static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num)
9327df953bdSKnut Omang {
9337df953bdSKnut Omang     VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num];
9347df953bdSKnut Omang     if (!vtd_bus) {
9357df953bdSKnut Omang         /* Iterate over the registered buses to find the one
9367df953bdSKnut Omang          * which currently hold this bus number, and update the bus_num lookup table:
9377df953bdSKnut Omang          */
9387df953bdSKnut Omang         GHashTableIter iter;
9397df953bdSKnut Omang 
9407df953bdSKnut Omang         g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
9417df953bdSKnut Omang         while (g_hash_table_iter_next (&iter, NULL, (void**)&vtd_bus)) {
9427df953bdSKnut Omang             if (pci_bus_num(vtd_bus->bus) == bus_num) {
9437df953bdSKnut Omang                 s->vtd_as_by_bus_num[bus_num] = vtd_bus;
9447df953bdSKnut Omang                 return vtd_bus;
9457df953bdSKnut Omang             }
9467df953bdSKnut Omang         }
9477df953bdSKnut Omang     }
9487df953bdSKnut Omang     return vtd_bus;
9497df953bdSKnut Omang }
9507df953bdSKnut Omang 
951d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
952d92fa2dcSLe Tan  * @func_mask: FM field after shifting
953d92fa2dcSLe Tan  */
954d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
955d92fa2dcSLe Tan                                           uint16_t source_id,
956d92fa2dcSLe Tan                                           uint16_t func_mask)
957d92fa2dcSLe Tan {
958d92fa2dcSLe Tan     uint16_t mask;
9597df953bdSKnut Omang     VTDBus *vtd_bus;
960d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
961d92fa2dcSLe Tan     uint16_t devfn;
962d92fa2dcSLe Tan     uint16_t devfn_it;
963d92fa2dcSLe Tan 
964d92fa2dcSLe Tan     switch (func_mask & 3) {
965d92fa2dcSLe Tan     case 0:
966d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
967d92fa2dcSLe Tan         break;
968d92fa2dcSLe Tan     case 1:
969d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
970d92fa2dcSLe Tan         break;
971d92fa2dcSLe Tan     case 2:
972d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
973d92fa2dcSLe Tan         break;
974d92fa2dcSLe Tan     case 3:
975d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
976d92fa2dcSLe Tan         break;
977d92fa2dcSLe Tan     }
978d92fa2dcSLe Tan     VTD_DPRINTF(INV, "device-selective invalidation source 0x%"PRIx16
979d92fa2dcSLe Tan                     " mask %"PRIu16, source_id, mask);
9807df953bdSKnut Omang     vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id));
9817df953bdSKnut Omang     if (vtd_bus) {
982d92fa2dcSLe Tan         devfn = VTD_SID_TO_DEVFN(source_id);
98304af0e18SPeter Xu         for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) {
9847df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
985d92fa2dcSLe Tan             if (vtd_as && ((devfn_it & mask) == (devfn & mask))) {
986d92fa2dcSLe Tan                 VTD_DPRINTF(INV, "invalidate context-cahce of devfn 0x%"PRIx16,
987d92fa2dcSLe Tan                             devfn_it);
988d92fa2dcSLe Tan                 vtd_as->context_cache_entry.context_cache_gen = 0;
989d92fa2dcSLe Tan             }
990d92fa2dcSLe Tan         }
991d92fa2dcSLe Tan     }
992d92fa2dcSLe Tan }
993d92fa2dcSLe Tan 
9941da12ec4SLe Tan /* Context-cache invalidation
9951da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
9961da12ec4SLe Tan  * @val: the content of the CCMD_REG
9971da12ec4SLe Tan  */
9981da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
9991da12ec4SLe Tan {
10001da12ec4SLe Tan     uint64_t caig;
10011da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
10021da12ec4SLe Tan 
10031da12ec4SLe Tan     switch (type) {
10041da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
1005d92fa2dcSLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
1006d92fa2dcSLe Tan                     (uint16_t)VTD_CCMD_DID(val));
1007d92fa2dcSLe Tan         /* Fall through */
1008d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
1009d92fa2dcSLe Tan         VTD_DPRINTF(INV, "global invalidation");
1010d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
1011d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
10121da12ec4SLe Tan         break;
10131da12ec4SLe Tan 
10141da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
10151da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
1016d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
10171da12ec4SLe Tan         break;
10181da12ec4SLe Tan 
10191da12ec4SLe Tan     default:
1020d92fa2dcSLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity");
10211da12ec4SLe Tan         caig = 0;
10221da12ec4SLe Tan     }
10231da12ec4SLe Tan     return caig;
10241da12ec4SLe Tan }
10251da12ec4SLe Tan 
1026b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
1027b5a280c0SLe Tan {
1028b5a280c0SLe Tan     vtd_reset_iotlb(s);
1029b5a280c0SLe Tan }
1030b5a280c0SLe Tan 
1031b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
1032b5a280c0SLe Tan {
1033b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
1034b5a280c0SLe Tan                                 &domain_id);
1035b5a280c0SLe Tan }
1036b5a280c0SLe Tan 
1037b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
1038b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
1039b5a280c0SLe Tan {
1040b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
1041b5a280c0SLe Tan 
1042b5a280c0SLe Tan     assert(am <= VTD_MAMV);
1043b5a280c0SLe Tan     info.domain_id = domain_id;
1044d66b969bSJason Wang     info.addr = addr;
1045b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
1046b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
1047b5a280c0SLe Tan }
1048b5a280c0SLe Tan 
10491da12ec4SLe Tan /* Flush IOTLB
10501da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
10511da12ec4SLe Tan  * @val: the content of the IOTLB_REG
10521da12ec4SLe Tan  */
10531da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
10541da12ec4SLe Tan {
10551da12ec4SLe Tan     uint64_t iaig;
10561da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
1057b5a280c0SLe Tan     uint16_t domain_id;
1058b5a280c0SLe Tan     hwaddr addr;
1059b5a280c0SLe Tan     uint8_t am;
10601da12ec4SLe Tan 
10611da12ec4SLe Tan     switch (type) {
10621da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
1063b5a280c0SLe Tan         VTD_DPRINTF(INV, "global invalidation");
10641da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
1065b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
10661da12ec4SLe Tan         break;
10671da12ec4SLe Tan 
10681da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
1069b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
1070b5a280c0SLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
1071b5a280c0SLe Tan                     domain_id);
10721da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
1073b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
10741da12ec4SLe Tan         break;
10751da12ec4SLe Tan 
10761da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
1077b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
1078b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
1079b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
1080b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
1081b5a280c0SLe Tan         VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16
1082b5a280c0SLe Tan                     " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am);
1083b5a280c0SLe Tan         if (am > VTD_MAMV) {
1084b5a280c0SLe Tan             VTD_DPRINTF(GENERAL, "error: supported max address mask value is "
1085b5a280c0SLe Tan                         "%"PRIu8, (uint8_t)VTD_MAMV);
1086b5a280c0SLe Tan             iaig = 0;
1087b5a280c0SLe Tan             break;
1088b5a280c0SLe Tan         }
10891da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
1090b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
10911da12ec4SLe Tan         break;
10921da12ec4SLe Tan 
10931da12ec4SLe Tan     default:
1094b5a280c0SLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity");
10951da12ec4SLe Tan         iaig = 0;
10961da12ec4SLe Tan     }
10971da12ec4SLe Tan     return iaig;
10981da12ec4SLe Tan }
10991da12ec4SLe Tan 
1100ed7b8fbcSLe Tan static inline bool vtd_queued_inv_enable_check(IntelIOMMUState *s)
1101ed7b8fbcSLe Tan {
1102ed7b8fbcSLe Tan     return s->iq_tail == 0;
1103ed7b8fbcSLe Tan }
1104ed7b8fbcSLe Tan 
1105ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
1106ed7b8fbcSLe Tan {
1107ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
1108ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
1109ed7b8fbcSLe Tan }
1110ed7b8fbcSLe Tan 
1111ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
1112ed7b8fbcSLe Tan {
1113ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
1114ed7b8fbcSLe Tan 
1115ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "Queued Invalidation Enable %s", (en ? "on" : "off"));
1116ed7b8fbcSLe Tan     if (en) {
1117ed7b8fbcSLe Tan         if (vtd_queued_inv_enable_check(s)) {
1118ed7b8fbcSLe Tan             s->iq = iqa_val & VTD_IQA_IQA_MASK;
1119ed7b8fbcSLe Tan             /* 2^(x+8) entries */
1120ed7b8fbcSLe Tan             s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8);
1121ed7b8fbcSLe Tan             s->qi_enabled = true;
1122ed7b8fbcSLe Tan             VTD_DPRINTF(INV, "DMAR_IQA_REG 0x%"PRIx64, iqa_val);
1123ed7b8fbcSLe Tan             VTD_DPRINTF(INV, "Invalidation Queue addr 0x%"PRIx64 " size %d",
1124ed7b8fbcSLe Tan                         s->iq, s->iq_size);
1125ed7b8fbcSLe Tan             /* Ok - report back to driver */
1126ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
1127ed7b8fbcSLe Tan         } else {
1128ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: can't enable Queued Invalidation: "
1129ed7b8fbcSLe Tan                         "tail %"PRIu16, s->iq_tail);
1130ed7b8fbcSLe Tan         }
1131ed7b8fbcSLe Tan     } else {
1132ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
1133ed7b8fbcSLe Tan             /* disable Queued Invalidation */
1134ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
1135ed7b8fbcSLe Tan             s->iq_head = 0;
1136ed7b8fbcSLe Tan             s->qi_enabled = false;
1137ed7b8fbcSLe Tan             /* Ok - report back to driver */
1138ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
1139ed7b8fbcSLe Tan         } else {
1140ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: can't disable Queued Invalidation: "
1141ed7b8fbcSLe Tan                         "head %"PRIu16 ", tail %"PRIu16
1142ed7b8fbcSLe Tan                         ", last_descriptor %"PRIu8,
1143ed7b8fbcSLe Tan                         s->iq_head, s->iq_tail, s->iq_last_desc_type);
1144ed7b8fbcSLe Tan         }
1145ed7b8fbcSLe Tan     }
1146ed7b8fbcSLe Tan }
1147ed7b8fbcSLe Tan 
11481da12ec4SLe Tan /* Set Root Table Pointer */
11491da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
11501da12ec4SLe Tan {
11511da12ec4SLe Tan     VTD_DPRINTF(CSR, "set Root Table Pointer");
11521da12ec4SLe Tan 
11531da12ec4SLe Tan     vtd_root_table_setup(s);
11541da12ec4SLe Tan     /* Ok - report back to driver */
11551da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
11561da12ec4SLe Tan }
11571da12ec4SLe Tan 
1158a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */
1159a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s)
1160a5861439SPeter Xu {
1161a5861439SPeter Xu     VTD_DPRINTF(CSR, "set Interrupt Remap Table Pointer");
1162a5861439SPeter Xu 
1163a5861439SPeter Xu     vtd_interrupt_remap_table_setup(s);
1164a5861439SPeter Xu     /* Ok - report back to driver */
1165a5861439SPeter Xu     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS);
1166a5861439SPeter Xu }
1167a5861439SPeter Xu 
11681da12ec4SLe Tan /* Handle Translation Enable/Disable */
11691da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
11701da12ec4SLe Tan {
11711da12ec4SLe Tan     VTD_DPRINTF(CSR, "Translation Enable %s", (en ? "on" : "off"));
11721da12ec4SLe Tan 
11731da12ec4SLe Tan     if (en) {
11741da12ec4SLe Tan         s->dmar_enabled = true;
11751da12ec4SLe Tan         /* Ok - report back to driver */
11761da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
11771da12ec4SLe Tan     } else {
11781da12ec4SLe Tan         s->dmar_enabled = false;
11791da12ec4SLe Tan 
11801da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
11811da12ec4SLe Tan         s->next_frcd_reg = 0;
11821da12ec4SLe Tan         /* Ok - report back to driver */
11831da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
11841da12ec4SLe Tan     }
11851da12ec4SLe Tan }
11861da12ec4SLe Tan 
118780de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */
118880de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en)
118980de52baSPeter Xu {
119080de52baSPeter Xu     VTD_DPRINTF(CSR, "Interrupt Remap Enable %s", (en ? "on" : "off"));
119180de52baSPeter Xu 
119280de52baSPeter Xu     if (en) {
119380de52baSPeter Xu         s->intr_enabled = true;
119480de52baSPeter Xu         /* Ok - report back to driver */
119580de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES);
119680de52baSPeter Xu     } else {
119780de52baSPeter Xu         s->intr_enabled = false;
119880de52baSPeter Xu         /* Ok - report back to driver */
119980de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0);
120080de52baSPeter Xu     }
120180de52baSPeter Xu }
120280de52baSPeter Xu 
12031da12ec4SLe Tan /* Handle write to Global Command Register */
12041da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
12051da12ec4SLe Tan {
12061da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
12071da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
12081da12ec4SLe Tan     uint32_t changed = status ^ val;
12091da12ec4SLe Tan 
12101da12ec4SLe Tan     VTD_DPRINTF(CSR, "value 0x%"PRIx32 " status 0x%"PRIx32, val, status);
12111da12ec4SLe Tan     if (changed & VTD_GCMD_TE) {
12121da12ec4SLe Tan         /* Translation enable/disable */
12131da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
12141da12ec4SLe Tan     }
12151da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
12161da12ec4SLe Tan         /* Set/update the root-table pointer */
12171da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
12181da12ec4SLe Tan     }
1219ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
1220ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
1221ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
1222ed7b8fbcSLe Tan     }
1223a5861439SPeter Xu     if (val & VTD_GCMD_SIRTP) {
1224a5861439SPeter Xu         /* Set/update the interrupt remapping root-table pointer */
1225a5861439SPeter Xu         vtd_handle_gcmd_sirtp(s);
1226a5861439SPeter Xu     }
122780de52baSPeter Xu     if (changed & VTD_GCMD_IRE) {
122880de52baSPeter Xu         /* Interrupt remap enable/disable */
122980de52baSPeter Xu         vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE);
123080de52baSPeter Xu     }
12311da12ec4SLe Tan }
12321da12ec4SLe Tan 
12331da12ec4SLe Tan /* Handle write to Context Command Register */
12341da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
12351da12ec4SLe Tan {
12361da12ec4SLe Tan     uint64_t ret;
12371da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
12381da12ec4SLe Tan 
12391da12ec4SLe Tan     /* Context-cache invalidation request */
12401da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
1241ed7b8fbcSLe Tan         if (s->qi_enabled) {
1242ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, "
1243ed7b8fbcSLe Tan                         "should not use register-based invalidation");
1244ed7b8fbcSLe Tan             return;
1245ed7b8fbcSLe Tan         }
12461da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
12471da12ec4SLe Tan         /* Invalidation completed. Change something to show */
12481da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
12491da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
12501da12ec4SLe Tan                                       ret);
12511da12ec4SLe Tan         VTD_DPRINTF(INV, "CCMD_REG write-back val: 0x%"PRIx64, ret);
12521da12ec4SLe Tan     }
12531da12ec4SLe Tan }
12541da12ec4SLe Tan 
12551da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
12561da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
12571da12ec4SLe Tan {
12581da12ec4SLe Tan     uint64_t ret;
12591da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
12601da12ec4SLe Tan 
12611da12ec4SLe Tan     /* IOTLB invalidation request */
12621da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
1263ed7b8fbcSLe Tan         if (s->qi_enabled) {
1264ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, "
1265ed7b8fbcSLe Tan                         "should not use register-based invalidation");
1266ed7b8fbcSLe Tan             return;
1267ed7b8fbcSLe Tan         }
12681da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
12691da12ec4SLe Tan         /* Invalidation completed. Change something to show */
12701da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
12711da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
12721da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
12731da12ec4SLe Tan         VTD_DPRINTF(INV, "IOTLB_REG write-back val: 0x%"PRIx64, ret);
12741da12ec4SLe Tan     }
12751da12ec4SLe Tan }
12761da12ec4SLe Tan 
1277ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
1278ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset,
1279ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
1280ed7b8fbcSLe Tan {
1281ed7b8fbcSLe Tan     dma_addr_t addr = base_addr + offset * sizeof(*inv_desc);
1282ed7b8fbcSLe Tan     if (dma_memory_read(&address_space_memory, addr, inv_desc,
1283ed7b8fbcSLe Tan         sizeof(*inv_desc))) {
1284ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: fail to fetch Invalidation Descriptor "
1285ed7b8fbcSLe Tan                     "base_addr 0x%"PRIx64 " offset %"PRIu32, base_addr, offset);
1286ed7b8fbcSLe Tan         inv_desc->lo = 0;
1287ed7b8fbcSLe Tan         inv_desc->hi = 0;
1288ed7b8fbcSLe Tan 
1289ed7b8fbcSLe Tan         return false;
1290ed7b8fbcSLe Tan     }
1291ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
1292ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
1293ed7b8fbcSLe Tan     return true;
1294ed7b8fbcSLe Tan }
1295ed7b8fbcSLe Tan 
1296ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1297ed7b8fbcSLe Tan {
1298ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
1299ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
1300ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Invalidation "
1301ed7b8fbcSLe Tan                     "Wait Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64,
1302ed7b8fbcSLe Tan                     inv_desc->hi, inv_desc->lo);
1303ed7b8fbcSLe Tan         return false;
1304ed7b8fbcSLe Tan     }
1305ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
1306ed7b8fbcSLe Tan         /* Status Write */
1307ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
1308ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
1309ed7b8fbcSLe Tan 
1310ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
1311ed7b8fbcSLe Tan 
1312ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
1313ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
1314ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "status data 0x%x, status addr 0x%"PRIx64,
1315ed7b8fbcSLe Tan                     status_data, status_addr);
1316ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
1317ed7b8fbcSLe Tan         if (dma_memory_write(&address_space_memory, status_addr, &status_data,
1318ed7b8fbcSLe Tan                              sizeof(status_data))) {
1319ed7b8fbcSLe Tan             VTD_DPRINTF(GENERAL, "error: fail to perform a coherent write");
1320ed7b8fbcSLe Tan             return false;
1321ed7b8fbcSLe Tan         }
1322ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
1323ed7b8fbcSLe Tan         /* Interrupt flag */
1324ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "Invalidation Wait Descriptor interrupt completion");
1325ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
1326ed7b8fbcSLe Tan     } else {
1327ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: invalid Invalidation Wait Descriptor: "
1328ed7b8fbcSLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64, inv_desc->hi, inv_desc->lo);
1329ed7b8fbcSLe Tan         return false;
1330ed7b8fbcSLe Tan     }
1331ed7b8fbcSLe Tan     return true;
1332ed7b8fbcSLe Tan }
1333ed7b8fbcSLe Tan 
1334d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
1335d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
1336d92fa2dcSLe Tan {
1337d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
1338d92fa2dcSLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Context-cache "
1339d92fa2dcSLe Tan                     "Invalidate Descriptor");
1340d92fa2dcSLe Tan         return false;
1341d92fa2dcSLe Tan     }
1342d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
1343d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
1344d92fa2dcSLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
1345d92fa2dcSLe Tan                     (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
1346d92fa2dcSLe Tan         /* Fall through */
1347d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
1348d92fa2dcSLe Tan         VTD_DPRINTF(INV, "global invalidation");
1349d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
1350d92fa2dcSLe Tan         break;
1351d92fa2dcSLe Tan 
1352d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
1353d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_INV_DESC_CC_SID(inv_desc->lo),
1354d92fa2dcSLe Tan                                       VTD_INV_DESC_CC_FM(inv_desc->lo));
1355d92fa2dcSLe Tan         break;
1356d92fa2dcSLe Tan 
1357d92fa2dcSLe Tan     default:
1358d92fa2dcSLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity in Context-cache "
1359d92fa2dcSLe Tan                     "Invalidate Descriptor hi 0x%"PRIx64  " lo 0x%"PRIx64,
1360d92fa2dcSLe Tan                     inv_desc->hi, inv_desc->lo);
1361d92fa2dcSLe Tan         return false;
1362d92fa2dcSLe Tan     }
1363d92fa2dcSLe Tan     return true;
1364d92fa2dcSLe Tan }
1365d92fa2dcSLe Tan 
1366b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1367b5a280c0SLe Tan {
1368b5a280c0SLe Tan     uint16_t domain_id;
1369b5a280c0SLe Tan     uint8_t am;
1370b5a280c0SLe Tan     hwaddr addr;
1371b5a280c0SLe Tan 
1372b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
1373b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
1374b5a280c0SLe Tan         VTD_DPRINTF(GENERAL, "error: non-zero reserved field in IOTLB "
1375b5a280c0SLe Tan                     "Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64,
1376b5a280c0SLe Tan                     inv_desc->hi, inv_desc->lo);
1377b5a280c0SLe Tan         return false;
1378b5a280c0SLe Tan     }
1379b5a280c0SLe Tan 
1380b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
1381b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
1382b5a280c0SLe Tan         VTD_DPRINTF(INV, "global invalidation");
1383b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
1384b5a280c0SLe Tan         break;
1385b5a280c0SLe Tan 
1386b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
1387b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1388b5a280c0SLe Tan         VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16,
1389b5a280c0SLe Tan                     domain_id);
1390b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
1391b5a280c0SLe Tan         break;
1392b5a280c0SLe Tan 
1393b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
1394b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1395b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
1396b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
1397b5a280c0SLe Tan         VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16
1398b5a280c0SLe Tan                     " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am);
1399b5a280c0SLe Tan         if (am > VTD_MAMV) {
1400b5a280c0SLe Tan             VTD_DPRINTF(GENERAL, "error: supported max address mask value is "
1401b5a280c0SLe Tan                         "%"PRIu8, (uint8_t)VTD_MAMV);
1402b5a280c0SLe Tan             return false;
1403b5a280c0SLe Tan         }
1404b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
1405b5a280c0SLe Tan         break;
1406b5a280c0SLe Tan 
1407b5a280c0SLe Tan     default:
1408b5a280c0SLe Tan         VTD_DPRINTF(GENERAL, "error: invalid granularity in IOTLB Invalidate "
1409b5a280c0SLe Tan                     "Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64,
1410b5a280c0SLe Tan                     inv_desc->hi, inv_desc->lo);
1411b5a280c0SLe Tan         return false;
1412b5a280c0SLe Tan     }
1413b5a280c0SLe Tan     return true;
1414b5a280c0SLe Tan }
1415b5a280c0SLe Tan 
1416ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
1417ed7b8fbcSLe Tan {
1418ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
1419ed7b8fbcSLe Tan     uint8_t desc_type;
1420ed7b8fbcSLe Tan 
1421ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "iq head %"PRIu16, s->iq_head);
1422ed7b8fbcSLe Tan     if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) {
1423ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
1424ed7b8fbcSLe Tan         return false;
1425ed7b8fbcSLe Tan     }
1426ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
1427ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
1428ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
1429ed7b8fbcSLe Tan 
1430ed7b8fbcSLe Tan     switch (desc_type) {
1431ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
1432ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "Context-cache Invalidate Descriptor hi 0x%"PRIx64
1433ed7b8fbcSLe Tan                     " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo);
1434d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
1435d92fa2dcSLe Tan             return false;
1436d92fa2dcSLe Tan         }
1437ed7b8fbcSLe Tan         break;
1438ed7b8fbcSLe Tan 
1439ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
1440ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "IOTLB Invalidate Descriptor hi 0x%"PRIx64
1441ed7b8fbcSLe Tan                     " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo);
1442b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
1443b5a280c0SLe Tan             return false;
1444b5a280c0SLe Tan         }
1445ed7b8fbcSLe Tan         break;
1446ed7b8fbcSLe Tan 
1447ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
1448ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "Invalidation Wait Descriptor hi 0x%"PRIx64
1449ed7b8fbcSLe Tan                     " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo);
1450ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
1451ed7b8fbcSLe Tan             return false;
1452ed7b8fbcSLe Tan         }
1453ed7b8fbcSLe Tan         break;
1454ed7b8fbcSLe Tan 
1455b7910472SPeter Xu     case VTD_INV_DESC_IEC:
1456b7910472SPeter Xu         VTD_DPRINTF(INV, "Interrupt Entry Cache Invalidation "
1457b7910472SPeter Xu                     "not implemented yet");
1458b7910472SPeter Xu         /*
1459b7910472SPeter Xu          * Since currently we do not cache interrupt entries, we can
1460b7910472SPeter Xu          * just mark this descriptor as "good" and move on.
1461b7910472SPeter Xu          */
1462b7910472SPeter Xu         break;
1463b7910472SPeter Xu 
1464ed7b8fbcSLe Tan     default:
1465ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: unkonw Invalidation Descriptor type "
1466ed7b8fbcSLe Tan                     "hi 0x%"PRIx64 " lo 0x%"PRIx64 " type %"PRIu8,
1467ed7b8fbcSLe Tan                     inv_desc.hi, inv_desc.lo, desc_type);
1468ed7b8fbcSLe Tan         return false;
1469ed7b8fbcSLe Tan     }
1470ed7b8fbcSLe Tan     s->iq_head++;
1471ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
1472ed7b8fbcSLe Tan         s->iq_head = 0;
1473ed7b8fbcSLe Tan     }
1474ed7b8fbcSLe Tan     return true;
1475ed7b8fbcSLe Tan }
1476ed7b8fbcSLe Tan 
1477ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
1478ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
1479ed7b8fbcSLe Tan {
1480ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "fetch Invalidation Descriptors");
1481ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
1482ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
1483ed7b8fbcSLe Tan         VTD_DPRINTF(GENERAL, "error: iq_tail is %"PRIu16
1484ed7b8fbcSLe Tan                     " while iq_size is %"PRIu16, s->iq_tail, s->iq_size);
1485ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
1486ed7b8fbcSLe Tan         return;
1487ed7b8fbcSLe Tan     }
1488ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
1489ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
1490ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
1491ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
1492ed7b8fbcSLe Tan             break;
1493ed7b8fbcSLe Tan         }
1494ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
1495ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
1496ed7b8fbcSLe Tan                          (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) &
1497ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
1498ed7b8fbcSLe Tan     }
1499ed7b8fbcSLe Tan }
1500ed7b8fbcSLe Tan 
1501ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
1502ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
1503ed7b8fbcSLe Tan {
1504ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
1505ed7b8fbcSLe Tan 
1506ed7b8fbcSLe Tan     s->iq_tail = VTD_IQT_QT(val);
1507ed7b8fbcSLe Tan     VTD_DPRINTF(INV, "set iq tail %"PRIu16, s->iq_tail);
1508ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
1509ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
1510ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
1511ed7b8fbcSLe Tan     }
1512ed7b8fbcSLe Tan }
1513ed7b8fbcSLe Tan 
15141da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
15151da12ec4SLe Tan {
15161da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
15171da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
15181da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
15191da12ec4SLe Tan 
15201da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
15211da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
15221da12ec4SLe Tan         VTD_DPRINTF(FLOG, "all pending interrupt conditions serviced, clear "
15231da12ec4SLe Tan                     "IP field of FECTL_REG");
15241da12ec4SLe Tan     }
1525ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
1526ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
1527ed7b8fbcSLe Tan      */
15281da12ec4SLe Tan }
15291da12ec4SLe Tan 
15301da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
15311da12ec4SLe Tan {
15321da12ec4SLe Tan     uint32_t fectl_reg;
15331da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
15341da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
15351da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
15361da12ec4SLe Tan      */
15371da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
15381da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
15391da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
15401da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
15411da12ec4SLe Tan         VTD_DPRINTF(FLOG, "IM field is cleared, generate "
15421da12ec4SLe Tan                     "fault event interrupt");
15431da12ec4SLe Tan     }
15441da12ec4SLe Tan }
15451da12ec4SLe Tan 
1546ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
1547ed7b8fbcSLe Tan {
1548ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
1549ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
1550ed7b8fbcSLe Tan 
1551ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
1552ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
1553ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "pending completion interrupt condition serviced, "
1554ed7b8fbcSLe Tan                     "clear IP field of IECTL_REG");
1555ed7b8fbcSLe Tan     }
1556ed7b8fbcSLe Tan }
1557ed7b8fbcSLe Tan 
1558ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
1559ed7b8fbcSLe Tan {
1560ed7b8fbcSLe Tan     uint32_t iectl_reg;
1561ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
1562ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
1563ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
1564ed7b8fbcSLe Tan      */
1565ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
1566ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
1567ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
1568ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
1569ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "IM field is cleared, generate "
1570ed7b8fbcSLe Tan                     "invalidation event interrupt");
1571ed7b8fbcSLe Tan     }
1572ed7b8fbcSLe Tan }
1573ed7b8fbcSLe Tan 
15741da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
15751da12ec4SLe Tan {
15761da12ec4SLe Tan     IntelIOMMUState *s = opaque;
15771da12ec4SLe Tan     uint64_t val;
15781da12ec4SLe Tan 
15791da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
15801da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64
15811da12ec4SLe Tan                     ", got 0x%"PRIx64 " %d",
15821da12ec4SLe Tan                     (uint64_t)DMAR_REG_SIZE, addr, size);
15831da12ec4SLe Tan         return (uint64_t)-1;
15841da12ec4SLe Tan     }
15851da12ec4SLe Tan 
15861da12ec4SLe Tan     switch (addr) {
15871da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
15881da12ec4SLe Tan     case DMAR_RTADDR_REG:
15891da12ec4SLe Tan         if (size == 4) {
15901da12ec4SLe Tan             val = s->root & ((1ULL << 32) - 1);
15911da12ec4SLe Tan         } else {
15921da12ec4SLe Tan             val = s->root;
15931da12ec4SLe Tan         }
15941da12ec4SLe Tan         break;
15951da12ec4SLe Tan 
15961da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
15971da12ec4SLe Tan         assert(size == 4);
15981da12ec4SLe Tan         val = s->root >> 32;
15991da12ec4SLe Tan         break;
16001da12ec4SLe Tan 
1601ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
1602ed7b8fbcSLe Tan     case DMAR_IQA_REG:
1603ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
1604ed7b8fbcSLe Tan         if (size == 4) {
1605ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
1606ed7b8fbcSLe Tan         }
1607ed7b8fbcSLe Tan         break;
1608ed7b8fbcSLe Tan 
1609ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
1610ed7b8fbcSLe Tan         assert(size == 4);
1611ed7b8fbcSLe Tan         val = s->iq >> 32;
1612ed7b8fbcSLe Tan         break;
1613ed7b8fbcSLe Tan 
16141da12ec4SLe Tan     default:
16151da12ec4SLe Tan         if (size == 4) {
16161da12ec4SLe Tan             val = vtd_get_long(s, addr);
16171da12ec4SLe Tan         } else {
16181da12ec4SLe Tan             val = vtd_get_quad(s, addr);
16191da12ec4SLe Tan         }
16201da12ec4SLe Tan     }
16211da12ec4SLe Tan     VTD_DPRINTF(CSR, "addr 0x%"PRIx64 " size %d val 0x%"PRIx64,
16221da12ec4SLe Tan                 addr, size, val);
16231da12ec4SLe Tan     return val;
16241da12ec4SLe Tan }
16251da12ec4SLe Tan 
16261da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
16271da12ec4SLe Tan                           uint64_t val, unsigned size)
16281da12ec4SLe Tan {
16291da12ec4SLe Tan     IntelIOMMUState *s = opaque;
16301da12ec4SLe Tan 
16311da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
16321da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64
16331da12ec4SLe Tan                     ", got 0x%"PRIx64 " %d",
16341da12ec4SLe Tan                     (uint64_t)DMAR_REG_SIZE, addr, size);
16351da12ec4SLe Tan         return;
16361da12ec4SLe Tan     }
16371da12ec4SLe Tan 
16381da12ec4SLe Tan     switch (addr) {
16391da12ec4SLe Tan     /* Global Command Register, 32-bit */
16401da12ec4SLe Tan     case DMAR_GCMD_REG:
16411da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_GCMD_REG write addr 0x%"PRIx64
16421da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16431da12ec4SLe Tan         vtd_set_long(s, addr, val);
16441da12ec4SLe Tan         vtd_handle_gcmd_write(s);
16451da12ec4SLe Tan         break;
16461da12ec4SLe Tan 
16471da12ec4SLe Tan     /* Context Command Register, 64-bit */
16481da12ec4SLe Tan     case DMAR_CCMD_REG:
16491da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_CCMD_REG write addr 0x%"PRIx64
16501da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16511da12ec4SLe Tan         if (size == 4) {
16521da12ec4SLe Tan             vtd_set_long(s, addr, val);
16531da12ec4SLe Tan         } else {
16541da12ec4SLe Tan             vtd_set_quad(s, addr, val);
16551da12ec4SLe Tan             vtd_handle_ccmd_write(s);
16561da12ec4SLe Tan         }
16571da12ec4SLe Tan         break;
16581da12ec4SLe Tan 
16591da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
16601da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_CCMD_REG_HI write addr 0x%"PRIx64
16611da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16621da12ec4SLe Tan         assert(size == 4);
16631da12ec4SLe Tan         vtd_set_long(s, addr, val);
16641da12ec4SLe Tan         vtd_handle_ccmd_write(s);
16651da12ec4SLe Tan         break;
16661da12ec4SLe Tan 
16671da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
16681da12ec4SLe Tan     case DMAR_IOTLB_REG:
16691da12ec4SLe Tan         VTD_DPRINTF(INV, "DMAR_IOTLB_REG write addr 0x%"PRIx64
16701da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16711da12ec4SLe Tan         if (size == 4) {
16721da12ec4SLe Tan             vtd_set_long(s, addr, val);
16731da12ec4SLe Tan         } else {
16741da12ec4SLe Tan             vtd_set_quad(s, addr, val);
16751da12ec4SLe Tan             vtd_handle_iotlb_write(s);
16761da12ec4SLe Tan         }
16771da12ec4SLe Tan         break;
16781da12ec4SLe Tan 
16791da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
16801da12ec4SLe Tan         VTD_DPRINTF(INV, "DMAR_IOTLB_REG_HI write addr 0x%"PRIx64
16811da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
16821da12ec4SLe Tan         assert(size == 4);
16831da12ec4SLe Tan         vtd_set_long(s, addr, val);
16841da12ec4SLe Tan         vtd_handle_iotlb_write(s);
16851da12ec4SLe Tan         break;
16861da12ec4SLe Tan 
1687b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
1688b5a280c0SLe Tan     case DMAR_IVA_REG:
1689b5a280c0SLe Tan         VTD_DPRINTF(INV, "DMAR_IVA_REG write addr 0x%"PRIx64
1690b5a280c0SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1691b5a280c0SLe Tan         if (size == 4) {
1692b5a280c0SLe Tan             vtd_set_long(s, addr, val);
1693b5a280c0SLe Tan         } else {
1694b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
1695b5a280c0SLe Tan         }
1696b5a280c0SLe Tan         break;
1697b5a280c0SLe Tan 
1698b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
1699b5a280c0SLe Tan         VTD_DPRINTF(INV, "DMAR_IVA_REG_HI write addr 0x%"PRIx64
1700b5a280c0SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1701b5a280c0SLe Tan         assert(size == 4);
1702b5a280c0SLe Tan         vtd_set_long(s, addr, val);
1703b5a280c0SLe Tan         break;
1704b5a280c0SLe Tan 
17051da12ec4SLe Tan     /* Fault Status Register, 32-bit */
17061da12ec4SLe Tan     case DMAR_FSTS_REG:
17071da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FSTS_REG write addr 0x%"PRIx64
17081da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17091da12ec4SLe Tan         assert(size == 4);
17101da12ec4SLe Tan         vtd_set_long(s, addr, val);
17111da12ec4SLe Tan         vtd_handle_fsts_write(s);
17121da12ec4SLe Tan         break;
17131da12ec4SLe Tan 
17141da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
17151da12ec4SLe Tan     case DMAR_FECTL_REG:
17161da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FECTL_REG write addr 0x%"PRIx64
17171da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17181da12ec4SLe Tan         assert(size == 4);
17191da12ec4SLe Tan         vtd_set_long(s, addr, val);
17201da12ec4SLe Tan         vtd_handle_fectl_write(s);
17211da12ec4SLe Tan         break;
17221da12ec4SLe Tan 
17231da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
17241da12ec4SLe Tan     case DMAR_FEDATA_REG:
17251da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FEDATA_REG write addr 0x%"PRIx64
17261da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17271da12ec4SLe Tan         assert(size == 4);
17281da12ec4SLe Tan         vtd_set_long(s, addr, val);
17291da12ec4SLe Tan         break;
17301da12ec4SLe Tan 
17311da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
17321da12ec4SLe Tan     case DMAR_FEADDR_REG:
17331da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FEADDR_REG write addr 0x%"PRIx64
17341da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17351da12ec4SLe Tan         assert(size == 4);
17361da12ec4SLe Tan         vtd_set_long(s, addr, val);
17371da12ec4SLe Tan         break;
17381da12ec4SLe Tan 
17391da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
17401da12ec4SLe Tan     case DMAR_FEUADDR_REG:
17411da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FEUADDR_REG write addr 0x%"PRIx64
17421da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17431da12ec4SLe Tan         assert(size == 4);
17441da12ec4SLe Tan         vtd_set_long(s, addr, val);
17451da12ec4SLe Tan         break;
17461da12ec4SLe Tan 
17471da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
17481da12ec4SLe Tan     case DMAR_PMEN_REG:
17491da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_PMEN_REG write addr 0x%"PRIx64
17501da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17511da12ec4SLe Tan         assert(size == 4);
17521da12ec4SLe Tan         vtd_set_long(s, addr, val);
17531da12ec4SLe Tan         break;
17541da12ec4SLe Tan 
17551da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
17561da12ec4SLe Tan     case DMAR_RTADDR_REG:
17571da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_RTADDR_REG write addr 0x%"PRIx64
17581da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17591da12ec4SLe Tan         if (size == 4) {
17601da12ec4SLe Tan             vtd_set_long(s, addr, val);
17611da12ec4SLe Tan         } else {
17621da12ec4SLe Tan             vtd_set_quad(s, addr, val);
17631da12ec4SLe Tan         }
17641da12ec4SLe Tan         break;
17651da12ec4SLe Tan 
17661da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
17671da12ec4SLe Tan         VTD_DPRINTF(CSR, "DMAR_RTADDR_REG_HI write addr 0x%"PRIx64
17681da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
17691da12ec4SLe Tan         assert(size == 4);
17701da12ec4SLe Tan         vtd_set_long(s, addr, val);
17711da12ec4SLe Tan         break;
17721da12ec4SLe Tan 
1773ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
1774ed7b8fbcSLe Tan     case DMAR_IQT_REG:
1775ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQT_REG write addr 0x%"PRIx64
1776ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1777ed7b8fbcSLe Tan         if (size == 4) {
1778ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
1779ed7b8fbcSLe Tan         } else {
1780ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
1781ed7b8fbcSLe Tan         }
1782ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
1783ed7b8fbcSLe Tan         break;
1784ed7b8fbcSLe Tan 
1785ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
1786ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQT_REG_HI write addr 0x%"PRIx64
1787ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1788ed7b8fbcSLe Tan         assert(size == 4);
1789ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1790ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
1791ed7b8fbcSLe Tan         break;
1792ed7b8fbcSLe Tan 
1793ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
1794ed7b8fbcSLe Tan     case DMAR_IQA_REG:
1795ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQA_REG write addr 0x%"PRIx64
1796ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1797ed7b8fbcSLe Tan         if (size == 4) {
1798ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
1799ed7b8fbcSLe Tan         } else {
1800ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
1801ed7b8fbcSLe Tan         }
1802ed7b8fbcSLe Tan         break;
1803ed7b8fbcSLe Tan 
1804ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
1805ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IQA_REG_HI write addr 0x%"PRIx64
1806ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1807ed7b8fbcSLe Tan         assert(size == 4);
1808ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1809ed7b8fbcSLe Tan         break;
1810ed7b8fbcSLe Tan 
1811ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
1812ed7b8fbcSLe Tan     case DMAR_ICS_REG:
1813ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_ICS_REG write addr 0x%"PRIx64
1814ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1815ed7b8fbcSLe Tan         assert(size == 4);
1816ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1817ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
1818ed7b8fbcSLe Tan         break;
1819ed7b8fbcSLe Tan 
1820ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
1821ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
1822ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IECTL_REG write addr 0x%"PRIx64
1823ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1824ed7b8fbcSLe Tan         assert(size == 4);
1825ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1826ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
1827ed7b8fbcSLe Tan         break;
1828ed7b8fbcSLe Tan 
1829ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
1830ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
1831ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IEDATA_REG write addr 0x%"PRIx64
1832ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1833ed7b8fbcSLe Tan         assert(size == 4);
1834ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1835ed7b8fbcSLe Tan         break;
1836ed7b8fbcSLe Tan 
1837ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
1838ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
1839ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IEADDR_REG write addr 0x%"PRIx64
1840ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1841ed7b8fbcSLe Tan         assert(size == 4);
1842ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1843ed7b8fbcSLe Tan         break;
1844ed7b8fbcSLe Tan 
1845ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
1846ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
1847ed7b8fbcSLe Tan         VTD_DPRINTF(INV, "DMAR_IEUADDR_REG write addr 0x%"PRIx64
1848ed7b8fbcSLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
1849ed7b8fbcSLe Tan         assert(size == 4);
1850ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
1851ed7b8fbcSLe Tan         break;
1852ed7b8fbcSLe Tan 
18531da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
18541da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
18551da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_0 write addr 0x%"PRIx64
18561da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18571da12ec4SLe Tan         if (size == 4) {
18581da12ec4SLe Tan             vtd_set_long(s, addr, val);
18591da12ec4SLe Tan         } else {
18601da12ec4SLe Tan             vtd_set_quad(s, addr, val);
18611da12ec4SLe Tan         }
18621da12ec4SLe Tan         break;
18631da12ec4SLe Tan 
18641da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
18651da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_1 write addr 0x%"PRIx64
18661da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18671da12ec4SLe Tan         assert(size == 4);
18681da12ec4SLe Tan         vtd_set_long(s, addr, val);
18691da12ec4SLe Tan         break;
18701da12ec4SLe Tan 
18711da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
18721da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_2 write addr 0x%"PRIx64
18731da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18741da12ec4SLe Tan         if (size == 4) {
18751da12ec4SLe Tan             vtd_set_long(s, addr, val);
18761da12ec4SLe Tan         } else {
18771da12ec4SLe Tan             vtd_set_quad(s, addr, val);
18781da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
18791da12ec4SLe Tan             vtd_update_fsts_ppf(s);
18801da12ec4SLe Tan         }
18811da12ec4SLe Tan         break;
18821da12ec4SLe Tan 
18831da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
18841da12ec4SLe Tan         VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_3 write addr 0x%"PRIx64
18851da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
18861da12ec4SLe Tan         assert(size == 4);
18871da12ec4SLe Tan         vtd_set_long(s, addr, val);
18881da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
18891da12ec4SLe Tan         vtd_update_fsts_ppf(s);
18901da12ec4SLe Tan         break;
18911da12ec4SLe Tan 
1892a5861439SPeter Xu     case DMAR_IRTA_REG:
1893a5861439SPeter Xu         VTD_DPRINTF(IR, "DMAR_IRTA_REG write addr 0x%"PRIx64
1894a5861439SPeter Xu                     ", size %d, val 0x%"PRIx64, addr, size, val);
1895a5861439SPeter Xu         if (size == 4) {
1896a5861439SPeter Xu             vtd_set_long(s, addr, val);
1897a5861439SPeter Xu         } else {
1898a5861439SPeter Xu             vtd_set_quad(s, addr, val);
1899a5861439SPeter Xu         }
1900a5861439SPeter Xu         break;
1901a5861439SPeter Xu 
1902a5861439SPeter Xu     case DMAR_IRTA_REG_HI:
1903a5861439SPeter Xu         VTD_DPRINTF(IR, "DMAR_IRTA_REG_HI write addr 0x%"PRIx64
1904a5861439SPeter Xu                     ", size %d, val 0x%"PRIx64, addr, size, val);
1905a5861439SPeter Xu         assert(size == 4);
1906a5861439SPeter Xu         vtd_set_long(s, addr, val);
1907a5861439SPeter Xu         break;
1908a5861439SPeter Xu 
19091da12ec4SLe Tan     default:
19101da12ec4SLe Tan         VTD_DPRINTF(GENERAL, "error: unhandled reg write addr 0x%"PRIx64
19111da12ec4SLe Tan                     ", size %d, val 0x%"PRIx64, addr, size, val);
19121da12ec4SLe Tan         if (size == 4) {
19131da12ec4SLe Tan             vtd_set_long(s, addr, val);
19141da12ec4SLe Tan         } else {
19151da12ec4SLe Tan             vtd_set_quad(s, addr, val);
19161da12ec4SLe Tan         }
19171da12ec4SLe Tan     }
19181da12ec4SLe Tan }
19191da12ec4SLe Tan 
19201da12ec4SLe Tan static IOMMUTLBEntry vtd_iommu_translate(MemoryRegion *iommu, hwaddr addr,
19211da12ec4SLe Tan                                          bool is_write)
19221da12ec4SLe Tan {
19231da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
19241da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
19251da12ec4SLe Tan     IOMMUTLBEntry ret = {
19261da12ec4SLe Tan         .target_as = &address_space_memory,
19271da12ec4SLe Tan         .iova = addr,
19281da12ec4SLe Tan         .translated_addr = 0,
19291da12ec4SLe Tan         .addr_mask = ~(hwaddr)0,
19301da12ec4SLe Tan         .perm = IOMMU_NONE,
19311da12ec4SLe Tan     };
19321da12ec4SLe Tan 
19331da12ec4SLe Tan     if (!s->dmar_enabled) {
19341da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
19351da12ec4SLe Tan         ret.iova = addr & VTD_PAGE_MASK_4K;
19361da12ec4SLe Tan         ret.translated_addr = addr & VTD_PAGE_MASK_4K;
19371da12ec4SLe Tan         ret.addr_mask = ~VTD_PAGE_MASK_4K;
19381da12ec4SLe Tan         ret.perm = IOMMU_RW;
19391da12ec4SLe Tan         return ret;
19401da12ec4SLe Tan     }
19411da12ec4SLe Tan 
19427df953bdSKnut Omang     vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, addr,
1943d92fa2dcSLe Tan                            is_write, &ret);
19441da12ec4SLe Tan     VTD_DPRINTF(MMU,
19451da12ec4SLe Tan                 "bus %"PRIu8 " slot %"PRIu8 " func %"PRIu8 " devfn %"PRIu8
19467df953bdSKnut Omang                 " gpa 0x%"PRIx64 " hpa 0x%"PRIx64, pci_bus_num(vtd_as->bus),
1947d92fa2dcSLe Tan                 VTD_PCI_SLOT(vtd_as->devfn), VTD_PCI_FUNC(vtd_as->devfn),
1948d92fa2dcSLe Tan                 vtd_as->devfn, addr, ret.translated_addr);
19491da12ec4SLe Tan     return ret;
19501da12ec4SLe Tan }
19511da12ec4SLe Tan 
19523cb3b154SAlex Williamson static void vtd_iommu_notify_started(MemoryRegion *iommu)
19533cb3b154SAlex Williamson {
19543cb3b154SAlex Williamson     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
19553cb3b154SAlex Williamson 
19563cb3b154SAlex Williamson     hw_error("Device at bus %s addr %02x.%d requires iommu notifier which "
19573cb3b154SAlex Williamson              "is currently not supported by intel-iommu emulation",
19583cb3b154SAlex Williamson              vtd_as->bus->qbus.name, PCI_SLOT(vtd_as->devfn),
19593cb3b154SAlex Williamson              PCI_FUNC(vtd_as->devfn));
19603cb3b154SAlex Williamson }
19613cb3b154SAlex Williamson 
19621da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
19631da12ec4SLe Tan     .name = "iommu-intel",
19641da12ec4SLe Tan     .unmigratable = 1,
19651da12ec4SLe Tan };
19661da12ec4SLe Tan 
19671da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
19681da12ec4SLe Tan     .read = vtd_mem_read,
19691da12ec4SLe Tan     .write = vtd_mem_write,
19701da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
19711da12ec4SLe Tan     .impl = {
19721da12ec4SLe Tan         .min_access_size = 4,
19731da12ec4SLe Tan         .max_access_size = 8,
19741da12ec4SLe Tan     },
19751da12ec4SLe Tan     .valid = {
19761da12ec4SLe Tan         .min_access_size = 4,
19771da12ec4SLe Tan         .max_access_size = 8,
19781da12ec4SLe Tan     },
19791da12ec4SLe Tan };
19801da12ec4SLe Tan 
19811da12ec4SLe Tan static Property vtd_properties[] = {
19821da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
19831da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
19841da12ec4SLe Tan };
19851da12ec4SLe Tan 
1986651e4cefSPeter Xu /* Read IRTE entry with specific index */
1987651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index,
1988651e4cefSPeter Xu                         VTD_IRTE *entry)
1989651e4cefSPeter Xu {
1990651e4cefSPeter Xu     dma_addr_t addr = 0x00;
1991651e4cefSPeter Xu 
1992651e4cefSPeter Xu     addr = iommu->intr_root + index * sizeof(*entry);
1993651e4cefSPeter Xu     if (dma_memory_read(&address_space_memory, addr, entry,
1994651e4cefSPeter Xu                         sizeof(*entry))) {
1995651e4cefSPeter Xu         VTD_DPRINTF(GENERAL, "error: fail to access IR root at 0x%"PRIx64
1996651e4cefSPeter Xu                     " + %"PRIu16, iommu->intr_root, index);
1997651e4cefSPeter Xu         return -VTD_FR_IR_ROOT_INVAL;
1998651e4cefSPeter Xu     }
1999651e4cefSPeter Xu 
2000651e4cefSPeter Xu     if (!entry->present) {
2001651e4cefSPeter Xu         VTD_DPRINTF(GENERAL, "error: present flag not set in IRTE"
2002651e4cefSPeter Xu                     " entry index %u value 0x%"PRIx64 " 0x%"PRIx64,
2003651e4cefSPeter Xu                     index, le64_to_cpu(entry->data[1]),
2004651e4cefSPeter Xu                     le64_to_cpu(entry->data[0]));
2005651e4cefSPeter Xu         return -VTD_FR_IR_ENTRY_P;
2006651e4cefSPeter Xu     }
2007651e4cefSPeter Xu 
2008651e4cefSPeter Xu     if (entry->__reserved_0 || entry->__reserved_1 || \
2009651e4cefSPeter Xu         entry->__reserved_2) {
2010651e4cefSPeter Xu         VTD_DPRINTF(GENERAL, "error: IRTE entry index %"PRIu16
2011651e4cefSPeter Xu                     " reserved fields non-zero: 0x%"PRIx64 " 0x%"PRIx64,
2012651e4cefSPeter Xu                     index, le64_to_cpu(entry->data[1]),
2013651e4cefSPeter Xu                     le64_to_cpu(entry->data[0]));
2014651e4cefSPeter Xu         return -VTD_FR_IR_IRTE_RSVD;
2015651e4cefSPeter Xu     }
2016651e4cefSPeter Xu 
2017651e4cefSPeter Xu     /*
2018651e4cefSPeter Xu      * TODO: Check Source-ID corresponds to SVT (Source Validation
2019651e4cefSPeter Xu      * Type) bits
2020651e4cefSPeter Xu      */
2021651e4cefSPeter Xu 
2022651e4cefSPeter Xu     return 0;
2023651e4cefSPeter Xu }
2024651e4cefSPeter Xu 
2025651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */
2026651e4cefSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, VTDIrq *irq)
2027651e4cefSPeter Xu {
202809cd058aSMichael S. Tsirkin     VTD_IRTE irte = {};
2029651e4cefSPeter Xu     int ret = 0;
2030651e4cefSPeter Xu 
2031651e4cefSPeter Xu     ret = vtd_irte_get(iommu, index, &irte);
2032651e4cefSPeter Xu     if (ret) {
2033651e4cefSPeter Xu         return ret;
2034651e4cefSPeter Xu     }
2035651e4cefSPeter Xu 
2036651e4cefSPeter Xu     irq->trigger_mode = irte.trigger_mode;
2037651e4cefSPeter Xu     irq->vector = irte.vector;
2038651e4cefSPeter Xu     irq->delivery_mode = irte.delivery_mode;
2039651e4cefSPeter Xu     /* Not support EIM yet: please refer to vt-d 9.10 DST bits */
2040651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_MASK         (0xff00ULL)
2041651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_SHIFT        (8)
2042651e4cefSPeter Xu     irq->dest = (le32_to_cpu(irte.dest_id) & VTD_IR_APIC_DEST_MASK) >> \
2043651e4cefSPeter Xu         VTD_IR_APIC_DEST_SHIFT;
2044651e4cefSPeter Xu     irq->dest_mode = irte.dest_mode;
2045651e4cefSPeter Xu     irq->redir_hint = irte.redir_hint;
2046651e4cefSPeter Xu 
2047651e4cefSPeter Xu     VTD_DPRINTF(IR, "remapping interrupt index %d: trig:%u,vec:%u,"
2048651e4cefSPeter Xu                 "deliver:%u,dest:%u,dest_mode:%u", index,
2049651e4cefSPeter Xu                 irq->trigger_mode, irq->vector, irq->delivery_mode,
2050651e4cefSPeter Xu                 irq->dest, irq->dest_mode);
2051651e4cefSPeter Xu 
2052651e4cefSPeter Xu     return 0;
2053651e4cefSPeter Xu }
2054651e4cefSPeter Xu 
2055651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */
2056651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out)
2057651e4cefSPeter Xu {
2058651e4cefSPeter Xu     VTD_MSIMessage msg = {};
2059651e4cefSPeter Xu 
2060651e4cefSPeter Xu     /* Generate address bits */
2061651e4cefSPeter Xu     msg.dest_mode = irq->dest_mode;
2062651e4cefSPeter Xu     msg.redir_hint = irq->redir_hint;
2063651e4cefSPeter Xu     msg.dest = irq->dest;
2064651e4cefSPeter Xu     msg.__addr_head = cpu_to_le32(0xfee);
2065651e4cefSPeter Xu     /* Keep this from original MSI address bits */
2066651e4cefSPeter Xu     msg.__not_used = irq->msi_addr_last_bits;
2067651e4cefSPeter Xu 
2068651e4cefSPeter Xu     /* Generate data bits */
2069651e4cefSPeter Xu     msg.vector = irq->vector;
2070651e4cefSPeter Xu     msg.delivery_mode = irq->delivery_mode;
2071651e4cefSPeter Xu     msg.level = 1;
2072651e4cefSPeter Xu     msg.trigger_mode = irq->trigger_mode;
2073651e4cefSPeter Xu 
2074651e4cefSPeter Xu     msg_out->address = msg.msi_addr;
2075651e4cefSPeter Xu     msg_out->data = msg.msi_data;
2076651e4cefSPeter Xu }
2077651e4cefSPeter Xu 
2078651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */
2079651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu,
2080651e4cefSPeter Xu                                    MSIMessage *origin,
2081651e4cefSPeter Xu                                    MSIMessage *translated)
2082651e4cefSPeter Xu {
2083651e4cefSPeter Xu     int ret = 0;
2084651e4cefSPeter Xu     VTD_IR_MSIAddress addr;
2085651e4cefSPeter Xu     uint16_t index;
208609cd058aSMichael S. Tsirkin     VTDIrq irq = {};
2087651e4cefSPeter Xu 
2088651e4cefSPeter Xu     assert(origin && translated);
2089651e4cefSPeter Xu 
2090651e4cefSPeter Xu     if (!iommu || !iommu->intr_enabled) {
2091651e4cefSPeter Xu         goto do_not_translate;
2092651e4cefSPeter Xu     }
2093651e4cefSPeter Xu 
2094651e4cefSPeter Xu     if (origin->address & VTD_MSI_ADDR_HI_MASK) {
2095651e4cefSPeter Xu         VTD_DPRINTF(GENERAL, "error: MSI addr high 32 bits nonzero"
2096651e4cefSPeter Xu                     " during interrupt remapping: 0x%"PRIx32,
2097651e4cefSPeter Xu                     (uint32_t)((origin->address & VTD_MSI_ADDR_HI_MASK) >> \
2098651e4cefSPeter Xu                     VTD_MSI_ADDR_HI_SHIFT));
2099651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2100651e4cefSPeter Xu     }
2101651e4cefSPeter Xu 
2102651e4cefSPeter Xu     addr.data = origin->address & VTD_MSI_ADDR_LO_MASK;
2103651e4cefSPeter Xu     if (le16_to_cpu(addr.__head) != 0xfee) {
2104651e4cefSPeter Xu         VTD_DPRINTF(GENERAL, "error: MSI addr low 32 bits invalid: "
2105651e4cefSPeter Xu                     "0x%"PRIx32, addr.data);
2106651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2107651e4cefSPeter Xu     }
2108651e4cefSPeter Xu 
2109651e4cefSPeter Xu     /* This is compatible mode. */
2110651e4cefSPeter Xu     if (addr.int_mode != VTD_IR_INT_FORMAT_REMAP) {
2111651e4cefSPeter Xu         goto do_not_translate;
2112651e4cefSPeter Xu     }
2113651e4cefSPeter Xu 
2114651e4cefSPeter Xu     index = addr.index_h << 15 | le16_to_cpu(addr.index_l);
2115651e4cefSPeter Xu 
2116651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_SUBHANDLE       (0x0000ffff)
2117651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_RESERVED        (0xffff0000)
2118651e4cefSPeter Xu 
2119651e4cefSPeter Xu     if (addr.sub_valid) {
2120651e4cefSPeter Xu         /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */
2121651e4cefSPeter Xu         index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE;
2122651e4cefSPeter Xu     }
2123651e4cefSPeter Xu 
2124651e4cefSPeter Xu     ret = vtd_remap_irq_get(iommu, index, &irq);
2125651e4cefSPeter Xu     if (ret) {
2126651e4cefSPeter Xu         return ret;
2127651e4cefSPeter Xu     }
2128651e4cefSPeter Xu 
2129651e4cefSPeter Xu     if (addr.sub_valid) {
2130651e4cefSPeter Xu         VTD_DPRINTF(IR, "received MSI interrupt");
2131651e4cefSPeter Xu         if (origin->data & VTD_IR_MSI_DATA_RESERVED) {
2132651e4cefSPeter Xu             VTD_DPRINTF(GENERAL, "error: MSI data bits non-zero for "
2133651e4cefSPeter Xu                         "interrupt remappable entry: 0x%"PRIx32,
2134651e4cefSPeter Xu                         origin->data);
2135651e4cefSPeter Xu             return -VTD_FR_IR_REQ_RSVD;
2136651e4cefSPeter Xu         }
2137651e4cefSPeter Xu     } else {
2138651e4cefSPeter Xu         uint8_t vector = origin->data & 0xff;
2139651e4cefSPeter Xu         VTD_DPRINTF(IR, "received IOAPIC interrupt");
2140651e4cefSPeter Xu         /* IOAPIC entry vector should be aligned with IRTE vector
2141651e4cefSPeter Xu          * (see vt-d spec 5.1.5.1). */
2142651e4cefSPeter Xu         if (vector != irq.vector) {
2143651e4cefSPeter Xu             VTD_DPRINTF(GENERAL, "IOAPIC vector inconsistent: "
2144651e4cefSPeter Xu                         "entry: %d, IRTE: %d, index: %d",
2145651e4cefSPeter Xu                         vector, irq.vector, index);
2146651e4cefSPeter Xu         }
2147651e4cefSPeter Xu     }
2148651e4cefSPeter Xu 
2149651e4cefSPeter Xu     /*
2150651e4cefSPeter Xu      * We'd better keep the last two bits, assuming that guest OS
2151651e4cefSPeter Xu      * might modify it. Keep it does not hurt after all.
2152651e4cefSPeter Xu      */
2153651e4cefSPeter Xu     irq.msi_addr_last_bits = addr.__not_care;
2154651e4cefSPeter Xu 
2155651e4cefSPeter Xu     /* Translate VTDIrq to MSI message */
2156651e4cefSPeter Xu     vtd_generate_msi_message(&irq, translated);
2157651e4cefSPeter Xu 
2158651e4cefSPeter Xu     VTD_DPRINTF(IR, "mapping MSI 0x%"PRIx64":0x%"PRIx32 " -> "
2159651e4cefSPeter Xu                 "0x%"PRIx64":0x%"PRIx32, origin->address, origin->data,
2160651e4cefSPeter Xu                 translated->address, translated->data);
2161651e4cefSPeter Xu     return 0;
2162651e4cefSPeter Xu 
2163651e4cefSPeter Xu do_not_translate:
2164651e4cefSPeter Xu     memcpy(translated, origin, sizeof(*origin));
2165651e4cefSPeter Xu     return 0;
2166651e4cefSPeter Xu }
2167651e4cefSPeter Xu 
2168651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr,
2169651e4cefSPeter Xu                                    uint64_t *data, unsigned size,
2170651e4cefSPeter Xu                                    MemTxAttrs attrs)
2171651e4cefSPeter Xu {
2172651e4cefSPeter Xu     return MEMTX_OK;
2173651e4cefSPeter Xu }
2174651e4cefSPeter Xu 
2175651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr,
2176651e4cefSPeter Xu                                     uint64_t value, unsigned size,
2177651e4cefSPeter Xu                                     MemTxAttrs attrs)
2178651e4cefSPeter Xu {
2179651e4cefSPeter Xu     int ret = 0;
218009cd058aSMichael S. Tsirkin     MSIMessage from = {}, to = {};
2181651e4cefSPeter Xu 
2182651e4cefSPeter Xu     from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST;
2183651e4cefSPeter Xu     from.data = (uint32_t) value;
2184651e4cefSPeter Xu 
2185651e4cefSPeter Xu     ret = vtd_interrupt_remap_msi(opaque, &from, &to);
2186651e4cefSPeter Xu     if (ret) {
2187651e4cefSPeter Xu         /* TODO: report error */
2188651e4cefSPeter Xu         VTD_DPRINTF(GENERAL, "int remap fail for addr 0x%"PRIx64
2189651e4cefSPeter Xu                     " data 0x%"PRIx32, from.address, from.data);
2190651e4cefSPeter Xu         /* Drop this interrupt */
2191651e4cefSPeter Xu         return MEMTX_ERROR;
2192651e4cefSPeter Xu     }
2193651e4cefSPeter Xu 
2194651e4cefSPeter Xu     VTD_DPRINTF(IR, "delivering MSI 0x%"PRIx64":0x%"PRIx32
2195651e4cefSPeter Xu                 " for device sid 0x%04x",
2196651e4cefSPeter Xu                 to.address, to.data, sid);
2197651e4cefSPeter Xu 
2198651e4cefSPeter Xu     if (dma_memory_write(&address_space_memory, to.address,
2199651e4cefSPeter Xu                          &to.data, size)) {
2200651e4cefSPeter Xu         VTD_DPRINTF(GENERAL, "error: fail to write 0x%"PRIx64
2201651e4cefSPeter Xu                     " value 0x%"PRIx32, to.address, to.data);
2202651e4cefSPeter Xu     }
2203651e4cefSPeter Xu 
2204651e4cefSPeter Xu     return MEMTX_OK;
2205651e4cefSPeter Xu }
2206651e4cefSPeter Xu 
2207651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = {
2208651e4cefSPeter Xu     .read_with_attrs = vtd_mem_ir_read,
2209651e4cefSPeter Xu     .write_with_attrs = vtd_mem_ir_write,
2210651e4cefSPeter Xu     .endianness = DEVICE_LITTLE_ENDIAN,
2211651e4cefSPeter Xu     .impl = {
2212651e4cefSPeter Xu         .min_access_size = 4,
2213651e4cefSPeter Xu         .max_access_size = 4,
2214651e4cefSPeter Xu     },
2215651e4cefSPeter Xu     .valid = {
2216651e4cefSPeter Xu         .min_access_size = 4,
2217651e4cefSPeter Xu         .max_access_size = 4,
2218651e4cefSPeter Xu     },
2219651e4cefSPeter Xu };
22207df953bdSKnut Omang 
22217df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn)
22227df953bdSKnut Omang {
22237df953bdSKnut Omang     uintptr_t key = (uintptr_t)bus;
22247df953bdSKnut Omang     VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key);
22257df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
22267df953bdSKnut Omang 
22277df953bdSKnut Omang     if (!vtd_bus) {
22287df953bdSKnut Omang         /* No corresponding free() */
222904af0e18SPeter Xu         vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \
223004af0e18SPeter Xu                             X86_IOMMU_PCI_DEVFN_MAX);
22317df953bdSKnut Omang         vtd_bus->bus = bus;
22327df953bdSKnut Omang         key = (uintptr_t)bus;
22337df953bdSKnut Omang         g_hash_table_insert(s->vtd_as_by_busptr, &key, vtd_bus);
22347df953bdSKnut Omang     }
22357df953bdSKnut Omang 
22367df953bdSKnut Omang     vtd_dev_as = vtd_bus->dev_as[devfn];
22377df953bdSKnut Omang 
22387df953bdSKnut Omang     if (!vtd_dev_as) {
22397df953bdSKnut Omang         vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace));
22407df953bdSKnut Omang 
22417df953bdSKnut Omang         vtd_dev_as->bus = bus;
22427df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
22437df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
22447df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
22457df953bdSKnut Omang         memory_region_init_iommu(&vtd_dev_as->iommu, OBJECT(s),
22467df953bdSKnut Omang                                  &s->iommu_ops, "intel_iommu", UINT64_MAX);
2247651e4cefSPeter Xu         memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s),
2248651e4cefSPeter Xu                               &vtd_mem_ir_ops, s, "intel_iommu_ir",
2249651e4cefSPeter Xu                               VTD_INTERRUPT_ADDR_SIZE);
2250651e4cefSPeter Xu         memory_region_add_subregion(&vtd_dev_as->iommu, VTD_INTERRUPT_ADDR_FIRST,
2251651e4cefSPeter Xu                                     &vtd_dev_as->iommu_ir);
22527df953bdSKnut Omang         address_space_init(&vtd_dev_as->as,
22537df953bdSKnut Omang                            &vtd_dev_as->iommu, "intel_iommu");
22547df953bdSKnut Omang     }
22557df953bdSKnut Omang     return vtd_dev_as;
22567df953bdSKnut Omang }
22577df953bdSKnut Omang 
22581da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
22591da12ec4SLe Tan  * attention when adding new initialization stuff.
22601da12ec4SLe Tan  */
22611da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
22621da12ec4SLe Tan {
2263d54bd7f8SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
2264d54bd7f8SPeter Xu 
22651da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
22661da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
22671da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
22681da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
22691da12ec4SLe Tan 
22701da12ec4SLe Tan     s->iommu_ops.translate = vtd_iommu_translate;
22713cb3b154SAlex Williamson     s->iommu_ops.notify_started = vtd_iommu_notify_started;
22721da12ec4SLe Tan     s->root = 0;
22731da12ec4SLe Tan     s->root_extended = false;
22741da12ec4SLe Tan     s->dmar_enabled = false;
22751da12ec4SLe Tan     s->iq_head = 0;
22761da12ec4SLe Tan     s->iq_tail = 0;
22771da12ec4SLe Tan     s->iq = 0;
22781da12ec4SLe Tan     s->iq_size = 0;
22791da12ec4SLe Tan     s->qi_enabled = false;
22801da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
22811da12ec4SLe Tan     s->next_frcd_reg = 0;
22821da12ec4SLe Tan     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | VTD_CAP_MGAW |
2283d66b969bSJason Wang              VTD_CAP_SAGAW | VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS;
2284ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
22851da12ec4SLe Tan 
2286d54bd7f8SPeter Xu     if (x86_iommu->intr_supported) {
2287d54bd7f8SPeter Xu         s->ecap |= VTD_ECAP_IR;
2288d54bd7f8SPeter Xu     }
2289d54bd7f8SPeter Xu 
2290d92fa2dcSLe Tan     vtd_reset_context_cache(s);
2291b5a280c0SLe Tan     vtd_reset_iotlb(s);
2292d92fa2dcSLe Tan 
22931da12ec4SLe Tan     /* Define registers with default values and bit semantics */
22941da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
22951da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
22961da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
22971da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
22981da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
22991da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
23001da12ec4SLe Tan     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0);
23011da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
23021da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
23031da12ec4SLe Tan 
23041da12ec4SLe Tan     /* Advanced Fault Logging not supported */
23051da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
23061da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
23071da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
23081da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
23091da12ec4SLe Tan 
23101da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
23111da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
23121da12ec4SLe Tan      */
23131da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
23141da12ec4SLe Tan 
23151da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
23161da12ec4SLe Tan      * as Clear in the CAP_REG.
23171da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
23181da12ec4SLe Tan      */
23191da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
23201da12ec4SLe Tan 
2321ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
2322ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
2323ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0);
2324ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
2325ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
2326ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
2327ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
2328ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
2329ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
2330ed7b8fbcSLe Tan 
23311da12ec4SLe Tan     /* IOTLB registers */
23321da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
23331da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
23341da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
23351da12ec4SLe Tan 
23361da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
23371da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
23381da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
2339a5861439SPeter Xu 
2340a5861439SPeter Xu     /*
2341a5861439SPeter Xu      * Interrupt remapping registers, not support extended interrupt
2342a5861439SPeter Xu      * mode for now.
2343a5861439SPeter Xu      */
2344a5861439SPeter Xu     vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff00fULL, 0);
23451da12ec4SLe Tan }
23461da12ec4SLe Tan 
23471da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
23481da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
23491da12ec4SLe Tan  */
23501da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
23511da12ec4SLe Tan {
23521da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
23531da12ec4SLe Tan 
23541da12ec4SLe Tan     VTD_DPRINTF(GENERAL, "");
23551da12ec4SLe Tan     vtd_init(s);
23561da12ec4SLe Tan }
23571da12ec4SLe Tan 
2358621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
2359621d983aSMarcel Apfelbaum {
2360621d983aSMarcel Apfelbaum     IntelIOMMUState *s = opaque;
2361621d983aSMarcel Apfelbaum     VTDAddressSpace *vtd_as;
2362621d983aSMarcel Apfelbaum 
236304af0e18SPeter Xu     assert(0 <= devfn && devfn <= X86_IOMMU_PCI_DEVFN_MAX);
2364621d983aSMarcel Apfelbaum 
2365621d983aSMarcel Apfelbaum     vtd_as = vtd_find_add_as(s, bus, devfn);
2366621d983aSMarcel Apfelbaum     return &vtd_as->as;
2367621d983aSMarcel Apfelbaum }
2368621d983aSMarcel Apfelbaum 
23691da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
23701da12ec4SLe Tan {
2371*cb135f59SPeter Xu     PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
2372*cb135f59SPeter Xu     PCIBus *bus = pcms->bus;
23731da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
23741da12ec4SLe Tan 
23751da12ec4SLe Tan     VTD_DPRINTF(GENERAL, "");
23767df953bdSKnut Omang     memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num));
23771da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
23781da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
23791da12ec4SLe Tan     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem);
2380b5a280c0SLe Tan     /* No corresponding destroy */
2381b5a280c0SLe Tan     s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
2382b5a280c0SLe Tan                                      g_free, g_free);
23837df953bdSKnut Omang     s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
23847df953bdSKnut Omang                                               g_free, g_free);
23851da12ec4SLe Tan     vtd_init(s);
2386621d983aSMarcel Apfelbaum     sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
2387621d983aSMarcel Apfelbaum     pci_setup_iommu(bus, vtd_host_dma_iommu, dev);
2388*cb135f59SPeter Xu     /* Pseudo address space under root PCI bus. */
2389*cb135f59SPeter Xu     pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC);
23901da12ec4SLe Tan }
23911da12ec4SLe Tan 
23921da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
23931da12ec4SLe Tan {
23941da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
23951c7955c4SPeter Xu     X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass);
23961da12ec4SLe Tan 
23971da12ec4SLe Tan     dc->reset = vtd_reset;
23981da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
23991da12ec4SLe Tan     dc->props = vtd_properties;
2400621d983aSMarcel Apfelbaum     dc->hotpluggable = false;
24011c7955c4SPeter Xu     x86_class->realize = vtd_realize;
24021da12ec4SLe Tan }
24031da12ec4SLe Tan 
24041da12ec4SLe Tan static const TypeInfo vtd_info = {
24051da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
24061c7955c4SPeter Xu     .parent        = TYPE_X86_IOMMU_DEVICE,
24071da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
24081da12ec4SLe Tan     .class_init    = vtd_class_init,
24091da12ec4SLe Tan };
24101da12ec4SLe Tan 
24111da12ec4SLe Tan static void vtd_register_types(void)
24121da12ec4SLe Tan {
24131da12ec4SLe Tan     VTD_DPRINTF(GENERAL, "");
24141da12ec4SLe Tan     type_register_static(&vtd_info);
24151da12ec4SLe Tan }
24161da12ec4SLe Tan 
24171da12ec4SLe Tan type_init(vtd_register_types)
2418