xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision ba7d12eb8ce2d7367615071c0569947457d36803)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
234684a204SPeter Xu #include "qemu/error-report.h"
24db725815SMarkus Armbruster #include "qemu/main-loop.h"
256333e93cSRadim Krčmář #include "qapi/error.h"
261da12ec4SLe Tan #include "hw/sysbus.h"
271da12ec4SLe Tan #include "intel_iommu_internal.h"
287df953bdSKnut Omang #include "hw/pci/pci.h"
293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h"
30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
31621d983aSMarcel Apfelbaum #include "hw/i386/pc.h"
32dea651a9SFeng Wu #include "hw/i386/apic-msidef.h"
3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h"
34cb135f59SPeter Xu #include "hw/pci-host/q35.h"
354684a204SPeter Xu #include "sysemu/kvm.h"
36f14fb6c2SEric Auger #include "sysemu/dma.h"
3728cf553aSPeter Xu #include "sysemu/sysemu.h"
3832946019SRadim Krčmář #include "hw/i386/apic_internal.h"
39a9dc68d9SClaudio Fontana #include "kvm/kvm_i386.h"
40d6454270SMarkus Armbruster #include "migration/vmstate.h"
41bc535e59SPeter Xu #include "trace.h"
421da12ec4SLe Tan 
43fb43cf73SLiu, Yi L /* context entry operations */
44fb43cf73SLiu, Yi L #define VTD_CE_GET_RID2PASID(ce) \
45fb43cf73SLiu, Yi L     ((ce)->val[1] & VTD_SM_CONTEXT_ENTRY_RID2PASID_MASK)
46fb43cf73SLiu, Yi L #define VTD_CE_GET_PASID_DIR_TABLE(ce) \
47fb43cf73SLiu, Yi L     ((ce)->val[0] & VTD_PASID_DIR_BASE_ADDR_MASK)
48fb43cf73SLiu, Yi L 
49fb43cf73SLiu, Yi L /* pe operations */
50fb43cf73SLiu, Yi L #define VTD_PE_GET_TYPE(pe) ((pe)->val[0] & VTD_SM_PASID_ENTRY_PGTT)
51fb43cf73SLiu, Yi L #define VTD_PE_GET_LEVEL(pe) (2 + (((pe)->val[0] >> 2) & VTD_SM_PASID_ENTRY_AW))
52fb43cf73SLiu, Yi L 
53da8d439cSJason Wang /*
54da8d439cSJason Wang  * PCI bus number (or SID) is not reliable since the device is usaully
55bad5cfcdSMichael Tokarev  * initialized before guest can configure the PCI bridge
56da8d439cSJason Wang  * (SECONDARY_BUS_NUMBER).
57da8d439cSJason Wang  */
58da8d439cSJason Wang struct vtd_as_key {
59da8d439cSJason Wang     PCIBus *bus;
60da8d439cSJason Wang     uint8_t devfn;
611b2b1237SJason Wang     uint32_t pasid;
621b2b1237SJason Wang };
631b2b1237SJason Wang 
641b2b1237SJason Wang struct vtd_iotlb_key {
651b2b1237SJason Wang     uint64_t gfn;
661b2b1237SJason Wang     uint32_t pasid;
671b2b1237SJason Wang     uint16_t sid;
68ec1a78ceSJason Wang     uint8_t level;
69da8d439cSJason Wang };
70da8d439cSJason Wang 
712cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s);
72c28b535dSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n);
732cc9ddccSPeter Xu 
7428cf553aSPeter Xu static void vtd_panic_require_caching_mode(void)
7528cf553aSPeter Xu {
7628cf553aSPeter Xu     error_report("We need to set caching-mode=on for intel-iommu to enable "
7728cf553aSPeter Xu                  "device assignment with IOMMU protection.");
7828cf553aSPeter Xu     exit(1);
7928cf553aSPeter Xu }
8028cf553aSPeter Xu 
811da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
821da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
831da12ec4SLe Tan {
841da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
851da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
861da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
871da12ec4SLe Tan }
881da12ec4SLe Tan 
891da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
901da12ec4SLe Tan {
911da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
921da12ec4SLe Tan }
931da12ec4SLe Tan 
941da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
951da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
961da12ec4SLe Tan {
971da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
981da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
991da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
1001da12ec4SLe Tan }
1011da12ec4SLe Tan 
1021da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
1031da12ec4SLe Tan {
1041da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
1051da12ec4SLe Tan }
1061da12ec4SLe Tan 
1071da12ec4SLe Tan /* "External" get/set operations */
1081da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1091da12ec4SLe Tan {
1101da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
1111da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
1121da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
1131da12ec4SLe Tan     stq_le_p(&s->csr[addr],
1141da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
1151da12ec4SLe Tan }
1161da12ec4SLe Tan 
1171da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
1181da12ec4SLe Tan {
1191da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
1201da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
1211da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
1221da12ec4SLe Tan     stl_le_p(&s->csr[addr],
1231da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
1241da12ec4SLe Tan }
1251da12ec4SLe Tan 
1261da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
1271da12ec4SLe Tan {
1281da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
1291da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
1301da12ec4SLe Tan     return val & ~womask;
1311da12ec4SLe Tan }
1321da12ec4SLe Tan 
1331da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
1341da12ec4SLe Tan {
1351da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
1361da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
1371da12ec4SLe Tan     return val & ~womask;
1381da12ec4SLe Tan }
1391da12ec4SLe Tan 
1401da12ec4SLe Tan /* "Internal" get/set operations */
1411da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1421da12ec4SLe Tan {
1431da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1441da12ec4SLe Tan }
1451da12ec4SLe Tan 
1461da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1471da12ec4SLe Tan {
1481da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1491da12ec4SLe Tan }
1501da12ec4SLe Tan 
1511da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1521da12ec4SLe Tan {
1531da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1541da12ec4SLe Tan }
1551da12ec4SLe Tan 
1561da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1571da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1581da12ec4SLe Tan {
1591da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1601da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1611da12ec4SLe Tan     return new_val;
1621da12ec4SLe Tan }
1631da12ec4SLe Tan 
1641da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1651da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1661da12ec4SLe Tan {
1671da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1681da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1691da12ec4SLe Tan     return new_val;
1701da12ec4SLe Tan }
1711da12ec4SLe Tan 
1721d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s)
1731d9efa73SPeter Xu {
1741d9efa73SPeter Xu     qemu_mutex_lock(&s->iommu_lock);
1751d9efa73SPeter Xu }
1761d9efa73SPeter Xu 
1771d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s)
1781d9efa73SPeter Xu {
1791d9efa73SPeter Xu     qemu_mutex_unlock(&s->iommu_lock);
1801d9efa73SPeter Xu }
1811d9efa73SPeter Xu 
1822811af3bSPeter Xu static void vtd_update_scalable_state(IntelIOMMUState *s)
1832811af3bSPeter Xu {
1842811af3bSPeter Xu     uint64_t val = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
1852811af3bSPeter Xu 
1862811af3bSPeter Xu     if (s->scalable_mode) {
1872811af3bSPeter Xu         s->root_scalable = val & VTD_RTADDR_SMT;
1882811af3bSPeter Xu     }
1892811af3bSPeter Xu }
1902811af3bSPeter Xu 
191147a372eSJason Wang static void vtd_update_iq_dw(IntelIOMMUState *s)
192147a372eSJason Wang {
193147a372eSJason Wang     uint64_t val = vtd_get_quad_raw(s, DMAR_IQA_REG);
194147a372eSJason Wang 
195147a372eSJason Wang     if (s->ecap & VTD_ECAP_SMTS &&
196147a372eSJason Wang         val & VTD_IQA_DW_MASK) {
197147a372eSJason Wang         s->iq_dw = true;
198147a372eSJason Wang     } else {
199147a372eSJason Wang         s->iq_dw = false;
200147a372eSJason Wang     }
201147a372eSJason Wang }
202147a372eSJason Wang 
2034f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */
2044f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as)
2054f8a62a9SPeter Xu {
2064f8a62a9SPeter Xu     return as->notifier_flags & IOMMU_NOTIFIER_MAP;
2074f8a62a9SPeter Xu }
2084f8a62a9SPeter Xu 
209b5a280c0SLe Tan /* GHashTable functions */
2101b2b1237SJason Wang static gboolean vtd_iotlb_equal(gconstpointer v1, gconstpointer v2)
211b5a280c0SLe Tan {
2121b2b1237SJason Wang     const struct vtd_iotlb_key *key1 = v1;
2131b2b1237SJason Wang     const struct vtd_iotlb_key *key2 = v2;
2141b2b1237SJason Wang 
2151b2b1237SJason Wang     return key1->sid == key2->sid &&
2161b2b1237SJason Wang            key1->pasid == key2->pasid &&
2171b2b1237SJason Wang            key1->level == key2->level &&
2181b2b1237SJason Wang            key1->gfn == key2->gfn;
219b5a280c0SLe Tan }
220b5a280c0SLe Tan 
2211b2b1237SJason Wang static guint vtd_iotlb_hash(gconstpointer v)
222b5a280c0SLe Tan {
2231b2b1237SJason Wang     const struct vtd_iotlb_key *key = v;
224ec1a78ceSJason Wang     uint64_t hash64 = key->gfn | ((uint64_t)(key->sid) << VTD_IOTLB_SID_SHIFT) |
225ec1a78ceSJason Wang         (uint64_t)(key->level - 1) << VTD_IOTLB_LVL_SHIFT |
226ec1a78ceSJason Wang         (uint64_t)(key->pasid) << VTD_IOTLB_PASID_SHIFT;
2271b2b1237SJason Wang 
228ec1a78ceSJason Wang     return (guint)((hash64 >> 32) ^ (hash64 & 0xffffffffU));
229b5a280c0SLe Tan }
230b5a280c0SLe Tan 
231da8d439cSJason Wang static gboolean vtd_as_equal(gconstpointer v1, gconstpointer v2)
232da8d439cSJason Wang {
233da8d439cSJason Wang     const struct vtd_as_key *key1 = v1;
234da8d439cSJason Wang     const struct vtd_as_key *key2 = v2;
235da8d439cSJason Wang 
2361b2b1237SJason Wang     return (key1->bus == key2->bus) && (key1->devfn == key2->devfn) &&
2371b2b1237SJason Wang            (key1->pasid == key2->pasid);
238da8d439cSJason Wang }
239da8d439cSJason Wang 
240da8d439cSJason Wang /*
241da8d439cSJason Wang  * Note that we use pointer to PCIBus as the key, so hashing/shifting
242da8d439cSJason Wang  * based on the pointer value is intended. Note that we deal with
243da8d439cSJason Wang  * collisions through vtd_as_equal().
244da8d439cSJason Wang  */
245da8d439cSJason Wang static guint vtd_as_hash(gconstpointer v)
246da8d439cSJason Wang {
247da8d439cSJason Wang     const struct vtd_as_key *key = v;
248da8d439cSJason Wang     guint value = (guint)(uintptr_t)key->bus;
249da8d439cSJason Wang 
250da8d439cSJason Wang     return (guint)(value << 8 | key->devfn);
251da8d439cSJason Wang }
252da8d439cSJason Wang 
253b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
254b5a280c0SLe Tan                                           gpointer user_data)
255b5a280c0SLe Tan {
256b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
257b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
258b5a280c0SLe Tan     return entry->domain_id == domain_id;
259b5a280c0SLe Tan }
260b5a280c0SLe Tan 
261d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
262d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
263d66b969bSJason Wang {
2647e58326aSPeter Xu     assert(level != 0);
265d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
266d66b969bSJason Wang }
267d66b969bSJason Wang 
268d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
269d66b969bSJason Wang {
270d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
271d66b969bSJason Wang }
272d66b969bSJason Wang 
273b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
274b5a280c0SLe Tan                                         gpointer user_data)
275b5a280c0SLe Tan {
276b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
277b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
278d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
279d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
280b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
281d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
282d66b969bSJason Wang              (entry->gfn == gfn_tlb));
283b5a280c0SLe Tan }
284b5a280c0SLe Tan 
285d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
2861d9efa73SPeter Xu  * IntelIOMMUState to 1.  Must be called with IOMMU lock held.
287d92fa2dcSLe Tan  */
2881d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s)
289d92fa2dcSLe Tan {
290d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
291da8d439cSJason Wang     GHashTableIter as_it;
292d92fa2dcSLe Tan 
2937feb51b7SPeter Xu     trace_vtd_context_cache_reset();
2947feb51b7SPeter Xu 
295da8d439cSJason Wang     g_hash_table_iter_init(&as_it, s->vtd_address_spaces);
2967df953bdSKnut Omang 
297da8d439cSJason Wang     while (g_hash_table_iter_next(&as_it, NULL, (void **)&vtd_as)) {
298d92fa2dcSLe Tan         vtd_as->context_cache_entry.context_cache_gen = 0;
299d92fa2dcSLe Tan     }
300d92fa2dcSLe Tan     s->context_cache_gen = 1;
301d92fa2dcSLe Tan }
302d92fa2dcSLe Tan 
3031d9efa73SPeter Xu /* Must be called with IOMMU lock held. */
3041d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s)
305b5a280c0SLe Tan {
306b5a280c0SLe Tan     assert(s->iotlb);
307b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
308b5a280c0SLe Tan }
309b5a280c0SLe Tan 
3101d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s)
3111d9efa73SPeter Xu {
3121d9efa73SPeter Xu     vtd_iommu_lock(s);
3131d9efa73SPeter Xu     vtd_reset_iotlb_locked(s);
3141d9efa73SPeter Xu     vtd_iommu_unlock(s);
3151d9efa73SPeter Xu }
3161d9efa73SPeter Xu 
31706aba4caSPeter Xu static void vtd_reset_caches(IntelIOMMUState *s)
31806aba4caSPeter Xu {
31906aba4caSPeter Xu     vtd_iommu_lock(s);
32006aba4caSPeter Xu     vtd_reset_iotlb_locked(s);
32106aba4caSPeter Xu     vtd_reset_context_cache_locked(s);
32206aba4caSPeter Xu     vtd_iommu_unlock(s);
32306aba4caSPeter Xu }
32406aba4caSPeter Xu 
325d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
326d66b969bSJason Wang {
327d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
328d66b969bSJason Wang }
329d66b969bSJason Wang 
3301d9efa73SPeter Xu /* Must be called with IOMMU lock held */
331b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
3321b2b1237SJason Wang                                        uint32_t pasid, hwaddr addr)
333b5a280c0SLe Tan {
3341b2b1237SJason Wang     struct vtd_iotlb_key key;
335d66b969bSJason Wang     VTDIOTLBEntry *entry;
336d66b969bSJason Wang     int level;
337b5a280c0SLe Tan 
338d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
3391b2b1237SJason Wang         key.gfn = vtd_get_iotlb_gfn(addr, level);
3401b2b1237SJason Wang         key.level = level;
3411b2b1237SJason Wang         key.sid = source_id;
3421b2b1237SJason Wang         key.pasid = pasid;
343d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
344d66b969bSJason Wang         if (entry) {
345d66b969bSJason Wang             goto out;
346d66b969bSJason Wang         }
347d66b969bSJason Wang     }
348b5a280c0SLe Tan 
349d66b969bSJason Wang out:
350d66b969bSJason Wang     return entry;
351b5a280c0SLe Tan }
352b5a280c0SLe Tan 
3531d9efa73SPeter Xu /* Must be with IOMMU lock held */
354b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
355b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
3561b2b1237SJason Wang                              uint8_t access_flags, uint32_t level,
3571b2b1237SJason Wang                              uint32_t pasid)
358b5a280c0SLe Tan {
359b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
3601b2b1237SJason Wang     struct vtd_iotlb_key *key = g_malloc(sizeof(*key));
361d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
362b5a280c0SLe Tan 
3636c441e1dSPeter Xu     trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id);
364b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
3656c441e1dSPeter Xu         trace_vtd_iotlb_reset("iotlb exceeds size limit");
3661d9efa73SPeter Xu         vtd_reset_iotlb_locked(s);
367b5a280c0SLe Tan     }
368b5a280c0SLe Tan 
369b5a280c0SLe Tan     entry->gfn = gfn;
370b5a280c0SLe Tan     entry->domain_id = domain_id;
371b5a280c0SLe Tan     entry->slpte = slpte;
37207f7b733SPeter Xu     entry->access_flags = access_flags;
373d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
3741b2b1237SJason Wang     entry->pasid = pasid;
3751b2b1237SJason Wang 
3761b2b1237SJason Wang     key->gfn = gfn;
3771b2b1237SJason Wang     key->sid = source_id;
3781b2b1237SJason Wang     key->level = level;
3791b2b1237SJason Wang     key->pasid = pasid;
3801b2b1237SJason Wang 
381b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
382b5a280c0SLe Tan }
383b5a280c0SLe Tan 
3841da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
3851da12ec4SLe Tan  * interrupt via MSI.
3861da12ec4SLe Tan  */
3871da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
3881da12ec4SLe Tan                                    hwaddr mesg_data_reg)
3891da12ec4SLe Tan {
39032946019SRadim Krčmář     MSIMessage msi;
3911da12ec4SLe Tan 
3921da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
3931da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
3941da12ec4SLe Tan 
39532946019SRadim Krčmář     msi.address = vtd_get_long_raw(s, mesg_addr_reg);
39632946019SRadim Krčmář     msi.data = vtd_get_long_raw(s, mesg_data_reg);
3971da12ec4SLe Tan 
3987feb51b7SPeter Xu     trace_vtd_irq_generate(msi.address, msi.data);
3997feb51b7SPeter Xu 
400eaaaf8abSPaolo Bonzini     apic_get_class(NULL)->send_msi(&msi);
4011da12ec4SLe Tan }
4021da12ec4SLe Tan 
4031da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
4041da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
4051da12ec4SLe Tan  * before any update.
4061da12ec4SLe Tan  */
4071da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
4081da12ec4SLe Tan {
4091da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
4101da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
4111376211fSPeter Xu         error_report_once("There are previous interrupt conditions "
4127feb51b7SPeter Xu                           "to be serviced by software, fault event "
4131376211fSPeter Xu                           "is not generated");
4141da12ec4SLe Tan         return;
4151da12ec4SLe Tan     }
4161da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
4171da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
4181376211fSPeter Xu         error_report_once("Interrupt Mask set, irq is not generated");
4191da12ec4SLe Tan     } else {
4201da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
4211da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
4221da12ec4SLe Tan     }
4231da12ec4SLe Tan }
4241da12ec4SLe Tan 
4251da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
4261da12ec4SLe Tan  * @index is Set.
4271da12ec4SLe Tan  */
4281da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
4291da12ec4SLe Tan {
4301da12ec4SLe Tan     /* Each reg is 128-bit */
4311da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
4321da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
4331da12ec4SLe Tan 
4341da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
4351da12ec4SLe Tan 
4361da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
4371da12ec4SLe Tan }
4381da12ec4SLe Tan 
4391da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
4401da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
4411da12ec4SLe Tan  * registers.
4421da12ec4SLe Tan  */
4431da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
4441da12ec4SLe Tan {
4451da12ec4SLe Tan     uint32_t i;
4461da12ec4SLe Tan     uint32_t ppf_mask = 0;
4471da12ec4SLe Tan 
4481da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4491da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
4501da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
4511da12ec4SLe Tan             break;
4521da12ec4SLe Tan         }
4531da12ec4SLe Tan     }
4541da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
4557feb51b7SPeter Xu     trace_vtd_fsts_ppf(!!ppf_mask);
4561da12ec4SLe Tan }
4571da12ec4SLe Tan 
4581da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
4591da12ec4SLe Tan {
4601da12ec4SLe Tan     /* Each reg is 128-bit */
4611da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
4621da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
4631da12ec4SLe Tan 
4641da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
4651da12ec4SLe Tan 
4661da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
4671da12ec4SLe Tan     vtd_update_fsts_ppf(s);
4681da12ec4SLe Tan }
4691da12ec4SLe Tan 
4701da12ec4SLe Tan /* Must not update F field now, should be done later */
4711da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
472c7016bf7SDavid Woodhouse                             uint64_t hi, uint64_t lo)
4731da12ec4SLe Tan {
4741da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
4751da12ec4SLe Tan 
4761da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
4771da12ec4SLe Tan 
4781da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
4791da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
4807feb51b7SPeter Xu 
4817feb51b7SPeter Xu     trace_vtd_frr_new(index, hi, lo);
4821da12ec4SLe Tan }
4831da12ec4SLe Tan 
4841da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
4851da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
4861da12ec4SLe Tan {
4871da12ec4SLe Tan     uint32_t i;
4881da12ec4SLe Tan     uint64_t frcd_reg;
4891da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
4901da12ec4SLe Tan 
4911da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4921da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
4931da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
4941da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
4951da12ec4SLe Tan             return true;
4961da12ec4SLe Tan         }
4971da12ec4SLe Tan         addr += 16; /* 128-bit for each */
4981da12ec4SLe Tan     }
4991da12ec4SLe Tan     return false;
5001da12ec4SLe Tan }
5011da12ec4SLe Tan 
5021da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
503c7016bf7SDavid Woodhouse static void vtd_report_frcd_fault(IntelIOMMUState *s, uint64_t source_id,
504c7016bf7SDavid Woodhouse                                   uint64_t hi, uint64_t lo)
5051da12ec4SLe Tan {
5061da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
5071da12ec4SLe Tan 
5081da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
5091376211fSPeter Xu         error_report_once("New fault is not recorded due to "
5101376211fSPeter Xu                           "Primary Fault Overflow");
5111da12ec4SLe Tan         return;
5121da12ec4SLe Tan     }
5137feb51b7SPeter Xu 
5141da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
5151376211fSPeter Xu         error_report_once("New fault is not recorded due to "
5161376211fSPeter Xu                           "compression of faults");
5171da12ec4SLe Tan         return;
5181da12ec4SLe Tan     }
5197feb51b7SPeter Xu 
5201da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
5211376211fSPeter Xu         error_report_once("Next Fault Recording Reg is used, "
5221376211fSPeter Xu                           "new fault is not recorded, set PFO field");
5231da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
5241da12ec4SLe Tan         return;
5251da12ec4SLe Tan     }
5261da12ec4SLe Tan 
527c7016bf7SDavid Woodhouse     vtd_record_frcd(s, s->next_frcd_reg, hi, lo);
5281da12ec4SLe Tan 
5291da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
5301376211fSPeter Xu         error_report_once("There are pending faults already, "
5311376211fSPeter Xu                           "fault event is not generated");
5321da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
5331da12ec4SLe Tan         s->next_frcd_reg++;
5341da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
5351da12ec4SLe Tan             s->next_frcd_reg = 0;
5361da12ec4SLe Tan         }
5371da12ec4SLe Tan     } else {
5381da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
5391da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
5401da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
5411da12ec4SLe Tan         s->next_frcd_reg++;
5421da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
5431da12ec4SLe Tan             s->next_frcd_reg = 0;
5441da12ec4SLe Tan         }
5451da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
5461da12ec4SLe Tan          * So generate fault event (interrupt).
5471da12ec4SLe Tan          */
5481da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
5491da12ec4SLe Tan     }
5501da12ec4SLe Tan }
5511da12ec4SLe Tan 
552c7016bf7SDavid Woodhouse /* Log and report an DMAR (address translation) fault to software */
553c7016bf7SDavid Woodhouse static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
554c7016bf7SDavid Woodhouse                                   hwaddr addr, VTDFaultReason fault,
555c7016bf7SDavid Woodhouse                                   bool is_write, bool is_pasid,
556c7016bf7SDavid Woodhouse                                   uint32_t pasid)
557c7016bf7SDavid Woodhouse {
558c7016bf7SDavid Woodhouse     uint64_t hi, lo;
559c7016bf7SDavid Woodhouse 
560c7016bf7SDavid Woodhouse     assert(fault < VTD_FR_MAX);
561c7016bf7SDavid Woodhouse 
562c7016bf7SDavid Woodhouse     trace_vtd_dmar_fault(source_id, fault, addr, is_write);
563c7016bf7SDavid Woodhouse 
564c7016bf7SDavid Woodhouse     lo = VTD_FRCD_FI(addr);
565c7016bf7SDavid Woodhouse     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault) |
566c7016bf7SDavid Woodhouse          VTD_FRCD_PV(pasid) | VTD_FRCD_PP(is_pasid);
567c7016bf7SDavid Woodhouse     if (!is_write) {
568c7016bf7SDavid Woodhouse         hi |= VTD_FRCD_T;
569c7016bf7SDavid Woodhouse     }
570c7016bf7SDavid Woodhouse 
571c7016bf7SDavid Woodhouse     vtd_report_frcd_fault(s, source_id, hi, lo);
572c7016bf7SDavid Woodhouse }
573c7016bf7SDavid Woodhouse 
574c7016bf7SDavid Woodhouse 
575c7016bf7SDavid Woodhouse static void vtd_report_ir_fault(IntelIOMMUState *s, uint64_t source_id,
576c7016bf7SDavid Woodhouse                                 VTDFaultReason fault, uint16_t index)
577c7016bf7SDavid Woodhouse {
578c7016bf7SDavid Woodhouse     uint64_t hi, lo;
579c7016bf7SDavid Woodhouse 
580c7016bf7SDavid Woodhouse     lo = VTD_FRCD_IR_IDX(index);
581c7016bf7SDavid Woodhouse     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
582c7016bf7SDavid Woodhouse 
583c7016bf7SDavid Woodhouse     vtd_report_frcd_fault(s, source_id, hi, lo);
584c7016bf7SDavid Woodhouse }
585c7016bf7SDavid Woodhouse 
586ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
587ed7b8fbcSLe Tan  * conditions.
588ed7b8fbcSLe Tan  */
589ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
590ed7b8fbcSLe Tan {
591ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
592ed7b8fbcSLe Tan 
593ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
594ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
595ed7b8fbcSLe Tan }
596ed7b8fbcSLe Tan 
597ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
598ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
599ed7b8fbcSLe Tan {
600ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
601bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("One pending, skip current");
602ed7b8fbcSLe Tan         return;
603ed7b8fbcSLe Tan     }
604ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
605ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
606ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
607bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, "
608bc535e59SPeter Xu                                     "new event not generated");
609ed7b8fbcSLe Tan         return;
610ed7b8fbcSLe Tan     } else {
611ed7b8fbcSLe Tan         /* Generate the interrupt event */
612bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("Generating complete event");
613ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
614ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
615ed7b8fbcSLe Tan     }
616ed7b8fbcSLe Tan }
617ed7b8fbcSLe Tan 
618fb43cf73SLiu, Yi L static inline bool vtd_root_entry_present(IntelIOMMUState *s,
619fb43cf73SLiu, Yi L                                           VTDRootEntry *re,
620fb43cf73SLiu, Yi L                                           uint8_t devfn)
6211da12ec4SLe Tan {
622fb43cf73SLiu, Yi L     if (s->root_scalable && devfn > UINT8_MAX / 2) {
623fb43cf73SLiu, Yi L         return re->hi & VTD_ROOT_ENTRY_P;
624fb43cf73SLiu, Yi L     }
625fb43cf73SLiu, Yi L 
626fb43cf73SLiu, Yi L     return re->lo & VTD_ROOT_ENTRY_P;
6271da12ec4SLe Tan }
6281da12ec4SLe Tan 
6291da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
6301da12ec4SLe Tan                               VTDRootEntry *re)
6311da12ec4SLe Tan {
6321da12ec4SLe Tan     dma_addr_t addr;
6331da12ec4SLe Tan 
6341da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
635ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
636ba06fe8aSPhilippe Mathieu-Daudé                         re, sizeof(*re), MEMTXATTRS_UNSPECIFIED)) {
637fb43cf73SLiu, Yi L         re->lo = 0;
6381da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
6391da12ec4SLe Tan     }
640fb43cf73SLiu, Yi L     re->lo = le64_to_cpu(re->lo);
641fb43cf73SLiu, Yi L     re->hi = le64_to_cpu(re->hi);
6421da12ec4SLe Tan     return 0;
6431da12ec4SLe Tan }
6441da12ec4SLe Tan 
6458f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context)
6461da12ec4SLe Tan {
6471da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
6481da12ec4SLe Tan }
6491da12ec4SLe Tan 
650fb43cf73SLiu, Yi L static int vtd_get_context_entry_from_root(IntelIOMMUState *s,
651fb43cf73SLiu, Yi L                                            VTDRootEntry *re,
652fb43cf73SLiu, Yi L                                            uint8_t index,
6531da12ec4SLe Tan                                            VTDContextEntry *ce)
6541da12ec4SLe Tan {
655fb43cf73SLiu, Yi L     dma_addr_t addr, ce_size;
6561da12ec4SLe Tan 
6576c441e1dSPeter Xu     /* we have checked that root entry is present */
658fb43cf73SLiu, Yi L     ce_size = s->root_scalable ? VTD_CTX_ENTRY_SCALABLE_SIZE :
659fb43cf73SLiu, Yi L               VTD_CTX_ENTRY_LEGACY_SIZE;
660fb43cf73SLiu, Yi L 
661fb43cf73SLiu, Yi L     if (s->root_scalable && index > UINT8_MAX / 2) {
662fb43cf73SLiu, Yi L         index = index & (~VTD_DEVFN_CHECK_MASK);
663fb43cf73SLiu, Yi L         addr = re->hi & VTD_ROOT_ENTRY_CTP;
664fb43cf73SLiu, Yi L     } else {
665fb43cf73SLiu, Yi L         addr = re->lo & VTD_ROOT_ENTRY_CTP;
666fb43cf73SLiu, Yi L     }
667fb43cf73SLiu, Yi L 
668fb43cf73SLiu, Yi L     addr = addr + index * ce_size;
669ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
670ba06fe8aSPhilippe Mathieu-Daudé                         ce, ce_size, MEMTXATTRS_UNSPECIFIED)) {
6711da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
6721da12ec4SLe Tan     }
673fb43cf73SLiu, Yi L 
6741da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
6751da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
676fb43cf73SLiu, Yi L     if (ce_size == VTD_CTX_ENTRY_SCALABLE_SIZE) {
677fb43cf73SLiu, Yi L         ce->val[2] = le64_to_cpu(ce->val[2]);
678fb43cf73SLiu, Yi L         ce->val[3] = le64_to_cpu(ce->val[3]);
679fb43cf73SLiu, Yi L     }
6801da12ec4SLe Tan     return 0;
6811da12ec4SLe Tan }
6821da12ec4SLe Tan 
6838f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce)
6841da12ec4SLe Tan {
6851da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
6861da12ec4SLe Tan }
6871da12ec4SLe Tan 
68837f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw)
6891da12ec4SLe Tan {
69037f51384SPrasad Singamsetty     return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw);
6911da12ec4SLe Tan }
6921da12ec4SLe Tan 
6931da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
6941da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
6951da12ec4SLe Tan {
6961da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
6971da12ec4SLe Tan }
6981da12ec4SLe Tan 
6991da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
7001da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
7011da12ec4SLe Tan {
7021da12ec4SLe Tan     uint64_t slpte;
7031da12ec4SLe Tan 
7041da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
7051da12ec4SLe Tan 
7061da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
707ba06fe8aSPhilippe Mathieu-Daudé                         base_addr + index * sizeof(slpte),
708ba06fe8aSPhilippe Mathieu-Daudé                         &slpte, sizeof(slpte), MEMTXATTRS_UNSPECIFIED)) {
7091da12ec4SLe Tan         slpte = (uint64_t)-1;
7101da12ec4SLe Tan         return slpte;
7111da12ec4SLe Tan     }
7121da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
7131da12ec4SLe Tan     return slpte;
7141da12ec4SLe Tan }
7151da12ec4SLe Tan 
7166e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset
7176e905564SPeter Xu  * of current level.
7181da12ec4SLe Tan  */
7196e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level)
7201da12ec4SLe Tan {
7216e905564SPeter Xu     return (iova >> vtd_slpt_level_shift(level)) &
7221da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
7231da12ec4SLe Tan }
7241da12ec4SLe Tan 
7251da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
7261da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
7271da12ec4SLe Tan {
7281da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
7291da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
7301da12ec4SLe Tan }
7311da12ec4SLe Tan 
732fb43cf73SLiu, Yi L /* Return true if check passed, otherwise false */
733fb43cf73SLiu, Yi L static inline bool vtd_pe_type_check(X86IOMMUState *x86_iommu,
734fb43cf73SLiu, Yi L                                      VTDPASIDEntry *pe)
735fb43cf73SLiu, Yi L {
736fb43cf73SLiu, Yi L     switch (VTD_PE_GET_TYPE(pe)) {
737fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_FLT:
738fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_SLT:
739fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_NESTED:
740fb43cf73SLiu, Yi L         break;
741fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_PT:
742fb43cf73SLiu, Yi L         if (!x86_iommu->pt_supported) {
743fb43cf73SLiu, Yi L             return false;
744fb43cf73SLiu, Yi L         }
745fb43cf73SLiu, Yi L         break;
746fb43cf73SLiu, Yi L     default:
74737557b09SCai Huoqing         /* Unknown type */
748fb43cf73SLiu, Yi L         return false;
749fb43cf73SLiu, Yi L     }
750fb43cf73SLiu, Yi L     return true;
751fb43cf73SLiu, Yi L }
752fb43cf73SLiu, Yi L 
75356fc1e6aSLiu Yi L static inline bool vtd_pdire_present(VTDPASIDDirEntry *pdire)
75456fc1e6aSLiu Yi L {
75556fc1e6aSLiu Yi L     return pdire->val & 1;
75656fc1e6aSLiu Yi L }
75756fc1e6aSLiu Yi L 
75856fc1e6aSLiu Yi L /**
75956fc1e6aSLiu Yi L  * Caller of this function should check present bit if wants
76037557b09SCai Huoqing  * to use pdir entry for further usage except for fpd bit check.
76156fc1e6aSLiu Yi L  */
76256fc1e6aSLiu Yi L static int vtd_get_pdire_from_pdir_table(dma_addr_t pasid_dir_base,
763fb43cf73SLiu, Yi L                                          uint32_t pasid,
764fb43cf73SLiu, Yi L                                          VTDPASIDDirEntry *pdire)
765fb43cf73SLiu, Yi L {
766fb43cf73SLiu, Yi L     uint32_t index;
767fb43cf73SLiu, Yi L     dma_addr_t addr, entry_size;
768fb43cf73SLiu, Yi L 
769fb43cf73SLiu, Yi L     index = VTD_PASID_DIR_INDEX(pasid);
770fb43cf73SLiu, Yi L     entry_size = VTD_PASID_DIR_ENTRY_SIZE;
771fb43cf73SLiu, Yi L     addr = pasid_dir_base + index * entry_size;
772ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
773ba06fe8aSPhilippe Mathieu-Daudé                         pdire, entry_size, MEMTXATTRS_UNSPECIFIED)) {
774fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
775fb43cf73SLiu, Yi L     }
776fb43cf73SLiu, Yi L 
777cc2a0848SThomas Huth     pdire->val = le64_to_cpu(pdire->val);
778cc2a0848SThomas Huth 
779fb43cf73SLiu, Yi L     return 0;
780fb43cf73SLiu, Yi L }
781fb43cf73SLiu, Yi L 
78256fc1e6aSLiu Yi L static inline bool vtd_pe_present(VTDPASIDEntry *pe)
78356fc1e6aSLiu Yi L {
78456fc1e6aSLiu Yi L     return pe->val[0] & VTD_PASID_ENTRY_P;
78556fc1e6aSLiu Yi L }
78656fc1e6aSLiu Yi L 
78756fc1e6aSLiu Yi L static int vtd_get_pe_in_pasid_leaf_table(IntelIOMMUState *s,
788fb43cf73SLiu, Yi L                                           uint32_t pasid,
78956fc1e6aSLiu Yi L                                           dma_addr_t addr,
790fb43cf73SLiu, Yi L                                           VTDPASIDEntry *pe)
791fb43cf73SLiu, Yi L {
792fb43cf73SLiu, Yi L     uint32_t index;
79356fc1e6aSLiu Yi L     dma_addr_t entry_size;
794fb43cf73SLiu, Yi L     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
795fb43cf73SLiu, Yi L 
796fb43cf73SLiu, Yi L     index = VTD_PASID_TABLE_INDEX(pasid);
797fb43cf73SLiu, Yi L     entry_size = VTD_PASID_ENTRY_SIZE;
798fb43cf73SLiu, Yi L     addr = addr + index * entry_size;
799ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
800ba06fe8aSPhilippe Mathieu-Daudé                         pe, entry_size, MEMTXATTRS_UNSPECIFIED)) {
801fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
802fb43cf73SLiu, Yi L     }
803cc2a0848SThomas Huth     for (size_t i = 0; i < ARRAY_SIZE(pe->val); i++) {
804cc2a0848SThomas Huth         pe->val[i] = le64_to_cpu(pe->val[i]);
805cc2a0848SThomas Huth     }
806fb43cf73SLiu, Yi L 
807fb43cf73SLiu, Yi L     /* Do translation type check */
808fb43cf73SLiu, Yi L     if (!vtd_pe_type_check(x86_iommu, pe)) {
809fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
810fb43cf73SLiu, Yi L     }
811fb43cf73SLiu, Yi L 
812fb43cf73SLiu, Yi L     if (!vtd_is_level_supported(s, VTD_PE_GET_LEVEL(pe))) {
813fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
814fb43cf73SLiu, Yi L     }
815fb43cf73SLiu, Yi L 
816fb43cf73SLiu, Yi L     return 0;
817fb43cf73SLiu, Yi L }
818fb43cf73SLiu, Yi L 
81956fc1e6aSLiu Yi L /**
82056fc1e6aSLiu Yi L  * Caller of this function should check present bit if wants
82137557b09SCai Huoqing  * to use pasid entry for further usage except for fpd bit check.
82256fc1e6aSLiu Yi L  */
82356fc1e6aSLiu Yi L static int vtd_get_pe_from_pdire(IntelIOMMUState *s,
82456fc1e6aSLiu Yi L                                  uint32_t pasid,
82556fc1e6aSLiu Yi L                                  VTDPASIDDirEntry *pdire,
82656fc1e6aSLiu Yi L                                  VTDPASIDEntry *pe)
82756fc1e6aSLiu Yi L {
82856fc1e6aSLiu Yi L     dma_addr_t addr = pdire->val & VTD_PASID_TABLE_BASE_ADDR_MASK;
82956fc1e6aSLiu Yi L 
83056fc1e6aSLiu Yi L     return vtd_get_pe_in_pasid_leaf_table(s, pasid, addr, pe);
83156fc1e6aSLiu Yi L }
83256fc1e6aSLiu Yi L 
83356fc1e6aSLiu Yi L /**
83456fc1e6aSLiu Yi L  * This function gets a pasid entry from a specified pasid
83556fc1e6aSLiu Yi L  * table (includes dir and leaf table) with a specified pasid.
83656fc1e6aSLiu Yi L  * Sanity check should be done to ensure return a present
83756fc1e6aSLiu Yi L  * pasid entry to caller.
83856fc1e6aSLiu Yi L  */
83956fc1e6aSLiu Yi L static int vtd_get_pe_from_pasid_table(IntelIOMMUState *s,
840fb43cf73SLiu, Yi L                                        dma_addr_t pasid_dir_base,
841fb43cf73SLiu, Yi L                                        uint32_t pasid,
842fb43cf73SLiu, Yi L                                        VTDPASIDEntry *pe)
843fb43cf73SLiu, Yi L {
844fb43cf73SLiu, Yi L     int ret;
845fb43cf73SLiu, Yi L     VTDPASIDDirEntry pdire;
846fb43cf73SLiu, Yi L 
84756fc1e6aSLiu Yi L     ret = vtd_get_pdire_from_pdir_table(pasid_dir_base,
84856fc1e6aSLiu Yi L                                         pasid, &pdire);
849fb43cf73SLiu, Yi L     if (ret) {
850fb43cf73SLiu, Yi L         return ret;
851fb43cf73SLiu, Yi L     }
852fb43cf73SLiu, Yi L 
85356fc1e6aSLiu Yi L     if (!vtd_pdire_present(&pdire)) {
85456fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
85556fc1e6aSLiu Yi L     }
85656fc1e6aSLiu Yi L 
85756fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pdire(s, pasid, &pdire, pe);
858fb43cf73SLiu, Yi L     if (ret) {
859fb43cf73SLiu, Yi L         return ret;
860fb43cf73SLiu, Yi L     }
861fb43cf73SLiu, Yi L 
86256fc1e6aSLiu Yi L     if (!vtd_pe_present(pe)) {
86356fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
86456fc1e6aSLiu Yi L     }
86556fc1e6aSLiu Yi L 
86656fc1e6aSLiu Yi L     return 0;
867fb43cf73SLiu, Yi L }
868fb43cf73SLiu, Yi L 
869fb43cf73SLiu, Yi L static int vtd_ce_get_rid2pasid_entry(IntelIOMMUState *s,
870fb43cf73SLiu, Yi L                                       VTDContextEntry *ce,
8711b2b1237SJason Wang                                       VTDPASIDEntry *pe,
8721b2b1237SJason Wang                                       uint32_t pasid)
873fb43cf73SLiu, Yi L {
874fb43cf73SLiu, Yi L     dma_addr_t pasid_dir_base;
875fb43cf73SLiu, Yi L     int ret = 0;
876fb43cf73SLiu, Yi L 
8771b2b1237SJason Wang     if (pasid == PCI_NO_PASID) {
878fb43cf73SLiu, Yi L         pasid = VTD_CE_GET_RID2PASID(ce);
8791b2b1237SJason Wang     }
880fb43cf73SLiu, Yi L     pasid_dir_base = VTD_CE_GET_PASID_DIR_TABLE(ce);
88156fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pasid_table(s, pasid_dir_base, pasid, pe);
882fb43cf73SLiu, Yi L 
883fb43cf73SLiu, Yi L     return ret;
884fb43cf73SLiu, Yi L }
885fb43cf73SLiu, Yi L 
886fb43cf73SLiu, Yi L static int vtd_ce_get_pasid_fpd(IntelIOMMUState *s,
887fb43cf73SLiu, Yi L                                 VTDContextEntry *ce,
8881b2b1237SJason Wang                                 bool *pe_fpd_set,
8891b2b1237SJason Wang                                 uint32_t pasid)
890fb43cf73SLiu, Yi L {
891fb43cf73SLiu, Yi L     int ret;
892fb43cf73SLiu, Yi L     dma_addr_t pasid_dir_base;
893fb43cf73SLiu, Yi L     VTDPASIDDirEntry pdire;
894fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
895fb43cf73SLiu, Yi L 
8961b2b1237SJason Wang     if (pasid == PCI_NO_PASID) {
897fb43cf73SLiu, Yi L         pasid = VTD_CE_GET_RID2PASID(ce);
8981b2b1237SJason Wang     }
899fb43cf73SLiu, Yi L     pasid_dir_base = VTD_CE_GET_PASID_DIR_TABLE(ce);
900fb43cf73SLiu, Yi L 
90156fc1e6aSLiu Yi L     /*
90256fc1e6aSLiu Yi L      * No present bit check since fpd is meaningful even
90356fc1e6aSLiu Yi L      * if the present bit is clear.
90456fc1e6aSLiu Yi L      */
90556fc1e6aSLiu Yi L     ret = vtd_get_pdire_from_pdir_table(pasid_dir_base, pasid, &pdire);
906fb43cf73SLiu, Yi L     if (ret) {
907fb43cf73SLiu, Yi L         return ret;
908fb43cf73SLiu, Yi L     }
909fb43cf73SLiu, Yi L 
910fb43cf73SLiu, Yi L     if (pdire.val & VTD_PASID_DIR_FPD) {
911fb43cf73SLiu, Yi L         *pe_fpd_set = true;
912fb43cf73SLiu, Yi L         return 0;
913fb43cf73SLiu, Yi L     }
914fb43cf73SLiu, Yi L 
91556fc1e6aSLiu Yi L     if (!vtd_pdire_present(&pdire)) {
91656fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
91756fc1e6aSLiu Yi L     }
91856fc1e6aSLiu Yi L 
91956fc1e6aSLiu Yi L     /*
92056fc1e6aSLiu Yi L      * No present bit check since fpd is meaningful even
92156fc1e6aSLiu Yi L      * if the present bit is clear.
92256fc1e6aSLiu Yi L      */
92356fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pdire(s, pasid, &pdire, &pe);
924fb43cf73SLiu, Yi L     if (ret) {
925fb43cf73SLiu, Yi L         return ret;
926fb43cf73SLiu, Yi L     }
927fb43cf73SLiu, Yi L 
928fb43cf73SLiu, Yi L     if (pe.val[0] & VTD_PASID_ENTRY_FPD) {
929fb43cf73SLiu, Yi L         *pe_fpd_set = true;
930fb43cf73SLiu, Yi L     }
931fb43cf73SLiu, Yi L 
932fb43cf73SLiu, Yi L     return 0;
933fb43cf73SLiu, Yi L }
934fb43cf73SLiu, Yi L 
9351da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
9361da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
9371da12ec4SLe Tan  */
9388f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce)
9391da12ec4SLe Tan {
9401da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
9411da12ec4SLe Tan }
9421da12ec4SLe Tan 
943fb43cf73SLiu, Yi L static uint32_t vtd_get_iova_level(IntelIOMMUState *s,
9441b2b1237SJason Wang                                    VTDContextEntry *ce,
9451b2b1237SJason Wang                                    uint32_t pasid)
946fb43cf73SLiu, Yi L {
947fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
948fb43cf73SLiu, Yi L 
949fb43cf73SLiu, Yi L     if (s->root_scalable) {
9501b2b1237SJason Wang         vtd_ce_get_rid2pasid_entry(s, ce, &pe, pasid);
951fb43cf73SLiu, Yi L         return VTD_PE_GET_LEVEL(&pe);
952fb43cf73SLiu, Yi L     }
953fb43cf73SLiu, Yi L 
954fb43cf73SLiu, Yi L     return vtd_ce_get_level(ce);
955fb43cf73SLiu, Yi L }
956fb43cf73SLiu, Yi L 
9578f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce)
9581da12ec4SLe Tan {
9591da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
9601da12ec4SLe Tan }
9611da12ec4SLe Tan 
962fb43cf73SLiu, Yi L static uint32_t vtd_get_iova_agaw(IntelIOMMUState *s,
9631b2b1237SJason Wang                                   VTDContextEntry *ce,
9641b2b1237SJason Wang                                   uint32_t pasid)
965fb43cf73SLiu, Yi L {
966fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
967fb43cf73SLiu, Yi L 
968fb43cf73SLiu, Yi L     if (s->root_scalable) {
9691b2b1237SJason Wang         vtd_ce_get_rid2pasid_entry(s, ce, &pe, pasid);
970fb43cf73SLiu, Yi L         return 30 + ((pe.val[0] >> 2) & VTD_SM_PASID_ENTRY_AW) * 9;
971fb43cf73SLiu, Yi L     }
972fb43cf73SLiu, Yi L 
973fb43cf73SLiu, Yi L     return vtd_ce_get_agaw(ce);
974fb43cf73SLiu, Yi L }
975fb43cf73SLiu, Yi L 
976127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce)
977127ff5c3SPeter Xu {
978127ff5c3SPeter Xu     return ce->lo & VTD_CONTEXT_ENTRY_TT;
979127ff5c3SPeter Xu }
980127ff5c3SPeter Xu 
981fb43cf73SLiu, Yi L /* Only for Legacy Mode. Return true if check passed, otherwise false */
982f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu,
983f80c9874SPeter Xu                                      VTDContextEntry *ce)
984f80c9874SPeter Xu {
985f80c9874SPeter Xu     switch (vtd_ce_get_type(ce)) {
986f80c9874SPeter Xu     case VTD_CONTEXT_TT_MULTI_LEVEL:
987f80c9874SPeter Xu         /* Always supported */
988f80c9874SPeter Xu         break;
989f80c9874SPeter Xu     case VTD_CONTEXT_TT_DEV_IOTLB:
990f80c9874SPeter Xu         if (!x86_iommu->dt_supported) {
991095955b2SPeter Xu             error_report_once("%s: DT specified but not supported", __func__);
992f80c9874SPeter Xu             return false;
993f80c9874SPeter Xu         }
994f80c9874SPeter Xu         break;
995dbaabb25SPeter Xu     case VTD_CONTEXT_TT_PASS_THROUGH:
996dbaabb25SPeter Xu         if (!x86_iommu->pt_supported) {
997095955b2SPeter Xu             error_report_once("%s: PT specified but not supported", __func__);
998dbaabb25SPeter Xu             return false;
999dbaabb25SPeter Xu         }
1000dbaabb25SPeter Xu         break;
1001f80c9874SPeter Xu     default:
1002fb43cf73SLiu, Yi L         /* Unknown type */
1003095955b2SPeter Xu         error_report_once("%s: unknown ce type: %"PRIu32, __func__,
1004095955b2SPeter Xu                           vtd_ce_get_type(ce));
1005f80c9874SPeter Xu         return false;
1006f80c9874SPeter Xu     }
1007f80c9874SPeter Xu     return true;
1008f80c9874SPeter Xu }
1009f80c9874SPeter Xu 
1010fb43cf73SLiu, Yi L static inline uint64_t vtd_iova_limit(IntelIOMMUState *s,
10111b2b1237SJason Wang                                       VTDContextEntry *ce, uint8_t aw,
10121b2b1237SJason Wang                                       uint32_t pasid)
1013f06a696dSPeter Xu {
10141b2b1237SJason Wang     uint32_t ce_agaw = vtd_get_iova_agaw(s, ce, pasid);
101537f51384SPrasad Singamsetty     return 1ULL << MIN(ce_agaw, aw);
1016f06a696dSPeter Xu }
1017f06a696dSPeter Xu 
1018f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */
1019fb43cf73SLiu, Yi L static inline bool vtd_iova_range_check(IntelIOMMUState *s,
1020fb43cf73SLiu, Yi L                                         uint64_t iova, VTDContextEntry *ce,
10211b2b1237SJason Wang                                         uint8_t aw, uint32_t pasid)
1022f06a696dSPeter Xu {
1023f06a696dSPeter Xu     /*
1024f06a696dSPeter Xu      * Check if @iova is above 2^X-1, where X is the minimum of MGAW
1025f06a696dSPeter Xu      * in CAP_REG and AW in context-entry.
1026f06a696dSPeter Xu      */
10271b2b1237SJason Wang     return !(iova & ~(vtd_iova_limit(s, ce, aw, pasid) - 1));
1028fb43cf73SLiu, Yi L }
1029fb43cf73SLiu, Yi L 
1030fb43cf73SLiu, Yi L static dma_addr_t vtd_get_iova_pgtbl_base(IntelIOMMUState *s,
10311b2b1237SJason Wang                                           VTDContextEntry *ce,
10321b2b1237SJason Wang                                           uint32_t pasid)
1033fb43cf73SLiu, Yi L {
1034fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1035fb43cf73SLiu, Yi L 
1036fb43cf73SLiu, Yi L     if (s->root_scalable) {
10371b2b1237SJason Wang         vtd_ce_get_rid2pasid_entry(s, ce, &pe, pasid);
1038fb43cf73SLiu, Yi L         return pe.val[0] & VTD_SM_PASID_ENTRY_SLPTPTR;
1039fb43cf73SLiu, Yi L     }
1040fb43cf73SLiu, Yi L 
1041fb43cf73SLiu, Yi L     return vtd_ce_get_slpt_base(ce);
1042f06a696dSPeter Xu }
1043f06a696dSPeter Xu 
104492e5d85eSPrasad Singamsetty /*
104592e5d85eSPrasad Singamsetty  * Rsvd field masks for spte:
1046ce586f3bSQi, Yadong  *     vtd_spte_rsvd 4k pages
1047ce586f3bSQi, Yadong  *     vtd_spte_rsvd_large large pages
104892e5d85eSPrasad Singamsetty  */
1049ce586f3bSQi, Yadong static uint64_t vtd_spte_rsvd[5];
1050ce586f3bSQi, Yadong static uint64_t vtd_spte_rsvd_large[5];
10511da12ec4SLe Tan 
10521da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
10531da12ec4SLe Tan {
1054ce586f3bSQi, Yadong     uint64_t rsvd_mask = vtd_spte_rsvd[level];
1055ce586f3bSQi, Yadong 
1056ce586f3bSQi, Yadong     if ((level == VTD_SL_PD_LEVEL || level == VTD_SL_PDP_LEVEL) &&
1057ce586f3bSQi, Yadong         (slpte & VTD_SL_PT_PAGE_SIZE_MASK)) {
1058ce586f3bSQi, Yadong         /* large page */
1059ce586f3bSQi, Yadong         rsvd_mask = vtd_spte_rsvd_large[level];
10601da12ec4SLe Tan     }
1061ce586f3bSQi, Yadong 
1062ce586f3bSQi, Yadong     return slpte & rsvd_mask;
10631da12ec4SLe Tan }
10641da12ec4SLe Tan 
10656e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level
10661da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
10671da12ec4SLe Tan  */
1068fb43cf73SLiu, Yi L static int vtd_iova_to_slpte(IntelIOMMUState *s, VTDContextEntry *ce,
1069fb43cf73SLiu, Yi L                              uint64_t iova, bool is_write,
10701da12ec4SLe Tan                              uint64_t *slptep, uint32_t *slpte_level,
10711b2b1237SJason Wang                              bool *reads, bool *writes, uint8_t aw_bits,
10721b2b1237SJason Wang                              uint32_t pasid)
10731da12ec4SLe Tan {
10741b2b1237SJason Wang     dma_addr_t addr = vtd_get_iova_pgtbl_base(s, ce, pasid);
10751b2b1237SJason Wang     uint32_t level = vtd_get_iova_level(s, ce, pasid);
10761da12ec4SLe Tan     uint32_t offset;
10771da12ec4SLe Tan     uint64_t slpte;
10781da12ec4SLe Tan     uint64_t access_right_check;
1079ea97a1bdSJason Wang     uint64_t xlat, size;
10801da12ec4SLe Tan 
10811b2b1237SJason Wang     if (!vtd_iova_range_check(s, iova, ce, aw_bits, pasid)) {
10821b2b1237SJason Wang         error_report_once("%s: detected IOVA overflow (iova=0x%" PRIx64 ","
10831b2b1237SJason Wang                           "pasid=0x%" PRIx32 ")", __func__, iova, pasid);
10841da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
10851da12ec4SLe Tan     }
10861da12ec4SLe Tan 
10871da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
10881da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
10891da12ec4SLe Tan 
10901da12ec4SLe Tan     while (true) {
10916e905564SPeter Xu         offset = vtd_iova_level_offset(iova, level);
10921da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
10931da12ec4SLe Tan 
10941da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
10954e4abd11SPeter Xu             error_report_once("%s: detected read error on DMAR slpte "
10961b2b1237SJason Wang                               "(iova=0x%" PRIx64 ", pasid=0x%" PRIx32 ")",
10971b2b1237SJason Wang                               __func__, iova, pasid);
10981b2b1237SJason Wang             if (level == vtd_get_iova_level(s, ce, pasid)) {
10991da12ec4SLe Tan                 /* Invalid programming of context-entry */
11001da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
11011da12ec4SLe Tan             } else {
11021da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
11031da12ec4SLe Tan             }
11041da12ec4SLe Tan         }
11051da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
11061da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
11071da12ec4SLe Tan         if (!(slpte & access_right_check)) {
11084e4abd11SPeter Xu             error_report_once("%s: detected slpte permission error "
11094e4abd11SPeter Xu                               "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", "
11101b2b1237SJason Wang                               "slpte=0x%" PRIx64 ", write=%d, pasid=0x%"
11111b2b1237SJason Wang                               PRIx32 ")", __func__, iova, level,
11121b2b1237SJason Wang                               slpte, is_write, pasid);
11131da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
11141da12ec4SLe Tan         }
11151da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
11164e4abd11SPeter Xu             error_report_once("%s: detected splte reserve non-zero "
11174e4abd11SPeter Xu                               "iova=0x%" PRIx64 ", level=0x%" PRIx32
11181b2b1237SJason Wang                               "slpte=0x%" PRIx64 ", pasid=0x%" PRIX32 ")",
11191b2b1237SJason Wang                               __func__, iova, level, slpte, pasid);
11201da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
11211da12ec4SLe Tan         }
11221da12ec4SLe Tan 
11231da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
11241da12ec4SLe Tan             *slptep = slpte;
11251da12ec4SLe Tan             *slpte_level = level;
1126ea97a1bdSJason Wang             break;
11271da12ec4SLe Tan         }
112837f51384SPrasad Singamsetty         addr = vtd_get_slpte_addr(slpte, aw_bits);
11291da12ec4SLe Tan         level--;
11301da12ec4SLe Tan     }
1131ea97a1bdSJason Wang 
1132ea97a1bdSJason Wang     xlat = vtd_get_slpte_addr(*slptep, aw_bits);
1133ea97a1bdSJason Wang     size = ~vtd_slpt_level_page_mask(level) + 1;
1134ea97a1bdSJason Wang 
1135ea97a1bdSJason Wang     /*
1136ea97a1bdSJason Wang      * From VT-d spec 3.14: Untranslated requests and translation
1137ea97a1bdSJason Wang      * requests that result in an address in the interrupt range will be
1138ea97a1bdSJason Wang      * blocked with condition code LGN.4 or SGN.8.
1139ea97a1bdSJason Wang      */
1140ea97a1bdSJason Wang     if ((xlat > VTD_INTERRUPT_ADDR_LAST ||
1141ea97a1bdSJason Wang          xlat + size - 1 < VTD_INTERRUPT_ADDR_FIRST)) {
1142ea97a1bdSJason Wang         return 0;
1143ea97a1bdSJason Wang     } else {
1144ea97a1bdSJason Wang         error_report_once("%s: xlat address is in interrupt range "
1145ea97a1bdSJason Wang                           "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", "
1146ea97a1bdSJason Wang                           "slpte=0x%" PRIx64 ", write=%d, "
11471b2b1237SJason Wang                           "xlat=0x%" PRIx64 ", size=0x%" PRIx64 ", "
11481b2b1237SJason Wang                           "pasid=0x%" PRIx32 ")",
1149ea97a1bdSJason Wang                           __func__, iova, level, slpte, is_write,
11501b2b1237SJason Wang                           xlat, size, pasid);
1151ea97a1bdSJason Wang         return s->scalable_mode ? -VTD_FR_SM_INTERRUPT_ADDR :
1152ea97a1bdSJason Wang                                   -VTD_FR_INTERRUPT_ADDR;
1153ea97a1bdSJason Wang     }
11541da12ec4SLe Tan }
11551da12ec4SLe Tan 
11565039caf3SEugenio Pérez typedef int (*vtd_page_walk_hook)(IOMMUTLBEvent *event, void *private);
1157f06a696dSPeter Xu 
1158fe215b0cSPeter Xu /**
1159fe215b0cSPeter Xu  * Constant information used during page walking
1160fe215b0cSPeter Xu  *
1161fe215b0cSPeter Xu  * @hook_fn: hook func to be called when detected page
1162fe215b0cSPeter Xu  * @private: private data to be passed into hook func
1163fe215b0cSPeter Xu  * @notify_unmap: whether we should notify invalid entries
11642f764fa8SPeter Xu  * @as: VT-d address space of the device
1165fe215b0cSPeter Xu  * @aw: maximum address width
1166d118c06eSPeter Xu  * @domain: domain ID of the page walk
1167fe215b0cSPeter Xu  */
1168fe215b0cSPeter Xu typedef struct {
11692f764fa8SPeter Xu     VTDAddressSpace *as;
1170fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn;
1171fe215b0cSPeter Xu     void *private;
1172fe215b0cSPeter Xu     bool notify_unmap;
1173fe215b0cSPeter Xu     uint8_t aw;
1174d118c06eSPeter Xu     uint16_t domain_id;
1175fe215b0cSPeter Xu } vtd_page_walk_info;
1176fe215b0cSPeter Xu 
11775039caf3SEugenio Pérez static int vtd_page_walk_one(IOMMUTLBEvent *event, vtd_page_walk_info *info)
117836d2d52bSPeter Xu {
117963b88968SPeter Xu     VTDAddressSpace *as = info->as;
1180fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn = info->hook_fn;
1181fe215b0cSPeter Xu     void *private = info->private;
11825039caf3SEugenio Pérez     IOMMUTLBEntry *entry = &event->entry;
118363b88968SPeter Xu     DMAMap target = {
118463b88968SPeter Xu         .iova = entry->iova,
118563b88968SPeter Xu         .size = entry->addr_mask,
118663b88968SPeter Xu         .translated_addr = entry->translated_addr,
118763b88968SPeter Xu         .perm = entry->perm,
118863b88968SPeter Xu     };
1189a89b34beSEugenio Pérez     const DMAMap *mapped = iova_tree_find(as->iova_tree, &target);
119063b88968SPeter Xu 
11915039caf3SEugenio Pérez     if (event->type == IOMMU_NOTIFIER_UNMAP && !info->notify_unmap) {
119263b88968SPeter Xu         trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
119363b88968SPeter Xu         return 0;
119463b88968SPeter Xu     }
1195fe215b0cSPeter Xu 
119636d2d52bSPeter Xu     assert(hook_fn);
119763b88968SPeter Xu 
119863b88968SPeter Xu     /* Update local IOVA mapped ranges */
11995039caf3SEugenio Pérez     if (event->type == IOMMU_NOTIFIER_MAP) {
120063b88968SPeter Xu         if (mapped) {
120163b88968SPeter Xu             /* If it's exactly the same translation, skip */
120263b88968SPeter Xu             if (!memcmp(mapped, &target, sizeof(target))) {
120363b88968SPeter Xu                 trace_vtd_page_walk_one_skip_map(entry->iova, entry->addr_mask,
120463b88968SPeter Xu                                                  entry->translated_addr);
120563b88968SPeter Xu                 return 0;
120663b88968SPeter Xu             } else {
120763b88968SPeter Xu                 /*
120863b88968SPeter Xu                  * Translation changed.  Normally this should not
120963b88968SPeter Xu                  * happen, but it can happen when with buggy guest
121063b88968SPeter Xu                  * OSes.  Note that there will be a small window that
121163b88968SPeter Xu                  * we don't have map at all.  But that's the best
121263b88968SPeter Xu                  * effort we can do.  The ideal way to emulate this is
121363b88968SPeter Xu                  * atomically modify the PTE to follow what has
121463b88968SPeter Xu                  * changed, but we can't.  One example is that vfio
121563b88968SPeter Xu                  * driver only has VFIO_IOMMU_[UN]MAP_DMA but no
121663b88968SPeter Xu                  * interface to modify a mapping (meanwhile it seems
121763b88968SPeter Xu                  * meaningless to even provide one).  Anyway, let's
121863b88968SPeter Xu                  * mark this as a TODO in case one day we'll have
121963b88968SPeter Xu                  * a better solution.
122063b88968SPeter Xu                  */
122163b88968SPeter Xu                 IOMMUAccessFlags cache_perm = entry->perm;
122263b88968SPeter Xu                 int ret;
122363b88968SPeter Xu 
122463b88968SPeter Xu                 /* Emulate an UNMAP */
12255039caf3SEugenio Pérez                 event->type = IOMMU_NOTIFIER_UNMAP;
122663b88968SPeter Xu                 entry->perm = IOMMU_NONE;
122763b88968SPeter Xu                 trace_vtd_page_walk_one(info->domain_id,
122863b88968SPeter Xu                                         entry->iova,
122963b88968SPeter Xu                                         entry->translated_addr,
123063b88968SPeter Xu                                         entry->addr_mask,
123163b88968SPeter Xu                                         entry->perm);
12325039caf3SEugenio Pérez                 ret = hook_fn(event, private);
123363b88968SPeter Xu                 if (ret) {
123463b88968SPeter Xu                     return ret;
123563b88968SPeter Xu                 }
123663b88968SPeter Xu                 /* Drop any existing mapping */
123769292a8eSEugenio Pérez                 iova_tree_remove(as->iova_tree, target);
12385039caf3SEugenio Pérez                 /* Recover the correct type */
12395039caf3SEugenio Pérez                 event->type = IOMMU_NOTIFIER_MAP;
124063b88968SPeter Xu                 entry->perm = cache_perm;
124163b88968SPeter Xu             }
124263b88968SPeter Xu         }
124363b88968SPeter Xu         iova_tree_insert(as->iova_tree, &target);
124463b88968SPeter Xu     } else {
124563b88968SPeter Xu         if (!mapped) {
124663b88968SPeter Xu             /* Skip since we didn't map this range at all */
124763b88968SPeter Xu             trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
124863b88968SPeter Xu             return 0;
124963b88968SPeter Xu         }
125069292a8eSEugenio Pérez         iova_tree_remove(as->iova_tree, target);
125163b88968SPeter Xu     }
125263b88968SPeter Xu 
1253d118c06eSPeter Xu     trace_vtd_page_walk_one(info->domain_id, entry->iova,
1254d118c06eSPeter Xu                             entry->translated_addr, entry->addr_mask,
1255d118c06eSPeter Xu                             entry->perm);
12565039caf3SEugenio Pérez     return hook_fn(event, private);
125736d2d52bSPeter Xu }
125836d2d52bSPeter Xu 
1259f06a696dSPeter Xu /**
1260f06a696dSPeter Xu  * vtd_page_walk_level - walk over specific level for IOVA range
1261f06a696dSPeter Xu  *
1262f06a696dSPeter Xu  * @addr: base GPA addr to start the walk
1263f06a696dSPeter Xu  * @start: IOVA range start address
1264f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
1265f06a696dSPeter Xu  * @read: whether parent level has read permission
1266f06a696dSPeter Xu  * @write: whether parent level has write permission
1267fe215b0cSPeter Xu  * @info: constant information for the page walk
1268f06a696dSPeter Xu  */
1269f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start,
1270fe215b0cSPeter Xu                                uint64_t end, uint32_t level, bool read,
1271fe215b0cSPeter Xu                                bool write, vtd_page_walk_info *info)
1272f06a696dSPeter Xu {
1273f06a696dSPeter Xu     bool read_cur, write_cur, entry_valid;
1274f06a696dSPeter Xu     uint32_t offset;
1275f06a696dSPeter Xu     uint64_t slpte;
1276f06a696dSPeter Xu     uint64_t subpage_size, subpage_mask;
12775039caf3SEugenio Pérez     IOMMUTLBEvent event;
1278f06a696dSPeter Xu     uint64_t iova = start;
1279f06a696dSPeter Xu     uint64_t iova_next;
1280f06a696dSPeter Xu     int ret = 0;
1281f06a696dSPeter Xu 
1282f06a696dSPeter Xu     trace_vtd_page_walk_level(addr, level, start, end);
1283f06a696dSPeter Xu 
1284f06a696dSPeter Xu     subpage_size = 1ULL << vtd_slpt_level_shift(level);
1285f06a696dSPeter Xu     subpage_mask = vtd_slpt_level_page_mask(level);
1286f06a696dSPeter Xu 
1287f06a696dSPeter Xu     while (iova < end) {
1288f06a696dSPeter Xu         iova_next = (iova & subpage_mask) + subpage_size;
1289f06a696dSPeter Xu 
1290f06a696dSPeter Xu         offset = vtd_iova_level_offset(iova, level);
1291f06a696dSPeter Xu         slpte = vtd_get_slpte(addr, offset);
1292f06a696dSPeter Xu 
1293f06a696dSPeter Xu         if (slpte == (uint64_t)-1) {
1294f06a696dSPeter Xu             trace_vtd_page_walk_skip_read(iova, iova_next);
1295f06a696dSPeter Xu             goto next;
1296f06a696dSPeter Xu         }
1297f06a696dSPeter Xu 
1298f06a696dSPeter Xu         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
1299f06a696dSPeter Xu             trace_vtd_page_walk_skip_reserve(iova, iova_next);
1300f06a696dSPeter Xu             goto next;
1301f06a696dSPeter Xu         }
1302f06a696dSPeter Xu 
1303f06a696dSPeter Xu         /* Permissions are stacked with parents' */
1304f06a696dSPeter Xu         read_cur = read && (slpte & VTD_SL_R);
1305f06a696dSPeter Xu         write_cur = write && (slpte & VTD_SL_W);
1306f06a696dSPeter Xu 
1307f06a696dSPeter Xu         /*
1308f06a696dSPeter Xu          * As long as we have either read/write permission, this is a
1309f06a696dSPeter Xu          * valid entry. The rule works for both page entries and page
1310f06a696dSPeter Xu          * table entries.
1311f06a696dSPeter Xu          */
1312f06a696dSPeter Xu         entry_valid = read_cur | write_cur;
1313f06a696dSPeter Xu 
131463b88968SPeter Xu         if (!vtd_is_last_slpte(slpte, level) && entry_valid) {
131563b88968SPeter Xu             /*
131663b88968SPeter Xu              * This is a valid PDE (or even bigger than PDE).  We need
131763b88968SPeter Xu              * to walk one further level.
131863b88968SPeter Xu              */
131963b88968SPeter Xu             ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw),
132063b88968SPeter Xu                                       iova, MIN(iova_next, end), level - 1,
132163b88968SPeter Xu                                       read_cur, write_cur, info);
132263b88968SPeter Xu         } else {
132363b88968SPeter Xu             /*
132463b88968SPeter Xu              * This means we are either:
132563b88968SPeter Xu              *
132663b88968SPeter Xu              * (1) the real page entry (either 4K page, or huge page)
132763b88968SPeter Xu              * (2) the whole range is invalid
132863b88968SPeter Xu              *
132963b88968SPeter Xu              * In either case, we send an IOTLB notification down.
133063b88968SPeter Xu              */
13315039caf3SEugenio Pérez             event.entry.target_as = &address_space_memory;
13325039caf3SEugenio Pérez             event.entry.iova = iova & subpage_mask;
13335039caf3SEugenio Pérez             event.entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur);
13345039caf3SEugenio Pérez             event.entry.addr_mask = ~subpage_mask;
1335f06a696dSPeter Xu             /* NOTE: this is only meaningful if entry_valid == true */
13365039caf3SEugenio Pérez             event.entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw);
13375039caf3SEugenio Pérez             event.type = event.entry.perm ? IOMMU_NOTIFIER_MAP :
13385039caf3SEugenio Pérez                                             IOMMU_NOTIFIER_UNMAP;
13395039caf3SEugenio Pérez             ret = vtd_page_walk_one(&event, info);
134063b88968SPeter Xu         }
134163b88968SPeter Xu 
1342f06a696dSPeter Xu         if (ret < 0) {
1343f06a696dSPeter Xu             return ret;
1344f06a696dSPeter Xu         }
1345f06a696dSPeter Xu 
1346f06a696dSPeter Xu next:
1347f06a696dSPeter Xu         iova = iova_next;
1348f06a696dSPeter Xu     }
1349f06a696dSPeter Xu 
1350f06a696dSPeter Xu     return 0;
1351f06a696dSPeter Xu }
1352f06a696dSPeter Xu 
1353f06a696dSPeter Xu /**
1354f06a696dSPeter Xu  * vtd_page_walk - walk specific IOVA range, and call the hook
1355f06a696dSPeter Xu  *
1356fb43cf73SLiu, Yi L  * @s: intel iommu state
1357f06a696dSPeter Xu  * @ce: context entry to walk upon
1358f06a696dSPeter Xu  * @start: IOVA address to start the walk
1359f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
1360fe215b0cSPeter Xu  * @info: page walking information struct
1361f06a696dSPeter Xu  */
1362fb43cf73SLiu, Yi L static int vtd_page_walk(IntelIOMMUState *s, VTDContextEntry *ce,
1363fb43cf73SLiu, Yi L                          uint64_t start, uint64_t end,
13641b2b1237SJason Wang                          vtd_page_walk_info *info,
13651b2b1237SJason Wang                          uint32_t pasid)
1366f06a696dSPeter Xu {
13671b2b1237SJason Wang     dma_addr_t addr = vtd_get_iova_pgtbl_base(s, ce, pasid);
13681b2b1237SJason Wang     uint32_t level = vtd_get_iova_level(s, ce, pasid);
1369f06a696dSPeter Xu 
13701b2b1237SJason Wang     if (!vtd_iova_range_check(s, start, ce, info->aw, pasid)) {
1371f06a696dSPeter Xu         return -VTD_FR_ADDR_BEYOND_MGAW;
1372f06a696dSPeter Xu     }
1373f06a696dSPeter Xu 
13741b2b1237SJason Wang     if (!vtd_iova_range_check(s, end, ce, info->aw, pasid)) {
1375f06a696dSPeter Xu         /* Fix end so that it reaches the maximum */
13761b2b1237SJason Wang         end = vtd_iova_limit(s, ce, info->aw, pasid);
1377f06a696dSPeter Xu     }
1378f06a696dSPeter Xu 
1379fe215b0cSPeter Xu     return vtd_page_walk_level(addr, start, end, level, true, true, info);
1380f06a696dSPeter Xu }
1381f06a696dSPeter Xu 
1382fb43cf73SLiu, Yi L static int vtd_root_entry_rsvd_bits_check(IntelIOMMUState *s,
1383fb43cf73SLiu, Yi L                                           VTDRootEntry *re)
1384fb43cf73SLiu, Yi L {
1385fb43cf73SLiu, Yi L     /* Legacy Mode reserved bits check */
1386fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1387fb43cf73SLiu, Yi L         (re->hi || (re->lo & VTD_ROOT_ENTRY_RSVD(s->aw_bits))))
1388fb43cf73SLiu, Yi L         goto rsvd_err;
1389fb43cf73SLiu, Yi L 
1390fb43cf73SLiu, Yi L     /* Scalable Mode reserved bits check */
1391fb43cf73SLiu, Yi L     if (s->root_scalable &&
1392fb43cf73SLiu, Yi L         ((re->lo & VTD_ROOT_ENTRY_RSVD(s->aw_bits)) ||
1393fb43cf73SLiu, Yi L          (re->hi & VTD_ROOT_ENTRY_RSVD(s->aw_bits))))
1394fb43cf73SLiu, Yi L         goto rsvd_err;
1395fb43cf73SLiu, Yi L 
1396fb43cf73SLiu, Yi L     return 0;
1397fb43cf73SLiu, Yi L 
1398fb43cf73SLiu, Yi L rsvd_err:
1399fb43cf73SLiu, Yi L     error_report_once("%s: invalid root entry: hi=0x%"PRIx64
1400fb43cf73SLiu, Yi L                       ", lo=0x%"PRIx64,
1401fb43cf73SLiu, Yi L                       __func__, re->hi, re->lo);
1402fb43cf73SLiu, Yi L     return -VTD_FR_ROOT_ENTRY_RSVD;
1403fb43cf73SLiu, Yi L }
1404fb43cf73SLiu, Yi L 
1405fb43cf73SLiu, Yi L static inline int vtd_context_entry_rsvd_bits_check(IntelIOMMUState *s,
1406fb43cf73SLiu, Yi L                                                     VTDContextEntry *ce)
1407fb43cf73SLiu, Yi L {
1408fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1409fb43cf73SLiu, Yi L         (ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI ||
1410fb43cf73SLiu, Yi L          ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) {
1411fb43cf73SLiu, Yi L         error_report_once("%s: invalid context entry: hi=%"PRIx64
1412fb43cf73SLiu, Yi L                           ", lo=%"PRIx64" (reserved nonzero)",
1413fb43cf73SLiu, Yi L                           __func__, ce->hi, ce->lo);
1414fb43cf73SLiu, Yi L         return -VTD_FR_CONTEXT_ENTRY_RSVD;
1415fb43cf73SLiu, Yi L     }
1416fb43cf73SLiu, Yi L 
1417fb43cf73SLiu, Yi L     if (s->root_scalable &&
1418fb43cf73SLiu, Yi L         (ce->val[0] & VTD_SM_CONTEXT_ENTRY_RSVD_VAL0(s->aw_bits) ||
1419fb43cf73SLiu, Yi L          ce->val[1] & VTD_SM_CONTEXT_ENTRY_RSVD_VAL1 ||
1420fb43cf73SLiu, Yi L          ce->val[2] ||
1421fb43cf73SLiu, Yi L          ce->val[3])) {
1422fb43cf73SLiu, Yi L         error_report_once("%s: invalid context entry: val[3]=%"PRIx64
1423fb43cf73SLiu, Yi L                           ", val[2]=%"PRIx64
1424fb43cf73SLiu, Yi L                           ", val[1]=%"PRIx64
1425fb43cf73SLiu, Yi L                           ", val[0]=%"PRIx64" (reserved nonzero)",
1426fb43cf73SLiu, Yi L                           __func__, ce->val[3], ce->val[2],
1427fb43cf73SLiu, Yi L                           ce->val[1], ce->val[0]);
1428fb43cf73SLiu, Yi L         return -VTD_FR_CONTEXT_ENTRY_RSVD;
1429fb43cf73SLiu, Yi L     }
1430fb43cf73SLiu, Yi L 
1431fb43cf73SLiu, Yi L     return 0;
1432fb43cf73SLiu, Yi L }
1433fb43cf73SLiu, Yi L 
1434fb43cf73SLiu, Yi L static int vtd_ce_rid2pasid_check(IntelIOMMUState *s,
1435fb43cf73SLiu, Yi L                                   VTDContextEntry *ce)
1436fb43cf73SLiu, Yi L {
1437fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1438fb43cf73SLiu, Yi L 
1439fb43cf73SLiu, Yi L     /*
1440fb43cf73SLiu, Yi L      * Make sure in Scalable Mode, a present context entry
1441fb43cf73SLiu, Yi L      * has valid rid2pasid setting, which includes valid
1442fb43cf73SLiu, Yi L      * rid2pasid field and corresponding pasid entry setting
1443fb43cf73SLiu, Yi L      */
14441b2b1237SJason Wang     return vtd_ce_get_rid2pasid_entry(s, ce, &pe, PCI_NO_PASID);
1445fb43cf73SLiu, Yi L }
1446fb43cf73SLiu, Yi L 
14471da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
14481da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
14491da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
14501da12ec4SLe Tan {
14511da12ec4SLe Tan     VTDRootEntry re;
14521da12ec4SLe Tan     int ret_fr;
1453f80c9874SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
14541da12ec4SLe Tan 
14551da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
14561da12ec4SLe Tan     if (ret_fr) {
14571da12ec4SLe Tan         return ret_fr;
14581da12ec4SLe Tan     }
14591da12ec4SLe Tan 
1460fb43cf73SLiu, Yi L     if (!vtd_root_entry_present(s, &re, devfn)) {
14616c441e1dSPeter Xu         /* Not error - it's okay we don't have root entry. */
14626c441e1dSPeter Xu         trace_vtd_re_not_present(bus_num);
14631da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
1464f80c9874SPeter Xu     }
1465f80c9874SPeter Xu 
1466fb43cf73SLiu, Yi L     ret_fr = vtd_root_entry_rsvd_bits_check(s, &re);
1467fb43cf73SLiu, Yi L     if (ret_fr) {
1468fb43cf73SLiu, Yi L         return ret_fr;
14691da12ec4SLe Tan     }
14701da12ec4SLe Tan 
1471fb43cf73SLiu, Yi L     ret_fr = vtd_get_context_entry_from_root(s, &re, devfn, ce);
14721da12ec4SLe Tan     if (ret_fr) {
14731da12ec4SLe Tan         return ret_fr;
14741da12ec4SLe Tan     }
14751da12ec4SLe Tan 
14768f7d7161SPeter Xu     if (!vtd_ce_present(ce)) {
14776c441e1dSPeter Xu         /* Not error - it's okay we don't have context entry. */
14786c441e1dSPeter Xu         trace_vtd_ce_not_present(bus_num, devfn);
14791da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
1480f80c9874SPeter Xu     }
1481f80c9874SPeter Xu 
1482fb43cf73SLiu, Yi L     ret_fr = vtd_context_entry_rsvd_bits_check(s, ce);
1483fb43cf73SLiu, Yi L     if (ret_fr) {
1484fb43cf73SLiu, Yi L         return ret_fr;
14851da12ec4SLe Tan     }
1486f80c9874SPeter Xu 
14871da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
1488fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1489fb43cf73SLiu, Yi L         !vtd_is_level_supported(s, vtd_ce_get_level(ce))) {
1490095955b2SPeter Xu         error_report_once("%s: invalid context entry: hi=%"PRIx64
1491095955b2SPeter Xu                           ", lo=%"PRIx64" (level %d not supported)",
1492fb43cf73SLiu, Yi L                           __func__, ce->hi, ce->lo,
1493fb43cf73SLiu, Yi L                           vtd_ce_get_level(ce));
14941da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
1495f80c9874SPeter Xu     }
1496f80c9874SPeter Xu 
1497fb43cf73SLiu, Yi L     if (!s->root_scalable) {
1498f80c9874SPeter Xu         /* Do translation type check */
1499f80c9874SPeter Xu         if (!vtd_ce_type_check(x86_iommu, ce)) {
1500095955b2SPeter Xu             /* Errors dumped in vtd_ce_type_check() */
15011da12ec4SLe Tan             return -VTD_FR_CONTEXT_ENTRY_INV;
15021da12ec4SLe Tan         }
1503fb43cf73SLiu, Yi L     } else {
1504fb43cf73SLiu, Yi L         /*
1505fb43cf73SLiu, Yi L          * Check if the programming of context-entry.rid2pasid
1506fb43cf73SLiu, Yi L          * and corresponding pasid setting is valid, and thus
1507fb43cf73SLiu, Yi L          * avoids to check pasid entry fetching result in future
1508fb43cf73SLiu, Yi L          * helper function calling.
1509fb43cf73SLiu, Yi L          */
1510fb43cf73SLiu, Yi L         ret_fr = vtd_ce_rid2pasid_check(s, ce);
1511fb43cf73SLiu, Yi L         if (ret_fr) {
1512fb43cf73SLiu, Yi L             return ret_fr;
1513fb43cf73SLiu, Yi L         }
1514fb43cf73SLiu, Yi L     }
1515f80c9874SPeter Xu 
15161da12ec4SLe Tan     return 0;
15171da12ec4SLe Tan }
15181da12ec4SLe Tan 
15195039caf3SEugenio Pérez static int vtd_sync_shadow_page_hook(IOMMUTLBEvent *event,
152063b88968SPeter Xu                                      void *private)
152163b88968SPeter Xu {
15225039caf3SEugenio Pérez     memory_region_notify_iommu(private, 0, *event);
152363b88968SPeter Xu     return 0;
152463b88968SPeter Xu }
152563b88968SPeter Xu 
1526fb43cf73SLiu, Yi L static uint16_t vtd_get_domain_id(IntelIOMMUState *s,
15271b2b1237SJason Wang                                   VTDContextEntry *ce,
15281b2b1237SJason Wang                                   uint32_t pasid)
1529fb43cf73SLiu, Yi L {
1530fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1531fb43cf73SLiu, Yi L 
1532fb43cf73SLiu, Yi L     if (s->root_scalable) {
15331b2b1237SJason Wang         vtd_ce_get_rid2pasid_entry(s, ce, &pe, pasid);
1534fb43cf73SLiu, Yi L         return VTD_SM_PASID_ENTRY_DID(pe.val[1]);
1535fb43cf73SLiu, Yi L     }
1536fb43cf73SLiu, Yi L 
1537fb43cf73SLiu, Yi L     return VTD_CONTEXT_ENTRY_DID(ce->hi);
1538fb43cf73SLiu, Yi L }
1539fb43cf73SLiu, Yi L 
154063b88968SPeter Xu static int vtd_sync_shadow_page_table_range(VTDAddressSpace *vtd_as,
154163b88968SPeter Xu                                             VTDContextEntry *ce,
154263b88968SPeter Xu                                             hwaddr addr, hwaddr size)
154363b88968SPeter Xu {
154463b88968SPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
154563b88968SPeter Xu     vtd_page_walk_info info = {
154663b88968SPeter Xu         .hook_fn = vtd_sync_shadow_page_hook,
154763b88968SPeter Xu         .private = (void *)&vtd_as->iommu,
154863b88968SPeter Xu         .notify_unmap = true,
154963b88968SPeter Xu         .aw = s->aw_bits,
155063b88968SPeter Xu         .as = vtd_as,
15511b2b1237SJason Wang         .domain_id = vtd_get_domain_id(s, ce, vtd_as->pasid),
155263b88968SPeter Xu     };
155363b88968SPeter Xu 
15541b2b1237SJason Wang     return vtd_page_walk(s, ce, addr, addr + size, &info, vtd_as->pasid);
155563b88968SPeter Xu }
155663b88968SPeter Xu 
15573e090e34SPeter Xu static int vtd_address_space_sync(VTDAddressSpace *vtd_as)
155863b88968SPeter Xu {
155995ecd3dfSPeter Xu     int ret;
156095ecd3dfSPeter Xu     VTDContextEntry ce;
1561c28b535dSPeter Xu     IOMMUNotifier *n;
156295ecd3dfSPeter Xu 
15633e090e34SPeter Xu     /* If no MAP notifier registered, we simply invalidate all the cache */
15643e090e34SPeter Xu     if (!vtd_as_has_map_notifier(vtd_as)) {
15653e090e34SPeter Xu         IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
15663e090e34SPeter Xu             memory_region_unmap_iommu_notifier_range(n);
15673e090e34SPeter Xu         }
1568f7701e2cSEugenio Pérez         return 0;
1569f7701e2cSEugenio Pérez     }
1570f7701e2cSEugenio Pérez 
157195ecd3dfSPeter Xu     ret = vtd_dev_to_context_entry(vtd_as->iommu_state,
157295ecd3dfSPeter Xu                                    pci_bus_num(vtd_as->bus),
157395ecd3dfSPeter Xu                                    vtd_as->devfn, &ce);
157495ecd3dfSPeter Xu     if (ret) {
1575c28b535dSPeter Xu         if (ret == -VTD_FR_CONTEXT_ENTRY_P) {
1576c28b535dSPeter Xu             /*
1577c28b535dSPeter Xu              * It's a valid scenario to have a context entry that is
1578c28b535dSPeter Xu              * not present.  For example, when a device is removed
1579c28b535dSPeter Xu              * from an existing domain then the context entry will be
1580c28b535dSPeter Xu              * zeroed by the guest before it was put into another
1581c28b535dSPeter Xu              * domain.  When this happens, instead of synchronizing
1582c28b535dSPeter Xu              * the shadow pages we should invalidate all existing
1583c28b535dSPeter Xu              * mappings and notify the backends.
1584c28b535dSPeter Xu              */
1585c28b535dSPeter Xu             IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
1586c28b535dSPeter Xu                 vtd_address_space_unmap(vtd_as, n);
1587c28b535dSPeter Xu             }
1588c28b535dSPeter Xu             ret = 0;
1589c28b535dSPeter Xu         }
159095ecd3dfSPeter Xu         return ret;
159195ecd3dfSPeter Xu     }
159295ecd3dfSPeter Xu 
159395ecd3dfSPeter Xu     return vtd_sync_shadow_page_table_range(vtd_as, &ce, 0, UINT64_MAX);
159463b88968SPeter Xu }
159563b88968SPeter Xu 
1596dbaabb25SPeter Xu /*
159737557b09SCai Huoqing  * Check if specific device is configured to bypass address
1598fb43cf73SLiu, Yi L  * translation for DMA requests. In Scalable Mode, bypass
1599fb43cf73SLiu, Yi L  * 1st-level translation or 2nd-level translation, it depends
1600fb43cf73SLiu, Yi L  * on PGTT setting.
1601dbaabb25SPeter Xu  */
16021b2b1237SJason Wang static bool vtd_dev_pt_enabled(IntelIOMMUState *s, VTDContextEntry *ce,
16031b2b1237SJason Wang                                uint32_t pasid)
16045178d78fSJason Wang {
16055178d78fSJason Wang     VTDPASIDEntry pe;
16065178d78fSJason Wang     int ret;
16075178d78fSJason Wang 
16085178d78fSJason Wang     if (s->root_scalable) {
16091b2b1237SJason Wang         ret = vtd_ce_get_rid2pasid_entry(s, ce, &pe, pasid);
16105178d78fSJason Wang         if (ret) {
1611fb1d084bSJason Wang             /*
1612fb1d084bSJason Wang              * This error is guest triggerable. We should assumt PT
1613fb1d084bSJason Wang              * not enabled for safety.
1614fb1d084bSJason Wang              */
16155178d78fSJason Wang             return false;
16165178d78fSJason Wang         }
16175178d78fSJason Wang         return (VTD_PE_GET_TYPE(&pe) == VTD_SM_PASID_ENTRY_PT);
16185178d78fSJason Wang     }
16195178d78fSJason Wang 
16205178d78fSJason Wang     return (vtd_ce_get_type(ce) == VTD_CONTEXT_TT_PASS_THROUGH);
16215178d78fSJason Wang 
16225178d78fSJason Wang }
16235178d78fSJason Wang 
16245178d78fSJason Wang static bool vtd_as_pt_enabled(VTDAddressSpace *as)
1625dbaabb25SPeter Xu {
1626dbaabb25SPeter Xu     IntelIOMMUState *s;
1627dbaabb25SPeter Xu     VTDContextEntry ce;
1628dbaabb25SPeter Xu 
1629dbaabb25SPeter Xu     assert(as);
1630dbaabb25SPeter Xu 
1631fb43cf73SLiu, Yi L     s = as->iommu_state;
1632fb1d084bSJason Wang     if (vtd_dev_to_context_entry(s, pci_bus_num(as->bus), as->devfn,
1633fb1d084bSJason Wang                                  &ce)) {
1634dbaabb25SPeter Xu         /*
1635dbaabb25SPeter Xu          * Possibly failed to parse the context entry for some reason
1636dbaabb25SPeter Xu          * (e.g., during init, or any guest configuration errors on
1637dbaabb25SPeter Xu          * context entries). We should assume PT not enabled for
1638dbaabb25SPeter Xu          * safety.
1639dbaabb25SPeter Xu          */
1640dbaabb25SPeter Xu         return false;
1641dbaabb25SPeter Xu     }
1642dbaabb25SPeter Xu 
16431b2b1237SJason Wang     return vtd_dev_pt_enabled(s, &ce, as->pasid);
1644dbaabb25SPeter Xu }
1645dbaabb25SPeter Xu 
1646dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */
1647dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as)
1648dbaabb25SPeter Xu {
16491b2b1237SJason Wang     bool use_iommu, pt;
165066a4a031SPeter Xu     /* Whether we need to take the BQL on our own */
165166a4a031SPeter Xu     bool take_bql = !qemu_mutex_iothread_locked();
1652dbaabb25SPeter Xu 
1653dbaabb25SPeter Xu     assert(as);
1654dbaabb25SPeter Xu 
16555178d78fSJason Wang     use_iommu = as->iommu_state->dmar_enabled && !vtd_as_pt_enabled(as);
16561b2b1237SJason Wang     pt = as->iommu_state->dmar_enabled && vtd_as_pt_enabled(as);
1657dbaabb25SPeter Xu 
1658dbaabb25SPeter Xu     trace_vtd_switch_address_space(pci_bus_num(as->bus),
1659dbaabb25SPeter Xu                                    VTD_PCI_SLOT(as->devfn),
1660dbaabb25SPeter Xu                                    VTD_PCI_FUNC(as->devfn),
1661dbaabb25SPeter Xu                                    use_iommu);
1662dbaabb25SPeter Xu 
166366a4a031SPeter Xu     /*
166466a4a031SPeter Xu      * It's possible that we reach here without BQL, e.g., when called
166566a4a031SPeter Xu      * from vtd_pt_enable_fast_path(). However the memory APIs need
166666a4a031SPeter Xu      * it. We'd better make sure we have had it already, or, take it.
166766a4a031SPeter Xu      */
166866a4a031SPeter Xu     if (take_bql) {
166966a4a031SPeter Xu         qemu_mutex_lock_iothread();
167066a4a031SPeter Xu     }
167166a4a031SPeter Xu 
1672dbaabb25SPeter Xu     /* Turn off first then on the other */
1673dbaabb25SPeter Xu     if (use_iommu) {
16744b519ef1SPeter Xu         memory_region_set_enabled(&as->nodmar, false);
16753df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), true);
16761b2b1237SJason Wang         /*
16771b2b1237SJason Wang          * vt-d spec v3.4 3.14:
16781b2b1237SJason Wang          *
16791b2b1237SJason Wang          * """
16801b2b1237SJason Wang          * Requests-with-PASID with input address in range 0xFEEx_xxxx
16811b2b1237SJason Wang          * are translated normally like any other request-with-PASID
16821b2b1237SJason Wang          * through DMA-remapping hardware.
16831b2b1237SJason Wang          * """
16841b2b1237SJason Wang          *
16851b2b1237SJason Wang          * Need to disable ir for as with PASID.
16861b2b1237SJason Wang          */
16871b2b1237SJason Wang         if (as->pasid != PCI_NO_PASID) {
16881b2b1237SJason Wang             memory_region_set_enabled(&as->iommu_ir, false);
16891b2b1237SJason Wang         } else {
16901b2b1237SJason Wang             memory_region_set_enabled(&as->iommu_ir, true);
16911b2b1237SJason Wang         }
1692dbaabb25SPeter Xu     } else {
16933df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), false);
16944b519ef1SPeter Xu         memory_region_set_enabled(&as->nodmar, true);
1695dbaabb25SPeter Xu     }
1696dbaabb25SPeter Xu 
16971b2b1237SJason Wang     /*
16981b2b1237SJason Wang      * vtd-spec v3.4 3.14:
16991b2b1237SJason Wang      *
17001b2b1237SJason Wang      * """
17011b2b1237SJason Wang      * Requests-with-PASID with input address in range 0xFEEx_xxxx are
17021b2b1237SJason Wang      * translated normally like any other request-with-PASID through
17031b2b1237SJason Wang      * DMA-remapping hardware. However, if such a request is processed
17041b2b1237SJason Wang      * using pass-through translation, it will be blocked as described
17051b2b1237SJason Wang      * in the paragraph below.
17061b2b1237SJason Wang      *
17071b2b1237SJason Wang      * Software must not program paging-structure entries to remap any
17081b2b1237SJason Wang      * address to the interrupt address range. Untranslated requests
17091b2b1237SJason Wang      * and translation requests that result in an address in the
17101b2b1237SJason Wang      * interrupt range will be blocked with condition code LGN.4 or
17111b2b1237SJason Wang      * SGN.8.
17121b2b1237SJason Wang      * """
17131b2b1237SJason Wang      *
17141b2b1237SJason Wang      * We enable per as memory region (iommu_ir_fault) for catching
1715bad5cfcdSMichael Tokarev      * the translation for interrupt range through PASID + PT.
17161b2b1237SJason Wang      */
17171b2b1237SJason Wang     if (pt && as->pasid != PCI_NO_PASID) {
17181b2b1237SJason Wang         memory_region_set_enabled(&as->iommu_ir_fault, true);
17191b2b1237SJason Wang     } else {
17201b2b1237SJason Wang         memory_region_set_enabled(&as->iommu_ir_fault, false);
17211b2b1237SJason Wang     }
17221b2b1237SJason Wang 
172366a4a031SPeter Xu     if (take_bql) {
172466a4a031SPeter Xu         qemu_mutex_unlock_iothread();
172566a4a031SPeter Xu     }
172666a4a031SPeter Xu 
1727dbaabb25SPeter Xu     return use_iommu;
1728dbaabb25SPeter Xu }
1729dbaabb25SPeter Xu 
1730dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s)
1731dbaabb25SPeter Xu {
1732da8d439cSJason Wang     VTDAddressSpace *vtd_as;
1733dbaabb25SPeter Xu     GHashTableIter iter;
1734dbaabb25SPeter Xu 
1735da8d439cSJason Wang     g_hash_table_iter_init(&iter, s->vtd_address_spaces);
1736da8d439cSJason Wang     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_as)) {
1737da8d439cSJason Wang         vtd_switch_address_space(vtd_as);
1738dbaabb25SPeter Xu     }
17391da12ec4SLe Tan }
17401da12ec4SLe Tan 
17411da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
17421da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
17431da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
17441da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
17451da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
17461da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
17471da12ec4SLe Tan     [VTD_FR_WRITE] = true,
17481da12ec4SLe Tan     [VTD_FR_READ] = true,
17491da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
17501da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
17511da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
1752ea97a1bdSJason Wang     [VTD_FR_INTERRUPT_ADDR] = true,
17531da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
17541da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
17551da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
1756fb43cf73SLiu, Yi L     [VTD_FR_PASID_TABLE_INV] = false,
1757ea97a1bdSJason Wang     [VTD_FR_SM_INTERRUPT_ADDR] = true,
17581da12ec4SLe Tan     [VTD_FR_MAX] = false,
17591da12ec4SLe Tan };
17601da12ec4SLe Tan 
17611da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
17621da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
17631da12ec4SLe Tan  * request is 0.
17641da12ec4SLe Tan  */
17651da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
17661da12ec4SLe Tan {
17671da12ec4SLe Tan     return vtd_qualified_faults[fault];
17681da12ec4SLe Tan }
17691da12ec4SLe Tan 
17701da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
17711da12ec4SLe Tan {
17721da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
17731da12ec4SLe Tan }
17741da12ec4SLe Tan 
1775da8d439cSJason Wang static gboolean vtd_find_as_by_sid(gpointer key, gpointer value,
1776da8d439cSJason Wang                                    gpointer user_data)
1777da8d439cSJason Wang {
1778da8d439cSJason Wang     struct vtd_as_key *as_key = (struct vtd_as_key *)key;
1779da8d439cSJason Wang     uint16_t target_sid = *(uint16_t *)user_data;
1780da8d439cSJason Wang     uint16_t sid = PCI_BUILD_BDF(pci_bus_num(as_key->bus), as_key->devfn);
1781da8d439cSJason Wang     return sid == target_sid;
1782da8d439cSJason Wang }
1783da8d439cSJason Wang 
1784da8d439cSJason Wang static VTDAddressSpace *vtd_get_as_by_sid(IntelIOMMUState *s, uint16_t sid)
1785da8d439cSJason Wang {
1786da8d439cSJason Wang     uint8_t bus_num = PCI_BUS_NUM(sid);
1787da8d439cSJason Wang     VTDAddressSpace *vtd_as = s->vtd_as_cache[bus_num];
1788da8d439cSJason Wang 
1789da8d439cSJason Wang     if (vtd_as &&
1790da8d439cSJason Wang         (sid == PCI_BUILD_BDF(pci_bus_num(vtd_as->bus), vtd_as->devfn))) {
1791da8d439cSJason Wang         return vtd_as;
1792da8d439cSJason Wang     }
1793da8d439cSJason Wang 
1794da8d439cSJason Wang     vtd_as = g_hash_table_find(s->vtd_address_spaces, vtd_find_as_by_sid, &sid);
1795da8d439cSJason Wang     s->vtd_as_cache[bus_num] = vtd_as;
1796da8d439cSJason Wang 
1797da8d439cSJason Wang     return vtd_as;
1798da8d439cSJason Wang }
1799da8d439cSJason Wang 
1800dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id)
1801dbaabb25SPeter Xu {
1802dbaabb25SPeter Xu     VTDAddressSpace *vtd_as;
1803dbaabb25SPeter Xu     bool success = false;
1804dbaabb25SPeter Xu 
1805da8d439cSJason Wang     vtd_as = vtd_get_as_by_sid(s, source_id);
1806dbaabb25SPeter Xu     if (!vtd_as) {
1807dbaabb25SPeter Xu         goto out;
1808dbaabb25SPeter Xu     }
1809dbaabb25SPeter Xu 
1810dbaabb25SPeter Xu     if (vtd_switch_address_space(vtd_as) == false) {
1811dbaabb25SPeter Xu         /* We switched off IOMMU region successfully. */
1812dbaabb25SPeter Xu         success = true;
1813dbaabb25SPeter Xu     }
1814dbaabb25SPeter Xu 
1815dbaabb25SPeter Xu out:
1816dbaabb25SPeter Xu     trace_vtd_pt_enable_fast_path(source_id, success);
1817dbaabb25SPeter Xu }
1818dbaabb25SPeter Xu 
1819940e5527SJason Wang static void vtd_report_fault(IntelIOMMUState *s,
1820940e5527SJason Wang                              int err, bool is_fpd_set,
1821940e5527SJason Wang                              uint16_t source_id,
1822940e5527SJason Wang                              hwaddr addr,
18231b2b1237SJason Wang                              bool is_write,
18241b2b1237SJason Wang                              bool is_pasid,
18251b2b1237SJason Wang                              uint32_t pasid)
1826940e5527SJason Wang {
1827940e5527SJason Wang     if (is_fpd_set && vtd_is_qualified_fault(err)) {
1828940e5527SJason Wang         trace_vtd_fault_disabled();
1829940e5527SJason Wang     } else {
18301b2b1237SJason Wang         vtd_report_dmar_fault(s, source_id, addr, err, is_write,
18311b2b1237SJason Wang                               is_pasid, pasid);
1832940e5527SJason Wang     }
1833940e5527SJason Wang }
1834940e5527SJason Wang 
18351da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
18361da12ec4SLe Tan  * translation.
183779e2b9aeSPaolo Bonzini  *
183879e2b9aeSPaolo Bonzini  * Called from RCU critical section.
183979e2b9aeSPaolo Bonzini  *
18401da12ec4SLe Tan  * @bus_num: The bus number
18411da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
18421da12ec4SLe Tan  * @is_write: The access is a write operation
18431da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
1844b9313021SPeter Xu  *
1845b9313021SPeter Xu  * Returns true if translation is successful, otherwise false.
18461da12ec4SLe Tan  */
1847b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
18481da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
18491da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
18501da12ec4SLe Tan {
1851d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
18521da12ec4SLe Tan     VTDContextEntry ce;
18537df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
18541d9efa73SPeter Xu     VTDContextCacheEntry *cc_entry;
1855d66b969bSJason Wang     uint64_t slpte, page_mask;
18561b2b1237SJason Wang     uint32_t level, pasid = vtd_as->pasid;
1857da8d439cSJason Wang     uint16_t source_id = PCI_BUILD_BDF(bus_num, devfn);
18581da12ec4SLe Tan     int ret_fr;
18591da12ec4SLe Tan     bool is_fpd_set = false;
18601da12ec4SLe Tan     bool reads = true;
18611da12ec4SLe Tan     bool writes = true;
186207f7b733SPeter Xu     uint8_t access_flags;
18631b2b1237SJason Wang     bool rid2pasid = (pasid == PCI_NO_PASID) && s->root_scalable;
1864b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
18651da12ec4SLe Tan 
1866046ab7e9SPeter Xu     /*
1867046ab7e9SPeter Xu      * We have standalone memory region for interrupt addresses, we
1868046ab7e9SPeter Xu      * should never receive translation requests in this region.
18691da12ec4SLe Tan      */
1870046ab7e9SPeter Xu     assert(!vtd_is_interrupt_addr(addr));
1871046ab7e9SPeter Xu 
18721d9efa73SPeter Xu     vtd_iommu_lock(s);
18731d9efa73SPeter Xu 
18741d9efa73SPeter Xu     cc_entry = &vtd_as->context_cache_entry;
18751d9efa73SPeter Xu 
18761b2b1237SJason Wang     /* Try to fetch slpte form IOTLB, we don't need RID2PASID logic */
18771b2b1237SJason Wang     if (!rid2pasid) {
18781b2b1237SJason Wang         iotlb_entry = vtd_lookup_iotlb(s, source_id, pasid, addr);
1879b5a280c0SLe Tan         if (iotlb_entry) {
18806c441e1dSPeter Xu             trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte,
18816c441e1dSPeter Xu                                      iotlb_entry->domain_id);
1882b5a280c0SLe Tan             slpte = iotlb_entry->slpte;
188307f7b733SPeter Xu             access_flags = iotlb_entry->access_flags;
1884d66b969bSJason Wang             page_mask = iotlb_entry->mask;
1885b5a280c0SLe Tan             goto out;
1886b5a280c0SLe Tan         }
18871b2b1237SJason Wang     }
1888b9313021SPeter Xu 
1889d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
1890d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
18916c441e1dSPeter Xu         trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi,
18926c441e1dSPeter Xu                                cc_entry->context_entry.lo,
18936c441e1dSPeter Xu                                cc_entry->context_cache_gen);
1894d92fa2dcSLe Tan         ce = cc_entry->context_entry;
1895d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1896fb43cf73SLiu, Yi L         if (!is_fpd_set && s->root_scalable) {
18971b2b1237SJason Wang             ret_fr = vtd_ce_get_pasid_fpd(s, &ce, &is_fpd_set, pasid);
1898940e5527SJason Wang             if (ret_fr) {
1899940e5527SJason Wang                 vtd_report_fault(s, -ret_fr, is_fpd_set,
19001b2b1237SJason Wang                                  source_id, addr, is_write,
19011b2b1237SJason Wang                                  false, 0);
1902940e5527SJason Wang                 goto error;
1903940e5527SJason Wang             }
1904fb43cf73SLiu, Yi L         }
1905d92fa2dcSLe Tan     } else {
19061da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
19071da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1908fb43cf73SLiu, Yi L         if (!ret_fr && !is_fpd_set && s->root_scalable) {
19091b2b1237SJason Wang             ret_fr = vtd_ce_get_pasid_fpd(s, &ce, &is_fpd_set, pasid);
19101da12ec4SLe Tan         }
1911940e5527SJason Wang         if (ret_fr) {
1912940e5527SJason Wang             vtd_report_fault(s, -ret_fr, is_fpd_set,
19131b2b1237SJason Wang                              source_id, addr, is_write,
19141b2b1237SJason Wang                              false, 0);
1915940e5527SJason Wang             goto error;
1916940e5527SJason Wang         }
1917d92fa2dcSLe Tan         /* Update context-cache */
19186c441e1dSPeter Xu         trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo,
19196c441e1dSPeter Xu                                   cc_entry->context_cache_gen,
19206c441e1dSPeter Xu                                   s->context_cache_gen);
1921d92fa2dcSLe Tan         cc_entry->context_entry = ce;
1922d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
1923d92fa2dcSLe Tan     }
19241da12ec4SLe Tan 
19251b2b1237SJason Wang     if (rid2pasid) {
19261b2b1237SJason Wang         pasid = VTD_CE_GET_RID2PASID(&ce);
19271b2b1237SJason Wang     }
19281b2b1237SJason Wang 
1929dbaabb25SPeter Xu     /*
1930dbaabb25SPeter Xu      * We don't need to translate for pass-through context entries.
1931dbaabb25SPeter Xu      * Also, let's ignore IOTLB caching as well for PT devices.
1932dbaabb25SPeter Xu      */
19331b2b1237SJason Wang     if (vtd_dev_pt_enabled(s, &ce, pasid)) {
1934892721d9SPeter Xu         entry->iova = addr & VTD_PAGE_MASK_4K;
1935dbaabb25SPeter Xu         entry->translated_addr = entry->iova;
1936892721d9SPeter Xu         entry->addr_mask = ~VTD_PAGE_MASK_4K;
1937dbaabb25SPeter Xu         entry->perm = IOMMU_RW;
1938dbaabb25SPeter Xu         trace_vtd_translate_pt(source_id, entry->iova);
1939dbaabb25SPeter Xu 
1940dbaabb25SPeter Xu         /*
1941dbaabb25SPeter Xu          * When this happens, it means firstly caching-mode is not
1942dbaabb25SPeter Xu          * enabled, and this is the first passthrough translation for
1943dbaabb25SPeter Xu          * the device. Let's enable the fast path for passthrough.
1944dbaabb25SPeter Xu          *
1945dbaabb25SPeter Xu          * When passthrough is disabled again for the device, we can
1946dbaabb25SPeter Xu          * capture it via the context entry invalidation, then the
1947dbaabb25SPeter Xu          * IOMMU region can be swapped back.
1948dbaabb25SPeter Xu          */
1949dbaabb25SPeter Xu         vtd_pt_enable_fast_path(s, source_id);
19501d9efa73SPeter Xu         vtd_iommu_unlock(s);
1951b9313021SPeter Xu         return true;
1952dbaabb25SPeter Xu     }
1953dbaabb25SPeter Xu 
19541b2b1237SJason Wang     /* Try to fetch slpte form IOTLB for RID2PASID slow path */
19551b2b1237SJason Wang     if (rid2pasid) {
19561b2b1237SJason Wang         iotlb_entry = vtd_lookup_iotlb(s, source_id, pasid, addr);
19571b2b1237SJason Wang         if (iotlb_entry) {
19581b2b1237SJason Wang             trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte,
19591b2b1237SJason Wang                                      iotlb_entry->domain_id);
19601b2b1237SJason Wang             slpte = iotlb_entry->slpte;
19611b2b1237SJason Wang             access_flags = iotlb_entry->access_flags;
19621b2b1237SJason Wang             page_mask = iotlb_entry->mask;
19631b2b1237SJason Wang             goto out;
19641b2b1237SJason Wang         }
19651b2b1237SJason Wang     }
19661b2b1237SJason Wang 
1967fb43cf73SLiu, Yi L     ret_fr = vtd_iova_to_slpte(s, &ce, addr, is_write, &slpte, &level,
19681b2b1237SJason Wang                                &reads, &writes, s->aw_bits, pasid);
1969940e5527SJason Wang     if (ret_fr) {
1970940e5527SJason Wang         vtd_report_fault(s, -ret_fr, is_fpd_set, source_id,
19711b2b1237SJason Wang                          addr, is_write, pasid != PCI_NO_PASID, pasid);
1972940e5527SJason Wang         goto error;
1973940e5527SJason Wang     }
19741da12ec4SLe Tan 
1975d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
197607f7b733SPeter Xu     access_flags = IOMMU_ACCESS_FLAG(reads, writes);
19771b2b1237SJason Wang     vtd_update_iotlb(s, source_id, vtd_get_domain_id(s, &ce, pasid),
19781b2b1237SJason Wang                      addr, slpte, access_flags, level, pasid);
1979b5a280c0SLe Tan out:
19801d9efa73SPeter Xu     vtd_iommu_unlock(s);
1981d66b969bSJason Wang     entry->iova = addr & page_mask;
198237f51384SPrasad Singamsetty     entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask;
1983d66b969bSJason Wang     entry->addr_mask = ~page_mask;
198407f7b733SPeter Xu     entry->perm = access_flags;
1985b9313021SPeter Xu     return true;
1986b9313021SPeter Xu 
1987b9313021SPeter Xu error:
19881d9efa73SPeter Xu     vtd_iommu_unlock(s);
1989b9313021SPeter Xu     entry->iova = 0;
1990b9313021SPeter Xu     entry->translated_addr = 0;
1991b9313021SPeter Xu     entry->addr_mask = 0;
1992b9313021SPeter Xu     entry->perm = IOMMU_NONE;
1993b9313021SPeter Xu     return false;
19941da12ec4SLe Tan }
19951da12ec4SLe Tan 
19961da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
19971da12ec4SLe Tan {
19981da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
199937f51384SPrasad Singamsetty     s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits);
20001da12ec4SLe Tan 
20012811af3bSPeter Xu     vtd_update_scalable_state(s);
20022811af3bSPeter Xu 
200381fb1e64SPeter Xu     trace_vtd_reg_dmar_root(s->root, s->root_scalable);
20041da12ec4SLe Tan }
20051da12ec4SLe Tan 
200602a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global,
200702a2cbc8SPeter Xu                                uint32_t index, uint32_t mask)
200802a2cbc8SPeter Xu {
200902a2cbc8SPeter Xu     x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask);
201002a2cbc8SPeter Xu }
201102a2cbc8SPeter Xu 
2012a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
2013a5861439SPeter Xu {
2014a5861439SPeter Xu     uint64_t value = 0;
2015a5861439SPeter Xu     value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
2016a5861439SPeter Xu     s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
201737f51384SPrasad Singamsetty     s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits);
201828589311SJan Kiszka     s->intr_eime = value & VTD_IRTA_EIME;
2019a5861439SPeter Xu 
202002a2cbc8SPeter Xu     /* Notify global invalidation */
202102a2cbc8SPeter Xu     vtd_iec_notify_all(s, true, 0, 0);
2022a5861439SPeter Xu 
20237feb51b7SPeter Xu     trace_vtd_reg_ir_root(s->intr_root, s->intr_size);
2024a5861439SPeter Xu }
2025a5861439SPeter Xu 
2026dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s)
2027dd4d607eSPeter Xu {
2028b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
2029dd4d607eSPeter Xu 
2030b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
20313e090e34SPeter Xu         vtd_address_space_sync(vtd_as);
2032dd4d607eSPeter Xu     }
2033dd4d607eSPeter Xu }
2034dd4d607eSPeter Xu 
2035d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
2036d92fa2dcSLe Tan {
2037bc535e59SPeter Xu     trace_vtd_inv_desc_cc_global();
20381d9efa73SPeter Xu     /* Protects context cache */
20391d9efa73SPeter Xu     vtd_iommu_lock(s);
2040d92fa2dcSLe Tan     s->context_cache_gen++;
2041d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
20421d9efa73SPeter Xu         vtd_reset_context_cache_locked(s);
2043d92fa2dcSLe Tan     }
20441d9efa73SPeter Xu     vtd_iommu_unlock(s);
20452cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
2046dd4d607eSPeter Xu     /*
2047dd4d607eSPeter Xu      * From VT-d spec 6.5.2.1, a global context entry invalidation
2048dd4d607eSPeter Xu      * should be followed by a IOTLB global invalidation, so we should
2049dd4d607eSPeter Xu      * be safe even without this. Hoewever, let's replay the region as
2050dd4d607eSPeter Xu      * well to be safer, and go back here when we need finer tunes for
2051dd4d607eSPeter Xu      * VT-d emulation codes.
2052dd4d607eSPeter Xu      */
2053dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
2054d92fa2dcSLe Tan }
2055d92fa2dcSLe Tan 
2056d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
2057d92fa2dcSLe Tan  * @func_mask: FM field after shifting
2058d92fa2dcSLe Tan  */
2059d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
2060d92fa2dcSLe Tan                                           uint16_t source_id,
2061d92fa2dcSLe Tan                                           uint16_t func_mask)
2062d92fa2dcSLe Tan {
2063da8d439cSJason Wang     GHashTableIter as_it;
2064d92fa2dcSLe Tan     uint16_t mask;
2065d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
2066bc535e59SPeter Xu     uint8_t bus_n, devfn;
2067d92fa2dcSLe Tan 
2068bc535e59SPeter Xu     trace_vtd_inv_desc_cc_devices(source_id, func_mask);
2069bc535e59SPeter Xu 
2070d92fa2dcSLe Tan     switch (func_mask & 3) {
2071d92fa2dcSLe Tan     case 0:
2072d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
2073d92fa2dcSLe Tan         break;
2074d92fa2dcSLe Tan     case 1:
2075d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
2076d92fa2dcSLe Tan         break;
2077d92fa2dcSLe Tan     case 2:
2078d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
2079d92fa2dcSLe Tan         break;
2080d92fa2dcSLe Tan     case 3:
2081d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
2082d92fa2dcSLe Tan         break;
208341ce9a91SEric Auger     default:
208441ce9a91SEric Auger         g_assert_not_reached();
2085d92fa2dcSLe Tan     }
20866cb99accSPeter Xu     mask = ~mask;
2087bc535e59SPeter Xu 
2088bc535e59SPeter Xu     bus_n = VTD_SID_TO_BUS(source_id);
2089d92fa2dcSLe Tan     devfn = VTD_SID_TO_DEVFN(source_id);
2090da8d439cSJason Wang 
2091da8d439cSJason Wang     g_hash_table_iter_init(&as_it, s->vtd_address_spaces);
2092da8d439cSJason Wang     while (g_hash_table_iter_next(&as_it, NULL, (void **)&vtd_as)) {
2093da8d439cSJason Wang         if ((pci_bus_num(vtd_as->bus) == bus_n) &&
2094da8d439cSJason Wang             (vtd_as->devfn & mask) == (devfn & mask)) {
2095da8d439cSJason Wang             trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(vtd_as->devfn),
2096da8d439cSJason Wang                                          VTD_PCI_FUNC(vtd_as->devfn));
20971d9efa73SPeter Xu             vtd_iommu_lock(s);
2098d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
20991d9efa73SPeter Xu             vtd_iommu_unlock(s);
2100dd4d607eSPeter Xu             /*
2101dbaabb25SPeter Xu              * Do switch address space when needed, in case if the
2102dbaabb25SPeter Xu              * device passthrough bit is switched.
2103dbaabb25SPeter Xu              */
2104dbaabb25SPeter Xu             vtd_switch_address_space(vtd_as);
2105dbaabb25SPeter Xu             /*
2106dd4d607eSPeter Xu              * So a device is moving out of (or moving into) a
210763b88968SPeter Xu              * domain, resync the shadow page table.
2108dd4d607eSPeter Xu              * This won't bring bad even if we have no such
2109dd4d607eSPeter Xu              * notifier registered - the IOMMU notification
2110dd4d607eSPeter Xu              * framework will skip MAP notifications if that
2111dd4d607eSPeter Xu              * happened.
2112dd4d607eSPeter Xu              */
21133e090e34SPeter Xu             vtd_address_space_sync(vtd_as);
2114d92fa2dcSLe Tan         }
2115d92fa2dcSLe Tan     }
2116d92fa2dcSLe Tan }
2117d92fa2dcSLe Tan 
21181da12ec4SLe Tan /* Context-cache invalidation
21191da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
21201da12ec4SLe Tan  * @val: the content of the CCMD_REG
21211da12ec4SLe Tan  */
21221da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
21231da12ec4SLe Tan {
21241da12ec4SLe Tan     uint64_t caig;
21251da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
21261da12ec4SLe Tan 
21271da12ec4SLe Tan     switch (type) {
21281da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
2129d92fa2dcSLe Tan         /* Fall through */
2130d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
2131d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
2132d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
21331da12ec4SLe Tan         break;
21341da12ec4SLe Tan 
21351da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
21361da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
2137d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
21381da12ec4SLe Tan         break;
21391da12ec4SLe Tan 
21401da12ec4SLe Tan     default:
21411376211fSPeter Xu         error_report_once("%s: invalid context: 0x%" PRIx64,
21421376211fSPeter Xu                           __func__, val);
21431da12ec4SLe Tan         caig = 0;
21441da12ec4SLe Tan     }
21451da12ec4SLe Tan     return caig;
21461da12ec4SLe Tan }
21471da12ec4SLe Tan 
2148b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
2149b5a280c0SLe Tan {
21507feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_global();
2151b5a280c0SLe Tan     vtd_reset_iotlb(s);
2152dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
2153b5a280c0SLe Tan }
2154b5a280c0SLe Tan 
2155b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
2156b5a280c0SLe Tan {
2157dd4d607eSPeter Xu     VTDContextEntry ce;
2158dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
2159dd4d607eSPeter Xu 
21607feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_domain(domain_id);
21617feb51b7SPeter Xu 
21621d9efa73SPeter Xu     vtd_iommu_lock(s);
2163b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
2164b5a280c0SLe Tan                                 &domain_id);
21651d9efa73SPeter Xu     vtd_iommu_unlock(s);
2166dd4d607eSPeter Xu 
2167b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
2168dd4d607eSPeter Xu         if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
2169dd4d607eSPeter Xu                                       vtd_as->devfn, &ce) &&
21701b2b1237SJason Wang             domain_id == vtd_get_domain_id(s, &ce, vtd_as->pasid)) {
21713e090e34SPeter Xu             vtd_address_space_sync(vtd_as);
2172dd4d607eSPeter Xu         }
2173dd4d607eSPeter Xu     }
2174dd4d607eSPeter Xu }
2175dd4d607eSPeter Xu 
2176dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s,
2177dd4d607eSPeter Xu                                            uint16_t domain_id, hwaddr addr,
21781b2b1237SJason Wang                                              uint8_t am, uint32_t pasid)
2179dd4d607eSPeter Xu {
2180b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
2181dd4d607eSPeter Xu     VTDContextEntry ce;
2182dd4d607eSPeter Xu     int ret;
21834f8a62a9SPeter Xu     hwaddr size = (1 << am) * VTD_PAGE_SIZE;
2184dd4d607eSPeter Xu 
2185b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) {
21861b2b1237SJason Wang         if (pasid != PCI_NO_PASID && pasid != vtd_as->pasid) {
21871b2b1237SJason Wang             continue;
21881b2b1237SJason Wang         }
2189dd4d607eSPeter Xu         ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
2190dd4d607eSPeter Xu                                        vtd_as->devfn, &ce);
21911b2b1237SJason Wang         if (!ret && domain_id == vtd_get_domain_id(s, &ce, vtd_as->pasid)) {
21924f8a62a9SPeter Xu             if (vtd_as_has_map_notifier(vtd_as)) {
21934f8a62a9SPeter Xu                 /*
21944f8a62a9SPeter Xu                  * As long as we have MAP notifications registered in
21954f8a62a9SPeter Xu                  * any of our IOMMU notifiers, we need to sync the
21964f8a62a9SPeter Xu                  * shadow page table.
21974f8a62a9SPeter Xu                  */
219863b88968SPeter Xu                 vtd_sync_shadow_page_table_range(vtd_as, &ce, addr, size);
21994f8a62a9SPeter Xu             } else {
22004f8a62a9SPeter Xu                 /*
22014f8a62a9SPeter Xu                  * For UNMAP-only notifiers, we don't need to walk the
22024f8a62a9SPeter Xu                  * page tables.  We just deliver the PSI down to
22034f8a62a9SPeter Xu                  * invalidate caches.
22044f8a62a9SPeter Xu                  */
22055039caf3SEugenio Pérez                 IOMMUTLBEvent event = {
22065039caf3SEugenio Pérez                     .type = IOMMU_NOTIFIER_UNMAP,
22075039caf3SEugenio Pérez                     .entry = {
22084f8a62a9SPeter Xu                         .target_as = &address_space_memory,
22094f8a62a9SPeter Xu                         .iova = addr,
22104f8a62a9SPeter Xu                         .translated_addr = 0,
22114f8a62a9SPeter Xu                         .addr_mask = size - 1,
22124f8a62a9SPeter Xu                         .perm = IOMMU_NONE,
22135039caf3SEugenio Pérez                     },
22144f8a62a9SPeter Xu                 };
22155039caf3SEugenio Pérez                 memory_region_notify_iommu(&vtd_as->iommu, 0, event);
22164f8a62a9SPeter Xu             }
2217dd4d607eSPeter Xu         }
2218dd4d607eSPeter Xu     }
2219b5a280c0SLe Tan }
2220b5a280c0SLe Tan 
2221b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
2222b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
2223b5a280c0SLe Tan {
2224b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
2225b5a280c0SLe Tan 
22267feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am);
22277feb51b7SPeter Xu 
2228b5a280c0SLe Tan     assert(am <= VTD_MAMV);
2229b5a280c0SLe Tan     info.domain_id = domain_id;
2230d66b969bSJason Wang     info.addr = addr;
2231b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
22321d9efa73SPeter Xu     vtd_iommu_lock(s);
2233b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
22341d9efa73SPeter Xu     vtd_iommu_unlock(s);
22351b2b1237SJason Wang     vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am, PCI_NO_PASID);
2236b5a280c0SLe Tan }
2237b5a280c0SLe Tan 
22381da12ec4SLe Tan /* Flush IOTLB
22391da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
22401da12ec4SLe Tan  * @val: the content of the IOTLB_REG
22411da12ec4SLe Tan  */
22421da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
22431da12ec4SLe Tan {
22441da12ec4SLe Tan     uint64_t iaig;
22451da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
2246b5a280c0SLe Tan     uint16_t domain_id;
2247b5a280c0SLe Tan     hwaddr addr;
2248b5a280c0SLe Tan     uint8_t am;
22491da12ec4SLe Tan 
22501da12ec4SLe Tan     switch (type) {
22511da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
22521da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
2253b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
22541da12ec4SLe Tan         break;
22551da12ec4SLe Tan 
22561da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
2257b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
22581da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
2259b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
22601da12ec4SLe Tan         break;
22611da12ec4SLe Tan 
22621da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
2263b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
2264b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
2265b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
2266b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
2267b5a280c0SLe Tan         if (am > VTD_MAMV) {
22681376211fSPeter Xu             error_report_once("%s: address mask overflow: 0x%" PRIx64,
22691376211fSPeter Xu                               __func__, vtd_get_quad_raw(s, DMAR_IVA_REG));
2270b5a280c0SLe Tan             iaig = 0;
2271b5a280c0SLe Tan             break;
2272b5a280c0SLe Tan         }
22731da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
2274b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
22751da12ec4SLe Tan         break;
22761da12ec4SLe Tan 
22771da12ec4SLe Tan     default:
22781376211fSPeter Xu         error_report_once("%s: invalid granularity: 0x%" PRIx64,
22791376211fSPeter Xu                           __func__, val);
22801da12ec4SLe Tan         iaig = 0;
22811da12ec4SLe Tan     }
22821da12ec4SLe Tan     return iaig;
22831da12ec4SLe Tan }
22841da12ec4SLe Tan 
22858991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s);
2286ed7b8fbcSLe Tan 
2287ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
2288ed7b8fbcSLe Tan {
2289ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
2290ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
2291ed7b8fbcSLe Tan }
2292ed7b8fbcSLe Tan 
2293ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
2294ed7b8fbcSLe Tan {
2295ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
2296ed7b8fbcSLe Tan 
22977feb51b7SPeter Xu     trace_vtd_inv_qi_enable(en);
22987feb51b7SPeter Xu 
2299ed7b8fbcSLe Tan     if (en) {
230037f51384SPrasad Singamsetty         s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits);
2301ed7b8fbcSLe Tan         /* 2^(x+8) entries */
2302c0c1d351SLiu, Yi L         s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8 - (s->iq_dw ? 1 : 0));
2303ed7b8fbcSLe Tan         s->qi_enabled = true;
23047feb51b7SPeter Xu         trace_vtd_inv_qi_setup(s->iq, s->iq_size);
2305ed7b8fbcSLe Tan         /* Ok - report back to driver */
2306ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
23078991c460SLadi Prosek 
23088991c460SLadi Prosek         if (s->iq_tail != 0) {
23098991c460SLadi Prosek             /*
23108991c460SLadi Prosek              * This is a spec violation but Windows guests are known to set up
23118991c460SLadi Prosek              * Queued Invalidation this way so we allow the write and process
23128991c460SLadi Prosek              * Invalidation Descriptors right away.
23138991c460SLadi Prosek              */
23148991c460SLadi Prosek             trace_vtd_warn_invalid_qi_tail(s->iq_tail);
23158991c460SLadi Prosek             if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
23168991c460SLadi Prosek                 vtd_fetch_inv_desc(s);
23178991c460SLadi Prosek             }
2318ed7b8fbcSLe Tan         }
2319ed7b8fbcSLe Tan     } else {
2320ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
2321ed7b8fbcSLe Tan             /* disable Queued Invalidation */
2322ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
2323ed7b8fbcSLe Tan             s->iq_head = 0;
2324ed7b8fbcSLe Tan             s->qi_enabled = false;
2325ed7b8fbcSLe Tan             /* Ok - report back to driver */
2326ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
2327ed7b8fbcSLe Tan         } else {
23284e4abd11SPeter Xu             error_report_once("%s: detected improper state when disable QI "
23294e4abd11SPeter Xu                               "(head=0x%x, tail=0x%x, last_type=%d)",
23304e4abd11SPeter Xu                               __func__,
23314e4abd11SPeter Xu                               s->iq_head, s->iq_tail, s->iq_last_desc_type);
2332ed7b8fbcSLe Tan         }
2333ed7b8fbcSLe Tan     }
2334ed7b8fbcSLe Tan }
2335ed7b8fbcSLe Tan 
23361da12ec4SLe Tan /* Set Root Table Pointer */
23371da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
23381da12ec4SLe Tan {
23391da12ec4SLe Tan     vtd_root_table_setup(s);
23401da12ec4SLe Tan     /* Ok - report back to driver */
23411da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
23422cc9ddccSPeter Xu     vtd_reset_caches(s);
23432cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
23441da12ec4SLe Tan }
23451da12ec4SLe Tan 
2346a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */
2347a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s)
2348a5861439SPeter Xu {
2349a5861439SPeter Xu     vtd_interrupt_remap_table_setup(s);
2350a5861439SPeter Xu     /* Ok - report back to driver */
2351a5861439SPeter Xu     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS);
2352a5861439SPeter Xu }
2353a5861439SPeter Xu 
23541da12ec4SLe Tan /* Handle Translation Enable/Disable */
23551da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
23561da12ec4SLe Tan {
2357558e0024SPeter Xu     if (s->dmar_enabled == en) {
2358558e0024SPeter Xu         return;
2359558e0024SPeter Xu     }
2360558e0024SPeter Xu 
23617feb51b7SPeter Xu     trace_vtd_dmar_enable(en);
23621da12ec4SLe Tan 
23631da12ec4SLe Tan     if (en) {
23641da12ec4SLe Tan         s->dmar_enabled = true;
23651da12ec4SLe Tan         /* Ok - report back to driver */
23661da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
23671da12ec4SLe Tan     } else {
23681da12ec4SLe Tan         s->dmar_enabled = false;
23691da12ec4SLe Tan 
23701da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
23711da12ec4SLe Tan         s->next_frcd_reg = 0;
23721da12ec4SLe Tan         /* Ok - report back to driver */
23731da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
23741da12ec4SLe Tan     }
2375558e0024SPeter Xu 
23762cc9ddccSPeter Xu     vtd_reset_caches(s);
23772cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
23781da12ec4SLe Tan }
23791da12ec4SLe Tan 
238080de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */
238180de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en)
238280de52baSPeter Xu {
23837feb51b7SPeter Xu     trace_vtd_ir_enable(en);
238480de52baSPeter Xu 
238580de52baSPeter Xu     if (en) {
238680de52baSPeter Xu         s->intr_enabled = true;
238780de52baSPeter Xu         /* Ok - report back to driver */
238880de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES);
238980de52baSPeter Xu     } else {
239080de52baSPeter Xu         s->intr_enabled = false;
239180de52baSPeter Xu         /* Ok - report back to driver */
239280de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0);
239380de52baSPeter Xu     }
239480de52baSPeter Xu }
239580de52baSPeter Xu 
23961da12ec4SLe Tan /* Handle write to Global Command Register */
23971da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
23981da12ec4SLe Tan {
2399175f3a59SDavid Woodhouse     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
24001da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
24011da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
24021da12ec4SLe Tan     uint32_t changed = status ^ val;
24031da12ec4SLe Tan 
24047feb51b7SPeter Xu     trace_vtd_reg_write_gcmd(status, val);
24058646d9c7SDavid Woodhouse     if ((changed & VTD_GCMD_TE) && s->dma_translation) {
24061da12ec4SLe Tan         /* Translation enable/disable */
24071da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
24081da12ec4SLe Tan     }
24091da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
24101da12ec4SLe Tan         /* Set/update the root-table pointer */
24111da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
24121da12ec4SLe Tan     }
2413ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
2414ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
2415ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
2416ed7b8fbcSLe Tan     }
2417a5861439SPeter Xu     if (val & VTD_GCMD_SIRTP) {
2418a5861439SPeter Xu         /* Set/update the interrupt remapping root-table pointer */
2419a5861439SPeter Xu         vtd_handle_gcmd_sirtp(s);
2420a5861439SPeter Xu     }
2421175f3a59SDavid Woodhouse     if ((changed & VTD_GCMD_IRE) &&
2422175f3a59SDavid Woodhouse         x86_iommu_ir_supported(x86_iommu)) {
242380de52baSPeter Xu         /* Interrupt remap enable/disable */
242480de52baSPeter Xu         vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE);
242580de52baSPeter Xu     }
24261da12ec4SLe Tan }
24271da12ec4SLe Tan 
24281da12ec4SLe Tan /* Handle write to Context Command Register */
24291da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
24301da12ec4SLe Tan {
24311da12ec4SLe Tan     uint64_t ret;
24321da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
24331da12ec4SLe Tan 
24341da12ec4SLe Tan     /* Context-cache invalidation request */
24351da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
2436ed7b8fbcSLe Tan         if (s->qi_enabled) {
24371376211fSPeter Xu             error_report_once("Queued Invalidation enabled, "
2438ed7b8fbcSLe Tan                               "should not use register-based invalidation");
2439ed7b8fbcSLe Tan             return;
2440ed7b8fbcSLe Tan         }
24411da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
24421da12ec4SLe Tan         /* Invalidation completed. Change something to show */
24431da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
24441da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
24451da12ec4SLe Tan                                       ret);
24461da12ec4SLe Tan     }
24471da12ec4SLe Tan }
24481da12ec4SLe Tan 
24491da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
24501da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
24511da12ec4SLe Tan {
24521da12ec4SLe Tan     uint64_t ret;
24531da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
24541da12ec4SLe Tan 
24551da12ec4SLe Tan     /* IOTLB invalidation request */
24561da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
2457ed7b8fbcSLe Tan         if (s->qi_enabled) {
24581376211fSPeter Xu             error_report_once("Queued Invalidation enabled, "
24591376211fSPeter Xu                               "should not use register-based invalidation");
2460ed7b8fbcSLe Tan             return;
2461ed7b8fbcSLe Tan         }
24621da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
24631da12ec4SLe Tan         /* Invalidation completed. Change something to show */
24641da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
24651da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
24661da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
24671da12ec4SLe Tan     }
24681da12ec4SLe Tan }
24691da12ec4SLe Tan 
2470ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
2471c0c1d351SLiu, Yi L static bool vtd_get_inv_desc(IntelIOMMUState *s,
2472ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
2473ed7b8fbcSLe Tan {
2474c0c1d351SLiu, Yi L     dma_addr_t base_addr = s->iq;
2475c0c1d351SLiu, Yi L     uint32_t offset = s->iq_head;
2476c0c1d351SLiu, Yi L     uint32_t dw = s->iq_dw ? 32 : 16;
2477c0c1d351SLiu, Yi L     dma_addr_t addr = base_addr + offset * dw;
2478c0c1d351SLiu, Yi L 
2479ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
2480ba06fe8aSPhilippe Mathieu-Daudé                         inv_desc, dw, MEMTXATTRS_UNSPECIFIED)) {
2481c0c1d351SLiu, Yi L         error_report_once("Read INV DESC failed.");
2482ed7b8fbcSLe Tan         return false;
2483ed7b8fbcSLe Tan     }
2484ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
2485ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
2486c0c1d351SLiu, Yi L     if (dw == 32) {
2487c0c1d351SLiu, Yi L         inv_desc->val[2] = le64_to_cpu(inv_desc->val[2]);
2488c0c1d351SLiu, Yi L         inv_desc->val[3] = le64_to_cpu(inv_desc->val[3]);
2489c0c1d351SLiu, Yi L     }
2490ed7b8fbcSLe Tan     return true;
2491ed7b8fbcSLe Tan }
2492ed7b8fbcSLe Tan 
2493ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
2494ed7b8fbcSLe Tan {
2495ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
2496ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
2497095955b2SPeter Xu         error_report_once("%s: invalid wait desc: hi=%"PRIx64", lo=%"PRIx64
2498095955b2SPeter Xu                           " (reserved nonzero)", __func__, inv_desc->hi,
2499095955b2SPeter Xu                           inv_desc->lo);
2500ed7b8fbcSLe Tan         return false;
2501ed7b8fbcSLe Tan     }
2502ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
2503ed7b8fbcSLe Tan         /* Status Write */
2504ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
2505ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
2506ed7b8fbcSLe Tan 
2507ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
2508ed7b8fbcSLe Tan 
2509ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
2510ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
2511bc535e59SPeter Xu         trace_vtd_inv_desc_wait_sw(status_addr, status_data);
2512ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
2513ba06fe8aSPhilippe Mathieu-Daudé         if (dma_memory_write(&address_space_memory, status_addr,
2514ba06fe8aSPhilippe Mathieu-Daudé                              &status_data, sizeof(status_data),
2515ba06fe8aSPhilippe Mathieu-Daudé                              MEMTXATTRS_UNSPECIFIED)) {
2516bc535e59SPeter Xu             trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo);
2517ed7b8fbcSLe Tan             return false;
2518ed7b8fbcSLe Tan         }
2519ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
2520ed7b8fbcSLe Tan         /* Interrupt flag */
2521ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
2522ed7b8fbcSLe Tan     } else {
2523095955b2SPeter Xu         error_report_once("%s: invalid wait desc: hi=%"PRIx64", lo=%"PRIx64
2524095955b2SPeter Xu                           " (unknown type)", __func__, inv_desc->hi,
2525095955b2SPeter Xu                           inv_desc->lo);
2526ed7b8fbcSLe Tan         return false;
2527ed7b8fbcSLe Tan     }
2528ed7b8fbcSLe Tan     return true;
2529ed7b8fbcSLe Tan }
2530ed7b8fbcSLe Tan 
2531d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
2532d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
2533d92fa2dcSLe Tan {
2534bc535e59SPeter Xu     uint16_t sid, fmask;
2535bc535e59SPeter Xu 
2536d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
2537095955b2SPeter Xu         error_report_once("%s: invalid cc inv desc: hi=%"PRIx64", lo=%"PRIx64
2538095955b2SPeter Xu                           " (reserved nonzero)", __func__, inv_desc->hi,
2539095955b2SPeter Xu                           inv_desc->lo);
2540d92fa2dcSLe Tan         return false;
2541d92fa2dcSLe Tan     }
2542d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
2543d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
2544bc535e59SPeter Xu         trace_vtd_inv_desc_cc_domain(
2545d92fa2dcSLe Tan             (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
2546d92fa2dcSLe Tan         /* Fall through */
2547d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
2548d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
2549d92fa2dcSLe Tan         break;
2550d92fa2dcSLe Tan 
2551d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
2552bc535e59SPeter Xu         sid = VTD_INV_DESC_CC_SID(inv_desc->lo);
2553bc535e59SPeter Xu         fmask = VTD_INV_DESC_CC_FM(inv_desc->lo);
2554bc535e59SPeter Xu         vtd_context_device_invalidate(s, sid, fmask);
2555d92fa2dcSLe Tan         break;
2556d92fa2dcSLe Tan 
2557d92fa2dcSLe Tan     default:
2558095955b2SPeter Xu         error_report_once("%s: invalid cc inv desc: hi=%"PRIx64", lo=%"PRIx64
2559095955b2SPeter Xu                           " (invalid type)", __func__, inv_desc->hi,
2560095955b2SPeter Xu                           inv_desc->lo);
2561d92fa2dcSLe Tan         return false;
2562d92fa2dcSLe Tan     }
2563d92fa2dcSLe Tan     return true;
2564d92fa2dcSLe Tan }
2565d92fa2dcSLe Tan 
2566b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
2567b5a280c0SLe Tan {
2568b5a280c0SLe Tan     uint16_t domain_id;
2569b5a280c0SLe Tan     uint8_t am;
2570b5a280c0SLe Tan     hwaddr addr;
2571b5a280c0SLe Tan 
2572b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
2573b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
2574095955b2SPeter Xu         error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2575ff5b5d5bSMarkus Armbruster                           ", lo=0x%"PRIx64" (reserved bits unzero)",
2576095955b2SPeter Xu                           __func__, inv_desc->hi, inv_desc->lo);
2577b5a280c0SLe Tan         return false;
2578b5a280c0SLe Tan     }
2579b5a280c0SLe Tan 
2580b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
2581b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
2582b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
2583b5a280c0SLe Tan         break;
2584b5a280c0SLe Tan 
2585b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
2586b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
2587b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
2588b5a280c0SLe Tan         break;
2589b5a280c0SLe Tan 
2590b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
2591b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
2592b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
2593b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
2594b5a280c0SLe Tan         if (am > VTD_MAMV) {
2595095955b2SPeter Xu             error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2596ff5b5d5bSMarkus Armbruster                               ", lo=0x%"PRIx64" (am=%u > VTD_MAMV=%u)",
2597095955b2SPeter Xu                               __func__, inv_desc->hi, inv_desc->lo,
2598095955b2SPeter Xu                               am, (unsigned)VTD_MAMV);
2599b5a280c0SLe Tan             return false;
2600b5a280c0SLe Tan         }
2601b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
2602b5a280c0SLe Tan         break;
2603b5a280c0SLe Tan 
2604b5a280c0SLe Tan     default:
2605095955b2SPeter Xu         error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2606ff5b5d5bSMarkus Armbruster                           ", lo=0x%"PRIx64" (type mismatch: 0x%llx)",
2607095955b2SPeter Xu                           __func__, inv_desc->hi, inv_desc->lo,
2608095955b2SPeter Xu                           inv_desc->lo & VTD_INV_DESC_IOTLB_G);
2609b5a280c0SLe Tan         return false;
2610b5a280c0SLe Tan     }
2611b5a280c0SLe Tan     return true;
2612b5a280c0SLe Tan }
2613b5a280c0SLe Tan 
261402a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s,
261502a2cbc8SPeter Xu                                      VTDInvDesc *inv_desc)
261602a2cbc8SPeter Xu {
26177feb51b7SPeter Xu     trace_vtd_inv_desc_iec(inv_desc->iec.granularity,
261802a2cbc8SPeter Xu                            inv_desc->iec.index,
261902a2cbc8SPeter Xu                            inv_desc->iec.index_mask);
262002a2cbc8SPeter Xu 
262102a2cbc8SPeter Xu     vtd_iec_notify_all(s, !inv_desc->iec.granularity,
262202a2cbc8SPeter Xu                        inv_desc->iec.index,
262302a2cbc8SPeter Xu                        inv_desc->iec.index_mask);
2624554f5e16SJason Wang     return true;
2625554f5e16SJason Wang }
262602a2cbc8SPeter Xu 
2627554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s,
2628554f5e16SJason Wang                                           VTDInvDesc *inv_desc)
2629554f5e16SJason Wang {
2630554f5e16SJason Wang     VTDAddressSpace *vtd_dev_as;
26315039caf3SEugenio Pérez     IOMMUTLBEvent event;
2632554f5e16SJason Wang     hwaddr addr;
2633554f5e16SJason Wang     uint64_t sz;
2634554f5e16SJason Wang     uint16_t sid;
2635554f5e16SJason Wang     bool size;
2636554f5e16SJason Wang 
2637554f5e16SJason Wang     addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi);
2638554f5e16SJason Wang     sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo);
2639554f5e16SJason Wang     size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi);
2640554f5e16SJason Wang 
2641554f5e16SJason Wang     if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) ||
2642554f5e16SJason Wang         (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) {
2643095955b2SPeter Xu         error_report_once("%s: invalid dev-iotlb inv desc: hi=%"PRIx64
2644095955b2SPeter Xu                           ", lo=%"PRIx64" (reserved nonzero)", __func__,
2645095955b2SPeter Xu                           inv_desc->hi, inv_desc->lo);
2646554f5e16SJason Wang         return false;
2647554f5e16SJason Wang     }
2648554f5e16SJason Wang 
2649da8d439cSJason Wang     /*
2650da8d439cSJason Wang      * Using sid is OK since the guest should have finished the
2651da8d439cSJason Wang      * initialization of both the bus and device.
2652da8d439cSJason Wang      */
2653da8d439cSJason Wang     vtd_dev_as = vtd_get_as_by_sid(s, sid);
2654554f5e16SJason Wang     if (!vtd_dev_as) {
2655554f5e16SJason Wang         goto done;
2656554f5e16SJason Wang     }
2657554f5e16SJason Wang 
265804eb6247SJason Wang     /* According to ATS spec table 2.4:
265904eb6247SJason Wang      * S = 0, bits 15:12 = xxxx     range size: 4K
266004eb6247SJason Wang      * S = 1, bits 15:12 = xxx0     range size: 8K
266104eb6247SJason Wang      * S = 1, bits 15:12 = xx01     range size: 16K
266204eb6247SJason Wang      * S = 1, bits 15:12 = x011     range size: 32K
266304eb6247SJason Wang      * S = 1, bits 15:12 = 0111     range size: 64K
266404eb6247SJason Wang      * ...
266504eb6247SJason Wang      */
2666554f5e16SJason Wang     if (size) {
266704eb6247SJason Wang         sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT);
2668554f5e16SJason Wang         addr &= ~(sz - 1);
2669554f5e16SJason Wang     } else {
2670554f5e16SJason Wang         sz = VTD_PAGE_SIZE;
2671554f5e16SJason Wang     }
2672554f5e16SJason Wang 
2673b68ba1caSEugenio Pérez     event.type = IOMMU_NOTIFIER_DEVIOTLB_UNMAP;
26745039caf3SEugenio Pérez     event.entry.target_as = &vtd_dev_as->as;
26755039caf3SEugenio Pérez     event.entry.addr_mask = sz - 1;
26765039caf3SEugenio Pérez     event.entry.iova = addr;
26775039caf3SEugenio Pérez     event.entry.perm = IOMMU_NONE;
26785039caf3SEugenio Pérez     event.entry.translated_addr = 0;
26795039caf3SEugenio Pérez     memory_region_notify_iommu(&vtd_dev_as->iommu, 0, event);
2680554f5e16SJason Wang 
2681554f5e16SJason Wang done:
268202a2cbc8SPeter Xu     return true;
268302a2cbc8SPeter Xu }
268402a2cbc8SPeter Xu 
2685ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
2686ed7b8fbcSLe Tan {
2687ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
2688ed7b8fbcSLe Tan     uint8_t desc_type;
2689ed7b8fbcSLe Tan 
26907feb51b7SPeter Xu     trace_vtd_inv_qi_head(s->iq_head);
2691c0c1d351SLiu, Yi L     if (!vtd_get_inv_desc(s, &inv_desc)) {
2692ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
2693ed7b8fbcSLe Tan         return false;
2694ed7b8fbcSLe Tan     }
2695c0c1d351SLiu, Yi L 
2696ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
2697ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
2698ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
2699ed7b8fbcSLe Tan 
2700ed7b8fbcSLe Tan     switch (desc_type) {
2701ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
2702bc535e59SPeter Xu         trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo);
2703d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
2704d92fa2dcSLe Tan             return false;
2705d92fa2dcSLe Tan         }
2706ed7b8fbcSLe Tan         break;
2707ed7b8fbcSLe Tan 
2708ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
2709bc535e59SPeter Xu         trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo);
2710b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
2711b5a280c0SLe Tan             return false;
2712b5a280c0SLe Tan         }
2713ed7b8fbcSLe Tan         break;
2714ed7b8fbcSLe Tan 
27154a4f219eSYi Sun     /*
27164a4f219eSYi Sun      * TODO: the entity of below two cases will be implemented in future series.
27174a4f219eSYi Sun      * To make guest (which integrates scalable mode support patch set in
27184a4f219eSYi Sun      * iommu driver) work, just return true is enough so far.
27194a4f219eSYi Sun      */
27204a4f219eSYi Sun     case VTD_INV_DESC_PC:
27214a4f219eSYi Sun         break;
27224a4f219eSYi Sun 
27234a4f219eSYi Sun     case VTD_INV_DESC_PIOTLB:
27244a4f219eSYi Sun         break;
27254a4f219eSYi Sun 
2726ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
2727bc535e59SPeter Xu         trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo);
2728ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
2729ed7b8fbcSLe Tan             return false;
2730ed7b8fbcSLe Tan         }
2731ed7b8fbcSLe Tan         break;
2732ed7b8fbcSLe Tan 
2733b7910472SPeter Xu     case VTD_INV_DESC_IEC:
2734bc535e59SPeter Xu         trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo);
273502a2cbc8SPeter Xu         if (!vtd_process_inv_iec_desc(s, &inv_desc)) {
273602a2cbc8SPeter Xu             return false;
273702a2cbc8SPeter Xu         }
2738b7910472SPeter Xu         break;
2739b7910472SPeter Xu 
2740554f5e16SJason Wang     case VTD_INV_DESC_DEVICE:
27417feb51b7SPeter Xu         trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo);
2742554f5e16SJason Wang         if (!vtd_process_device_iotlb_desc(s, &inv_desc)) {
2743554f5e16SJason Wang             return false;
2744554f5e16SJason Wang         }
2745554f5e16SJason Wang         break;
2746554f5e16SJason Wang 
2747ed7b8fbcSLe Tan     default:
2748095955b2SPeter Xu         error_report_once("%s: invalid inv desc: hi=%"PRIx64", lo=%"PRIx64
2749095955b2SPeter Xu                           " (unknown type)", __func__, inv_desc.hi,
2750095955b2SPeter Xu                           inv_desc.lo);
2751ed7b8fbcSLe Tan         return false;
2752ed7b8fbcSLe Tan     }
2753ed7b8fbcSLe Tan     s->iq_head++;
2754ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
2755ed7b8fbcSLe Tan         s->iq_head = 0;
2756ed7b8fbcSLe Tan     }
2757ed7b8fbcSLe Tan     return true;
2758ed7b8fbcSLe Tan }
2759ed7b8fbcSLe Tan 
2760ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
2761ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
2762ed7b8fbcSLe Tan {
2763a4544c45SLiu Yi L     int qi_shift;
2764a4544c45SLiu Yi L 
2765a4544c45SLiu Yi L     /* Refer to 10.4.23 of VT-d spec 3.0 */
2766a4544c45SLiu Yi L     qi_shift = s->iq_dw ? VTD_IQH_QH_SHIFT_5 : VTD_IQH_QH_SHIFT_4;
2767a4544c45SLiu Yi L 
27687feb51b7SPeter Xu     trace_vtd_inv_qi_fetch();
27697feb51b7SPeter Xu 
2770ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
2771ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
27724e4abd11SPeter Xu         error_report_once("%s: detected invalid QI tail "
27734e4abd11SPeter Xu                           "(tail=0x%x, size=0x%x)",
27744e4abd11SPeter Xu                           __func__, s->iq_tail, s->iq_size);
2775ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
2776ed7b8fbcSLe Tan         return;
2777ed7b8fbcSLe Tan     }
2778ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
2779ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
2780ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
2781ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
2782ed7b8fbcSLe Tan             break;
2783ed7b8fbcSLe Tan         }
2784ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
2785ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
2786a4544c45SLiu Yi L                          (((uint64_t)(s->iq_head)) << qi_shift) &
2787ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
2788ed7b8fbcSLe Tan     }
2789ed7b8fbcSLe Tan }
2790ed7b8fbcSLe Tan 
2791ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
2792ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
2793ed7b8fbcSLe Tan {
2794ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
2795ed7b8fbcSLe Tan 
2796c0c1d351SLiu, Yi L     if (s->iq_dw && (val & VTD_IQT_QT_256_RSV_BIT)) {
2797c0c1d351SLiu, Yi L         error_report_once("%s: RSV bit is set: val=0x%"PRIx64,
2798c0c1d351SLiu, Yi L                           __func__, val);
2799c0c1d351SLiu, Yi L         return;
2800c0c1d351SLiu, Yi L     }
2801c0c1d351SLiu, Yi L     s->iq_tail = VTD_IQT_QT(s->iq_dw, val);
28027feb51b7SPeter Xu     trace_vtd_inv_qi_tail(s->iq_tail);
28037feb51b7SPeter Xu 
2804ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
2805ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
2806ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
2807ed7b8fbcSLe Tan     }
2808ed7b8fbcSLe Tan }
2809ed7b8fbcSLe Tan 
28101da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
28111da12ec4SLe Tan {
28121da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
28131da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
28141da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
28151da12ec4SLe Tan 
28161da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
28171da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
28187feb51b7SPeter Xu         trace_vtd_fsts_clear_ip();
28191da12ec4SLe Tan     }
2820ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
2821ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
2822ed7b8fbcSLe Tan      */
28231da12ec4SLe Tan }
28241da12ec4SLe Tan 
28251da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
28261da12ec4SLe Tan {
28271da12ec4SLe Tan     uint32_t fectl_reg;
28281da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
28291da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
28301da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
28311da12ec4SLe Tan      */
28321da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
28337feb51b7SPeter Xu 
28347feb51b7SPeter Xu     trace_vtd_reg_write_fectl(fectl_reg);
28357feb51b7SPeter Xu 
28361da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
28371da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
28381da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
28391da12ec4SLe Tan     }
28401da12ec4SLe Tan }
28411da12ec4SLe Tan 
2842ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
2843ed7b8fbcSLe Tan {
2844ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
2845ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
2846ed7b8fbcSLe Tan 
2847ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
28487feb51b7SPeter Xu         trace_vtd_reg_ics_clear_ip();
2849ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2850ed7b8fbcSLe Tan     }
2851ed7b8fbcSLe Tan }
2852ed7b8fbcSLe Tan 
2853ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
2854ed7b8fbcSLe Tan {
2855ed7b8fbcSLe Tan     uint32_t iectl_reg;
2856ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
2857ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
2858ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
2859ed7b8fbcSLe Tan      */
2860ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
28617feb51b7SPeter Xu 
28627feb51b7SPeter Xu     trace_vtd_reg_write_iectl(iectl_reg);
28637feb51b7SPeter Xu 
2864ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
2865ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
2866ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2867ed7b8fbcSLe Tan     }
2868ed7b8fbcSLe Tan }
2869ed7b8fbcSLe Tan 
28701da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
28711da12ec4SLe Tan {
28721da12ec4SLe Tan     IntelIOMMUState *s = opaque;
28731da12ec4SLe Tan     uint64_t val;
28741da12ec4SLe Tan 
28757feb51b7SPeter Xu     trace_vtd_reg_read(addr, size);
28767feb51b7SPeter Xu 
28771da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
28781376211fSPeter Xu         error_report_once("%s: MMIO over range: addr=0x%" PRIx64
287973beb01eSPeter Xu                           " size=0x%x", __func__, addr, size);
28801da12ec4SLe Tan         return (uint64_t)-1;
28811da12ec4SLe Tan     }
28821da12ec4SLe Tan 
28831da12ec4SLe Tan     switch (addr) {
28841da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
28851da12ec4SLe Tan     case DMAR_RTADDR_REG:
28868fdee711SYi Sun         val = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
28871da12ec4SLe Tan         if (size == 4) {
28888fdee711SYi Sun             val = val & ((1ULL << 32) - 1);
28891da12ec4SLe Tan         }
28901da12ec4SLe Tan         break;
28911da12ec4SLe Tan 
28921da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
28931da12ec4SLe Tan         assert(size == 4);
28948fdee711SYi Sun         val = vtd_get_quad_raw(s, DMAR_RTADDR_REG) >> 32;
28951da12ec4SLe Tan         break;
28961da12ec4SLe Tan 
2897ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2898ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2899ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
2900ed7b8fbcSLe Tan         if (size == 4) {
2901ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
2902ed7b8fbcSLe Tan         }
2903ed7b8fbcSLe Tan         break;
2904ed7b8fbcSLe Tan 
2905ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2906ed7b8fbcSLe Tan         assert(size == 4);
2907ed7b8fbcSLe Tan         val = s->iq >> 32;
2908ed7b8fbcSLe Tan         break;
2909ed7b8fbcSLe Tan 
29101da12ec4SLe Tan     default:
29111da12ec4SLe Tan         if (size == 4) {
29121da12ec4SLe Tan             val = vtd_get_long(s, addr);
29131da12ec4SLe Tan         } else {
29141da12ec4SLe Tan             val = vtd_get_quad(s, addr);
29151da12ec4SLe Tan         }
29161da12ec4SLe Tan     }
29177feb51b7SPeter Xu 
29181da12ec4SLe Tan     return val;
29191da12ec4SLe Tan }
29201da12ec4SLe Tan 
29211da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
29221da12ec4SLe Tan                           uint64_t val, unsigned size)
29231da12ec4SLe Tan {
29241da12ec4SLe Tan     IntelIOMMUState *s = opaque;
29251da12ec4SLe Tan 
29267feb51b7SPeter Xu     trace_vtd_reg_write(addr, size, val);
29277feb51b7SPeter Xu 
29281da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
29291376211fSPeter Xu         error_report_once("%s: MMIO over range: addr=0x%" PRIx64
293073beb01eSPeter Xu                           " size=0x%x", __func__, addr, size);
29311da12ec4SLe Tan         return;
29321da12ec4SLe Tan     }
29331da12ec4SLe Tan 
29341da12ec4SLe Tan     switch (addr) {
29351da12ec4SLe Tan     /* Global Command Register, 32-bit */
29361da12ec4SLe Tan     case DMAR_GCMD_REG:
29371da12ec4SLe Tan         vtd_set_long(s, addr, val);
29381da12ec4SLe Tan         vtd_handle_gcmd_write(s);
29391da12ec4SLe Tan         break;
29401da12ec4SLe Tan 
29411da12ec4SLe Tan     /* Context Command Register, 64-bit */
29421da12ec4SLe Tan     case DMAR_CCMD_REG:
29431da12ec4SLe Tan         if (size == 4) {
29441da12ec4SLe Tan             vtd_set_long(s, addr, val);
29451da12ec4SLe Tan         } else {
29461da12ec4SLe Tan             vtd_set_quad(s, addr, val);
29471da12ec4SLe Tan             vtd_handle_ccmd_write(s);
29481da12ec4SLe Tan         }
29491da12ec4SLe Tan         break;
29501da12ec4SLe Tan 
29511da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
29521da12ec4SLe Tan         assert(size == 4);
29531da12ec4SLe Tan         vtd_set_long(s, addr, val);
29541da12ec4SLe Tan         vtd_handle_ccmd_write(s);
29551da12ec4SLe Tan         break;
29561da12ec4SLe Tan 
29571da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
29581da12ec4SLe Tan     case DMAR_IOTLB_REG:
29591da12ec4SLe Tan         if (size == 4) {
29601da12ec4SLe Tan             vtd_set_long(s, addr, val);
29611da12ec4SLe Tan         } else {
29621da12ec4SLe Tan             vtd_set_quad(s, addr, val);
29631da12ec4SLe Tan             vtd_handle_iotlb_write(s);
29641da12ec4SLe Tan         }
29651da12ec4SLe Tan         break;
29661da12ec4SLe Tan 
29671da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
29681da12ec4SLe Tan         assert(size == 4);
29691da12ec4SLe Tan         vtd_set_long(s, addr, val);
29701da12ec4SLe Tan         vtd_handle_iotlb_write(s);
29711da12ec4SLe Tan         break;
29721da12ec4SLe Tan 
2973b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
2974b5a280c0SLe Tan     case DMAR_IVA_REG:
2975b5a280c0SLe Tan         if (size == 4) {
2976b5a280c0SLe Tan             vtd_set_long(s, addr, val);
2977b5a280c0SLe Tan         } else {
2978b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
2979b5a280c0SLe Tan         }
2980b5a280c0SLe Tan         break;
2981b5a280c0SLe Tan 
2982b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
2983b5a280c0SLe Tan         assert(size == 4);
2984b5a280c0SLe Tan         vtd_set_long(s, addr, val);
2985b5a280c0SLe Tan         break;
2986b5a280c0SLe Tan 
29871da12ec4SLe Tan     /* Fault Status Register, 32-bit */
29881da12ec4SLe Tan     case DMAR_FSTS_REG:
29891da12ec4SLe Tan         assert(size == 4);
29901da12ec4SLe Tan         vtd_set_long(s, addr, val);
29911da12ec4SLe Tan         vtd_handle_fsts_write(s);
29921da12ec4SLe Tan         break;
29931da12ec4SLe Tan 
29941da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
29951da12ec4SLe Tan     case DMAR_FECTL_REG:
29961da12ec4SLe Tan         assert(size == 4);
29971da12ec4SLe Tan         vtd_set_long(s, addr, val);
29981da12ec4SLe Tan         vtd_handle_fectl_write(s);
29991da12ec4SLe Tan         break;
30001da12ec4SLe Tan 
30011da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
30021da12ec4SLe Tan     case DMAR_FEDATA_REG:
30031da12ec4SLe Tan         assert(size == 4);
30041da12ec4SLe Tan         vtd_set_long(s, addr, val);
30051da12ec4SLe Tan         break;
30061da12ec4SLe Tan 
30071da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
30081da12ec4SLe Tan     case DMAR_FEADDR_REG:
3009b7a7bb35SJan Kiszka         if (size == 4) {
30101da12ec4SLe Tan             vtd_set_long(s, addr, val);
3011b7a7bb35SJan Kiszka         } else {
3012b7a7bb35SJan Kiszka             /*
3013b7a7bb35SJan Kiszka              * While the register is 32-bit only, some guests (Xen...) write to
3014b7a7bb35SJan Kiszka              * it with 64-bit.
3015b7a7bb35SJan Kiszka              */
3016b7a7bb35SJan Kiszka             vtd_set_quad(s, addr, val);
3017b7a7bb35SJan Kiszka         }
30181da12ec4SLe Tan         break;
30191da12ec4SLe Tan 
30201da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
30211da12ec4SLe Tan     case DMAR_FEUADDR_REG:
30221da12ec4SLe Tan         assert(size == 4);
30231da12ec4SLe Tan         vtd_set_long(s, addr, val);
30241da12ec4SLe Tan         break;
30251da12ec4SLe Tan 
30261da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
30271da12ec4SLe Tan     case DMAR_PMEN_REG:
30281da12ec4SLe Tan         assert(size == 4);
30291da12ec4SLe Tan         vtd_set_long(s, addr, val);
30301da12ec4SLe Tan         break;
30311da12ec4SLe Tan 
30321da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
30331da12ec4SLe Tan     case DMAR_RTADDR_REG:
30341da12ec4SLe Tan         if (size == 4) {
30351da12ec4SLe Tan             vtd_set_long(s, addr, val);
30361da12ec4SLe Tan         } else {
30371da12ec4SLe Tan             vtd_set_quad(s, addr, val);
30381da12ec4SLe Tan         }
30391da12ec4SLe Tan         break;
30401da12ec4SLe Tan 
30411da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
30421da12ec4SLe Tan         assert(size == 4);
30431da12ec4SLe Tan         vtd_set_long(s, addr, val);
30441da12ec4SLe Tan         break;
30451da12ec4SLe Tan 
3046ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
3047ed7b8fbcSLe Tan     case DMAR_IQT_REG:
3048ed7b8fbcSLe Tan         if (size == 4) {
3049ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
3050ed7b8fbcSLe Tan         } else {
3051ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
3052ed7b8fbcSLe Tan         }
3053ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
3054ed7b8fbcSLe Tan         break;
3055ed7b8fbcSLe Tan 
3056ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
3057ed7b8fbcSLe Tan         assert(size == 4);
3058ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
3059ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
3060ed7b8fbcSLe Tan         break;
3061ed7b8fbcSLe Tan 
3062ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
3063ed7b8fbcSLe Tan     case DMAR_IQA_REG:
3064ed7b8fbcSLe Tan         if (size == 4) {
3065ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
3066ed7b8fbcSLe Tan         } else {
3067ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
3068ed7b8fbcSLe Tan         }
3069147a372eSJason Wang         vtd_update_iq_dw(s);
3070ed7b8fbcSLe Tan         break;
3071ed7b8fbcSLe Tan 
3072ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
3073ed7b8fbcSLe Tan         assert(size == 4);
3074ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
3075ed7b8fbcSLe Tan         break;
3076ed7b8fbcSLe Tan 
3077ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
3078ed7b8fbcSLe Tan     case DMAR_ICS_REG:
3079ed7b8fbcSLe Tan         assert(size == 4);
3080ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
3081ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
3082ed7b8fbcSLe Tan         break;
3083ed7b8fbcSLe Tan 
3084ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
3085ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
3086ed7b8fbcSLe Tan         assert(size == 4);
3087ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
3088ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
3089ed7b8fbcSLe Tan         break;
3090ed7b8fbcSLe Tan 
3091ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
3092ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
3093ed7b8fbcSLe Tan         assert(size == 4);
3094ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
3095ed7b8fbcSLe Tan         break;
3096ed7b8fbcSLe Tan 
3097ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
3098ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
3099ed7b8fbcSLe Tan         assert(size == 4);
3100ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
3101ed7b8fbcSLe Tan         break;
3102ed7b8fbcSLe Tan 
3103ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
3104ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
3105ed7b8fbcSLe Tan         assert(size == 4);
3106ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
3107ed7b8fbcSLe Tan         break;
3108ed7b8fbcSLe Tan 
31091da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
31101da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
31111da12ec4SLe Tan         if (size == 4) {
31121da12ec4SLe Tan             vtd_set_long(s, addr, val);
31131da12ec4SLe Tan         } else {
31141da12ec4SLe Tan             vtd_set_quad(s, addr, val);
31151da12ec4SLe Tan         }
31161da12ec4SLe Tan         break;
31171da12ec4SLe Tan 
31181da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
31191da12ec4SLe Tan         assert(size == 4);
31201da12ec4SLe Tan         vtd_set_long(s, addr, val);
31211da12ec4SLe Tan         break;
31221da12ec4SLe Tan 
31231da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
31241da12ec4SLe Tan         if (size == 4) {
31251da12ec4SLe Tan             vtd_set_long(s, addr, val);
31261da12ec4SLe Tan         } else {
31271da12ec4SLe Tan             vtd_set_quad(s, addr, val);
31281da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
31291da12ec4SLe Tan             vtd_update_fsts_ppf(s);
31301da12ec4SLe Tan         }
31311da12ec4SLe Tan         break;
31321da12ec4SLe Tan 
31331da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
31341da12ec4SLe Tan         assert(size == 4);
31351da12ec4SLe Tan         vtd_set_long(s, addr, val);
31361da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
31371da12ec4SLe Tan         vtd_update_fsts_ppf(s);
31381da12ec4SLe Tan         break;
31391da12ec4SLe Tan 
3140a5861439SPeter Xu     case DMAR_IRTA_REG:
3141a5861439SPeter Xu         if (size == 4) {
3142a5861439SPeter Xu             vtd_set_long(s, addr, val);
3143a5861439SPeter Xu         } else {
3144a5861439SPeter Xu             vtd_set_quad(s, addr, val);
3145a5861439SPeter Xu         }
3146a5861439SPeter Xu         break;
3147a5861439SPeter Xu 
3148a5861439SPeter Xu     case DMAR_IRTA_REG_HI:
3149a5861439SPeter Xu         assert(size == 4);
3150a5861439SPeter Xu         vtd_set_long(s, addr, val);
3151a5861439SPeter Xu         break;
3152a5861439SPeter Xu 
31531da12ec4SLe Tan     default:
31541da12ec4SLe Tan         if (size == 4) {
31551da12ec4SLe Tan             vtd_set_long(s, addr, val);
31561da12ec4SLe Tan         } else {
31571da12ec4SLe Tan             vtd_set_quad(s, addr, val);
31581da12ec4SLe Tan         }
31591da12ec4SLe Tan     }
31601da12ec4SLe Tan }
31611da12ec4SLe Tan 
31623df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
31632c91bcf2SPeter Maydell                                          IOMMUAccessFlags flag, int iommu_idx)
31641da12ec4SLe Tan {
31651da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
31661da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
3167b9313021SPeter Xu     IOMMUTLBEntry iotlb = {
3168b9313021SPeter Xu         /* We'll fill in the rest later. */
31691da12ec4SLe Tan         .target_as = &address_space_memory,
31701da12ec4SLe Tan     };
3171b9313021SPeter Xu     bool success;
31721da12ec4SLe Tan 
3173b9313021SPeter Xu     if (likely(s->dmar_enabled)) {
3174b9313021SPeter Xu         success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn,
3175b9313021SPeter Xu                                          addr, flag & IOMMU_WO, &iotlb);
3176b9313021SPeter Xu     } else {
31771da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
3178b9313021SPeter Xu         iotlb.iova = addr & VTD_PAGE_MASK_4K;
3179b9313021SPeter Xu         iotlb.translated_addr = addr & VTD_PAGE_MASK_4K;
3180b9313021SPeter Xu         iotlb.addr_mask = ~VTD_PAGE_MASK_4K;
3181b9313021SPeter Xu         iotlb.perm = IOMMU_RW;
3182b9313021SPeter Xu         success = true;
31831da12ec4SLe Tan     }
31841da12ec4SLe Tan 
3185b9313021SPeter Xu     if (likely(success)) {
31867feb51b7SPeter Xu         trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus),
31877feb51b7SPeter Xu                                  VTD_PCI_SLOT(vtd_as->devfn),
31887feb51b7SPeter Xu                                  VTD_PCI_FUNC(vtd_as->devfn),
3189b9313021SPeter Xu                                  iotlb.iova, iotlb.translated_addr,
3190b9313021SPeter Xu                                  iotlb.addr_mask);
3191b9313021SPeter Xu     } else {
31924e4abd11SPeter Xu         error_report_once("%s: detected translation failure "
31934e4abd11SPeter Xu                           "(dev=%02x:%02x:%02x, iova=0x%" PRIx64 ")",
31944e4abd11SPeter Xu                           __func__, pci_bus_num(vtd_as->bus),
3195b9313021SPeter Xu                           VTD_PCI_SLOT(vtd_as->devfn),
3196b9313021SPeter Xu                           VTD_PCI_FUNC(vtd_as->devfn),
3197662b4b69SPeter Xu                           addr);
3198b9313021SPeter Xu     }
31997feb51b7SPeter Xu 
3200b9313021SPeter Xu     return iotlb;
32011da12ec4SLe Tan }
32021da12ec4SLe Tan 
3203549d4005SEric Auger static int vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu,
32045bf3d319SPeter Xu                                          IOMMUNotifierFlag old,
3205549d4005SEric Auger                                          IOMMUNotifierFlag new,
3206549d4005SEric Auger                                          Error **errp)
32073cb3b154SAlex Williamson {
32083cb3b154SAlex Williamson     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
3209dd4d607eSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
321009adb0e0SJason Wang     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
32113cb3b154SAlex Williamson 
3212b8ffd7d6SJason Wang     /* TODO: add support for VFIO and vhost users */
3213b8ffd7d6SJason Wang     if (s->snoop_control) {
3214250227f4SJason Wang         error_setg_errno(errp, ENOTSUP,
3215b8ffd7d6SJason Wang                          "Snoop Control with vhost or VFIO is not supported");
3216b8ffd7d6SJason Wang         return -ENOTSUP;
3217b8ffd7d6SJason Wang     }
3218b8d78277SJason Wang     if (!s->caching_mode && (new & IOMMU_NOTIFIER_MAP)) {
3219b8d78277SJason Wang         error_setg_errno(errp, ENOTSUP,
3220b8d78277SJason Wang                          "device %02x.%02x.%x requires caching mode",
3221b8d78277SJason Wang                          pci_bus_num(vtd_as->bus), PCI_SLOT(vtd_as->devfn),
3222b8d78277SJason Wang                          PCI_FUNC(vtd_as->devfn));
3223b8d78277SJason Wang         return -ENOTSUP;
3224b8d78277SJason Wang     }
322509adb0e0SJason Wang     if (!x86_iommu->dt_supported && (new & IOMMU_NOTIFIER_DEVIOTLB_UNMAP)) {
322609adb0e0SJason Wang         error_setg_errno(errp, ENOTSUP,
322709adb0e0SJason Wang                          "device %02x.%02x.%x requires device IOTLB mode",
322809adb0e0SJason Wang                          pci_bus_num(vtd_as->bus), PCI_SLOT(vtd_as->devfn),
322909adb0e0SJason Wang                          PCI_FUNC(vtd_as->devfn));
323009adb0e0SJason Wang         return -ENOTSUP;
323109adb0e0SJason Wang     }
3232b8ffd7d6SJason Wang 
32334f8a62a9SPeter Xu     /* Update per-address-space notifier flags */
32344f8a62a9SPeter Xu     vtd_as->notifier_flags = new;
32354f8a62a9SPeter Xu 
3236dd4d607eSPeter Xu     if (old == IOMMU_NOTIFIER_NONE) {
3237b4a4ba0dSPeter Xu         QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next);
3238b4a4ba0dSPeter Xu     } else if (new == IOMMU_NOTIFIER_NONE) {
3239b4a4ba0dSPeter Xu         QLIST_REMOVE(vtd_as, next);
3240dd4d607eSPeter Xu     }
3241549d4005SEric Auger     return 0;
32423cb3b154SAlex Williamson }
32433cb3b154SAlex Williamson 
3244552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id)
3245552a1e01SPeter Xu {
3246552a1e01SPeter Xu     IntelIOMMUState *iommu = opaque;
3247552a1e01SPeter Xu 
3248552a1e01SPeter Xu     /*
32492811af3bSPeter Xu      * We don't need to migrate the root_scalable because we can
32502811af3bSPeter Xu      * simply do the calculation after the loading is complete.  We
32512811af3bSPeter Xu      * can actually do similar things with root, dmar_enabled, etc.
32522811af3bSPeter Xu      * however since we've had them already so we'd better keep them
32532811af3bSPeter Xu      * for compatibility of migration.
32542811af3bSPeter Xu      */
32552811af3bSPeter Xu     vtd_update_scalable_state(iommu);
32562811af3bSPeter Xu 
3257147a372eSJason Wang     vtd_update_iq_dw(iommu);
3258147a372eSJason Wang 
3259ceb05895SJason Wang     /*
3260ceb05895SJason Wang      * Memory regions are dynamically turned on/off depending on
3261ceb05895SJason Wang      * context entry configurations from the guest. After migration,
3262ceb05895SJason Wang      * we need to make sure the memory regions are still correct.
3263ceb05895SJason Wang      */
3264ceb05895SJason Wang     vtd_switch_address_space_all(iommu);
3265ceb05895SJason Wang 
3266552a1e01SPeter Xu     return 0;
3267552a1e01SPeter Xu }
3268552a1e01SPeter Xu 
32691da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
32701da12ec4SLe Tan     .name = "iommu-intel",
32718cdcf3c1SPeter Xu     .version_id = 1,
32728cdcf3c1SPeter Xu     .minimum_version_id = 1,
32738cdcf3c1SPeter Xu     .priority = MIG_PRI_IOMMU,
3274552a1e01SPeter Xu     .post_load = vtd_post_load,
32758cdcf3c1SPeter Xu     .fields = (VMStateField[]) {
32768cdcf3c1SPeter Xu         VMSTATE_UINT64(root, IntelIOMMUState),
32778cdcf3c1SPeter Xu         VMSTATE_UINT64(intr_root, IntelIOMMUState),
32788cdcf3c1SPeter Xu         VMSTATE_UINT64(iq, IntelIOMMUState),
32798cdcf3c1SPeter Xu         VMSTATE_UINT32(intr_size, IntelIOMMUState),
32808cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_head, IntelIOMMUState),
32818cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_tail, IntelIOMMUState),
32828cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_size, IntelIOMMUState),
32838cdcf3c1SPeter Xu         VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState),
32848cdcf3c1SPeter Xu         VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE),
32858cdcf3c1SPeter Xu         VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState),
328681fb1e64SPeter Xu         VMSTATE_UNUSED(1),      /* bool root_extended is obsolete by VT-d */
32878cdcf3c1SPeter Xu         VMSTATE_BOOL(dmar_enabled, IntelIOMMUState),
32888cdcf3c1SPeter Xu         VMSTATE_BOOL(qi_enabled, IntelIOMMUState),
32898cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_enabled, IntelIOMMUState),
32908cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_eime, IntelIOMMUState),
32918cdcf3c1SPeter Xu         VMSTATE_END_OF_LIST()
32928cdcf3c1SPeter Xu     }
32931da12ec4SLe Tan };
32941da12ec4SLe Tan 
32951da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
32961da12ec4SLe Tan     .read = vtd_mem_read,
32971da12ec4SLe Tan     .write = vtd_mem_write,
32981da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
32991da12ec4SLe Tan     .impl = {
33001da12ec4SLe Tan         .min_access_size = 4,
33011da12ec4SLe Tan         .max_access_size = 8,
33021da12ec4SLe Tan     },
33031da12ec4SLe Tan     .valid = {
33041da12ec4SLe Tan         .min_access_size = 4,
33051da12ec4SLe Tan         .max_access_size = 8,
33061da12ec4SLe Tan     },
33071da12ec4SLe Tan };
33081da12ec4SLe Tan 
33091da12ec4SLe Tan static Property vtd_properties[] = {
33101da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
3311e6b6af05SRadim Krčmář     DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim,
3312e6b6af05SRadim Krčmář                             ON_OFF_AUTO_AUTO),
3313fb506e70SRadim Krčmář     DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false),
33144b49b586SPeter Xu     DEFINE_PROP_UINT8("aw-bits", IntelIOMMUState, aw_bits,
331537f51384SPrasad Singamsetty                       VTD_HOST_ADDRESS_WIDTH),
33163b40f0e5SAviv Ben-David     DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE),
33174a4f219eSYi Sun     DEFINE_PROP_BOOL("x-scalable-mode", IntelIOMMUState, scalable_mode, FALSE),
3318b8ffd7d6SJason Wang     DEFINE_PROP_BOOL("snoop-control", IntelIOMMUState, snoop_control, false),
33191b2b1237SJason Wang     DEFINE_PROP_BOOL("x-pasid-mode", IntelIOMMUState, pasid, false),
3320ccc23bb0SPeter Xu     DEFINE_PROP_BOOL("dma-drain", IntelIOMMUState, dma_drain, true),
33218646d9c7SDavid Woodhouse     DEFINE_PROP_BOOL("dma-translation", IntelIOMMUState, dma_translation, true),
33221da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
33231da12ec4SLe Tan };
33241da12ec4SLe Tan 
3325651e4cefSPeter Xu /* Read IRTE entry with specific index */
3326c7016bf7SDavid Woodhouse static bool vtd_irte_get(IntelIOMMUState *iommu, uint16_t index,
3327c7016bf7SDavid Woodhouse                          VTD_IR_TableEntry *entry, uint16_t sid,
3328c7016bf7SDavid Woodhouse                          bool do_fault)
3329651e4cefSPeter Xu {
3330ede9c94aSPeter Xu     static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \
3331ede9c94aSPeter Xu         {0xffff, 0xfffb, 0xfff9, 0xfff8};
3332651e4cefSPeter Xu     dma_addr_t addr = 0x00;
3333ede9c94aSPeter Xu     uint16_t mask, source_id;
3334ede9c94aSPeter Xu     uint8_t bus, bus_max, bus_min;
3335651e4cefSPeter Xu 
33363c507c26SJan Kiszka     if (index >= iommu->intr_size) {
33373c507c26SJan Kiszka         error_report_once("%s: index too large: ind=0x%x",
33383c507c26SJan Kiszka                           __func__, index);
3339c7016bf7SDavid Woodhouse         if (do_fault) {
3340c7016bf7SDavid Woodhouse             vtd_report_ir_fault(iommu, sid, VTD_FR_IR_INDEX_OVER, index);
3341c7016bf7SDavid Woodhouse         }
3342c7016bf7SDavid Woodhouse         return false;
33433c507c26SJan Kiszka     }
33443c507c26SJan Kiszka 
3345651e4cefSPeter Xu     addr = iommu->intr_root + index * sizeof(*entry);
3346ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, addr,
3347ba06fe8aSPhilippe Mathieu-Daudé                         entry, sizeof(*entry), MEMTXATTRS_UNSPECIFIED)) {
33481376211fSPeter Xu         error_report_once("%s: read failed: ind=0x%x addr=0x%" PRIx64,
33491376211fSPeter Xu                           __func__, index, addr);
3350c7016bf7SDavid Woodhouse         if (do_fault) {
3351c7016bf7SDavid Woodhouse             vtd_report_ir_fault(iommu, sid, VTD_FR_IR_ROOT_INVAL, index);
3352c7016bf7SDavid Woodhouse         }
3353c7016bf7SDavid Woodhouse         return false;
3354651e4cefSPeter Xu     }
3355651e4cefSPeter Xu 
3356642ba896SThomas Huth     entry->data[0] = le64_to_cpu(entry->data[0]);
3357642ba896SThomas Huth     entry->data[1] = le64_to_cpu(entry->data[1]);
3358642ba896SThomas Huth 
3359642ba896SThomas Huth     trace_vtd_ir_irte_get(index, entry->data[1], entry->data[0]);
33607feb51b7SPeter Xu 
3361c7016bf7SDavid Woodhouse     /*
3362c7016bf7SDavid Woodhouse      * The remaining potential fault conditions are "qualified" by the
3363c7016bf7SDavid Woodhouse      * Fault Processing Disable bit in the IRTE. Even "not present".
3364c7016bf7SDavid Woodhouse      * So just clear the do_fault flag if PFD is set, which will
3365c7016bf7SDavid Woodhouse      * prevent faults being raised.
3366c7016bf7SDavid Woodhouse      */
3367c7016bf7SDavid Woodhouse     if (entry->irte.fault_disable) {
3368c7016bf7SDavid Woodhouse         do_fault = false;
3369c7016bf7SDavid Woodhouse     }
3370c7016bf7SDavid Woodhouse 
3371bc38ee10SMichael S. Tsirkin     if (!entry->irte.present) {
33724e4abd11SPeter Xu         error_report_once("%s: detected non-present IRTE "
33734e4abd11SPeter Xu                           "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")",
3374642ba896SThomas Huth                           __func__, index, entry->data[1], entry->data[0]);
3375c7016bf7SDavid Woodhouse         if (do_fault) {
3376c7016bf7SDavid Woodhouse             vtd_report_ir_fault(iommu, sid, VTD_FR_IR_ENTRY_P, index);
3377c7016bf7SDavid Woodhouse         }
3378c7016bf7SDavid Woodhouse         return false;
3379651e4cefSPeter Xu     }
3380651e4cefSPeter Xu 
3381bc38ee10SMichael S. Tsirkin     if (entry->irte.__reserved_0 || entry->irte.__reserved_1 ||
3382bc38ee10SMichael S. Tsirkin         entry->irte.__reserved_2) {
33834e4abd11SPeter Xu         error_report_once("%s: detected non-zero reserved IRTE "
33844e4abd11SPeter Xu                           "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")",
3385642ba896SThomas Huth                           __func__, index, entry->data[1], entry->data[0]);
3386c7016bf7SDavid Woodhouse         if (do_fault) {
3387c7016bf7SDavid Woodhouse             vtd_report_ir_fault(iommu, sid, VTD_FR_IR_IRTE_RSVD, index);
3388c7016bf7SDavid Woodhouse         }
3389c7016bf7SDavid Woodhouse         return false;
3390651e4cefSPeter Xu     }
3391651e4cefSPeter Xu 
3392ede9c94aSPeter Xu     if (sid != X86_IOMMU_SID_INVALID) {
3393ede9c94aSPeter Xu         /* Validate IRTE SID */
3394642ba896SThomas Huth         source_id = entry->irte.source_id;
3395bc38ee10SMichael S. Tsirkin         switch (entry->irte.sid_vtype) {
3396ede9c94aSPeter Xu         case VTD_SVT_NONE:
3397ede9c94aSPeter Xu             break;
3398ede9c94aSPeter Xu 
3399ede9c94aSPeter Xu         case VTD_SVT_ALL:
3400bc38ee10SMichael S. Tsirkin             mask = vtd_svt_mask[entry->irte.sid_q];
3401ede9c94aSPeter Xu             if ((source_id & mask) != (sid & mask)) {
34024e4abd11SPeter Xu                 error_report_once("%s: invalid IRTE SID "
34034e4abd11SPeter Xu                                   "(index=%u, sid=%u, source_id=%u)",
34044e4abd11SPeter Xu                                   __func__, index, sid, source_id);
3405c7016bf7SDavid Woodhouse                 if (do_fault) {
3406c7016bf7SDavid Woodhouse                     vtd_report_ir_fault(iommu, sid, VTD_FR_IR_SID_ERR, index);
3407c7016bf7SDavid Woodhouse                 }
3408c7016bf7SDavid Woodhouse                 return false;
3409ede9c94aSPeter Xu             }
3410ede9c94aSPeter Xu             break;
3411ede9c94aSPeter Xu 
3412ede9c94aSPeter Xu         case VTD_SVT_BUS:
3413ede9c94aSPeter Xu             bus_max = source_id >> 8;
3414ede9c94aSPeter Xu             bus_min = source_id & 0xff;
3415ede9c94aSPeter Xu             bus = sid >> 8;
3416ede9c94aSPeter Xu             if (bus > bus_max || bus < bus_min) {
34174e4abd11SPeter Xu                 error_report_once("%s: invalid SVT_BUS "
34184e4abd11SPeter Xu                                   "(index=%u, bus=%u, min=%u, max=%u)",
34194e4abd11SPeter Xu                                   __func__, index, bus, bus_min, bus_max);
3420c7016bf7SDavid Woodhouse                 if (do_fault) {
3421c7016bf7SDavid Woodhouse                     vtd_report_ir_fault(iommu, sid, VTD_FR_IR_SID_ERR, index);
3422c7016bf7SDavid Woodhouse                 }
3423c7016bf7SDavid Woodhouse                 return false;
3424ede9c94aSPeter Xu             }
3425ede9c94aSPeter Xu             break;
3426ede9c94aSPeter Xu 
3427ede9c94aSPeter Xu         default:
34284e4abd11SPeter Xu             error_report_once("%s: detected invalid IRTE SVT "
34294e4abd11SPeter Xu                               "(index=%u, type=%d)", __func__,
34304e4abd11SPeter Xu                               index, entry->irte.sid_vtype);
3431ede9c94aSPeter Xu             /* Take this as verification failure. */
3432c7016bf7SDavid Woodhouse             if (do_fault) {
3433c7016bf7SDavid Woodhouse                 vtd_report_ir_fault(iommu, sid, VTD_FR_IR_SID_ERR, index);
3434c7016bf7SDavid Woodhouse             }
3435c7016bf7SDavid Woodhouse             return false;
3436ede9c94aSPeter Xu         }
3437ede9c94aSPeter Xu     }
3438651e4cefSPeter Xu 
3439c7016bf7SDavid Woodhouse     return true;
3440651e4cefSPeter Xu }
3441651e4cefSPeter Xu 
3442651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */
3443c7016bf7SDavid Woodhouse static bool vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index,
3444c7016bf7SDavid Woodhouse                               X86IOMMUIrq *irq, uint16_t sid, bool do_fault)
3445651e4cefSPeter Xu {
3446bc38ee10SMichael S. Tsirkin     VTD_IR_TableEntry irte = {};
3447651e4cefSPeter Xu 
3448c7016bf7SDavid Woodhouse     if (!vtd_irte_get(iommu, index, &irte, sid, do_fault)) {
3449c7016bf7SDavid Woodhouse         return false;
3450651e4cefSPeter Xu     }
3451651e4cefSPeter Xu 
3452bc38ee10SMichael S. Tsirkin     irq->trigger_mode = irte.irte.trigger_mode;
3453bc38ee10SMichael S. Tsirkin     irq->vector = irte.irte.vector;
3454bc38ee10SMichael S. Tsirkin     irq->delivery_mode = irte.irte.delivery_mode;
3455642ba896SThomas Huth     irq->dest = irte.irte.dest_id;
345628589311SJan Kiszka     if (!iommu->intr_eime) {
3457651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_MASK         (0xff00ULL)
3458651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_SHIFT        (8)
345928589311SJan Kiszka         irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >>
3460651e4cefSPeter Xu             VTD_IR_APIC_DEST_SHIFT;
346128589311SJan Kiszka     }
3462bc38ee10SMichael S. Tsirkin     irq->dest_mode = irte.irte.dest_mode;
3463bc38ee10SMichael S. Tsirkin     irq->redir_hint = irte.irte.redir_hint;
3464651e4cefSPeter Xu 
34657feb51b7SPeter Xu     trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector,
34667feb51b7SPeter Xu                        irq->delivery_mode, irq->dest, irq->dest_mode);
3467651e4cefSPeter Xu 
3468c7016bf7SDavid Woodhouse     return true;
3469651e4cefSPeter Xu }
3470651e4cefSPeter Xu 
3471651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */
3472651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu,
3473651e4cefSPeter Xu                                    MSIMessage *origin,
3474ede9c94aSPeter Xu                                    MSIMessage *translated,
3475c7016bf7SDavid Woodhouse                                    uint16_t sid, bool do_fault)
3476651e4cefSPeter Xu {
3477651e4cefSPeter Xu     VTD_IR_MSIAddress addr;
3478651e4cefSPeter Xu     uint16_t index;
347935c24501SSingh, Brijesh     X86IOMMUIrq irq = {};
3480651e4cefSPeter Xu 
3481651e4cefSPeter Xu     assert(origin && translated);
3482651e4cefSPeter Xu 
34837feb51b7SPeter Xu     trace_vtd_ir_remap_msi_req(origin->address, origin->data);
34847feb51b7SPeter Xu 
3485651e4cefSPeter Xu     if (!iommu || !iommu->intr_enabled) {
3486e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
3487e7a3b91fSPeter Xu         goto out;
3488651e4cefSPeter Xu     }
3489651e4cefSPeter Xu 
3490651e4cefSPeter Xu     if (origin->address & VTD_MSI_ADDR_HI_MASK) {
34911376211fSPeter Xu         error_report_once("%s: MSI address high 32 bits non-zero detected: "
34921376211fSPeter Xu                           "address=0x%" PRIx64, __func__, origin->address);
3493c7016bf7SDavid Woodhouse         if (do_fault) {
3494c7016bf7SDavid Woodhouse             vtd_report_ir_fault(iommu, sid, VTD_FR_IR_REQ_RSVD, 0);
3495c7016bf7SDavid Woodhouse         }
3496c7016bf7SDavid Woodhouse         return -EINVAL;
3497651e4cefSPeter Xu     }
3498651e4cefSPeter Xu 
3499651e4cefSPeter Xu     addr.data = origin->address & VTD_MSI_ADDR_LO_MASK;
35001a43713bSPeter Xu     if (addr.addr.__head != 0xfee) {
35011376211fSPeter Xu         error_report_once("%s: MSI address low 32 bit invalid: 0x%" PRIx32,
35021376211fSPeter Xu                           __func__, addr.data);
3503c7016bf7SDavid Woodhouse         if (do_fault) {
3504c7016bf7SDavid Woodhouse             vtd_report_ir_fault(iommu, sid, VTD_FR_IR_REQ_RSVD, 0);
3505c7016bf7SDavid Woodhouse         }
3506c7016bf7SDavid Woodhouse         return -EINVAL;
3507651e4cefSPeter Xu     }
3508651e4cefSPeter Xu 
3509651e4cefSPeter Xu     /* This is compatible mode. */
3510bc38ee10SMichael S. Tsirkin     if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) {
3511e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
3512e7a3b91fSPeter Xu         goto out;
3513651e4cefSPeter Xu     }
3514651e4cefSPeter Xu 
3515fcd80274SThomas Huth     index = addr.addr.index_h << 15 | addr.addr.index_l;
3516651e4cefSPeter Xu 
3517651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_SUBHANDLE       (0x0000ffff)
3518651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_RESERVED        (0xffff0000)
3519651e4cefSPeter Xu 
3520bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
3521651e4cefSPeter Xu         /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */
3522651e4cefSPeter Xu         index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE;
3523651e4cefSPeter Xu     }
3524651e4cefSPeter Xu 
3525c7016bf7SDavid Woodhouse     if (!vtd_remap_irq_get(iommu, index, &irq, sid, do_fault)) {
3526c7016bf7SDavid Woodhouse         return -EINVAL;
3527651e4cefSPeter Xu     }
3528651e4cefSPeter Xu 
3529bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
35307feb51b7SPeter Xu         trace_vtd_ir_remap_type("MSI");
3531651e4cefSPeter Xu         if (origin->data & VTD_IR_MSI_DATA_RESERVED) {
35324e4abd11SPeter Xu             error_report_once("%s: invalid IR MSI "
35334e4abd11SPeter Xu                               "(sid=%u, address=0x%" PRIx64
35344e4abd11SPeter Xu                               ", data=0x%" PRIx32 ")",
35354e4abd11SPeter Xu                               __func__, sid, origin->address, origin->data);
3536c7016bf7SDavid Woodhouse             if (do_fault) {
3537c7016bf7SDavid Woodhouse                 vtd_report_ir_fault(iommu, sid, VTD_FR_IR_REQ_RSVD, 0);
3538c7016bf7SDavid Woodhouse             }
3539c7016bf7SDavid Woodhouse             return -EINVAL;
3540651e4cefSPeter Xu         }
3541651e4cefSPeter Xu     } else {
3542651e4cefSPeter Xu         uint8_t vector = origin->data & 0xff;
3543dea651a9SFeng Wu         uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
3544dea651a9SFeng Wu 
35457feb51b7SPeter Xu         trace_vtd_ir_remap_type("IOAPIC");
3546651e4cefSPeter Xu         /* IOAPIC entry vector should be aligned with IRTE vector
3547651e4cefSPeter Xu          * (see vt-d spec 5.1.5.1). */
3548651e4cefSPeter Xu         if (vector != irq.vector) {
35497feb51b7SPeter Xu             trace_vtd_warn_ir_vector(sid, index, vector, irq.vector);
3550651e4cefSPeter Xu         }
3551dea651a9SFeng Wu 
3552dea651a9SFeng Wu         /* The Trigger Mode field must match the Trigger Mode in the IRTE.
3553dea651a9SFeng Wu          * (see vt-d spec 5.1.5.1). */
3554dea651a9SFeng Wu         if (trigger_mode != irq.trigger_mode) {
35557feb51b7SPeter Xu             trace_vtd_warn_ir_trigger(sid, index, trigger_mode,
35567feb51b7SPeter Xu                                       irq.trigger_mode);
3557dea651a9SFeng Wu         }
3558651e4cefSPeter Xu     }
3559651e4cefSPeter Xu 
3560651e4cefSPeter Xu     /*
3561651e4cefSPeter Xu      * We'd better keep the last two bits, assuming that guest OS
3562651e4cefSPeter Xu      * might modify it. Keep it does not hurt after all.
3563651e4cefSPeter Xu      */
3564bc38ee10SMichael S. Tsirkin     irq.msi_addr_last_bits = addr.addr.__not_care;
3565651e4cefSPeter Xu 
356635c24501SSingh, Brijesh     /* Translate X86IOMMUIrq to MSI message */
356735c24501SSingh, Brijesh     x86_iommu_irq_to_msi_message(&irq, translated);
3568651e4cefSPeter Xu 
3569e7a3b91fSPeter Xu out:
35707feb51b7SPeter Xu     trace_vtd_ir_remap_msi(origin->address, origin->data,
3571651e4cefSPeter Xu                            translated->address, translated->data);
3572651e4cefSPeter Xu     return 0;
3573651e4cefSPeter Xu }
3574651e4cefSPeter Xu 
35758b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src,
35768b5ed7dfSPeter Xu                          MSIMessage *dst, uint16_t sid)
35778b5ed7dfSPeter Xu {
3578ede9c94aSPeter Xu     return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu),
3579c7016bf7SDavid Woodhouse                                    src, dst, sid, false);
35808b5ed7dfSPeter Xu }
35818b5ed7dfSPeter Xu 
3582651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr,
3583651e4cefSPeter Xu                                    uint64_t *data, unsigned size,
3584651e4cefSPeter Xu                                    MemTxAttrs attrs)
3585651e4cefSPeter Xu {
3586651e4cefSPeter Xu     return MEMTX_OK;
3587651e4cefSPeter Xu }
3588651e4cefSPeter Xu 
3589651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr,
3590651e4cefSPeter Xu                                     uint64_t value, unsigned size,
3591651e4cefSPeter Xu                                     MemTxAttrs attrs)
3592651e4cefSPeter Xu {
3593651e4cefSPeter Xu     int ret = 0;
359409cd058aSMichael S. Tsirkin     MSIMessage from = {}, to = {};
3595ede9c94aSPeter Xu     uint16_t sid = X86_IOMMU_SID_INVALID;
3596651e4cefSPeter Xu 
3597651e4cefSPeter Xu     from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST;
3598651e4cefSPeter Xu     from.data = (uint32_t) value;
3599651e4cefSPeter Xu 
3600ede9c94aSPeter Xu     if (!attrs.unspecified) {
3601ede9c94aSPeter Xu         /* We have explicit Source ID */
3602ede9c94aSPeter Xu         sid = attrs.requester_id;
3603ede9c94aSPeter Xu     }
3604ede9c94aSPeter Xu 
3605c7016bf7SDavid Woodhouse     ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid, true);
3606651e4cefSPeter Xu     if (ret) {
3607651e4cefSPeter Xu         /* Drop this interrupt */
3608651e4cefSPeter Xu         return MEMTX_ERROR;
3609651e4cefSPeter Xu     }
3610651e4cefSPeter Xu 
3611eaaaf8abSPaolo Bonzini     apic_get_class(NULL)->send_msi(&to);
3612651e4cefSPeter Xu 
3613651e4cefSPeter Xu     return MEMTX_OK;
3614651e4cefSPeter Xu }
3615651e4cefSPeter Xu 
3616651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = {
3617651e4cefSPeter Xu     .read_with_attrs = vtd_mem_ir_read,
3618651e4cefSPeter Xu     .write_with_attrs = vtd_mem_ir_write,
3619651e4cefSPeter Xu     .endianness = DEVICE_LITTLE_ENDIAN,
3620651e4cefSPeter Xu     .impl = {
3621651e4cefSPeter Xu         .min_access_size = 4,
3622651e4cefSPeter Xu         .max_access_size = 4,
3623651e4cefSPeter Xu     },
3624651e4cefSPeter Xu     .valid = {
3625651e4cefSPeter Xu         .min_access_size = 4,
3626651e4cefSPeter Xu         .max_access_size = 4,
3627651e4cefSPeter Xu     },
3628651e4cefSPeter Xu };
36297df953bdSKnut Omang 
36301b2b1237SJason Wang static void vtd_report_ir_illegal_access(VTDAddressSpace *vtd_as,
36311b2b1237SJason Wang                                          hwaddr addr, bool is_write)
36321b2b1237SJason Wang {
36331b2b1237SJason Wang     IntelIOMMUState *s = vtd_as->iommu_state;
36341b2b1237SJason Wang     uint8_t bus_n = pci_bus_num(vtd_as->bus);
36351b2b1237SJason Wang     uint16_t sid = PCI_BUILD_BDF(bus_n, vtd_as->devfn);
36361b2b1237SJason Wang     bool is_fpd_set = false;
36371b2b1237SJason Wang     VTDContextEntry ce;
36381b2b1237SJason Wang 
36391b2b1237SJason Wang     assert(vtd_as->pasid != PCI_NO_PASID);
36401b2b1237SJason Wang 
36411b2b1237SJason Wang     /* Try out best to fetch FPD, we can't do anything more */
36421b2b1237SJason Wang     if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) {
36431b2b1237SJason Wang         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
36441b2b1237SJason Wang         if (!is_fpd_set && s->root_scalable) {
36451b2b1237SJason Wang             vtd_ce_get_pasid_fpd(s, &ce, &is_fpd_set, vtd_as->pasid);
36461b2b1237SJason Wang         }
36471b2b1237SJason Wang     }
36481b2b1237SJason Wang 
36491b2b1237SJason Wang     vtd_report_fault(s, VTD_FR_SM_INTERRUPT_ADDR,
36501b2b1237SJason Wang                      is_fpd_set, sid, addr, is_write,
36511b2b1237SJason Wang                      true, vtd_as->pasid);
36521b2b1237SJason Wang }
36531b2b1237SJason Wang 
36541b2b1237SJason Wang static MemTxResult vtd_mem_ir_fault_read(void *opaque, hwaddr addr,
36551b2b1237SJason Wang                                          uint64_t *data, unsigned size,
36561b2b1237SJason Wang                                          MemTxAttrs attrs)
36571b2b1237SJason Wang {
36581b2b1237SJason Wang     vtd_report_ir_illegal_access(opaque, addr, false);
36591b2b1237SJason Wang 
36601b2b1237SJason Wang     return MEMTX_ERROR;
36611b2b1237SJason Wang }
36621b2b1237SJason Wang 
36631b2b1237SJason Wang static MemTxResult vtd_mem_ir_fault_write(void *opaque, hwaddr addr,
36641b2b1237SJason Wang                                           uint64_t value, unsigned size,
36651b2b1237SJason Wang                                           MemTxAttrs attrs)
36661b2b1237SJason Wang {
36671b2b1237SJason Wang     vtd_report_ir_illegal_access(opaque, addr, true);
36681b2b1237SJason Wang 
36691b2b1237SJason Wang     return MEMTX_ERROR;
36701b2b1237SJason Wang }
36711b2b1237SJason Wang 
36721b2b1237SJason Wang static const MemoryRegionOps vtd_mem_ir_fault_ops = {
36731b2b1237SJason Wang     .read_with_attrs = vtd_mem_ir_fault_read,
36741b2b1237SJason Wang     .write_with_attrs = vtd_mem_ir_fault_write,
36751b2b1237SJason Wang     .endianness = DEVICE_LITTLE_ENDIAN,
36761b2b1237SJason Wang     .impl = {
36771b2b1237SJason Wang         .min_access_size = 1,
36781b2b1237SJason Wang         .max_access_size = 8,
36791b2b1237SJason Wang     },
36801b2b1237SJason Wang     .valid = {
36811b2b1237SJason Wang         .min_access_size = 1,
36821b2b1237SJason Wang         .max_access_size = 8,
36831b2b1237SJason Wang     },
36841b2b1237SJason Wang };
36851b2b1237SJason Wang 
36861b2b1237SJason Wang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus,
36871b2b1237SJason Wang                                  int devfn, unsigned int pasid)
36887df953bdSKnut Omang {
3689da8d439cSJason Wang     /*
3690da8d439cSJason Wang      * We can't simply use sid here since the bus number might not be
3691da8d439cSJason Wang      * initialized by the guest.
3692da8d439cSJason Wang      */
3693da8d439cSJason Wang     struct vtd_as_key key = {
3694da8d439cSJason Wang         .bus = bus,
3695da8d439cSJason Wang         .devfn = devfn,
36961b2b1237SJason Wang         .pasid = pasid,
3697da8d439cSJason Wang     };
36987df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
3699e0a3c8ccSJason Wang     char name[128];
37007df953bdSKnut Omang 
3701da8d439cSJason Wang     vtd_dev_as = g_hash_table_lookup(s->vtd_address_spaces, &key);
37027df953bdSKnut Omang     if (!vtd_dev_as) {
3703da8d439cSJason Wang         struct vtd_as_key *new_key = g_malloc(sizeof(*new_key));
3704da8d439cSJason Wang 
3705da8d439cSJason Wang         new_key->bus = bus;
3706da8d439cSJason Wang         new_key->devfn = devfn;
37071b2b1237SJason Wang         new_key->pasid = pasid;
3708da8d439cSJason Wang 
37091b2b1237SJason Wang         if (pasid == PCI_NO_PASID) {
37104b519ef1SPeter Xu             snprintf(name, sizeof(name), "vtd-%02x.%x", PCI_SLOT(devfn),
37114b519ef1SPeter Xu                      PCI_FUNC(devfn));
37121b2b1237SJason Wang         } else {
37131b2b1237SJason Wang             snprintf(name, sizeof(name), "vtd-%02x.%x-pasid-%x", PCI_SLOT(devfn),
37141b2b1237SJason Wang                      PCI_FUNC(devfn), pasid);
37151b2b1237SJason Wang         }
37161b2b1237SJason Wang 
3717da8d439cSJason Wang         vtd_dev_as = g_new0(VTDAddressSpace, 1);
37187df953bdSKnut Omang 
37197df953bdSKnut Omang         vtd_dev_as->bus = bus;
37207df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
37211b2b1237SJason Wang         vtd_dev_as->pasid = pasid;
37227df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
37237df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
372463b88968SPeter Xu         vtd_dev_as->iova_tree = iova_tree_new();
3725558e0024SPeter Xu 
37264b519ef1SPeter Xu         memory_region_init(&vtd_dev_as->root, OBJECT(s), name, UINT64_MAX);
37274b519ef1SPeter Xu         address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, "vtd-root");
37284b519ef1SPeter Xu 
3729558e0024SPeter Xu         /*
37304b519ef1SPeter Xu          * Build the DMAR-disabled container with aliases to the
37314b519ef1SPeter Xu          * shared MRs.  Note that aliasing to a shared memory region
37324b519ef1SPeter Xu          * could help the memory API to detect same FlatViews so we
37334b519ef1SPeter Xu          * can have devices to share the same FlatView when DMAR is
37344b519ef1SPeter Xu          * disabled (either by not providing "intel_iommu=on" or with
37354b519ef1SPeter Xu          * "iommu=pt").  It will greatly reduce the total number of
37364b519ef1SPeter Xu          * FlatViews of the system hence VM runs faster.
3737558e0024SPeter Xu          */
37384b519ef1SPeter Xu         memory_region_init_alias(&vtd_dev_as->nodmar, OBJECT(s),
37394b519ef1SPeter Xu                                  "vtd-nodmar", &s->mr_nodmar, 0,
37404b519ef1SPeter Xu                                  memory_region_size(&s->mr_nodmar));
37414b519ef1SPeter Xu 
37424b519ef1SPeter Xu         /*
37434b519ef1SPeter Xu          * Build the per-device DMAR-enabled container.
37444b519ef1SPeter Xu          *
37454b519ef1SPeter Xu          * TODO: currently we have per-device IOMMU memory region only
37464b519ef1SPeter Xu          * because we have per-device IOMMU notifiers for devices.  If
37474b519ef1SPeter Xu          * one day we can abstract the IOMMU notifiers out of the
37484b519ef1SPeter Xu          * memory regions then we can also share the same memory
37494b519ef1SPeter Xu          * region here just like what we've done above with the nodmar
37504b519ef1SPeter Xu          * region.
37514b519ef1SPeter Xu          */
37524b519ef1SPeter Xu         strcat(name, "-dmar");
37531221a474SAlexey Kardashevskiy         memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu),
37541221a474SAlexey Kardashevskiy                                  TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s),
37554b519ef1SPeter Xu                                  name, UINT64_MAX);
37564b519ef1SPeter Xu         memory_region_init_alias(&vtd_dev_as->iommu_ir, OBJECT(s), "vtd-ir",
37574b519ef1SPeter Xu                                  &s->mr_ir, 0, memory_region_size(&s->mr_ir));
37584b519ef1SPeter Xu         memory_region_add_subregion_overlap(MEMORY_REGION(&vtd_dev_as->iommu),
3759558e0024SPeter Xu                                             VTD_INTERRUPT_ADDR_FIRST,
37604b519ef1SPeter Xu                                             &vtd_dev_as->iommu_ir, 1);
37614b519ef1SPeter Xu 
37624b519ef1SPeter Xu         /*
37631b2b1237SJason Wang          * This region is used for catching fault to access interrupt
37641b2b1237SJason Wang          * range via passthrough + PASID. See also
37651b2b1237SJason Wang          * vtd_switch_address_space(). We can't use alias since we
37661b2b1237SJason Wang          * need to know the sid which is valid for MSI who uses
37671b2b1237SJason Wang          * bus_master_as (see msi_send_message()).
37681b2b1237SJason Wang          */
37691b2b1237SJason Wang         memory_region_init_io(&vtd_dev_as->iommu_ir_fault, OBJECT(s),
37701b2b1237SJason Wang                               &vtd_mem_ir_fault_ops, vtd_dev_as, "vtd-no-ir",
37711b2b1237SJason Wang                               VTD_INTERRUPT_ADDR_SIZE);
37721b2b1237SJason Wang         /*
37731b2b1237SJason Wang          * Hook to root since when PT is enabled vtd_dev_as->iommu
37741b2b1237SJason Wang          * will be disabled.
37751b2b1237SJason Wang          */
37761b2b1237SJason Wang         memory_region_add_subregion_overlap(MEMORY_REGION(&vtd_dev_as->root),
37771b2b1237SJason Wang                                             VTD_INTERRUPT_ADDR_FIRST,
37781b2b1237SJason Wang                                             &vtd_dev_as->iommu_ir_fault, 2);
37791b2b1237SJason Wang 
37801b2b1237SJason Wang         /*
37814b519ef1SPeter Xu          * Hook both the containers under the root container, we
37824b519ef1SPeter Xu          * switch between DMAR & noDMAR by enable/disable
37834b519ef1SPeter Xu          * corresponding sub-containers
37844b519ef1SPeter Xu          */
3785558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
37863df9d748SAlexey Kardashevskiy                                             MEMORY_REGION(&vtd_dev_as->iommu),
37874b519ef1SPeter Xu                                             0);
37884b519ef1SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
37894b519ef1SPeter Xu                                             &vtd_dev_as->nodmar, 0);
37904b519ef1SPeter Xu 
3791558e0024SPeter Xu         vtd_switch_address_space(vtd_dev_as);
3792da8d439cSJason Wang 
3793da8d439cSJason Wang         g_hash_table_insert(s->vtd_address_spaces, new_key, vtd_dev_as);
37947df953bdSKnut Omang     }
37957df953bdSKnut Omang     return vtd_dev_as;
37967df953bdSKnut Omang }
37977df953bdSKnut Omang 
3798dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */
3799dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n)
3800dd4d607eSPeter Xu {
3801a082739eSPeter Xu     hwaddr total, remain;
3802dd4d607eSPeter Xu     hwaddr start = n->start;
3803dd4d607eSPeter Xu     hwaddr end = n->end;
380437f51384SPrasad Singamsetty     IntelIOMMUState *s = as->iommu_state;
380563b88968SPeter Xu     DMAMap map;
3806dd4d607eSPeter Xu 
3807dd4d607eSPeter Xu     /*
3808dd4d607eSPeter Xu      * Note: all the codes in this function has a assumption that IOVA
3809dd4d607eSPeter Xu      * bits are no more than VTD_MGAW bits (which is restricted by
3810dd4d607eSPeter Xu      * VT-d spec), otherwise we need to consider overflow of 64 bits.
3811dd4d607eSPeter Xu      */
3812dd4d607eSPeter Xu 
3813d6d10793SYan Zhao     if (end > VTD_ADDRESS_SIZE(s->aw_bits) - 1) {
3814dd4d607eSPeter Xu         /*
3815dd4d607eSPeter Xu          * Don't need to unmap regions that is bigger than the whole
3816dd4d607eSPeter Xu          * VT-d supported address space size
3817dd4d607eSPeter Xu          */
3818d6d10793SYan Zhao         end = VTD_ADDRESS_SIZE(s->aw_bits) - 1;
3819dd4d607eSPeter Xu     }
3820dd4d607eSPeter Xu 
3821dd4d607eSPeter Xu     assert(start <= end);
3822a082739eSPeter Xu     total = remain = end - start + 1;
3823dd4d607eSPeter Xu 
38249a4bb839SPeter Xu     while (remain >= VTD_PAGE_SIZE) {
38255039caf3SEugenio Pérez         IOMMUTLBEvent event;
3826f14fb6c2SEric Auger         uint64_t mask = dma_aligned_pow2_mask(start, end, s->aw_bits);
3827f14fb6c2SEric Auger         uint64_t size = mask + 1;
3828dd4d607eSPeter Xu 
3829f14fb6c2SEric Auger         assert(size);
38309a4bb839SPeter Xu 
38315039caf3SEugenio Pérez         event.type = IOMMU_NOTIFIER_UNMAP;
38325039caf3SEugenio Pérez         event.entry.iova = start;
3833f14fb6c2SEric Auger         event.entry.addr_mask = mask;
38345039caf3SEugenio Pérez         event.entry.target_as = &address_space_memory;
38355039caf3SEugenio Pérez         event.entry.perm = IOMMU_NONE;
3836dd4d607eSPeter Xu         /* This field is meaningless for unmap */
38375039caf3SEugenio Pérez         event.entry.translated_addr = 0;
38389a4bb839SPeter Xu 
38395039caf3SEugenio Pérez         memory_region_notify_iommu_one(n, &event);
38409a4bb839SPeter Xu 
3841f14fb6c2SEric Auger         start += size;
3842f14fb6c2SEric Auger         remain -= size;
38439a4bb839SPeter Xu     }
38449a4bb839SPeter Xu 
38459a4bb839SPeter Xu     assert(!remain);
3846dd4d607eSPeter Xu 
3847dd4d607eSPeter Xu     trace_vtd_as_unmap_whole(pci_bus_num(as->bus),
3848dd4d607eSPeter Xu                              VTD_PCI_SLOT(as->devfn),
3849dd4d607eSPeter Xu                              VTD_PCI_FUNC(as->devfn),
3850a082739eSPeter Xu                              n->start, total);
3851dd4d607eSPeter Xu 
38529a4bb839SPeter Xu     map.iova = n->start;
3853a082739eSPeter Xu     map.size = total - 1; /* Inclusive */
385469292a8eSEugenio Pérez     iova_tree_remove(as->iova_tree, map);
3855dd4d607eSPeter Xu }
3856dd4d607eSPeter Xu 
3857dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s)
3858dd4d607eSPeter Xu {
3859dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
3860dd4d607eSPeter Xu     IOMMUNotifier *n;
3861dd4d607eSPeter Xu 
3862b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
3863dd4d607eSPeter Xu         IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
3864dd4d607eSPeter Xu             vtd_address_space_unmap(vtd_as, n);
3865dd4d607eSPeter Xu         }
3866dd4d607eSPeter Xu     }
3867dd4d607eSPeter Xu }
3868dd4d607eSPeter Xu 
38692cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s)
38702cc9ddccSPeter Xu {
38712cc9ddccSPeter Xu     vtd_address_space_unmap_all(s);
38722cc9ddccSPeter Xu     vtd_switch_address_space_all(s);
38732cc9ddccSPeter Xu }
38742cc9ddccSPeter Xu 
38755039caf3SEugenio Pérez static int vtd_replay_hook(IOMMUTLBEvent *event, void *private)
3876f06a696dSPeter Xu {
38775039caf3SEugenio Pérez     memory_region_notify_iommu_one(private, event);
3878f06a696dSPeter Xu     return 0;
3879f06a696dSPeter Xu }
3880f06a696dSPeter Xu 
38813df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
3882f06a696dSPeter Xu {
38833df9d748SAlexey Kardashevskiy     VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu);
3884f06a696dSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
3885f06a696dSPeter Xu     uint8_t bus_n = pci_bus_num(vtd_as->bus);
3886f06a696dSPeter Xu     VTDContextEntry ce;
3887e80c1e4cSZhenzhong Duan     DMAMap map = { .iova = 0, .size = HWADDR_MAX };
3888f06a696dSPeter Xu 
3889e80c1e4cSZhenzhong Duan     /* replay is protected by BQL, page walk will re-setup it safely */
3890e80c1e4cSZhenzhong Duan     iova_tree_remove(vtd_as->iova_tree, map);
3891dd4d607eSPeter Xu 
3892dd4d607eSPeter Xu     if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) {
3893fb43cf73SLiu, Yi L         trace_vtd_replay_ce_valid(s->root_scalable ? "scalable mode" :
3894fb43cf73SLiu, Yi L                                   "legacy mode",
3895fb43cf73SLiu, Yi L                                   bus_n, PCI_SLOT(vtd_as->devfn),
3896f06a696dSPeter Xu                                   PCI_FUNC(vtd_as->devfn),
38971b2b1237SJason Wang                                   vtd_get_domain_id(s, &ce, vtd_as->pasid),
3898f06a696dSPeter Xu                                   ce.hi, ce.lo);
3899ce735ff0SZhenzhong Duan         if (n->notifier_flags & IOMMU_NOTIFIER_MAP) {
39004f8a62a9SPeter Xu             /* This is required only for MAP typed notifiers */
3901fe215b0cSPeter Xu             vtd_page_walk_info info = {
3902fe215b0cSPeter Xu                 .hook_fn = vtd_replay_hook,
3903fe215b0cSPeter Xu                 .private = (void *)n,
3904fe215b0cSPeter Xu                 .notify_unmap = false,
3905fe215b0cSPeter Xu                 .aw = s->aw_bits,
39062f764fa8SPeter Xu                 .as = vtd_as,
39071b2b1237SJason Wang                 .domain_id = vtd_get_domain_id(s, &ce, vtd_as->pasid),
3908fe215b0cSPeter Xu             };
3909fe215b0cSPeter Xu 
3910b1ab8f9cSPeter Maydell             vtd_page_walk(s, &ce, 0, ~0ULL, &info, vtd_as->pasid);
39114f8a62a9SPeter Xu         }
3912f06a696dSPeter Xu     } else {
3913f06a696dSPeter Xu         trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn),
3914f06a696dSPeter Xu                                     PCI_FUNC(vtd_as->devfn));
3915f06a696dSPeter Xu     }
3916f06a696dSPeter Xu 
3917f06a696dSPeter Xu     return;
3918f06a696dSPeter Xu }
3919f06a696dSPeter Xu 
39201da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
39211da12ec4SLe Tan  * attention when adding new initialization stuff.
39221da12ec4SLe Tan  */
39231da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
39241da12ec4SLe Tan {
3925d54bd7f8SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3926d54bd7f8SPeter Xu 
39271da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
39281da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
39291da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
39301da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
39311da12ec4SLe Tan 
39321da12ec4SLe Tan     s->root = 0;
3933fb43cf73SLiu, Yi L     s->root_scalable = false;
39341da12ec4SLe Tan     s->dmar_enabled = false;
3935d7bb469aSPeter Xu     s->intr_enabled = false;
39361da12ec4SLe Tan     s->iq_head = 0;
39371da12ec4SLe Tan     s->iq_tail = 0;
39381da12ec4SLe Tan     s->iq = 0;
39391da12ec4SLe Tan     s->iq_size = 0;
39401da12ec4SLe Tan     s->qi_enabled = false;
39411da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
3942c0c1d351SLiu, Yi L     s->iq_dw = false;
39431da12ec4SLe Tan     s->next_frcd_reg = 0;
394492e5d85eSPrasad Singamsetty     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND |
394592e5d85eSPrasad Singamsetty              VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS |
39468646d9c7SDavid Woodhouse              VTD_CAP_MGAW(s->aw_bits);
3947ccc23bb0SPeter Xu     if (s->dma_drain) {
3948ccc23bb0SPeter Xu         s->cap |= VTD_CAP_DRAIN;
3949ccc23bb0SPeter Xu     }
39508646d9c7SDavid Woodhouse     if (s->dma_translation) {
39518646d9c7SDavid Woodhouse             if (s->aw_bits >= VTD_HOST_AW_39BIT) {
39528646d9c7SDavid Woodhouse                     s->cap |= VTD_CAP_SAGAW_39bit;
39538646d9c7SDavid Woodhouse             }
39548646d9c7SDavid Woodhouse             if (s->aw_bits >= VTD_HOST_AW_48BIT) {
395537f51384SPrasad Singamsetty                     s->cap |= VTD_CAP_SAGAW_48bit;
395637f51384SPrasad Singamsetty             }
39578646d9c7SDavid Woodhouse     }
3958ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
39591da12ec4SLe Tan 
396092e5d85eSPrasad Singamsetty     /*
396192e5d85eSPrasad Singamsetty      * Rsvd field masks for spte
396292e5d85eSPrasad Singamsetty      */
3963ce586f3bSQi, Yadong     vtd_spte_rsvd[0] = ~0ULL;
3964e48929c7SQi, Yadong     vtd_spte_rsvd[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits,
3965e48929c7SQi, Yadong                                                   x86_iommu->dt_supported);
3966ce586f3bSQi, Yadong     vtd_spte_rsvd[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits);
3967ce586f3bSQi, Yadong     vtd_spte_rsvd[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits);
3968ce586f3bSQi, Yadong     vtd_spte_rsvd[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits);
3969ce586f3bSQi, Yadong 
3970e48929c7SQi, Yadong     vtd_spte_rsvd_large[2] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits,
3971e48929c7SQi, Yadong                                                          x86_iommu->dt_supported);
3972e48929c7SQi, Yadong     vtd_spte_rsvd_large[3] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits,
3973e48929c7SQi, Yadong                                                          x86_iommu->dt_supported);
397492e5d85eSPrasad Singamsetty 
3975b8ffd7d6SJason Wang     if (s->scalable_mode || s->snoop_control) {
39760192d667SJason Wang         vtd_spte_rsvd[1] &= ~VTD_SPTE_SNP;
39770192d667SJason Wang         vtd_spte_rsvd_large[2] &= ~VTD_SPTE_SNP;
39780192d667SJason Wang         vtd_spte_rsvd_large[3] &= ~VTD_SPTE_SNP;
39790192d667SJason Wang     }
39800192d667SJason Wang 
3981a924b3d8SPeter Xu     if (x86_iommu_ir_supported(x86_iommu)) {
3982e6b6af05SRadim Krčmář         s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV;
3983e6b6af05SRadim Krčmář         if (s->intr_eim == ON_OFF_AUTO_ON) {
3984e6b6af05SRadim Krčmář             s->ecap |= VTD_ECAP_EIM;
3985e6b6af05SRadim Krčmář         }
3986e6b6af05SRadim Krčmář         assert(s->intr_eim != ON_OFF_AUTO_AUTO);
3987d54bd7f8SPeter Xu     }
3988d54bd7f8SPeter Xu 
3989554f5e16SJason Wang     if (x86_iommu->dt_supported) {
3990554f5e16SJason Wang         s->ecap |= VTD_ECAP_DT;
3991554f5e16SJason Wang     }
3992554f5e16SJason Wang 
3993dbaabb25SPeter Xu     if (x86_iommu->pt_supported) {
3994dbaabb25SPeter Xu         s->ecap |= VTD_ECAP_PT;
3995dbaabb25SPeter Xu     }
3996dbaabb25SPeter Xu 
39973b40f0e5SAviv Ben-David     if (s->caching_mode) {
39983b40f0e5SAviv Ben-David         s->cap |= VTD_CAP_CM;
39993b40f0e5SAviv Ben-David     }
40003b40f0e5SAviv Ben-David 
40014a4f219eSYi Sun     /* TODO: read cap/ecap from host to decide which cap to be exposed. */
40024a4f219eSYi Sun     if (s->scalable_mode) {
40034a4f219eSYi Sun         s->ecap |= VTD_ECAP_SMTS | VTD_ECAP_SRS | VTD_ECAP_SLTS;
40044a4f219eSYi Sun     }
40054a4f219eSYi Sun 
4006b8ffd7d6SJason Wang     if (s->snoop_control) {
4007b8ffd7d6SJason Wang         s->ecap |= VTD_ECAP_SC;
4008b8ffd7d6SJason Wang     }
4009b8ffd7d6SJason Wang 
40101b2b1237SJason Wang     if (s->pasid) {
40111b2b1237SJason Wang         s->ecap |= VTD_ECAP_PASID;
40121b2b1237SJason Wang     }
40131b2b1237SJason Wang 
401406aba4caSPeter Xu     vtd_reset_caches(s);
4015d92fa2dcSLe Tan 
40161da12ec4SLe Tan     /* Define registers with default values and bit semantics */
40171da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
40181da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
40191da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
40201da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
40211da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
40221da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
4023fb43cf73SLiu, Yi L     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffffc00ULL, 0);
40241da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
40251da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
40261da12ec4SLe Tan 
40271da12ec4SLe Tan     /* Advanced Fault Logging not supported */
40281da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
40291da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
40301da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
40311da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
40321da12ec4SLe Tan 
40331da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
40341da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
40351da12ec4SLe Tan      */
40361da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
40371da12ec4SLe Tan 
40381da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
40391da12ec4SLe Tan      * as Clear in the CAP_REG.
40401da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
40411da12ec4SLe Tan      */
40421da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
40431da12ec4SLe Tan 
4044ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
4045ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
4046c0c1d351SLiu, Yi L     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff807ULL, 0);
4047ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
4048ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
4049ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
4050ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
4051ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
4052ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
4053ed7b8fbcSLe Tan 
40541da12ec4SLe Tan     /* IOTLB registers */
40551da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
40561da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
40571da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
40581da12ec4SLe Tan 
40591da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
40601da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
40611da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
4062a5861439SPeter Xu 
4063a5861439SPeter Xu     /*
406428589311SJan Kiszka      * Interrupt remapping registers.
4065a5861439SPeter Xu      */
406628589311SJan Kiszka     vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0);
40671da12ec4SLe Tan }
40681da12ec4SLe Tan 
40691da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
40701da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
40711da12ec4SLe Tan  */
40721da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
40731da12ec4SLe Tan {
40741da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
40751da12ec4SLe Tan 
40761da12ec4SLe Tan     vtd_init(s);
40772cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
40781da12ec4SLe Tan }
40791da12ec4SLe Tan 
4080621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
4081621d983aSMarcel Apfelbaum {
4082621d983aSMarcel Apfelbaum     IntelIOMMUState *s = opaque;
4083621d983aSMarcel Apfelbaum     VTDAddressSpace *vtd_as;
4084621d983aSMarcel Apfelbaum 
4085bf33cc75SPeter Xu     assert(0 <= devfn && devfn < PCI_DEVFN_MAX);
4086621d983aSMarcel Apfelbaum 
40871b2b1237SJason Wang     vtd_as = vtd_find_add_as(s, bus, devfn, PCI_NO_PASID);
4088621d983aSMarcel Apfelbaum     return &vtd_as->as;
4089621d983aSMarcel Apfelbaum }
4090621d983aSMarcel Apfelbaum 
4091*ba7d12ebSYi Liu static PCIIOMMUOps vtd_iommu_ops = {
4092*ba7d12ebSYi Liu     .get_address_space = vtd_host_dma_iommu,
4093*ba7d12ebSYi Liu };
4094*ba7d12ebSYi Liu 
4095e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp)
40966333e93cSRadim Krčmář {
4097e6b6af05SRadim Krčmář     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
4098e6b6af05SRadim Krčmář 
4099a924b3d8SPeter Xu     if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu_ir_supported(x86_iommu)) {
4100e6b6af05SRadim Krčmář         error_setg(errp, "eim=on cannot be selected without intremap=on");
4101e6b6af05SRadim Krčmář         return false;
4102e6b6af05SRadim Krčmář     }
4103e6b6af05SRadim Krčmář 
4104e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_AUTO) {
4105fb506e70SRadim Krčmář         s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim)
4106a924b3d8SPeter Xu                       && x86_iommu_ir_supported(x86_iommu) ?
4107e6b6af05SRadim Krčmář                                               ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF;
4108e6b6af05SRadim Krčmář     }
4109fb506e70SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) {
411077250171SDavid Woodhouse         if (!kvm_irqchip_is_split()) {
4111fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split");
4112fb506e70SRadim Krčmář             return false;
4113fb506e70SRadim Krčmář         }
41149926cf34SPhilippe Mathieu-Daudé         if (kvm_enabled() && !kvm_enable_x2apic()) {
411520ca4742SPeter Xu             error_setg(errp, "eim=on requires support on the KVM side"
411620ca4742SPeter Xu                              "(X2APIC_API, first shipped in v4.7)");
411720ca4742SPeter Xu             return false;
411820ca4742SPeter Xu         }
4119fb506e70SRadim Krčmář     }
4120e6b6af05SRadim Krčmář 
412137f51384SPrasad Singamsetty     /* Currently only address widths supported are 39 and 48 bits */
412237f51384SPrasad Singamsetty     if ((s->aw_bits != VTD_HOST_AW_39BIT) &&
412337f51384SPrasad Singamsetty         (s->aw_bits != VTD_HOST_AW_48BIT)) {
41242a345149SMenno Lageman         error_setg(errp, "Supported values for aw-bits are: %d, %d",
412537f51384SPrasad Singamsetty                    VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT);
412637f51384SPrasad Singamsetty         return false;
412737f51384SPrasad Singamsetty     }
412837f51384SPrasad Singamsetty 
41294a4f219eSYi Sun     if (s->scalable_mode && !s->dma_drain) {
41304a4f219eSYi Sun         error_setg(errp, "Need to set dma_drain for scalable mode");
41314a4f219eSYi Sun         return false;
41324a4f219eSYi Sun     }
41334a4f219eSYi Sun 
41341b2b1237SJason Wang     if (s->pasid && !s->scalable_mode) {
41351b2b1237SJason Wang         error_setg(errp, "Need to set scalable mode for PASID");
41361b2b1237SJason Wang         return false;
41371b2b1237SJason Wang     }
41381b2b1237SJason Wang 
41396333e93cSRadim Krčmář     return true;
41406333e93cSRadim Krčmář }
41416333e93cSRadim Krčmář 
414228cf553aSPeter Xu static int vtd_machine_done_notify_one(Object *child, void *unused)
414328cf553aSPeter Xu {
414428cf553aSPeter Xu     IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());
414528cf553aSPeter Xu 
414628cf553aSPeter Xu     /*
414728cf553aSPeter Xu      * We hard-coded here because vfio-pci is the only special case
414828cf553aSPeter Xu      * here.  Let's be more elegant in the future when we can, but so
414928cf553aSPeter Xu      * far there seems to be no better way.
415028cf553aSPeter Xu      */
415128cf553aSPeter Xu     if (object_dynamic_cast(child, "vfio-pci") && !iommu->caching_mode) {
415228cf553aSPeter Xu         vtd_panic_require_caching_mode();
415328cf553aSPeter Xu     }
415428cf553aSPeter Xu 
415528cf553aSPeter Xu     return 0;
415628cf553aSPeter Xu }
415728cf553aSPeter Xu 
415828cf553aSPeter Xu static void vtd_machine_done_hook(Notifier *notifier, void *unused)
415928cf553aSPeter Xu {
416028cf553aSPeter Xu     object_child_foreach_recursive(object_get_root(),
416128cf553aSPeter Xu                                    vtd_machine_done_notify_one, NULL);
416228cf553aSPeter Xu }
416328cf553aSPeter Xu 
416428cf553aSPeter Xu static Notifier vtd_machine_done_notify = {
416528cf553aSPeter Xu     .notify = vtd_machine_done_hook,
416628cf553aSPeter Xu };
416728cf553aSPeter Xu 
41681da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
41691da12ec4SLe Tan {
4170ef0e8fc7SEduardo Habkost     MachineState *ms = MACHINE(qdev_get_machine());
417129396ed9SMohammed Gamal     PCMachineState *pcms = PC_MACHINE(ms);
4172f0bb276bSPaolo Bonzini     X86MachineState *x86ms = X86_MACHINE(ms);
417329396ed9SMohammed Gamal     PCIBus *bus = pcms->bus;
41741da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
41751b2b1237SJason Wang     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
41761b2b1237SJason Wang 
41771b2b1237SJason Wang     if (s->pasid && x86_iommu->dt_supported) {
41781b2b1237SJason Wang         /*
41791b2b1237SJason Wang          * PASID-based-Device-TLB Invalidate Descriptor is not
41801b2b1237SJason Wang          * implemented and it requires support from vhost layer which
41811b2b1237SJason Wang          * needs to be implemented in the future.
41821b2b1237SJason Wang          */
41831b2b1237SJason Wang         error_setg(errp, "PASID based device IOTLB is not supported");
41841b2b1237SJason Wang         return;
41851b2b1237SJason Wang     }
41866333e93cSRadim Krčmář 
4187e6b6af05SRadim Krčmář     if (!vtd_decide_config(s, errp)) {
41886333e93cSRadim Krčmář         return;
41896333e93cSRadim Krčmář     }
41906333e93cSRadim Krčmář 
4191b4a4ba0dSPeter Xu     QLIST_INIT(&s->vtd_as_with_notifiers);
41921d9efa73SPeter Xu     qemu_mutex_init(&s->iommu_lock);
41931da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
41941da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
4195a540087fSPhilippe Mathieu-Daudé     memory_region_add_subregion(get_system_memory(),
4196a540087fSPhilippe Mathieu-Daudé                                 Q35_HOST_BRIDGE_IOMMU_ADDR, &s->csrmem);
41974b519ef1SPeter Xu 
41984b519ef1SPeter Xu     /* Create the shared memory regions by all devices */
41994b519ef1SPeter Xu     memory_region_init(&s->mr_nodmar, OBJECT(s), "vtd-nodmar",
42004b519ef1SPeter Xu                        UINT64_MAX);
42014b519ef1SPeter Xu     memory_region_init_io(&s->mr_ir, OBJECT(s), &vtd_mem_ir_ops,
42024b519ef1SPeter Xu                           s, "vtd-ir", VTD_INTERRUPT_ADDR_SIZE);
42034b519ef1SPeter Xu     memory_region_init_alias(&s->mr_sys_alias, OBJECT(s),
42044b519ef1SPeter Xu                              "vtd-sys-alias", get_system_memory(), 0,
42054b519ef1SPeter Xu                              memory_region_size(get_system_memory()));
42064b519ef1SPeter Xu     memory_region_add_subregion_overlap(&s->mr_nodmar, 0,
42074b519ef1SPeter Xu                                         &s->mr_sys_alias, 0);
42084b519ef1SPeter Xu     memory_region_add_subregion_overlap(&s->mr_nodmar,
42094b519ef1SPeter Xu                                         VTD_INTERRUPT_ADDR_FIRST,
42104b519ef1SPeter Xu                                         &s->mr_ir, 1);
4211b5a280c0SLe Tan     /* No corresponding destroy */
42121b2b1237SJason Wang     s->iotlb = g_hash_table_new_full(vtd_iotlb_hash, vtd_iotlb_equal,
4213b5a280c0SLe Tan                                      g_free, g_free);
4214da8d439cSJason Wang     s->vtd_address_spaces = g_hash_table_new_full(vtd_as_hash, vtd_as_equal,
42157df953bdSKnut Omang                                       g_free, g_free);
42161da12ec4SLe Tan     vtd_init(s);
4217*ba7d12ebSYi Liu     pci_setup_iommu(bus, &vtd_iommu_ops, dev);
4218cb135f59SPeter Xu     /* Pseudo address space under root PCI bus. */
4219f0bb276bSPaolo Bonzini     x86ms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC);
422028cf553aSPeter Xu     qemu_add_machine_init_done_notifier(&vtd_machine_done_notify);
42211da12ec4SLe Tan }
42221da12ec4SLe Tan 
42231da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
42241da12ec4SLe Tan {
42251da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
422630c60f77SEduardo Habkost     X86IOMMUClass *x86_class = X86_IOMMU_DEVICE_CLASS(klass);
42271da12ec4SLe Tan 
42281da12ec4SLe Tan     dc->reset = vtd_reset;
42291da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
42304f67d30bSMarc-André Lureau     device_class_set_props(dc, vtd_properties);
4231621d983aSMarcel Apfelbaum     dc->hotpluggable = false;
42321c7955c4SPeter Xu     x86_class->realize = vtd_realize;
42338b5ed7dfSPeter Xu     x86_class->int_remap = vtd_int_remap;
42348ab5700cSEduardo Habkost     /* Supported by the pc-q35-* machine types */
4235e4f4fb1eSEduardo Habkost     dc->user_creatable = true;
42361ec202c9SErnest Esene     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
42371ec202c9SErnest Esene     dc->desc = "Intel IOMMU (VT-d) DMA Remapping device";
42381da12ec4SLe Tan }
42391da12ec4SLe Tan 
42401da12ec4SLe Tan static const TypeInfo vtd_info = {
42411da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
42421c7955c4SPeter Xu     .parent        = TYPE_X86_IOMMU_DEVICE,
42431da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
42441da12ec4SLe Tan     .class_init    = vtd_class_init,
42451da12ec4SLe Tan };
42461da12ec4SLe Tan 
42471221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass,
42481221a474SAlexey Kardashevskiy                                                      void *data)
42491221a474SAlexey Kardashevskiy {
42501221a474SAlexey Kardashevskiy     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
42511221a474SAlexey Kardashevskiy 
42521221a474SAlexey Kardashevskiy     imrc->translate = vtd_iommu_translate;
42531221a474SAlexey Kardashevskiy     imrc->notify_flag_changed = vtd_iommu_notify_flag_changed;
42541221a474SAlexey Kardashevskiy     imrc->replay = vtd_iommu_replay;
42551221a474SAlexey Kardashevskiy }
42561221a474SAlexey Kardashevskiy 
42571221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = {
42581221a474SAlexey Kardashevskiy     .parent = TYPE_IOMMU_MEMORY_REGION,
42591221a474SAlexey Kardashevskiy     .name = TYPE_INTEL_IOMMU_MEMORY_REGION,
42601221a474SAlexey Kardashevskiy     .class_init = vtd_iommu_memory_region_class_init,
42611221a474SAlexey Kardashevskiy };
42621221a474SAlexey Kardashevskiy 
42631da12ec4SLe Tan static void vtd_register_types(void)
42641da12ec4SLe Tan {
42651da12ec4SLe Tan     type_register_static(&vtd_info);
42661221a474SAlexey Kardashevskiy     type_register_static(&vtd_iommu_memory_region_info);
42671da12ec4SLe Tan }
42681da12ec4SLe Tan 
42691da12ec4SLe Tan type_init(vtd_register_types)
4270