11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 22b6a0aa05SPeter Maydell #include "qemu/osdep.h" 234684a204SPeter Xu #include "qemu/error-report.h" 246333e93cSRadim Krčmář #include "qapi/error.h" 251da12ec4SLe Tan #include "hw/sysbus.h" 261da12ec4SLe Tan #include "exec/address-spaces.h" 271da12ec4SLe Tan #include "intel_iommu_internal.h" 287df953bdSKnut Omang #include "hw/pci/pci.h" 293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h" 30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h" 31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h" 3204af0e18SPeter Xu #include "hw/boards.h" 3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h" 34cb135f59SPeter Xu #include "hw/pci-host/q35.h" 354684a204SPeter Xu #include "sysemu/kvm.h" 3632946019SRadim Krčmář #include "hw/i386/apic_internal.h" 37fb506e70SRadim Krčmář #include "kvm_i386.h" 38bc535e59SPeter Xu #include "trace.h" 391da12ec4SLe Tan 402cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s); 412cc9ddccSPeter Xu 421da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val, 431da12ec4SLe Tan uint64_t wmask, uint64_t w1cmask) 441da12ec4SLe Tan { 451da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 461da12ec4SLe Tan stq_le_p(&s->wmask[addr], wmask); 471da12ec4SLe Tan stq_le_p(&s->w1cmask[addr], w1cmask); 481da12ec4SLe Tan } 491da12ec4SLe Tan 501da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask) 511da12ec4SLe Tan { 521da12ec4SLe Tan stq_le_p(&s->womask[addr], mask); 531da12ec4SLe Tan } 541da12ec4SLe Tan 551da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val, 561da12ec4SLe Tan uint32_t wmask, uint32_t w1cmask) 571da12ec4SLe Tan { 581da12ec4SLe Tan stl_le_p(&s->csr[addr], val); 591da12ec4SLe Tan stl_le_p(&s->wmask[addr], wmask); 601da12ec4SLe Tan stl_le_p(&s->w1cmask[addr], w1cmask); 611da12ec4SLe Tan } 621da12ec4SLe Tan 631da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask) 641da12ec4SLe Tan { 651da12ec4SLe Tan stl_le_p(&s->womask[addr], mask); 661da12ec4SLe Tan } 671da12ec4SLe Tan 681da12ec4SLe Tan /* "External" get/set operations */ 691da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val) 701da12ec4SLe Tan { 711da12ec4SLe Tan uint64_t oldval = ldq_le_p(&s->csr[addr]); 721da12ec4SLe Tan uint64_t wmask = ldq_le_p(&s->wmask[addr]); 731da12ec4SLe Tan uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]); 741da12ec4SLe Tan stq_le_p(&s->csr[addr], 751da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 761da12ec4SLe Tan } 771da12ec4SLe Tan 781da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val) 791da12ec4SLe Tan { 801da12ec4SLe Tan uint32_t oldval = ldl_le_p(&s->csr[addr]); 811da12ec4SLe Tan uint32_t wmask = ldl_le_p(&s->wmask[addr]); 821da12ec4SLe Tan uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]); 831da12ec4SLe Tan stl_le_p(&s->csr[addr], 841da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 851da12ec4SLe Tan } 861da12ec4SLe Tan 871da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr) 881da12ec4SLe Tan { 891da12ec4SLe Tan uint64_t val = ldq_le_p(&s->csr[addr]); 901da12ec4SLe Tan uint64_t womask = ldq_le_p(&s->womask[addr]); 911da12ec4SLe Tan return val & ~womask; 921da12ec4SLe Tan } 931da12ec4SLe Tan 941da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr) 951da12ec4SLe Tan { 961da12ec4SLe Tan uint32_t val = ldl_le_p(&s->csr[addr]); 971da12ec4SLe Tan uint32_t womask = ldl_le_p(&s->womask[addr]); 981da12ec4SLe Tan return val & ~womask; 991da12ec4SLe Tan } 1001da12ec4SLe Tan 1011da12ec4SLe Tan /* "Internal" get/set operations */ 1021da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr) 1031da12ec4SLe Tan { 1041da12ec4SLe Tan return ldq_le_p(&s->csr[addr]); 1051da12ec4SLe Tan } 1061da12ec4SLe Tan 1071da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr) 1081da12ec4SLe Tan { 1091da12ec4SLe Tan return ldl_le_p(&s->csr[addr]); 1101da12ec4SLe Tan } 1111da12ec4SLe Tan 1121da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val) 1131da12ec4SLe Tan { 1141da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 1151da12ec4SLe Tan } 1161da12ec4SLe Tan 1171da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr, 1181da12ec4SLe Tan uint32_t clear, uint32_t mask) 1191da12ec4SLe Tan { 1201da12ec4SLe Tan uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask; 1211da12ec4SLe Tan stl_le_p(&s->csr[addr], new_val); 1221da12ec4SLe Tan return new_val; 1231da12ec4SLe Tan } 1241da12ec4SLe Tan 1251da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr, 1261da12ec4SLe Tan uint64_t clear, uint64_t mask) 1271da12ec4SLe Tan { 1281da12ec4SLe Tan uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask; 1291da12ec4SLe Tan stq_le_p(&s->csr[addr], new_val); 1301da12ec4SLe Tan return new_val; 1311da12ec4SLe Tan } 1321da12ec4SLe Tan 1331d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s) 1341d9efa73SPeter Xu { 1351d9efa73SPeter Xu qemu_mutex_lock(&s->iommu_lock); 1361d9efa73SPeter Xu } 1371d9efa73SPeter Xu 1381d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s) 1391d9efa73SPeter Xu { 1401d9efa73SPeter Xu qemu_mutex_unlock(&s->iommu_lock); 1411d9efa73SPeter Xu } 1421d9efa73SPeter Xu 1434f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */ 1444f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as) 1454f8a62a9SPeter Xu { 1464f8a62a9SPeter Xu return as->notifier_flags & IOMMU_NOTIFIER_MAP; 1474f8a62a9SPeter Xu } 1484f8a62a9SPeter Xu 149b5a280c0SLe Tan /* GHashTable functions */ 150b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2) 151b5a280c0SLe Tan { 152b5a280c0SLe Tan return *((const uint64_t *)v1) == *((const uint64_t *)v2); 153b5a280c0SLe Tan } 154b5a280c0SLe Tan 155b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v) 156b5a280c0SLe Tan { 157b5a280c0SLe Tan return (guint)*(const uint64_t *)v; 158b5a280c0SLe Tan } 159b5a280c0SLe Tan 160b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value, 161b5a280c0SLe Tan gpointer user_data) 162b5a280c0SLe Tan { 163b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 164b5a280c0SLe Tan uint16_t domain_id = *(uint16_t *)user_data; 165b5a280c0SLe Tan return entry->domain_id == domain_id; 166b5a280c0SLe Tan } 167b5a280c0SLe Tan 168d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */ 169d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level) 170d66b969bSJason Wang { 1717e58326aSPeter Xu assert(level != 0); 172d66b969bSJason Wang return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS; 173d66b969bSJason Wang } 174d66b969bSJason Wang 175d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level) 176d66b969bSJason Wang { 177d66b969bSJason Wang return ~((1ULL << vtd_slpt_level_shift(level)) - 1); 178d66b969bSJason Wang } 179d66b969bSJason Wang 180b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value, 181b5a280c0SLe Tan gpointer user_data) 182b5a280c0SLe Tan { 183b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 184b5a280c0SLe Tan VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data; 185d66b969bSJason Wang uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask; 186d66b969bSJason Wang uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K; 187b5a280c0SLe Tan return (entry->domain_id == info->domain_id) && 188d66b969bSJason Wang (((entry->gfn & info->mask) == gfn) || 189d66b969bSJason Wang (entry->gfn == gfn_tlb)); 190b5a280c0SLe Tan } 191b5a280c0SLe Tan 192d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of 1931d9efa73SPeter Xu * IntelIOMMUState to 1. Must be called with IOMMU lock held. 194d92fa2dcSLe Tan */ 1951d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s) 196d92fa2dcSLe Tan { 197d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1987df953bdSKnut Omang VTDBus *vtd_bus; 1997df953bdSKnut Omang GHashTableIter bus_it; 200d92fa2dcSLe Tan uint32_t devfn_it; 201d92fa2dcSLe Tan 2027feb51b7SPeter Xu trace_vtd_context_cache_reset(); 2037feb51b7SPeter Xu 2047df953bdSKnut Omang g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr); 2057df953bdSKnut Omang 2067df953bdSKnut Omang while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) { 207bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 2087df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 209d92fa2dcSLe Tan if (!vtd_as) { 210d92fa2dcSLe Tan continue; 211d92fa2dcSLe Tan } 212d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 213d92fa2dcSLe Tan } 214d92fa2dcSLe Tan } 215d92fa2dcSLe Tan s->context_cache_gen = 1; 216d92fa2dcSLe Tan } 217d92fa2dcSLe Tan 2181d9efa73SPeter Xu /* Must be called with IOMMU lock held. */ 2191d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s) 220b5a280c0SLe Tan { 221b5a280c0SLe Tan assert(s->iotlb); 222b5a280c0SLe Tan g_hash_table_remove_all(s->iotlb); 223b5a280c0SLe Tan } 224b5a280c0SLe Tan 2251d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s) 2261d9efa73SPeter Xu { 2271d9efa73SPeter Xu vtd_iommu_lock(s); 2281d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 2291d9efa73SPeter Xu vtd_iommu_unlock(s); 2301d9efa73SPeter Xu } 2311d9efa73SPeter Xu 23206aba4caSPeter Xu static void vtd_reset_caches(IntelIOMMUState *s) 23306aba4caSPeter Xu { 23406aba4caSPeter Xu vtd_iommu_lock(s); 23506aba4caSPeter Xu vtd_reset_iotlb_locked(s); 23606aba4caSPeter Xu vtd_reset_context_cache_locked(s); 23706aba4caSPeter Xu vtd_iommu_unlock(s); 23806aba4caSPeter Xu } 23906aba4caSPeter Xu 240bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id, 241d66b969bSJason Wang uint32_t level) 242d66b969bSJason Wang { 243d66b969bSJason Wang return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) | 244d66b969bSJason Wang ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT); 245d66b969bSJason Wang } 246d66b969bSJason Wang 247d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level) 248d66b969bSJason Wang { 249d66b969bSJason Wang return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K; 250d66b969bSJason Wang } 251d66b969bSJason Wang 2521d9efa73SPeter Xu /* Must be called with IOMMU lock held */ 253b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id, 254b5a280c0SLe Tan hwaddr addr) 255b5a280c0SLe Tan { 256d66b969bSJason Wang VTDIOTLBEntry *entry; 257b5a280c0SLe Tan uint64_t key; 258d66b969bSJason Wang int level; 259b5a280c0SLe Tan 260d66b969bSJason Wang for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) { 261d66b969bSJason Wang key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level), 262d66b969bSJason Wang source_id, level); 263d66b969bSJason Wang entry = g_hash_table_lookup(s->iotlb, &key); 264d66b969bSJason Wang if (entry) { 265d66b969bSJason Wang goto out; 266d66b969bSJason Wang } 267d66b969bSJason Wang } 268b5a280c0SLe Tan 269d66b969bSJason Wang out: 270d66b969bSJason Wang return entry; 271b5a280c0SLe Tan } 272b5a280c0SLe Tan 2731d9efa73SPeter Xu /* Must be with IOMMU lock held */ 274b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id, 275b5a280c0SLe Tan uint16_t domain_id, hwaddr addr, uint64_t slpte, 27607f7b733SPeter Xu uint8_t access_flags, uint32_t level) 277b5a280c0SLe Tan { 278b5a280c0SLe Tan VTDIOTLBEntry *entry = g_malloc(sizeof(*entry)); 279b5a280c0SLe Tan uint64_t *key = g_malloc(sizeof(*key)); 280d66b969bSJason Wang uint64_t gfn = vtd_get_iotlb_gfn(addr, level); 281b5a280c0SLe Tan 2826c441e1dSPeter Xu trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id); 283b5a280c0SLe Tan if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) { 2846c441e1dSPeter Xu trace_vtd_iotlb_reset("iotlb exceeds size limit"); 2851d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 286b5a280c0SLe Tan } 287b5a280c0SLe Tan 288b5a280c0SLe Tan entry->gfn = gfn; 289b5a280c0SLe Tan entry->domain_id = domain_id; 290b5a280c0SLe Tan entry->slpte = slpte; 29107f7b733SPeter Xu entry->access_flags = access_flags; 292d66b969bSJason Wang entry->mask = vtd_slpt_level_page_mask(level); 293d66b969bSJason Wang *key = vtd_get_iotlb_key(gfn, source_id, level); 294b5a280c0SLe Tan g_hash_table_replace(s->iotlb, key, entry); 295b5a280c0SLe Tan } 296b5a280c0SLe Tan 2971da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an 2981da12ec4SLe Tan * interrupt via MSI. 2991da12ec4SLe Tan */ 3001da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg, 3011da12ec4SLe Tan hwaddr mesg_data_reg) 3021da12ec4SLe Tan { 30332946019SRadim Krčmář MSIMessage msi; 3041da12ec4SLe Tan 3051da12ec4SLe Tan assert(mesg_data_reg < DMAR_REG_SIZE); 3061da12ec4SLe Tan assert(mesg_addr_reg < DMAR_REG_SIZE); 3071da12ec4SLe Tan 30832946019SRadim Krčmář msi.address = vtd_get_long_raw(s, mesg_addr_reg); 30932946019SRadim Krčmář msi.data = vtd_get_long_raw(s, mesg_data_reg); 3101da12ec4SLe Tan 3117feb51b7SPeter Xu trace_vtd_irq_generate(msi.address, msi.data); 3127feb51b7SPeter Xu 31332946019SRadim Krčmář apic_get_class()->send_msi(&msi); 3141da12ec4SLe Tan } 3151da12ec4SLe Tan 3161da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met. 3171da12ec4SLe Tan * Notice that the value of FSTS_REG being passed to it should be the one 3181da12ec4SLe Tan * before any update. 3191da12ec4SLe Tan */ 3201da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts) 3211da12ec4SLe Tan { 3221da12ec4SLe Tan if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO || 3231da12ec4SLe Tan pre_fsts & VTD_FSTS_IQE) { 3241376211fSPeter Xu error_report_once("There are previous interrupt conditions " 3257feb51b7SPeter Xu "to be serviced by software, fault event " 3261376211fSPeter Xu "is not generated"); 3271da12ec4SLe Tan return; 3281da12ec4SLe Tan } 3291da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP); 3301da12ec4SLe Tan if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) { 3311376211fSPeter Xu error_report_once("Interrupt Mask set, irq is not generated"); 3321da12ec4SLe Tan } else { 3331da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 3341da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 3351da12ec4SLe Tan } 3361da12ec4SLe Tan } 3371da12ec4SLe Tan 3381da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by 3391da12ec4SLe Tan * @index is Set. 3401da12ec4SLe Tan */ 3411da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index) 3421da12ec4SLe Tan { 3431da12ec4SLe Tan /* Each reg is 128-bit */ 3441da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3451da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3461da12ec4SLe Tan 3471da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3481da12ec4SLe Tan 3491da12ec4SLe Tan return vtd_get_quad_raw(s, addr) & VTD_FRCD_F; 3501da12ec4SLe Tan } 3511da12ec4SLe Tan 3521da12ec4SLe Tan /* Update the PPF field of Fault Status Register. 3531da12ec4SLe Tan * Should be called whenever change the F field of any fault recording 3541da12ec4SLe Tan * registers. 3551da12ec4SLe Tan */ 3561da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s) 3571da12ec4SLe Tan { 3581da12ec4SLe Tan uint32_t i; 3591da12ec4SLe Tan uint32_t ppf_mask = 0; 3601da12ec4SLe Tan 3611da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3621da12ec4SLe Tan if (vtd_is_frcd_set(s, i)) { 3631da12ec4SLe Tan ppf_mask = VTD_FSTS_PPF; 3641da12ec4SLe Tan break; 3651da12ec4SLe Tan } 3661da12ec4SLe Tan } 3671da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask); 3687feb51b7SPeter Xu trace_vtd_fsts_ppf(!!ppf_mask); 3691da12ec4SLe Tan } 3701da12ec4SLe Tan 3711da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index) 3721da12ec4SLe Tan { 3731da12ec4SLe Tan /* Each reg is 128-bit */ 3741da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3751da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3761da12ec4SLe Tan 3771da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3781da12ec4SLe Tan 3791da12ec4SLe Tan vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F); 3801da12ec4SLe Tan vtd_update_fsts_ppf(s); 3811da12ec4SLe Tan } 3821da12ec4SLe Tan 3831da12ec4SLe Tan /* Must not update F field now, should be done later */ 3841da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index, 3851da12ec4SLe Tan uint16_t source_id, hwaddr addr, 3861da12ec4SLe Tan VTDFaultReason fault, bool is_write) 3871da12ec4SLe Tan { 3881da12ec4SLe Tan uint64_t hi = 0, lo; 3891da12ec4SLe Tan hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3901da12ec4SLe Tan 3911da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3921da12ec4SLe Tan 3931da12ec4SLe Tan lo = VTD_FRCD_FI(addr); 3941da12ec4SLe Tan hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault); 3951da12ec4SLe Tan if (!is_write) { 3961da12ec4SLe Tan hi |= VTD_FRCD_T; 3971da12ec4SLe Tan } 3981da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr, lo); 3991da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr + 8, hi); 4007feb51b7SPeter Xu 4017feb51b7SPeter Xu trace_vtd_frr_new(index, hi, lo); 4021da12ec4SLe Tan } 4031da12ec4SLe Tan 4041da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */ 4051da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id) 4061da12ec4SLe Tan { 4071da12ec4SLe Tan uint32_t i; 4081da12ec4SLe Tan uint64_t frcd_reg; 4091da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */ 4101da12ec4SLe Tan 4111da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 4121da12ec4SLe Tan frcd_reg = vtd_get_quad_raw(s, addr); 4131da12ec4SLe Tan if ((frcd_reg & VTD_FRCD_F) && 4141da12ec4SLe Tan ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) { 4151da12ec4SLe Tan return true; 4161da12ec4SLe Tan } 4171da12ec4SLe Tan addr += 16; /* 128-bit for each */ 4181da12ec4SLe Tan } 4191da12ec4SLe Tan return false; 4201da12ec4SLe Tan } 4211da12ec4SLe Tan 4221da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */ 4231da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id, 4241da12ec4SLe Tan hwaddr addr, VTDFaultReason fault, 4251da12ec4SLe Tan bool is_write) 4261da12ec4SLe Tan { 4271da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 4281da12ec4SLe Tan 4291da12ec4SLe Tan assert(fault < VTD_FR_MAX); 4301da12ec4SLe Tan 4311da12ec4SLe Tan if (fault == VTD_FR_RESERVED_ERR) { 4321da12ec4SLe Tan /* This is not a normal fault reason case. Drop it. */ 4331da12ec4SLe Tan return; 4341da12ec4SLe Tan } 4357feb51b7SPeter Xu 4367feb51b7SPeter Xu trace_vtd_dmar_fault(source_id, fault, addr, is_write); 4377feb51b7SPeter Xu 4381da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PFO) { 4391376211fSPeter Xu error_report_once("New fault is not recorded due to " 4401376211fSPeter Xu "Primary Fault Overflow"); 4411da12ec4SLe Tan return; 4421da12ec4SLe Tan } 4437feb51b7SPeter Xu 4441da12ec4SLe Tan if (vtd_try_collapse_fault(s, source_id)) { 4451376211fSPeter Xu error_report_once("New fault is not recorded due to " 4461376211fSPeter Xu "compression of faults"); 4471da12ec4SLe Tan return; 4481da12ec4SLe Tan } 4497feb51b7SPeter Xu 4501da12ec4SLe Tan if (vtd_is_frcd_set(s, s->next_frcd_reg)) { 4511376211fSPeter Xu error_report_once("Next Fault Recording Reg is used, " 4521376211fSPeter Xu "new fault is not recorded, set PFO field"); 4531da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO); 4541da12ec4SLe Tan return; 4551da12ec4SLe Tan } 4561da12ec4SLe Tan 4571da12ec4SLe Tan vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write); 4581da12ec4SLe Tan 4591da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PPF) { 4601376211fSPeter Xu error_report_once("There are pending faults already, " 4611376211fSPeter Xu "fault event is not generated"); 4621da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); 4631da12ec4SLe Tan s->next_frcd_reg++; 4641da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4651da12ec4SLe Tan s->next_frcd_reg = 0; 4661da12ec4SLe Tan } 4671da12ec4SLe Tan } else { 4681da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK, 4691da12ec4SLe Tan VTD_FSTS_FRI(s->next_frcd_reg)); 4701da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */ 4711da12ec4SLe Tan s->next_frcd_reg++; 4721da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4731da12ec4SLe Tan s->next_frcd_reg = 0; 4741da12ec4SLe Tan } 4751da12ec4SLe Tan /* This case actually cause the PPF to be Set. 4761da12ec4SLe Tan * So generate fault event (interrupt). 4771da12ec4SLe Tan */ 4781da12ec4SLe Tan vtd_generate_fault_event(s, fsts_reg); 4791da12ec4SLe Tan } 4801da12ec4SLe Tan } 4811da12ec4SLe Tan 482ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error 483ed7b8fbcSLe Tan * conditions. 484ed7b8fbcSLe Tan */ 485ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s) 486ed7b8fbcSLe Tan { 487ed7b8fbcSLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 488ed7b8fbcSLe Tan 489ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE); 490ed7b8fbcSLe Tan vtd_generate_fault_event(s, fsts_reg); 491ed7b8fbcSLe Tan } 492ed7b8fbcSLe Tan 493ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */ 494ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s) 495ed7b8fbcSLe Tan { 496ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) { 497bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("One pending, skip current"); 498ed7b8fbcSLe Tan return; 499ed7b8fbcSLe Tan } 500ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC); 501ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP); 502ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) { 503bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, " 504bc535e59SPeter Xu "new event not generated"); 505ed7b8fbcSLe Tan return; 506ed7b8fbcSLe Tan } else { 507ed7b8fbcSLe Tan /* Generate the interrupt event */ 508bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("Generating complete event"); 509ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 510ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 511ed7b8fbcSLe Tan } 512ed7b8fbcSLe Tan } 513ed7b8fbcSLe Tan 5141da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root) 5151da12ec4SLe Tan { 5161da12ec4SLe Tan return root->val & VTD_ROOT_ENTRY_P; 5171da12ec4SLe Tan } 5181da12ec4SLe Tan 5191da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index, 5201da12ec4SLe Tan VTDRootEntry *re) 5211da12ec4SLe Tan { 5221da12ec4SLe Tan dma_addr_t addr; 5231da12ec4SLe Tan 5241da12ec4SLe Tan addr = s->root + index * sizeof(*re); 5251da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) { 5266c441e1dSPeter Xu trace_vtd_re_invalid(re->rsvd, re->val); 5271da12ec4SLe Tan re->val = 0; 5281da12ec4SLe Tan return -VTD_FR_ROOT_TABLE_INV; 5291da12ec4SLe Tan } 5301da12ec4SLe Tan re->val = le64_to_cpu(re->val); 5311da12ec4SLe Tan return 0; 5321da12ec4SLe Tan } 5331da12ec4SLe Tan 5348f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context) 5351da12ec4SLe Tan { 5361da12ec4SLe Tan return context->lo & VTD_CONTEXT_ENTRY_P; 5371da12ec4SLe Tan } 5381da12ec4SLe Tan 5391da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index, 5401da12ec4SLe Tan VTDContextEntry *ce) 5411da12ec4SLe Tan { 5421da12ec4SLe Tan dma_addr_t addr; 5431da12ec4SLe Tan 5446c441e1dSPeter Xu /* we have checked that root entry is present */ 5451da12ec4SLe Tan addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce); 5461da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) { 5476c441e1dSPeter Xu trace_vtd_re_invalid(root->rsvd, root->val); 5481da12ec4SLe Tan return -VTD_FR_CONTEXT_TABLE_INV; 5491da12ec4SLe Tan } 5501da12ec4SLe Tan ce->lo = le64_to_cpu(ce->lo); 5511da12ec4SLe Tan ce->hi = le64_to_cpu(ce->hi); 5521da12ec4SLe Tan return 0; 5531da12ec4SLe Tan } 5541da12ec4SLe Tan 5558f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce) 5561da12ec4SLe Tan { 5571da12ec4SLe Tan return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR; 5581da12ec4SLe Tan } 5591da12ec4SLe Tan 56037f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw) 5611da12ec4SLe Tan { 56237f51384SPrasad Singamsetty return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw); 5631da12ec4SLe Tan } 5641da12ec4SLe Tan 5651da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */ 5661da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level) 5671da12ec4SLe Tan { 5681da12ec4SLe Tan return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK); 5691da12ec4SLe Tan } 5701da12ec4SLe Tan 5711da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */ 5721da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index) 5731da12ec4SLe Tan { 5741da12ec4SLe Tan uint64_t slpte; 5751da12ec4SLe Tan 5761da12ec4SLe Tan assert(index < VTD_SL_PT_ENTRY_NR); 5771da12ec4SLe Tan 5781da12ec4SLe Tan if (dma_memory_read(&address_space_memory, 5791da12ec4SLe Tan base_addr + index * sizeof(slpte), &slpte, 5801da12ec4SLe Tan sizeof(slpte))) { 5811da12ec4SLe Tan slpte = (uint64_t)-1; 5821da12ec4SLe Tan return slpte; 5831da12ec4SLe Tan } 5841da12ec4SLe Tan slpte = le64_to_cpu(slpte); 5851da12ec4SLe Tan return slpte; 5861da12ec4SLe Tan } 5871da12ec4SLe Tan 5886e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset 5896e905564SPeter Xu * of current level. 5901da12ec4SLe Tan */ 5916e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level) 5921da12ec4SLe Tan { 5936e905564SPeter Xu return (iova >> vtd_slpt_level_shift(level)) & 5941da12ec4SLe Tan ((1ULL << VTD_SL_LEVEL_BITS) - 1); 5951da12ec4SLe Tan } 5961da12ec4SLe Tan 5971da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */ 5981da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level) 5991da12ec4SLe Tan { 6001da12ec4SLe Tan return VTD_CAP_SAGAW_MASK & s->cap & 6011da12ec4SLe Tan (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT)); 6021da12ec4SLe Tan } 6031da12ec4SLe Tan 6041da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level 6051da12ec4SLe Tan * page-table walk from the Address Width field of context-entry. 6061da12ec4SLe Tan */ 6078f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce) 6081da12ec4SLe Tan { 6091da12ec4SLe Tan return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW); 6101da12ec4SLe Tan } 6111da12ec4SLe Tan 6128f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce) 6131da12ec4SLe Tan { 6141da12ec4SLe Tan return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9; 6151da12ec4SLe Tan } 6161da12ec4SLe Tan 617127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce) 618127ff5c3SPeter Xu { 619127ff5c3SPeter Xu return ce->lo & VTD_CONTEXT_ENTRY_TT; 620127ff5c3SPeter Xu } 621127ff5c3SPeter Xu 622f80c9874SPeter Xu /* Return true if check passed, otherwise false */ 623f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu, 624f80c9874SPeter Xu VTDContextEntry *ce) 625f80c9874SPeter Xu { 626f80c9874SPeter Xu switch (vtd_ce_get_type(ce)) { 627f80c9874SPeter Xu case VTD_CONTEXT_TT_MULTI_LEVEL: 628f80c9874SPeter Xu /* Always supported */ 629f80c9874SPeter Xu break; 630f80c9874SPeter Xu case VTD_CONTEXT_TT_DEV_IOTLB: 631f80c9874SPeter Xu if (!x86_iommu->dt_supported) { 632f80c9874SPeter Xu return false; 633f80c9874SPeter Xu } 634f80c9874SPeter Xu break; 635dbaabb25SPeter Xu case VTD_CONTEXT_TT_PASS_THROUGH: 636dbaabb25SPeter Xu if (!x86_iommu->pt_supported) { 637dbaabb25SPeter Xu return false; 638dbaabb25SPeter Xu } 639dbaabb25SPeter Xu break; 640f80c9874SPeter Xu default: 641f80c9874SPeter Xu /* Unknwon type */ 642f80c9874SPeter Xu return false; 643f80c9874SPeter Xu } 644f80c9874SPeter Xu return true; 645f80c9874SPeter Xu } 646f80c9874SPeter Xu 64737f51384SPrasad Singamsetty static inline uint64_t vtd_iova_limit(VTDContextEntry *ce, uint8_t aw) 648f06a696dSPeter Xu { 6498f7d7161SPeter Xu uint32_t ce_agaw = vtd_ce_get_agaw(ce); 65037f51384SPrasad Singamsetty return 1ULL << MIN(ce_agaw, aw); 651f06a696dSPeter Xu } 652f06a696dSPeter Xu 653f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */ 65437f51384SPrasad Singamsetty static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce, 65537f51384SPrasad Singamsetty uint8_t aw) 656f06a696dSPeter Xu { 657f06a696dSPeter Xu /* 658f06a696dSPeter Xu * Check if @iova is above 2^X-1, where X is the minimum of MGAW 659f06a696dSPeter Xu * in CAP_REG and AW in context-entry. 660f06a696dSPeter Xu */ 66137f51384SPrasad Singamsetty return !(iova & ~(vtd_iova_limit(ce, aw) - 1)); 662f06a696dSPeter Xu } 663f06a696dSPeter Xu 66492e5d85eSPrasad Singamsetty /* 66592e5d85eSPrasad Singamsetty * Rsvd field masks for spte: 66692e5d85eSPrasad Singamsetty * Index [1] to [4] 4k pages 66792e5d85eSPrasad Singamsetty * Index [5] to [8] large pages 66892e5d85eSPrasad Singamsetty */ 66992e5d85eSPrasad Singamsetty static uint64_t vtd_paging_entry_rsvd_field[9]; 6701da12ec4SLe Tan 6711da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level) 6721da12ec4SLe Tan { 6731da12ec4SLe Tan if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) { 6741da12ec4SLe Tan /* Maybe large page */ 6751da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level + 4]; 6761da12ec4SLe Tan } else { 6771da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level]; 6781da12ec4SLe Tan } 6791da12ec4SLe Tan } 6801da12ec4SLe Tan 681dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */ 682dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num) 683dbaabb25SPeter Xu { 684dbaabb25SPeter Xu VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num]; 685dbaabb25SPeter Xu if (!vtd_bus) { 686dbaabb25SPeter Xu /* 687dbaabb25SPeter Xu * Iterate over the registered buses to find the one which 688dbaabb25SPeter Xu * currently hold this bus number, and update the bus_num 689dbaabb25SPeter Xu * lookup table: 690dbaabb25SPeter Xu */ 691dbaabb25SPeter Xu GHashTableIter iter; 692dbaabb25SPeter Xu 693dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 694dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 695dbaabb25SPeter Xu if (pci_bus_num(vtd_bus->bus) == bus_num) { 696dbaabb25SPeter Xu s->vtd_as_by_bus_num[bus_num] = vtd_bus; 697dbaabb25SPeter Xu return vtd_bus; 698dbaabb25SPeter Xu } 699dbaabb25SPeter Xu } 700dbaabb25SPeter Xu } 701dbaabb25SPeter Xu return vtd_bus; 702dbaabb25SPeter Xu } 703dbaabb25SPeter Xu 7046e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level 7051da12ec4SLe Tan * of the translation, can be used for deciding the size of large page. 7061da12ec4SLe Tan */ 7076e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write, 7081da12ec4SLe Tan uint64_t *slptep, uint32_t *slpte_level, 70937f51384SPrasad Singamsetty bool *reads, bool *writes, uint8_t aw_bits) 7101da12ec4SLe Tan { 7118f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 7128f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 7131da12ec4SLe Tan uint32_t offset; 7141da12ec4SLe Tan uint64_t slpte; 7151da12ec4SLe Tan uint64_t access_right_check; 7161da12ec4SLe Tan 71737f51384SPrasad Singamsetty if (!vtd_iova_range_check(iova, ce, aw_bits)) { 7184e4abd11SPeter Xu error_report_once("%s: detected IOVA overflow (iova=0x%" PRIx64 ")", 7194e4abd11SPeter Xu __func__, iova); 7201da12ec4SLe Tan return -VTD_FR_ADDR_BEYOND_MGAW; 7211da12ec4SLe Tan } 7221da12ec4SLe Tan 7231da12ec4SLe Tan /* FIXME: what is the Atomics request here? */ 7241da12ec4SLe Tan access_right_check = is_write ? VTD_SL_W : VTD_SL_R; 7251da12ec4SLe Tan 7261da12ec4SLe Tan while (true) { 7276e905564SPeter Xu offset = vtd_iova_level_offset(iova, level); 7281da12ec4SLe Tan slpte = vtd_get_slpte(addr, offset); 7291da12ec4SLe Tan 7301da12ec4SLe Tan if (slpte == (uint64_t)-1) { 7314e4abd11SPeter Xu error_report_once("%s: detected read error on DMAR slpte " 7324e4abd11SPeter Xu "(iova=0x%" PRIx64 ")", __func__, iova); 7338f7d7161SPeter Xu if (level == vtd_ce_get_level(ce)) { 7341da12ec4SLe Tan /* Invalid programming of context-entry */ 7351da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 7361da12ec4SLe Tan } else { 7371da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_INV; 7381da12ec4SLe Tan } 7391da12ec4SLe Tan } 7401da12ec4SLe Tan *reads = (*reads) && (slpte & VTD_SL_R); 7411da12ec4SLe Tan *writes = (*writes) && (slpte & VTD_SL_W); 7421da12ec4SLe Tan if (!(slpte & access_right_check)) { 7434e4abd11SPeter Xu error_report_once("%s: detected slpte permission error " 7444e4abd11SPeter Xu "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", " 7454e4abd11SPeter Xu "slpte=0x%" PRIx64 ", write=%d)", __func__, 7464e4abd11SPeter Xu iova, level, slpte, is_write); 7471da12ec4SLe Tan return is_write ? -VTD_FR_WRITE : -VTD_FR_READ; 7481da12ec4SLe Tan } 7491da12ec4SLe Tan if (vtd_slpte_nonzero_rsvd(slpte, level)) { 7504e4abd11SPeter Xu error_report_once("%s: detected splte reserve non-zero " 7514e4abd11SPeter Xu "iova=0x%" PRIx64 ", level=0x%" PRIx32 7524e4abd11SPeter Xu "slpte=0x%" PRIx64 ")", __func__, iova, 7534e4abd11SPeter Xu level, slpte); 7541da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_RSVD; 7551da12ec4SLe Tan } 7561da12ec4SLe Tan 7571da12ec4SLe Tan if (vtd_is_last_slpte(slpte, level)) { 7581da12ec4SLe Tan *slptep = slpte; 7591da12ec4SLe Tan *slpte_level = level; 7601da12ec4SLe Tan return 0; 7611da12ec4SLe Tan } 76237f51384SPrasad Singamsetty addr = vtd_get_slpte_addr(slpte, aw_bits); 7631da12ec4SLe Tan level--; 7641da12ec4SLe Tan } 7651da12ec4SLe Tan } 7661da12ec4SLe Tan 767f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private); 768f06a696dSPeter Xu 769fe215b0cSPeter Xu /** 770fe215b0cSPeter Xu * Constant information used during page walking 771fe215b0cSPeter Xu * 772fe215b0cSPeter Xu * @hook_fn: hook func to be called when detected page 773fe215b0cSPeter Xu * @private: private data to be passed into hook func 774fe215b0cSPeter Xu * @notify_unmap: whether we should notify invalid entries 7752f764fa8SPeter Xu * @as: VT-d address space of the device 776fe215b0cSPeter Xu * @aw: maximum address width 777d118c06eSPeter Xu * @domain: domain ID of the page walk 778fe215b0cSPeter Xu */ 779fe215b0cSPeter Xu typedef struct { 7802f764fa8SPeter Xu VTDAddressSpace *as; 781fe215b0cSPeter Xu vtd_page_walk_hook hook_fn; 782fe215b0cSPeter Xu void *private; 783fe215b0cSPeter Xu bool notify_unmap; 784fe215b0cSPeter Xu uint8_t aw; 785d118c06eSPeter Xu uint16_t domain_id; 786fe215b0cSPeter Xu } vtd_page_walk_info; 787fe215b0cSPeter Xu 788d118c06eSPeter Xu static int vtd_page_walk_one(IOMMUTLBEntry *entry, vtd_page_walk_info *info) 78936d2d52bSPeter Xu { 79063b88968SPeter Xu VTDAddressSpace *as = info->as; 791fe215b0cSPeter Xu vtd_page_walk_hook hook_fn = info->hook_fn; 792fe215b0cSPeter Xu void *private = info->private; 79363b88968SPeter Xu DMAMap target = { 79463b88968SPeter Xu .iova = entry->iova, 79563b88968SPeter Xu .size = entry->addr_mask, 79663b88968SPeter Xu .translated_addr = entry->translated_addr, 79763b88968SPeter Xu .perm = entry->perm, 79863b88968SPeter Xu }; 79963b88968SPeter Xu DMAMap *mapped = iova_tree_find(as->iova_tree, &target); 80063b88968SPeter Xu 80163b88968SPeter Xu if (entry->perm == IOMMU_NONE && !info->notify_unmap) { 80263b88968SPeter Xu trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask); 80363b88968SPeter Xu return 0; 80463b88968SPeter Xu } 805fe215b0cSPeter Xu 80636d2d52bSPeter Xu assert(hook_fn); 80763b88968SPeter Xu 80863b88968SPeter Xu /* Update local IOVA mapped ranges */ 80963b88968SPeter Xu if (entry->perm) { 81063b88968SPeter Xu if (mapped) { 81163b88968SPeter Xu /* If it's exactly the same translation, skip */ 81263b88968SPeter Xu if (!memcmp(mapped, &target, sizeof(target))) { 81363b88968SPeter Xu trace_vtd_page_walk_one_skip_map(entry->iova, entry->addr_mask, 81463b88968SPeter Xu entry->translated_addr); 81563b88968SPeter Xu return 0; 81663b88968SPeter Xu } else { 81763b88968SPeter Xu /* 81863b88968SPeter Xu * Translation changed. Normally this should not 81963b88968SPeter Xu * happen, but it can happen when with buggy guest 82063b88968SPeter Xu * OSes. Note that there will be a small window that 82163b88968SPeter Xu * we don't have map at all. But that's the best 82263b88968SPeter Xu * effort we can do. The ideal way to emulate this is 82363b88968SPeter Xu * atomically modify the PTE to follow what has 82463b88968SPeter Xu * changed, but we can't. One example is that vfio 82563b88968SPeter Xu * driver only has VFIO_IOMMU_[UN]MAP_DMA but no 82663b88968SPeter Xu * interface to modify a mapping (meanwhile it seems 82763b88968SPeter Xu * meaningless to even provide one). Anyway, let's 82863b88968SPeter Xu * mark this as a TODO in case one day we'll have 82963b88968SPeter Xu * a better solution. 83063b88968SPeter Xu */ 83163b88968SPeter Xu IOMMUAccessFlags cache_perm = entry->perm; 83263b88968SPeter Xu int ret; 83363b88968SPeter Xu 83463b88968SPeter Xu /* Emulate an UNMAP */ 83563b88968SPeter Xu entry->perm = IOMMU_NONE; 83663b88968SPeter Xu trace_vtd_page_walk_one(info->domain_id, 83763b88968SPeter Xu entry->iova, 83863b88968SPeter Xu entry->translated_addr, 83963b88968SPeter Xu entry->addr_mask, 84063b88968SPeter Xu entry->perm); 84163b88968SPeter Xu ret = hook_fn(entry, private); 84263b88968SPeter Xu if (ret) { 84363b88968SPeter Xu return ret; 84463b88968SPeter Xu } 84563b88968SPeter Xu /* Drop any existing mapping */ 84663b88968SPeter Xu iova_tree_remove(as->iova_tree, &target); 84763b88968SPeter Xu /* Recover the correct permission */ 84863b88968SPeter Xu entry->perm = cache_perm; 84963b88968SPeter Xu } 85063b88968SPeter Xu } 85163b88968SPeter Xu iova_tree_insert(as->iova_tree, &target); 85263b88968SPeter Xu } else { 85363b88968SPeter Xu if (!mapped) { 85463b88968SPeter Xu /* Skip since we didn't map this range at all */ 85563b88968SPeter Xu trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask); 85663b88968SPeter Xu return 0; 85763b88968SPeter Xu } 85863b88968SPeter Xu iova_tree_remove(as->iova_tree, &target); 85963b88968SPeter Xu } 86063b88968SPeter Xu 861d118c06eSPeter Xu trace_vtd_page_walk_one(info->domain_id, entry->iova, 862d118c06eSPeter Xu entry->translated_addr, entry->addr_mask, 863d118c06eSPeter Xu entry->perm); 86436d2d52bSPeter Xu return hook_fn(entry, private); 86536d2d52bSPeter Xu } 86636d2d52bSPeter Xu 867f06a696dSPeter Xu /** 868f06a696dSPeter Xu * vtd_page_walk_level - walk over specific level for IOVA range 869f06a696dSPeter Xu * 870f06a696dSPeter Xu * @addr: base GPA addr to start the walk 871f06a696dSPeter Xu * @start: IOVA range start address 872f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 873f06a696dSPeter Xu * @read: whether parent level has read permission 874f06a696dSPeter Xu * @write: whether parent level has write permission 875fe215b0cSPeter Xu * @info: constant information for the page walk 876f06a696dSPeter Xu */ 877f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start, 878fe215b0cSPeter Xu uint64_t end, uint32_t level, bool read, 879fe215b0cSPeter Xu bool write, vtd_page_walk_info *info) 880f06a696dSPeter Xu { 881f06a696dSPeter Xu bool read_cur, write_cur, entry_valid; 882f06a696dSPeter Xu uint32_t offset; 883f06a696dSPeter Xu uint64_t slpte; 884f06a696dSPeter Xu uint64_t subpage_size, subpage_mask; 885f06a696dSPeter Xu IOMMUTLBEntry entry; 886f06a696dSPeter Xu uint64_t iova = start; 887f06a696dSPeter Xu uint64_t iova_next; 888f06a696dSPeter Xu int ret = 0; 889f06a696dSPeter Xu 890f06a696dSPeter Xu trace_vtd_page_walk_level(addr, level, start, end); 891f06a696dSPeter Xu 892f06a696dSPeter Xu subpage_size = 1ULL << vtd_slpt_level_shift(level); 893f06a696dSPeter Xu subpage_mask = vtd_slpt_level_page_mask(level); 894f06a696dSPeter Xu 895f06a696dSPeter Xu while (iova < end) { 896f06a696dSPeter Xu iova_next = (iova & subpage_mask) + subpage_size; 897f06a696dSPeter Xu 898f06a696dSPeter Xu offset = vtd_iova_level_offset(iova, level); 899f06a696dSPeter Xu slpte = vtd_get_slpte(addr, offset); 900f06a696dSPeter Xu 901f06a696dSPeter Xu if (slpte == (uint64_t)-1) { 902f06a696dSPeter Xu trace_vtd_page_walk_skip_read(iova, iova_next); 903f06a696dSPeter Xu goto next; 904f06a696dSPeter Xu } 905f06a696dSPeter Xu 906f06a696dSPeter Xu if (vtd_slpte_nonzero_rsvd(slpte, level)) { 907f06a696dSPeter Xu trace_vtd_page_walk_skip_reserve(iova, iova_next); 908f06a696dSPeter Xu goto next; 909f06a696dSPeter Xu } 910f06a696dSPeter Xu 911f06a696dSPeter Xu /* Permissions are stacked with parents' */ 912f06a696dSPeter Xu read_cur = read && (slpte & VTD_SL_R); 913f06a696dSPeter Xu write_cur = write && (slpte & VTD_SL_W); 914f06a696dSPeter Xu 915f06a696dSPeter Xu /* 916f06a696dSPeter Xu * As long as we have either read/write permission, this is a 917f06a696dSPeter Xu * valid entry. The rule works for both page entries and page 918f06a696dSPeter Xu * table entries. 919f06a696dSPeter Xu */ 920f06a696dSPeter Xu entry_valid = read_cur | write_cur; 921f06a696dSPeter Xu 92263b88968SPeter Xu if (!vtd_is_last_slpte(slpte, level) && entry_valid) { 92363b88968SPeter Xu /* 92463b88968SPeter Xu * This is a valid PDE (or even bigger than PDE). We need 92563b88968SPeter Xu * to walk one further level. 92663b88968SPeter Xu */ 92763b88968SPeter Xu ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw), 92863b88968SPeter Xu iova, MIN(iova_next, end), level - 1, 92963b88968SPeter Xu read_cur, write_cur, info); 93063b88968SPeter Xu } else { 93163b88968SPeter Xu /* 93263b88968SPeter Xu * This means we are either: 93363b88968SPeter Xu * 93463b88968SPeter Xu * (1) the real page entry (either 4K page, or huge page) 93563b88968SPeter Xu * (2) the whole range is invalid 93663b88968SPeter Xu * 93763b88968SPeter Xu * In either case, we send an IOTLB notification down. 93863b88968SPeter Xu */ 939f06a696dSPeter Xu entry.target_as = &address_space_memory; 940f06a696dSPeter Xu entry.iova = iova & subpage_mask; 94136d2d52bSPeter Xu entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur); 94236d2d52bSPeter Xu entry.addr_mask = ~subpage_mask; 943f06a696dSPeter Xu /* NOTE: this is only meaningful if entry_valid == true */ 944fe215b0cSPeter Xu entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw); 945d118c06eSPeter Xu ret = vtd_page_walk_one(&entry, info); 94663b88968SPeter Xu } 94763b88968SPeter Xu 948f06a696dSPeter Xu if (ret < 0) { 949f06a696dSPeter Xu return ret; 950f06a696dSPeter Xu } 951f06a696dSPeter Xu 952f06a696dSPeter Xu next: 953f06a696dSPeter Xu iova = iova_next; 954f06a696dSPeter Xu } 955f06a696dSPeter Xu 956f06a696dSPeter Xu return 0; 957f06a696dSPeter Xu } 958f06a696dSPeter Xu 959f06a696dSPeter Xu /** 960f06a696dSPeter Xu * vtd_page_walk - walk specific IOVA range, and call the hook 961f06a696dSPeter Xu * 962f06a696dSPeter Xu * @ce: context entry to walk upon 963f06a696dSPeter Xu * @start: IOVA address to start the walk 964f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 965fe215b0cSPeter Xu * @info: page walking information struct 966f06a696dSPeter Xu */ 967f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end, 968fe215b0cSPeter Xu vtd_page_walk_info *info) 969f06a696dSPeter Xu { 9708f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 9718f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 972f06a696dSPeter Xu 973fe215b0cSPeter Xu if (!vtd_iova_range_check(start, ce, info->aw)) { 974f06a696dSPeter Xu return -VTD_FR_ADDR_BEYOND_MGAW; 975f06a696dSPeter Xu } 976f06a696dSPeter Xu 977fe215b0cSPeter Xu if (!vtd_iova_range_check(end, ce, info->aw)) { 978f06a696dSPeter Xu /* Fix end so that it reaches the maximum */ 979fe215b0cSPeter Xu end = vtd_iova_limit(ce, info->aw); 980f06a696dSPeter Xu } 981f06a696dSPeter Xu 982fe215b0cSPeter Xu return vtd_page_walk_level(addr, start, end, level, true, true, info); 983f06a696dSPeter Xu } 984f06a696dSPeter Xu 9851da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */ 9861da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num, 9871da12ec4SLe Tan uint8_t devfn, VTDContextEntry *ce) 9881da12ec4SLe Tan { 9891da12ec4SLe Tan VTDRootEntry re; 9901da12ec4SLe Tan int ret_fr; 991f80c9874SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 9921da12ec4SLe Tan 9931da12ec4SLe Tan ret_fr = vtd_get_root_entry(s, bus_num, &re); 9941da12ec4SLe Tan if (ret_fr) { 9951da12ec4SLe Tan return ret_fr; 9961da12ec4SLe Tan } 9971da12ec4SLe Tan 9981da12ec4SLe Tan if (!vtd_root_entry_present(&re)) { 9996c441e1dSPeter Xu /* Not error - it's okay we don't have root entry. */ 10006c441e1dSPeter Xu trace_vtd_re_not_present(bus_num); 10011da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 1002f80c9874SPeter Xu } 1003f80c9874SPeter Xu 100437f51384SPrasad Singamsetty if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD(s->aw_bits))) { 10056c441e1dSPeter Xu trace_vtd_re_invalid(re.rsvd, re.val); 10061da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_RSVD; 10071da12ec4SLe Tan } 10081da12ec4SLe Tan 10091da12ec4SLe Tan ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce); 10101da12ec4SLe Tan if (ret_fr) { 10111da12ec4SLe Tan return ret_fr; 10121da12ec4SLe Tan } 10131da12ec4SLe Tan 10148f7d7161SPeter Xu if (!vtd_ce_present(ce)) { 10156c441e1dSPeter Xu /* Not error - it's okay we don't have context entry. */ 10166c441e1dSPeter Xu trace_vtd_ce_not_present(bus_num, devfn); 10171da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_P; 1018f80c9874SPeter Xu } 1019f80c9874SPeter Xu 1020f80c9874SPeter Xu if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) || 102137f51384SPrasad Singamsetty (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) { 10226c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10231da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_RSVD; 10241da12ec4SLe Tan } 1025f80c9874SPeter Xu 10261da12ec4SLe Tan /* Check if the programming of context-entry is valid */ 10278f7d7161SPeter Xu if (!vtd_is_level_supported(s, vtd_ce_get_level(ce))) { 10286c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10291da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 1030f80c9874SPeter Xu } 1031f80c9874SPeter Xu 1032f80c9874SPeter Xu /* Do translation type check */ 1033f80c9874SPeter Xu if (!vtd_ce_type_check(x86_iommu, ce)) { 10346c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10351da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 10361da12ec4SLe Tan } 1037f80c9874SPeter Xu 10381da12ec4SLe Tan return 0; 10391da12ec4SLe Tan } 10401da12ec4SLe Tan 104163b88968SPeter Xu static int vtd_sync_shadow_page_hook(IOMMUTLBEntry *entry, 104263b88968SPeter Xu void *private) 104363b88968SPeter Xu { 1044cb1efcf4SPeter Maydell memory_region_notify_iommu((IOMMUMemoryRegion *)private, 0, *entry); 104563b88968SPeter Xu return 0; 104663b88968SPeter Xu } 104763b88968SPeter Xu 104863b88968SPeter Xu static int vtd_sync_shadow_page_table_range(VTDAddressSpace *vtd_as, 104963b88968SPeter Xu VTDContextEntry *ce, 105063b88968SPeter Xu hwaddr addr, hwaddr size) 105163b88968SPeter Xu { 105263b88968SPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 105363b88968SPeter Xu vtd_page_walk_info info = { 105463b88968SPeter Xu .hook_fn = vtd_sync_shadow_page_hook, 105563b88968SPeter Xu .private = (void *)&vtd_as->iommu, 105663b88968SPeter Xu .notify_unmap = true, 105763b88968SPeter Xu .aw = s->aw_bits, 105863b88968SPeter Xu .as = vtd_as, 1059*95ecd3dfSPeter Xu .domain_id = VTD_CONTEXT_ENTRY_DID(ce->hi), 106063b88968SPeter Xu }; 106163b88968SPeter Xu 1062*95ecd3dfSPeter Xu return vtd_page_walk(ce, addr, addr + size, &info); 106363b88968SPeter Xu } 106463b88968SPeter Xu 106563b88968SPeter Xu static int vtd_sync_shadow_page_table(VTDAddressSpace *vtd_as) 106663b88968SPeter Xu { 1067*95ecd3dfSPeter Xu int ret; 1068*95ecd3dfSPeter Xu VTDContextEntry ce; 1069*95ecd3dfSPeter Xu 1070*95ecd3dfSPeter Xu ret = vtd_dev_to_context_entry(vtd_as->iommu_state, 1071*95ecd3dfSPeter Xu pci_bus_num(vtd_as->bus), 1072*95ecd3dfSPeter Xu vtd_as->devfn, &ce); 1073*95ecd3dfSPeter Xu if (ret) { 1074*95ecd3dfSPeter Xu return ret; 1075*95ecd3dfSPeter Xu } 1076*95ecd3dfSPeter Xu 1077*95ecd3dfSPeter Xu return vtd_sync_shadow_page_table_range(vtd_as, &ce, 0, UINT64_MAX); 107863b88968SPeter Xu } 107963b88968SPeter Xu 1080dbaabb25SPeter Xu /* 1081dbaabb25SPeter Xu * Fetch translation type for specific device. Returns <0 if error 1082dbaabb25SPeter Xu * happens, otherwise return the shifted type to check against 1083dbaabb25SPeter Xu * VTD_CONTEXT_TT_*. 1084dbaabb25SPeter Xu */ 1085dbaabb25SPeter Xu static int vtd_dev_get_trans_type(VTDAddressSpace *as) 1086dbaabb25SPeter Xu { 1087dbaabb25SPeter Xu IntelIOMMUState *s; 1088dbaabb25SPeter Xu VTDContextEntry ce; 1089dbaabb25SPeter Xu int ret; 1090dbaabb25SPeter Xu 1091dbaabb25SPeter Xu s = as->iommu_state; 1092dbaabb25SPeter Xu 1093dbaabb25SPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus), 1094dbaabb25SPeter Xu as->devfn, &ce); 1095dbaabb25SPeter Xu if (ret) { 1096dbaabb25SPeter Xu return ret; 1097dbaabb25SPeter Xu } 1098dbaabb25SPeter Xu 1099dbaabb25SPeter Xu return vtd_ce_get_type(&ce); 1100dbaabb25SPeter Xu } 1101dbaabb25SPeter Xu 1102dbaabb25SPeter Xu static bool vtd_dev_pt_enabled(VTDAddressSpace *as) 1103dbaabb25SPeter Xu { 1104dbaabb25SPeter Xu int ret; 1105dbaabb25SPeter Xu 1106dbaabb25SPeter Xu assert(as); 1107dbaabb25SPeter Xu 1108dbaabb25SPeter Xu ret = vtd_dev_get_trans_type(as); 1109dbaabb25SPeter Xu if (ret < 0) { 1110dbaabb25SPeter Xu /* 1111dbaabb25SPeter Xu * Possibly failed to parse the context entry for some reason 1112dbaabb25SPeter Xu * (e.g., during init, or any guest configuration errors on 1113dbaabb25SPeter Xu * context entries). We should assume PT not enabled for 1114dbaabb25SPeter Xu * safety. 1115dbaabb25SPeter Xu */ 1116dbaabb25SPeter Xu return false; 1117dbaabb25SPeter Xu } 1118dbaabb25SPeter Xu 1119dbaabb25SPeter Xu return ret == VTD_CONTEXT_TT_PASS_THROUGH; 1120dbaabb25SPeter Xu } 1121dbaabb25SPeter Xu 1122dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */ 1123dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as) 1124dbaabb25SPeter Xu { 1125dbaabb25SPeter Xu bool use_iommu; 112666a4a031SPeter Xu /* Whether we need to take the BQL on our own */ 112766a4a031SPeter Xu bool take_bql = !qemu_mutex_iothread_locked(); 1128dbaabb25SPeter Xu 1129dbaabb25SPeter Xu assert(as); 1130dbaabb25SPeter Xu 1131dbaabb25SPeter Xu use_iommu = as->iommu_state->dmar_enabled & !vtd_dev_pt_enabled(as); 1132dbaabb25SPeter Xu 1133dbaabb25SPeter Xu trace_vtd_switch_address_space(pci_bus_num(as->bus), 1134dbaabb25SPeter Xu VTD_PCI_SLOT(as->devfn), 1135dbaabb25SPeter Xu VTD_PCI_FUNC(as->devfn), 1136dbaabb25SPeter Xu use_iommu); 1137dbaabb25SPeter Xu 113866a4a031SPeter Xu /* 113966a4a031SPeter Xu * It's possible that we reach here without BQL, e.g., when called 114066a4a031SPeter Xu * from vtd_pt_enable_fast_path(). However the memory APIs need 114166a4a031SPeter Xu * it. We'd better make sure we have had it already, or, take it. 114266a4a031SPeter Xu */ 114366a4a031SPeter Xu if (take_bql) { 114466a4a031SPeter Xu qemu_mutex_lock_iothread(); 114566a4a031SPeter Xu } 114666a4a031SPeter Xu 1147dbaabb25SPeter Xu /* Turn off first then on the other */ 1148dbaabb25SPeter Xu if (use_iommu) { 1149dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, false); 11503df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), true); 1151dbaabb25SPeter Xu } else { 11523df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), false); 1153dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, true); 1154dbaabb25SPeter Xu } 1155dbaabb25SPeter Xu 115666a4a031SPeter Xu if (take_bql) { 115766a4a031SPeter Xu qemu_mutex_unlock_iothread(); 115866a4a031SPeter Xu } 115966a4a031SPeter Xu 1160dbaabb25SPeter Xu return use_iommu; 1161dbaabb25SPeter Xu } 1162dbaabb25SPeter Xu 1163dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s) 1164dbaabb25SPeter Xu { 1165dbaabb25SPeter Xu GHashTableIter iter; 1166dbaabb25SPeter Xu VTDBus *vtd_bus; 1167dbaabb25SPeter Xu int i; 1168dbaabb25SPeter Xu 1169dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 1170dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 1171bf33cc75SPeter Xu for (i = 0; i < PCI_DEVFN_MAX; i++) { 1172dbaabb25SPeter Xu if (!vtd_bus->dev_as[i]) { 1173dbaabb25SPeter Xu continue; 1174dbaabb25SPeter Xu } 1175dbaabb25SPeter Xu vtd_switch_address_space(vtd_bus->dev_as[i]); 1176dbaabb25SPeter Xu } 1177dbaabb25SPeter Xu } 1178dbaabb25SPeter Xu } 1179dbaabb25SPeter Xu 11801da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn) 11811da12ec4SLe Tan { 11821da12ec4SLe Tan return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL); 11831da12ec4SLe Tan } 11841da12ec4SLe Tan 11851da12ec4SLe Tan static const bool vtd_qualified_faults[] = { 11861da12ec4SLe Tan [VTD_FR_RESERVED] = false, 11871da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_P] = false, 11881da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_P] = true, 11891da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_INV] = true, 11901da12ec4SLe Tan [VTD_FR_ADDR_BEYOND_MGAW] = true, 11911da12ec4SLe Tan [VTD_FR_WRITE] = true, 11921da12ec4SLe Tan [VTD_FR_READ] = true, 11931da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_INV] = true, 11941da12ec4SLe Tan [VTD_FR_ROOT_TABLE_INV] = false, 11951da12ec4SLe Tan [VTD_FR_CONTEXT_TABLE_INV] = false, 11961da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_RSVD] = false, 11971da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_RSVD] = true, 11981da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_TT] = true, 11991da12ec4SLe Tan [VTD_FR_RESERVED_ERR] = false, 12001da12ec4SLe Tan [VTD_FR_MAX] = false, 12011da12ec4SLe Tan }; 12021da12ec4SLe Tan 12031da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software 12041da12ec4SLe Tan * only if the FPD field in the context-entry used to process the faulting 12051da12ec4SLe Tan * request is 0. 12061da12ec4SLe Tan */ 12071da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault) 12081da12ec4SLe Tan { 12091da12ec4SLe Tan return vtd_qualified_faults[fault]; 12101da12ec4SLe Tan } 12111da12ec4SLe Tan 12121da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr) 12131da12ec4SLe Tan { 12141da12ec4SLe Tan return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST; 12151da12ec4SLe Tan } 12161da12ec4SLe Tan 1217dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id) 1218dbaabb25SPeter Xu { 1219dbaabb25SPeter Xu VTDBus *vtd_bus; 1220dbaabb25SPeter Xu VTDAddressSpace *vtd_as; 1221dbaabb25SPeter Xu bool success = false; 1222dbaabb25SPeter Xu 1223dbaabb25SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id)); 1224dbaabb25SPeter Xu if (!vtd_bus) { 1225dbaabb25SPeter Xu goto out; 1226dbaabb25SPeter Xu } 1227dbaabb25SPeter Xu 1228dbaabb25SPeter Xu vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)]; 1229dbaabb25SPeter Xu if (!vtd_as) { 1230dbaabb25SPeter Xu goto out; 1231dbaabb25SPeter Xu } 1232dbaabb25SPeter Xu 1233dbaabb25SPeter Xu if (vtd_switch_address_space(vtd_as) == false) { 1234dbaabb25SPeter Xu /* We switched off IOMMU region successfully. */ 1235dbaabb25SPeter Xu success = true; 1236dbaabb25SPeter Xu } 1237dbaabb25SPeter Xu 1238dbaabb25SPeter Xu out: 1239dbaabb25SPeter Xu trace_vtd_pt_enable_fast_path(source_id, success); 1240dbaabb25SPeter Xu } 1241dbaabb25SPeter Xu 12421da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu 12431da12ec4SLe Tan * translation. 124479e2b9aeSPaolo Bonzini * 124579e2b9aeSPaolo Bonzini * Called from RCU critical section. 124679e2b9aeSPaolo Bonzini * 12471da12ec4SLe Tan * @bus_num: The bus number 12481da12ec4SLe Tan * @devfn: The devfn, which is the combined of device and function number 12491da12ec4SLe Tan * @is_write: The access is a write operation 12501da12ec4SLe Tan * @entry: IOMMUTLBEntry that contain the addr to be translated and result 1251b9313021SPeter Xu * 1252b9313021SPeter Xu * Returns true if translation is successful, otherwise false. 12531da12ec4SLe Tan */ 1254b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus, 12551da12ec4SLe Tan uint8_t devfn, hwaddr addr, bool is_write, 12561da12ec4SLe Tan IOMMUTLBEntry *entry) 12571da12ec4SLe Tan { 1258d92fa2dcSLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 12591da12ec4SLe Tan VTDContextEntry ce; 12607df953bdSKnut Omang uint8_t bus_num = pci_bus_num(bus); 12611d9efa73SPeter Xu VTDContextCacheEntry *cc_entry; 1262d66b969bSJason Wang uint64_t slpte, page_mask; 12631da12ec4SLe Tan uint32_t level; 12641da12ec4SLe Tan uint16_t source_id = vtd_make_source_id(bus_num, devfn); 12651da12ec4SLe Tan int ret_fr; 12661da12ec4SLe Tan bool is_fpd_set = false; 12671da12ec4SLe Tan bool reads = true; 12681da12ec4SLe Tan bool writes = true; 126907f7b733SPeter Xu uint8_t access_flags; 1270b5a280c0SLe Tan VTDIOTLBEntry *iotlb_entry; 12711da12ec4SLe Tan 1272046ab7e9SPeter Xu /* 1273046ab7e9SPeter Xu * We have standalone memory region for interrupt addresses, we 1274046ab7e9SPeter Xu * should never receive translation requests in this region. 12751da12ec4SLe Tan */ 1276046ab7e9SPeter Xu assert(!vtd_is_interrupt_addr(addr)); 1277046ab7e9SPeter Xu 12781d9efa73SPeter Xu vtd_iommu_lock(s); 12791d9efa73SPeter Xu 12801d9efa73SPeter Xu cc_entry = &vtd_as->context_cache_entry; 12811d9efa73SPeter Xu 1282b5a280c0SLe Tan /* Try to fetch slpte form IOTLB */ 1283b5a280c0SLe Tan iotlb_entry = vtd_lookup_iotlb(s, source_id, addr); 1284b5a280c0SLe Tan if (iotlb_entry) { 12856c441e1dSPeter Xu trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte, 12866c441e1dSPeter Xu iotlb_entry->domain_id); 1287b5a280c0SLe Tan slpte = iotlb_entry->slpte; 128807f7b733SPeter Xu access_flags = iotlb_entry->access_flags; 1289d66b969bSJason Wang page_mask = iotlb_entry->mask; 1290b5a280c0SLe Tan goto out; 1291b5a280c0SLe Tan } 1292b9313021SPeter Xu 1293d92fa2dcSLe Tan /* Try to fetch context-entry from cache first */ 1294d92fa2dcSLe Tan if (cc_entry->context_cache_gen == s->context_cache_gen) { 12956c441e1dSPeter Xu trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi, 12966c441e1dSPeter Xu cc_entry->context_entry.lo, 12976c441e1dSPeter Xu cc_entry->context_cache_gen); 1298d92fa2dcSLe Tan ce = cc_entry->context_entry; 1299d92fa2dcSLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 1300d92fa2dcSLe Tan } else { 13011da12ec4SLe Tan ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce); 13021da12ec4SLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 13031da12ec4SLe Tan if (ret_fr) { 13041da12ec4SLe Tan ret_fr = -ret_fr; 13051da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 13066c441e1dSPeter Xu trace_vtd_fault_disabled(); 13071da12ec4SLe Tan } else { 13081da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 13091da12ec4SLe Tan } 1310b9313021SPeter Xu goto error; 13111da12ec4SLe Tan } 1312d92fa2dcSLe Tan /* Update context-cache */ 13136c441e1dSPeter Xu trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo, 13146c441e1dSPeter Xu cc_entry->context_cache_gen, 13156c441e1dSPeter Xu s->context_cache_gen); 1316d92fa2dcSLe Tan cc_entry->context_entry = ce; 1317d92fa2dcSLe Tan cc_entry->context_cache_gen = s->context_cache_gen; 1318d92fa2dcSLe Tan } 13191da12ec4SLe Tan 1320dbaabb25SPeter Xu /* 1321dbaabb25SPeter Xu * We don't need to translate for pass-through context entries. 1322dbaabb25SPeter Xu * Also, let's ignore IOTLB caching as well for PT devices. 1323dbaabb25SPeter Xu */ 1324dbaabb25SPeter Xu if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) { 1325892721d9SPeter Xu entry->iova = addr & VTD_PAGE_MASK_4K; 1326dbaabb25SPeter Xu entry->translated_addr = entry->iova; 1327892721d9SPeter Xu entry->addr_mask = ~VTD_PAGE_MASK_4K; 1328dbaabb25SPeter Xu entry->perm = IOMMU_RW; 1329dbaabb25SPeter Xu trace_vtd_translate_pt(source_id, entry->iova); 1330dbaabb25SPeter Xu 1331dbaabb25SPeter Xu /* 1332dbaabb25SPeter Xu * When this happens, it means firstly caching-mode is not 1333dbaabb25SPeter Xu * enabled, and this is the first passthrough translation for 1334dbaabb25SPeter Xu * the device. Let's enable the fast path for passthrough. 1335dbaabb25SPeter Xu * 1336dbaabb25SPeter Xu * When passthrough is disabled again for the device, we can 1337dbaabb25SPeter Xu * capture it via the context entry invalidation, then the 1338dbaabb25SPeter Xu * IOMMU region can be swapped back. 1339dbaabb25SPeter Xu */ 1340dbaabb25SPeter Xu vtd_pt_enable_fast_path(s, source_id); 13411d9efa73SPeter Xu vtd_iommu_unlock(s); 1342b9313021SPeter Xu return true; 1343dbaabb25SPeter Xu } 1344dbaabb25SPeter Xu 13456e905564SPeter Xu ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level, 134637f51384SPrasad Singamsetty &reads, &writes, s->aw_bits); 13471da12ec4SLe Tan if (ret_fr) { 13481da12ec4SLe Tan ret_fr = -ret_fr; 13491da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 13506c441e1dSPeter Xu trace_vtd_fault_disabled(); 13511da12ec4SLe Tan } else { 13521da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 13531da12ec4SLe Tan } 1354b9313021SPeter Xu goto error; 13551da12ec4SLe Tan } 13561da12ec4SLe Tan 1357d66b969bSJason Wang page_mask = vtd_slpt_level_page_mask(level); 135807f7b733SPeter Xu access_flags = IOMMU_ACCESS_FLAG(reads, writes); 1359b5a280c0SLe Tan vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte, 136007f7b733SPeter Xu access_flags, level); 1361b5a280c0SLe Tan out: 13621d9efa73SPeter Xu vtd_iommu_unlock(s); 1363d66b969bSJason Wang entry->iova = addr & page_mask; 136437f51384SPrasad Singamsetty entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask; 1365d66b969bSJason Wang entry->addr_mask = ~page_mask; 136607f7b733SPeter Xu entry->perm = access_flags; 1367b9313021SPeter Xu return true; 1368b9313021SPeter Xu 1369b9313021SPeter Xu error: 13701d9efa73SPeter Xu vtd_iommu_unlock(s); 1371b9313021SPeter Xu entry->iova = 0; 1372b9313021SPeter Xu entry->translated_addr = 0; 1373b9313021SPeter Xu entry->addr_mask = 0; 1374b9313021SPeter Xu entry->perm = IOMMU_NONE; 1375b9313021SPeter Xu return false; 13761da12ec4SLe Tan } 13771da12ec4SLe Tan 13781da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s) 13791da12ec4SLe Tan { 13801da12ec4SLe Tan s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG); 13811da12ec4SLe Tan s->root_extended = s->root & VTD_RTADDR_RTT; 138237f51384SPrasad Singamsetty s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits); 13831da12ec4SLe Tan 13847feb51b7SPeter Xu trace_vtd_reg_dmar_root(s->root, s->root_extended); 13851da12ec4SLe Tan } 13861da12ec4SLe Tan 138702a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global, 138802a2cbc8SPeter Xu uint32_t index, uint32_t mask) 138902a2cbc8SPeter Xu { 139002a2cbc8SPeter Xu x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask); 139102a2cbc8SPeter Xu } 139202a2cbc8SPeter Xu 1393a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s) 1394a5861439SPeter Xu { 1395a5861439SPeter Xu uint64_t value = 0; 1396a5861439SPeter Xu value = vtd_get_quad_raw(s, DMAR_IRTA_REG); 1397a5861439SPeter Xu s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1); 139837f51384SPrasad Singamsetty s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits); 139928589311SJan Kiszka s->intr_eime = value & VTD_IRTA_EIME; 1400a5861439SPeter Xu 140102a2cbc8SPeter Xu /* Notify global invalidation */ 140202a2cbc8SPeter Xu vtd_iec_notify_all(s, true, 0, 0); 1403a5861439SPeter Xu 14047feb51b7SPeter Xu trace_vtd_reg_ir_root(s->intr_root, s->intr_size); 1405a5861439SPeter Xu } 1406a5861439SPeter Xu 1407dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s) 1408dd4d607eSPeter Xu { 1409b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1410dd4d607eSPeter Xu 1411b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 141263b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1413dd4d607eSPeter Xu } 1414dd4d607eSPeter Xu } 1415dd4d607eSPeter Xu 1416d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s) 1417d92fa2dcSLe Tan { 1418bc535e59SPeter Xu trace_vtd_inv_desc_cc_global(); 14191d9efa73SPeter Xu /* Protects context cache */ 14201d9efa73SPeter Xu vtd_iommu_lock(s); 1421d92fa2dcSLe Tan s->context_cache_gen++; 1422d92fa2dcSLe Tan if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) { 14231d9efa73SPeter Xu vtd_reset_context_cache_locked(s); 1424d92fa2dcSLe Tan } 14251d9efa73SPeter Xu vtd_iommu_unlock(s); 14262cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 1427dd4d607eSPeter Xu /* 1428dd4d607eSPeter Xu * From VT-d spec 6.5.2.1, a global context entry invalidation 1429dd4d607eSPeter Xu * should be followed by a IOTLB global invalidation, so we should 1430dd4d607eSPeter Xu * be safe even without this. Hoewever, let's replay the region as 1431dd4d607eSPeter Xu * well to be safer, and go back here when we need finer tunes for 1432dd4d607eSPeter Xu * VT-d emulation codes. 1433dd4d607eSPeter Xu */ 1434dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1435d92fa2dcSLe Tan } 1436d92fa2dcSLe Tan 1437d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation. 1438d92fa2dcSLe Tan * @func_mask: FM field after shifting 1439d92fa2dcSLe Tan */ 1440d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s, 1441d92fa2dcSLe Tan uint16_t source_id, 1442d92fa2dcSLe Tan uint16_t func_mask) 1443d92fa2dcSLe Tan { 1444d92fa2dcSLe Tan uint16_t mask; 14457df953bdSKnut Omang VTDBus *vtd_bus; 1446d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1447bc535e59SPeter Xu uint8_t bus_n, devfn; 1448d92fa2dcSLe Tan uint16_t devfn_it; 1449d92fa2dcSLe Tan 1450bc535e59SPeter Xu trace_vtd_inv_desc_cc_devices(source_id, func_mask); 1451bc535e59SPeter Xu 1452d92fa2dcSLe Tan switch (func_mask & 3) { 1453d92fa2dcSLe Tan case 0: 1454d92fa2dcSLe Tan mask = 0; /* No bits in the SID field masked */ 1455d92fa2dcSLe Tan break; 1456d92fa2dcSLe Tan case 1: 1457d92fa2dcSLe Tan mask = 4; /* Mask bit 2 in the SID field */ 1458d92fa2dcSLe Tan break; 1459d92fa2dcSLe Tan case 2: 1460d92fa2dcSLe Tan mask = 6; /* Mask bit 2:1 in the SID field */ 1461d92fa2dcSLe Tan break; 1462d92fa2dcSLe Tan case 3: 1463d92fa2dcSLe Tan mask = 7; /* Mask bit 2:0 in the SID field */ 1464d92fa2dcSLe Tan break; 1465d92fa2dcSLe Tan } 14666cb99accSPeter Xu mask = ~mask; 1467bc535e59SPeter Xu 1468bc535e59SPeter Xu bus_n = VTD_SID_TO_BUS(source_id); 1469bc535e59SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, bus_n); 14707df953bdSKnut Omang if (vtd_bus) { 1471d92fa2dcSLe Tan devfn = VTD_SID_TO_DEVFN(source_id); 1472bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 14737df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 1474d92fa2dcSLe Tan if (vtd_as && ((devfn_it & mask) == (devfn & mask))) { 1475bc535e59SPeter Xu trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it), 1476bc535e59SPeter Xu VTD_PCI_FUNC(devfn_it)); 14771d9efa73SPeter Xu vtd_iommu_lock(s); 1478d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 14791d9efa73SPeter Xu vtd_iommu_unlock(s); 1480dd4d607eSPeter Xu /* 1481dbaabb25SPeter Xu * Do switch address space when needed, in case if the 1482dbaabb25SPeter Xu * device passthrough bit is switched. 1483dbaabb25SPeter Xu */ 1484dbaabb25SPeter Xu vtd_switch_address_space(vtd_as); 1485dbaabb25SPeter Xu /* 1486dd4d607eSPeter Xu * So a device is moving out of (or moving into) a 148763b88968SPeter Xu * domain, resync the shadow page table. 1488dd4d607eSPeter Xu * This won't bring bad even if we have no such 1489dd4d607eSPeter Xu * notifier registered - the IOMMU notification 1490dd4d607eSPeter Xu * framework will skip MAP notifications if that 1491dd4d607eSPeter Xu * happened. 1492dd4d607eSPeter Xu */ 149363b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1494d92fa2dcSLe Tan } 1495d92fa2dcSLe Tan } 1496d92fa2dcSLe Tan } 1497d92fa2dcSLe Tan } 1498d92fa2dcSLe Tan 14991da12ec4SLe Tan /* Context-cache invalidation 15001da12ec4SLe Tan * Returns the Context Actual Invalidation Granularity. 15011da12ec4SLe Tan * @val: the content of the CCMD_REG 15021da12ec4SLe Tan */ 15031da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val) 15041da12ec4SLe Tan { 15051da12ec4SLe Tan uint64_t caig; 15061da12ec4SLe Tan uint64_t type = val & VTD_CCMD_CIRG_MASK; 15071da12ec4SLe Tan 15081da12ec4SLe Tan switch (type) { 15091da12ec4SLe Tan case VTD_CCMD_DOMAIN_INVL: 1510d92fa2dcSLe Tan /* Fall through */ 1511d92fa2dcSLe Tan case VTD_CCMD_GLOBAL_INVL: 1512d92fa2dcSLe Tan caig = VTD_CCMD_GLOBAL_INVL_A; 1513d92fa2dcSLe Tan vtd_context_global_invalidate(s); 15141da12ec4SLe Tan break; 15151da12ec4SLe Tan 15161da12ec4SLe Tan case VTD_CCMD_DEVICE_INVL: 15171da12ec4SLe Tan caig = VTD_CCMD_DEVICE_INVL_A; 1518d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val)); 15191da12ec4SLe Tan break; 15201da12ec4SLe Tan 15211da12ec4SLe Tan default: 15221376211fSPeter Xu error_report_once("%s: invalid context: 0x%" PRIx64, 15231376211fSPeter Xu __func__, val); 15241da12ec4SLe Tan caig = 0; 15251da12ec4SLe Tan } 15261da12ec4SLe Tan return caig; 15271da12ec4SLe Tan } 15281da12ec4SLe Tan 1529b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s) 1530b5a280c0SLe Tan { 15317feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_global(); 1532b5a280c0SLe Tan vtd_reset_iotlb(s); 1533dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1534b5a280c0SLe Tan } 1535b5a280c0SLe Tan 1536b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id) 1537b5a280c0SLe Tan { 1538dd4d607eSPeter Xu VTDContextEntry ce; 1539dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 1540dd4d607eSPeter Xu 15417feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_domain(domain_id); 15427feb51b7SPeter Xu 15431d9efa73SPeter Xu vtd_iommu_lock(s); 1544b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain, 1545b5a280c0SLe Tan &domain_id); 15461d9efa73SPeter Xu vtd_iommu_unlock(s); 1547dd4d607eSPeter Xu 1548b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 1549dd4d607eSPeter Xu if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1550dd4d607eSPeter Xu vtd_as->devfn, &ce) && 1551dd4d607eSPeter Xu domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 155263b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1553dd4d607eSPeter Xu } 1554dd4d607eSPeter Xu } 1555dd4d607eSPeter Xu } 1556dd4d607eSPeter Xu 1557dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s, 1558dd4d607eSPeter Xu uint16_t domain_id, hwaddr addr, 1559dd4d607eSPeter Xu uint8_t am) 1560dd4d607eSPeter Xu { 1561b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1562dd4d607eSPeter Xu VTDContextEntry ce; 1563dd4d607eSPeter Xu int ret; 15644f8a62a9SPeter Xu hwaddr size = (1 << am) * VTD_PAGE_SIZE; 1565dd4d607eSPeter Xu 1566b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) { 1567dd4d607eSPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1568dd4d607eSPeter Xu vtd_as->devfn, &ce); 1569dd4d607eSPeter Xu if (!ret && domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 15704f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 15714f8a62a9SPeter Xu /* 15724f8a62a9SPeter Xu * As long as we have MAP notifications registered in 15734f8a62a9SPeter Xu * any of our IOMMU notifiers, we need to sync the 15744f8a62a9SPeter Xu * shadow page table. 15754f8a62a9SPeter Xu */ 157663b88968SPeter Xu vtd_sync_shadow_page_table_range(vtd_as, &ce, addr, size); 15774f8a62a9SPeter Xu } else { 15784f8a62a9SPeter Xu /* 15794f8a62a9SPeter Xu * For UNMAP-only notifiers, we don't need to walk the 15804f8a62a9SPeter Xu * page tables. We just deliver the PSI down to 15814f8a62a9SPeter Xu * invalidate caches. 15824f8a62a9SPeter Xu */ 15834f8a62a9SPeter Xu IOMMUTLBEntry entry = { 15844f8a62a9SPeter Xu .target_as = &address_space_memory, 15854f8a62a9SPeter Xu .iova = addr, 15864f8a62a9SPeter Xu .translated_addr = 0, 15874f8a62a9SPeter Xu .addr_mask = size - 1, 15884f8a62a9SPeter Xu .perm = IOMMU_NONE, 15894f8a62a9SPeter Xu }; 1590cb1efcf4SPeter Maydell memory_region_notify_iommu(&vtd_as->iommu, 0, entry); 15914f8a62a9SPeter Xu } 1592dd4d607eSPeter Xu } 1593dd4d607eSPeter Xu } 1594b5a280c0SLe Tan } 1595b5a280c0SLe Tan 1596b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id, 1597b5a280c0SLe Tan hwaddr addr, uint8_t am) 1598b5a280c0SLe Tan { 1599b5a280c0SLe Tan VTDIOTLBPageInvInfo info; 1600b5a280c0SLe Tan 16017feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am); 16027feb51b7SPeter Xu 1603b5a280c0SLe Tan assert(am <= VTD_MAMV); 1604b5a280c0SLe Tan info.domain_id = domain_id; 1605d66b969bSJason Wang info.addr = addr; 1606b5a280c0SLe Tan info.mask = ~((1 << am) - 1); 16071d9efa73SPeter Xu vtd_iommu_lock(s); 1608b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info); 16091d9efa73SPeter Xu vtd_iommu_unlock(s); 1610dd4d607eSPeter Xu vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am); 1611b5a280c0SLe Tan } 1612b5a280c0SLe Tan 16131da12ec4SLe Tan /* Flush IOTLB 16141da12ec4SLe Tan * Returns the IOTLB Actual Invalidation Granularity. 16151da12ec4SLe Tan * @val: the content of the IOTLB_REG 16161da12ec4SLe Tan */ 16171da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val) 16181da12ec4SLe Tan { 16191da12ec4SLe Tan uint64_t iaig; 16201da12ec4SLe Tan uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK; 1621b5a280c0SLe Tan uint16_t domain_id; 1622b5a280c0SLe Tan hwaddr addr; 1623b5a280c0SLe Tan uint8_t am; 16241da12ec4SLe Tan 16251da12ec4SLe Tan switch (type) { 16261da12ec4SLe Tan case VTD_TLB_GLOBAL_FLUSH: 16271da12ec4SLe Tan iaig = VTD_TLB_GLOBAL_FLUSH_A; 1628b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 16291da12ec4SLe Tan break; 16301da12ec4SLe Tan 16311da12ec4SLe Tan case VTD_TLB_DSI_FLUSH: 1632b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 16331da12ec4SLe Tan iaig = VTD_TLB_DSI_FLUSH_A; 1634b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 16351da12ec4SLe Tan break; 16361da12ec4SLe Tan 16371da12ec4SLe Tan case VTD_TLB_PSI_FLUSH: 1638b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1639b5a280c0SLe Tan addr = vtd_get_quad_raw(s, DMAR_IVA_REG); 1640b5a280c0SLe Tan am = VTD_IVA_AM(addr); 1641b5a280c0SLe Tan addr = VTD_IVA_ADDR(addr); 1642b5a280c0SLe Tan if (am > VTD_MAMV) { 16431376211fSPeter Xu error_report_once("%s: address mask overflow: 0x%" PRIx64, 16441376211fSPeter Xu __func__, vtd_get_quad_raw(s, DMAR_IVA_REG)); 1645b5a280c0SLe Tan iaig = 0; 1646b5a280c0SLe Tan break; 1647b5a280c0SLe Tan } 16481da12ec4SLe Tan iaig = VTD_TLB_PSI_FLUSH_A; 1649b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 16501da12ec4SLe Tan break; 16511da12ec4SLe Tan 16521da12ec4SLe Tan default: 16531376211fSPeter Xu error_report_once("%s: invalid granularity: 0x%" PRIx64, 16541376211fSPeter Xu __func__, val); 16551da12ec4SLe Tan iaig = 0; 16561da12ec4SLe Tan } 16571da12ec4SLe Tan return iaig; 16581da12ec4SLe Tan } 16591da12ec4SLe Tan 16608991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s); 1661ed7b8fbcSLe Tan 1662ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s) 1663ed7b8fbcSLe Tan { 1664ed7b8fbcSLe Tan return s->qi_enabled && (s->iq_tail == s->iq_head) && 1665ed7b8fbcSLe Tan (s->iq_last_desc_type == VTD_INV_DESC_WAIT); 1666ed7b8fbcSLe Tan } 1667ed7b8fbcSLe Tan 1668ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en) 1669ed7b8fbcSLe Tan { 1670ed7b8fbcSLe Tan uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG); 1671ed7b8fbcSLe Tan 16727feb51b7SPeter Xu trace_vtd_inv_qi_enable(en); 16737feb51b7SPeter Xu 1674ed7b8fbcSLe Tan if (en) { 167537f51384SPrasad Singamsetty s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits); 1676ed7b8fbcSLe Tan /* 2^(x+8) entries */ 1677ed7b8fbcSLe Tan s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8); 1678ed7b8fbcSLe Tan s->qi_enabled = true; 16797feb51b7SPeter Xu trace_vtd_inv_qi_setup(s->iq, s->iq_size); 1680ed7b8fbcSLe Tan /* Ok - report back to driver */ 1681ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES); 16828991c460SLadi Prosek 16838991c460SLadi Prosek if (s->iq_tail != 0) { 16848991c460SLadi Prosek /* 16858991c460SLadi Prosek * This is a spec violation but Windows guests are known to set up 16868991c460SLadi Prosek * Queued Invalidation this way so we allow the write and process 16878991c460SLadi Prosek * Invalidation Descriptors right away. 16888991c460SLadi Prosek */ 16898991c460SLadi Prosek trace_vtd_warn_invalid_qi_tail(s->iq_tail); 16908991c460SLadi Prosek if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 16918991c460SLadi Prosek vtd_fetch_inv_desc(s); 16928991c460SLadi Prosek } 1693ed7b8fbcSLe Tan } 1694ed7b8fbcSLe Tan } else { 1695ed7b8fbcSLe Tan if (vtd_queued_inv_disable_check(s)) { 1696ed7b8fbcSLe Tan /* disable Queued Invalidation */ 1697ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 0); 1698ed7b8fbcSLe Tan s->iq_head = 0; 1699ed7b8fbcSLe Tan s->qi_enabled = false; 1700ed7b8fbcSLe Tan /* Ok - report back to driver */ 1701ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0); 1702ed7b8fbcSLe Tan } else { 17034e4abd11SPeter Xu error_report_once("%s: detected improper state when disable QI " 17044e4abd11SPeter Xu "(head=0x%x, tail=0x%x, last_type=%d)", 17054e4abd11SPeter Xu __func__, 17064e4abd11SPeter Xu s->iq_head, s->iq_tail, s->iq_last_desc_type); 1707ed7b8fbcSLe Tan } 1708ed7b8fbcSLe Tan } 1709ed7b8fbcSLe Tan } 1710ed7b8fbcSLe Tan 17111da12ec4SLe Tan /* Set Root Table Pointer */ 17121da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s) 17131da12ec4SLe Tan { 17141da12ec4SLe Tan vtd_root_table_setup(s); 17151da12ec4SLe Tan /* Ok - report back to driver */ 17161da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS); 17172cc9ddccSPeter Xu vtd_reset_caches(s); 17182cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 17191da12ec4SLe Tan } 17201da12ec4SLe Tan 1721a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */ 1722a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s) 1723a5861439SPeter Xu { 1724a5861439SPeter Xu vtd_interrupt_remap_table_setup(s); 1725a5861439SPeter Xu /* Ok - report back to driver */ 1726a5861439SPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS); 1727a5861439SPeter Xu } 1728a5861439SPeter Xu 17291da12ec4SLe Tan /* Handle Translation Enable/Disable */ 17301da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en) 17311da12ec4SLe Tan { 1732558e0024SPeter Xu if (s->dmar_enabled == en) { 1733558e0024SPeter Xu return; 1734558e0024SPeter Xu } 1735558e0024SPeter Xu 17367feb51b7SPeter Xu trace_vtd_dmar_enable(en); 17371da12ec4SLe Tan 17381da12ec4SLe Tan if (en) { 17391da12ec4SLe Tan s->dmar_enabled = true; 17401da12ec4SLe Tan /* Ok - report back to driver */ 17411da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES); 17421da12ec4SLe Tan } else { 17431da12ec4SLe Tan s->dmar_enabled = false; 17441da12ec4SLe Tan 17451da12ec4SLe Tan /* Clear the index of Fault Recording Register */ 17461da12ec4SLe Tan s->next_frcd_reg = 0; 17471da12ec4SLe Tan /* Ok - report back to driver */ 17481da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0); 17491da12ec4SLe Tan } 1750558e0024SPeter Xu 17512cc9ddccSPeter Xu vtd_reset_caches(s); 17522cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 17531da12ec4SLe Tan } 17541da12ec4SLe Tan 175580de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */ 175680de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en) 175780de52baSPeter Xu { 17587feb51b7SPeter Xu trace_vtd_ir_enable(en); 175980de52baSPeter Xu 176080de52baSPeter Xu if (en) { 176180de52baSPeter Xu s->intr_enabled = true; 176280de52baSPeter Xu /* Ok - report back to driver */ 176380de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES); 176480de52baSPeter Xu } else { 176580de52baSPeter Xu s->intr_enabled = false; 176680de52baSPeter Xu /* Ok - report back to driver */ 176780de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0); 176880de52baSPeter Xu } 176980de52baSPeter Xu } 177080de52baSPeter Xu 17711da12ec4SLe Tan /* Handle write to Global Command Register */ 17721da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s) 17731da12ec4SLe Tan { 17741da12ec4SLe Tan uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG); 17751da12ec4SLe Tan uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG); 17761da12ec4SLe Tan uint32_t changed = status ^ val; 17771da12ec4SLe Tan 17787feb51b7SPeter Xu trace_vtd_reg_write_gcmd(status, val); 17791da12ec4SLe Tan if (changed & VTD_GCMD_TE) { 17801da12ec4SLe Tan /* Translation enable/disable */ 17811da12ec4SLe Tan vtd_handle_gcmd_te(s, val & VTD_GCMD_TE); 17821da12ec4SLe Tan } 17831da12ec4SLe Tan if (val & VTD_GCMD_SRTP) { 17841da12ec4SLe Tan /* Set/update the root-table pointer */ 17851da12ec4SLe Tan vtd_handle_gcmd_srtp(s); 17861da12ec4SLe Tan } 1787ed7b8fbcSLe Tan if (changed & VTD_GCMD_QIE) { 1788ed7b8fbcSLe Tan /* Queued Invalidation Enable */ 1789ed7b8fbcSLe Tan vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE); 1790ed7b8fbcSLe Tan } 1791a5861439SPeter Xu if (val & VTD_GCMD_SIRTP) { 1792a5861439SPeter Xu /* Set/update the interrupt remapping root-table pointer */ 1793a5861439SPeter Xu vtd_handle_gcmd_sirtp(s); 1794a5861439SPeter Xu } 179580de52baSPeter Xu if (changed & VTD_GCMD_IRE) { 179680de52baSPeter Xu /* Interrupt remap enable/disable */ 179780de52baSPeter Xu vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE); 179880de52baSPeter Xu } 17991da12ec4SLe Tan } 18001da12ec4SLe Tan 18011da12ec4SLe Tan /* Handle write to Context Command Register */ 18021da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s) 18031da12ec4SLe Tan { 18041da12ec4SLe Tan uint64_t ret; 18051da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG); 18061da12ec4SLe Tan 18071da12ec4SLe Tan /* Context-cache invalidation request */ 18081da12ec4SLe Tan if (val & VTD_CCMD_ICC) { 1809ed7b8fbcSLe Tan if (s->qi_enabled) { 18101376211fSPeter Xu error_report_once("Queued Invalidation enabled, " 1811ed7b8fbcSLe Tan "should not use register-based invalidation"); 1812ed7b8fbcSLe Tan return; 1813ed7b8fbcSLe Tan } 18141da12ec4SLe Tan ret = vtd_context_cache_invalidate(s, val); 18151da12ec4SLe Tan /* Invalidation completed. Change something to show */ 18161da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL); 18171da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK, 18181da12ec4SLe Tan ret); 18191da12ec4SLe Tan } 18201da12ec4SLe Tan } 18211da12ec4SLe Tan 18221da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */ 18231da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s) 18241da12ec4SLe Tan { 18251da12ec4SLe Tan uint64_t ret; 18261da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG); 18271da12ec4SLe Tan 18281da12ec4SLe Tan /* IOTLB invalidation request */ 18291da12ec4SLe Tan if (val & VTD_TLB_IVT) { 1830ed7b8fbcSLe Tan if (s->qi_enabled) { 18311376211fSPeter Xu error_report_once("Queued Invalidation enabled, " 18321376211fSPeter Xu "should not use register-based invalidation"); 1833ed7b8fbcSLe Tan return; 1834ed7b8fbcSLe Tan } 18351da12ec4SLe Tan ret = vtd_iotlb_flush(s, val); 18361da12ec4SLe Tan /* Invalidation completed. Change something to show */ 18371da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL); 18381da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, 18391da12ec4SLe Tan VTD_TLB_FLUSH_GRANU_MASK_A, ret); 18401da12ec4SLe Tan } 18411da12ec4SLe Tan } 18421da12ec4SLe Tan 1843ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */ 1844ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset, 1845ed7b8fbcSLe Tan VTDInvDesc *inv_desc) 1846ed7b8fbcSLe Tan { 1847ed7b8fbcSLe Tan dma_addr_t addr = base_addr + offset * sizeof(*inv_desc); 1848ed7b8fbcSLe Tan if (dma_memory_read(&address_space_memory, addr, inv_desc, 1849ed7b8fbcSLe Tan sizeof(*inv_desc))) { 18501376211fSPeter Xu error_report_once("Read INV DESC failed"); 1851ed7b8fbcSLe Tan inv_desc->lo = 0; 1852ed7b8fbcSLe Tan inv_desc->hi = 0; 1853ed7b8fbcSLe Tan return false; 1854ed7b8fbcSLe Tan } 1855ed7b8fbcSLe Tan inv_desc->lo = le64_to_cpu(inv_desc->lo); 1856ed7b8fbcSLe Tan inv_desc->hi = le64_to_cpu(inv_desc->hi); 1857ed7b8fbcSLe Tan return true; 1858ed7b8fbcSLe Tan } 1859ed7b8fbcSLe Tan 1860ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1861ed7b8fbcSLe Tan { 1862ed7b8fbcSLe Tan if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) || 1863ed7b8fbcSLe Tan (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) { 1864bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1865ed7b8fbcSLe Tan return false; 1866ed7b8fbcSLe Tan } 1867ed7b8fbcSLe Tan if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) { 1868ed7b8fbcSLe Tan /* Status Write */ 1869ed7b8fbcSLe Tan uint32_t status_data = (uint32_t)(inv_desc->lo >> 1870ed7b8fbcSLe Tan VTD_INV_DESC_WAIT_DATA_SHIFT); 1871ed7b8fbcSLe Tan 1872ed7b8fbcSLe Tan assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF)); 1873ed7b8fbcSLe Tan 1874ed7b8fbcSLe Tan /* FIXME: need to be masked with HAW? */ 1875ed7b8fbcSLe Tan dma_addr_t status_addr = inv_desc->hi; 1876bc535e59SPeter Xu trace_vtd_inv_desc_wait_sw(status_addr, status_data); 1877ed7b8fbcSLe Tan status_data = cpu_to_le32(status_data); 1878ed7b8fbcSLe Tan if (dma_memory_write(&address_space_memory, status_addr, &status_data, 1879ed7b8fbcSLe Tan sizeof(status_data))) { 1880bc535e59SPeter Xu trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo); 1881ed7b8fbcSLe Tan return false; 1882ed7b8fbcSLe Tan } 1883ed7b8fbcSLe Tan } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) { 1884ed7b8fbcSLe Tan /* Interrupt flag */ 1885ed7b8fbcSLe Tan vtd_generate_completion_event(s); 1886ed7b8fbcSLe Tan } else { 1887bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1888ed7b8fbcSLe Tan return false; 1889ed7b8fbcSLe Tan } 1890ed7b8fbcSLe Tan return true; 1891ed7b8fbcSLe Tan } 1892ed7b8fbcSLe Tan 1893d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s, 1894d92fa2dcSLe Tan VTDInvDesc *inv_desc) 1895d92fa2dcSLe Tan { 1896bc535e59SPeter Xu uint16_t sid, fmask; 1897bc535e59SPeter Xu 1898d92fa2dcSLe Tan if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) { 1899bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1900d92fa2dcSLe Tan return false; 1901d92fa2dcSLe Tan } 1902d92fa2dcSLe Tan switch (inv_desc->lo & VTD_INV_DESC_CC_G) { 1903d92fa2dcSLe Tan case VTD_INV_DESC_CC_DOMAIN: 1904bc535e59SPeter Xu trace_vtd_inv_desc_cc_domain( 1905d92fa2dcSLe Tan (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo)); 1906d92fa2dcSLe Tan /* Fall through */ 1907d92fa2dcSLe Tan case VTD_INV_DESC_CC_GLOBAL: 1908d92fa2dcSLe Tan vtd_context_global_invalidate(s); 1909d92fa2dcSLe Tan break; 1910d92fa2dcSLe Tan 1911d92fa2dcSLe Tan case VTD_INV_DESC_CC_DEVICE: 1912bc535e59SPeter Xu sid = VTD_INV_DESC_CC_SID(inv_desc->lo); 1913bc535e59SPeter Xu fmask = VTD_INV_DESC_CC_FM(inv_desc->lo); 1914bc535e59SPeter Xu vtd_context_device_invalidate(s, sid, fmask); 1915d92fa2dcSLe Tan break; 1916d92fa2dcSLe Tan 1917d92fa2dcSLe Tan default: 1918bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1919d92fa2dcSLe Tan return false; 1920d92fa2dcSLe Tan } 1921d92fa2dcSLe Tan return true; 1922d92fa2dcSLe Tan } 1923d92fa2dcSLe Tan 1924b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1925b5a280c0SLe Tan { 1926b5a280c0SLe Tan uint16_t domain_id; 1927b5a280c0SLe Tan uint8_t am; 1928b5a280c0SLe Tan hwaddr addr; 1929b5a280c0SLe Tan 1930b5a280c0SLe Tan if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) || 1931b5a280c0SLe Tan (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) { 1932bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1933b5a280c0SLe Tan return false; 1934b5a280c0SLe Tan } 1935b5a280c0SLe Tan 1936b5a280c0SLe Tan switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) { 1937b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_GLOBAL: 1938b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 1939b5a280c0SLe Tan break; 1940b5a280c0SLe Tan 1941b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_DOMAIN: 1942b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1943b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 1944b5a280c0SLe Tan break; 1945b5a280c0SLe Tan 1946b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_PAGE: 1947b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1948b5a280c0SLe Tan addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi); 1949b5a280c0SLe Tan am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi); 1950b5a280c0SLe Tan if (am > VTD_MAMV) { 1951bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1952b5a280c0SLe Tan return false; 1953b5a280c0SLe Tan } 1954b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 1955b5a280c0SLe Tan break; 1956b5a280c0SLe Tan 1957b5a280c0SLe Tan default: 1958bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1959b5a280c0SLe Tan return false; 1960b5a280c0SLe Tan } 1961b5a280c0SLe Tan return true; 1962b5a280c0SLe Tan } 1963b5a280c0SLe Tan 196402a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s, 196502a2cbc8SPeter Xu VTDInvDesc *inv_desc) 196602a2cbc8SPeter Xu { 19677feb51b7SPeter Xu trace_vtd_inv_desc_iec(inv_desc->iec.granularity, 196802a2cbc8SPeter Xu inv_desc->iec.index, 196902a2cbc8SPeter Xu inv_desc->iec.index_mask); 197002a2cbc8SPeter Xu 197102a2cbc8SPeter Xu vtd_iec_notify_all(s, !inv_desc->iec.granularity, 197202a2cbc8SPeter Xu inv_desc->iec.index, 197302a2cbc8SPeter Xu inv_desc->iec.index_mask); 1974554f5e16SJason Wang return true; 1975554f5e16SJason Wang } 197602a2cbc8SPeter Xu 1977554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s, 1978554f5e16SJason Wang VTDInvDesc *inv_desc) 1979554f5e16SJason Wang { 1980554f5e16SJason Wang VTDAddressSpace *vtd_dev_as; 1981554f5e16SJason Wang IOMMUTLBEntry entry; 1982554f5e16SJason Wang struct VTDBus *vtd_bus; 1983554f5e16SJason Wang hwaddr addr; 1984554f5e16SJason Wang uint64_t sz; 1985554f5e16SJason Wang uint16_t sid; 1986554f5e16SJason Wang uint8_t devfn; 1987554f5e16SJason Wang bool size; 1988554f5e16SJason Wang uint8_t bus_num; 1989554f5e16SJason Wang 1990554f5e16SJason Wang addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi); 1991554f5e16SJason Wang sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo); 1992554f5e16SJason Wang devfn = sid & 0xff; 1993554f5e16SJason Wang bus_num = sid >> 8; 1994554f5e16SJason Wang size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi); 1995554f5e16SJason Wang 1996554f5e16SJason Wang if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) || 1997554f5e16SJason Wang (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) { 19987feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1999554f5e16SJason Wang return false; 2000554f5e16SJason Wang } 2001554f5e16SJason Wang 2002554f5e16SJason Wang vtd_bus = vtd_find_as_from_bus_num(s, bus_num); 2003554f5e16SJason Wang if (!vtd_bus) { 2004554f5e16SJason Wang goto done; 2005554f5e16SJason Wang } 2006554f5e16SJason Wang 2007554f5e16SJason Wang vtd_dev_as = vtd_bus->dev_as[devfn]; 2008554f5e16SJason Wang if (!vtd_dev_as) { 2009554f5e16SJason Wang goto done; 2010554f5e16SJason Wang } 2011554f5e16SJason Wang 201204eb6247SJason Wang /* According to ATS spec table 2.4: 201304eb6247SJason Wang * S = 0, bits 15:12 = xxxx range size: 4K 201404eb6247SJason Wang * S = 1, bits 15:12 = xxx0 range size: 8K 201504eb6247SJason Wang * S = 1, bits 15:12 = xx01 range size: 16K 201604eb6247SJason Wang * S = 1, bits 15:12 = x011 range size: 32K 201704eb6247SJason Wang * S = 1, bits 15:12 = 0111 range size: 64K 201804eb6247SJason Wang * ... 201904eb6247SJason Wang */ 2020554f5e16SJason Wang if (size) { 202104eb6247SJason Wang sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT); 2022554f5e16SJason Wang addr &= ~(sz - 1); 2023554f5e16SJason Wang } else { 2024554f5e16SJason Wang sz = VTD_PAGE_SIZE; 2025554f5e16SJason Wang } 2026554f5e16SJason Wang 2027554f5e16SJason Wang entry.target_as = &vtd_dev_as->as; 2028554f5e16SJason Wang entry.addr_mask = sz - 1; 2029554f5e16SJason Wang entry.iova = addr; 2030554f5e16SJason Wang entry.perm = IOMMU_NONE; 2031554f5e16SJason Wang entry.translated_addr = 0; 2032cb1efcf4SPeter Maydell memory_region_notify_iommu(&vtd_dev_as->iommu, 0, entry); 2033554f5e16SJason Wang 2034554f5e16SJason Wang done: 203502a2cbc8SPeter Xu return true; 203602a2cbc8SPeter Xu } 203702a2cbc8SPeter Xu 2038ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s) 2039ed7b8fbcSLe Tan { 2040ed7b8fbcSLe Tan VTDInvDesc inv_desc; 2041ed7b8fbcSLe Tan uint8_t desc_type; 2042ed7b8fbcSLe Tan 20437feb51b7SPeter Xu trace_vtd_inv_qi_head(s->iq_head); 2044ed7b8fbcSLe Tan if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) { 2045ed7b8fbcSLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 2046ed7b8fbcSLe Tan return false; 2047ed7b8fbcSLe Tan } 2048ed7b8fbcSLe Tan desc_type = inv_desc.lo & VTD_INV_DESC_TYPE; 2049ed7b8fbcSLe Tan /* FIXME: should update at first or at last? */ 2050ed7b8fbcSLe Tan s->iq_last_desc_type = desc_type; 2051ed7b8fbcSLe Tan 2052ed7b8fbcSLe Tan switch (desc_type) { 2053ed7b8fbcSLe Tan case VTD_INV_DESC_CC: 2054bc535e59SPeter Xu trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo); 2055d92fa2dcSLe Tan if (!vtd_process_context_cache_desc(s, &inv_desc)) { 2056d92fa2dcSLe Tan return false; 2057d92fa2dcSLe Tan } 2058ed7b8fbcSLe Tan break; 2059ed7b8fbcSLe Tan 2060ed7b8fbcSLe Tan case VTD_INV_DESC_IOTLB: 2061bc535e59SPeter Xu trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo); 2062b5a280c0SLe Tan if (!vtd_process_iotlb_desc(s, &inv_desc)) { 2063b5a280c0SLe Tan return false; 2064b5a280c0SLe Tan } 2065ed7b8fbcSLe Tan break; 2066ed7b8fbcSLe Tan 2067ed7b8fbcSLe Tan case VTD_INV_DESC_WAIT: 2068bc535e59SPeter Xu trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo); 2069ed7b8fbcSLe Tan if (!vtd_process_wait_desc(s, &inv_desc)) { 2070ed7b8fbcSLe Tan return false; 2071ed7b8fbcSLe Tan } 2072ed7b8fbcSLe Tan break; 2073ed7b8fbcSLe Tan 2074b7910472SPeter Xu case VTD_INV_DESC_IEC: 2075bc535e59SPeter Xu trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo); 207602a2cbc8SPeter Xu if (!vtd_process_inv_iec_desc(s, &inv_desc)) { 207702a2cbc8SPeter Xu return false; 207802a2cbc8SPeter Xu } 2079b7910472SPeter Xu break; 2080b7910472SPeter Xu 2081554f5e16SJason Wang case VTD_INV_DESC_DEVICE: 20827feb51b7SPeter Xu trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo); 2083554f5e16SJason Wang if (!vtd_process_device_iotlb_desc(s, &inv_desc)) { 2084554f5e16SJason Wang return false; 2085554f5e16SJason Wang } 2086554f5e16SJason Wang break; 2087554f5e16SJason Wang 2088ed7b8fbcSLe Tan default: 2089bc535e59SPeter Xu trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo); 2090ed7b8fbcSLe Tan return false; 2091ed7b8fbcSLe Tan } 2092ed7b8fbcSLe Tan s->iq_head++; 2093ed7b8fbcSLe Tan if (s->iq_head == s->iq_size) { 2094ed7b8fbcSLe Tan s->iq_head = 0; 2095ed7b8fbcSLe Tan } 2096ed7b8fbcSLe Tan return true; 2097ed7b8fbcSLe Tan } 2098ed7b8fbcSLe Tan 2099ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */ 2100ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s) 2101ed7b8fbcSLe Tan { 21027feb51b7SPeter Xu trace_vtd_inv_qi_fetch(); 21037feb51b7SPeter Xu 2104ed7b8fbcSLe Tan if (s->iq_tail >= s->iq_size) { 2105ed7b8fbcSLe Tan /* Detects an invalid Tail pointer */ 21064e4abd11SPeter Xu error_report_once("%s: detected invalid QI tail " 21074e4abd11SPeter Xu "(tail=0x%x, size=0x%x)", 21084e4abd11SPeter Xu __func__, s->iq_tail, s->iq_size); 2109ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 2110ed7b8fbcSLe Tan return; 2111ed7b8fbcSLe Tan } 2112ed7b8fbcSLe Tan while (s->iq_head != s->iq_tail) { 2113ed7b8fbcSLe Tan if (!vtd_process_inv_desc(s)) { 2114ed7b8fbcSLe Tan /* Invalidation Queue Errors */ 2115ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 2116ed7b8fbcSLe Tan break; 2117ed7b8fbcSLe Tan } 2118ed7b8fbcSLe Tan /* Must update the IQH_REG in time */ 2119ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 2120ed7b8fbcSLe Tan (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) & 2121ed7b8fbcSLe Tan VTD_IQH_QH_MASK); 2122ed7b8fbcSLe Tan } 2123ed7b8fbcSLe Tan } 2124ed7b8fbcSLe Tan 2125ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */ 2126ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s) 2127ed7b8fbcSLe Tan { 2128ed7b8fbcSLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG); 2129ed7b8fbcSLe Tan 2130ed7b8fbcSLe Tan s->iq_tail = VTD_IQT_QT(val); 21317feb51b7SPeter Xu trace_vtd_inv_qi_tail(s->iq_tail); 21327feb51b7SPeter Xu 2133ed7b8fbcSLe Tan if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 2134ed7b8fbcSLe Tan /* Process Invalidation Queue here */ 2135ed7b8fbcSLe Tan vtd_fetch_inv_desc(s); 2136ed7b8fbcSLe Tan } 2137ed7b8fbcSLe Tan } 2138ed7b8fbcSLe Tan 21391da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s) 21401da12ec4SLe Tan { 21411da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 21421da12ec4SLe Tan uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 21431da12ec4SLe Tan uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE; 21441da12ec4SLe Tan 21451da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) { 21461da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 21477feb51b7SPeter Xu trace_vtd_fsts_clear_ip(); 21481da12ec4SLe Tan } 2149ed7b8fbcSLe Tan /* FIXME: when IQE is Clear, should we try to fetch some Invalidation 2150ed7b8fbcSLe Tan * Descriptors if there are any when Queued Invalidation is enabled? 2151ed7b8fbcSLe Tan */ 21521da12ec4SLe Tan } 21531da12ec4SLe Tan 21541da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s) 21551da12ec4SLe Tan { 21561da12ec4SLe Tan uint32_t fectl_reg; 21571da12ec4SLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 21581da12ec4SLe Tan * need to compare the old value and the new value to conclude that 21591da12ec4SLe Tan * software clears the IM field? Or just check if the IM field is zero? 21601da12ec4SLe Tan */ 21611da12ec4SLe Tan fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 21627feb51b7SPeter Xu 21637feb51b7SPeter Xu trace_vtd_reg_write_fectl(fectl_reg); 21647feb51b7SPeter Xu 21651da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) { 21661da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 21671da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 21681da12ec4SLe Tan } 21691da12ec4SLe Tan } 21701da12ec4SLe Tan 2171ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s) 2172ed7b8fbcSLe Tan { 2173ed7b8fbcSLe Tan uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG); 2174ed7b8fbcSLe Tan uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 2175ed7b8fbcSLe Tan 2176ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) { 21777feb51b7SPeter Xu trace_vtd_reg_ics_clear_ip(); 2178ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2179ed7b8fbcSLe Tan } 2180ed7b8fbcSLe Tan } 2181ed7b8fbcSLe Tan 2182ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s) 2183ed7b8fbcSLe Tan { 2184ed7b8fbcSLe Tan uint32_t iectl_reg; 2185ed7b8fbcSLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 2186ed7b8fbcSLe Tan * need to compare the old value and the new value to conclude that 2187ed7b8fbcSLe Tan * software clears the IM field? Or just check if the IM field is zero? 2188ed7b8fbcSLe Tan */ 2189ed7b8fbcSLe Tan iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 21907feb51b7SPeter Xu 21917feb51b7SPeter Xu trace_vtd_reg_write_iectl(iectl_reg); 21927feb51b7SPeter Xu 2193ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) { 2194ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 2195ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2196ed7b8fbcSLe Tan } 2197ed7b8fbcSLe Tan } 2198ed7b8fbcSLe Tan 21991da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size) 22001da12ec4SLe Tan { 22011da12ec4SLe Tan IntelIOMMUState *s = opaque; 22021da12ec4SLe Tan uint64_t val; 22031da12ec4SLe Tan 22047feb51b7SPeter Xu trace_vtd_reg_read(addr, size); 22057feb51b7SPeter Xu 22061da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 22071376211fSPeter Xu error_report_once("%s: MMIO over range: addr=0x%" PRIx64 22081376211fSPeter Xu " size=0x%u", __func__, addr, size); 22091da12ec4SLe Tan return (uint64_t)-1; 22101da12ec4SLe Tan } 22111da12ec4SLe Tan 22121da12ec4SLe Tan switch (addr) { 22131da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 22141da12ec4SLe Tan case DMAR_RTADDR_REG: 22151da12ec4SLe Tan if (size == 4) { 22161da12ec4SLe Tan val = s->root & ((1ULL << 32) - 1); 22171da12ec4SLe Tan } else { 22181da12ec4SLe Tan val = s->root; 22191da12ec4SLe Tan } 22201da12ec4SLe Tan break; 22211da12ec4SLe Tan 22221da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 22231da12ec4SLe Tan assert(size == 4); 22241da12ec4SLe Tan val = s->root >> 32; 22251da12ec4SLe Tan break; 22261da12ec4SLe Tan 2227ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2228ed7b8fbcSLe Tan case DMAR_IQA_REG: 2229ed7b8fbcSLe Tan val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS); 2230ed7b8fbcSLe Tan if (size == 4) { 2231ed7b8fbcSLe Tan val = val & ((1ULL << 32) - 1); 2232ed7b8fbcSLe Tan } 2233ed7b8fbcSLe Tan break; 2234ed7b8fbcSLe Tan 2235ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2236ed7b8fbcSLe Tan assert(size == 4); 2237ed7b8fbcSLe Tan val = s->iq >> 32; 2238ed7b8fbcSLe Tan break; 2239ed7b8fbcSLe Tan 22401da12ec4SLe Tan default: 22411da12ec4SLe Tan if (size == 4) { 22421da12ec4SLe Tan val = vtd_get_long(s, addr); 22431da12ec4SLe Tan } else { 22441da12ec4SLe Tan val = vtd_get_quad(s, addr); 22451da12ec4SLe Tan } 22461da12ec4SLe Tan } 22477feb51b7SPeter Xu 22481da12ec4SLe Tan return val; 22491da12ec4SLe Tan } 22501da12ec4SLe Tan 22511da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr, 22521da12ec4SLe Tan uint64_t val, unsigned size) 22531da12ec4SLe Tan { 22541da12ec4SLe Tan IntelIOMMUState *s = opaque; 22551da12ec4SLe Tan 22567feb51b7SPeter Xu trace_vtd_reg_write(addr, size, val); 22577feb51b7SPeter Xu 22581da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 22591376211fSPeter Xu error_report_once("%s: MMIO over range: addr=0x%" PRIx64 22601376211fSPeter Xu " size=0x%u", __func__, addr, size); 22611da12ec4SLe Tan return; 22621da12ec4SLe Tan } 22631da12ec4SLe Tan 22641da12ec4SLe Tan switch (addr) { 22651da12ec4SLe Tan /* Global Command Register, 32-bit */ 22661da12ec4SLe Tan case DMAR_GCMD_REG: 22671da12ec4SLe Tan vtd_set_long(s, addr, val); 22681da12ec4SLe Tan vtd_handle_gcmd_write(s); 22691da12ec4SLe Tan break; 22701da12ec4SLe Tan 22711da12ec4SLe Tan /* Context Command Register, 64-bit */ 22721da12ec4SLe Tan case DMAR_CCMD_REG: 22731da12ec4SLe Tan if (size == 4) { 22741da12ec4SLe Tan vtd_set_long(s, addr, val); 22751da12ec4SLe Tan } else { 22761da12ec4SLe Tan vtd_set_quad(s, addr, val); 22771da12ec4SLe Tan vtd_handle_ccmd_write(s); 22781da12ec4SLe Tan } 22791da12ec4SLe Tan break; 22801da12ec4SLe Tan 22811da12ec4SLe Tan case DMAR_CCMD_REG_HI: 22821da12ec4SLe Tan assert(size == 4); 22831da12ec4SLe Tan vtd_set_long(s, addr, val); 22841da12ec4SLe Tan vtd_handle_ccmd_write(s); 22851da12ec4SLe Tan break; 22861da12ec4SLe Tan 22871da12ec4SLe Tan /* IOTLB Invalidation Register, 64-bit */ 22881da12ec4SLe Tan case DMAR_IOTLB_REG: 22891da12ec4SLe Tan if (size == 4) { 22901da12ec4SLe Tan vtd_set_long(s, addr, val); 22911da12ec4SLe Tan } else { 22921da12ec4SLe Tan vtd_set_quad(s, addr, val); 22931da12ec4SLe Tan vtd_handle_iotlb_write(s); 22941da12ec4SLe Tan } 22951da12ec4SLe Tan break; 22961da12ec4SLe Tan 22971da12ec4SLe Tan case DMAR_IOTLB_REG_HI: 22981da12ec4SLe Tan assert(size == 4); 22991da12ec4SLe Tan vtd_set_long(s, addr, val); 23001da12ec4SLe Tan vtd_handle_iotlb_write(s); 23011da12ec4SLe Tan break; 23021da12ec4SLe Tan 2303b5a280c0SLe Tan /* Invalidate Address Register, 64-bit */ 2304b5a280c0SLe Tan case DMAR_IVA_REG: 2305b5a280c0SLe Tan if (size == 4) { 2306b5a280c0SLe Tan vtd_set_long(s, addr, val); 2307b5a280c0SLe Tan } else { 2308b5a280c0SLe Tan vtd_set_quad(s, addr, val); 2309b5a280c0SLe Tan } 2310b5a280c0SLe Tan break; 2311b5a280c0SLe Tan 2312b5a280c0SLe Tan case DMAR_IVA_REG_HI: 2313b5a280c0SLe Tan assert(size == 4); 2314b5a280c0SLe Tan vtd_set_long(s, addr, val); 2315b5a280c0SLe Tan break; 2316b5a280c0SLe Tan 23171da12ec4SLe Tan /* Fault Status Register, 32-bit */ 23181da12ec4SLe Tan case DMAR_FSTS_REG: 23191da12ec4SLe Tan assert(size == 4); 23201da12ec4SLe Tan vtd_set_long(s, addr, val); 23211da12ec4SLe Tan vtd_handle_fsts_write(s); 23221da12ec4SLe Tan break; 23231da12ec4SLe Tan 23241da12ec4SLe Tan /* Fault Event Control Register, 32-bit */ 23251da12ec4SLe Tan case DMAR_FECTL_REG: 23261da12ec4SLe Tan assert(size == 4); 23271da12ec4SLe Tan vtd_set_long(s, addr, val); 23281da12ec4SLe Tan vtd_handle_fectl_write(s); 23291da12ec4SLe Tan break; 23301da12ec4SLe Tan 23311da12ec4SLe Tan /* Fault Event Data Register, 32-bit */ 23321da12ec4SLe Tan case DMAR_FEDATA_REG: 23331da12ec4SLe Tan assert(size == 4); 23341da12ec4SLe Tan vtd_set_long(s, addr, val); 23351da12ec4SLe Tan break; 23361da12ec4SLe Tan 23371da12ec4SLe Tan /* Fault Event Address Register, 32-bit */ 23381da12ec4SLe Tan case DMAR_FEADDR_REG: 2339b7a7bb35SJan Kiszka if (size == 4) { 23401da12ec4SLe Tan vtd_set_long(s, addr, val); 2341b7a7bb35SJan Kiszka } else { 2342b7a7bb35SJan Kiszka /* 2343b7a7bb35SJan Kiszka * While the register is 32-bit only, some guests (Xen...) write to 2344b7a7bb35SJan Kiszka * it with 64-bit. 2345b7a7bb35SJan Kiszka */ 2346b7a7bb35SJan Kiszka vtd_set_quad(s, addr, val); 2347b7a7bb35SJan Kiszka } 23481da12ec4SLe Tan break; 23491da12ec4SLe Tan 23501da12ec4SLe Tan /* Fault Event Upper Address Register, 32-bit */ 23511da12ec4SLe Tan case DMAR_FEUADDR_REG: 23521da12ec4SLe Tan assert(size == 4); 23531da12ec4SLe Tan vtd_set_long(s, addr, val); 23541da12ec4SLe Tan break; 23551da12ec4SLe Tan 23561da12ec4SLe Tan /* Protected Memory Enable Register, 32-bit */ 23571da12ec4SLe Tan case DMAR_PMEN_REG: 23581da12ec4SLe Tan assert(size == 4); 23591da12ec4SLe Tan vtd_set_long(s, addr, val); 23601da12ec4SLe Tan break; 23611da12ec4SLe Tan 23621da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 23631da12ec4SLe Tan case DMAR_RTADDR_REG: 23641da12ec4SLe Tan if (size == 4) { 23651da12ec4SLe Tan vtd_set_long(s, addr, val); 23661da12ec4SLe Tan } else { 23671da12ec4SLe Tan vtd_set_quad(s, addr, val); 23681da12ec4SLe Tan } 23691da12ec4SLe Tan break; 23701da12ec4SLe Tan 23711da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 23721da12ec4SLe Tan assert(size == 4); 23731da12ec4SLe Tan vtd_set_long(s, addr, val); 23741da12ec4SLe Tan break; 23751da12ec4SLe Tan 2376ed7b8fbcSLe Tan /* Invalidation Queue Tail Register, 64-bit */ 2377ed7b8fbcSLe Tan case DMAR_IQT_REG: 2378ed7b8fbcSLe Tan if (size == 4) { 2379ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2380ed7b8fbcSLe Tan } else { 2381ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2382ed7b8fbcSLe Tan } 2383ed7b8fbcSLe Tan vtd_handle_iqt_write(s); 2384ed7b8fbcSLe Tan break; 2385ed7b8fbcSLe Tan 2386ed7b8fbcSLe Tan case DMAR_IQT_REG_HI: 2387ed7b8fbcSLe Tan assert(size == 4); 2388ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2389ed7b8fbcSLe Tan /* 19:63 of IQT_REG is RsvdZ, do nothing here */ 2390ed7b8fbcSLe Tan break; 2391ed7b8fbcSLe Tan 2392ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2393ed7b8fbcSLe Tan case DMAR_IQA_REG: 2394ed7b8fbcSLe Tan if (size == 4) { 2395ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2396ed7b8fbcSLe Tan } else { 2397ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2398ed7b8fbcSLe Tan } 2399ed7b8fbcSLe Tan break; 2400ed7b8fbcSLe Tan 2401ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2402ed7b8fbcSLe Tan assert(size == 4); 2403ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2404ed7b8fbcSLe Tan break; 2405ed7b8fbcSLe Tan 2406ed7b8fbcSLe Tan /* Invalidation Completion Status Register, 32-bit */ 2407ed7b8fbcSLe Tan case DMAR_ICS_REG: 2408ed7b8fbcSLe Tan assert(size == 4); 2409ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2410ed7b8fbcSLe Tan vtd_handle_ics_write(s); 2411ed7b8fbcSLe Tan break; 2412ed7b8fbcSLe Tan 2413ed7b8fbcSLe Tan /* Invalidation Event Control Register, 32-bit */ 2414ed7b8fbcSLe Tan case DMAR_IECTL_REG: 2415ed7b8fbcSLe Tan assert(size == 4); 2416ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2417ed7b8fbcSLe Tan vtd_handle_iectl_write(s); 2418ed7b8fbcSLe Tan break; 2419ed7b8fbcSLe Tan 2420ed7b8fbcSLe Tan /* Invalidation Event Data Register, 32-bit */ 2421ed7b8fbcSLe Tan case DMAR_IEDATA_REG: 2422ed7b8fbcSLe Tan assert(size == 4); 2423ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2424ed7b8fbcSLe Tan break; 2425ed7b8fbcSLe Tan 2426ed7b8fbcSLe Tan /* Invalidation Event Address Register, 32-bit */ 2427ed7b8fbcSLe Tan case DMAR_IEADDR_REG: 2428ed7b8fbcSLe Tan assert(size == 4); 2429ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2430ed7b8fbcSLe Tan break; 2431ed7b8fbcSLe Tan 2432ed7b8fbcSLe Tan /* Invalidation Event Upper Address Register, 32-bit */ 2433ed7b8fbcSLe Tan case DMAR_IEUADDR_REG: 2434ed7b8fbcSLe Tan assert(size == 4); 2435ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2436ed7b8fbcSLe Tan break; 2437ed7b8fbcSLe Tan 24381da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 24391da12ec4SLe Tan case DMAR_FRCD_REG_0_0: 24401da12ec4SLe Tan if (size == 4) { 24411da12ec4SLe Tan vtd_set_long(s, addr, val); 24421da12ec4SLe Tan } else { 24431da12ec4SLe Tan vtd_set_quad(s, addr, val); 24441da12ec4SLe Tan } 24451da12ec4SLe Tan break; 24461da12ec4SLe Tan 24471da12ec4SLe Tan case DMAR_FRCD_REG_0_1: 24481da12ec4SLe Tan assert(size == 4); 24491da12ec4SLe Tan vtd_set_long(s, addr, val); 24501da12ec4SLe Tan break; 24511da12ec4SLe Tan 24521da12ec4SLe Tan case DMAR_FRCD_REG_0_2: 24531da12ec4SLe Tan if (size == 4) { 24541da12ec4SLe Tan vtd_set_long(s, addr, val); 24551da12ec4SLe Tan } else { 24561da12ec4SLe Tan vtd_set_quad(s, addr, val); 24571da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 24581da12ec4SLe Tan vtd_update_fsts_ppf(s); 24591da12ec4SLe Tan } 24601da12ec4SLe Tan break; 24611da12ec4SLe Tan 24621da12ec4SLe Tan case DMAR_FRCD_REG_0_3: 24631da12ec4SLe Tan assert(size == 4); 24641da12ec4SLe Tan vtd_set_long(s, addr, val); 24651da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 24661da12ec4SLe Tan vtd_update_fsts_ppf(s); 24671da12ec4SLe Tan break; 24681da12ec4SLe Tan 2469a5861439SPeter Xu case DMAR_IRTA_REG: 2470a5861439SPeter Xu if (size == 4) { 2471a5861439SPeter Xu vtd_set_long(s, addr, val); 2472a5861439SPeter Xu } else { 2473a5861439SPeter Xu vtd_set_quad(s, addr, val); 2474a5861439SPeter Xu } 2475a5861439SPeter Xu break; 2476a5861439SPeter Xu 2477a5861439SPeter Xu case DMAR_IRTA_REG_HI: 2478a5861439SPeter Xu assert(size == 4); 2479a5861439SPeter Xu vtd_set_long(s, addr, val); 2480a5861439SPeter Xu break; 2481a5861439SPeter Xu 24821da12ec4SLe Tan default: 24831da12ec4SLe Tan if (size == 4) { 24841da12ec4SLe Tan vtd_set_long(s, addr, val); 24851da12ec4SLe Tan } else { 24861da12ec4SLe Tan vtd_set_quad(s, addr, val); 24871da12ec4SLe Tan } 24881da12ec4SLe Tan } 24891da12ec4SLe Tan } 24901da12ec4SLe Tan 24913df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr, 24922c91bcf2SPeter Maydell IOMMUAccessFlags flag, int iommu_idx) 24931da12ec4SLe Tan { 24941da12ec4SLe Tan VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 24951da12ec4SLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 2496b9313021SPeter Xu IOMMUTLBEntry iotlb = { 2497b9313021SPeter Xu /* We'll fill in the rest later. */ 24981da12ec4SLe Tan .target_as = &address_space_memory, 24991da12ec4SLe Tan }; 2500b9313021SPeter Xu bool success; 25011da12ec4SLe Tan 2502b9313021SPeter Xu if (likely(s->dmar_enabled)) { 2503b9313021SPeter Xu success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, 2504b9313021SPeter Xu addr, flag & IOMMU_WO, &iotlb); 2505b9313021SPeter Xu } else { 25061da12ec4SLe Tan /* DMAR disabled, passthrough, use 4k-page*/ 2507b9313021SPeter Xu iotlb.iova = addr & VTD_PAGE_MASK_4K; 2508b9313021SPeter Xu iotlb.translated_addr = addr & VTD_PAGE_MASK_4K; 2509b9313021SPeter Xu iotlb.addr_mask = ~VTD_PAGE_MASK_4K; 2510b9313021SPeter Xu iotlb.perm = IOMMU_RW; 2511b9313021SPeter Xu success = true; 25121da12ec4SLe Tan } 25131da12ec4SLe Tan 2514b9313021SPeter Xu if (likely(success)) { 25157feb51b7SPeter Xu trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus), 25167feb51b7SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 25177feb51b7SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2518b9313021SPeter Xu iotlb.iova, iotlb.translated_addr, 2519b9313021SPeter Xu iotlb.addr_mask); 2520b9313021SPeter Xu } else { 25214e4abd11SPeter Xu error_report_once("%s: detected translation failure " 25224e4abd11SPeter Xu "(dev=%02x:%02x:%02x, iova=0x%" PRIx64 ")", 25234e4abd11SPeter Xu __func__, pci_bus_num(vtd_as->bus), 2524b9313021SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 2525b9313021SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2526b9313021SPeter Xu iotlb.iova); 2527b9313021SPeter Xu } 25287feb51b7SPeter Xu 2529b9313021SPeter Xu return iotlb; 25301da12ec4SLe Tan } 25311da12ec4SLe Tan 25323df9d748SAlexey Kardashevskiy static void vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu, 25335bf3d319SPeter Xu IOMMUNotifierFlag old, 25345bf3d319SPeter Xu IOMMUNotifierFlag new) 25353cb3b154SAlex Williamson { 25363cb3b154SAlex Williamson VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 2537dd4d607eSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 25383cb3b154SAlex Williamson 2539dd4d607eSPeter Xu if (!s->caching_mode && new & IOMMU_NOTIFIER_MAP) { 25404c427a4cSPeter Xu error_report("We need to set caching-mode=1 for intel-iommu to enable " 2541dd4d607eSPeter Xu "device assignment with IOMMU protection."); 2542a3276f78SPeter Xu exit(1); 2543a3276f78SPeter Xu } 2544dd4d607eSPeter Xu 25454f8a62a9SPeter Xu /* Update per-address-space notifier flags */ 25464f8a62a9SPeter Xu vtd_as->notifier_flags = new; 25474f8a62a9SPeter Xu 2548dd4d607eSPeter Xu if (old == IOMMU_NOTIFIER_NONE) { 2549b4a4ba0dSPeter Xu QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next); 2550b4a4ba0dSPeter Xu } else if (new == IOMMU_NOTIFIER_NONE) { 2551b4a4ba0dSPeter Xu QLIST_REMOVE(vtd_as, next); 2552dd4d607eSPeter Xu } 25533cb3b154SAlex Williamson } 25543cb3b154SAlex Williamson 2555552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id) 2556552a1e01SPeter Xu { 2557552a1e01SPeter Xu IntelIOMMUState *iommu = opaque; 2558552a1e01SPeter Xu 2559552a1e01SPeter Xu /* 2560552a1e01SPeter Xu * Memory regions are dynamically turned on/off depending on 2561552a1e01SPeter Xu * context entry configurations from the guest. After migration, 2562552a1e01SPeter Xu * we need to make sure the memory regions are still correct. 2563552a1e01SPeter Xu */ 2564552a1e01SPeter Xu vtd_switch_address_space_all(iommu); 2565552a1e01SPeter Xu 2566552a1e01SPeter Xu return 0; 2567552a1e01SPeter Xu } 2568552a1e01SPeter Xu 25691da12ec4SLe Tan static const VMStateDescription vtd_vmstate = { 25701da12ec4SLe Tan .name = "iommu-intel", 25718cdcf3c1SPeter Xu .version_id = 1, 25728cdcf3c1SPeter Xu .minimum_version_id = 1, 25738cdcf3c1SPeter Xu .priority = MIG_PRI_IOMMU, 2574552a1e01SPeter Xu .post_load = vtd_post_load, 25758cdcf3c1SPeter Xu .fields = (VMStateField[]) { 25768cdcf3c1SPeter Xu VMSTATE_UINT64(root, IntelIOMMUState), 25778cdcf3c1SPeter Xu VMSTATE_UINT64(intr_root, IntelIOMMUState), 25788cdcf3c1SPeter Xu VMSTATE_UINT64(iq, IntelIOMMUState), 25798cdcf3c1SPeter Xu VMSTATE_UINT32(intr_size, IntelIOMMUState), 25808cdcf3c1SPeter Xu VMSTATE_UINT16(iq_head, IntelIOMMUState), 25818cdcf3c1SPeter Xu VMSTATE_UINT16(iq_tail, IntelIOMMUState), 25828cdcf3c1SPeter Xu VMSTATE_UINT16(iq_size, IntelIOMMUState), 25838cdcf3c1SPeter Xu VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState), 25848cdcf3c1SPeter Xu VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE), 25858cdcf3c1SPeter Xu VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState), 25868cdcf3c1SPeter Xu VMSTATE_BOOL(root_extended, IntelIOMMUState), 25878cdcf3c1SPeter Xu VMSTATE_BOOL(dmar_enabled, IntelIOMMUState), 25888cdcf3c1SPeter Xu VMSTATE_BOOL(qi_enabled, IntelIOMMUState), 25898cdcf3c1SPeter Xu VMSTATE_BOOL(intr_enabled, IntelIOMMUState), 25908cdcf3c1SPeter Xu VMSTATE_BOOL(intr_eime, IntelIOMMUState), 25918cdcf3c1SPeter Xu VMSTATE_END_OF_LIST() 25928cdcf3c1SPeter Xu } 25931da12ec4SLe Tan }; 25941da12ec4SLe Tan 25951da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = { 25961da12ec4SLe Tan .read = vtd_mem_read, 25971da12ec4SLe Tan .write = vtd_mem_write, 25981da12ec4SLe Tan .endianness = DEVICE_LITTLE_ENDIAN, 25991da12ec4SLe Tan .impl = { 26001da12ec4SLe Tan .min_access_size = 4, 26011da12ec4SLe Tan .max_access_size = 8, 26021da12ec4SLe Tan }, 26031da12ec4SLe Tan .valid = { 26041da12ec4SLe Tan .min_access_size = 4, 26051da12ec4SLe Tan .max_access_size = 8, 26061da12ec4SLe Tan }, 26071da12ec4SLe Tan }; 26081da12ec4SLe Tan 26091da12ec4SLe Tan static Property vtd_properties[] = { 26101da12ec4SLe Tan DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0), 2611e6b6af05SRadim Krčmář DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim, 2612e6b6af05SRadim Krčmář ON_OFF_AUTO_AUTO), 2613fb506e70SRadim Krčmář DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false), 261437f51384SPrasad Singamsetty DEFINE_PROP_UINT8("x-aw-bits", IntelIOMMUState, aw_bits, 261537f51384SPrasad Singamsetty VTD_HOST_ADDRESS_WIDTH), 26163b40f0e5SAviv Ben-David DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE), 26171da12ec4SLe Tan DEFINE_PROP_END_OF_LIST(), 26181da12ec4SLe Tan }; 26191da12ec4SLe Tan 2620651e4cefSPeter Xu /* Read IRTE entry with specific index */ 2621651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index, 2622bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry *entry, uint16_t sid) 2623651e4cefSPeter Xu { 2624ede9c94aSPeter Xu static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \ 2625ede9c94aSPeter Xu {0xffff, 0xfffb, 0xfff9, 0xfff8}; 2626651e4cefSPeter Xu dma_addr_t addr = 0x00; 2627ede9c94aSPeter Xu uint16_t mask, source_id; 2628ede9c94aSPeter Xu uint8_t bus, bus_max, bus_min; 2629651e4cefSPeter Xu 2630651e4cefSPeter Xu addr = iommu->intr_root + index * sizeof(*entry); 2631651e4cefSPeter Xu if (dma_memory_read(&address_space_memory, addr, entry, 2632651e4cefSPeter Xu sizeof(*entry))) { 26331376211fSPeter Xu error_report_once("%s: read failed: ind=0x%x addr=0x%" PRIx64, 26341376211fSPeter Xu __func__, index, addr); 2635651e4cefSPeter Xu return -VTD_FR_IR_ROOT_INVAL; 2636651e4cefSPeter Xu } 2637651e4cefSPeter Xu 26387feb51b7SPeter Xu trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]), 26397feb51b7SPeter Xu le64_to_cpu(entry->data[0])); 26407feb51b7SPeter Xu 2641bc38ee10SMichael S. Tsirkin if (!entry->irte.present) { 26424e4abd11SPeter Xu error_report_once("%s: detected non-present IRTE " 26434e4abd11SPeter Xu "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")", 26444e4abd11SPeter Xu __func__, index, le64_to_cpu(entry->data[1]), 2645651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2646651e4cefSPeter Xu return -VTD_FR_IR_ENTRY_P; 2647651e4cefSPeter Xu } 2648651e4cefSPeter Xu 2649bc38ee10SMichael S. Tsirkin if (entry->irte.__reserved_0 || entry->irte.__reserved_1 || 2650bc38ee10SMichael S. Tsirkin entry->irte.__reserved_2) { 26514e4abd11SPeter Xu error_report_once("%s: detected non-zero reserved IRTE " 26524e4abd11SPeter Xu "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")", 26534e4abd11SPeter Xu __func__, index, le64_to_cpu(entry->data[1]), 2654651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2655651e4cefSPeter Xu return -VTD_FR_IR_IRTE_RSVD; 2656651e4cefSPeter Xu } 2657651e4cefSPeter Xu 2658ede9c94aSPeter Xu if (sid != X86_IOMMU_SID_INVALID) { 2659ede9c94aSPeter Xu /* Validate IRTE SID */ 2660bc38ee10SMichael S. Tsirkin source_id = le32_to_cpu(entry->irte.source_id); 2661bc38ee10SMichael S. Tsirkin switch (entry->irte.sid_vtype) { 2662ede9c94aSPeter Xu case VTD_SVT_NONE: 2663ede9c94aSPeter Xu break; 2664ede9c94aSPeter Xu 2665ede9c94aSPeter Xu case VTD_SVT_ALL: 2666bc38ee10SMichael S. Tsirkin mask = vtd_svt_mask[entry->irte.sid_q]; 2667ede9c94aSPeter Xu if ((source_id & mask) != (sid & mask)) { 26684e4abd11SPeter Xu error_report_once("%s: invalid IRTE SID " 26694e4abd11SPeter Xu "(index=%u, sid=%u, source_id=%u)", 26704e4abd11SPeter Xu __func__, index, sid, source_id); 2671ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2672ede9c94aSPeter Xu } 2673ede9c94aSPeter Xu break; 2674ede9c94aSPeter Xu 2675ede9c94aSPeter Xu case VTD_SVT_BUS: 2676ede9c94aSPeter Xu bus_max = source_id >> 8; 2677ede9c94aSPeter Xu bus_min = source_id & 0xff; 2678ede9c94aSPeter Xu bus = sid >> 8; 2679ede9c94aSPeter Xu if (bus > bus_max || bus < bus_min) { 26804e4abd11SPeter Xu error_report_once("%s: invalid SVT_BUS " 26814e4abd11SPeter Xu "(index=%u, bus=%u, min=%u, max=%u)", 26824e4abd11SPeter Xu __func__, index, bus, bus_min, bus_max); 2683ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2684ede9c94aSPeter Xu } 2685ede9c94aSPeter Xu break; 2686ede9c94aSPeter Xu 2687ede9c94aSPeter Xu default: 26884e4abd11SPeter Xu error_report_once("%s: detected invalid IRTE SVT " 26894e4abd11SPeter Xu "(index=%u, type=%d)", __func__, 26904e4abd11SPeter Xu index, entry->irte.sid_vtype); 2691ede9c94aSPeter Xu /* Take this as verification failure. */ 2692ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2693ede9c94aSPeter Xu break; 2694ede9c94aSPeter Xu } 2695ede9c94aSPeter Xu } 2696651e4cefSPeter Xu 2697651e4cefSPeter Xu return 0; 2698651e4cefSPeter Xu } 2699651e4cefSPeter Xu 2700651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */ 2701ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, 2702ede9c94aSPeter Xu VTDIrq *irq, uint16_t sid) 2703651e4cefSPeter Xu { 2704bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry irte = {}; 2705651e4cefSPeter Xu int ret = 0; 2706651e4cefSPeter Xu 2707ede9c94aSPeter Xu ret = vtd_irte_get(iommu, index, &irte, sid); 2708651e4cefSPeter Xu if (ret) { 2709651e4cefSPeter Xu return ret; 2710651e4cefSPeter Xu } 2711651e4cefSPeter Xu 2712bc38ee10SMichael S. Tsirkin irq->trigger_mode = irte.irte.trigger_mode; 2713bc38ee10SMichael S. Tsirkin irq->vector = irte.irte.vector; 2714bc38ee10SMichael S. Tsirkin irq->delivery_mode = irte.irte.delivery_mode; 2715bc38ee10SMichael S. Tsirkin irq->dest = le32_to_cpu(irte.irte.dest_id); 271628589311SJan Kiszka if (!iommu->intr_eime) { 2717651e4cefSPeter Xu #define VTD_IR_APIC_DEST_MASK (0xff00ULL) 2718651e4cefSPeter Xu #define VTD_IR_APIC_DEST_SHIFT (8) 271928589311SJan Kiszka irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >> 2720651e4cefSPeter Xu VTD_IR_APIC_DEST_SHIFT; 272128589311SJan Kiszka } 2722bc38ee10SMichael S. Tsirkin irq->dest_mode = irte.irte.dest_mode; 2723bc38ee10SMichael S. Tsirkin irq->redir_hint = irte.irte.redir_hint; 2724651e4cefSPeter Xu 27257feb51b7SPeter Xu trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector, 27267feb51b7SPeter Xu irq->delivery_mode, irq->dest, irq->dest_mode); 2727651e4cefSPeter Xu 2728651e4cefSPeter Xu return 0; 2729651e4cefSPeter Xu } 2730651e4cefSPeter Xu 2731651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */ 2732651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out) 2733651e4cefSPeter Xu { 2734651e4cefSPeter Xu VTD_MSIMessage msg = {}; 2735651e4cefSPeter Xu 2736651e4cefSPeter Xu /* Generate address bits */ 2737651e4cefSPeter Xu msg.dest_mode = irq->dest_mode; 2738651e4cefSPeter Xu msg.redir_hint = irq->redir_hint; 2739651e4cefSPeter Xu msg.dest = irq->dest; 274032946019SRadim Krčmář msg.__addr_hi = irq->dest & 0xffffff00; 2741651e4cefSPeter Xu msg.__addr_head = cpu_to_le32(0xfee); 2742651e4cefSPeter Xu /* Keep this from original MSI address bits */ 2743651e4cefSPeter Xu msg.__not_used = irq->msi_addr_last_bits; 2744651e4cefSPeter Xu 2745651e4cefSPeter Xu /* Generate data bits */ 2746651e4cefSPeter Xu msg.vector = irq->vector; 2747651e4cefSPeter Xu msg.delivery_mode = irq->delivery_mode; 2748651e4cefSPeter Xu msg.level = 1; 2749651e4cefSPeter Xu msg.trigger_mode = irq->trigger_mode; 2750651e4cefSPeter Xu 2751651e4cefSPeter Xu msg_out->address = msg.msi_addr; 2752651e4cefSPeter Xu msg_out->data = msg.msi_data; 2753651e4cefSPeter Xu } 2754651e4cefSPeter Xu 2755651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */ 2756651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu, 2757651e4cefSPeter Xu MSIMessage *origin, 2758ede9c94aSPeter Xu MSIMessage *translated, 2759ede9c94aSPeter Xu uint16_t sid) 2760651e4cefSPeter Xu { 2761651e4cefSPeter Xu int ret = 0; 2762651e4cefSPeter Xu VTD_IR_MSIAddress addr; 2763651e4cefSPeter Xu uint16_t index; 276409cd058aSMichael S. Tsirkin VTDIrq irq = {}; 2765651e4cefSPeter Xu 2766651e4cefSPeter Xu assert(origin && translated); 2767651e4cefSPeter Xu 27687feb51b7SPeter Xu trace_vtd_ir_remap_msi_req(origin->address, origin->data); 27697feb51b7SPeter Xu 2770651e4cefSPeter Xu if (!iommu || !iommu->intr_enabled) { 2771e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2772e7a3b91fSPeter Xu goto out; 2773651e4cefSPeter Xu } 2774651e4cefSPeter Xu 2775651e4cefSPeter Xu if (origin->address & VTD_MSI_ADDR_HI_MASK) { 27761376211fSPeter Xu error_report_once("%s: MSI address high 32 bits non-zero detected: " 27771376211fSPeter Xu "address=0x%" PRIx64, __func__, origin->address); 2778651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2779651e4cefSPeter Xu } 2780651e4cefSPeter Xu 2781651e4cefSPeter Xu addr.data = origin->address & VTD_MSI_ADDR_LO_MASK; 27821a43713bSPeter Xu if (addr.addr.__head != 0xfee) { 27831376211fSPeter Xu error_report_once("%s: MSI address low 32 bit invalid: 0x%" PRIx32, 27841376211fSPeter Xu __func__, addr.data); 2785651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2786651e4cefSPeter Xu } 2787651e4cefSPeter Xu 2788651e4cefSPeter Xu /* This is compatible mode. */ 2789bc38ee10SMichael S. Tsirkin if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) { 2790e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2791e7a3b91fSPeter Xu goto out; 2792651e4cefSPeter Xu } 2793651e4cefSPeter Xu 2794bc38ee10SMichael S. Tsirkin index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l); 2795651e4cefSPeter Xu 2796651e4cefSPeter Xu #define VTD_IR_MSI_DATA_SUBHANDLE (0x0000ffff) 2797651e4cefSPeter Xu #define VTD_IR_MSI_DATA_RESERVED (0xffff0000) 2798651e4cefSPeter Xu 2799bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2800651e4cefSPeter Xu /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */ 2801651e4cefSPeter Xu index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE; 2802651e4cefSPeter Xu } 2803651e4cefSPeter Xu 2804ede9c94aSPeter Xu ret = vtd_remap_irq_get(iommu, index, &irq, sid); 2805651e4cefSPeter Xu if (ret) { 2806651e4cefSPeter Xu return ret; 2807651e4cefSPeter Xu } 2808651e4cefSPeter Xu 2809bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 28107feb51b7SPeter Xu trace_vtd_ir_remap_type("MSI"); 2811651e4cefSPeter Xu if (origin->data & VTD_IR_MSI_DATA_RESERVED) { 28124e4abd11SPeter Xu error_report_once("%s: invalid IR MSI " 28134e4abd11SPeter Xu "(sid=%u, address=0x%" PRIx64 28144e4abd11SPeter Xu ", data=0x%" PRIx32 ")", 28154e4abd11SPeter Xu __func__, sid, origin->address, origin->data); 2816651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2817651e4cefSPeter Xu } 2818651e4cefSPeter Xu } else { 2819651e4cefSPeter Xu uint8_t vector = origin->data & 0xff; 2820dea651a9SFeng Wu uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; 2821dea651a9SFeng Wu 28227feb51b7SPeter Xu trace_vtd_ir_remap_type("IOAPIC"); 2823651e4cefSPeter Xu /* IOAPIC entry vector should be aligned with IRTE vector 2824651e4cefSPeter Xu * (see vt-d spec 5.1.5.1). */ 2825651e4cefSPeter Xu if (vector != irq.vector) { 28267feb51b7SPeter Xu trace_vtd_warn_ir_vector(sid, index, vector, irq.vector); 2827651e4cefSPeter Xu } 2828dea651a9SFeng Wu 2829dea651a9SFeng Wu /* The Trigger Mode field must match the Trigger Mode in the IRTE. 2830dea651a9SFeng Wu * (see vt-d spec 5.1.5.1). */ 2831dea651a9SFeng Wu if (trigger_mode != irq.trigger_mode) { 28327feb51b7SPeter Xu trace_vtd_warn_ir_trigger(sid, index, trigger_mode, 28337feb51b7SPeter Xu irq.trigger_mode); 2834dea651a9SFeng Wu } 2835651e4cefSPeter Xu } 2836651e4cefSPeter Xu 2837651e4cefSPeter Xu /* 2838651e4cefSPeter Xu * We'd better keep the last two bits, assuming that guest OS 2839651e4cefSPeter Xu * might modify it. Keep it does not hurt after all. 2840651e4cefSPeter Xu */ 2841bc38ee10SMichael S. Tsirkin irq.msi_addr_last_bits = addr.addr.__not_care; 2842651e4cefSPeter Xu 2843651e4cefSPeter Xu /* Translate VTDIrq to MSI message */ 2844651e4cefSPeter Xu vtd_generate_msi_message(&irq, translated); 2845651e4cefSPeter Xu 2846e7a3b91fSPeter Xu out: 28477feb51b7SPeter Xu trace_vtd_ir_remap_msi(origin->address, origin->data, 2848651e4cefSPeter Xu translated->address, translated->data); 2849651e4cefSPeter Xu return 0; 2850651e4cefSPeter Xu } 2851651e4cefSPeter Xu 28528b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src, 28538b5ed7dfSPeter Xu MSIMessage *dst, uint16_t sid) 28548b5ed7dfSPeter Xu { 2855ede9c94aSPeter Xu return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu), 2856ede9c94aSPeter Xu src, dst, sid); 28578b5ed7dfSPeter Xu } 28588b5ed7dfSPeter Xu 2859651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr, 2860651e4cefSPeter Xu uint64_t *data, unsigned size, 2861651e4cefSPeter Xu MemTxAttrs attrs) 2862651e4cefSPeter Xu { 2863651e4cefSPeter Xu return MEMTX_OK; 2864651e4cefSPeter Xu } 2865651e4cefSPeter Xu 2866651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr, 2867651e4cefSPeter Xu uint64_t value, unsigned size, 2868651e4cefSPeter Xu MemTxAttrs attrs) 2869651e4cefSPeter Xu { 2870651e4cefSPeter Xu int ret = 0; 287109cd058aSMichael S. Tsirkin MSIMessage from = {}, to = {}; 2872ede9c94aSPeter Xu uint16_t sid = X86_IOMMU_SID_INVALID; 2873651e4cefSPeter Xu 2874651e4cefSPeter Xu from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST; 2875651e4cefSPeter Xu from.data = (uint32_t) value; 2876651e4cefSPeter Xu 2877ede9c94aSPeter Xu if (!attrs.unspecified) { 2878ede9c94aSPeter Xu /* We have explicit Source ID */ 2879ede9c94aSPeter Xu sid = attrs.requester_id; 2880ede9c94aSPeter Xu } 2881ede9c94aSPeter Xu 2882ede9c94aSPeter Xu ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid); 2883651e4cefSPeter Xu if (ret) { 2884651e4cefSPeter Xu /* TODO: report error */ 2885651e4cefSPeter Xu /* Drop this interrupt */ 2886651e4cefSPeter Xu return MEMTX_ERROR; 2887651e4cefSPeter Xu } 2888651e4cefSPeter Xu 288932946019SRadim Krčmář apic_get_class()->send_msi(&to); 2890651e4cefSPeter Xu 2891651e4cefSPeter Xu return MEMTX_OK; 2892651e4cefSPeter Xu } 2893651e4cefSPeter Xu 2894651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = { 2895651e4cefSPeter Xu .read_with_attrs = vtd_mem_ir_read, 2896651e4cefSPeter Xu .write_with_attrs = vtd_mem_ir_write, 2897651e4cefSPeter Xu .endianness = DEVICE_LITTLE_ENDIAN, 2898651e4cefSPeter Xu .impl = { 2899651e4cefSPeter Xu .min_access_size = 4, 2900651e4cefSPeter Xu .max_access_size = 4, 2901651e4cefSPeter Xu }, 2902651e4cefSPeter Xu .valid = { 2903651e4cefSPeter Xu .min_access_size = 4, 2904651e4cefSPeter Xu .max_access_size = 4, 2905651e4cefSPeter Xu }, 2906651e4cefSPeter Xu }; 29077df953bdSKnut Omang 29087df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn) 29097df953bdSKnut Omang { 29107df953bdSKnut Omang uintptr_t key = (uintptr_t)bus; 29117df953bdSKnut Omang VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key); 29127df953bdSKnut Omang VTDAddressSpace *vtd_dev_as; 2913e0a3c8ccSJason Wang char name[128]; 29147df953bdSKnut Omang 29157df953bdSKnut Omang if (!vtd_bus) { 29162d3fc581SJason Wang uintptr_t *new_key = g_malloc(sizeof(*new_key)); 29172d3fc581SJason Wang *new_key = (uintptr_t)bus; 29187df953bdSKnut Omang /* No corresponding free() */ 291904af0e18SPeter Xu vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \ 2920bf33cc75SPeter Xu PCI_DEVFN_MAX); 29217df953bdSKnut Omang vtd_bus->bus = bus; 29222d3fc581SJason Wang g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus); 29237df953bdSKnut Omang } 29247df953bdSKnut Omang 29257df953bdSKnut Omang vtd_dev_as = vtd_bus->dev_as[devfn]; 29267df953bdSKnut Omang 29277df953bdSKnut Omang if (!vtd_dev_as) { 2928e0a3c8ccSJason Wang snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn); 29297df953bdSKnut Omang vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace)); 29307df953bdSKnut Omang 29317df953bdSKnut Omang vtd_dev_as->bus = bus; 29327df953bdSKnut Omang vtd_dev_as->devfn = (uint8_t)devfn; 29337df953bdSKnut Omang vtd_dev_as->iommu_state = s; 29347df953bdSKnut Omang vtd_dev_as->context_cache_entry.context_cache_gen = 0; 293563b88968SPeter Xu vtd_dev_as->iova_tree = iova_tree_new(); 2936558e0024SPeter Xu 2937558e0024SPeter Xu /* 2938558e0024SPeter Xu * Memory region relationships looks like (Address range shows 2939558e0024SPeter Xu * only lower 32 bits to make it short in length...): 2940558e0024SPeter Xu * 2941558e0024SPeter Xu * |-----------------+-------------------+----------| 2942558e0024SPeter Xu * | Name | Address range | Priority | 2943558e0024SPeter Xu * |-----------------+-------------------+----------+ 2944558e0024SPeter Xu * | vtd_root | 00000000-ffffffff | 0 | 2945558e0024SPeter Xu * | intel_iommu | 00000000-ffffffff | 1 | 2946558e0024SPeter Xu * | vtd_sys_alias | 00000000-ffffffff | 1 | 2947558e0024SPeter Xu * | intel_iommu_ir | fee00000-feefffff | 64 | 2948558e0024SPeter Xu * |-----------------+-------------------+----------| 2949558e0024SPeter Xu * 2950558e0024SPeter Xu * We enable/disable DMAR by switching enablement for 2951558e0024SPeter Xu * vtd_sys_alias and intel_iommu regions. IR region is always 2952558e0024SPeter Xu * enabled. 2953558e0024SPeter Xu */ 29541221a474SAlexey Kardashevskiy memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu), 29551221a474SAlexey Kardashevskiy TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s), 29561221a474SAlexey Kardashevskiy "intel_iommu_dmar", 2957558e0024SPeter Xu UINT64_MAX); 2958558e0024SPeter Xu memory_region_init_alias(&vtd_dev_as->sys_alias, OBJECT(s), 2959558e0024SPeter Xu "vtd_sys_alias", get_system_memory(), 2960558e0024SPeter Xu 0, memory_region_size(get_system_memory())); 2961651e4cefSPeter Xu memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s), 2962651e4cefSPeter Xu &vtd_mem_ir_ops, s, "intel_iommu_ir", 2963651e4cefSPeter Xu VTD_INTERRUPT_ADDR_SIZE); 2964558e0024SPeter Xu memory_region_init(&vtd_dev_as->root, OBJECT(s), 2965558e0024SPeter Xu "vtd_root", UINT64_MAX); 2966558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 2967558e0024SPeter Xu VTD_INTERRUPT_ADDR_FIRST, 2968558e0024SPeter Xu &vtd_dev_as->iommu_ir, 64); 2969558e0024SPeter Xu address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, name); 2970558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 2971558e0024SPeter Xu &vtd_dev_as->sys_alias, 1); 2972558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 29733df9d748SAlexey Kardashevskiy MEMORY_REGION(&vtd_dev_as->iommu), 29743df9d748SAlexey Kardashevskiy 1); 2975558e0024SPeter Xu vtd_switch_address_space(vtd_dev_as); 29767df953bdSKnut Omang } 29777df953bdSKnut Omang return vtd_dev_as; 29787df953bdSKnut Omang } 29797df953bdSKnut Omang 2980dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */ 2981dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n) 2982dd4d607eSPeter Xu { 2983dd4d607eSPeter Xu IOMMUTLBEntry entry; 2984dd4d607eSPeter Xu hwaddr size; 2985dd4d607eSPeter Xu hwaddr start = n->start; 2986dd4d607eSPeter Xu hwaddr end = n->end; 298737f51384SPrasad Singamsetty IntelIOMMUState *s = as->iommu_state; 298863b88968SPeter Xu DMAMap map; 2989dd4d607eSPeter Xu 2990dd4d607eSPeter Xu /* 2991dd4d607eSPeter Xu * Note: all the codes in this function has a assumption that IOVA 2992dd4d607eSPeter Xu * bits are no more than VTD_MGAW bits (which is restricted by 2993dd4d607eSPeter Xu * VT-d spec), otherwise we need to consider overflow of 64 bits. 2994dd4d607eSPeter Xu */ 2995dd4d607eSPeter Xu 299637f51384SPrasad Singamsetty if (end > VTD_ADDRESS_SIZE(s->aw_bits)) { 2997dd4d607eSPeter Xu /* 2998dd4d607eSPeter Xu * Don't need to unmap regions that is bigger than the whole 2999dd4d607eSPeter Xu * VT-d supported address space size 3000dd4d607eSPeter Xu */ 300137f51384SPrasad Singamsetty end = VTD_ADDRESS_SIZE(s->aw_bits); 3002dd4d607eSPeter Xu } 3003dd4d607eSPeter Xu 3004dd4d607eSPeter Xu assert(start <= end); 3005dd4d607eSPeter Xu size = end - start; 3006dd4d607eSPeter Xu 3007dd4d607eSPeter Xu if (ctpop64(size) != 1) { 3008dd4d607eSPeter Xu /* 3009dd4d607eSPeter Xu * This size cannot format a correct mask. Let's enlarge it to 3010dd4d607eSPeter Xu * suite the minimum available mask. 3011dd4d607eSPeter Xu */ 3012dd4d607eSPeter Xu int n = 64 - clz64(size); 301337f51384SPrasad Singamsetty if (n > s->aw_bits) { 3014dd4d607eSPeter Xu /* should not happen, but in case it happens, limit it */ 301537f51384SPrasad Singamsetty n = s->aw_bits; 3016dd4d607eSPeter Xu } 3017dd4d607eSPeter Xu size = 1ULL << n; 3018dd4d607eSPeter Xu } 3019dd4d607eSPeter Xu 3020dd4d607eSPeter Xu entry.target_as = &address_space_memory; 3021dd4d607eSPeter Xu /* Adjust iova for the size */ 3022dd4d607eSPeter Xu entry.iova = n->start & ~(size - 1); 3023dd4d607eSPeter Xu /* This field is meaningless for unmap */ 3024dd4d607eSPeter Xu entry.translated_addr = 0; 3025dd4d607eSPeter Xu entry.perm = IOMMU_NONE; 3026dd4d607eSPeter Xu entry.addr_mask = size - 1; 3027dd4d607eSPeter Xu 3028dd4d607eSPeter Xu trace_vtd_as_unmap_whole(pci_bus_num(as->bus), 3029dd4d607eSPeter Xu VTD_PCI_SLOT(as->devfn), 3030dd4d607eSPeter Xu VTD_PCI_FUNC(as->devfn), 3031dd4d607eSPeter Xu entry.iova, size); 3032dd4d607eSPeter Xu 303363b88968SPeter Xu map.iova = entry.iova; 303463b88968SPeter Xu map.size = entry.addr_mask; 303563b88968SPeter Xu iova_tree_remove(as->iova_tree, &map); 303663b88968SPeter Xu 3037dd4d607eSPeter Xu memory_region_notify_one(n, &entry); 3038dd4d607eSPeter Xu } 3039dd4d607eSPeter Xu 3040dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s) 3041dd4d607eSPeter Xu { 3042dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 3043dd4d607eSPeter Xu IOMMUNotifier *n; 3044dd4d607eSPeter Xu 3045b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 3046dd4d607eSPeter Xu IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) { 3047dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 3048dd4d607eSPeter Xu } 3049dd4d607eSPeter Xu } 3050dd4d607eSPeter Xu } 3051dd4d607eSPeter Xu 30522cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s) 30532cc9ddccSPeter Xu { 30542cc9ddccSPeter Xu vtd_address_space_unmap_all(s); 30552cc9ddccSPeter Xu vtd_switch_address_space_all(s); 30562cc9ddccSPeter Xu } 30572cc9ddccSPeter Xu 3058f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private) 3059f06a696dSPeter Xu { 3060f06a696dSPeter Xu memory_region_notify_one((IOMMUNotifier *)private, entry); 3061f06a696dSPeter Xu return 0; 3062f06a696dSPeter Xu } 3063f06a696dSPeter Xu 30643df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n) 3065f06a696dSPeter Xu { 30663df9d748SAlexey Kardashevskiy VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu); 3067f06a696dSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 3068f06a696dSPeter Xu uint8_t bus_n = pci_bus_num(vtd_as->bus); 3069f06a696dSPeter Xu VTDContextEntry ce; 3070f06a696dSPeter Xu 3071f06a696dSPeter Xu /* 3072dd4d607eSPeter Xu * The replay can be triggered by either a invalidation or a newly 3073dd4d607eSPeter Xu * created entry. No matter what, we release existing mappings 3074dd4d607eSPeter Xu * (it means flushing caches for UNMAP-only registers). 3075f06a696dSPeter Xu */ 3076dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 3077dd4d607eSPeter Xu 3078dd4d607eSPeter Xu if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) { 3079f06a696dSPeter Xu trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn), 3080f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn), 3081f06a696dSPeter Xu VTD_CONTEXT_ENTRY_DID(ce.hi), 3082f06a696dSPeter Xu ce.hi, ce.lo); 30834f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 30844f8a62a9SPeter Xu /* This is required only for MAP typed notifiers */ 3085fe215b0cSPeter Xu vtd_page_walk_info info = { 3086fe215b0cSPeter Xu .hook_fn = vtd_replay_hook, 3087fe215b0cSPeter Xu .private = (void *)n, 3088fe215b0cSPeter Xu .notify_unmap = false, 3089fe215b0cSPeter Xu .aw = s->aw_bits, 30902f764fa8SPeter Xu .as = vtd_as, 3091d118c06eSPeter Xu .domain_id = VTD_CONTEXT_ENTRY_DID(ce.hi), 3092fe215b0cSPeter Xu }; 3093fe215b0cSPeter Xu 3094fe215b0cSPeter Xu vtd_page_walk(&ce, 0, ~0ULL, &info); 30954f8a62a9SPeter Xu } 3096f06a696dSPeter Xu } else { 3097f06a696dSPeter Xu trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn), 3098f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn)); 3099f06a696dSPeter Xu } 3100f06a696dSPeter Xu 3101f06a696dSPeter Xu return; 3102f06a696dSPeter Xu } 3103f06a696dSPeter Xu 31041da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay 31051da12ec4SLe Tan * attention when adding new initialization stuff. 31061da12ec4SLe Tan */ 31071da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s) 31081da12ec4SLe Tan { 3109d54bd7f8SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 3110d54bd7f8SPeter Xu 31111da12ec4SLe Tan memset(s->csr, 0, DMAR_REG_SIZE); 31121da12ec4SLe Tan memset(s->wmask, 0, DMAR_REG_SIZE); 31131da12ec4SLe Tan memset(s->w1cmask, 0, DMAR_REG_SIZE); 31141da12ec4SLe Tan memset(s->womask, 0, DMAR_REG_SIZE); 31151da12ec4SLe Tan 31161da12ec4SLe Tan s->root = 0; 31171da12ec4SLe Tan s->root_extended = false; 31181da12ec4SLe Tan s->dmar_enabled = false; 31191da12ec4SLe Tan s->iq_head = 0; 31201da12ec4SLe Tan s->iq_tail = 0; 31211da12ec4SLe Tan s->iq = 0; 31221da12ec4SLe Tan s->iq_size = 0; 31231da12ec4SLe Tan s->qi_enabled = false; 31241da12ec4SLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 31251da12ec4SLe Tan s->next_frcd_reg = 0; 312692e5d85eSPrasad Singamsetty s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | 312792e5d85eSPrasad Singamsetty VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS | 312837f51384SPrasad Singamsetty VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits); 312937f51384SPrasad Singamsetty if (s->aw_bits == VTD_HOST_AW_48BIT) { 313037f51384SPrasad Singamsetty s->cap |= VTD_CAP_SAGAW_48bit; 313137f51384SPrasad Singamsetty } 3132ed7b8fbcSLe Tan s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO; 31331da12ec4SLe Tan 313492e5d85eSPrasad Singamsetty /* 313592e5d85eSPrasad Singamsetty * Rsvd field masks for spte 313692e5d85eSPrasad Singamsetty */ 313792e5d85eSPrasad Singamsetty vtd_paging_entry_rsvd_field[0] = ~0ULL; 313837f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits); 313937f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits); 314037f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits); 314137f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits); 314237f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[5] = VTD_SPTE_LPAGE_L1_RSVD_MASK(s->aw_bits); 314337f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[6] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits); 314437f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[7] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits); 314537f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[8] = VTD_SPTE_LPAGE_L4_RSVD_MASK(s->aw_bits); 314692e5d85eSPrasad Singamsetty 3147d54bd7f8SPeter Xu if (x86_iommu->intr_supported) { 3148e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV; 3149e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON) { 3150e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_EIM; 3151e6b6af05SRadim Krčmář } 3152e6b6af05SRadim Krčmář assert(s->intr_eim != ON_OFF_AUTO_AUTO); 3153d54bd7f8SPeter Xu } 3154d54bd7f8SPeter Xu 3155554f5e16SJason Wang if (x86_iommu->dt_supported) { 3156554f5e16SJason Wang s->ecap |= VTD_ECAP_DT; 3157554f5e16SJason Wang } 3158554f5e16SJason Wang 3159dbaabb25SPeter Xu if (x86_iommu->pt_supported) { 3160dbaabb25SPeter Xu s->ecap |= VTD_ECAP_PT; 3161dbaabb25SPeter Xu } 3162dbaabb25SPeter Xu 31633b40f0e5SAviv Ben-David if (s->caching_mode) { 31643b40f0e5SAviv Ben-David s->cap |= VTD_CAP_CM; 31653b40f0e5SAviv Ben-David } 31663b40f0e5SAviv Ben-David 316706aba4caSPeter Xu vtd_reset_caches(s); 3168d92fa2dcSLe Tan 31691da12ec4SLe Tan /* Define registers with default values and bit semantics */ 31701da12ec4SLe Tan vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0); 31711da12ec4SLe Tan vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0); 31721da12ec4SLe Tan vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0); 31731da12ec4SLe Tan vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0); 31741da12ec4SLe Tan vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL); 31751da12ec4SLe Tan vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0); 31761da12ec4SLe Tan vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0); 31771da12ec4SLe Tan vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0); 31781da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL); 31791da12ec4SLe Tan 31801da12ec4SLe Tan /* Advanced Fault Logging not supported */ 31811da12ec4SLe Tan vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL); 31821da12ec4SLe Tan vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0); 31831da12ec4SLe Tan vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0); 31841da12ec4SLe Tan vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0); 31851da12ec4SLe Tan 31861da12ec4SLe Tan /* Treated as RsvdZ when EIM in ECAP_REG is not supported 31871da12ec4SLe Tan * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0); 31881da12ec4SLe Tan */ 31891da12ec4SLe Tan vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0); 31901da12ec4SLe Tan 31911da12ec4SLe Tan /* Treated as RO for implementations that PLMR and PHMR fields reported 31921da12ec4SLe Tan * as Clear in the CAP_REG. 31931da12ec4SLe Tan * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0); 31941da12ec4SLe Tan */ 31951da12ec4SLe Tan vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0); 31961da12ec4SLe Tan 3197ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0); 3198ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0); 3199ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0); 3200ed7b8fbcSLe Tan vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL); 3201ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0); 3202ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0); 3203ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0); 3204ed7b8fbcSLe Tan /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */ 3205ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0); 3206ed7b8fbcSLe Tan 32071da12ec4SLe Tan /* IOTLB registers */ 32081da12ec4SLe Tan vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0); 32091da12ec4SLe Tan vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0); 32101da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL); 32111da12ec4SLe Tan 32121da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 32131da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0); 32141da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL); 3215a5861439SPeter Xu 3216a5861439SPeter Xu /* 321728589311SJan Kiszka * Interrupt remapping registers. 3218a5861439SPeter Xu */ 321928589311SJan Kiszka vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0); 32201da12ec4SLe Tan } 32211da12ec4SLe Tan 32221da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use 32231da12ec4SLe Tan * the address space they got at first (won't ask the bus again). 32241da12ec4SLe Tan */ 32251da12ec4SLe Tan static void vtd_reset(DeviceState *dev) 32261da12ec4SLe Tan { 32271da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 32281da12ec4SLe Tan 32291da12ec4SLe Tan vtd_init(s); 32302cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 32311da12ec4SLe Tan } 32321da12ec4SLe Tan 3233621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn) 3234621d983aSMarcel Apfelbaum { 3235621d983aSMarcel Apfelbaum IntelIOMMUState *s = opaque; 3236621d983aSMarcel Apfelbaum VTDAddressSpace *vtd_as; 3237621d983aSMarcel Apfelbaum 3238bf33cc75SPeter Xu assert(0 <= devfn && devfn < PCI_DEVFN_MAX); 3239621d983aSMarcel Apfelbaum 3240621d983aSMarcel Apfelbaum vtd_as = vtd_find_add_as(s, bus, devfn); 3241621d983aSMarcel Apfelbaum return &vtd_as->as; 3242621d983aSMarcel Apfelbaum } 3243621d983aSMarcel Apfelbaum 3244e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp) 32456333e93cSRadim Krčmář { 3246e6b6af05SRadim Krčmář X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 3247e6b6af05SRadim Krčmář 32486333e93cSRadim Krčmář /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */ 32496333e93cSRadim Krčmář if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() && 32506333e93cSRadim Krčmář !kvm_irqchip_is_split()) { 32516333e93cSRadim Krčmář error_setg(errp, "Intel Interrupt Remapping cannot work with " 32526333e93cSRadim Krčmář "kernel-irqchip=on, please use 'split|off'."); 32536333e93cSRadim Krčmář return false; 32546333e93cSRadim Krčmář } 3255e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) { 3256e6b6af05SRadim Krčmář error_setg(errp, "eim=on cannot be selected without intremap=on"); 3257e6b6af05SRadim Krčmář return false; 3258e6b6af05SRadim Krčmář } 3259e6b6af05SRadim Krčmář 3260e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_AUTO) { 3261fb506e70SRadim Krčmář s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim) 3262fb506e70SRadim Krčmář && x86_iommu->intr_supported ? 3263e6b6af05SRadim Krčmář ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 3264e6b6af05SRadim Krčmář } 3265fb506e70SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) { 3266fb506e70SRadim Krčmář if (!kvm_irqchip_in_kernel()) { 3267fb506e70SRadim Krčmář error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split"); 3268fb506e70SRadim Krčmář return false; 3269fb506e70SRadim Krčmář } 3270fb506e70SRadim Krčmář if (!kvm_enable_x2apic()) { 3271fb506e70SRadim Krčmář error_setg(errp, "eim=on requires support on the KVM side" 3272fb506e70SRadim Krčmář "(X2APIC_API, first shipped in v4.7)"); 3273fb506e70SRadim Krčmář return false; 3274fb506e70SRadim Krčmář } 3275fb506e70SRadim Krčmář } 3276e6b6af05SRadim Krčmář 327737f51384SPrasad Singamsetty /* Currently only address widths supported are 39 and 48 bits */ 327837f51384SPrasad Singamsetty if ((s->aw_bits != VTD_HOST_AW_39BIT) && 327937f51384SPrasad Singamsetty (s->aw_bits != VTD_HOST_AW_48BIT)) { 328037f51384SPrasad Singamsetty error_setg(errp, "Supported values for x-aw-bits are: %d, %d", 328137f51384SPrasad Singamsetty VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT); 328237f51384SPrasad Singamsetty return false; 328337f51384SPrasad Singamsetty } 328437f51384SPrasad Singamsetty 32856333e93cSRadim Krčmář return true; 32866333e93cSRadim Krčmář } 32876333e93cSRadim Krčmář 32881da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp) 32891da12ec4SLe Tan { 3290ef0e8fc7SEduardo Habkost MachineState *ms = MACHINE(qdev_get_machine()); 329129396ed9SMohammed Gamal PCMachineState *pcms = PC_MACHINE(ms); 329229396ed9SMohammed Gamal PCIBus *bus = pcms->bus; 32931da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 32944684a204SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev); 32951da12ec4SLe Tan 3296fb9f5926SDavid Kiarie x86_iommu->type = TYPE_INTEL; 32976333e93cSRadim Krčmář 3298e6b6af05SRadim Krčmář if (!vtd_decide_config(s, errp)) { 32996333e93cSRadim Krčmář return; 33006333e93cSRadim Krčmář } 33016333e93cSRadim Krčmář 3302b4a4ba0dSPeter Xu QLIST_INIT(&s->vtd_as_with_notifiers); 33031d9efa73SPeter Xu qemu_mutex_init(&s->iommu_lock); 33047df953bdSKnut Omang memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num)); 33051da12ec4SLe Tan memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s, 33061da12ec4SLe Tan "intel_iommu", DMAR_REG_SIZE); 33071da12ec4SLe Tan sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem); 3308b5a280c0SLe Tan /* No corresponding destroy */ 3309b5a280c0SLe Tan s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 3310b5a280c0SLe Tan g_free, g_free); 33117df953bdSKnut Omang s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 33127df953bdSKnut Omang g_free, g_free); 33131da12ec4SLe Tan vtd_init(s); 3314621d983aSMarcel Apfelbaum sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR); 3315621d983aSMarcel Apfelbaum pci_setup_iommu(bus, vtd_host_dma_iommu, dev); 3316cb135f59SPeter Xu /* Pseudo address space under root PCI bus. */ 3317cb135f59SPeter Xu pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC); 33181da12ec4SLe Tan } 33191da12ec4SLe Tan 33201da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data) 33211da12ec4SLe Tan { 33221da12ec4SLe Tan DeviceClass *dc = DEVICE_CLASS(klass); 33231c7955c4SPeter Xu X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass); 33241da12ec4SLe Tan 33251da12ec4SLe Tan dc->reset = vtd_reset; 33261da12ec4SLe Tan dc->vmsd = &vtd_vmstate; 33271da12ec4SLe Tan dc->props = vtd_properties; 3328621d983aSMarcel Apfelbaum dc->hotpluggable = false; 33291c7955c4SPeter Xu x86_class->realize = vtd_realize; 33308b5ed7dfSPeter Xu x86_class->int_remap = vtd_int_remap; 33318ab5700cSEduardo Habkost /* Supported by the pc-q35-* machine types */ 3332e4f4fb1eSEduardo Habkost dc->user_creatable = true; 33331da12ec4SLe Tan } 33341da12ec4SLe Tan 33351da12ec4SLe Tan static const TypeInfo vtd_info = { 33361da12ec4SLe Tan .name = TYPE_INTEL_IOMMU_DEVICE, 33371c7955c4SPeter Xu .parent = TYPE_X86_IOMMU_DEVICE, 33381da12ec4SLe Tan .instance_size = sizeof(IntelIOMMUState), 33391da12ec4SLe Tan .class_init = vtd_class_init, 33401da12ec4SLe Tan }; 33411da12ec4SLe Tan 33421221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass, 33431221a474SAlexey Kardashevskiy void *data) 33441221a474SAlexey Kardashevskiy { 33451221a474SAlexey Kardashevskiy IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 33461221a474SAlexey Kardashevskiy 33471221a474SAlexey Kardashevskiy imrc->translate = vtd_iommu_translate; 33481221a474SAlexey Kardashevskiy imrc->notify_flag_changed = vtd_iommu_notify_flag_changed; 33491221a474SAlexey Kardashevskiy imrc->replay = vtd_iommu_replay; 33501221a474SAlexey Kardashevskiy } 33511221a474SAlexey Kardashevskiy 33521221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = { 33531221a474SAlexey Kardashevskiy .parent = TYPE_IOMMU_MEMORY_REGION, 33541221a474SAlexey Kardashevskiy .name = TYPE_INTEL_IOMMU_MEMORY_REGION, 33551221a474SAlexey Kardashevskiy .class_init = vtd_iommu_memory_region_class_init, 33561221a474SAlexey Kardashevskiy }; 33571221a474SAlexey Kardashevskiy 33581da12ec4SLe Tan static void vtd_register_types(void) 33591da12ec4SLe Tan { 33601da12ec4SLe Tan type_register_static(&vtd_info); 33611221a474SAlexey Kardashevskiy type_register_static(&vtd_iommu_memory_region_info); 33621da12ec4SLe Tan } 33631da12ec4SLe Tan 33641da12ec4SLe Tan type_init(vtd_register_types) 3365