11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 22b6a0aa05SPeter Maydell #include "qemu/osdep.h" 234684a204SPeter Xu #include "qemu/error-report.h" 246333e93cSRadim Krčmář #include "qapi/error.h" 251da12ec4SLe Tan #include "hw/sysbus.h" 261da12ec4SLe Tan #include "exec/address-spaces.h" 271da12ec4SLe Tan #include "intel_iommu_internal.h" 287df953bdSKnut Omang #include "hw/pci/pci.h" 293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h" 30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h" 31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h" 3204af0e18SPeter Xu #include "hw/boards.h" 3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h" 34cb135f59SPeter Xu #include "hw/pci-host/q35.h" 354684a204SPeter Xu #include "sysemu/kvm.h" 3632946019SRadim Krčmář #include "hw/i386/apic_internal.h" 37fb506e70SRadim Krčmář #include "kvm_i386.h" 38bc535e59SPeter Xu #include "trace.h" 391da12ec4SLe Tan 401da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val, 411da12ec4SLe Tan uint64_t wmask, uint64_t w1cmask) 421da12ec4SLe Tan { 431da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 441da12ec4SLe Tan stq_le_p(&s->wmask[addr], wmask); 451da12ec4SLe Tan stq_le_p(&s->w1cmask[addr], w1cmask); 461da12ec4SLe Tan } 471da12ec4SLe Tan 481da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask) 491da12ec4SLe Tan { 501da12ec4SLe Tan stq_le_p(&s->womask[addr], mask); 511da12ec4SLe Tan } 521da12ec4SLe Tan 531da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val, 541da12ec4SLe Tan uint32_t wmask, uint32_t w1cmask) 551da12ec4SLe Tan { 561da12ec4SLe Tan stl_le_p(&s->csr[addr], val); 571da12ec4SLe Tan stl_le_p(&s->wmask[addr], wmask); 581da12ec4SLe Tan stl_le_p(&s->w1cmask[addr], w1cmask); 591da12ec4SLe Tan } 601da12ec4SLe Tan 611da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask) 621da12ec4SLe Tan { 631da12ec4SLe Tan stl_le_p(&s->womask[addr], mask); 641da12ec4SLe Tan } 651da12ec4SLe Tan 661da12ec4SLe Tan /* "External" get/set operations */ 671da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val) 681da12ec4SLe Tan { 691da12ec4SLe Tan uint64_t oldval = ldq_le_p(&s->csr[addr]); 701da12ec4SLe Tan uint64_t wmask = ldq_le_p(&s->wmask[addr]); 711da12ec4SLe Tan uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]); 721da12ec4SLe Tan stq_le_p(&s->csr[addr], 731da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 741da12ec4SLe Tan } 751da12ec4SLe Tan 761da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val) 771da12ec4SLe Tan { 781da12ec4SLe Tan uint32_t oldval = ldl_le_p(&s->csr[addr]); 791da12ec4SLe Tan uint32_t wmask = ldl_le_p(&s->wmask[addr]); 801da12ec4SLe Tan uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]); 811da12ec4SLe Tan stl_le_p(&s->csr[addr], 821da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 831da12ec4SLe Tan } 841da12ec4SLe Tan 851da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr) 861da12ec4SLe Tan { 871da12ec4SLe Tan uint64_t val = ldq_le_p(&s->csr[addr]); 881da12ec4SLe Tan uint64_t womask = ldq_le_p(&s->womask[addr]); 891da12ec4SLe Tan return val & ~womask; 901da12ec4SLe Tan } 911da12ec4SLe Tan 921da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr) 931da12ec4SLe Tan { 941da12ec4SLe Tan uint32_t val = ldl_le_p(&s->csr[addr]); 951da12ec4SLe Tan uint32_t womask = ldl_le_p(&s->womask[addr]); 961da12ec4SLe Tan return val & ~womask; 971da12ec4SLe Tan } 981da12ec4SLe Tan 991da12ec4SLe Tan /* "Internal" get/set operations */ 1001da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr) 1011da12ec4SLe Tan { 1021da12ec4SLe Tan return ldq_le_p(&s->csr[addr]); 1031da12ec4SLe Tan } 1041da12ec4SLe Tan 1051da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr) 1061da12ec4SLe Tan { 1071da12ec4SLe Tan return ldl_le_p(&s->csr[addr]); 1081da12ec4SLe Tan } 1091da12ec4SLe Tan 1101da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val) 1111da12ec4SLe Tan { 1121da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 1131da12ec4SLe Tan } 1141da12ec4SLe Tan 1151da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr, 1161da12ec4SLe Tan uint32_t clear, uint32_t mask) 1171da12ec4SLe Tan { 1181da12ec4SLe Tan uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask; 1191da12ec4SLe Tan stl_le_p(&s->csr[addr], new_val); 1201da12ec4SLe Tan return new_val; 1211da12ec4SLe Tan } 1221da12ec4SLe Tan 1231da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr, 1241da12ec4SLe Tan uint64_t clear, uint64_t mask) 1251da12ec4SLe Tan { 1261da12ec4SLe Tan uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask; 1271da12ec4SLe Tan stq_le_p(&s->csr[addr], new_val); 1281da12ec4SLe Tan return new_val; 1291da12ec4SLe Tan } 1301da12ec4SLe Tan 1311d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s) 1321d9efa73SPeter Xu { 1331d9efa73SPeter Xu qemu_mutex_lock(&s->iommu_lock); 1341d9efa73SPeter Xu } 1351d9efa73SPeter Xu 1361d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s) 1371d9efa73SPeter Xu { 1381d9efa73SPeter Xu qemu_mutex_unlock(&s->iommu_lock); 1391d9efa73SPeter Xu } 1401d9efa73SPeter Xu 141*4f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */ 142*4f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as) 143*4f8a62a9SPeter Xu { 144*4f8a62a9SPeter Xu return as->notifier_flags & IOMMU_NOTIFIER_MAP; 145*4f8a62a9SPeter Xu } 146*4f8a62a9SPeter Xu 147b5a280c0SLe Tan /* GHashTable functions */ 148b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2) 149b5a280c0SLe Tan { 150b5a280c0SLe Tan return *((const uint64_t *)v1) == *((const uint64_t *)v2); 151b5a280c0SLe Tan } 152b5a280c0SLe Tan 153b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v) 154b5a280c0SLe Tan { 155b5a280c0SLe Tan return (guint)*(const uint64_t *)v; 156b5a280c0SLe Tan } 157b5a280c0SLe Tan 158b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value, 159b5a280c0SLe Tan gpointer user_data) 160b5a280c0SLe Tan { 161b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 162b5a280c0SLe Tan uint16_t domain_id = *(uint16_t *)user_data; 163b5a280c0SLe Tan return entry->domain_id == domain_id; 164b5a280c0SLe Tan } 165b5a280c0SLe Tan 166d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */ 167d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level) 168d66b969bSJason Wang { 1697e58326aSPeter Xu assert(level != 0); 170d66b969bSJason Wang return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS; 171d66b969bSJason Wang } 172d66b969bSJason Wang 173d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level) 174d66b969bSJason Wang { 175d66b969bSJason Wang return ~((1ULL << vtd_slpt_level_shift(level)) - 1); 176d66b969bSJason Wang } 177d66b969bSJason Wang 178b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value, 179b5a280c0SLe Tan gpointer user_data) 180b5a280c0SLe Tan { 181b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 182b5a280c0SLe Tan VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data; 183d66b969bSJason Wang uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask; 184d66b969bSJason Wang uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K; 185b5a280c0SLe Tan return (entry->domain_id == info->domain_id) && 186d66b969bSJason Wang (((entry->gfn & info->mask) == gfn) || 187d66b969bSJason Wang (entry->gfn == gfn_tlb)); 188b5a280c0SLe Tan } 189b5a280c0SLe Tan 190d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of 1911d9efa73SPeter Xu * IntelIOMMUState to 1. Must be called with IOMMU lock held. 192d92fa2dcSLe Tan */ 1931d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s) 194d92fa2dcSLe Tan { 195d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1967df953bdSKnut Omang VTDBus *vtd_bus; 1977df953bdSKnut Omang GHashTableIter bus_it; 198d92fa2dcSLe Tan uint32_t devfn_it; 199d92fa2dcSLe Tan 2007feb51b7SPeter Xu trace_vtd_context_cache_reset(); 2017feb51b7SPeter Xu 2027df953bdSKnut Omang g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr); 2037df953bdSKnut Omang 2047df953bdSKnut Omang while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) { 205bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 2067df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 207d92fa2dcSLe Tan if (!vtd_as) { 208d92fa2dcSLe Tan continue; 209d92fa2dcSLe Tan } 210d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 211d92fa2dcSLe Tan } 212d92fa2dcSLe Tan } 213d92fa2dcSLe Tan s->context_cache_gen = 1; 214d92fa2dcSLe Tan } 215d92fa2dcSLe Tan 2161d9efa73SPeter Xu /* Must be called with IOMMU lock held. */ 2171d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s) 218b5a280c0SLe Tan { 219b5a280c0SLe Tan assert(s->iotlb); 220b5a280c0SLe Tan g_hash_table_remove_all(s->iotlb); 221b5a280c0SLe Tan } 222b5a280c0SLe Tan 2231d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s) 2241d9efa73SPeter Xu { 2251d9efa73SPeter Xu vtd_iommu_lock(s); 2261d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 2271d9efa73SPeter Xu vtd_iommu_unlock(s); 2281d9efa73SPeter Xu } 2291d9efa73SPeter Xu 230bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id, 231d66b969bSJason Wang uint32_t level) 232d66b969bSJason Wang { 233d66b969bSJason Wang return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) | 234d66b969bSJason Wang ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT); 235d66b969bSJason Wang } 236d66b969bSJason Wang 237d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level) 238d66b969bSJason Wang { 239d66b969bSJason Wang return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K; 240d66b969bSJason Wang } 241d66b969bSJason Wang 2421d9efa73SPeter Xu /* Must be called with IOMMU lock held */ 243b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id, 244b5a280c0SLe Tan hwaddr addr) 245b5a280c0SLe Tan { 246d66b969bSJason Wang VTDIOTLBEntry *entry; 247b5a280c0SLe Tan uint64_t key; 248d66b969bSJason Wang int level; 249b5a280c0SLe Tan 250d66b969bSJason Wang for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) { 251d66b969bSJason Wang key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level), 252d66b969bSJason Wang source_id, level); 253d66b969bSJason Wang entry = g_hash_table_lookup(s->iotlb, &key); 254d66b969bSJason Wang if (entry) { 255d66b969bSJason Wang goto out; 256d66b969bSJason Wang } 257d66b969bSJason Wang } 258b5a280c0SLe Tan 259d66b969bSJason Wang out: 260d66b969bSJason Wang return entry; 261b5a280c0SLe Tan } 262b5a280c0SLe Tan 2631d9efa73SPeter Xu /* Must be with IOMMU lock held */ 264b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id, 265b5a280c0SLe Tan uint16_t domain_id, hwaddr addr, uint64_t slpte, 26607f7b733SPeter Xu uint8_t access_flags, uint32_t level) 267b5a280c0SLe Tan { 268b5a280c0SLe Tan VTDIOTLBEntry *entry = g_malloc(sizeof(*entry)); 269b5a280c0SLe Tan uint64_t *key = g_malloc(sizeof(*key)); 270d66b969bSJason Wang uint64_t gfn = vtd_get_iotlb_gfn(addr, level); 271b5a280c0SLe Tan 2726c441e1dSPeter Xu trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id); 273b5a280c0SLe Tan if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) { 2746c441e1dSPeter Xu trace_vtd_iotlb_reset("iotlb exceeds size limit"); 2751d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 276b5a280c0SLe Tan } 277b5a280c0SLe Tan 278b5a280c0SLe Tan entry->gfn = gfn; 279b5a280c0SLe Tan entry->domain_id = domain_id; 280b5a280c0SLe Tan entry->slpte = slpte; 28107f7b733SPeter Xu entry->access_flags = access_flags; 282d66b969bSJason Wang entry->mask = vtd_slpt_level_page_mask(level); 283d66b969bSJason Wang *key = vtd_get_iotlb_key(gfn, source_id, level); 284b5a280c0SLe Tan g_hash_table_replace(s->iotlb, key, entry); 285b5a280c0SLe Tan } 286b5a280c0SLe Tan 2871da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an 2881da12ec4SLe Tan * interrupt via MSI. 2891da12ec4SLe Tan */ 2901da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg, 2911da12ec4SLe Tan hwaddr mesg_data_reg) 2921da12ec4SLe Tan { 29332946019SRadim Krčmář MSIMessage msi; 2941da12ec4SLe Tan 2951da12ec4SLe Tan assert(mesg_data_reg < DMAR_REG_SIZE); 2961da12ec4SLe Tan assert(mesg_addr_reg < DMAR_REG_SIZE); 2971da12ec4SLe Tan 29832946019SRadim Krčmář msi.address = vtd_get_long_raw(s, mesg_addr_reg); 29932946019SRadim Krčmář msi.data = vtd_get_long_raw(s, mesg_data_reg); 3001da12ec4SLe Tan 3017feb51b7SPeter Xu trace_vtd_irq_generate(msi.address, msi.data); 3027feb51b7SPeter Xu 30332946019SRadim Krčmář apic_get_class()->send_msi(&msi); 3041da12ec4SLe Tan } 3051da12ec4SLe Tan 3061da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met. 3071da12ec4SLe Tan * Notice that the value of FSTS_REG being passed to it should be the one 3081da12ec4SLe Tan * before any update. 3091da12ec4SLe Tan */ 3101da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts) 3111da12ec4SLe Tan { 3121da12ec4SLe Tan if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO || 3131da12ec4SLe Tan pre_fsts & VTD_FSTS_IQE) { 3147feb51b7SPeter Xu trace_vtd_err("There are previous interrupt conditions " 3157feb51b7SPeter Xu "to be serviced by software, fault event " 3167feb51b7SPeter Xu "is not generated."); 3171da12ec4SLe Tan return; 3181da12ec4SLe Tan } 3191da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP); 3201da12ec4SLe Tan if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) { 3217feb51b7SPeter Xu trace_vtd_err("Interrupt Mask set, irq is not generated."); 3221da12ec4SLe Tan } else { 3231da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 3241da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 3251da12ec4SLe Tan } 3261da12ec4SLe Tan } 3271da12ec4SLe Tan 3281da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by 3291da12ec4SLe Tan * @index is Set. 3301da12ec4SLe Tan */ 3311da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index) 3321da12ec4SLe Tan { 3331da12ec4SLe Tan /* Each reg is 128-bit */ 3341da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3351da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3361da12ec4SLe Tan 3371da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3381da12ec4SLe Tan 3391da12ec4SLe Tan return vtd_get_quad_raw(s, addr) & VTD_FRCD_F; 3401da12ec4SLe Tan } 3411da12ec4SLe Tan 3421da12ec4SLe Tan /* Update the PPF field of Fault Status Register. 3431da12ec4SLe Tan * Should be called whenever change the F field of any fault recording 3441da12ec4SLe Tan * registers. 3451da12ec4SLe Tan */ 3461da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s) 3471da12ec4SLe Tan { 3481da12ec4SLe Tan uint32_t i; 3491da12ec4SLe Tan uint32_t ppf_mask = 0; 3501da12ec4SLe Tan 3511da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3521da12ec4SLe Tan if (vtd_is_frcd_set(s, i)) { 3531da12ec4SLe Tan ppf_mask = VTD_FSTS_PPF; 3541da12ec4SLe Tan break; 3551da12ec4SLe Tan } 3561da12ec4SLe Tan } 3571da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask); 3587feb51b7SPeter Xu trace_vtd_fsts_ppf(!!ppf_mask); 3591da12ec4SLe Tan } 3601da12ec4SLe Tan 3611da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index) 3621da12ec4SLe Tan { 3631da12ec4SLe Tan /* Each reg is 128-bit */ 3641da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3651da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3661da12ec4SLe Tan 3671da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3681da12ec4SLe Tan 3691da12ec4SLe Tan vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F); 3701da12ec4SLe Tan vtd_update_fsts_ppf(s); 3711da12ec4SLe Tan } 3721da12ec4SLe Tan 3731da12ec4SLe Tan /* Must not update F field now, should be done later */ 3741da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index, 3751da12ec4SLe Tan uint16_t source_id, hwaddr addr, 3761da12ec4SLe Tan VTDFaultReason fault, bool is_write) 3771da12ec4SLe Tan { 3781da12ec4SLe Tan uint64_t hi = 0, lo; 3791da12ec4SLe Tan hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3801da12ec4SLe Tan 3811da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3821da12ec4SLe Tan 3831da12ec4SLe Tan lo = VTD_FRCD_FI(addr); 3841da12ec4SLe Tan hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault); 3851da12ec4SLe Tan if (!is_write) { 3861da12ec4SLe Tan hi |= VTD_FRCD_T; 3871da12ec4SLe Tan } 3881da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr, lo); 3891da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr + 8, hi); 3907feb51b7SPeter Xu 3917feb51b7SPeter Xu trace_vtd_frr_new(index, hi, lo); 3921da12ec4SLe Tan } 3931da12ec4SLe Tan 3941da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */ 3951da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id) 3961da12ec4SLe Tan { 3971da12ec4SLe Tan uint32_t i; 3981da12ec4SLe Tan uint64_t frcd_reg; 3991da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */ 4001da12ec4SLe Tan 4011da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 4021da12ec4SLe Tan frcd_reg = vtd_get_quad_raw(s, addr); 4031da12ec4SLe Tan if ((frcd_reg & VTD_FRCD_F) && 4041da12ec4SLe Tan ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) { 4051da12ec4SLe Tan return true; 4061da12ec4SLe Tan } 4071da12ec4SLe Tan addr += 16; /* 128-bit for each */ 4081da12ec4SLe Tan } 4091da12ec4SLe Tan return false; 4101da12ec4SLe Tan } 4111da12ec4SLe Tan 4121da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */ 4131da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id, 4141da12ec4SLe Tan hwaddr addr, VTDFaultReason fault, 4151da12ec4SLe Tan bool is_write) 4161da12ec4SLe Tan { 4171da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 4181da12ec4SLe Tan 4191da12ec4SLe Tan assert(fault < VTD_FR_MAX); 4201da12ec4SLe Tan 4211da12ec4SLe Tan if (fault == VTD_FR_RESERVED_ERR) { 4221da12ec4SLe Tan /* This is not a normal fault reason case. Drop it. */ 4231da12ec4SLe Tan return; 4241da12ec4SLe Tan } 4257feb51b7SPeter Xu 4267feb51b7SPeter Xu trace_vtd_dmar_fault(source_id, fault, addr, is_write); 4277feb51b7SPeter Xu 4281da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PFO) { 4297feb51b7SPeter Xu trace_vtd_err("New fault is not recorded due to " 4307feb51b7SPeter Xu "Primary Fault Overflow."); 4311da12ec4SLe Tan return; 4321da12ec4SLe Tan } 4337feb51b7SPeter Xu 4341da12ec4SLe Tan if (vtd_try_collapse_fault(s, source_id)) { 4357feb51b7SPeter Xu trace_vtd_err("New fault is not recorded due to " 4367feb51b7SPeter Xu "compression of faults."); 4371da12ec4SLe Tan return; 4381da12ec4SLe Tan } 4397feb51b7SPeter Xu 4401da12ec4SLe Tan if (vtd_is_frcd_set(s, s->next_frcd_reg)) { 4417feb51b7SPeter Xu trace_vtd_err("Next Fault Recording Reg is used, " 4427feb51b7SPeter Xu "new fault is not recorded, set PFO field."); 4431da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO); 4441da12ec4SLe Tan return; 4451da12ec4SLe Tan } 4461da12ec4SLe Tan 4471da12ec4SLe Tan vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write); 4481da12ec4SLe Tan 4491da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PPF) { 4507feb51b7SPeter Xu trace_vtd_err("There are pending faults already, " 4517feb51b7SPeter Xu "fault event is not generated."); 4521da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); 4531da12ec4SLe Tan s->next_frcd_reg++; 4541da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4551da12ec4SLe Tan s->next_frcd_reg = 0; 4561da12ec4SLe Tan } 4571da12ec4SLe Tan } else { 4581da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK, 4591da12ec4SLe Tan VTD_FSTS_FRI(s->next_frcd_reg)); 4601da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */ 4611da12ec4SLe Tan s->next_frcd_reg++; 4621da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4631da12ec4SLe Tan s->next_frcd_reg = 0; 4641da12ec4SLe Tan } 4651da12ec4SLe Tan /* This case actually cause the PPF to be Set. 4661da12ec4SLe Tan * So generate fault event (interrupt). 4671da12ec4SLe Tan */ 4681da12ec4SLe Tan vtd_generate_fault_event(s, fsts_reg); 4691da12ec4SLe Tan } 4701da12ec4SLe Tan } 4711da12ec4SLe Tan 472ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error 473ed7b8fbcSLe Tan * conditions. 474ed7b8fbcSLe Tan */ 475ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s) 476ed7b8fbcSLe Tan { 477ed7b8fbcSLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 478ed7b8fbcSLe Tan 479ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE); 480ed7b8fbcSLe Tan vtd_generate_fault_event(s, fsts_reg); 481ed7b8fbcSLe Tan } 482ed7b8fbcSLe Tan 483ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */ 484ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s) 485ed7b8fbcSLe Tan { 486ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) { 487bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("One pending, skip current"); 488ed7b8fbcSLe Tan return; 489ed7b8fbcSLe Tan } 490ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC); 491ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP); 492ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) { 493bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, " 494bc535e59SPeter Xu "new event not generated"); 495ed7b8fbcSLe Tan return; 496ed7b8fbcSLe Tan } else { 497ed7b8fbcSLe Tan /* Generate the interrupt event */ 498bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("Generating complete event"); 499ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 500ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 501ed7b8fbcSLe Tan } 502ed7b8fbcSLe Tan } 503ed7b8fbcSLe Tan 5041da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root) 5051da12ec4SLe Tan { 5061da12ec4SLe Tan return root->val & VTD_ROOT_ENTRY_P; 5071da12ec4SLe Tan } 5081da12ec4SLe Tan 5091da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index, 5101da12ec4SLe Tan VTDRootEntry *re) 5111da12ec4SLe Tan { 5121da12ec4SLe Tan dma_addr_t addr; 5131da12ec4SLe Tan 5141da12ec4SLe Tan addr = s->root + index * sizeof(*re); 5151da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) { 5166c441e1dSPeter Xu trace_vtd_re_invalid(re->rsvd, re->val); 5171da12ec4SLe Tan re->val = 0; 5181da12ec4SLe Tan return -VTD_FR_ROOT_TABLE_INV; 5191da12ec4SLe Tan } 5201da12ec4SLe Tan re->val = le64_to_cpu(re->val); 5211da12ec4SLe Tan return 0; 5221da12ec4SLe Tan } 5231da12ec4SLe Tan 5248f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context) 5251da12ec4SLe Tan { 5261da12ec4SLe Tan return context->lo & VTD_CONTEXT_ENTRY_P; 5271da12ec4SLe Tan } 5281da12ec4SLe Tan 5291da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index, 5301da12ec4SLe Tan VTDContextEntry *ce) 5311da12ec4SLe Tan { 5321da12ec4SLe Tan dma_addr_t addr; 5331da12ec4SLe Tan 5346c441e1dSPeter Xu /* we have checked that root entry is present */ 5351da12ec4SLe Tan addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce); 5361da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) { 5376c441e1dSPeter Xu trace_vtd_re_invalid(root->rsvd, root->val); 5381da12ec4SLe Tan return -VTD_FR_CONTEXT_TABLE_INV; 5391da12ec4SLe Tan } 5401da12ec4SLe Tan ce->lo = le64_to_cpu(ce->lo); 5411da12ec4SLe Tan ce->hi = le64_to_cpu(ce->hi); 5421da12ec4SLe Tan return 0; 5431da12ec4SLe Tan } 5441da12ec4SLe Tan 5458f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce) 5461da12ec4SLe Tan { 5471da12ec4SLe Tan return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR; 5481da12ec4SLe Tan } 5491da12ec4SLe Tan 55037f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw) 5511da12ec4SLe Tan { 55237f51384SPrasad Singamsetty return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw); 5531da12ec4SLe Tan } 5541da12ec4SLe Tan 5551da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */ 5561da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level) 5571da12ec4SLe Tan { 5581da12ec4SLe Tan return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK); 5591da12ec4SLe Tan } 5601da12ec4SLe Tan 5611da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */ 5621da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index) 5631da12ec4SLe Tan { 5641da12ec4SLe Tan uint64_t slpte; 5651da12ec4SLe Tan 5661da12ec4SLe Tan assert(index < VTD_SL_PT_ENTRY_NR); 5671da12ec4SLe Tan 5681da12ec4SLe Tan if (dma_memory_read(&address_space_memory, 5691da12ec4SLe Tan base_addr + index * sizeof(slpte), &slpte, 5701da12ec4SLe Tan sizeof(slpte))) { 5711da12ec4SLe Tan slpte = (uint64_t)-1; 5721da12ec4SLe Tan return slpte; 5731da12ec4SLe Tan } 5741da12ec4SLe Tan slpte = le64_to_cpu(slpte); 5751da12ec4SLe Tan return slpte; 5761da12ec4SLe Tan } 5771da12ec4SLe Tan 5786e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset 5796e905564SPeter Xu * of current level. 5801da12ec4SLe Tan */ 5816e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level) 5821da12ec4SLe Tan { 5836e905564SPeter Xu return (iova >> vtd_slpt_level_shift(level)) & 5841da12ec4SLe Tan ((1ULL << VTD_SL_LEVEL_BITS) - 1); 5851da12ec4SLe Tan } 5861da12ec4SLe Tan 5871da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */ 5881da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level) 5891da12ec4SLe Tan { 5901da12ec4SLe Tan return VTD_CAP_SAGAW_MASK & s->cap & 5911da12ec4SLe Tan (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT)); 5921da12ec4SLe Tan } 5931da12ec4SLe Tan 5941da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level 5951da12ec4SLe Tan * page-table walk from the Address Width field of context-entry. 5961da12ec4SLe Tan */ 5978f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce) 5981da12ec4SLe Tan { 5991da12ec4SLe Tan return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW); 6001da12ec4SLe Tan } 6011da12ec4SLe Tan 6028f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce) 6031da12ec4SLe Tan { 6041da12ec4SLe Tan return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9; 6051da12ec4SLe Tan } 6061da12ec4SLe Tan 607127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce) 608127ff5c3SPeter Xu { 609127ff5c3SPeter Xu return ce->lo & VTD_CONTEXT_ENTRY_TT; 610127ff5c3SPeter Xu } 611127ff5c3SPeter Xu 612f80c9874SPeter Xu /* Return true if check passed, otherwise false */ 613f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu, 614f80c9874SPeter Xu VTDContextEntry *ce) 615f80c9874SPeter Xu { 616f80c9874SPeter Xu switch (vtd_ce_get_type(ce)) { 617f80c9874SPeter Xu case VTD_CONTEXT_TT_MULTI_LEVEL: 618f80c9874SPeter Xu /* Always supported */ 619f80c9874SPeter Xu break; 620f80c9874SPeter Xu case VTD_CONTEXT_TT_DEV_IOTLB: 621f80c9874SPeter Xu if (!x86_iommu->dt_supported) { 622f80c9874SPeter Xu return false; 623f80c9874SPeter Xu } 624f80c9874SPeter Xu break; 625dbaabb25SPeter Xu case VTD_CONTEXT_TT_PASS_THROUGH: 626dbaabb25SPeter Xu if (!x86_iommu->pt_supported) { 627dbaabb25SPeter Xu return false; 628dbaabb25SPeter Xu } 629dbaabb25SPeter Xu break; 630f80c9874SPeter Xu default: 631f80c9874SPeter Xu /* Unknwon type */ 632f80c9874SPeter Xu return false; 633f80c9874SPeter Xu } 634f80c9874SPeter Xu return true; 635f80c9874SPeter Xu } 636f80c9874SPeter Xu 63737f51384SPrasad Singamsetty static inline uint64_t vtd_iova_limit(VTDContextEntry *ce, uint8_t aw) 638f06a696dSPeter Xu { 6398f7d7161SPeter Xu uint32_t ce_agaw = vtd_ce_get_agaw(ce); 64037f51384SPrasad Singamsetty return 1ULL << MIN(ce_agaw, aw); 641f06a696dSPeter Xu } 642f06a696dSPeter Xu 643f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */ 64437f51384SPrasad Singamsetty static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce, 64537f51384SPrasad Singamsetty uint8_t aw) 646f06a696dSPeter Xu { 647f06a696dSPeter Xu /* 648f06a696dSPeter Xu * Check if @iova is above 2^X-1, where X is the minimum of MGAW 649f06a696dSPeter Xu * in CAP_REG and AW in context-entry. 650f06a696dSPeter Xu */ 65137f51384SPrasad Singamsetty return !(iova & ~(vtd_iova_limit(ce, aw) - 1)); 652f06a696dSPeter Xu } 653f06a696dSPeter Xu 65492e5d85eSPrasad Singamsetty /* 65592e5d85eSPrasad Singamsetty * Rsvd field masks for spte: 65692e5d85eSPrasad Singamsetty * Index [1] to [4] 4k pages 65792e5d85eSPrasad Singamsetty * Index [5] to [8] large pages 65892e5d85eSPrasad Singamsetty */ 65992e5d85eSPrasad Singamsetty static uint64_t vtd_paging_entry_rsvd_field[9]; 6601da12ec4SLe Tan 6611da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level) 6621da12ec4SLe Tan { 6631da12ec4SLe Tan if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) { 6641da12ec4SLe Tan /* Maybe large page */ 6651da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level + 4]; 6661da12ec4SLe Tan } else { 6671da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level]; 6681da12ec4SLe Tan } 6691da12ec4SLe Tan } 6701da12ec4SLe Tan 671dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */ 672dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num) 673dbaabb25SPeter Xu { 674dbaabb25SPeter Xu VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num]; 675dbaabb25SPeter Xu if (!vtd_bus) { 676dbaabb25SPeter Xu /* 677dbaabb25SPeter Xu * Iterate over the registered buses to find the one which 678dbaabb25SPeter Xu * currently hold this bus number, and update the bus_num 679dbaabb25SPeter Xu * lookup table: 680dbaabb25SPeter Xu */ 681dbaabb25SPeter Xu GHashTableIter iter; 682dbaabb25SPeter Xu 683dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 684dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 685dbaabb25SPeter Xu if (pci_bus_num(vtd_bus->bus) == bus_num) { 686dbaabb25SPeter Xu s->vtd_as_by_bus_num[bus_num] = vtd_bus; 687dbaabb25SPeter Xu return vtd_bus; 688dbaabb25SPeter Xu } 689dbaabb25SPeter Xu } 690dbaabb25SPeter Xu } 691dbaabb25SPeter Xu return vtd_bus; 692dbaabb25SPeter Xu } 693dbaabb25SPeter Xu 6946e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level 6951da12ec4SLe Tan * of the translation, can be used for deciding the size of large page. 6961da12ec4SLe Tan */ 6976e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write, 6981da12ec4SLe Tan uint64_t *slptep, uint32_t *slpte_level, 69937f51384SPrasad Singamsetty bool *reads, bool *writes, uint8_t aw_bits) 7001da12ec4SLe Tan { 7018f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 7028f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 7031da12ec4SLe Tan uint32_t offset; 7041da12ec4SLe Tan uint64_t slpte; 7051da12ec4SLe Tan uint64_t access_right_check; 7061da12ec4SLe Tan 70737f51384SPrasad Singamsetty if (!vtd_iova_range_check(iova, ce, aw_bits)) { 7087feb51b7SPeter Xu trace_vtd_err_dmar_iova_overflow(iova); 7091da12ec4SLe Tan return -VTD_FR_ADDR_BEYOND_MGAW; 7101da12ec4SLe Tan } 7111da12ec4SLe Tan 7121da12ec4SLe Tan /* FIXME: what is the Atomics request here? */ 7131da12ec4SLe Tan access_right_check = is_write ? VTD_SL_W : VTD_SL_R; 7141da12ec4SLe Tan 7151da12ec4SLe Tan while (true) { 7166e905564SPeter Xu offset = vtd_iova_level_offset(iova, level); 7171da12ec4SLe Tan slpte = vtd_get_slpte(addr, offset); 7181da12ec4SLe Tan 7191da12ec4SLe Tan if (slpte == (uint64_t)-1) { 7207feb51b7SPeter Xu trace_vtd_err_dmar_slpte_read_error(iova, level); 7218f7d7161SPeter Xu if (level == vtd_ce_get_level(ce)) { 7221da12ec4SLe Tan /* Invalid programming of context-entry */ 7231da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 7241da12ec4SLe Tan } else { 7251da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_INV; 7261da12ec4SLe Tan } 7271da12ec4SLe Tan } 7281da12ec4SLe Tan *reads = (*reads) && (slpte & VTD_SL_R); 7291da12ec4SLe Tan *writes = (*writes) && (slpte & VTD_SL_W); 7301da12ec4SLe Tan if (!(slpte & access_right_check)) { 7317feb51b7SPeter Xu trace_vtd_err_dmar_slpte_perm_error(iova, level, slpte, is_write); 7321da12ec4SLe Tan return is_write ? -VTD_FR_WRITE : -VTD_FR_READ; 7331da12ec4SLe Tan } 7341da12ec4SLe Tan if (vtd_slpte_nonzero_rsvd(slpte, level)) { 7357feb51b7SPeter Xu trace_vtd_err_dmar_slpte_resv_error(iova, level, slpte); 7361da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_RSVD; 7371da12ec4SLe Tan } 7381da12ec4SLe Tan 7391da12ec4SLe Tan if (vtd_is_last_slpte(slpte, level)) { 7401da12ec4SLe Tan *slptep = slpte; 7411da12ec4SLe Tan *slpte_level = level; 7421da12ec4SLe Tan return 0; 7431da12ec4SLe Tan } 74437f51384SPrasad Singamsetty addr = vtd_get_slpte_addr(slpte, aw_bits); 7451da12ec4SLe Tan level--; 7461da12ec4SLe Tan } 7471da12ec4SLe Tan } 7481da12ec4SLe Tan 749f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private); 750f06a696dSPeter Xu 75136d2d52bSPeter Xu static int vtd_page_walk_one(IOMMUTLBEntry *entry, int level, 75236d2d52bSPeter Xu vtd_page_walk_hook hook_fn, void *private) 75336d2d52bSPeter Xu { 75436d2d52bSPeter Xu assert(hook_fn); 75536d2d52bSPeter Xu trace_vtd_page_walk_one(level, entry->iova, entry->translated_addr, 75636d2d52bSPeter Xu entry->addr_mask, entry->perm); 75736d2d52bSPeter Xu return hook_fn(entry, private); 75836d2d52bSPeter Xu } 75936d2d52bSPeter Xu 760f06a696dSPeter Xu /** 761f06a696dSPeter Xu * vtd_page_walk_level - walk over specific level for IOVA range 762f06a696dSPeter Xu * 763f06a696dSPeter Xu * @addr: base GPA addr to start the walk 764f06a696dSPeter Xu * @start: IOVA range start address 765f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 766f06a696dSPeter Xu * @hook_fn: hook func to be called when detected page 767f06a696dSPeter Xu * @private: private data to be passed into hook func 768f06a696dSPeter Xu * @read: whether parent level has read permission 769f06a696dSPeter Xu * @write: whether parent level has write permission 770f06a696dSPeter Xu * @notify_unmap: whether we should notify invalid entries 77137f51384SPrasad Singamsetty * @aw: maximum address width 772f06a696dSPeter Xu */ 773f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start, 774f06a696dSPeter Xu uint64_t end, vtd_page_walk_hook hook_fn, 77537f51384SPrasad Singamsetty void *private, uint32_t level, bool read, 77637f51384SPrasad Singamsetty bool write, bool notify_unmap, uint8_t aw) 777f06a696dSPeter Xu { 778f06a696dSPeter Xu bool read_cur, write_cur, entry_valid; 779f06a696dSPeter Xu uint32_t offset; 780f06a696dSPeter Xu uint64_t slpte; 781f06a696dSPeter Xu uint64_t subpage_size, subpage_mask; 782f06a696dSPeter Xu IOMMUTLBEntry entry; 783f06a696dSPeter Xu uint64_t iova = start; 784f06a696dSPeter Xu uint64_t iova_next; 785f06a696dSPeter Xu int ret = 0; 786f06a696dSPeter Xu 787f06a696dSPeter Xu trace_vtd_page_walk_level(addr, level, start, end); 788f06a696dSPeter Xu 789f06a696dSPeter Xu subpage_size = 1ULL << vtd_slpt_level_shift(level); 790f06a696dSPeter Xu subpage_mask = vtd_slpt_level_page_mask(level); 791f06a696dSPeter Xu 792f06a696dSPeter Xu while (iova < end) { 793f06a696dSPeter Xu iova_next = (iova & subpage_mask) + subpage_size; 794f06a696dSPeter Xu 795f06a696dSPeter Xu offset = vtd_iova_level_offset(iova, level); 796f06a696dSPeter Xu slpte = vtd_get_slpte(addr, offset); 797f06a696dSPeter Xu 798f06a696dSPeter Xu if (slpte == (uint64_t)-1) { 799f06a696dSPeter Xu trace_vtd_page_walk_skip_read(iova, iova_next); 800f06a696dSPeter Xu goto next; 801f06a696dSPeter Xu } 802f06a696dSPeter Xu 803f06a696dSPeter Xu if (vtd_slpte_nonzero_rsvd(slpte, level)) { 804f06a696dSPeter Xu trace_vtd_page_walk_skip_reserve(iova, iova_next); 805f06a696dSPeter Xu goto next; 806f06a696dSPeter Xu } 807f06a696dSPeter Xu 808f06a696dSPeter Xu /* Permissions are stacked with parents' */ 809f06a696dSPeter Xu read_cur = read && (slpte & VTD_SL_R); 810f06a696dSPeter Xu write_cur = write && (slpte & VTD_SL_W); 811f06a696dSPeter Xu 812f06a696dSPeter Xu /* 813f06a696dSPeter Xu * As long as we have either read/write permission, this is a 814f06a696dSPeter Xu * valid entry. The rule works for both page entries and page 815f06a696dSPeter Xu * table entries. 816f06a696dSPeter Xu */ 817f06a696dSPeter Xu entry_valid = read_cur | write_cur; 818f06a696dSPeter Xu 819f06a696dSPeter Xu entry.target_as = &address_space_memory; 820f06a696dSPeter Xu entry.iova = iova & subpage_mask; 82136d2d52bSPeter Xu entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur); 82236d2d52bSPeter Xu entry.addr_mask = ~subpage_mask; 82336d2d52bSPeter Xu 82436d2d52bSPeter Xu if (vtd_is_last_slpte(slpte, level)) { 825f06a696dSPeter Xu /* NOTE: this is only meaningful if entry_valid == true */ 82637f51384SPrasad Singamsetty entry.translated_addr = vtd_get_slpte_addr(slpte, aw); 827f06a696dSPeter Xu if (!entry_valid && !notify_unmap) { 828f06a696dSPeter Xu trace_vtd_page_walk_skip_perm(iova, iova_next); 829f06a696dSPeter Xu goto next; 830f06a696dSPeter Xu } 83136d2d52bSPeter Xu ret = vtd_page_walk_one(&entry, level, hook_fn, private); 832f06a696dSPeter Xu if (ret < 0) { 833f06a696dSPeter Xu return ret; 834f06a696dSPeter Xu } 835f06a696dSPeter Xu } else { 836f06a696dSPeter Xu if (!entry_valid) { 83736d2d52bSPeter Xu if (notify_unmap) { 83836d2d52bSPeter Xu /* 83936d2d52bSPeter Xu * The whole entry is invalid; unmap it all. 84036d2d52bSPeter Xu * Translated address is meaningless, zero it. 84136d2d52bSPeter Xu */ 84236d2d52bSPeter Xu entry.translated_addr = 0x0; 84336d2d52bSPeter Xu ret = vtd_page_walk_one(&entry, level, hook_fn, private); 84436d2d52bSPeter Xu if (ret < 0) { 84536d2d52bSPeter Xu return ret; 84636d2d52bSPeter Xu } 84736d2d52bSPeter Xu } else { 848f06a696dSPeter Xu trace_vtd_page_walk_skip_perm(iova, iova_next); 84936d2d52bSPeter Xu } 850f06a696dSPeter Xu goto next; 851f06a696dSPeter Xu } 85237f51384SPrasad Singamsetty ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, aw), iova, 853f06a696dSPeter Xu MIN(iova_next, end), hook_fn, private, 854f06a696dSPeter Xu level - 1, read_cur, write_cur, 85537f51384SPrasad Singamsetty notify_unmap, aw); 856f06a696dSPeter Xu if (ret < 0) { 857f06a696dSPeter Xu return ret; 858f06a696dSPeter Xu } 859f06a696dSPeter Xu } 860f06a696dSPeter Xu 861f06a696dSPeter Xu next: 862f06a696dSPeter Xu iova = iova_next; 863f06a696dSPeter Xu } 864f06a696dSPeter Xu 865f06a696dSPeter Xu return 0; 866f06a696dSPeter Xu } 867f06a696dSPeter Xu 868f06a696dSPeter Xu /** 869f06a696dSPeter Xu * vtd_page_walk - walk specific IOVA range, and call the hook 870f06a696dSPeter Xu * 871f06a696dSPeter Xu * @ce: context entry to walk upon 872f06a696dSPeter Xu * @start: IOVA address to start the walk 873f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 874f06a696dSPeter Xu * @hook_fn: the hook that to be called for each detected area 875f06a696dSPeter Xu * @private: private data for the hook function 87637f51384SPrasad Singamsetty * @aw: maximum address width 877f06a696dSPeter Xu */ 878f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end, 879dd4d607eSPeter Xu vtd_page_walk_hook hook_fn, void *private, 88037f51384SPrasad Singamsetty bool notify_unmap, uint8_t aw) 881f06a696dSPeter Xu { 8828f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 8838f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 884f06a696dSPeter Xu 88537f51384SPrasad Singamsetty if (!vtd_iova_range_check(start, ce, aw)) { 886f06a696dSPeter Xu return -VTD_FR_ADDR_BEYOND_MGAW; 887f06a696dSPeter Xu } 888f06a696dSPeter Xu 88937f51384SPrasad Singamsetty if (!vtd_iova_range_check(end, ce, aw)) { 890f06a696dSPeter Xu /* Fix end so that it reaches the maximum */ 89137f51384SPrasad Singamsetty end = vtd_iova_limit(ce, aw); 892f06a696dSPeter Xu } 893f06a696dSPeter Xu 894f06a696dSPeter Xu return vtd_page_walk_level(addr, start, end, hook_fn, private, 89537f51384SPrasad Singamsetty level, true, true, notify_unmap, aw); 896f06a696dSPeter Xu } 897f06a696dSPeter Xu 8981da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */ 8991da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num, 9001da12ec4SLe Tan uint8_t devfn, VTDContextEntry *ce) 9011da12ec4SLe Tan { 9021da12ec4SLe Tan VTDRootEntry re; 9031da12ec4SLe Tan int ret_fr; 904f80c9874SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 9051da12ec4SLe Tan 9061da12ec4SLe Tan ret_fr = vtd_get_root_entry(s, bus_num, &re); 9071da12ec4SLe Tan if (ret_fr) { 9081da12ec4SLe Tan return ret_fr; 9091da12ec4SLe Tan } 9101da12ec4SLe Tan 9111da12ec4SLe Tan if (!vtd_root_entry_present(&re)) { 9126c441e1dSPeter Xu /* Not error - it's okay we don't have root entry. */ 9136c441e1dSPeter Xu trace_vtd_re_not_present(bus_num); 9141da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 915f80c9874SPeter Xu } 916f80c9874SPeter Xu 91737f51384SPrasad Singamsetty if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD(s->aw_bits))) { 9186c441e1dSPeter Xu trace_vtd_re_invalid(re.rsvd, re.val); 9191da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_RSVD; 9201da12ec4SLe Tan } 9211da12ec4SLe Tan 9221da12ec4SLe Tan ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce); 9231da12ec4SLe Tan if (ret_fr) { 9241da12ec4SLe Tan return ret_fr; 9251da12ec4SLe Tan } 9261da12ec4SLe Tan 9278f7d7161SPeter Xu if (!vtd_ce_present(ce)) { 9286c441e1dSPeter Xu /* Not error - it's okay we don't have context entry. */ 9296c441e1dSPeter Xu trace_vtd_ce_not_present(bus_num, devfn); 9301da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_P; 931f80c9874SPeter Xu } 932f80c9874SPeter Xu 933f80c9874SPeter Xu if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) || 93437f51384SPrasad Singamsetty (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) { 9356c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 9361da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_RSVD; 9371da12ec4SLe Tan } 938f80c9874SPeter Xu 9391da12ec4SLe Tan /* Check if the programming of context-entry is valid */ 9408f7d7161SPeter Xu if (!vtd_is_level_supported(s, vtd_ce_get_level(ce))) { 9416c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 9421da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 943f80c9874SPeter Xu } 944f80c9874SPeter Xu 945f80c9874SPeter Xu /* Do translation type check */ 946f80c9874SPeter Xu if (!vtd_ce_type_check(x86_iommu, ce)) { 9476c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 9481da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 9491da12ec4SLe Tan } 950f80c9874SPeter Xu 9511da12ec4SLe Tan return 0; 9521da12ec4SLe Tan } 9531da12ec4SLe Tan 954dbaabb25SPeter Xu /* 955dbaabb25SPeter Xu * Fetch translation type for specific device. Returns <0 if error 956dbaabb25SPeter Xu * happens, otherwise return the shifted type to check against 957dbaabb25SPeter Xu * VTD_CONTEXT_TT_*. 958dbaabb25SPeter Xu */ 959dbaabb25SPeter Xu static int vtd_dev_get_trans_type(VTDAddressSpace *as) 960dbaabb25SPeter Xu { 961dbaabb25SPeter Xu IntelIOMMUState *s; 962dbaabb25SPeter Xu VTDContextEntry ce; 963dbaabb25SPeter Xu int ret; 964dbaabb25SPeter Xu 965dbaabb25SPeter Xu s = as->iommu_state; 966dbaabb25SPeter Xu 967dbaabb25SPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus), 968dbaabb25SPeter Xu as->devfn, &ce); 969dbaabb25SPeter Xu if (ret) { 970dbaabb25SPeter Xu return ret; 971dbaabb25SPeter Xu } 972dbaabb25SPeter Xu 973dbaabb25SPeter Xu return vtd_ce_get_type(&ce); 974dbaabb25SPeter Xu } 975dbaabb25SPeter Xu 976dbaabb25SPeter Xu static bool vtd_dev_pt_enabled(VTDAddressSpace *as) 977dbaabb25SPeter Xu { 978dbaabb25SPeter Xu int ret; 979dbaabb25SPeter Xu 980dbaabb25SPeter Xu assert(as); 981dbaabb25SPeter Xu 982dbaabb25SPeter Xu ret = vtd_dev_get_trans_type(as); 983dbaabb25SPeter Xu if (ret < 0) { 984dbaabb25SPeter Xu /* 985dbaabb25SPeter Xu * Possibly failed to parse the context entry for some reason 986dbaabb25SPeter Xu * (e.g., during init, or any guest configuration errors on 987dbaabb25SPeter Xu * context entries). We should assume PT not enabled for 988dbaabb25SPeter Xu * safety. 989dbaabb25SPeter Xu */ 990dbaabb25SPeter Xu return false; 991dbaabb25SPeter Xu } 992dbaabb25SPeter Xu 993dbaabb25SPeter Xu return ret == VTD_CONTEXT_TT_PASS_THROUGH; 994dbaabb25SPeter Xu } 995dbaabb25SPeter Xu 996dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */ 997dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as) 998dbaabb25SPeter Xu { 999dbaabb25SPeter Xu bool use_iommu; 100066a4a031SPeter Xu /* Whether we need to take the BQL on our own */ 100166a4a031SPeter Xu bool take_bql = !qemu_mutex_iothread_locked(); 1002dbaabb25SPeter Xu 1003dbaabb25SPeter Xu assert(as); 1004dbaabb25SPeter Xu 1005dbaabb25SPeter Xu use_iommu = as->iommu_state->dmar_enabled & !vtd_dev_pt_enabled(as); 1006dbaabb25SPeter Xu 1007dbaabb25SPeter Xu trace_vtd_switch_address_space(pci_bus_num(as->bus), 1008dbaabb25SPeter Xu VTD_PCI_SLOT(as->devfn), 1009dbaabb25SPeter Xu VTD_PCI_FUNC(as->devfn), 1010dbaabb25SPeter Xu use_iommu); 1011dbaabb25SPeter Xu 101266a4a031SPeter Xu /* 101366a4a031SPeter Xu * It's possible that we reach here without BQL, e.g., when called 101466a4a031SPeter Xu * from vtd_pt_enable_fast_path(). However the memory APIs need 101566a4a031SPeter Xu * it. We'd better make sure we have had it already, or, take it. 101666a4a031SPeter Xu */ 101766a4a031SPeter Xu if (take_bql) { 101866a4a031SPeter Xu qemu_mutex_lock_iothread(); 101966a4a031SPeter Xu } 102066a4a031SPeter Xu 1021dbaabb25SPeter Xu /* Turn off first then on the other */ 1022dbaabb25SPeter Xu if (use_iommu) { 1023dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, false); 10243df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), true); 1025dbaabb25SPeter Xu } else { 10263df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), false); 1027dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, true); 1028dbaabb25SPeter Xu } 1029dbaabb25SPeter Xu 103066a4a031SPeter Xu if (take_bql) { 103166a4a031SPeter Xu qemu_mutex_unlock_iothread(); 103266a4a031SPeter Xu } 103366a4a031SPeter Xu 1034dbaabb25SPeter Xu return use_iommu; 1035dbaabb25SPeter Xu } 1036dbaabb25SPeter Xu 1037dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s) 1038dbaabb25SPeter Xu { 1039dbaabb25SPeter Xu GHashTableIter iter; 1040dbaabb25SPeter Xu VTDBus *vtd_bus; 1041dbaabb25SPeter Xu int i; 1042dbaabb25SPeter Xu 1043dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 1044dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 1045bf33cc75SPeter Xu for (i = 0; i < PCI_DEVFN_MAX; i++) { 1046dbaabb25SPeter Xu if (!vtd_bus->dev_as[i]) { 1047dbaabb25SPeter Xu continue; 1048dbaabb25SPeter Xu } 1049dbaabb25SPeter Xu vtd_switch_address_space(vtd_bus->dev_as[i]); 1050dbaabb25SPeter Xu } 1051dbaabb25SPeter Xu } 1052dbaabb25SPeter Xu } 1053dbaabb25SPeter Xu 10541da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn) 10551da12ec4SLe Tan { 10561da12ec4SLe Tan return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL); 10571da12ec4SLe Tan } 10581da12ec4SLe Tan 10591da12ec4SLe Tan static const bool vtd_qualified_faults[] = { 10601da12ec4SLe Tan [VTD_FR_RESERVED] = false, 10611da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_P] = false, 10621da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_P] = true, 10631da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_INV] = true, 10641da12ec4SLe Tan [VTD_FR_ADDR_BEYOND_MGAW] = true, 10651da12ec4SLe Tan [VTD_FR_WRITE] = true, 10661da12ec4SLe Tan [VTD_FR_READ] = true, 10671da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_INV] = true, 10681da12ec4SLe Tan [VTD_FR_ROOT_TABLE_INV] = false, 10691da12ec4SLe Tan [VTD_FR_CONTEXT_TABLE_INV] = false, 10701da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_RSVD] = false, 10711da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_RSVD] = true, 10721da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_TT] = true, 10731da12ec4SLe Tan [VTD_FR_RESERVED_ERR] = false, 10741da12ec4SLe Tan [VTD_FR_MAX] = false, 10751da12ec4SLe Tan }; 10761da12ec4SLe Tan 10771da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software 10781da12ec4SLe Tan * only if the FPD field in the context-entry used to process the faulting 10791da12ec4SLe Tan * request is 0. 10801da12ec4SLe Tan */ 10811da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault) 10821da12ec4SLe Tan { 10831da12ec4SLe Tan return vtd_qualified_faults[fault]; 10841da12ec4SLe Tan } 10851da12ec4SLe Tan 10861da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr) 10871da12ec4SLe Tan { 10881da12ec4SLe Tan return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST; 10891da12ec4SLe Tan } 10901da12ec4SLe Tan 1091dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id) 1092dbaabb25SPeter Xu { 1093dbaabb25SPeter Xu VTDBus *vtd_bus; 1094dbaabb25SPeter Xu VTDAddressSpace *vtd_as; 1095dbaabb25SPeter Xu bool success = false; 1096dbaabb25SPeter Xu 1097dbaabb25SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id)); 1098dbaabb25SPeter Xu if (!vtd_bus) { 1099dbaabb25SPeter Xu goto out; 1100dbaabb25SPeter Xu } 1101dbaabb25SPeter Xu 1102dbaabb25SPeter Xu vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)]; 1103dbaabb25SPeter Xu if (!vtd_as) { 1104dbaabb25SPeter Xu goto out; 1105dbaabb25SPeter Xu } 1106dbaabb25SPeter Xu 1107dbaabb25SPeter Xu if (vtd_switch_address_space(vtd_as) == false) { 1108dbaabb25SPeter Xu /* We switched off IOMMU region successfully. */ 1109dbaabb25SPeter Xu success = true; 1110dbaabb25SPeter Xu } 1111dbaabb25SPeter Xu 1112dbaabb25SPeter Xu out: 1113dbaabb25SPeter Xu trace_vtd_pt_enable_fast_path(source_id, success); 1114dbaabb25SPeter Xu } 1115dbaabb25SPeter Xu 11161da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu 11171da12ec4SLe Tan * translation. 111879e2b9aeSPaolo Bonzini * 111979e2b9aeSPaolo Bonzini * Called from RCU critical section. 112079e2b9aeSPaolo Bonzini * 11211da12ec4SLe Tan * @bus_num: The bus number 11221da12ec4SLe Tan * @devfn: The devfn, which is the combined of device and function number 11231da12ec4SLe Tan * @is_write: The access is a write operation 11241da12ec4SLe Tan * @entry: IOMMUTLBEntry that contain the addr to be translated and result 1125b9313021SPeter Xu * 1126b9313021SPeter Xu * Returns true if translation is successful, otherwise false. 11271da12ec4SLe Tan */ 1128b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus, 11291da12ec4SLe Tan uint8_t devfn, hwaddr addr, bool is_write, 11301da12ec4SLe Tan IOMMUTLBEntry *entry) 11311da12ec4SLe Tan { 1132d92fa2dcSLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 11331da12ec4SLe Tan VTDContextEntry ce; 11347df953bdSKnut Omang uint8_t bus_num = pci_bus_num(bus); 11351d9efa73SPeter Xu VTDContextCacheEntry *cc_entry; 1136d66b969bSJason Wang uint64_t slpte, page_mask; 11371da12ec4SLe Tan uint32_t level; 11381da12ec4SLe Tan uint16_t source_id = vtd_make_source_id(bus_num, devfn); 11391da12ec4SLe Tan int ret_fr; 11401da12ec4SLe Tan bool is_fpd_set = false; 11411da12ec4SLe Tan bool reads = true; 11421da12ec4SLe Tan bool writes = true; 114307f7b733SPeter Xu uint8_t access_flags; 1144b5a280c0SLe Tan VTDIOTLBEntry *iotlb_entry; 11451da12ec4SLe Tan 1146046ab7e9SPeter Xu /* 1147046ab7e9SPeter Xu * We have standalone memory region for interrupt addresses, we 1148046ab7e9SPeter Xu * should never receive translation requests in this region. 11491da12ec4SLe Tan */ 1150046ab7e9SPeter Xu assert(!vtd_is_interrupt_addr(addr)); 1151046ab7e9SPeter Xu 11521d9efa73SPeter Xu vtd_iommu_lock(s); 11531d9efa73SPeter Xu 11541d9efa73SPeter Xu cc_entry = &vtd_as->context_cache_entry; 11551d9efa73SPeter Xu 1156b5a280c0SLe Tan /* Try to fetch slpte form IOTLB */ 1157b5a280c0SLe Tan iotlb_entry = vtd_lookup_iotlb(s, source_id, addr); 1158b5a280c0SLe Tan if (iotlb_entry) { 11596c441e1dSPeter Xu trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte, 11606c441e1dSPeter Xu iotlb_entry->domain_id); 1161b5a280c0SLe Tan slpte = iotlb_entry->slpte; 116207f7b733SPeter Xu access_flags = iotlb_entry->access_flags; 1163d66b969bSJason Wang page_mask = iotlb_entry->mask; 1164b5a280c0SLe Tan goto out; 1165b5a280c0SLe Tan } 1166b9313021SPeter Xu 1167d92fa2dcSLe Tan /* Try to fetch context-entry from cache first */ 1168d92fa2dcSLe Tan if (cc_entry->context_cache_gen == s->context_cache_gen) { 11696c441e1dSPeter Xu trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi, 11706c441e1dSPeter Xu cc_entry->context_entry.lo, 11716c441e1dSPeter Xu cc_entry->context_cache_gen); 1172d92fa2dcSLe Tan ce = cc_entry->context_entry; 1173d92fa2dcSLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 1174d92fa2dcSLe Tan } else { 11751da12ec4SLe Tan ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce); 11761da12ec4SLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 11771da12ec4SLe Tan if (ret_fr) { 11781da12ec4SLe Tan ret_fr = -ret_fr; 11791da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 11806c441e1dSPeter Xu trace_vtd_fault_disabled(); 11811da12ec4SLe Tan } else { 11821da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 11831da12ec4SLe Tan } 1184b9313021SPeter Xu goto error; 11851da12ec4SLe Tan } 1186d92fa2dcSLe Tan /* Update context-cache */ 11876c441e1dSPeter Xu trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo, 11886c441e1dSPeter Xu cc_entry->context_cache_gen, 11896c441e1dSPeter Xu s->context_cache_gen); 1190d92fa2dcSLe Tan cc_entry->context_entry = ce; 1191d92fa2dcSLe Tan cc_entry->context_cache_gen = s->context_cache_gen; 1192d92fa2dcSLe Tan } 11931da12ec4SLe Tan 1194dbaabb25SPeter Xu /* 1195dbaabb25SPeter Xu * We don't need to translate for pass-through context entries. 1196dbaabb25SPeter Xu * Also, let's ignore IOTLB caching as well for PT devices. 1197dbaabb25SPeter Xu */ 1198dbaabb25SPeter Xu if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) { 1199892721d9SPeter Xu entry->iova = addr & VTD_PAGE_MASK_4K; 1200dbaabb25SPeter Xu entry->translated_addr = entry->iova; 1201892721d9SPeter Xu entry->addr_mask = ~VTD_PAGE_MASK_4K; 1202dbaabb25SPeter Xu entry->perm = IOMMU_RW; 1203dbaabb25SPeter Xu trace_vtd_translate_pt(source_id, entry->iova); 1204dbaabb25SPeter Xu 1205dbaabb25SPeter Xu /* 1206dbaabb25SPeter Xu * When this happens, it means firstly caching-mode is not 1207dbaabb25SPeter Xu * enabled, and this is the first passthrough translation for 1208dbaabb25SPeter Xu * the device. Let's enable the fast path for passthrough. 1209dbaabb25SPeter Xu * 1210dbaabb25SPeter Xu * When passthrough is disabled again for the device, we can 1211dbaabb25SPeter Xu * capture it via the context entry invalidation, then the 1212dbaabb25SPeter Xu * IOMMU region can be swapped back. 1213dbaabb25SPeter Xu */ 1214dbaabb25SPeter Xu vtd_pt_enable_fast_path(s, source_id); 12151d9efa73SPeter Xu vtd_iommu_unlock(s); 1216b9313021SPeter Xu return true; 1217dbaabb25SPeter Xu } 1218dbaabb25SPeter Xu 12196e905564SPeter Xu ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level, 122037f51384SPrasad Singamsetty &reads, &writes, s->aw_bits); 12211da12ec4SLe Tan if (ret_fr) { 12221da12ec4SLe Tan ret_fr = -ret_fr; 12231da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 12246c441e1dSPeter Xu trace_vtd_fault_disabled(); 12251da12ec4SLe Tan } else { 12261da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 12271da12ec4SLe Tan } 1228b9313021SPeter Xu goto error; 12291da12ec4SLe Tan } 12301da12ec4SLe Tan 1231d66b969bSJason Wang page_mask = vtd_slpt_level_page_mask(level); 123207f7b733SPeter Xu access_flags = IOMMU_ACCESS_FLAG(reads, writes); 1233b5a280c0SLe Tan vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte, 123407f7b733SPeter Xu access_flags, level); 1235b5a280c0SLe Tan out: 12361d9efa73SPeter Xu vtd_iommu_unlock(s); 1237d66b969bSJason Wang entry->iova = addr & page_mask; 123837f51384SPrasad Singamsetty entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask; 1239d66b969bSJason Wang entry->addr_mask = ~page_mask; 124007f7b733SPeter Xu entry->perm = access_flags; 1241b9313021SPeter Xu return true; 1242b9313021SPeter Xu 1243b9313021SPeter Xu error: 12441d9efa73SPeter Xu vtd_iommu_unlock(s); 1245b9313021SPeter Xu entry->iova = 0; 1246b9313021SPeter Xu entry->translated_addr = 0; 1247b9313021SPeter Xu entry->addr_mask = 0; 1248b9313021SPeter Xu entry->perm = IOMMU_NONE; 1249b9313021SPeter Xu return false; 12501da12ec4SLe Tan } 12511da12ec4SLe Tan 12521da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s) 12531da12ec4SLe Tan { 12541da12ec4SLe Tan s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG); 12551da12ec4SLe Tan s->root_extended = s->root & VTD_RTADDR_RTT; 125637f51384SPrasad Singamsetty s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits); 12571da12ec4SLe Tan 12587feb51b7SPeter Xu trace_vtd_reg_dmar_root(s->root, s->root_extended); 12591da12ec4SLe Tan } 12601da12ec4SLe Tan 126102a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global, 126202a2cbc8SPeter Xu uint32_t index, uint32_t mask) 126302a2cbc8SPeter Xu { 126402a2cbc8SPeter Xu x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask); 126502a2cbc8SPeter Xu } 126602a2cbc8SPeter Xu 1267a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s) 1268a5861439SPeter Xu { 1269a5861439SPeter Xu uint64_t value = 0; 1270a5861439SPeter Xu value = vtd_get_quad_raw(s, DMAR_IRTA_REG); 1271a5861439SPeter Xu s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1); 127237f51384SPrasad Singamsetty s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits); 127328589311SJan Kiszka s->intr_eime = value & VTD_IRTA_EIME; 1274a5861439SPeter Xu 127502a2cbc8SPeter Xu /* Notify global invalidation */ 127602a2cbc8SPeter Xu vtd_iec_notify_all(s, true, 0, 0); 1277a5861439SPeter Xu 12787feb51b7SPeter Xu trace_vtd_reg_ir_root(s->intr_root, s->intr_size); 1279a5861439SPeter Xu } 1280a5861439SPeter Xu 1281dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s) 1282dd4d607eSPeter Xu { 1283b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1284dd4d607eSPeter Xu 1285b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 1286b4a4ba0dSPeter Xu memory_region_iommu_replay_all(&vtd_as->iommu); 1287dd4d607eSPeter Xu } 1288dd4d607eSPeter Xu } 1289dd4d607eSPeter Xu 1290d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s) 1291d92fa2dcSLe Tan { 1292bc535e59SPeter Xu trace_vtd_inv_desc_cc_global(); 12931d9efa73SPeter Xu /* Protects context cache */ 12941d9efa73SPeter Xu vtd_iommu_lock(s); 1295d92fa2dcSLe Tan s->context_cache_gen++; 1296d92fa2dcSLe Tan if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) { 12971d9efa73SPeter Xu vtd_reset_context_cache_locked(s); 1298d92fa2dcSLe Tan } 12991d9efa73SPeter Xu vtd_iommu_unlock(s); 1300dbaabb25SPeter Xu vtd_switch_address_space_all(s); 1301dd4d607eSPeter Xu /* 1302dd4d607eSPeter Xu * From VT-d spec 6.5.2.1, a global context entry invalidation 1303dd4d607eSPeter Xu * should be followed by a IOTLB global invalidation, so we should 1304dd4d607eSPeter Xu * be safe even without this. Hoewever, let's replay the region as 1305dd4d607eSPeter Xu * well to be safer, and go back here when we need finer tunes for 1306dd4d607eSPeter Xu * VT-d emulation codes. 1307dd4d607eSPeter Xu */ 1308dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1309d92fa2dcSLe Tan } 1310d92fa2dcSLe Tan 1311d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation. 1312d92fa2dcSLe Tan * @func_mask: FM field after shifting 1313d92fa2dcSLe Tan */ 1314d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s, 1315d92fa2dcSLe Tan uint16_t source_id, 1316d92fa2dcSLe Tan uint16_t func_mask) 1317d92fa2dcSLe Tan { 1318d92fa2dcSLe Tan uint16_t mask; 13197df953bdSKnut Omang VTDBus *vtd_bus; 1320d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1321bc535e59SPeter Xu uint8_t bus_n, devfn; 1322d92fa2dcSLe Tan uint16_t devfn_it; 1323d92fa2dcSLe Tan 1324bc535e59SPeter Xu trace_vtd_inv_desc_cc_devices(source_id, func_mask); 1325bc535e59SPeter Xu 1326d92fa2dcSLe Tan switch (func_mask & 3) { 1327d92fa2dcSLe Tan case 0: 1328d92fa2dcSLe Tan mask = 0; /* No bits in the SID field masked */ 1329d92fa2dcSLe Tan break; 1330d92fa2dcSLe Tan case 1: 1331d92fa2dcSLe Tan mask = 4; /* Mask bit 2 in the SID field */ 1332d92fa2dcSLe Tan break; 1333d92fa2dcSLe Tan case 2: 1334d92fa2dcSLe Tan mask = 6; /* Mask bit 2:1 in the SID field */ 1335d92fa2dcSLe Tan break; 1336d92fa2dcSLe Tan case 3: 1337d92fa2dcSLe Tan mask = 7; /* Mask bit 2:0 in the SID field */ 1338d92fa2dcSLe Tan break; 1339d92fa2dcSLe Tan } 13406cb99accSPeter Xu mask = ~mask; 1341bc535e59SPeter Xu 1342bc535e59SPeter Xu bus_n = VTD_SID_TO_BUS(source_id); 1343bc535e59SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, bus_n); 13447df953bdSKnut Omang if (vtd_bus) { 1345d92fa2dcSLe Tan devfn = VTD_SID_TO_DEVFN(source_id); 1346bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 13477df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 1348d92fa2dcSLe Tan if (vtd_as && ((devfn_it & mask) == (devfn & mask))) { 1349bc535e59SPeter Xu trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it), 1350bc535e59SPeter Xu VTD_PCI_FUNC(devfn_it)); 13511d9efa73SPeter Xu vtd_iommu_lock(s); 1352d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 13531d9efa73SPeter Xu vtd_iommu_unlock(s); 1354dd4d607eSPeter Xu /* 1355dbaabb25SPeter Xu * Do switch address space when needed, in case if the 1356dbaabb25SPeter Xu * device passthrough bit is switched. 1357dbaabb25SPeter Xu */ 1358dbaabb25SPeter Xu vtd_switch_address_space(vtd_as); 1359dbaabb25SPeter Xu /* 1360dd4d607eSPeter Xu * So a device is moving out of (or moving into) a 1361dd4d607eSPeter Xu * domain, a replay() suites here to notify all the 1362dd4d607eSPeter Xu * IOMMU_NOTIFIER_MAP registers about this change. 1363dd4d607eSPeter Xu * This won't bring bad even if we have no such 1364dd4d607eSPeter Xu * notifier registered - the IOMMU notification 1365dd4d607eSPeter Xu * framework will skip MAP notifications if that 1366dd4d607eSPeter Xu * happened. 1367dd4d607eSPeter Xu */ 1368dd4d607eSPeter Xu memory_region_iommu_replay_all(&vtd_as->iommu); 1369d92fa2dcSLe Tan } 1370d92fa2dcSLe Tan } 1371d92fa2dcSLe Tan } 1372d92fa2dcSLe Tan } 1373d92fa2dcSLe Tan 13741da12ec4SLe Tan /* Context-cache invalidation 13751da12ec4SLe Tan * Returns the Context Actual Invalidation Granularity. 13761da12ec4SLe Tan * @val: the content of the CCMD_REG 13771da12ec4SLe Tan */ 13781da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val) 13791da12ec4SLe Tan { 13801da12ec4SLe Tan uint64_t caig; 13811da12ec4SLe Tan uint64_t type = val & VTD_CCMD_CIRG_MASK; 13821da12ec4SLe Tan 13831da12ec4SLe Tan switch (type) { 13841da12ec4SLe Tan case VTD_CCMD_DOMAIN_INVL: 1385d92fa2dcSLe Tan /* Fall through */ 1386d92fa2dcSLe Tan case VTD_CCMD_GLOBAL_INVL: 1387d92fa2dcSLe Tan caig = VTD_CCMD_GLOBAL_INVL_A; 1388d92fa2dcSLe Tan vtd_context_global_invalidate(s); 13891da12ec4SLe Tan break; 13901da12ec4SLe Tan 13911da12ec4SLe Tan case VTD_CCMD_DEVICE_INVL: 13921da12ec4SLe Tan caig = VTD_CCMD_DEVICE_INVL_A; 1393d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val)); 13941da12ec4SLe Tan break; 13951da12ec4SLe Tan 13961da12ec4SLe Tan default: 13977feb51b7SPeter Xu trace_vtd_err("Context cache invalidate type error."); 13981da12ec4SLe Tan caig = 0; 13991da12ec4SLe Tan } 14001da12ec4SLe Tan return caig; 14011da12ec4SLe Tan } 14021da12ec4SLe Tan 1403b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s) 1404b5a280c0SLe Tan { 14057feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_global(); 1406b5a280c0SLe Tan vtd_reset_iotlb(s); 1407dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1408b5a280c0SLe Tan } 1409b5a280c0SLe Tan 1410b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id) 1411b5a280c0SLe Tan { 1412dd4d607eSPeter Xu VTDContextEntry ce; 1413dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 1414dd4d607eSPeter Xu 14157feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_domain(domain_id); 14167feb51b7SPeter Xu 14171d9efa73SPeter Xu vtd_iommu_lock(s); 1418b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain, 1419b5a280c0SLe Tan &domain_id); 14201d9efa73SPeter Xu vtd_iommu_unlock(s); 1421dd4d607eSPeter Xu 1422b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 1423dd4d607eSPeter Xu if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1424dd4d607eSPeter Xu vtd_as->devfn, &ce) && 1425dd4d607eSPeter Xu domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 1426dd4d607eSPeter Xu memory_region_iommu_replay_all(&vtd_as->iommu); 1427dd4d607eSPeter Xu } 1428dd4d607eSPeter Xu } 1429dd4d607eSPeter Xu } 1430dd4d607eSPeter Xu 1431dd4d607eSPeter Xu static int vtd_page_invalidate_notify_hook(IOMMUTLBEntry *entry, 1432dd4d607eSPeter Xu void *private) 1433dd4d607eSPeter Xu { 14343df9d748SAlexey Kardashevskiy memory_region_notify_iommu((IOMMUMemoryRegion *)private, *entry); 1435dd4d607eSPeter Xu return 0; 1436dd4d607eSPeter Xu } 1437dd4d607eSPeter Xu 1438dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s, 1439dd4d607eSPeter Xu uint16_t domain_id, hwaddr addr, 1440dd4d607eSPeter Xu uint8_t am) 1441dd4d607eSPeter Xu { 1442b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1443dd4d607eSPeter Xu VTDContextEntry ce; 1444dd4d607eSPeter Xu int ret; 1445*4f8a62a9SPeter Xu hwaddr size = (1 << am) * VTD_PAGE_SIZE; 1446dd4d607eSPeter Xu 1447b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) { 1448dd4d607eSPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1449dd4d607eSPeter Xu vtd_as->devfn, &ce); 1450dd4d607eSPeter Xu if (!ret && domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 1451*4f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 1452*4f8a62a9SPeter Xu /* 1453*4f8a62a9SPeter Xu * As long as we have MAP notifications registered in 1454*4f8a62a9SPeter Xu * any of our IOMMU notifiers, we need to sync the 1455*4f8a62a9SPeter Xu * shadow page table. 1456*4f8a62a9SPeter Xu */ 1457*4f8a62a9SPeter Xu vtd_page_walk(&ce, addr, addr + size, 1458dd4d607eSPeter Xu vtd_page_invalidate_notify_hook, 145937f51384SPrasad Singamsetty (void *)&vtd_as->iommu, true, s->aw_bits); 1460*4f8a62a9SPeter Xu } else { 1461*4f8a62a9SPeter Xu /* 1462*4f8a62a9SPeter Xu * For UNMAP-only notifiers, we don't need to walk the 1463*4f8a62a9SPeter Xu * page tables. We just deliver the PSI down to 1464*4f8a62a9SPeter Xu * invalidate caches. 1465*4f8a62a9SPeter Xu */ 1466*4f8a62a9SPeter Xu IOMMUTLBEntry entry = { 1467*4f8a62a9SPeter Xu .target_as = &address_space_memory, 1468*4f8a62a9SPeter Xu .iova = addr, 1469*4f8a62a9SPeter Xu .translated_addr = 0, 1470*4f8a62a9SPeter Xu .addr_mask = size - 1, 1471*4f8a62a9SPeter Xu .perm = IOMMU_NONE, 1472*4f8a62a9SPeter Xu }; 1473*4f8a62a9SPeter Xu memory_region_notify_iommu(&vtd_as->iommu, entry); 1474*4f8a62a9SPeter Xu } 1475dd4d607eSPeter Xu } 1476dd4d607eSPeter Xu } 1477b5a280c0SLe Tan } 1478b5a280c0SLe Tan 1479b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id, 1480b5a280c0SLe Tan hwaddr addr, uint8_t am) 1481b5a280c0SLe Tan { 1482b5a280c0SLe Tan VTDIOTLBPageInvInfo info; 1483b5a280c0SLe Tan 14847feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am); 14857feb51b7SPeter Xu 1486b5a280c0SLe Tan assert(am <= VTD_MAMV); 1487b5a280c0SLe Tan info.domain_id = domain_id; 1488d66b969bSJason Wang info.addr = addr; 1489b5a280c0SLe Tan info.mask = ~((1 << am) - 1); 14901d9efa73SPeter Xu vtd_iommu_lock(s); 1491b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info); 14921d9efa73SPeter Xu vtd_iommu_unlock(s); 1493dd4d607eSPeter Xu vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am); 1494b5a280c0SLe Tan } 1495b5a280c0SLe Tan 14961da12ec4SLe Tan /* Flush IOTLB 14971da12ec4SLe Tan * Returns the IOTLB Actual Invalidation Granularity. 14981da12ec4SLe Tan * @val: the content of the IOTLB_REG 14991da12ec4SLe Tan */ 15001da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val) 15011da12ec4SLe Tan { 15021da12ec4SLe Tan uint64_t iaig; 15031da12ec4SLe Tan uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK; 1504b5a280c0SLe Tan uint16_t domain_id; 1505b5a280c0SLe Tan hwaddr addr; 1506b5a280c0SLe Tan uint8_t am; 15071da12ec4SLe Tan 15081da12ec4SLe Tan switch (type) { 15091da12ec4SLe Tan case VTD_TLB_GLOBAL_FLUSH: 15101da12ec4SLe Tan iaig = VTD_TLB_GLOBAL_FLUSH_A; 1511b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 15121da12ec4SLe Tan break; 15131da12ec4SLe Tan 15141da12ec4SLe Tan case VTD_TLB_DSI_FLUSH: 1515b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 15161da12ec4SLe Tan iaig = VTD_TLB_DSI_FLUSH_A; 1517b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 15181da12ec4SLe Tan break; 15191da12ec4SLe Tan 15201da12ec4SLe Tan case VTD_TLB_PSI_FLUSH: 1521b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1522b5a280c0SLe Tan addr = vtd_get_quad_raw(s, DMAR_IVA_REG); 1523b5a280c0SLe Tan am = VTD_IVA_AM(addr); 1524b5a280c0SLe Tan addr = VTD_IVA_ADDR(addr); 1525b5a280c0SLe Tan if (am > VTD_MAMV) { 15267feb51b7SPeter Xu trace_vtd_err("IOTLB PSI flush: address mask overflow."); 1527b5a280c0SLe Tan iaig = 0; 1528b5a280c0SLe Tan break; 1529b5a280c0SLe Tan } 15301da12ec4SLe Tan iaig = VTD_TLB_PSI_FLUSH_A; 1531b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 15321da12ec4SLe Tan break; 15331da12ec4SLe Tan 15341da12ec4SLe Tan default: 15357feb51b7SPeter Xu trace_vtd_err("IOTLB flush: invalid granularity."); 15361da12ec4SLe Tan iaig = 0; 15371da12ec4SLe Tan } 15381da12ec4SLe Tan return iaig; 15391da12ec4SLe Tan } 15401da12ec4SLe Tan 15418991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s); 1542ed7b8fbcSLe Tan 1543ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s) 1544ed7b8fbcSLe Tan { 1545ed7b8fbcSLe Tan return s->qi_enabled && (s->iq_tail == s->iq_head) && 1546ed7b8fbcSLe Tan (s->iq_last_desc_type == VTD_INV_DESC_WAIT); 1547ed7b8fbcSLe Tan } 1548ed7b8fbcSLe Tan 1549ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en) 1550ed7b8fbcSLe Tan { 1551ed7b8fbcSLe Tan uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG); 1552ed7b8fbcSLe Tan 15537feb51b7SPeter Xu trace_vtd_inv_qi_enable(en); 15547feb51b7SPeter Xu 1555ed7b8fbcSLe Tan if (en) { 155637f51384SPrasad Singamsetty s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits); 1557ed7b8fbcSLe Tan /* 2^(x+8) entries */ 1558ed7b8fbcSLe Tan s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8); 1559ed7b8fbcSLe Tan s->qi_enabled = true; 15607feb51b7SPeter Xu trace_vtd_inv_qi_setup(s->iq, s->iq_size); 1561ed7b8fbcSLe Tan /* Ok - report back to driver */ 1562ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES); 15638991c460SLadi Prosek 15648991c460SLadi Prosek if (s->iq_tail != 0) { 15658991c460SLadi Prosek /* 15668991c460SLadi Prosek * This is a spec violation but Windows guests are known to set up 15678991c460SLadi Prosek * Queued Invalidation this way so we allow the write and process 15688991c460SLadi Prosek * Invalidation Descriptors right away. 15698991c460SLadi Prosek */ 15708991c460SLadi Prosek trace_vtd_warn_invalid_qi_tail(s->iq_tail); 15718991c460SLadi Prosek if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 15728991c460SLadi Prosek vtd_fetch_inv_desc(s); 15738991c460SLadi Prosek } 1574ed7b8fbcSLe Tan } 1575ed7b8fbcSLe Tan } else { 1576ed7b8fbcSLe Tan if (vtd_queued_inv_disable_check(s)) { 1577ed7b8fbcSLe Tan /* disable Queued Invalidation */ 1578ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 0); 1579ed7b8fbcSLe Tan s->iq_head = 0; 1580ed7b8fbcSLe Tan s->qi_enabled = false; 1581ed7b8fbcSLe Tan /* Ok - report back to driver */ 1582ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0); 1583ed7b8fbcSLe Tan } else { 15847feb51b7SPeter Xu trace_vtd_err_qi_disable(s->iq_head, s->iq_tail, s->iq_last_desc_type); 1585ed7b8fbcSLe Tan } 1586ed7b8fbcSLe Tan } 1587ed7b8fbcSLe Tan } 1588ed7b8fbcSLe Tan 15891da12ec4SLe Tan /* Set Root Table Pointer */ 15901da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s) 15911da12ec4SLe Tan { 15921da12ec4SLe Tan vtd_root_table_setup(s); 15931da12ec4SLe Tan /* Ok - report back to driver */ 15941da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS); 15951da12ec4SLe Tan } 15961da12ec4SLe Tan 1597a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */ 1598a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s) 1599a5861439SPeter Xu { 1600a5861439SPeter Xu vtd_interrupt_remap_table_setup(s); 1601a5861439SPeter Xu /* Ok - report back to driver */ 1602a5861439SPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS); 1603a5861439SPeter Xu } 1604a5861439SPeter Xu 16051da12ec4SLe Tan /* Handle Translation Enable/Disable */ 16061da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en) 16071da12ec4SLe Tan { 1608558e0024SPeter Xu if (s->dmar_enabled == en) { 1609558e0024SPeter Xu return; 1610558e0024SPeter Xu } 1611558e0024SPeter Xu 16127feb51b7SPeter Xu trace_vtd_dmar_enable(en); 16131da12ec4SLe Tan 16141da12ec4SLe Tan if (en) { 16151da12ec4SLe Tan s->dmar_enabled = true; 16161da12ec4SLe Tan /* Ok - report back to driver */ 16171da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES); 16181da12ec4SLe Tan } else { 16191da12ec4SLe Tan s->dmar_enabled = false; 16201da12ec4SLe Tan 16211da12ec4SLe Tan /* Clear the index of Fault Recording Register */ 16221da12ec4SLe Tan s->next_frcd_reg = 0; 16231da12ec4SLe Tan /* Ok - report back to driver */ 16241da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0); 16251da12ec4SLe Tan } 1626558e0024SPeter Xu 1627558e0024SPeter Xu vtd_switch_address_space_all(s); 16281da12ec4SLe Tan } 16291da12ec4SLe Tan 163080de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */ 163180de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en) 163280de52baSPeter Xu { 16337feb51b7SPeter Xu trace_vtd_ir_enable(en); 163480de52baSPeter Xu 163580de52baSPeter Xu if (en) { 163680de52baSPeter Xu s->intr_enabled = true; 163780de52baSPeter Xu /* Ok - report back to driver */ 163880de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES); 163980de52baSPeter Xu } else { 164080de52baSPeter Xu s->intr_enabled = false; 164180de52baSPeter Xu /* Ok - report back to driver */ 164280de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0); 164380de52baSPeter Xu } 164480de52baSPeter Xu } 164580de52baSPeter Xu 16461da12ec4SLe Tan /* Handle write to Global Command Register */ 16471da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s) 16481da12ec4SLe Tan { 16491da12ec4SLe Tan uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG); 16501da12ec4SLe Tan uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG); 16511da12ec4SLe Tan uint32_t changed = status ^ val; 16521da12ec4SLe Tan 16537feb51b7SPeter Xu trace_vtd_reg_write_gcmd(status, val); 16541da12ec4SLe Tan if (changed & VTD_GCMD_TE) { 16551da12ec4SLe Tan /* Translation enable/disable */ 16561da12ec4SLe Tan vtd_handle_gcmd_te(s, val & VTD_GCMD_TE); 16571da12ec4SLe Tan } 16581da12ec4SLe Tan if (val & VTD_GCMD_SRTP) { 16591da12ec4SLe Tan /* Set/update the root-table pointer */ 16601da12ec4SLe Tan vtd_handle_gcmd_srtp(s); 16611da12ec4SLe Tan } 1662ed7b8fbcSLe Tan if (changed & VTD_GCMD_QIE) { 1663ed7b8fbcSLe Tan /* Queued Invalidation Enable */ 1664ed7b8fbcSLe Tan vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE); 1665ed7b8fbcSLe Tan } 1666a5861439SPeter Xu if (val & VTD_GCMD_SIRTP) { 1667a5861439SPeter Xu /* Set/update the interrupt remapping root-table pointer */ 1668a5861439SPeter Xu vtd_handle_gcmd_sirtp(s); 1669a5861439SPeter Xu } 167080de52baSPeter Xu if (changed & VTD_GCMD_IRE) { 167180de52baSPeter Xu /* Interrupt remap enable/disable */ 167280de52baSPeter Xu vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE); 167380de52baSPeter Xu } 16741da12ec4SLe Tan } 16751da12ec4SLe Tan 16761da12ec4SLe Tan /* Handle write to Context Command Register */ 16771da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s) 16781da12ec4SLe Tan { 16791da12ec4SLe Tan uint64_t ret; 16801da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG); 16811da12ec4SLe Tan 16821da12ec4SLe Tan /* Context-cache invalidation request */ 16831da12ec4SLe Tan if (val & VTD_CCMD_ICC) { 1684ed7b8fbcSLe Tan if (s->qi_enabled) { 16857feb51b7SPeter Xu trace_vtd_err("Queued Invalidation enabled, " 1686ed7b8fbcSLe Tan "should not use register-based invalidation"); 1687ed7b8fbcSLe Tan return; 1688ed7b8fbcSLe Tan } 16891da12ec4SLe Tan ret = vtd_context_cache_invalidate(s, val); 16901da12ec4SLe Tan /* Invalidation completed. Change something to show */ 16911da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL); 16921da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK, 16931da12ec4SLe Tan ret); 16941da12ec4SLe Tan } 16951da12ec4SLe Tan } 16961da12ec4SLe Tan 16971da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */ 16981da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s) 16991da12ec4SLe Tan { 17001da12ec4SLe Tan uint64_t ret; 17011da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG); 17021da12ec4SLe Tan 17031da12ec4SLe Tan /* IOTLB invalidation request */ 17041da12ec4SLe Tan if (val & VTD_TLB_IVT) { 1705ed7b8fbcSLe Tan if (s->qi_enabled) { 17067feb51b7SPeter Xu trace_vtd_err("Queued Invalidation enabled, " 17077feb51b7SPeter Xu "should not use register-based invalidation."); 1708ed7b8fbcSLe Tan return; 1709ed7b8fbcSLe Tan } 17101da12ec4SLe Tan ret = vtd_iotlb_flush(s, val); 17111da12ec4SLe Tan /* Invalidation completed. Change something to show */ 17121da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL); 17131da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, 17141da12ec4SLe Tan VTD_TLB_FLUSH_GRANU_MASK_A, ret); 17151da12ec4SLe Tan } 17161da12ec4SLe Tan } 17171da12ec4SLe Tan 1718ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */ 1719ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset, 1720ed7b8fbcSLe Tan VTDInvDesc *inv_desc) 1721ed7b8fbcSLe Tan { 1722ed7b8fbcSLe Tan dma_addr_t addr = base_addr + offset * sizeof(*inv_desc); 1723ed7b8fbcSLe Tan if (dma_memory_read(&address_space_memory, addr, inv_desc, 1724ed7b8fbcSLe Tan sizeof(*inv_desc))) { 17257feb51b7SPeter Xu trace_vtd_err("Read INV DESC failed."); 1726ed7b8fbcSLe Tan inv_desc->lo = 0; 1727ed7b8fbcSLe Tan inv_desc->hi = 0; 1728ed7b8fbcSLe Tan return false; 1729ed7b8fbcSLe Tan } 1730ed7b8fbcSLe Tan inv_desc->lo = le64_to_cpu(inv_desc->lo); 1731ed7b8fbcSLe Tan inv_desc->hi = le64_to_cpu(inv_desc->hi); 1732ed7b8fbcSLe Tan return true; 1733ed7b8fbcSLe Tan } 1734ed7b8fbcSLe Tan 1735ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1736ed7b8fbcSLe Tan { 1737ed7b8fbcSLe Tan if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) || 1738ed7b8fbcSLe Tan (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) { 1739bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1740ed7b8fbcSLe Tan return false; 1741ed7b8fbcSLe Tan } 1742ed7b8fbcSLe Tan if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) { 1743ed7b8fbcSLe Tan /* Status Write */ 1744ed7b8fbcSLe Tan uint32_t status_data = (uint32_t)(inv_desc->lo >> 1745ed7b8fbcSLe Tan VTD_INV_DESC_WAIT_DATA_SHIFT); 1746ed7b8fbcSLe Tan 1747ed7b8fbcSLe Tan assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF)); 1748ed7b8fbcSLe Tan 1749ed7b8fbcSLe Tan /* FIXME: need to be masked with HAW? */ 1750ed7b8fbcSLe Tan dma_addr_t status_addr = inv_desc->hi; 1751bc535e59SPeter Xu trace_vtd_inv_desc_wait_sw(status_addr, status_data); 1752ed7b8fbcSLe Tan status_data = cpu_to_le32(status_data); 1753ed7b8fbcSLe Tan if (dma_memory_write(&address_space_memory, status_addr, &status_data, 1754ed7b8fbcSLe Tan sizeof(status_data))) { 1755bc535e59SPeter Xu trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo); 1756ed7b8fbcSLe Tan return false; 1757ed7b8fbcSLe Tan } 1758ed7b8fbcSLe Tan } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) { 1759ed7b8fbcSLe Tan /* Interrupt flag */ 1760ed7b8fbcSLe Tan vtd_generate_completion_event(s); 1761ed7b8fbcSLe Tan } else { 1762bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1763ed7b8fbcSLe Tan return false; 1764ed7b8fbcSLe Tan } 1765ed7b8fbcSLe Tan return true; 1766ed7b8fbcSLe Tan } 1767ed7b8fbcSLe Tan 1768d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s, 1769d92fa2dcSLe Tan VTDInvDesc *inv_desc) 1770d92fa2dcSLe Tan { 1771bc535e59SPeter Xu uint16_t sid, fmask; 1772bc535e59SPeter Xu 1773d92fa2dcSLe Tan if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) { 1774bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1775d92fa2dcSLe Tan return false; 1776d92fa2dcSLe Tan } 1777d92fa2dcSLe Tan switch (inv_desc->lo & VTD_INV_DESC_CC_G) { 1778d92fa2dcSLe Tan case VTD_INV_DESC_CC_DOMAIN: 1779bc535e59SPeter Xu trace_vtd_inv_desc_cc_domain( 1780d92fa2dcSLe Tan (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo)); 1781d92fa2dcSLe Tan /* Fall through */ 1782d92fa2dcSLe Tan case VTD_INV_DESC_CC_GLOBAL: 1783d92fa2dcSLe Tan vtd_context_global_invalidate(s); 1784d92fa2dcSLe Tan break; 1785d92fa2dcSLe Tan 1786d92fa2dcSLe Tan case VTD_INV_DESC_CC_DEVICE: 1787bc535e59SPeter Xu sid = VTD_INV_DESC_CC_SID(inv_desc->lo); 1788bc535e59SPeter Xu fmask = VTD_INV_DESC_CC_FM(inv_desc->lo); 1789bc535e59SPeter Xu vtd_context_device_invalidate(s, sid, fmask); 1790d92fa2dcSLe Tan break; 1791d92fa2dcSLe Tan 1792d92fa2dcSLe Tan default: 1793bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1794d92fa2dcSLe Tan return false; 1795d92fa2dcSLe Tan } 1796d92fa2dcSLe Tan return true; 1797d92fa2dcSLe Tan } 1798d92fa2dcSLe Tan 1799b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1800b5a280c0SLe Tan { 1801b5a280c0SLe Tan uint16_t domain_id; 1802b5a280c0SLe Tan uint8_t am; 1803b5a280c0SLe Tan hwaddr addr; 1804b5a280c0SLe Tan 1805b5a280c0SLe Tan if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) || 1806b5a280c0SLe Tan (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) { 1807bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1808b5a280c0SLe Tan return false; 1809b5a280c0SLe Tan } 1810b5a280c0SLe Tan 1811b5a280c0SLe Tan switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) { 1812b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_GLOBAL: 1813b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 1814b5a280c0SLe Tan break; 1815b5a280c0SLe Tan 1816b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_DOMAIN: 1817b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1818b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 1819b5a280c0SLe Tan break; 1820b5a280c0SLe Tan 1821b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_PAGE: 1822b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1823b5a280c0SLe Tan addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi); 1824b5a280c0SLe Tan am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi); 1825b5a280c0SLe Tan if (am > VTD_MAMV) { 1826bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1827b5a280c0SLe Tan return false; 1828b5a280c0SLe Tan } 1829b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 1830b5a280c0SLe Tan break; 1831b5a280c0SLe Tan 1832b5a280c0SLe Tan default: 1833bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1834b5a280c0SLe Tan return false; 1835b5a280c0SLe Tan } 1836b5a280c0SLe Tan return true; 1837b5a280c0SLe Tan } 1838b5a280c0SLe Tan 183902a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s, 184002a2cbc8SPeter Xu VTDInvDesc *inv_desc) 184102a2cbc8SPeter Xu { 18427feb51b7SPeter Xu trace_vtd_inv_desc_iec(inv_desc->iec.granularity, 184302a2cbc8SPeter Xu inv_desc->iec.index, 184402a2cbc8SPeter Xu inv_desc->iec.index_mask); 184502a2cbc8SPeter Xu 184602a2cbc8SPeter Xu vtd_iec_notify_all(s, !inv_desc->iec.granularity, 184702a2cbc8SPeter Xu inv_desc->iec.index, 184802a2cbc8SPeter Xu inv_desc->iec.index_mask); 1849554f5e16SJason Wang return true; 1850554f5e16SJason Wang } 185102a2cbc8SPeter Xu 1852554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s, 1853554f5e16SJason Wang VTDInvDesc *inv_desc) 1854554f5e16SJason Wang { 1855554f5e16SJason Wang VTDAddressSpace *vtd_dev_as; 1856554f5e16SJason Wang IOMMUTLBEntry entry; 1857554f5e16SJason Wang struct VTDBus *vtd_bus; 1858554f5e16SJason Wang hwaddr addr; 1859554f5e16SJason Wang uint64_t sz; 1860554f5e16SJason Wang uint16_t sid; 1861554f5e16SJason Wang uint8_t devfn; 1862554f5e16SJason Wang bool size; 1863554f5e16SJason Wang uint8_t bus_num; 1864554f5e16SJason Wang 1865554f5e16SJason Wang addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi); 1866554f5e16SJason Wang sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo); 1867554f5e16SJason Wang devfn = sid & 0xff; 1868554f5e16SJason Wang bus_num = sid >> 8; 1869554f5e16SJason Wang size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi); 1870554f5e16SJason Wang 1871554f5e16SJason Wang if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) || 1872554f5e16SJason Wang (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) { 18737feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1874554f5e16SJason Wang return false; 1875554f5e16SJason Wang } 1876554f5e16SJason Wang 1877554f5e16SJason Wang vtd_bus = vtd_find_as_from_bus_num(s, bus_num); 1878554f5e16SJason Wang if (!vtd_bus) { 1879554f5e16SJason Wang goto done; 1880554f5e16SJason Wang } 1881554f5e16SJason Wang 1882554f5e16SJason Wang vtd_dev_as = vtd_bus->dev_as[devfn]; 1883554f5e16SJason Wang if (!vtd_dev_as) { 1884554f5e16SJason Wang goto done; 1885554f5e16SJason Wang } 1886554f5e16SJason Wang 188704eb6247SJason Wang /* According to ATS spec table 2.4: 188804eb6247SJason Wang * S = 0, bits 15:12 = xxxx range size: 4K 188904eb6247SJason Wang * S = 1, bits 15:12 = xxx0 range size: 8K 189004eb6247SJason Wang * S = 1, bits 15:12 = xx01 range size: 16K 189104eb6247SJason Wang * S = 1, bits 15:12 = x011 range size: 32K 189204eb6247SJason Wang * S = 1, bits 15:12 = 0111 range size: 64K 189304eb6247SJason Wang * ... 189404eb6247SJason Wang */ 1895554f5e16SJason Wang if (size) { 189604eb6247SJason Wang sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT); 1897554f5e16SJason Wang addr &= ~(sz - 1); 1898554f5e16SJason Wang } else { 1899554f5e16SJason Wang sz = VTD_PAGE_SIZE; 1900554f5e16SJason Wang } 1901554f5e16SJason Wang 1902554f5e16SJason Wang entry.target_as = &vtd_dev_as->as; 1903554f5e16SJason Wang entry.addr_mask = sz - 1; 1904554f5e16SJason Wang entry.iova = addr; 1905554f5e16SJason Wang entry.perm = IOMMU_NONE; 1906554f5e16SJason Wang entry.translated_addr = 0; 190710315b9bSJason Wang memory_region_notify_iommu(&vtd_dev_as->iommu, entry); 1908554f5e16SJason Wang 1909554f5e16SJason Wang done: 191002a2cbc8SPeter Xu return true; 191102a2cbc8SPeter Xu } 191202a2cbc8SPeter Xu 1913ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s) 1914ed7b8fbcSLe Tan { 1915ed7b8fbcSLe Tan VTDInvDesc inv_desc; 1916ed7b8fbcSLe Tan uint8_t desc_type; 1917ed7b8fbcSLe Tan 19187feb51b7SPeter Xu trace_vtd_inv_qi_head(s->iq_head); 1919ed7b8fbcSLe Tan if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) { 1920ed7b8fbcSLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 1921ed7b8fbcSLe Tan return false; 1922ed7b8fbcSLe Tan } 1923ed7b8fbcSLe Tan desc_type = inv_desc.lo & VTD_INV_DESC_TYPE; 1924ed7b8fbcSLe Tan /* FIXME: should update at first or at last? */ 1925ed7b8fbcSLe Tan s->iq_last_desc_type = desc_type; 1926ed7b8fbcSLe Tan 1927ed7b8fbcSLe Tan switch (desc_type) { 1928ed7b8fbcSLe Tan case VTD_INV_DESC_CC: 1929bc535e59SPeter Xu trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo); 1930d92fa2dcSLe Tan if (!vtd_process_context_cache_desc(s, &inv_desc)) { 1931d92fa2dcSLe Tan return false; 1932d92fa2dcSLe Tan } 1933ed7b8fbcSLe Tan break; 1934ed7b8fbcSLe Tan 1935ed7b8fbcSLe Tan case VTD_INV_DESC_IOTLB: 1936bc535e59SPeter Xu trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo); 1937b5a280c0SLe Tan if (!vtd_process_iotlb_desc(s, &inv_desc)) { 1938b5a280c0SLe Tan return false; 1939b5a280c0SLe Tan } 1940ed7b8fbcSLe Tan break; 1941ed7b8fbcSLe Tan 1942ed7b8fbcSLe Tan case VTD_INV_DESC_WAIT: 1943bc535e59SPeter Xu trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo); 1944ed7b8fbcSLe Tan if (!vtd_process_wait_desc(s, &inv_desc)) { 1945ed7b8fbcSLe Tan return false; 1946ed7b8fbcSLe Tan } 1947ed7b8fbcSLe Tan break; 1948ed7b8fbcSLe Tan 1949b7910472SPeter Xu case VTD_INV_DESC_IEC: 1950bc535e59SPeter Xu trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo); 195102a2cbc8SPeter Xu if (!vtd_process_inv_iec_desc(s, &inv_desc)) { 195202a2cbc8SPeter Xu return false; 195302a2cbc8SPeter Xu } 1954b7910472SPeter Xu break; 1955b7910472SPeter Xu 1956554f5e16SJason Wang case VTD_INV_DESC_DEVICE: 19577feb51b7SPeter Xu trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo); 1958554f5e16SJason Wang if (!vtd_process_device_iotlb_desc(s, &inv_desc)) { 1959554f5e16SJason Wang return false; 1960554f5e16SJason Wang } 1961554f5e16SJason Wang break; 1962554f5e16SJason Wang 1963ed7b8fbcSLe Tan default: 1964bc535e59SPeter Xu trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo); 1965ed7b8fbcSLe Tan return false; 1966ed7b8fbcSLe Tan } 1967ed7b8fbcSLe Tan s->iq_head++; 1968ed7b8fbcSLe Tan if (s->iq_head == s->iq_size) { 1969ed7b8fbcSLe Tan s->iq_head = 0; 1970ed7b8fbcSLe Tan } 1971ed7b8fbcSLe Tan return true; 1972ed7b8fbcSLe Tan } 1973ed7b8fbcSLe Tan 1974ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */ 1975ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s) 1976ed7b8fbcSLe Tan { 19777feb51b7SPeter Xu trace_vtd_inv_qi_fetch(); 19787feb51b7SPeter Xu 1979ed7b8fbcSLe Tan if (s->iq_tail >= s->iq_size) { 1980ed7b8fbcSLe Tan /* Detects an invalid Tail pointer */ 19817feb51b7SPeter Xu trace_vtd_err_qi_tail(s->iq_tail, s->iq_size); 1982ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1983ed7b8fbcSLe Tan return; 1984ed7b8fbcSLe Tan } 1985ed7b8fbcSLe Tan while (s->iq_head != s->iq_tail) { 1986ed7b8fbcSLe Tan if (!vtd_process_inv_desc(s)) { 1987ed7b8fbcSLe Tan /* Invalidation Queue Errors */ 1988ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1989ed7b8fbcSLe Tan break; 1990ed7b8fbcSLe Tan } 1991ed7b8fbcSLe Tan /* Must update the IQH_REG in time */ 1992ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 1993ed7b8fbcSLe Tan (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) & 1994ed7b8fbcSLe Tan VTD_IQH_QH_MASK); 1995ed7b8fbcSLe Tan } 1996ed7b8fbcSLe Tan } 1997ed7b8fbcSLe Tan 1998ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */ 1999ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s) 2000ed7b8fbcSLe Tan { 2001ed7b8fbcSLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG); 2002ed7b8fbcSLe Tan 2003ed7b8fbcSLe Tan s->iq_tail = VTD_IQT_QT(val); 20047feb51b7SPeter Xu trace_vtd_inv_qi_tail(s->iq_tail); 20057feb51b7SPeter Xu 2006ed7b8fbcSLe Tan if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 2007ed7b8fbcSLe Tan /* Process Invalidation Queue here */ 2008ed7b8fbcSLe Tan vtd_fetch_inv_desc(s); 2009ed7b8fbcSLe Tan } 2010ed7b8fbcSLe Tan } 2011ed7b8fbcSLe Tan 20121da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s) 20131da12ec4SLe Tan { 20141da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 20151da12ec4SLe Tan uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 20161da12ec4SLe Tan uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE; 20171da12ec4SLe Tan 20181da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) { 20191da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 20207feb51b7SPeter Xu trace_vtd_fsts_clear_ip(); 20211da12ec4SLe Tan } 2022ed7b8fbcSLe Tan /* FIXME: when IQE is Clear, should we try to fetch some Invalidation 2023ed7b8fbcSLe Tan * Descriptors if there are any when Queued Invalidation is enabled? 2024ed7b8fbcSLe Tan */ 20251da12ec4SLe Tan } 20261da12ec4SLe Tan 20271da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s) 20281da12ec4SLe Tan { 20291da12ec4SLe Tan uint32_t fectl_reg; 20301da12ec4SLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 20311da12ec4SLe Tan * need to compare the old value and the new value to conclude that 20321da12ec4SLe Tan * software clears the IM field? Or just check if the IM field is zero? 20331da12ec4SLe Tan */ 20341da12ec4SLe Tan fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 20357feb51b7SPeter Xu 20367feb51b7SPeter Xu trace_vtd_reg_write_fectl(fectl_reg); 20377feb51b7SPeter Xu 20381da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) { 20391da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 20401da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 20411da12ec4SLe Tan } 20421da12ec4SLe Tan } 20431da12ec4SLe Tan 2044ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s) 2045ed7b8fbcSLe Tan { 2046ed7b8fbcSLe Tan uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG); 2047ed7b8fbcSLe Tan uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 2048ed7b8fbcSLe Tan 2049ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) { 20507feb51b7SPeter Xu trace_vtd_reg_ics_clear_ip(); 2051ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2052ed7b8fbcSLe Tan } 2053ed7b8fbcSLe Tan } 2054ed7b8fbcSLe Tan 2055ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s) 2056ed7b8fbcSLe Tan { 2057ed7b8fbcSLe Tan uint32_t iectl_reg; 2058ed7b8fbcSLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 2059ed7b8fbcSLe Tan * need to compare the old value and the new value to conclude that 2060ed7b8fbcSLe Tan * software clears the IM field? Or just check if the IM field is zero? 2061ed7b8fbcSLe Tan */ 2062ed7b8fbcSLe Tan iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 20637feb51b7SPeter Xu 20647feb51b7SPeter Xu trace_vtd_reg_write_iectl(iectl_reg); 20657feb51b7SPeter Xu 2066ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) { 2067ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 2068ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2069ed7b8fbcSLe Tan } 2070ed7b8fbcSLe Tan } 2071ed7b8fbcSLe Tan 20721da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size) 20731da12ec4SLe Tan { 20741da12ec4SLe Tan IntelIOMMUState *s = opaque; 20751da12ec4SLe Tan uint64_t val; 20761da12ec4SLe Tan 20777feb51b7SPeter Xu trace_vtd_reg_read(addr, size); 20787feb51b7SPeter Xu 20791da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 20807feb51b7SPeter Xu trace_vtd_err("Read MMIO over range."); 20811da12ec4SLe Tan return (uint64_t)-1; 20821da12ec4SLe Tan } 20831da12ec4SLe Tan 20841da12ec4SLe Tan switch (addr) { 20851da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 20861da12ec4SLe Tan case DMAR_RTADDR_REG: 20871da12ec4SLe Tan if (size == 4) { 20881da12ec4SLe Tan val = s->root & ((1ULL << 32) - 1); 20891da12ec4SLe Tan } else { 20901da12ec4SLe Tan val = s->root; 20911da12ec4SLe Tan } 20921da12ec4SLe Tan break; 20931da12ec4SLe Tan 20941da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 20951da12ec4SLe Tan assert(size == 4); 20961da12ec4SLe Tan val = s->root >> 32; 20971da12ec4SLe Tan break; 20981da12ec4SLe Tan 2099ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2100ed7b8fbcSLe Tan case DMAR_IQA_REG: 2101ed7b8fbcSLe Tan val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS); 2102ed7b8fbcSLe Tan if (size == 4) { 2103ed7b8fbcSLe Tan val = val & ((1ULL << 32) - 1); 2104ed7b8fbcSLe Tan } 2105ed7b8fbcSLe Tan break; 2106ed7b8fbcSLe Tan 2107ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2108ed7b8fbcSLe Tan assert(size == 4); 2109ed7b8fbcSLe Tan val = s->iq >> 32; 2110ed7b8fbcSLe Tan break; 2111ed7b8fbcSLe Tan 21121da12ec4SLe Tan default: 21131da12ec4SLe Tan if (size == 4) { 21141da12ec4SLe Tan val = vtd_get_long(s, addr); 21151da12ec4SLe Tan } else { 21161da12ec4SLe Tan val = vtd_get_quad(s, addr); 21171da12ec4SLe Tan } 21181da12ec4SLe Tan } 21197feb51b7SPeter Xu 21201da12ec4SLe Tan return val; 21211da12ec4SLe Tan } 21221da12ec4SLe Tan 21231da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr, 21241da12ec4SLe Tan uint64_t val, unsigned size) 21251da12ec4SLe Tan { 21261da12ec4SLe Tan IntelIOMMUState *s = opaque; 21271da12ec4SLe Tan 21287feb51b7SPeter Xu trace_vtd_reg_write(addr, size, val); 21297feb51b7SPeter Xu 21301da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 21317feb51b7SPeter Xu trace_vtd_err("Write MMIO over range."); 21321da12ec4SLe Tan return; 21331da12ec4SLe Tan } 21341da12ec4SLe Tan 21351da12ec4SLe Tan switch (addr) { 21361da12ec4SLe Tan /* Global Command Register, 32-bit */ 21371da12ec4SLe Tan case DMAR_GCMD_REG: 21381da12ec4SLe Tan vtd_set_long(s, addr, val); 21391da12ec4SLe Tan vtd_handle_gcmd_write(s); 21401da12ec4SLe Tan break; 21411da12ec4SLe Tan 21421da12ec4SLe Tan /* Context Command Register, 64-bit */ 21431da12ec4SLe Tan case DMAR_CCMD_REG: 21441da12ec4SLe Tan if (size == 4) { 21451da12ec4SLe Tan vtd_set_long(s, addr, val); 21461da12ec4SLe Tan } else { 21471da12ec4SLe Tan vtd_set_quad(s, addr, val); 21481da12ec4SLe Tan vtd_handle_ccmd_write(s); 21491da12ec4SLe Tan } 21501da12ec4SLe Tan break; 21511da12ec4SLe Tan 21521da12ec4SLe Tan case DMAR_CCMD_REG_HI: 21531da12ec4SLe Tan assert(size == 4); 21541da12ec4SLe Tan vtd_set_long(s, addr, val); 21551da12ec4SLe Tan vtd_handle_ccmd_write(s); 21561da12ec4SLe Tan break; 21571da12ec4SLe Tan 21581da12ec4SLe Tan /* IOTLB Invalidation Register, 64-bit */ 21591da12ec4SLe Tan case DMAR_IOTLB_REG: 21601da12ec4SLe Tan if (size == 4) { 21611da12ec4SLe Tan vtd_set_long(s, addr, val); 21621da12ec4SLe Tan } else { 21631da12ec4SLe Tan vtd_set_quad(s, addr, val); 21641da12ec4SLe Tan vtd_handle_iotlb_write(s); 21651da12ec4SLe Tan } 21661da12ec4SLe Tan break; 21671da12ec4SLe Tan 21681da12ec4SLe Tan case DMAR_IOTLB_REG_HI: 21691da12ec4SLe Tan assert(size == 4); 21701da12ec4SLe Tan vtd_set_long(s, addr, val); 21711da12ec4SLe Tan vtd_handle_iotlb_write(s); 21721da12ec4SLe Tan break; 21731da12ec4SLe Tan 2174b5a280c0SLe Tan /* Invalidate Address Register, 64-bit */ 2175b5a280c0SLe Tan case DMAR_IVA_REG: 2176b5a280c0SLe Tan if (size == 4) { 2177b5a280c0SLe Tan vtd_set_long(s, addr, val); 2178b5a280c0SLe Tan } else { 2179b5a280c0SLe Tan vtd_set_quad(s, addr, val); 2180b5a280c0SLe Tan } 2181b5a280c0SLe Tan break; 2182b5a280c0SLe Tan 2183b5a280c0SLe Tan case DMAR_IVA_REG_HI: 2184b5a280c0SLe Tan assert(size == 4); 2185b5a280c0SLe Tan vtd_set_long(s, addr, val); 2186b5a280c0SLe Tan break; 2187b5a280c0SLe Tan 21881da12ec4SLe Tan /* Fault Status Register, 32-bit */ 21891da12ec4SLe Tan case DMAR_FSTS_REG: 21901da12ec4SLe Tan assert(size == 4); 21911da12ec4SLe Tan vtd_set_long(s, addr, val); 21921da12ec4SLe Tan vtd_handle_fsts_write(s); 21931da12ec4SLe Tan break; 21941da12ec4SLe Tan 21951da12ec4SLe Tan /* Fault Event Control Register, 32-bit */ 21961da12ec4SLe Tan case DMAR_FECTL_REG: 21971da12ec4SLe Tan assert(size == 4); 21981da12ec4SLe Tan vtd_set_long(s, addr, val); 21991da12ec4SLe Tan vtd_handle_fectl_write(s); 22001da12ec4SLe Tan break; 22011da12ec4SLe Tan 22021da12ec4SLe Tan /* Fault Event Data Register, 32-bit */ 22031da12ec4SLe Tan case DMAR_FEDATA_REG: 22041da12ec4SLe Tan assert(size == 4); 22051da12ec4SLe Tan vtd_set_long(s, addr, val); 22061da12ec4SLe Tan break; 22071da12ec4SLe Tan 22081da12ec4SLe Tan /* Fault Event Address Register, 32-bit */ 22091da12ec4SLe Tan case DMAR_FEADDR_REG: 2210b7a7bb35SJan Kiszka if (size == 4) { 22111da12ec4SLe Tan vtd_set_long(s, addr, val); 2212b7a7bb35SJan Kiszka } else { 2213b7a7bb35SJan Kiszka /* 2214b7a7bb35SJan Kiszka * While the register is 32-bit only, some guests (Xen...) write to 2215b7a7bb35SJan Kiszka * it with 64-bit. 2216b7a7bb35SJan Kiszka */ 2217b7a7bb35SJan Kiszka vtd_set_quad(s, addr, val); 2218b7a7bb35SJan Kiszka } 22191da12ec4SLe Tan break; 22201da12ec4SLe Tan 22211da12ec4SLe Tan /* Fault Event Upper Address Register, 32-bit */ 22221da12ec4SLe Tan case DMAR_FEUADDR_REG: 22231da12ec4SLe Tan assert(size == 4); 22241da12ec4SLe Tan vtd_set_long(s, addr, val); 22251da12ec4SLe Tan break; 22261da12ec4SLe Tan 22271da12ec4SLe Tan /* Protected Memory Enable Register, 32-bit */ 22281da12ec4SLe Tan case DMAR_PMEN_REG: 22291da12ec4SLe Tan assert(size == 4); 22301da12ec4SLe Tan vtd_set_long(s, addr, val); 22311da12ec4SLe Tan break; 22321da12ec4SLe Tan 22331da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 22341da12ec4SLe Tan case DMAR_RTADDR_REG: 22351da12ec4SLe Tan if (size == 4) { 22361da12ec4SLe Tan vtd_set_long(s, addr, val); 22371da12ec4SLe Tan } else { 22381da12ec4SLe Tan vtd_set_quad(s, addr, val); 22391da12ec4SLe Tan } 22401da12ec4SLe Tan break; 22411da12ec4SLe Tan 22421da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 22431da12ec4SLe Tan assert(size == 4); 22441da12ec4SLe Tan vtd_set_long(s, addr, val); 22451da12ec4SLe Tan break; 22461da12ec4SLe Tan 2247ed7b8fbcSLe Tan /* Invalidation Queue Tail Register, 64-bit */ 2248ed7b8fbcSLe Tan case DMAR_IQT_REG: 2249ed7b8fbcSLe Tan if (size == 4) { 2250ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2251ed7b8fbcSLe Tan } else { 2252ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2253ed7b8fbcSLe Tan } 2254ed7b8fbcSLe Tan vtd_handle_iqt_write(s); 2255ed7b8fbcSLe Tan break; 2256ed7b8fbcSLe Tan 2257ed7b8fbcSLe Tan case DMAR_IQT_REG_HI: 2258ed7b8fbcSLe Tan assert(size == 4); 2259ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2260ed7b8fbcSLe Tan /* 19:63 of IQT_REG is RsvdZ, do nothing here */ 2261ed7b8fbcSLe Tan break; 2262ed7b8fbcSLe Tan 2263ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2264ed7b8fbcSLe Tan case DMAR_IQA_REG: 2265ed7b8fbcSLe Tan if (size == 4) { 2266ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2267ed7b8fbcSLe Tan } else { 2268ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2269ed7b8fbcSLe Tan } 2270ed7b8fbcSLe Tan break; 2271ed7b8fbcSLe Tan 2272ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2273ed7b8fbcSLe Tan assert(size == 4); 2274ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2275ed7b8fbcSLe Tan break; 2276ed7b8fbcSLe Tan 2277ed7b8fbcSLe Tan /* Invalidation Completion Status Register, 32-bit */ 2278ed7b8fbcSLe Tan case DMAR_ICS_REG: 2279ed7b8fbcSLe Tan assert(size == 4); 2280ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2281ed7b8fbcSLe Tan vtd_handle_ics_write(s); 2282ed7b8fbcSLe Tan break; 2283ed7b8fbcSLe Tan 2284ed7b8fbcSLe Tan /* Invalidation Event Control Register, 32-bit */ 2285ed7b8fbcSLe Tan case DMAR_IECTL_REG: 2286ed7b8fbcSLe Tan assert(size == 4); 2287ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2288ed7b8fbcSLe Tan vtd_handle_iectl_write(s); 2289ed7b8fbcSLe Tan break; 2290ed7b8fbcSLe Tan 2291ed7b8fbcSLe Tan /* Invalidation Event Data Register, 32-bit */ 2292ed7b8fbcSLe Tan case DMAR_IEDATA_REG: 2293ed7b8fbcSLe Tan assert(size == 4); 2294ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2295ed7b8fbcSLe Tan break; 2296ed7b8fbcSLe Tan 2297ed7b8fbcSLe Tan /* Invalidation Event Address Register, 32-bit */ 2298ed7b8fbcSLe Tan case DMAR_IEADDR_REG: 2299ed7b8fbcSLe Tan assert(size == 4); 2300ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2301ed7b8fbcSLe Tan break; 2302ed7b8fbcSLe Tan 2303ed7b8fbcSLe Tan /* Invalidation Event Upper Address Register, 32-bit */ 2304ed7b8fbcSLe Tan case DMAR_IEUADDR_REG: 2305ed7b8fbcSLe Tan assert(size == 4); 2306ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2307ed7b8fbcSLe Tan break; 2308ed7b8fbcSLe Tan 23091da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 23101da12ec4SLe Tan case DMAR_FRCD_REG_0_0: 23111da12ec4SLe Tan if (size == 4) { 23121da12ec4SLe Tan vtd_set_long(s, addr, val); 23131da12ec4SLe Tan } else { 23141da12ec4SLe Tan vtd_set_quad(s, addr, val); 23151da12ec4SLe Tan } 23161da12ec4SLe Tan break; 23171da12ec4SLe Tan 23181da12ec4SLe Tan case DMAR_FRCD_REG_0_1: 23191da12ec4SLe Tan assert(size == 4); 23201da12ec4SLe Tan vtd_set_long(s, addr, val); 23211da12ec4SLe Tan break; 23221da12ec4SLe Tan 23231da12ec4SLe Tan case DMAR_FRCD_REG_0_2: 23241da12ec4SLe Tan if (size == 4) { 23251da12ec4SLe Tan vtd_set_long(s, addr, val); 23261da12ec4SLe Tan } else { 23271da12ec4SLe Tan vtd_set_quad(s, addr, val); 23281da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 23291da12ec4SLe Tan vtd_update_fsts_ppf(s); 23301da12ec4SLe Tan } 23311da12ec4SLe Tan break; 23321da12ec4SLe Tan 23331da12ec4SLe Tan case DMAR_FRCD_REG_0_3: 23341da12ec4SLe Tan assert(size == 4); 23351da12ec4SLe Tan vtd_set_long(s, addr, val); 23361da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 23371da12ec4SLe Tan vtd_update_fsts_ppf(s); 23381da12ec4SLe Tan break; 23391da12ec4SLe Tan 2340a5861439SPeter Xu case DMAR_IRTA_REG: 2341a5861439SPeter Xu if (size == 4) { 2342a5861439SPeter Xu vtd_set_long(s, addr, val); 2343a5861439SPeter Xu } else { 2344a5861439SPeter Xu vtd_set_quad(s, addr, val); 2345a5861439SPeter Xu } 2346a5861439SPeter Xu break; 2347a5861439SPeter Xu 2348a5861439SPeter Xu case DMAR_IRTA_REG_HI: 2349a5861439SPeter Xu assert(size == 4); 2350a5861439SPeter Xu vtd_set_long(s, addr, val); 2351a5861439SPeter Xu break; 2352a5861439SPeter Xu 23531da12ec4SLe Tan default: 23541da12ec4SLe Tan if (size == 4) { 23551da12ec4SLe Tan vtd_set_long(s, addr, val); 23561da12ec4SLe Tan } else { 23571da12ec4SLe Tan vtd_set_quad(s, addr, val); 23581da12ec4SLe Tan } 23591da12ec4SLe Tan } 23601da12ec4SLe Tan } 23611da12ec4SLe Tan 23623df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr, 2363bf55b7afSPeter Xu IOMMUAccessFlags flag) 23641da12ec4SLe Tan { 23651da12ec4SLe Tan VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 23661da12ec4SLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 2367b9313021SPeter Xu IOMMUTLBEntry iotlb = { 2368b9313021SPeter Xu /* We'll fill in the rest later. */ 23691da12ec4SLe Tan .target_as = &address_space_memory, 23701da12ec4SLe Tan }; 2371b9313021SPeter Xu bool success; 23721da12ec4SLe Tan 2373b9313021SPeter Xu if (likely(s->dmar_enabled)) { 2374b9313021SPeter Xu success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, 2375b9313021SPeter Xu addr, flag & IOMMU_WO, &iotlb); 2376b9313021SPeter Xu } else { 23771da12ec4SLe Tan /* DMAR disabled, passthrough, use 4k-page*/ 2378b9313021SPeter Xu iotlb.iova = addr & VTD_PAGE_MASK_4K; 2379b9313021SPeter Xu iotlb.translated_addr = addr & VTD_PAGE_MASK_4K; 2380b9313021SPeter Xu iotlb.addr_mask = ~VTD_PAGE_MASK_4K; 2381b9313021SPeter Xu iotlb.perm = IOMMU_RW; 2382b9313021SPeter Xu success = true; 23831da12ec4SLe Tan } 23841da12ec4SLe Tan 2385b9313021SPeter Xu if (likely(success)) { 23867feb51b7SPeter Xu trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus), 23877feb51b7SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 23887feb51b7SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2389b9313021SPeter Xu iotlb.iova, iotlb.translated_addr, 2390b9313021SPeter Xu iotlb.addr_mask); 2391b9313021SPeter Xu } else { 2392b9313021SPeter Xu trace_vtd_err_dmar_translate(pci_bus_num(vtd_as->bus), 2393b9313021SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 2394b9313021SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2395b9313021SPeter Xu iotlb.iova); 2396b9313021SPeter Xu } 23977feb51b7SPeter Xu 2398b9313021SPeter Xu return iotlb; 23991da12ec4SLe Tan } 24001da12ec4SLe Tan 24013df9d748SAlexey Kardashevskiy static void vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu, 24025bf3d319SPeter Xu IOMMUNotifierFlag old, 24035bf3d319SPeter Xu IOMMUNotifierFlag new) 24043cb3b154SAlex Williamson { 24053cb3b154SAlex Williamson VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 2406dd4d607eSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 24073cb3b154SAlex Williamson 2408dd4d607eSPeter Xu if (!s->caching_mode && new & IOMMU_NOTIFIER_MAP) { 24094c427a4cSPeter Xu error_report("We need to set caching-mode=1 for intel-iommu to enable " 2410dd4d607eSPeter Xu "device assignment with IOMMU protection."); 2411a3276f78SPeter Xu exit(1); 2412a3276f78SPeter Xu } 2413dd4d607eSPeter Xu 2414*4f8a62a9SPeter Xu /* Update per-address-space notifier flags */ 2415*4f8a62a9SPeter Xu vtd_as->notifier_flags = new; 2416*4f8a62a9SPeter Xu 2417dd4d607eSPeter Xu if (old == IOMMU_NOTIFIER_NONE) { 2418b4a4ba0dSPeter Xu QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next); 2419b4a4ba0dSPeter Xu } else if (new == IOMMU_NOTIFIER_NONE) { 2420b4a4ba0dSPeter Xu QLIST_REMOVE(vtd_as, next); 2421dd4d607eSPeter Xu } 24223cb3b154SAlex Williamson } 24233cb3b154SAlex Williamson 2424552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id) 2425552a1e01SPeter Xu { 2426552a1e01SPeter Xu IntelIOMMUState *iommu = opaque; 2427552a1e01SPeter Xu 2428552a1e01SPeter Xu /* 2429552a1e01SPeter Xu * Memory regions are dynamically turned on/off depending on 2430552a1e01SPeter Xu * context entry configurations from the guest. After migration, 2431552a1e01SPeter Xu * we need to make sure the memory regions are still correct. 2432552a1e01SPeter Xu */ 2433552a1e01SPeter Xu vtd_switch_address_space_all(iommu); 2434552a1e01SPeter Xu 2435552a1e01SPeter Xu return 0; 2436552a1e01SPeter Xu } 2437552a1e01SPeter Xu 24381da12ec4SLe Tan static const VMStateDescription vtd_vmstate = { 24391da12ec4SLe Tan .name = "iommu-intel", 24408cdcf3c1SPeter Xu .version_id = 1, 24418cdcf3c1SPeter Xu .minimum_version_id = 1, 24428cdcf3c1SPeter Xu .priority = MIG_PRI_IOMMU, 2443552a1e01SPeter Xu .post_load = vtd_post_load, 24448cdcf3c1SPeter Xu .fields = (VMStateField[]) { 24458cdcf3c1SPeter Xu VMSTATE_UINT64(root, IntelIOMMUState), 24468cdcf3c1SPeter Xu VMSTATE_UINT64(intr_root, IntelIOMMUState), 24478cdcf3c1SPeter Xu VMSTATE_UINT64(iq, IntelIOMMUState), 24488cdcf3c1SPeter Xu VMSTATE_UINT32(intr_size, IntelIOMMUState), 24498cdcf3c1SPeter Xu VMSTATE_UINT16(iq_head, IntelIOMMUState), 24508cdcf3c1SPeter Xu VMSTATE_UINT16(iq_tail, IntelIOMMUState), 24518cdcf3c1SPeter Xu VMSTATE_UINT16(iq_size, IntelIOMMUState), 24528cdcf3c1SPeter Xu VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState), 24538cdcf3c1SPeter Xu VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE), 24548cdcf3c1SPeter Xu VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState), 24558cdcf3c1SPeter Xu VMSTATE_BOOL(root_extended, IntelIOMMUState), 24568cdcf3c1SPeter Xu VMSTATE_BOOL(dmar_enabled, IntelIOMMUState), 24578cdcf3c1SPeter Xu VMSTATE_BOOL(qi_enabled, IntelIOMMUState), 24588cdcf3c1SPeter Xu VMSTATE_BOOL(intr_enabled, IntelIOMMUState), 24598cdcf3c1SPeter Xu VMSTATE_BOOL(intr_eime, IntelIOMMUState), 24608cdcf3c1SPeter Xu VMSTATE_END_OF_LIST() 24618cdcf3c1SPeter Xu } 24621da12ec4SLe Tan }; 24631da12ec4SLe Tan 24641da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = { 24651da12ec4SLe Tan .read = vtd_mem_read, 24661da12ec4SLe Tan .write = vtd_mem_write, 24671da12ec4SLe Tan .endianness = DEVICE_LITTLE_ENDIAN, 24681da12ec4SLe Tan .impl = { 24691da12ec4SLe Tan .min_access_size = 4, 24701da12ec4SLe Tan .max_access_size = 8, 24711da12ec4SLe Tan }, 24721da12ec4SLe Tan .valid = { 24731da12ec4SLe Tan .min_access_size = 4, 24741da12ec4SLe Tan .max_access_size = 8, 24751da12ec4SLe Tan }, 24761da12ec4SLe Tan }; 24771da12ec4SLe Tan 24781da12ec4SLe Tan static Property vtd_properties[] = { 24791da12ec4SLe Tan DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0), 2480e6b6af05SRadim Krčmář DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim, 2481e6b6af05SRadim Krčmář ON_OFF_AUTO_AUTO), 2482fb506e70SRadim Krčmář DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false), 248337f51384SPrasad Singamsetty DEFINE_PROP_UINT8("x-aw-bits", IntelIOMMUState, aw_bits, 248437f51384SPrasad Singamsetty VTD_HOST_ADDRESS_WIDTH), 24853b40f0e5SAviv Ben-David DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE), 24861da12ec4SLe Tan DEFINE_PROP_END_OF_LIST(), 24871da12ec4SLe Tan }; 24881da12ec4SLe Tan 2489651e4cefSPeter Xu /* Read IRTE entry with specific index */ 2490651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index, 2491bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry *entry, uint16_t sid) 2492651e4cefSPeter Xu { 2493ede9c94aSPeter Xu static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \ 2494ede9c94aSPeter Xu {0xffff, 0xfffb, 0xfff9, 0xfff8}; 2495651e4cefSPeter Xu dma_addr_t addr = 0x00; 2496ede9c94aSPeter Xu uint16_t mask, source_id; 2497ede9c94aSPeter Xu uint8_t bus, bus_max, bus_min; 2498651e4cefSPeter Xu 2499651e4cefSPeter Xu addr = iommu->intr_root + index * sizeof(*entry); 2500651e4cefSPeter Xu if (dma_memory_read(&address_space_memory, addr, entry, 2501651e4cefSPeter Xu sizeof(*entry))) { 25027feb51b7SPeter Xu trace_vtd_err("Memory read failed for IRTE."); 2503651e4cefSPeter Xu return -VTD_FR_IR_ROOT_INVAL; 2504651e4cefSPeter Xu } 2505651e4cefSPeter Xu 25067feb51b7SPeter Xu trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]), 25077feb51b7SPeter Xu le64_to_cpu(entry->data[0])); 25087feb51b7SPeter Xu 2509bc38ee10SMichael S. Tsirkin if (!entry->irte.present) { 25107feb51b7SPeter Xu trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]), 2511651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2512651e4cefSPeter Xu return -VTD_FR_IR_ENTRY_P; 2513651e4cefSPeter Xu } 2514651e4cefSPeter Xu 2515bc38ee10SMichael S. Tsirkin if (entry->irte.__reserved_0 || entry->irte.__reserved_1 || 2516bc38ee10SMichael S. Tsirkin entry->irte.__reserved_2) { 25177feb51b7SPeter Xu trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]), 2518651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2519651e4cefSPeter Xu return -VTD_FR_IR_IRTE_RSVD; 2520651e4cefSPeter Xu } 2521651e4cefSPeter Xu 2522ede9c94aSPeter Xu if (sid != X86_IOMMU_SID_INVALID) { 2523ede9c94aSPeter Xu /* Validate IRTE SID */ 2524bc38ee10SMichael S. Tsirkin source_id = le32_to_cpu(entry->irte.source_id); 2525bc38ee10SMichael S. Tsirkin switch (entry->irte.sid_vtype) { 2526ede9c94aSPeter Xu case VTD_SVT_NONE: 2527ede9c94aSPeter Xu break; 2528ede9c94aSPeter Xu 2529ede9c94aSPeter Xu case VTD_SVT_ALL: 2530bc38ee10SMichael S. Tsirkin mask = vtd_svt_mask[entry->irte.sid_q]; 2531ede9c94aSPeter Xu if ((source_id & mask) != (sid & mask)) { 25327feb51b7SPeter Xu trace_vtd_err_irte_sid(index, sid, source_id); 2533ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2534ede9c94aSPeter Xu } 2535ede9c94aSPeter Xu break; 2536ede9c94aSPeter Xu 2537ede9c94aSPeter Xu case VTD_SVT_BUS: 2538ede9c94aSPeter Xu bus_max = source_id >> 8; 2539ede9c94aSPeter Xu bus_min = source_id & 0xff; 2540ede9c94aSPeter Xu bus = sid >> 8; 2541ede9c94aSPeter Xu if (bus > bus_max || bus < bus_min) { 25427feb51b7SPeter Xu trace_vtd_err_irte_sid_bus(index, bus, bus_min, bus_max); 2543ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2544ede9c94aSPeter Xu } 2545ede9c94aSPeter Xu break; 2546ede9c94aSPeter Xu 2547ede9c94aSPeter Xu default: 25487feb51b7SPeter Xu trace_vtd_err_irte_svt(index, entry->irte.sid_vtype); 2549ede9c94aSPeter Xu /* Take this as verification failure. */ 2550ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2551ede9c94aSPeter Xu break; 2552ede9c94aSPeter Xu } 2553ede9c94aSPeter Xu } 2554651e4cefSPeter Xu 2555651e4cefSPeter Xu return 0; 2556651e4cefSPeter Xu } 2557651e4cefSPeter Xu 2558651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */ 2559ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, 2560ede9c94aSPeter Xu VTDIrq *irq, uint16_t sid) 2561651e4cefSPeter Xu { 2562bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry irte = {}; 2563651e4cefSPeter Xu int ret = 0; 2564651e4cefSPeter Xu 2565ede9c94aSPeter Xu ret = vtd_irte_get(iommu, index, &irte, sid); 2566651e4cefSPeter Xu if (ret) { 2567651e4cefSPeter Xu return ret; 2568651e4cefSPeter Xu } 2569651e4cefSPeter Xu 2570bc38ee10SMichael S. Tsirkin irq->trigger_mode = irte.irte.trigger_mode; 2571bc38ee10SMichael S. Tsirkin irq->vector = irte.irte.vector; 2572bc38ee10SMichael S. Tsirkin irq->delivery_mode = irte.irte.delivery_mode; 2573bc38ee10SMichael S. Tsirkin irq->dest = le32_to_cpu(irte.irte.dest_id); 257428589311SJan Kiszka if (!iommu->intr_eime) { 2575651e4cefSPeter Xu #define VTD_IR_APIC_DEST_MASK (0xff00ULL) 2576651e4cefSPeter Xu #define VTD_IR_APIC_DEST_SHIFT (8) 257728589311SJan Kiszka irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >> 2578651e4cefSPeter Xu VTD_IR_APIC_DEST_SHIFT; 257928589311SJan Kiszka } 2580bc38ee10SMichael S. Tsirkin irq->dest_mode = irte.irte.dest_mode; 2581bc38ee10SMichael S. Tsirkin irq->redir_hint = irte.irte.redir_hint; 2582651e4cefSPeter Xu 25837feb51b7SPeter Xu trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector, 25847feb51b7SPeter Xu irq->delivery_mode, irq->dest, irq->dest_mode); 2585651e4cefSPeter Xu 2586651e4cefSPeter Xu return 0; 2587651e4cefSPeter Xu } 2588651e4cefSPeter Xu 2589651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */ 2590651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out) 2591651e4cefSPeter Xu { 2592651e4cefSPeter Xu VTD_MSIMessage msg = {}; 2593651e4cefSPeter Xu 2594651e4cefSPeter Xu /* Generate address bits */ 2595651e4cefSPeter Xu msg.dest_mode = irq->dest_mode; 2596651e4cefSPeter Xu msg.redir_hint = irq->redir_hint; 2597651e4cefSPeter Xu msg.dest = irq->dest; 259832946019SRadim Krčmář msg.__addr_hi = irq->dest & 0xffffff00; 2599651e4cefSPeter Xu msg.__addr_head = cpu_to_le32(0xfee); 2600651e4cefSPeter Xu /* Keep this from original MSI address bits */ 2601651e4cefSPeter Xu msg.__not_used = irq->msi_addr_last_bits; 2602651e4cefSPeter Xu 2603651e4cefSPeter Xu /* Generate data bits */ 2604651e4cefSPeter Xu msg.vector = irq->vector; 2605651e4cefSPeter Xu msg.delivery_mode = irq->delivery_mode; 2606651e4cefSPeter Xu msg.level = 1; 2607651e4cefSPeter Xu msg.trigger_mode = irq->trigger_mode; 2608651e4cefSPeter Xu 2609651e4cefSPeter Xu msg_out->address = msg.msi_addr; 2610651e4cefSPeter Xu msg_out->data = msg.msi_data; 2611651e4cefSPeter Xu } 2612651e4cefSPeter Xu 2613651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */ 2614651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu, 2615651e4cefSPeter Xu MSIMessage *origin, 2616ede9c94aSPeter Xu MSIMessage *translated, 2617ede9c94aSPeter Xu uint16_t sid) 2618651e4cefSPeter Xu { 2619651e4cefSPeter Xu int ret = 0; 2620651e4cefSPeter Xu VTD_IR_MSIAddress addr; 2621651e4cefSPeter Xu uint16_t index; 262209cd058aSMichael S. Tsirkin VTDIrq irq = {}; 2623651e4cefSPeter Xu 2624651e4cefSPeter Xu assert(origin && translated); 2625651e4cefSPeter Xu 26267feb51b7SPeter Xu trace_vtd_ir_remap_msi_req(origin->address, origin->data); 26277feb51b7SPeter Xu 2628651e4cefSPeter Xu if (!iommu || !iommu->intr_enabled) { 2629e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2630e7a3b91fSPeter Xu goto out; 2631651e4cefSPeter Xu } 2632651e4cefSPeter Xu 2633651e4cefSPeter Xu if (origin->address & VTD_MSI_ADDR_HI_MASK) { 26347feb51b7SPeter Xu trace_vtd_err("MSI address high 32 bits non-zero when " 26357feb51b7SPeter Xu "Interrupt Remapping enabled."); 2636651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2637651e4cefSPeter Xu } 2638651e4cefSPeter Xu 2639651e4cefSPeter Xu addr.data = origin->address & VTD_MSI_ADDR_LO_MASK; 26401a43713bSPeter Xu if (addr.addr.__head != 0xfee) { 26417feb51b7SPeter Xu trace_vtd_err("MSI addr low 32 bit invalid."); 2642651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2643651e4cefSPeter Xu } 2644651e4cefSPeter Xu 2645651e4cefSPeter Xu /* This is compatible mode. */ 2646bc38ee10SMichael S. Tsirkin if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) { 2647e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2648e7a3b91fSPeter Xu goto out; 2649651e4cefSPeter Xu } 2650651e4cefSPeter Xu 2651bc38ee10SMichael S. Tsirkin index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l); 2652651e4cefSPeter Xu 2653651e4cefSPeter Xu #define VTD_IR_MSI_DATA_SUBHANDLE (0x0000ffff) 2654651e4cefSPeter Xu #define VTD_IR_MSI_DATA_RESERVED (0xffff0000) 2655651e4cefSPeter Xu 2656bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2657651e4cefSPeter Xu /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */ 2658651e4cefSPeter Xu index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE; 2659651e4cefSPeter Xu } 2660651e4cefSPeter Xu 2661ede9c94aSPeter Xu ret = vtd_remap_irq_get(iommu, index, &irq, sid); 2662651e4cefSPeter Xu if (ret) { 2663651e4cefSPeter Xu return ret; 2664651e4cefSPeter Xu } 2665651e4cefSPeter Xu 2666bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 26677feb51b7SPeter Xu trace_vtd_ir_remap_type("MSI"); 2668651e4cefSPeter Xu if (origin->data & VTD_IR_MSI_DATA_RESERVED) { 26697feb51b7SPeter Xu trace_vtd_err_ir_msi_invalid(sid, origin->address, origin->data); 2670651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2671651e4cefSPeter Xu } 2672651e4cefSPeter Xu } else { 2673651e4cefSPeter Xu uint8_t vector = origin->data & 0xff; 2674dea651a9SFeng Wu uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; 2675dea651a9SFeng Wu 26767feb51b7SPeter Xu trace_vtd_ir_remap_type("IOAPIC"); 2677651e4cefSPeter Xu /* IOAPIC entry vector should be aligned with IRTE vector 2678651e4cefSPeter Xu * (see vt-d spec 5.1.5.1). */ 2679651e4cefSPeter Xu if (vector != irq.vector) { 26807feb51b7SPeter Xu trace_vtd_warn_ir_vector(sid, index, vector, irq.vector); 2681651e4cefSPeter Xu } 2682dea651a9SFeng Wu 2683dea651a9SFeng Wu /* The Trigger Mode field must match the Trigger Mode in the IRTE. 2684dea651a9SFeng Wu * (see vt-d spec 5.1.5.1). */ 2685dea651a9SFeng Wu if (trigger_mode != irq.trigger_mode) { 26867feb51b7SPeter Xu trace_vtd_warn_ir_trigger(sid, index, trigger_mode, 26877feb51b7SPeter Xu irq.trigger_mode); 2688dea651a9SFeng Wu } 2689651e4cefSPeter Xu } 2690651e4cefSPeter Xu 2691651e4cefSPeter Xu /* 2692651e4cefSPeter Xu * We'd better keep the last two bits, assuming that guest OS 2693651e4cefSPeter Xu * might modify it. Keep it does not hurt after all. 2694651e4cefSPeter Xu */ 2695bc38ee10SMichael S. Tsirkin irq.msi_addr_last_bits = addr.addr.__not_care; 2696651e4cefSPeter Xu 2697651e4cefSPeter Xu /* Translate VTDIrq to MSI message */ 2698651e4cefSPeter Xu vtd_generate_msi_message(&irq, translated); 2699651e4cefSPeter Xu 2700e7a3b91fSPeter Xu out: 27017feb51b7SPeter Xu trace_vtd_ir_remap_msi(origin->address, origin->data, 2702651e4cefSPeter Xu translated->address, translated->data); 2703651e4cefSPeter Xu return 0; 2704651e4cefSPeter Xu } 2705651e4cefSPeter Xu 27068b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src, 27078b5ed7dfSPeter Xu MSIMessage *dst, uint16_t sid) 27088b5ed7dfSPeter Xu { 2709ede9c94aSPeter Xu return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu), 2710ede9c94aSPeter Xu src, dst, sid); 27118b5ed7dfSPeter Xu } 27128b5ed7dfSPeter Xu 2713651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr, 2714651e4cefSPeter Xu uint64_t *data, unsigned size, 2715651e4cefSPeter Xu MemTxAttrs attrs) 2716651e4cefSPeter Xu { 2717651e4cefSPeter Xu return MEMTX_OK; 2718651e4cefSPeter Xu } 2719651e4cefSPeter Xu 2720651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr, 2721651e4cefSPeter Xu uint64_t value, unsigned size, 2722651e4cefSPeter Xu MemTxAttrs attrs) 2723651e4cefSPeter Xu { 2724651e4cefSPeter Xu int ret = 0; 272509cd058aSMichael S. Tsirkin MSIMessage from = {}, to = {}; 2726ede9c94aSPeter Xu uint16_t sid = X86_IOMMU_SID_INVALID; 2727651e4cefSPeter Xu 2728651e4cefSPeter Xu from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST; 2729651e4cefSPeter Xu from.data = (uint32_t) value; 2730651e4cefSPeter Xu 2731ede9c94aSPeter Xu if (!attrs.unspecified) { 2732ede9c94aSPeter Xu /* We have explicit Source ID */ 2733ede9c94aSPeter Xu sid = attrs.requester_id; 2734ede9c94aSPeter Xu } 2735ede9c94aSPeter Xu 2736ede9c94aSPeter Xu ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid); 2737651e4cefSPeter Xu if (ret) { 2738651e4cefSPeter Xu /* TODO: report error */ 2739651e4cefSPeter Xu /* Drop this interrupt */ 2740651e4cefSPeter Xu return MEMTX_ERROR; 2741651e4cefSPeter Xu } 2742651e4cefSPeter Xu 274332946019SRadim Krčmář apic_get_class()->send_msi(&to); 2744651e4cefSPeter Xu 2745651e4cefSPeter Xu return MEMTX_OK; 2746651e4cefSPeter Xu } 2747651e4cefSPeter Xu 2748651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = { 2749651e4cefSPeter Xu .read_with_attrs = vtd_mem_ir_read, 2750651e4cefSPeter Xu .write_with_attrs = vtd_mem_ir_write, 2751651e4cefSPeter Xu .endianness = DEVICE_LITTLE_ENDIAN, 2752651e4cefSPeter Xu .impl = { 2753651e4cefSPeter Xu .min_access_size = 4, 2754651e4cefSPeter Xu .max_access_size = 4, 2755651e4cefSPeter Xu }, 2756651e4cefSPeter Xu .valid = { 2757651e4cefSPeter Xu .min_access_size = 4, 2758651e4cefSPeter Xu .max_access_size = 4, 2759651e4cefSPeter Xu }, 2760651e4cefSPeter Xu }; 27617df953bdSKnut Omang 27627df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn) 27637df953bdSKnut Omang { 27647df953bdSKnut Omang uintptr_t key = (uintptr_t)bus; 27657df953bdSKnut Omang VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key); 27667df953bdSKnut Omang VTDAddressSpace *vtd_dev_as; 2767e0a3c8ccSJason Wang char name[128]; 27687df953bdSKnut Omang 27697df953bdSKnut Omang if (!vtd_bus) { 27702d3fc581SJason Wang uintptr_t *new_key = g_malloc(sizeof(*new_key)); 27712d3fc581SJason Wang *new_key = (uintptr_t)bus; 27727df953bdSKnut Omang /* No corresponding free() */ 277304af0e18SPeter Xu vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \ 2774bf33cc75SPeter Xu PCI_DEVFN_MAX); 27757df953bdSKnut Omang vtd_bus->bus = bus; 27762d3fc581SJason Wang g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus); 27777df953bdSKnut Omang } 27787df953bdSKnut Omang 27797df953bdSKnut Omang vtd_dev_as = vtd_bus->dev_as[devfn]; 27807df953bdSKnut Omang 27817df953bdSKnut Omang if (!vtd_dev_as) { 2782e0a3c8ccSJason Wang snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn); 27837df953bdSKnut Omang vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace)); 27847df953bdSKnut Omang 27857df953bdSKnut Omang vtd_dev_as->bus = bus; 27867df953bdSKnut Omang vtd_dev_as->devfn = (uint8_t)devfn; 27877df953bdSKnut Omang vtd_dev_as->iommu_state = s; 27887df953bdSKnut Omang vtd_dev_as->context_cache_entry.context_cache_gen = 0; 2789558e0024SPeter Xu 2790558e0024SPeter Xu /* 2791558e0024SPeter Xu * Memory region relationships looks like (Address range shows 2792558e0024SPeter Xu * only lower 32 bits to make it short in length...): 2793558e0024SPeter Xu * 2794558e0024SPeter Xu * |-----------------+-------------------+----------| 2795558e0024SPeter Xu * | Name | Address range | Priority | 2796558e0024SPeter Xu * |-----------------+-------------------+----------+ 2797558e0024SPeter Xu * | vtd_root | 00000000-ffffffff | 0 | 2798558e0024SPeter Xu * | intel_iommu | 00000000-ffffffff | 1 | 2799558e0024SPeter Xu * | vtd_sys_alias | 00000000-ffffffff | 1 | 2800558e0024SPeter Xu * | intel_iommu_ir | fee00000-feefffff | 64 | 2801558e0024SPeter Xu * |-----------------+-------------------+----------| 2802558e0024SPeter Xu * 2803558e0024SPeter Xu * We enable/disable DMAR by switching enablement for 2804558e0024SPeter Xu * vtd_sys_alias and intel_iommu regions. IR region is always 2805558e0024SPeter Xu * enabled. 2806558e0024SPeter Xu */ 28071221a474SAlexey Kardashevskiy memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu), 28081221a474SAlexey Kardashevskiy TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s), 28091221a474SAlexey Kardashevskiy "intel_iommu_dmar", 2810558e0024SPeter Xu UINT64_MAX); 2811558e0024SPeter Xu memory_region_init_alias(&vtd_dev_as->sys_alias, OBJECT(s), 2812558e0024SPeter Xu "vtd_sys_alias", get_system_memory(), 2813558e0024SPeter Xu 0, memory_region_size(get_system_memory())); 2814651e4cefSPeter Xu memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s), 2815651e4cefSPeter Xu &vtd_mem_ir_ops, s, "intel_iommu_ir", 2816651e4cefSPeter Xu VTD_INTERRUPT_ADDR_SIZE); 2817558e0024SPeter Xu memory_region_init(&vtd_dev_as->root, OBJECT(s), 2818558e0024SPeter Xu "vtd_root", UINT64_MAX); 2819558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 2820558e0024SPeter Xu VTD_INTERRUPT_ADDR_FIRST, 2821558e0024SPeter Xu &vtd_dev_as->iommu_ir, 64); 2822558e0024SPeter Xu address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, name); 2823558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 2824558e0024SPeter Xu &vtd_dev_as->sys_alias, 1); 2825558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 28263df9d748SAlexey Kardashevskiy MEMORY_REGION(&vtd_dev_as->iommu), 28273df9d748SAlexey Kardashevskiy 1); 2828558e0024SPeter Xu vtd_switch_address_space(vtd_dev_as); 28297df953bdSKnut Omang } 28307df953bdSKnut Omang return vtd_dev_as; 28317df953bdSKnut Omang } 28327df953bdSKnut Omang 2833dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */ 2834dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n) 2835dd4d607eSPeter Xu { 2836dd4d607eSPeter Xu IOMMUTLBEntry entry; 2837dd4d607eSPeter Xu hwaddr size; 2838dd4d607eSPeter Xu hwaddr start = n->start; 2839dd4d607eSPeter Xu hwaddr end = n->end; 284037f51384SPrasad Singamsetty IntelIOMMUState *s = as->iommu_state; 2841dd4d607eSPeter Xu 2842dd4d607eSPeter Xu /* 2843dd4d607eSPeter Xu * Note: all the codes in this function has a assumption that IOVA 2844dd4d607eSPeter Xu * bits are no more than VTD_MGAW bits (which is restricted by 2845dd4d607eSPeter Xu * VT-d spec), otherwise we need to consider overflow of 64 bits. 2846dd4d607eSPeter Xu */ 2847dd4d607eSPeter Xu 284837f51384SPrasad Singamsetty if (end > VTD_ADDRESS_SIZE(s->aw_bits)) { 2849dd4d607eSPeter Xu /* 2850dd4d607eSPeter Xu * Don't need to unmap regions that is bigger than the whole 2851dd4d607eSPeter Xu * VT-d supported address space size 2852dd4d607eSPeter Xu */ 285337f51384SPrasad Singamsetty end = VTD_ADDRESS_SIZE(s->aw_bits); 2854dd4d607eSPeter Xu } 2855dd4d607eSPeter Xu 2856dd4d607eSPeter Xu assert(start <= end); 2857dd4d607eSPeter Xu size = end - start; 2858dd4d607eSPeter Xu 2859dd4d607eSPeter Xu if (ctpop64(size) != 1) { 2860dd4d607eSPeter Xu /* 2861dd4d607eSPeter Xu * This size cannot format a correct mask. Let's enlarge it to 2862dd4d607eSPeter Xu * suite the minimum available mask. 2863dd4d607eSPeter Xu */ 2864dd4d607eSPeter Xu int n = 64 - clz64(size); 286537f51384SPrasad Singamsetty if (n > s->aw_bits) { 2866dd4d607eSPeter Xu /* should not happen, but in case it happens, limit it */ 286737f51384SPrasad Singamsetty n = s->aw_bits; 2868dd4d607eSPeter Xu } 2869dd4d607eSPeter Xu size = 1ULL << n; 2870dd4d607eSPeter Xu } 2871dd4d607eSPeter Xu 2872dd4d607eSPeter Xu entry.target_as = &address_space_memory; 2873dd4d607eSPeter Xu /* Adjust iova for the size */ 2874dd4d607eSPeter Xu entry.iova = n->start & ~(size - 1); 2875dd4d607eSPeter Xu /* This field is meaningless for unmap */ 2876dd4d607eSPeter Xu entry.translated_addr = 0; 2877dd4d607eSPeter Xu entry.perm = IOMMU_NONE; 2878dd4d607eSPeter Xu entry.addr_mask = size - 1; 2879dd4d607eSPeter Xu 2880dd4d607eSPeter Xu trace_vtd_as_unmap_whole(pci_bus_num(as->bus), 2881dd4d607eSPeter Xu VTD_PCI_SLOT(as->devfn), 2882dd4d607eSPeter Xu VTD_PCI_FUNC(as->devfn), 2883dd4d607eSPeter Xu entry.iova, size); 2884dd4d607eSPeter Xu 2885dd4d607eSPeter Xu memory_region_notify_one(n, &entry); 2886dd4d607eSPeter Xu } 2887dd4d607eSPeter Xu 2888dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s) 2889dd4d607eSPeter Xu { 2890dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 2891dd4d607eSPeter Xu IOMMUNotifier *n; 2892dd4d607eSPeter Xu 2893b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 2894dd4d607eSPeter Xu IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) { 2895dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 2896dd4d607eSPeter Xu } 2897dd4d607eSPeter Xu } 2898dd4d607eSPeter Xu } 2899dd4d607eSPeter Xu 2900f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private) 2901f06a696dSPeter Xu { 2902f06a696dSPeter Xu memory_region_notify_one((IOMMUNotifier *)private, entry); 2903f06a696dSPeter Xu return 0; 2904f06a696dSPeter Xu } 2905f06a696dSPeter Xu 29063df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n) 2907f06a696dSPeter Xu { 29083df9d748SAlexey Kardashevskiy VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu); 2909f06a696dSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 2910f06a696dSPeter Xu uint8_t bus_n = pci_bus_num(vtd_as->bus); 2911f06a696dSPeter Xu VTDContextEntry ce; 2912f06a696dSPeter Xu 2913f06a696dSPeter Xu /* 2914dd4d607eSPeter Xu * The replay can be triggered by either a invalidation or a newly 2915dd4d607eSPeter Xu * created entry. No matter what, we release existing mappings 2916dd4d607eSPeter Xu * (it means flushing caches for UNMAP-only registers). 2917f06a696dSPeter Xu */ 2918dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 2919dd4d607eSPeter Xu 2920dd4d607eSPeter Xu if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) { 2921f06a696dSPeter Xu trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn), 2922f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn), 2923f06a696dSPeter Xu VTD_CONTEXT_ENTRY_DID(ce.hi), 2924f06a696dSPeter Xu ce.hi, ce.lo); 2925*4f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 2926*4f8a62a9SPeter Xu /* This is required only for MAP typed notifiers */ 292737f51384SPrasad Singamsetty vtd_page_walk(&ce, 0, ~0ULL, vtd_replay_hook, (void *)n, false, 292837f51384SPrasad Singamsetty s->aw_bits); 2929*4f8a62a9SPeter Xu } 2930f06a696dSPeter Xu } else { 2931f06a696dSPeter Xu trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn), 2932f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn)); 2933f06a696dSPeter Xu } 2934f06a696dSPeter Xu 2935f06a696dSPeter Xu return; 2936f06a696dSPeter Xu } 2937f06a696dSPeter Xu 29381da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay 29391da12ec4SLe Tan * attention when adding new initialization stuff. 29401da12ec4SLe Tan */ 29411da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s) 29421da12ec4SLe Tan { 2943d54bd7f8SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 2944d54bd7f8SPeter Xu 29451da12ec4SLe Tan memset(s->csr, 0, DMAR_REG_SIZE); 29461da12ec4SLe Tan memset(s->wmask, 0, DMAR_REG_SIZE); 29471da12ec4SLe Tan memset(s->w1cmask, 0, DMAR_REG_SIZE); 29481da12ec4SLe Tan memset(s->womask, 0, DMAR_REG_SIZE); 29491da12ec4SLe Tan 29501da12ec4SLe Tan s->root = 0; 29511da12ec4SLe Tan s->root_extended = false; 29521da12ec4SLe Tan s->dmar_enabled = false; 29531da12ec4SLe Tan s->iq_head = 0; 29541da12ec4SLe Tan s->iq_tail = 0; 29551da12ec4SLe Tan s->iq = 0; 29561da12ec4SLe Tan s->iq_size = 0; 29571da12ec4SLe Tan s->qi_enabled = false; 29581da12ec4SLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 29591da12ec4SLe Tan s->next_frcd_reg = 0; 296092e5d85eSPrasad Singamsetty s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | 296192e5d85eSPrasad Singamsetty VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS | 296237f51384SPrasad Singamsetty VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits); 296337f51384SPrasad Singamsetty if (s->aw_bits == VTD_HOST_AW_48BIT) { 296437f51384SPrasad Singamsetty s->cap |= VTD_CAP_SAGAW_48bit; 296537f51384SPrasad Singamsetty } 2966ed7b8fbcSLe Tan s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO; 29671da12ec4SLe Tan 296892e5d85eSPrasad Singamsetty /* 296992e5d85eSPrasad Singamsetty * Rsvd field masks for spte 297092e5d85eSPrasad Singamsetty */ 297192e5d85eSPrasad Singamsetty vtd_paging_entry_rsvd_field[0] = ~0ULL; 297237f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits); 297337f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits); 297437f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits); 297537f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits); 297637f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[5] = VTD_SPTE_LPAGE_L1_RSVD_MASK(s->aw_bits); 297737f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[6] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits); 297837f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[7] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits); 297937f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[8] = VTD_SPTE_LPAGE_L4_RSVD_MASK(s->aw_bits); 298092e5d85eSPrasad Singamsetty 2981d54bd7f8SPeter Xu if (x86_iommu->intr_supported) { 2982e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV; 2983e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON) { 2984e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_EIM; 2985e6b6af05SRadim Krčmář } 2986e6b6af05SRadim Krčmář assert(s->intr_eim != ON_OFF_AUTO_AUTO); 2987d54bd7f8SPeter Xu } 2988d54bd7f8SPeter Xu 2989554f5e16SJason Wang if (x86_iommu->dt_supported) { 2990554f5e16SJason Wang s->ecap |= VTD_ECAP_DT; 2991554f5e16SJason Wang } 2992554f5e16SJason Wang 2993dbaabb25SPeter Xu if (x86_iommu->pt_supported) { 2994dbaabb25SPeter Xu s->ecap |= VTD_ECAP_PT; 2995dbaabb25SPeter Xu } 2996dbaabb25SPeter Xu 29973b40f0e5SAviv Ben-David if (s->caching_mode) { 29983b40f0e5SAviv Ben-David s->cap |= VTD_CAP_CM; 29993b40f0e5SAviv Ben-David } 30003b40f0e5SAviv Ben-David 30011d9efa73SPeter Xu vtd_iommu_lock(s); 30021d9efa73SPeter Xu vtd_reset_context_cache_locked(s); 30031d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 30041d9efa73SPeter Xu vtd_iommu_unlock(s); 3005d92fa2dcSLe Tan 30061da12ec4SLe Tan /* Define registers with default values and bit semantics */ 30071da12ec4SLe Tan vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0); 30081da12ec4SLe Tan vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0); 30091da12ec4SLe Tan vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0); 30101da12ec4SLe Tan vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0); 30111da12ec4SLe Tan vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL); 30121da12ec4SLe Tan vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0); 30131da12ec4SLe Tan vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0); 30141da12ec4SLe Tan vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0); 30151da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL); 30161da12ec4SLe Tan 30171da12ec4SLe Tan /* Advanced Fault Logging not supported */ 30181da12ec4SLe Tan vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL); 30191da12ec4SLe Tan vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0); 30201da12ec4SLe Tan vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0); 30211da12ec4SLe Tan vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0); 30221da12ec4SLe Tan 30231da12ec4SLe Tan /* Treated as RsvdZ when EIM in ECAP_REG is not supported 30241da12ec4SLe Tan * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0); 30251da12ec4SLe Tan */ 30261da12ec4SLe Tan vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0); 30271da12ec4SLe Tan 30281da12ec4SLe Tan /* Treated as RO for implementations that PLMR and PHMR fields reported 30291da12ec4SLe Tan * as Clear in the CAP_REG. 30301da12ec4SLe Tan * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0); 30311da12ec4SLe Tan */ 30321da12ec4SLe Tan vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0); 30331da12ec4SLe Tan 3034ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0); 3035ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0); 3036ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0); 3037ed7b8fbcSLe Tan vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL); 3038ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0); 3039ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0); 3040ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0); 3041ed7b8fbcSLe Tan /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */ 3042ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0); 3043ed7b8fbcSLe Tan 30441da12ec4SLe Tan /* IOTLB registers */ 30451da12ec4SLe Tan vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0); 30461da12ec4SLe Tan vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0); 30471da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL); 30481da12ec4SLe Tan 30491da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 30501da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0); 30511da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL); 3052a5861439SPeter Xu 3053a5861439SPeter Xu /* 305428589311SJan Kiszka * Interrupt remapping registers. 3055a5861439SPeter Xu */ 305628589311SJan Kiszka vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0); 30571da12ec4SLe Tan } 30581da12ec4SLe Tan 30591da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use 30601da12ec4SLe Tan * the address space they got at first (won't ask the bus again). 30611da12ec4SLe Tan */ 30621da12ec4SLe Tan static void vtd_reset(DeviceState *dev) 30631da12ec4SLe Tan { 30641da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 30651da12ec4SLe Tan 30661da12ec4SLe Tan vtd_init(s); 3067dd4d607eSPeter Xu 3068dd4d607eSPeter Xu /* 3069dd4d607eSPeter Xu * When device reset, throw away all mappings and external caches 3070dd4d607eSPeter Xu */ 3071dd4d607eSPeter Xu vtd_address_space_unmap_all(s); 30721da12ec4SLe Tan } 30731da12ec4SLe Tan 3074621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn) 3075621d983aSMarcel Apfelbaum { 3076621d983aSMarcel Apfelbaum IntelIOMMUState *s = opaque; 3077621d983aSMarcel Apfelbaum VTDAddressSpace *vtd_as; 3078621d983aSMarcel Apfelbaum 3079bf33cc75SPeter Xu assert(0 <= devfn && devfn < PCI_DEVFN_MAX); 3080621d983aSMarcel Apfelbaum 3081621d983aSMarcel Apfelbaum vtd_as = vtd_find_add_as(s, bus, devfn); 3082621d983aSMarcel Apfelbaum return &vtd_as->as; 3083621d983aSMarcel Apfelbaum } 3084621d983aSMarcel Apfelbaum 3085e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp) 30866333e93cSRadim Krčmář { 3087e6b6af05SRadim Krčmář X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 3088e6b6af05SRadim Krčmář 30896333e93cSRadim Krčmář /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */ 30906333e93cSRadim Krčmář if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() && 30916333e93cSRadim Krčmář !kvm_irqchip_is_split()) { 30926333e93cSRadim Krčmář error_setg(errp, "Intel Interrupt Remapping cannot work with " 30936333e93cSRadim Krčmář "kernel-irqchip=on, please use 'split|off'."); 30946333e93cSRadim Krčmář return false; 30956333e93cSRadim Krčmář } 3096e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) { 3097e6b6af05SRadim Krčmář error_setg(errp, "eim=on cannot be selected without intremap=on"); 3098e6b6af05SRadim Krčmář return false; 3099e6b6af05SRadim Krčmář } 3100e6b6af05SRadim Krčmář 3101e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_AUTO) { 3102fb506e70SRadim Krčmář s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim) 3103fb506e70SRadim Krčmář && x86_iommu->intr_supported ? 3104e6b6af05SRadim Krčmář ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 3105e6b6af05SRadim Krčmář } 3106fb506e70SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) { 3107fb506e70SRadim Krčmář if (!kvm_irqchip_in_kernel()) { 3108fb506e70SRadim Krčmář error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split"); 3109fb506e70SRadim Krčmář return false; 3110fb506e70SRadim Krčmář } 3111fb506e70SRadim Krčmář if (!kvm_enable_x2apic()) { 3112fb506e70SRadim Krčmář error_setg(errp, "eim=on requires support on the KVM side" 3113fb506e70SRadim Krčmář "(X2APIC_API, first shipped in v4.7)"); 3114fb506e70SRadim Krčmář return false; 3115fb506e70SRadim Krčmář } 3116fb506e70SRadim Krčmář } 3117e6b6af05SRadim Krčmář 311837f51384SPrasad Singamsetty /* Currently only address widths supported are 39 and 48 bits */ 311937f51384SPrasad Singamsetty if ((s->aw_bits != VTD_HOST_AW_39BIT) && 312037f51384SPrasad Singamsetty (s->aw_bits != VTD_HOST_AW_48BIT)) { 312137f51384SPrasad Singamsetty error_setg(errp, "Supported values for x-aw-bits are: %d, %d", 312237f51384SPrasad Singamsetty VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT); 312337f51384SPrasad Singamsetty return false; 312437f51384SPrasad Singamsetty } 312537f51384SPrasad Singamsetty 31266333e93cSRadim Krčmář return true; 31276333e93cSRadim Krčmář } 31286333e93cSRadim Krčmář 31291da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp) 31301da12ec4SLe Tan { 3131ef0e8fc7SEduardo Habkost MachineState *ms = MACHINE(qdev_get_machine()); 313229396ed9SMohammed Gamal PCMachineState *pcms = PC_MACHINE(ms); 313329396ed9SMohammed Gamal PCIBus *bus = pcms->bus; 31341da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 31354684a204SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev); 31361da12ec4SLe Tan 3137fb9f5926SDavid Kiarie x86_iommu->type = TYPE_INTEL; 31386333e93cSRadim Krčmář 3139e6b6af05SRadim Krčmář if (!vtd_decide_config(s, errp)) { 31406333e93cSRadim Krčmář return; 31416333e93cSRadim Krčmář } 31426333e93cSRadim Krčmář 3143b4a4ba0dSPeter Xu QLIST_INIT(&s->vtd_as_with_notifiers); 31441d9efa73SPeter Xu qemu_mutex_init(&s->iommu_lock); 31457df953bdSKnut Omang memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num)); 31461da12ec4SLe Tan memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s, 31471da12ec4SLe Tan "intel_iommu", DMAR_REG_SIZE); 31481da12ec4SLe Tan sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem); 3149b5a280c0SLe Tan /* No corresponding destroy */ 3150b5a280c0SLe Tan s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 3151b5a280c0SLe Tan g_free, g_free); 31527df953bdSKnut Omang s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 31537df953bdSKnut Omang g_free, g_free); 31541da12ec4SLe Tan vtd_init(s); 3155621d983aSMarcel Apfelbaum sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR); 3156621d983aSMarcel Apfelbaum pci_setup_iommu(bus, vtd_host_dma_iommu, dev); 3157cb135f59SPeter Xu /* Pseudo address space under root PCI bus. */ 3158cb135f59SPeter Xu pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC); 31591da12ec4SLe Tan } 31601da12ec4SLe Tan 31611da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data) 31621da12ec4SLe Tan { 31631da12ec4SLe Tan DeviceClass *dc = DEVICE_CLASS(klass); 31641c7955c4SPeter Xu X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass); 31651da12ec4SLe Tan 31661da12ec4SLe Tan dc->reset = vtd_reset; 31671da12ec4SLe Tan dc->vmsd = &vtd_vmstate; 31681da12ec4SLe Tan dc->props = vtd_properties; 3169621d983aSMarcel Apfelbaum dc->hotpluggable = false; 31701c7955c4SPeter Xu x86_class->realize = vtd_realize; 31718b5ed7dfSPeter Xu x86_class->int_remap = vtd_int_remap; 31728ab5700cSEduardo Habkost /* Supported by the pc-q35-* machine types */ 3173e4f4fb1eSEduardo Habkost dc->user_creatable = true; 31741da12ec4SLe Tan } 31751da12ec4SLe Tan 31761da12ec4SLe Tan static const TypeInfo vtd_info = { 31771da12ec4SLe Tan .name = TYPE_INTEL_IOMMU_DEVICE, 31781c7955c4SPeter Xu .parent = TYPE_X86_IOMMU_DEVICE, 31791da12ec4SLe Tan .instance_size = sizeof(IntelIOMMUState), 31801da12ec4SLe Tan .class_init = vtd_class_init, 31811da12ec4SLe Tan }; 31821da12ec4SLe Tan 31831221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass, 31841221a474SAlexey Kardashevskiy void *data) 31851221a474SAlexey Kardashevskiy { 31861221a474SAlexey Kardashevskiy IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 31871221a474SAlexey Kardashevskiy 31881221a474SAlexey Kardashevskiy imrc->translate = vtd_iommu_translate; 31891221a474SAlexey Kardashevskiy imrc->notify_flag_changed = vtd_iommu_notify_flag_changed; 31901221a474SAlexey Kardashevskiy imrc->replay = vtd_iommu_replay; 31911221a474SAlexey Kardashevskiy } 31921221a474SAlexey Kardashevskiy 31931221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = { 31941221a474SAlexey Kardashevskiy .parent = TYPE_IOMMU_MEMORY_REGION, 31951221a474SAlexey Kardashevskiy .name = TYPE_INTEL_IOMMU_MEMORY_REGION, 31961221a474SAlexey Kardashevskiy .class_init = vtd_iommu_memory_region_class_init, 31971221a474SAlexey Kardashevskiy }; 31981221a474SAlexey Kardashevskiy 31991da12ec4SLe Tan static void vtd_register_types(void) 32001da12ec4SLe Tan { 32011da12ec4SLe Tan type_register_static(&vtd_info); 32021221a474SAlexey Kardashevskiy type_register_static(&vtd_iommu_memory_region_info); 32031da12ec4SLe Tan } 32041da12ec4SLe Tan 32051da12ec4SLe Tan type_init(vtd_register_types) 3206