11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 22b6a0aa05SPeter Maydell #include "qemu/osdep.h" 234684a204SPeter Xu #include "qemu/error-report.h" 246333e93cSRadim Krčmář #include "qapi/error.h" 251da12ec4SLe Tan #include "hw/sysbus.h" 261da12ec4SLe Tan #include "exec/address-spaces.h" 271da12ec4SLe Tan #include "intel_iommu_internal.h" 287df953bdSKnut Omang #include "hw/pci/pci.h" 293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h" 30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h" 31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h" 3204af0e18SPeter Xu #include "hw/boards.h" 3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h" 34cb135f59SPeter Xu #include "hw/pci-host/q35.h" 354684a204SPeter Xu #include "sysemu/kvm.h" 3632946019SRadim Krčmář #include "hw/i386/apic_internal.h" 37fb506e70SRadim Krčmář #include "kvm_i386.h" 38bc535e59SPeter Xu #include "trace.h" 391da12ec4SLe Tan 401da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val, 411da12ec4SLe Tan uint64_t wmask, uint64_t w1cmask) 421da12ec4SLe Tan { 431da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 441da12ec4SLe Tan stq_le_p(&s->wmask[addr], wmask); 451da12ec4SLe Tan stq_le_p(&s->w1cmask[addr], w1cmask); 461da12ec4SLe Tan } 471da12ec4SLe Tan 481da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask) 491da12ec4SLe Tan { 501da12ec4SLe Tan stq_le_p(&s->womask[addr], mask); 511da12ec4SLe Tan } 521da12ec4SLe Tan 531da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val, 541da12ec4SLe Tan uint32_t wmask, uint32_t w1cmask) 551da12ec4SLe Tan { 561da12ec4SLe Tan stl_le_p(&s->csr[addr], val); 571da12ec4SLe Tan stl_le_p(&s->wmask[addr], wmask); 581da12ec4SLe Tan stl_le_p(&s->w1cmask[addr], w1cmask); 591da12ec4SLe Tan } 601da12ec4SLe Tan 611da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask) 621da12ec4SLe Tan { 631da12ec4SLe Tan stl_le_p(&s->womask[addr], mask); 641da12ec4SLe Tan } 651da12ec4SLe Tan 661da12ec4SLe Tan /* "External" get/set operations */ 671da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val) 681da12ec4SLe Tan { 691da12ec4SLe Tan uint64_t oldval = ldq_le_p(&s->csr[addr]); 701da12ec4SLe Tan uint64_t wmask = ldq_le_p(&s->wmask[addr]); 711da12ec4SLe Tan uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]); 721da12ec4SLe Tan stq_le_p(&s->csr[addr], 731da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 741da12ec4SLe Tan } 751da12ec4SLe Tan 761da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val) 771da12ec4SLe Tan { 781da12ec4SLe Tan uint32_t oldval = ldl_le_p(&s->csr[addr]); 791da12ec4SLe Tan uint32_t wmask = ldl_le_p(&s->wmask[addr]); 801da12ec4SLe Tan uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]); 811da12ec4SLe Tan stl_le_p(&s->csr[addr], 821da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 831da12ec4SLe Tan } 841da12ec4SLe Tan 851da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr) 861da12ec4SLe Tan { 871da12ec4SLe Tan uint64_t val = ldq_le_p(&s->csr[addr]); 881da12ec4SLe Tan uint64_t womask = ldq_le_p(&s->womask[addr]); 891da12ec4SLe Tan return val & ~womask; 901da12ec4SLe Tan } 911da12ec4SLe Tan 921da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr) 931da12ec4SLe Tan { 941da12ec4SLe Tan uint32_t val = ldl_le_p(&s->csr[addr]); 951da12ec4SLe Tan uint32_t womask = ldl_le_p(&s->womask[addr]); 961da12ec4SLe Tan return val & ~womask; 971da12ec4SLe Tan } 981da12ec4SLe Tan 991da12ec4SLe Tan /* "Internal" get/set operations */ 1001da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr) 1011da12ec4SLe Tan { 1021da12ec4SLe Tan return ldq_le_p(&s->csr[addr]); 1031da12ec4SLe Tan } 1041da12ec4SLe Tan 1051da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr) 1061da12ec4SLe Tan { 1071da12ec4SLe Tan return ldl_le_p(&s->csr[addr]); 1081da12ec4SLe Tan } 1091da12ec4SLe Tan 1101da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val) 1111da12ec4SLe Tan { 1121da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 1131da12ec4SLe Tan } 1141da12ec4SLe Tan 1151da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr, 1161da12ec4SLe Tan uint32_t clear, uint32_t mask) 1171da12ec4SLe Tan { 1181da12ec4SLe Tan uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask; 1191da12ec4SLe Tan stl_le_p(&s->csr[addr], new_val); 1201da12ec4SLe Tan return new_val; 1211da12ec4SLe Tan } 1221da12ec4SLe Tan 1231da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr, 1241da12ec4SLe Tan uint64_t clear, uint64_t mask) 1251da12ec4SLe Tan { 1261da12ec4SLe Tan uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask; 1271da12ec4SLe Tan stq_le_p(&s->csr[addr], new_val); 1281da12ec4SLe Tan return new_val; 1291da12ec4SLe Tan } 1301da12ec4SLe Tan 1311d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s) 1321d9efa73SPeter Xu { 1331d9efa73SPeter Xu qemu_mutex_lock(&s->iommu_lock); 1341d9efa73SPeter Xu } 1351d9efa73SPeter Xu 1361d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s) 1371d9efa73SPeter Xu { 1381d9efa73SPeter Xu qemu_mutex_unlock(&s->iommu_lock); 1391d9efa73SPeter Xu } 1401d9efa73SPeter Xu 1414f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */ 1424f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as) 1434f8a62a9SPeter Xu { 1444f8a62a9SPeter Xu return as->notifier_flags & IOMMU_NOTIFIER_MAP; 1454f8a62a9SPeter Xu } 1464f8a62a9SPeter Xu 147b5a280c0SLe Tan /* GHashTable functions */ 148b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2) 149b5a280c0SLe Tan { 150b5a280c0SLe Tan return *((const uint64_t *)v1) == *((const uint64_t *)v2); 151b5a280c0SLe Tan } 152b5a280c0SLe Tan 153b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v) 154b5a280c0SLe Tan { 155b5a280c0SLe Tan return (guint)*(const uint64_t *)v; 156b5a280c0SLe Tan } 157b5a280c0SLe Tan 158b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value, 159b5a280c0SLe Tan gpointer user_data) 160b5a280c0SLe Tan { 161b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 162b5a280c0SLe Tan uint16_t domain_id = *(uint16_t *)user_data; 163b5a280c0SLe Tan return entry->domain_id == domain_id; 164b5a280c0SLe Tan } 165b5a280c0SLe Tan 166d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */ 167d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level) 168d66b969bSJason Wang { 1697e58326aSPeter Xu assert(level != 0); 170d66b969bSJason Wang return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS; 171d66b969bSJason Wang } 172d66b969bSJason Wang 173d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level) 174d66b969bSJason Wang { 175d66b969bSJason Wang return ~((1ULL << vtd_slpt_level_shift(level)) - 1); 176d66b969bSJason Wang } 177d66b969bSJason Wang 178b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value, 179b5a280c0SLe Tan gpointer user_data) 180b5a280c0SLe Tan { 181b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 182b5a280c0SLe Tan VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data; 183d66b969bSJason Wang uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask; 184d66b969bSJason Wang uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K; 185b5a280c0SLe Tan return (entry->domain_id == info->domain_id) && 186d66b969bSJason Wang (((entry->gfn & info->mask) == gfn) || 187d66b969bSJason Wang (entry->gfn == gfn_tlb)); 188b5a280c0SLe Tan } 189b5a280c0SLe Tan 190d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of 1911d9efa73SPeter Xu * IntelIOMMUState to 1. Must be called with IOMMU lock held. 192d92fa2dcSLe Tan */ 1931d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s) 194d92fa2dcSLe Tan { 195d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1967df953bdSKnut Omang VTDBus *vtd_bus; 1977df953bdSKnut Omang GHashTableIter bus_it; 198d92fa2dcSLe Tan uint32_t devfn_it; 199d92fa2dcSLe Tan 2007feb51b7SPeter Xu trace_vtd_context_cache_reset(); 2017feb51b7SPeter Xu 2027df953bdSKnut Omang g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr); 2037df953bdSKnut Omang 2047df953bdSKnut Omang while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) { 205bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 2067df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 207d92fa2dcSLe Tan if (!vtd_as) { 208d92fa2dcSLe Tan continue; 209d92fa2dcSLe Tan } 210d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 211d92fa2dcSLe Tan } 212d92fa2dcSLe Tan } 213d92fa2dcSLe Tan s->context_cache_gen = 1; 214d92fa2dcSLe Tan } 215d92fa2dcSLe Tan 2161d9efa73SPeter Xu /* Must be called with IOMMU lock held. */ 2171d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s) 218b5a280c0SLe Tan { 219b5a280c0SLe Tan assert(s->iotlb); 220b5a280c0SLe Tan g_hash_table_remove_all(s->iotlb); 221b5a280c0SLe Tan } 222b5a280c0SLe Tan 2231d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s) 2241d9efa73SPeter Xu { 2251d9efa73SPeter Xu vtd_iommu_lock(s); 2261d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 2271d9efa73SPeter Xu vtd_iommu_unlock(s); 2281d9efa73SPeter Xu } 2291d9efa73SPeter Xu 230bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id, 231d66b969bSJason Wang uint32_t level) 232d66b969bSJason Wang { 233d66b969bSJason Wang return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) | 234d66b969bSJason Wang ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT); 235d66b969bSJason Wang } 236d66b969bSJason Wang 237d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level) 238d66b969bSJason Wang { 239d66b969bSJason Wang return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K; 240d66b969bSJason Wang } 241d66b969bSJason Wang 2421d9efa73SPeter Xu /* Must be called with IOMMU lock held */ 243b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id, 244b5a280c0SLe Tan hwaddr addr) 245b5a280c0SLe Tan { 246d66b969bSJason Wang VTDIOTLBEntry *entry; 247b5a280c0SLe Tan uint64_t key; 248d66b969bSJason Wang int level; 249b5a280c0SLe Tan 250d66b969bSJason Wang for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) { 251d66b969bSJason Wang key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level), 252d66b969bSJason Wang source_id, level); 253d66b969bSJason Wang entry = g_hash_table_lookup(s->iotlb, &key); 254d66b969bSJason Wang if (entry) { 255d66b969bSJason Wang goto out; 256d66b969bSJason Wang } 257d66b969bSJason Wang } 258b5a280c0SLe Tan 259d66b969bSJason Wang out: 260d66b969bSJason Wang return entry; 261b5a280c0SLe Tan } 262b5a280c0SLe Tan 2631d9efa73SPeter Xu /* Must be with IOMMU lock held */ 264b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id, 265b5a280c0SLe Tan uint16_t domain_id, hwaddr addr, uint64_t slpte, 26607f7b733SPeter Xu uint8_t access_flags, uint32_t level) 267b5a280c0SLe Tan { 268b5a280c0SLe Tan VTDIOTLBEntry *entry = g_malloc(sizeof(*entry)); 269b5a280c0SLe Tan uint64_t *key = g_malloc(sizeof(*key)); 270d66b969bSJason Wang uint64_t gfn = vtd_get_iotlb_gfn(addr, level); 271b5a280c0SLe Tan 2726c441e1dSPeter Xu trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id); 273b5a280c0SLe Tan if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) { 2746c441e1dSPeter Xu trace_vtd_iotlb_reset("iotlb exceeds size limit"); 2751d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 276b5a280c0SLe Tan } 277b5a280c0SLe Tan 278b5a280c0SLe Tan entry->gfn = gfn; 279b5a280c0SLe Tan entry->domain_id = domain_id; 280b5a280c0SLe Tan entry->slpte = slpte; 28107f7b733SPeter Xu entry->access_flags = access_flags; 282d66b969bSJason Wang entry->mask = vtd_slpt_level_page_mask(level); 283d66b969bSJason Wang *key = vtd_get_iotlb_key(gfn, source_id, level); 284b5a280c0SLe Tan g_hash_table_replace(s->iotlb, key, entry); 285b5a280c0SLe Tan } 286b5a280c0SLe Tan 2871da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an 2881da12ec4SLe Tan * interrupt via MSI. 2891da12ec4SLe Tan */ 2901da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg, 2911da12ec4SLe Tan hwaddr mesg_data_reg) 2921da12ec4SLe Tan { 29332946019SRadim Krčmář MSIMessage msi; 2941da12ec4SLe Tan 2951da12ec4SLe Tan assert(mesg_data_reg < DMAR_REG_SIZE); 2961da12ec4SLe Tan assert(mesg_addr_reg < DMAR_REG_SIZE); 2971da12ec4SLe Tan 29832946019SRadim Krčmář msi.address = vtd_get_long_raw(s, mesg_addr_reg); 29932946019SRadim Krčmář msi.data = vtd_get_long_raw(s, mesg_data_reg); 3001da12ec4SLe Tan 3017feb51b7SPeter Xu trace_vtd_irq_generate(msi.address, msi.data); 3027feb51b7SPeter Xu 30332946019SRadim Krčmář apic_get_class()->send_msi(&msi); 3041da12ec4SLe Tan } 3051da12ec4SLe Tan 3061da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met. 3071da12ec4SLe Tan * Notice that the value of FSTS_REG being passed to it should be the one 3081da12ec4SLe Tan * before any update. 3091da12ec4SLe Tan */ 3101da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts) 3111da12ec4SLe Tan { 3121da12ec4SLe Tan if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO || 3131da12ec4SLe Tan pre_fsts & VTD_FSTS_IQE) { 3141376211fSPeter Xu error_report_once("There are previous interrupt conditions " 3157feb51b7SPeter Xu "to be serviced by software, fault event " 3161376211fSPeter Xu "is not generated"); 3171da12ec4SLe Tan return; 3181da12ec4SLe Tan } 3191da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP); 3201da12ec4SLe Tan if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) { 3211376211fSPeter Xu error_report_once("Interrupt Mask set, irq is not generated"); 3221da12ec4SLe Tan } else { 3231da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 3241da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 3251da12ec4SLe Tan } 3261da12ec4SLe Tan } 3271da12ec4SLe Tan 3281da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by 3291da12ec4SLe Tan * @index is Set. 3301da12ec4SLe Tan */ 3311da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index) 3321da12ec4SLe Tan { 3331da12ec4SLe Tan /* Each reg is 128-bit */ 3341da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3351da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3361da12ec4SLe Tan 3371da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3381da12ec4SLe Tan 3391da12ec4SLe Tan return vtd_get_quad_raw(s, addr) & VTD_FRCD_F; 3401da12ec4SLe Tan } 3411da12ec4SLe Tan 3421da12ec4SLe Tan /* Update the PPF field of Fault Status Register. 3431da12ec4SLe Tan * Should be called whenever change the F field of any fault recording 3441da12ec4SLe Tan * registers. 3451da12ec4SLe Tan */ 3461da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s) 3471da12ec4SLe Tan { 3481da12ec4SLe Tan uint32_t i; 3491da12ec4SLe Tan uint32_t ppf_mask = 0; 3501da12ec4SLe Tan 3511da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3521da12ec4SLe Tan if (vtd_is_frcd_set(s, i)) { 3531da12ec4SLe Tan ppf_mask = VTD_FSTS_PPF; 3541da12ec4SLe Tan break; 3551da12ec4SLe Tan } 3561da12ec4SLe Tan } 3571da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask); 3587feb51b7SPeter Xu trace_vtd_fsts_ppf(!!ppf_mask); 3591da12ec4SLe Tan } 3601da12ec4SLe Tan 3611da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index) 3621da12ec4SLe Tan { 3631da12ec4SLe Tan /* Each reg is 128-bit */ 3641da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3651da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3661da12ec4SLe Tan 3671da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3681da12ec4SLe Tan 3691da12ec4SLe Tan vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F); 3701da12ec4SLe Tan vtd_update_fsts_ppf(s); 3711da12ec4SLe Tan } 3721da12ec4SLe Tan 3731da12ec4SLe Tan /* Must not update F field now, should be done later */ 3741da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index, 3751da12ec4SLe Tan uint16_t source_id, hwaddr addr, 3761da12ec4SLe Tan VTDFaultReason fault, bool is_write) 3771da12ec4SLe Tan { 3781da12ec4SLe Tan uint64_t hi = 0, lo; 3791da12ec4SLe Tan hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3801da12ec4SLe Tan 3811da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3821da12ec4SLe Tan 3831da12ec4SLe Tan lo = VTD_FRCD_FI(addr); 3841da12ec4SLe Tan hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault); 3851da12ec4SLe Tan if (!is_write) { 3861da12ec4SLe Tan hi |= VTD_FRCD_T; 3871da12ec4SLe Tan } 3881da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr, lo); 3891da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr + 8, hi); 3907feb51b7SPeter Xu 3917feb51b7SPeter Xu trace_vtd_frr_new(index, hi, lo); 3921da12ec4SLe Tan } 3931da12ec4SLe Tan 3941da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */ 3951da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id) 3961da12ec4SLe Tan { 3971da12ec4SLe Tan uint32_t i; 3981da12ec4SLe Tan uint64_t frcd_reg; 3991da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */ 4001da12ec4SLe Tan 4011da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 4021da12ec4SLe Tan frcd_reg = vtd_get_quad_raw(s, addr); 4031da12ec4SLe Tan if ((frcd_reg & VTD_FRCD_F) && 4041da12ec4SLe Tan ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) { 4051da12ec4SLe Tan return true; 4061da12ec4SLe Tan } 4071da12ec4SLe Tan addr += 16; /* 128-bit for each */ 4081da12ec4SLe Tan } 4091da12ec4SLe Tan return false; 4101da12ec4SLe Tan } 4111da12ec4SLe Tan 4121da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */ 4131da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id, 4141da12ec4SLe Tan hwaddr addr, VTDFaultReason fault, 4151da12ec4SLe Tan bool is_write) 4161da12ec4SLe Tan { 4171da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 4181da12ec4SLe Tan 4191da12ec4SLe Tan assert(fault < VTD_FR_MAX); 4201da12ec4SLe Tan 4211da12ec4SLe Tan if (fault == VTD_FR_RESERVED_ERR) { 4221da12ec4SLe Tan /* This is not a normal fault reason case. Drop it. */ 4231da12ec4SLe Tan return; 4241da12ec4SLe Tan } 4257feb51b7SPeter Xu 4267feb51b7SPeter Xu trace_vtd_dmar_fault(source_id, fault, addr, is_write); 4277feb51b7SPeter Xu 4281da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PFO) { 4291376211fSPeter Xu error_report_once("New fault is not recorded due to " 4301376211fSPeter Xu "Primary Fault Overflow"); 4311da12ec4SLe Tan return; 4321da12ec4SLe Tan } 4337feb51b7SPeter Xu 4341da12ec4SLe Tan if (vtd_try_collapse_fault(s, source_id)) { 4351376211fSPeter Xu error_report_once("New fault is not recorded due to " 4361376211fSPeter Xu "compression of faults"); 4371da12ec4SLe Tan return; 4381da12ec4SLe Tan } 4397feb51b7SPeter Xu 4401da12ec4SLe Tan if (vtd_is_frcd_set(s, s->next_frcd_reg)) { 4411376211fSPeter Xu error_report_once("Next Fault Recording Reg is used, " 4421376211fSPeter Xu "new fault is not recorded, set PFO field"); 4431da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO); 4441da12ec4SLe Tan return; 4451da12ec4SLe Tan } 4461da12ec4SLe Tan 4471da12ec4SLe Tan vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write); 4481da12ec4SLe Tan 4491da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PPF) { 4501376211fSPeter Xu error_report_once("There are pending faults already, " 4511376211fSPeter Xu "fault event is not generated"); 4521da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); 4531da12ec4SLe Tan s->next_frcd_reg++; 4541da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4551da12ec4SLe Tan s->next_frcd_reg = 0; 4561da12ec4SLe Tan } 4571da12ec4SLe Tan } else { 4581da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK, 4591da12ec4SLe Tan VTD_FSTS_FRI(s->next_frcd_reg)); 4601da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */ 4611da12ec4SLe Tan s->next_frcd_reg++; 4621da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4631da12ec4SLe Tan s->next_frcd_reg = 0; 4641da12ec4SLe Tan } 4651da12ec4SLe Tan /* This case actually cause the PPF to be Set. 4661da12ec4SLe Tan * So generate fault event (interrupt). 4671da12ec4SLe Tan */ 4681da12ec4SLe Tan vtd_generate_fault_event(s, fsts_reg); 4691da12ec4SLe Tan } 4701da12ec4SLe Tan } 4711da12ec4SLe Tan 472ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error 473ed7b8fbcSLe Tan * conditions. 474ed7b8fbcSLe Tan */ 475ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s) 476ed7b8fbcSLe Tan { 477ed7b8fbcSLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 478ed7b8fbcSLe Tan 479ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE); 480ed7b8fbcSLe Tan vtd_generate_fault_event(s, fsts_reg); 481ed7b8fbcSLe Tan } 482ed7b8fbcSLe Tan 483ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */ 484ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s) 485ed7b8fbcSLe Tan { 486ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) { 487bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("One pending, skip current"); 488ed7b8fbcSLe Tan return; 489ed7b8fbcSLe Tan } 490ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC); 491ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP); 492ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) { 493bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, " 494bc535e59SPeter Xu "new event not generated"); 495ed7b8fbcSLe Tan return; 496ed7b8fbcSLe Tan } else { 497ed7b8fbcSLe Tan /* Generate the interrupt event */ 498bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("Generating complete event"); 499ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 500ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 501ed7b8fbcSLe Tan } 502ed7b8fbcSLe Tan } 503ed7b8fbcSLe Tan 5041da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root) 5051da12ec4SLe Tan { 5061da12ec4SLe Tan return root->val & VTD_ROOT_ENTRY_P; 5071da12ec4SLe Tan } 5081da12ec4SLe Tan 5091da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index, 5101da12ec4SLe Tan VTDRootEntry *re) 5111da12ec4SLe Tan { 5121da12ec4SLe Tan dma_addr_t addr; 5131da12ec4SLe Tan 5141da12ec4SLe Tan addr = s->root + index * sizeof(*re); 5151da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) { 5166c441e1dSPeter Xu trace_vtd_re_invalid(re->rsvd, re->val); 5171da12ec4SLe Tan re->val = 0; 5181da12ec4SLe Tan return -VTD_FR_ROOT_TABLE_INV; 5191da12ec4SLe Tan } 5201da12ec4SLe Tan re->val = le64_to_cpu(re->val); 5211da12ec4SLe Tan return 0; 5221da12ec4SLe Tan } 5231da12ec4SLe Tan 5248f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context) 5251da12ec4SLe Tan { 5261da12ec4SLe Tan return context->lo & VTD_CONTEXT_ENTRY_P; 5271da12ec4SLe Tan } 5281da12ec4SLe Tan 5291da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index, 5301da12ec4SLe Tan VTDContextEntry *ce) 5311da12ec4SLe Tan { 5321da12ec4SLe Tan dma_addr_t addr; 5331da12ec4SLe Tan 5346c441e1dSPeter Xu /* we have checked that root entry is present */ 5351da12ec4SLe Tan addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce); 5361da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) { 5376c441e1dSPeter Xu trace_vtd_re_invalid(root->rsvd, root->val); 5381da12ec4SLe Tan return -VTD_FR_CONTEXT_TABLE_INV; 5391da12ec4SLe Tan } 5401da12ec4SLe Tan ce->lo = le64_to_cpu(ce->lo); 5411da12ec4SLe Tan ce->hi = le64_to_cpu(ce->hi); 5421da12ec4SLe Tan return 0; 5431da12ec4SLe Tan } 5441da12ec4SLe Tan 5458f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce) 5461da12ec4SLe Tan { 5471da12ec4SLe Tan return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR; 5481da12ec4SLe Tan } 5491da12ec4SLe Tan 55037f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw) 5511da12ec4SLe Tan { 55237f51384SPrasad Singamsetty return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw); 5531da12ec4SLe Tan } 5541da12ec4SLe Tan 5551da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */ 5561da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level) 5571da12ec4SLe Tan { 5581da12ec4SLe Tan return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK); 5591da12ec4SLe Tan } 5601da12ec4SLe Tan 5611da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */ 5621da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index) 5631da12ec4SLe Tan { 5641da12ec4SLe Tan uint64_t slpte; 5651da12ec4SLe Tan 5661da12ec4SLe Tan assert(index < VTD_SL_PT_ENTRY_NR); 5671da12ec4SLe Tan 5681da12ec4SLe Tan if (dma_memory_read(&address_space_memory, 5691da12ec4SLe Tan base_addr + index * sizeof(slpte), &slpte, 5701da12ec4SLe Tan sizeof(slpte))) { 5711da12ec4SLe Tan slpte = (uint64_t)-1; 5721da12ec4SLe Tan return slpte; 5731da12ec4SLe Tan } 5741da12ec4SLe Tan slpte = le64_to_cpu(slpte); 5751da12ec4SLe Tan return slpte; 5761da12ec4SLe Tan } 5771da12ec4SLe Tan 5786e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset 5796e905564SPeter Xu * of current level. 5801da12ec4SLe Tan */ 5816e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level) 5821da12ec4SLe Tan { 5836e905564SPeter Xu return (iova >> vtd_slpt_level_shift(level)) & 5841da12ec4SLe Tan ((1ULL << VTD_SL_LEVEL_BITS) - 1); 5851da12ec4SLe Tan } 5861da12ec4SLe Tan 5871da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */ 5881da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level) 5891da12ec4SLe Tan { 5901da12ec4SLe Tan return VTD_CAP_SAGAW_MASK & s->cap & 5911da12ec4SLe Tan (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT)); 5921da12ec4SLe Tan } 5931da12ec4SLe Tan 5941da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level 5951da12ec4SLe Tan * page-table walk from the Address Width field of context-entry. 5961da12ec4SLe Tan */ 5978f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce) 5981da12ec4SLe Tan { 5991da12ec4SLe Tan return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW); 6001da12ec4SLe Tan } 6011da12ec4SLe Tan 6028f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce) 6031da12ec4SLe Tan { 6041da12ec4SLe Tan return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9; 6051da12ec4SLe Tan } 6061da12ec4SLe Tan 607127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce) 608127ff5c3SPeter Xu { 609127ff5c3SPeter Xu return ce->lo & VTD_CONTEXT_ENTRY_TT; 610127ff5c3SPeter Xu } 611127ff5c3SPeter Xu 612f80c9874SPeter Xu /* Return true if check passed, otherwise false */ 613f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu, 614f80c9874SPeter Xu VTDContextEntry *ce) 615f80c9874SPeter Xu { 616f80c9874SPeter Xu switch (vtd_ce_get_type(ce)) { 617f80c9874SPeter Xu case VTD_CONTEXT_TT_MULTI_LEVEL: 618f80c9874SPeter Xu /* Always supported */ 619f80c9874SPeter Xu break; 620f80c9874SPeter Xu case VTD_CONTEXT_TT_DEV_IOTLB: 621f80c9874SPeter Xu if (!x86_iommu->dt_supported) { 622f80c9874SPeter Xu return false; 623f80c9874SPeter Xu } 624f80c9874SPeter Xu break; 625dbaabb25SPeter Xu case VTD_CONTEXT_TT_PASS_THROUGH: 626dbaabb25SPeter Xu if (!x86_iommu->pt_supported) { 627dbaabb25SPeter Xu return false; 628dbaabb25SPeter Xu } 629dbaabb25SPeter Xu break; 630f80c9874SPeter Xu default: 631f80c9874SPeter Xu /* Unknwon type */ 632f80c9874SPeter Xu return false; 633f80c9874SPeter Xu } 634f80c9874SPeter Xu return true; 635f80c9874SPeter Xu } 636f80c9874SPeter Xu 63737f51384SPrasad Singamsetty static inline uint64_t vtd_iova_limit(VTDContextEntry *ce, uint8_t aw) 638f06a696dSPeter Xu { 6398f7d7161SPeter Xu uint32_t ce_agaw = vtd_ce_get_agaw(ce); 64037f51384SPrasad Singamsetty return 1ULL << MIN(ce_agaw, aw); 641f06a696dSPeter Xu } 642f06a696dSPeter Xu 643f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */ 64437f51384SPrasad Singamsetty static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce, 64537f51384SPrasad Singamsetty uint8_t aw) 646f06a696dSPeter Xu { 647f06a696dSPeter Xu /* 648f06a696dSPeter Xu * Check if @iova is above 2^X-1, where X is the minimum of MGAW 649f06a696dSPeter Xu * in CAP_REG and AW in context-entry. 650f06a696dSPeter Xu */ 65137f51384SPrasad Singamsetty return !(iova & ~(vtd_iova_limit(ce, aw) - 1)); 652f06a696dSPeter Xu } 653f06a696dSPeter Xu 65492e5d85eSPrasad Singamsetty /* 65592e5d85eSPrasad Singamsetty * Rsvd field masks for spte: 65692e5d85eSPrasad Singamsetty * Index [1] to [4] 4k pages 65792e5d85eSPrasad Singamsetty * Index [5] to [8] large pages 65892e5d85eSPrasad Singamsetty */ 65992e5d85eSPrasad Singamsetty static uint64_t vtd_paging_entry_rsvd_field[9]; 6601da12ec4SLe Tan 6611da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level) 6621da12ec4SLe Tan { 6631da12ec4SLe Tan if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) { 6641da12ec4SLe Tan /* Maybe large page */ 6651da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level + 4]; 6661da12ec4SLe Tan } else { 6671da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level]; 6681da12ec4SLe Tan } 6691da12ec4SLe Tan } 6701da12ec4SLe Tan 671dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */ 672dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num) 673dbaabb25SPeter Xu { 674dbaabb25SPeter Xu VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num]; 675dbaabb25SPeter Xu if (!vtd_bus) { 676dbaabb25SPeter Xu /* 677dbaabb25SPeter Xu * Iterate over the registered buses to find the one which 678dbaabb25SPeter Xu * currently hold this bus number, and update the bus_num 679dbaabb25SPeter Xu * lookup table: 680dbaabb25SPeter Xu */ 681dbaabb25SPeter Xu GHashTableIter iter; 682dbaabb25SPeter Xu 683dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 684dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 685dbaabb25SPeter Xu if (pci_bus_num(vtd_bus->bus) == bus_num) { 686dbaabb25SPeter Xu s->vtd_as_by_bus_num[bus_num] = vtd_bus; 687dbaabb25SPeter Xu return vtd_bus; 688dbaabb25SPeter Xu } 689dbaabb25SPeter Xu } 690dbaabb25SPeter Xu } 691dbaabb25SPeter Xu return vtd_bus; 692dbaabb25SPeter Xu } 693dbaabb25SPeter Xu 6946e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level 6951da12ec4SLe Tan * of the translation, can be used for deciding the size of large page. 6961da12ec4SLe Tan */ 6976e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write, 6981da12ec4SLe Tan uint64_t *slptep, uint32_t *slpte_level, 69937f51384SPrasad Singamsetty bool *reads, bool *writes, uint8_t aw_bits) 7001da12ec4SLe Tan { 7018f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 7028f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 7031da12ec4SLe Tan uint32_t offset; 7041da12ec4SLe Tan uint64_t slpte; 7051da12ec4SLe Tan uint64_t access_right_check; 7061da12ec4SLe Tan 70737f51384SPrasad Singamsetty if (!vtd_iova_range_check(iova, ce, aw_bits)) { 708*4e4abd11SPeter Xu error_report_once("%s: detected IOVA overflow (iova=0x%" PRIx64 ")", 709*4e4abd11SPeter Xu __func__, iova); 7101da12ec4SLe Tan return -VTD_FR_ADDR_BEYOND_MGAW; 7111da12ec4SLe Tan } 7121da12ec4SLe Tan 7131da12ec4SLe Tan /* FIXME: what is the Atomics request here? */ 7141da12ec4SLe Tan access_right_check = is_write ? VTD_SL_W : VTD_SL_R; 7151da12ec4SLe Tan 7161da12ec4SLe Tan while (true) { 7176e905564SPeter Xu offset = vtd_iova_level_offset(iova, level); 7181da12ec4SLe Tan slpte = vtd_get_slpte(addr, offset); 7191da12ec4SLe Tan 7201da12ec4SLe Tan if (slpte == (uint64_t)-1) { 721*4e4abd11SPeter Xu error_report_once("%s: detected read error on DMAR slpte " 722*4e4abd11SPeter Xu "(iova=0x%" PRIx64 ")", __func__, iova); 7238f7d7161SPeter Xu if (level == vtd_ce_get_level(ce)) { 7241da12ec4SLe Tan /* Invalid programming of context-entry */ 7251da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 7261da12ec4SLe Tan } else { 7271da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_INV; 7281da12ec4SLe Tan } 7291da12ec4SLe Tan } 7301da12ec4SLe Tan *reads = (*reads) && (slpte & VTD_SL_R); 7311da12ec4SLe Tan *writes = (*writes) && (slpte & VTD_SL_W); 7321da12ec4SLe Tan if (!(slpte & access_right_check)) { 733*4e4abd11SPeter Xu error_report_once("%s: detected slpte permission error " 734*4e4abd11SPeter Xu "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", " 735*4e4abd11SPeter Xu "slpte=0x%" PRIx64 ", write=%d)", __func__, 736*4e4abd11SPeter Xu iova, level, slpte, is_write); 7371da12ec4SLe Tan return is_write ? -VTD_FR_WRITE : -VTD_FR_READ; 7381da12ec4SLe Tan } 7391da12ec4SLe Tan if (vtd_slpte_nonzero_rsvd(slpte, level)) { 740*4e4abd11SPeter Xu error_report_once("%s: detected splte reserve non-zero " 741*4e4abd11SPeter Xu "iova=0x%" PRIx64 ", level=0x%" PRIx32 742*4e4abd11SPeter Xu "slpte=0x%" PRIx64 ")", __func__, iova, 743*4e4abd11SPeter Xu level, slpte); 7441da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_RSVD; 7451da12ec4SLe Tan } 7461da12ec4SLe Tan 7471da12ec4SLe Tan if (vtd_is_last_slpte(slpte, level)) { 7481da12ec4SLe Tan *slptep = slpte; 7491da12ec4SLe Tan *slpte_level = level; 7501da12ec4SLe Tan return 0; 7511da12ec4SLe Tan } 75237f51384SPrasad Singamsetty addr = vtd_get_slpte_addr(slpte, aw_bits); 7531da12ec4SLe Tan level--; 7541da12ec4SLe Tan } 7551da12ec4SLe Tan } 7561da12ec4SLe Tan 757f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private); 758f06a696dSPeter Xu 759fe215b0cSPeter Xu /** 760fe215b0cSPeter Xu * Constant information used during page walking 761fe215b0cSPeter Xu * 762fe215b0cSPeter Xu * @hook_fn: hook func to be called when detected page 763fe215b0cSPeter Xu * @private: private data to be passed into hook func 764fe215b0cSPeter Xu * @notify_unmap: whether we should notify invalid entries 7652f764fa8SPeter Xu * @as: VT-d address space of the device 766fe215b0cSPeter Xu * @aw: maximum address width 767d118c06eSPeter Xu * @domain: domain ID of the page walk 768fe215b0cSPeter Xu */ 769fe215b0cSPeter Xu typedef struct { 7702f764fa8SPeter Xu VTDAddressSpace *as; 771fe215b0cSPeter Xu vtd_page_walk_hook hook_fn; 772fe215b0cSPeter Xu void *private; 773fe215b0cSPeter Xu bool notify_unmap; 774fe215b0cSPeter Xu uint8_t aw; 775d118c06eSPeter Xu uint16_t domain_id; 776fe215b0cSPeter Xu } vtd_page_walk_info; 777fe215b0cSPeter Xu 778d118c06eSPeter Xu static int vtd_page_walk_one(IOMMUTLBEntry *entry, vtd_page_walk_info *info) 77936d2d52bSPeter Xu { 78063b88968SPeter Xu VTDAddressSpace *as = info->as; 781fe215b0cSPeter Xu vtd_page_walk_hook hook_fn = info->hook_fn; 782fe215b0cSPeter Xu void *private = info->private; 78363b88968SPeter Xu DMAMap target = { 78463b88968SPeter Xu .iova = entry->iova, 78563b88968SPeter Xu .size = entry->addr_mask, 78663b88968SPeter Xu .translated_addr = entry->translated_addr, 78763b88968SPeter Xu .perm = entry->perm, 78863b88968SPeter Xu }; 78963b88968SPeter Xu DMAMap *mapped = iova_tree_find(as->iova_tree, &target); 79063b88968SPeter Xu 79163b88968SPeter Xu if (entry->perm == IOMMU_NONE && !info->notify_unmap) { 79263b88968SPeter Xu trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask); 79363b88968SPeter Xu return 0; 79463b88968SPeter Xu } 795fe215b0cSPeter Xu 79636d2d52bSPeter Xu assert(hook_fn); 79763b88968SPeter Xu 79863b88968SPeter Xu /* Update local IOVA mapped ranges */ 79963b88968SPeter Xu if (entry->perm) { 80063b88968SPeter Xu if (mapped) { 80163b88968SPeter Xu /* If it's exactly the same translation, skip */ 80263b88968SPeter Xu if (!memcmp(mapped, &target, sizeof(target))) { 80363b88968SPeter Xu trace_vtd_page_walk_one_skip_map(entry->iova, entry->addr_mask, 80463b88968SPeter Xu entry->translated_addr); 80563b88968SPeter Xu return 0; 80663b88968SPeter Xu } else { 80763b88968SPeter Xu /* 80863b88968SPeter Xu * Translation changed. Normally this should not 80963b88968SPeter Xu * happen, but it can happen when with buggy guest 81063b88968SPeter Xu * OSes. Note that there will be a small window that 81163b88968SPeter Xu * we don't have map at all. But that's the best 81263b88968SPeter Xu * effort we can do. The ideal way to emulate this is 81363b88968SPeter Xu * atomically modify the PTE to follow what has 81463b88968SPeter Xu * changed, but we can't. One example is that vfio 81563b88968SPeter Xu * driver only has VFIO_IOMMU_[UN]MAP_DMA but no 81663b88968SPeter Xu * interface to modify a mapping (meanwhile it seems 81763b88968SPeter Xu * meaningless to even provide one). Anyway, let's 81863b88968SPeter Xu * mark this as a TODO in case one day we'll have 81963b88968SPeter Xu * a better solution. 82063b88968SPeter Xu */ 82163b88968SPeter Xu IOMMUAccessFlags cache_perm = entry->perm; 82263b88968SPeter Xu int ret; 82363b88968SPeter Xu 82463b88968SPeter Xu /* Emulate an UNMAP */ 82563b88968SPeter Xu entry->perm = IOMMU_NONE; 82663b88968SPeter Xu trace_vtd_page_walk_one(info->domain_id, 82763b88968SPeter Xu entry->iova, 82863b88968SPeter Xu entry->translated_addr, 82963b88968SPeter Xu entry->addr_mask, 83063b88968SPeter Xu entry->perm); 83163b88968SPeter Xu ret = hook_fn(entry, private); 83263b88968SPeter Xu if (ret) { 83363b88968SPeter Xu return ret; 83463b88968SPeter Xu } 83563b88968SPeter Xu /* Drop any existing mapping */ 83663b88968SPeter Xu iova_tree_remove(as->iova_tree, &target); 83763b88968SPeter Xu /* Recover the correct permission */ 83863b88968SPeter Xu entry->perm = cache_perm; 83963b88968SPeter Xu } 84063b88968SPeter Xu } 84163b88968SPeter Xu iova_tree_insert(as->iova_tree, &target); 84263b88968SPeter Xu } else { 84363b88968SPeter Xu if (!mapped) { 84463b88968SPeter Xu /* Skip since we didn't map this range at all */ 84563b88968SPeter Xu trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask); 84663b88968SPeter Xu return 0; 84763b88968SPeter Xu } 84863b88968SPeter Xu iova_tree_remove(as->iova_tree, &target); 84963b88968SPeter Xu } 85063b88968SPeter Xu 851d118c06eSPeter Xu trace_vtd_page_walk_one(info->domain_id, entry->iova, 852d118c06eSPeter Xu entry->translated_addr, entry->addr_mask, 853d118c06eSPeter Xu entry->perm); 85436d2d52bSPeter Xu return hook_fn(entry, private); 85536d2d52bSPeter Xu } 85636d2d52bSPeter Xu 857f06a696dSPeter Xu /** 858f06a696dSPeter Xu * vtd_page_walk_level - walk over specific level for IOVA range 859f06a696dSPeter Xu * 860f06a696dSPeter Xu * @addr: base GPA addr to start the walk 861f06a696dSPeter Xu * @start: IOVA range start address 862f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 863f06a696dSPeter Xu * @read: whether parent level has read permission 864f06a696dSPeter Xu * @write: whether parent level has write permission 865fe215b0cSPeter Xu * @info: constant information for the page walk 866f06a696dSPeter Xu */ 867f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start, 868fe215b0cSPeter Xu uint64_t end, uint32_t level, bool read, 869fe215b0cSPeter Xu bool write, vtd_page_walk_info *info) 870f06a696dSPeter Xu { 871f06a696dSPeter Xu bool read_cur, write_cur, entry_valid; 872f06a696dSPeter Xu uint32_t offset; 873f06a696dSPeter Xu uint64_t slpte; 874f06a696dSPeter Xu uint64_t subpage_size, subpage_mask; 875f06a696dSPeter Xu IOMMUTLBEntry entry; 876f06a696dSPeter Xu uint64_t iova = start; 877f06a696dSPeter Xu uint64_t iova_next; 878f06a696dSPeter Xu int ret = 0; 879f06a696dSPeter Xu 880f06a696dSPeter Xu trace_vtd_page_walk_level(addr, level, start, end); 881f06a696dSPeter Xu 882f06a696dSPeter Xu subpage_size = 1ULL << vtd_slpt_level_shift(level); 883f06a696dSPeter Xu subpage_mask = vtd_slpt_level_page_mask(level); 884f06a696dSPeter Xu 885f06a696dSPeter Xu while (iova < end) { 886f06a696dSPeter Xu iova_next = (iova & subpage_mask) + subpage_size; 887f06a696dSPeter Xu 888f06a696dSPeter Xu offset = vtd_iova_level_offset(iova, level); 889f06a696dSPeter Xu slpte = vtd_get_slpte(addr, offset); 890f06a696dSPeter Xu 891f06a696dSPeter Xu if (slpte == (uint64_t)-1) { 892f06a696dSPeter Xu trace_vtd_page_walk_skip_read(iova, iova_next); 893f06a696dSPeter Xu goto next; 894f06a696dSPeter Xu } 895f06a696dSPeter Xu 896f06a696dSPeter Xu if (vtd_slpte_nonzero_rsvd(slpte, level)) { 897f06a696dSPeter Xu trace_vtd_page_walk_skip_reserve(iova, iova_next); 898f06a696dSPeter Xu goto next; 899f06a696dSPeter Xu } 900f06a696dSPeter Xu 901f06a696dSPeter Xu /* Permissions are stacked with parents' */ 902f06a696dSPeter Xu read_cur = read && (slpte & VTD_SL_R); 903f06a696dSPeter Xu write_cur = write && (slpte & VTD_SL_W); 904f06a696dSPeter Xu 905f06a696dSPeter Xu /* 906f06a696dSPeter Xu * As long as we have either read/write permission, this is a 907f06a696dSPeter Xu * valid entry. The rule works for both page entries and page 908f06a696dSPeter Xu * table entries. 909f06a696dSPeter Xu */ 910f06a696dSPeter Xu entry_valid = read_cur | write_cur; 911f06a696dSPeter Xu 91263b88968SPeter Xu if (!vtd_is_last_slpte(slpte, level) && entry_valid) { 91363b88968SPeter Xu /* 91463b88968SPeter Xu * This is a valid PDE (or even bigger than PDE). We need 91563b88968SPeter Xu * to walk one further level. 91663b88968SPeter Xu */ 91763b88968SPeter Xu ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw), 91863b88968SPeter Xu iova, MIN(iova_next, end), level - 1, 91963b88968SPeter Xu read_cur, write_cur, info); 92063b88968SPeter Xu } else { 92163b88968SPeter Xu /* 92263b88968SPeter Xu * This means we are either: 92363b88968SPeter Xu * 92463b88968SPeter Xu * (1) the real page entry (either 4K page, or huge page) 92563b88968SPeter Xu * (2) the whole range is invalid 92663b88968SPeter Xu * 92763b88968SPeter Xu * In either case, we send an IOTLB notification down. 92863b88968SPeter Xu */ 929f06a696dSPeter Xu entry.target_as = &address_space_memory; 930f06a696dSPeter Xu entry.iova = iova & subpage_mask; 93136d2d52bSPeter Xu entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur); 93236d2d52bSPeter Xu entry.addr_mask = ~subpage_mask; 933f06a696dSPeter Xu /* NOTE: this is only meaningful if entry_valid == true */ 934fe215b0cSPeter Xu entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw); 935d118c06eSPeter Xu ret = vtd_page_walk_one(&entry, info); 93663b88968SPeter Xu } 93763b88968SPeter Xu 938f06a696dSPeter Xu if (ret < 0) { 939f06a696dSPeter Xu return ret; 940f06a696dSPeter Xu } 941f06a696dSPeter Xu 942f06a696dSPeter Xu next: 943f06a696dSPeter Xu iova = iova_next; 944f06a696dSPeter Xu } 945f06a696dSPeter Xu 946f06a696dSPeter Xu return 0; 947f06a696dSPeter Xu } 948f06a696dSPeter Xu 949f06a696dSPeter Xu /** 950f06a696dSPeter Xu * vtd_page_walk - walk specific IOVA range, and call the hook 951f06a696dSPeter Xu * 952f06a696dSPeter Xu * @ce: context entry to walk upon 953f06a696dSPeter Xu * @start: IOVA address to start the walk 954f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 955fe215b0cSPeter Xu * @info: page walking information struct 956f06a696dSPeter Xu */ 957f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end, 958fe215b0cSPeter Xu vtd_page_walk_info *info) 959f06a696dSPeter Xu { 9608f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 9618f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 962f06a696dSPeter Xu 963fe215b0cSPeter Xu if (!vtd_iova_range_check(start, ce, info->aw)) { 964f06a696dSPeter Xu return -VTD_FR_ADDR_BEYOND_MGAW; 965f06a696dSPeter Xu } 966f06a696dSPeter Xu 967fe215b0cSPeter Xu if (!vtd_iova_range_check(end, ce, info->aw)) { 968f06a696dSPeter Xu /* Fix end so that it reaches the maximum */ 969fe215b0cSPeter Xu end = vtd_iova_limit(ce, info->aw); 970f06a696dSPeter Xu } 971f06a696dSPeter Xu 972fe215b0cSPeter Xu return vtd_page_walk_level(addr, start, end, level, true, true, info); 973f06a696dSPeter Xu } 974f06a696dSPeter Xu 9751da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */ 9761da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num, 9771da12ec4SLe Tan uint8_t devfn, VTDContextEntry *ce) 9781da12ec4SLe Tan { 9791da12ec4SLe Tan VTDRootEntry re; 9801da12ec4SLe Tan int ret_fr; 981f80c9874SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 9821da12ec4SLe Tan 9831da12ec4SLe Tan ret_fr = vtd_get_root_entry(s, bus_num, &re); 9841da12ec4SLe Tan if (ret_fr) { 9851da12ec4SLe Tan return ret_fr; 9861da12ec4SLe Tan } 9871da12ec4SLe Tan 9881da12ec4SLe Tan if (!vtd_root_entry_present(&re)) { 9896c441e1dSPeter Xu /* Not error - it's okay we don't have root entry. */ 9906c441e1dSPeter Xu trace_vtd_re_not_present(bus_num); 9911da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 992f80c9874SPeter Xu } 993f80c9874SPeter Xu 99437f51384SPrasad Singamsetty if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD(s->aw_bits))) { 9956c441e1dSPeter Xu trace_vtd_re_invalid(re.rsvd, re.val); 9961da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_RSVD; 9971da12ec4SLe Tan } 9981da12ec4SLe Tan 9991da12ec4SLe Tan ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce); 10001da12ec4SLe Tan if (ret_fr) { 10011da12ec4SLe Tan return ret_fr; 10021da12ec4SLe Tan } 10031da12ec4SLe Tan 10048f7d7161SPeter Xu if (!vtd_ce_present(ce)) { 10056c441e1dSPeter Xu /* Not error - it's okay we don't have context entry. */ 10066c441e1dSPeter Xu trace_vtd_ce_not_present(bus_num, devfn); 10071da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_P; 1008f80c9874SPeter Xu } 1009f80c9874SPeter Xu 1010f80c9874SPeter Xu if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) || 101137f51384SPrasad Singamsetty (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) { 10126c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10131da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_RSVD; 10141da12ec4SLe Tan } 1015f80c9874SPeter Xu 10161da12ec4SLe Tan /* Check if the programming of context-entry is valid */ 10178f7d7161SPeter Xu if (!vtd_is_level_supported(s, vtd_ce_get_level(ce))) { 10186c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10191da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 1020f80c9874SPeter Xu } 1021f80c9874SPeter Xu 1022f80c9874SPeter Xu /* Do translation type check */ 1023f80c9874SPeter Xu if (!vtd_ce_type_check(x86_iommu, ce)) { 10246c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10251da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 10261da12ec4SLe Tan } 1027f80c9874SPeter Xu 10281da12ec4SLe Tan return 0; 10291da12ec4SLe Tan } 10301da12ec4SLe Tan 103163b88968SPeter Xu static int vtd_sync_shadow_page_hook(IOMMUTLBEntry *entry, 103263b88968SPeter Xu void *private) 103363b88968SPeter Xu { 1034cb1efcf4SPeter Maydell memory_region_notify_iommu((IOMMUMemoryRegion *)private, 0, *entry); 103563b88968SPeter Xu return 0; 103663b88968SPeter Xu } 103763b88968SPeter Xu 103863b88968SPeter Xu /* If context entry is NULL, we'll try to fetch it on our own. */ 103963b88968SPeter Xu static int vtd_sync_shadow_page_table_range(VTDAddressSpace *vtd_as, 104063b88968SPeter Xu VTDContextEntry *ce, 104163b88968SPeter Xu hwaddr addr, hwaddr size) 104263b88968SPeter Xu { 104363b88968SPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 104463b88968SPeter Xu vtd_page_walk_info info = { 104563b88968SPeter Xu .hook_fn = vtd_sync_shadow_page_hook, 104663b88968SPeter Xu .private = (void *)&vtd_as->iommu, 104763b88968SPeter Xu .notify_unmap = true, 104863b88968SPeter Xu .aw = s->aw_bits, 104963b88968SPeter Xu .as = vtd_as, 105063b88968SPeter Xu }; 105163b88968SPeter Xu VTDContextEntry ce_cache; 105263b88968SPeter Xu int ret; 105363b88968SPeter Xu 105463b88968SPeter Xu if (ce) { 105563b88968SPeter Xu /* If the caller provided context entry, use it */ 105663b88968SPeter Xu ce_cache = *ce; 105763b88968SPeter Xu } else { 105863b88968SPeter Xu /* If the caller didn't provide ce, try to fetch */ 105963b88968SPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 106063b88968SPeter Xu vtd_as->devfn, &ce_cache); 106163b88968SPeter Xu if (ret) { 106263b88968SPeter Xu /* 106363b88968SPeter Xu * This should not really happen, but in case it happens, 106463b88968SPeter Xu * we just skip the sync for this time. After all we even 106563b88968SPeter Xu * don't have the root table pointer! 106663b88968SPeter Xu */ 10671376211fSPeter Xu error_report_once("%s: invalid context entry for bus 0x%x" 10681376211fSPeter Xu " devfn 0x%x", 10691376211fSPeter Xu __func__, pci_bus_num(vtd_as->bus), 10701376211fSPeter Xu vtd_as->devfn); 107163b88968SPeter Xu return 0; 107263b88968SPeter Xu } 107363b88968SPeter Xu } 107463b88968SPeter Xu 107563b88968SPeter Xu info.domain_id = VTD_CONTEXT_ENTRY_DID(ce_cache.hi); 107663b88968SPeter Xu 107763b88968SPeter Xu return vtd_page_walk(&ce_cache, addr, addr + size, &info); 107863b88968SPeter Xu } 107963b88968SPeter Xu 108063b88968SPeter Xu static int vtd_sync_shadow_page_table(VTDAddressSpace *vtd_as) 108163b88968SPeter Xu { 108263b88968SPeter Xu return vtd_sync_shadow_page_table_range(vtd_as, NULL, 0, UINT64_MAX); 108363b88968SPeter Xu } 108463b88968SPeter Xu 1085dbaabb25SPeter Xu /* 1086dbaabb25SPeter Xu * Fetch translation type for specific device. Returns <0 if error 1087dbaabb25SPeter Xu * happens, otherwise return the shifted type to check against 1088dbaabb25SPeter Xu * VTD_CONTEXT_TT_*. 1089dbaabb25SPeter Xu */ 1090dbaabb25SPeter Xu static int vtd_dev_get_trans_type(VTDAddressSpace *as) 1091dbaabb25SPeter Xu { 1092dbaabb25SPeter Xu IntelIOMMUState *s; 1093dbaabb25SPeter Xu VTDContextEntry ce; 1094dbaabb25SPeter Xu int ret; 1095dbaabb25SPeter Xu 1096dbaabb25SPeter Xu s = as->iommu_state; 1097dbaabb25SPeter Xu 1098dbaabb25SPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus), 1099dbaabb25SPeter Xu as->devfn, &ce); 1100dbaabb25SPeter Xu if (ret) { 1101dbaabb25SPeter Xu return ret; 1102dbaabb25SPeter Xu } 1103dbaabb25SPeter Xu 1104dbaabb25SPeter Xu return vtd_ce_get_type(&ce); 1105dbaabb25SPeter Xu } 1106dbaabb25SPeter Xu 1107dbaabb25SPeter Xu static bool vtd_dev_pt_enabled(VTDAddressSpace *as) 1108dbaabb25SPeter Xu { 1109dbaabb25SPeter Xu int ret; 1110dbaabb25SPeter Xu 1111dbaabb25SPeter Xu assert(as); 1112dbaabb25SPeter Xu 1113dbaabb25SPeter Xu ret = vtd_dev_get_trans_type(as); 1114dbaabb25SPeter Xu if (ret < 0) { 1115dbaabb25SPeter Xu /* 1116dbaabb25SPeter Xu * Possibly failed to parse the context entry for some reason 1117dbaabb25SPeter Xu * (e.g., during init, or any guest configuration errors on 1118dbaabb25SPeter Xu * context entries). We should assume PT not enabled for 1119dbaabb25SPeter Xu * safety. 1120dbaabb25SPeter Xu */ 1121dbaabb25SPeter Xu return false; 1122dbaabb25SPeter Xu } 1123dbaabb25SPeter Xu 1124dbaabb25SPeter Xu return ret == VTD_CONTEXT_TT_PASS_THROUGH; 1125dbaabb25SPeter Xu } 1126dbaabb25SPeter Xu 1127dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */ 1128dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as) 1129dbaabb25SPeter Xu { 1130dbaabb25SPeter Xu bool use_iommu; 113166a4a031SPeter Xu /* Whether we need to take the BQL on our own */ 113266a4a031SPeter Xu bool take_bql = !qemu_mutex_iothread_locked(); 1133dbaabb25SPeter Xu 1134dbaabb25SPeter Xu assert(as); 1135dbaabb25SPeter Xu 1136dbaabb25SPeter Xu use_iommu = as->iommu_state->dmar_enabled & !vtd_dev_pt_enabled(as); 1137dbaabb25SPeter Xu 1138dbaabb25SPeter Xu trace_vtd_switch_address_space(pci_bus_num(as->bus), 1139dbaabb25SPeter Xu VTD_PCI_SLOT(as->devfn), 1140dbaabb25SPeter Xu VTD_PCI_FUNC(as->devfn), 1141dbaabb25SPeter Xu use_iommu); 1142dbaabb25SPeter Xu 114366a4a031SPeter Xu /* 114466a4a031SPeter Xu * It's possible that we reach here without BQL, e.g., when called 114566a4a031SPeter Xu * from vtd_pt_enable_fast_path(). However the memory APIs need 114666a4a031SPeter Xu * it. We'd better make sure we have had it already, or, take it. 114766a4a031SPeter Xu */ 114866a4a031SPeter Xu if (take_bql) { 114966a4a031SPeter Xu qemu_mutex_lock_iothread(); 115066a4a031SPeter Xu } 115166a4a031SPeter Xu 1152dbaabb25SPeter Xu /* Turn off first then on the other */ 1153dbaabb25SPeter Xu if (use_iommu) { 1154dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, false); 11553df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), true); 1156dbaabb25SPeter Xu } else { 11573df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), false); 1158dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, true); 1159dbaabb25SPeter Xu } 1160dbaabb25SPeter Xu 116166a4a031SPeter Xu if (take_bql) { 116266a4a031SPeter Xu qemu_mutex_unlock_iothread(); 116366a4a031SPeter Xu } 116466a4a031SPeter Xu 1165dbaabb25SPeter Xu return use_iommu; 1166dbaabb25SPeter Xu } 1167dbaabb25SPeter Xu 1168dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s) 1169dbaabb25SPeter Xu { 1170dbaabb25SPeter Xu GHashTableIter iter; 1171dbaabb25SPeter Xu VTDBus *vtd_bus; 1172dbaabb25SPeter Xu int i; 1173dbaabb25SPeter Xu 1174dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 1175dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 1176bf33cc75SPeter Xu for (i = 0; i < PCI_DEVFN_MAX; i++) { 1177dbaabb25SPeter Xu if (!vtd_bus->dev_as[i]) { 1178dbaabb25SPeter Xu continue; 1179dbaabb25SPeter Xu } 1180dbaabb25SPeter Xu vtd_switch_address_space(vtd_bus->dev_as[i]); 1181dbaabb25SPeter Xu } 1182dbaabb25SPeter Xu } 1183dbaabb25SPeter Xu } 1184dbaabb25SPeter Xu 11851da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn) 11861da12ec4SLe Tan { 11871da12ec4SLe Tan return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL); 11881da12ec4SLe Tan } 11891da12ec4SLe Tan 11901da12ec4SLe Tan static const bool vtd_qualified_faults[] = { 11911da12ec4SLe Tan [VTD_FR_RESERVED] = false, 11921da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_P] = false, 11931da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_P] = true, 11941da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_INV] = true, 11951da12ec4SLe Tan [VTD_FR_ADDR_BEYOND_MGAW] = true, 11961da12ec4SLe Tan [VTD_FR_WRITE] = true, 11971da12ec4SLe Tan [VTD_FR_READ] = true, 11981da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_INV] = true, 11991da12ec4SLe Tan [VTD_FR_ROOT_TABLE_INV] = false, 12001da12ec4SLe Tan [VTD_FR_CONTEXT_TABLE_INV] = false, 12011da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_RSVD] = false, 12021da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_RSVD] = true, 12031da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_TT] = true, 12041da12ec4SLe Tan [VTD_FR_RESERVED_ERR] = false, 12051da12ec4SLe Tan [VTD_FR_MAX] = false, 12061da12ec4SLe Tan }; 12071da12ec4SLe Tan 12081da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software 12091da12ec4SLe Tan * only if the FPD field in the context-entry used to process the faulting 12101da12ec4SLe Tan * request is 0. 12111da12ec4SLe Tan */ 12121da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault) 12131da12ec4SLe Tan { 12141da12ec4SLe Tan return vtd_qualified_faults[fault]; 12151da12ec4SLe Tan } 12161da12ec4SLe Tan 12171da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr) 12181da12ec4SLe Tan { 12191da12ec4SLe Tan return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST; 12201da12ec4SLe Tan } 12211da12ec4SLe Tan 1222dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id) 1223dbaabb25SPeter Xu { 1224dbaabb25SPeter Xu VTDBus *vtd_bus; 1225dbaabb25SPeter Xu VTDAddressSpace *vtd_as; 1226dbaabb25SPeter Xu bool success = false; 1227dbaabb25SPeter Xu 1228dbaabb25SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id)); 1229dbaabb25SPeter Xu if (!vtd_bus) { 1230dbaabb25SPeter Xu goto out; 1231dbaabb25SPeter Xu } 1232dbaabb25SPeter Xu 1233dbaabb25SPeter Xu vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)]; 1234dbaabb25SPeter Xu if (!vtd_as) { 1235dbaabb25SPeter Xu goto out; 1236dbaabb25SPeter Xu } 1237dbaabb25SPeter Xu 1238dbaabb25SPeter Xu if (vtd_switch_address_space(vtd_as) == false) { 1239dbaabb25SPeter Xu /* We switched off IOMMU region successfully. */ 1240dbaabb25SPeter Xu success = true; 1241dbaabb25SPeter Xu } 1242dbaabb25SPeter Xu 1243dbaabb25SPeter Xu out: 1244dbaabb25SPeter Xu trace_vtd_pt_enable_fast_path(source_id, success); 1245dbaabb25SPeter Xu } 1246dbaabb25SPeter Xu 12471da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu 12481da12ec4SLe Tan * translation. 124979e2b9aeSPaolo Bonzini * 125079e2b9aeSPaolo Bonzini * Called from RCU critical section. 125179e2b9aeSPaolo Bonzini * 12521da12ec4SLe Tan * @bus_num: The bus number 12531da12ec4SLe Tan * @devfn: The devfn, which is the combined of device and function number 12541da12ec4SLe Tan * @is_write: The access is a write operation 12551da12ec4SLe Tan * @entry: IOMMUTLBEntry that contain the addr to be translated and result 1256b9313021SPeter Xu * 1257b9313021SPeter Xu * Returns true if translation is successful, otherwise false. 12581da12ec4SLe Tan */ 1259b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus, 12601da12ec4SLe Tan uint8_t devfn, hwaddr addr, bool is_write, 12611da12ec4SLe Tan IOMMUTLBEntry *entry) 12621da12ec4SLe Tan { 1263d92fa2dcSLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 12641da12ec4SLe Tan VTDContextEntry ce; 12657df953bdSKnut Omang uint8_t bus_num = pci_bus_num(bus); 12661d9efa73SPeter Xu VTDContextCacheEntry *cc_entry; 1267d66b969bSJason Wang uint64_t slpte, page_mask; 12681da12ec4SLe Tan uint32_t level; 12691da12ec4SLe Tan uint16_t source_id = vtd_make_source_id(bus_num, devfn); 12701da12ec4SLe Tan int ret_fr; 12711da12ec4SLe Tan bool is_fpd_set = false; 12721da12ec4SLe Tan bool reads = true; 12731da12ec4SLe Tan bool writes = true; 127407f7b733SPeter Xu uint8_t access_flags; 1275b5a280c0SLe Tan VTDIOTLBEntry *iotlb_entry; 12761da12ec4SLe Tan 1277046ab7e9SPeter Xu /* 1278046ab7e9SPeter Xu * We have standalone memory region for interrupt addresses, we 1279046ab7e9SPeter Xu * should never receive translation requests in this region. 12801da12ec4SLe Tan */ 1281046ab7e9SPeter Xu assert(!vtd_is_interrupt_addr(addr)); 1282046ab7e9SPeter Xu 12831d9efa73SPeter Xu vtd_iommu_lock(s); 12841d9efa73SPeter Xu 12851d9efa73SPeter Xu cc_entry = &vtd_as->context_cache_entry; 12861d9efa73SPeter Xu 1287b5a280c0SLe Tan /* Try to fetch slpte form IOTLB */ 1288b5a280c0SLe Tan iotlb_entry = vtd_lookup_iotlb(s, source_id, addr); 1289b5a280c0SLe Tan if (iotlb_entry) { 12906c441e1dSPeter Xu trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte, 12916c441e1dSPeter Xu iotlb_entry->domain_id); 1292b5a280c0SLe Tan slpte = iotlb_entry->slpte; 129307f7b733SPeter Xu access_flags = iotlb_entry->access_flags; 1294d66b969bSJason Wang page_mask = iotlb_entry->mask; 1295b5a280c0SLe Tan goto out; 1296b5a280c0SLe Tan } 1297b9313021SPeter Xu 1298d92fa2dcSLe Tan /* Try to fetch context-entry from cache first */ 1299d92fa2dcSLe Tan if (cc_entry->context_cache_gen == s->context_cache_gen) { 13006c441e1dSPeter Xu trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi, 13016c441e1dSPeter Xu cc_entry->context_entry.lo, 13026c441e1dSPeter Xu cc_entry->context_cache_gen); 1303d92fa2dcSLe Tan ce = cc_entry->context_entry; 1304d92fa2dcSLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 1305d92fa2dcSLe Tan } else { 13061da12ec4SLe Tan ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce); 13071da12ec4SLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 13081da12ec4SLe Tan if (ret_fr) { 13091da12ec4SLe Tan ret_fr = -ret_fr; 13101da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 13116c441e1dSPeter Xu trace_vtd_fault_disabled(); 13121da12ec4SLe Tan } else { 13131da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 13141da12ec4SLe Tan } 1315b9313021SPeter Xu goto error; 13161da12ec4SLe Tan } 1317d92fa2dcSLe Tan /* Update context-cache */ 13186c441e1dSPeter Xu trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo, 13196c441e1dSPeter Xu cc_entry->context_cache_gen, 13206c441e1dSPeter Xu s->context_cache_gen); 1321d92fa2dcSLe Tan cc_entry->context_entry = ce; 1322d92fa2dcSLe Tan cc_entry->context_cache_gen = s->context_cache_gen; 1323d92fa2dcSLe Tan } 13241da12ec4SLe Tan 1325dbaabb25SPeter Xu /* 1326dbaabb25SPeter Xu * We don't need to translate for pass-through context entries. 1327dbaabb25SPeter Xu * Also, let's ignore IOTLB caching as well for PT devices. 1328dbaabb25SPeter Xu */ 1329dbaabb25SPeter Xu if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) { 1330892721d9SPeter Xu entry->iova = addr & VTD_PAGE_MASK_4K; 1331dbaabb25SPeter Xu entry->translated_addr = entry->iova; 1332892721d9SPeter Xu entry->addr_mask = ~VTD_PAGE_MASK_4K; 1333dbaabb25SPeter Xu entry->perm = IOMMU_RW; 1334dbaabb25SPeter Xu trace_vtd_translate_pt(source_id, entry->iova); 1335dbaabb25SPeter Xu 1336dbaabb25SPeter Xu /* 1337dbaabb25SPeter Xu * When this happens, it means firstly caching-mode is not 1338dbaabb25SPeter Xu * enabled, and this is the first passthrough translation for 1339dbaabb25SPeter Xu * the device. Let's enable the fast path for passthrough. 1340dbaabb25SPeter Xu * 1341dbaabb25SPeter Xu * When passthrough is disabled again for the device, we can 1342dbaabb25SPeter Xu * capture it via the context entry invalidation, then the 1343dbaabb25SPeter Xu * IOMMU region can be swapped back. 1344dbaabb25SPeter Xu */ 1345dbaabb25SPeter Xu vtd_pt_enable_fast_path(s, source_id); 13461d9efa73SPeter Xu vtd_iommu_unlock(s); 1347b9313021SPeter Xu return true; 1348dbaabb25SPeter Xu } 1349dbaabb25SPeter Xu 13506e905564SPeter Xu ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level, 135137f51384SPrasad Singamsetty &reads, &writes, s->aw_bits); 13521da12ec4SLe Tan if (ret_fr) { 13531da12ec4SLe Tan ret_fr = -ret_fr; 13541da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 13556c441e1dSPeter Xu trace_vtd_fault_disabled(); 13561da12ec4SLe Tan } else { 13571da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 13581da12ec4SLe Tan } 1359b9313021SPeter Xu goto error; 13601da12ec4SLe Tan } 13611da12ec4SLe Tan 1362d66b969bSJason Wang page_mask = vtd_slpt_level_page_mask(level); 136307f7b733SPeter Xu access_flags = IOMMU_ACCESS_FLAG(reads, writes); 1364b5a280c0SLe Tan vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte, 136507f7b733SPeter Xu access_flags, level); 1366b5a280c0SLe Tan out: 13671d9efa73SPeter Xu vtd_iommu_unlock(s); 1368d66b969bSJason Wang entry->iova = addr & page_mask; 136937f51384SPrasad Singamsetty entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask; 1370d66b969bSJason Wang entry->addr_mask = ~page_mask; 137107f7b733SPeter Xu entry->perm = access_flags; 1372b9313021SPeter Xu return true; 1373b9313021SPeter Xu 1374b9313021SPeter Xu error: 13751d9efa73SPeter Xu vtd_iommu_unlock(s); 1376b9313021SPeter Xu entry->iova = 0; 1377b9313021SPeter Xu entry->translated_addr = 0; 1378b9313021SPeter Xu entry->addr_mask = 0; 1379b9313021SPeter Xu entry->perm = IOMMU_NONE; 1380b9313021SPeter Xu return false; 13811da12ec4SLe Tan } 13821da12ec4SLe Tan 13831da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s) 13841da12ec4SLe Tan { 13851da12ec4SLe Tan s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG); 13861da12ec4SLe Tan s->root_extended = s->root & VTD_RTADDR_RTT; 138737f51384SPrasad Singamsetty s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits); 13881da12ec4SLe Tan 13897feb51b7SPeter Xu trace_vtd_reg_dmar_root(s->root, s->root_extended); 13901da12ec4SLe Tan } 13911da12ec4SLe Tan 139202a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global, 139302a2cbc8SPeter Xu uint32_t index, uint32_t mask) 139402a2cbc8SPeter Xu { 139502a2cbc8SPeter Xu x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask); 139602a2cbc8SPeter Xu } 139702a2cbc8SPeter Xu 1398a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s) 1399a5861439SPeter Xu { 1400a5861439SPeter Xu uint64_t value = 0; 1401a5861439SPeter Xu value = vtd_get_quad_raw(s, DMAR_IRTA_REG); 1402a5861439SPeter Xu s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1); 140337f51384SPrasad Singamsetty s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits); 140428589311SJan Kiszka s->intr_eime = value & VTD_IRTA_EIME; 1405a5861439SPeter Xu 140602a2cbc8SPeter Xu /* Notify global invalidation */ 140702a2cbc8SPeter Xu vtd_iec_notify_all(s, true, 0, 0); 1408a5861439SPeter Xu 14097feb51b7SPeter Xu trace_vtd_reg_ir_root(s->intr_root, s->intr_size); 1410a5861439SPeter Xu } 1411a5861439SPeter Xu 1412dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s) 1413dd4d607eSPeter Xu { 1414b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1415dd4d607eSPeter Xu 1416b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 141763b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1418dd4d607eSPeter Xu } 1419dd4d607eSPeter Xu } 1420dd4d607eSPeter Xu 1421d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s) 1422d92fa2dcSLe Tan { 1423bc535e59SPeter Xu trace_vtd_inv_desc_cc_global(); 14241d9efa73SPeter Xu /* Protects context cache */ 14251d9efa73SPeter Xu vtd_iommu_lock(s); 1426d92fa2dcSLe Tan s->context_cache_gen++; 1427d92fa2dcSLe Tan if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) { 14281d9efa73SPeter Xu vtd_reset_context_cache_locked(s); 1429d92fa2dcSLe Tan } 14301d9efa73SPeter Xu vtd_iommu_unlock(s); 1431dbaabb25SPeter Xu vtd_switch_address_space_all(s); 1432dd4d607eSPeter Xu /* 1433dd4d607eSPeter Xu * From VT-d spec 6.5.2.1, a global context entry invalidation 1434dd4d607eSPeter Xu * should be followed by a IOTLB global invalidation, so we should 1435dd4d607eSPeter Xu * be safe even without this. Hoewever, let's replay the region as 1436dd4d607eSPeter Xu * well to be safer, and go back here when we need finer tunes for 1437dd4d607eSPeter Xu * VT-d emulation codes. 1438dd4d607eSPeter Xu */ 1439dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1440d92fa2dcSLe Tan } 1441d92fa2dcSLe Tan 1442d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation. 1443d92fa2dcSLe Tan * @func_mask: FM field after shifting 1444d92fa2dcSLe Tan */ 1445d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s, 1446d92fa2dcSLe Tan uint16_t source_id, 1447d92fa2dcSLe Tan uint16_t func_mask) 1448d92fa2dcSLe Tan { 1449d92fa2dcSLe Tan uint16_t mask; 14507df953bdSKnut Omang VTDBus *vtd_bus; 1451d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1452bc535e59SPeter Xu uint8_t bus_n, devfn; 1453d92fa2dcSLe Tan uint16_t devfn_it; 1454d92fa2dcSLe Tan 1455bc535e59SPeter Xu trace_vtd_inv_desc_cc_devices(source_id, func_mask); 1456bc535e59SPeter Xu 1457d92fa2dcSLe Tan switch (func_mask & 3) { 1458d92fa2dcSLe Tan case 0: 1459d92fa2dcSLe Tan mask = 0; /* No bits in the SID field masked */ 1460d92fa2dcSLe Tan break; 1461d92fa2dcSLe Tan case 1: 1462d92fa2dcSLe Tan mask = 4; /* Mask bit 2 in the SID field */ 1463d92fa2dcSLe Tan break; 1464d92fa2dcSLe Tan case 2: 1465d92fa2dcSLe Tan mask = 6; /* Mask bit 2:1 in the SID field */ 1466d92fa2dcSLe Tan break; 1467d92fa2dcSLe Tan case 3: 1468d92fa2dcSLe Tan mask = 7; /* Mask bit 2:0 in the SID field */ 1469d92fa2dcSLe Tan break; 1470d92fa2dcSLe Tan } 14716cb99accSPeter Xu mask = ~mask; 1472bc535e59SPeter Xu 1473bc535e59SPeter Xu bus_n = VTD_SID_TO_BUS(source_id); 1474bc535e59SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, bus_n); 14757df953bdSKnut Omang if (vtd_bus) { 1476d92fa2dcSLe Tan devfn = VTD_SID_TO_DEVFN(source_id); 1477bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 14787df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 1479d92fa2dcSLe Tan if (vtd_as && ((devfn_it & mask) == (devfn & mask))) { 1480bc535e59SPeter Xu trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it), 1481bc535e59SPeter Xu VTD_PCI_FUNC(devfn_it)); 14821d9efa73SPeter Xu vtd_iommu_lock(s); 1483d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 14841d9efa73SPeter Xu vtd_iommu_unlock(s); 1485dd4d607eSPeter Xu /* 1486dbaabb25SPeter Xu * Do switch address space when needed, in case if the 1487dbaabb25SPeter Xu * device passthrough bit is switched. 1488dbaabb25SPeter Xu */ 1489dbaabb25SPeter Xu vtd_switch_address_space(vtd_as); 1490dbaabb25SPeter Xu /* 1491dd4d607eSPeter Xu * So a device is moving out of (or moving into) a 149263b88968SPeter Xu * domain, resync the shadow page table. 1493dd4d607eSPeter Xu * This won't bring bad even if we have no such 1494dd4d607eSPeter Xu * notifier registered - the IOMMU notification 1495dd4d607eSPeter Xu * framework will skip MAP notifications if that 1496dd4d607eSPeter Xu * happened. 1497dd4d607eSPeter Xu */ 149863b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1499d92fa2dcSLe Tan } 1500d92fa2dcSLe Tan } 1501d92fa2dcSLe Tan } 1502d92fa2dcSLe Tan } 1503d92fa2dcSLe Tan 15041da12ec4SLe Tan /* Context-cache invalidation 15051da12ec4SLe Tan * Returns the Context Actual Invalidation Granularity. 15061da12ec4SLe Tan * @val: the content of the CCMD_REG 15071da12ec4SLe Tan */ 15081da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val) 15091da12ec4SLe Tan { 15101da12ec4SLe Tan uint64_t caig; 15111da12ec4SLe Tan uint64_t type = val & VTD_CCMD_CIRG_MASK; 15121da12ec4SLe Tan 15131da12ec4SLe Tan switch (type) { 15141da12ec4SLe Tan case VTD_CCMD_DOMAIN_INVL: 1515d92fa2dcSLe Tan /* Fall through */ 1516d92fa2dcSLe Tan case VTD_CCMD_GLOBAL_INVL: 1517d92fa2dcSLe Tan caig = VTD_CCMD_GLOBAL_INVL_A; 1518d92fa2dcSLe Tan vtd_context_global_invalidate(s); 15191da12ec4SLe Tan break; 15201da12ec4SLe Tan 15211da12ec4SLe Tan case VTD_CCMD_DEVICE_INVL: 15221da12ec4SLe Tan caig = VTD_CCMD_DEVICE_INVL_A; 1523d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val)); 15241da12ec4SLe Tan break; 15251da12ec4SLe Tan 15261da12ec4SLe Tan default: 15271376211fSPeter Xu error_report_once("%s: invalid context: 0x%" PRIx64, 15281376211fSPeter Xu __func__, val); 15291da12ec4SLe Tan caig = 0; 15301da12ec4SLe Tan } 15311da12ec4SLe Tan return caig; 15321da12ec4SLe Tan } 15331da12ec4SLe Tan 1534b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s) 1535b5a280c0SLe Tan { 15367feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_global(); 1537b5a280c0SLe Tan vtd_reset_iotlb(s); 1538dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1539b5a280c0SLe Tan } 1540b5a280c0SLe Tan 1541b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id) 1542b5a280c0SLe Tan { 1543dd4d607eSPeter Xu VTDContextEntry ce; 1544dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 1545dd4d607eSPeter Xu 15467feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_domain(domain_id); 15477feb51b7SPeter Xu 15481d9efa73SPeter Xu vtd_iommu_lock(s); 1549b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain, 1550b5a280c0SLe Tan &domain_id); 15511d9efa73SPeter Xu vtd_iommu_unlock(s); 1552dd4d607eSPeter Xu 1553b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 1554dd4d607eSPeter Xu if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1555dd4d607eSPeter Xu vtd_as->devfn, &ce) && 1556dd4d607eSPeter Xu domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 155763b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1558dd4d607eSPeter Xu } 1559dd4d607eSPeter Xu } 1560dd4d607eSPeter Xu } 1561dd4d607eSPeter Xu 1562dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s, 1563dd4d607eSPeter Xu uint16_t domain_id, hwaddr addr, 1564dd4d607eSPeter Xu uint8_t am) 1565dd4d607eSPeter Xu { 1566b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1567dd4d607eSPeter Xu VTDContextEntry ce; 1568dd4d607eSPeter Xu int ret; 15694f8a62a9SPeter Xu hwaddr size = (1 << am) * VTD_PAGE_SIZE; 1570dd4d607eSPeter Xu 1571b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) { 1572dd4d607eSPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1573dd4d607eSPeter Xu vtd_as->devfn, &ce); 1574dd4d607eSPeter Xu if (!ret && domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 15754f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 15764f8a62a9SPeter Xu /* 15774f8a62a9SPeter Xu * As long as we have MAP notifications registered in 15784f8a62a9SPeter Xu * any of our IOMMU notifiers, we need to sync the 15794f8a62a9SPeter Xu * shadow page table. 15804f8a62a9SPeter Xu */ 158163b88968SPeter Xu vtd_sync_shadow_page_table_range(vtd_as, &ce, addr, size); 15824f8a62a9SPeter Xu } else { 15834f8a62a9SPeter Xu /* 15844f8a62a9SPeter Xu * For UNMAP-only notifiers, we don't need to walk the 15854f8a62a9SPeter Xu * page tables. We just deliver the PSI down to 15864f8a62a9SPeter Xu * invalidate caches. 15874f8a62a9SPeter Xu */ 15884f8a62a9SPeter Xu IOMMUTLBEntry entry = { 15894f8a62a9SPeter Xu .target_as = &address_space_memory, 15904f8a62a9SPeter Xu .iova = addr, 15914f8a62a9SPeter Xu .translated_addr = 0, 15924f8a62a9SPeter Xu .addr_mask = size - 1, 15934f8a62a9SPeter Xu .perm = IOMMU_NONE, 15944f8a62a9SPeter Xu }; 1595cb1efcf4SPeter Maydell memory_region_notify_iommu(&vtd_as->iommu, 0, entry); 15964f8a62a9SPeter Xu } 1597dd4d607eSPeter Xu } 1598dd4d607eSPeter Xu } 1599b5a280c0SLe Tan } 1600b5a280c0SLe Tan 1601b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id, 1602b5a280c0SLe Tan hwaddr addr, uint8_t am) 1603b5a280c0SLe Tan { 1604b5a280c0SLe Tan VTDIOTLBPageInvInfo info; 1605b5a280c0SLe Tan 16067feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am); 16077feb51b7SPeter Xu 1608b5a280c0SLe Tan assert(am <= VTD_MAMV); 1609b5a280c0SLe Tan info.domain_id = domain_id; 1610d66b969bSJason Wang info.addr = addr; 1611b5a280c0SLe Tan info.mask = ~((1 << am) - 1); 16121d9efa73SPeter Xu vtd_iommu_lock(s); 1613b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info); 16141d9efa73SPeter Xu vtd_iommu_unlock(s); 1615dd4d607eSPeter Xu vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am); 1616b5a280c0SLe Tan } 1617b5a280c0SLe Tan 16181da12ec4SLe Tan /* Flush IOTLB 16191da12ec4SLe Tan * Returns the IOTLB Actual Invalidation Granularity. 16201da12ec4SLe Tan * @val: the content of the IOTLB_REG 16211da12ec4SLe Tan */ 16221da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val) 16231da12ec4SLe Tan { 16241da12ec4SLe Tan uint64_t iaig; 16251da12ec4SLe Tan uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK; 1626b5a280c0SLe Tan uint16_t domain_id; 1627b5a280c0SLe Tan hwaddr addr; 1628b5a280c0SLe Tan uint8_t am; 16291da12ec4SLe Tan 16301da12ec4SLe Tan switch (type) { 16311da12ec4SLe Tan case VTD_TLB_GLOBAL_FLUSH: 16321da12ec4SLe Tan iaig = VTD_TLB_GLOBAL_FLUSH_A; 1633b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 16341da12ec4SLe Tan break; 16351da12ec4SLe Tan 16361da12ec4SLe Tan case VTD_TLB_DSI_FLUSH: 1637b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 16381da12ec4SLe Tan iaig = VTD_TLB_DSI_FLUSH_A; 1639b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 16401da12ec4SLe Tan break; 16411da12ec4SLe Tan 16421da12ec4SLe Tan case VTD_TLB_PSI_FLUSH: 1643b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1644b5a280c0SLe Tan addr = vtd_get_quad_raw(s, DMAR_IVA_REG); 1645b5a280c0SLe Tan am = VTD_IVA_AM(addr); 1646b5a280c0SLe Tan addr = VTD_IVA_ADDR(addr); 1647b5a280c0SLe Tan if (am > VTD_MAMV) { 16481376211fSPeter Xu error_report_once("%s: address mask overflow: 0x%" PRIx64, 16491376211fSPeter Xu __func__, vtd_get_quad_raw(s, DMAR_IVA_REG)); 1650b5a280c0SLe Tan iaig = 0; 1651b5a280c0SLe Tan break; 1652b5a280c0SLe Tan } 16531da12ec4SLe Tan iaig = VTD_TLB_PSI_FLUSH_A; 1654b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 16551da12ec4SLe Tan break; 16561da12ec4SLe Tan 16571da12ec4SLe Tan default: 16581376211fSPeter Xu error_report_once("%s: invalid granularity: 0x%" PRIx64, 16591376211fSPeter Xu __func__, val); 16601da12ec4SLe Tan iaig = 0; 16611da12ec4SLe Tan } 16621da12ec4SLe Tan return iaig; 16631da12ec4SLe Tan } 16641da12ec4SLe Tan 16658991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s); 1666ed7b8fbcSLe Tan 1667ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s) 1668ed7b8fbcSLe Tan { 1669ed7b8fbcSLe Tan return s->qi_enabled && (s->iq_tail == s->iq_head) && 1670ed7b8fbcSLe Tan (s->iq_last_desc_type == VTD_INV_DESC_WAIT); 1671ed7b8fbcSLe Tan } 1672ed7b8fbcSLe Tan 1673ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en) 1674ed7b8fbcSLe Tan { 1675ed7b8fbcSLe Tan uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG); 1676ed7b8fbcSLe Tan 16777feb51b7SPeter Xu trace_vtd_inv_qi_enable(en); 16787feb51b7SPeter Xu 1679ed7b8fbcSLe Tan if (en) { 168037f51384SPrasad Singamsetty s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits); 1681ed7b8fbcSLe Tan /* 2^(x+8) entries */ 1682ed7b8fbcSLe Tan s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8); 1683ed7b8fbcSLe Tan s->qi_enabled = true; 16847feb51b7SPeter Xu trace_vtd_inv_qi_setup(s->iq, s->iq_size); 1685ed7b8fbcSLe Tan /* Ok - report back to driver */ 1686ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES); 16878991c460SLadi Prosek 16888991c460SLadi Prosek if (s->iq_tail != 0) { 16898991c460SLadi Prosek /* 16908991c460SLadi Prosek * This is a spec violation but Windows guests are known to set up 16918991c460SLadi Prosek * Queued Invalidation this way so we allow the write and process 16928991c460SLadi Prosek * Invalidation Descriptors right away. 16938991c460SLadi Prosek */ 16948991c460SLadi Prosek trace_vtd_warn_invalid_qi_tail(s->iq_tail); 16958991c460SLadi Prosek if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 16968991c460SLadi Prosek vtd_fetch_inv_desc(s); 16978991c460SLadi Prosek } 1698ed7b8fbcSLe Tan } 1699ed7b8fbcSLe Tan } else { 1700ed7b8fbcSLe Tan if (vtd_queued_inv_disable_check(s)) { 1701ed7b8fbcSLe Tan /* disable Queued Invalidation */ 1702ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 0); 1703ed7b8fbcSLe Tan s->iq_head = 0; 1704ed7b8fbcSLe Tan s->qi_enabled = false; 1705ed7b8fbcSLe Tan /* Ok - report back to driver */ 1706ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0); 1707ed7b8fbcSLe Tan } else { 1708*4e4abd11SPeter Xu error_report_once("%s: detected improper state when disable QI " 1709*4e4abd11SPeter Xu "(head=0x%x, tail=0x%x, last_type=%d)", 1710*4e4abd11SPeter Xu __func__, 1711*4e4abd11SPeter Xu s->iq_head, s->iq_tail, s->iq_last_desc_type); 1712ed7b8fbcSLe Tan } 1713ed7b8fbcSLe Tan } 1714ed7b8fbcSLe Tan } 1715ed7b8fbcSLe Tan 17161da12ec4SLe Tan /* Set Root Table Pointer */ 17171da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s) 17181da12ec4SLe Tan { 17191da12ec4SLe Tan vtd_root_table_setup(s); 17201da12ec4SLe Tan /* Ok - report back to driver */ 17211da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS); 17221da12ec4SLe Tan } 17231da12ec4SLe Tan 1724a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */ 1725a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s) 1726a5861439SPeter Xu { 1727a5861439SPeter Xu vtd_interrupt_remap_table_setup(s); 1728a5861439SPeter Xu /* Ok - report back to driver */ 1729a5861439SPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS); 1730a5861439SPeter Xu } 1731a5861439SPeter Xu 17321da12ec4SLe Tan /* Handle Translation Enable/Disable */ 17331da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en) 17341da12ec4SLe Tan { 1735558e0024SPeter Xu if (s->dmar_enabled == en) { 1736558e0024SPeter Xu return; 1737558e0024SPeter Xu } 1738558e0024SPeter Xu 17397feb51b7SPeter Xu trace_vtd_dmar_enable(en); 17401da12ec4SLe Tan 17411da12ec4SLe Tan if (en) { 17421da12ec4SLe Tan s->dmar_enabled = true; 17431da12ec4SLe Tan /* Ok - report back to driver */ 17441da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES); 17451da12ec4SLe Tan } else { 17461da12ec4SLe Tan s->dmar_enabled = false; 17471da12ec4SLe Tan 17481da12ec4SLe Tan /* Clear the index of Fault Recording Register */ 17491da12ec4SLe Tan s->next_frcd_reg = 0; 17501da12ec4SLe Tan /* Ok - report back to driver */ 17511da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0); 17521da12ec4SLe Tan } 1753558e0024SPeter Xu 1754558e0024SPeter Xu vtd_switch_address_space_all(s); 17551da12ec4SLe Tan } 17561da12ec4SLe Tan 175780de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */ 175880de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en) 175980de52baSPeter Xu { 17607feb51b7SPeter Xu trace_vtd_ir_enable(en); 176180de52baSPeter Xu 176280de52baSPeter Xu if (en) { 176380de52baSPeter Xu s->intr_enabled = true; 176480de52baSPeter Xu /* Ok - report back to driver */ 176580de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES); 176680de52baSPeter Xu } else { 176780de52baSPeter Xu s->intr_enabled = false; 176880de52baSPeter Xu /* Ok - report back to driver */ 176980de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0); 177080de52baSPeter Xu } 177180de52baSPeter Xu } 177280de52baSPeter Xu 17731da12ec4SLe Tan /* Handle write to Global Command Register */ 17741da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s) 17751da12ec4SLe Tan { 17761da12ec4SLe Tan uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG); 17771da12ec4SLe Tan uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG); 17781da12ec4SLe Tan uint32_t changed = status ^ val; 17791da12ec4SLe Tan 17807feb51b7SPeter Xu trace_vtd_reg_write_gcmd(status, val); 17811da12ec4SLe Tan if (changed & VTD_GCMD_TE) { 17821da12ec4SLe Tan /* Translation enable/disable */ 17831da12ec4SLe Tan vtd_handle_gcmd_te(s, val & VTD_GCMD_TE); 17841da12ec4SLe Tan } 17851da12ec4SLe Tan if (val & VTD_GCMD_SRTP) { 17861da12ec4SLe Tan /* Set/update the root-table pointer */ 17871da12ec4SLe Tan vtd_handle_gcmd_srtp(s); 17881da12ec4SLe Tan } 1789ed7b8fbcSLe Tan if (changed & VTD_GCMD_QIE) { 1790ed7b8fbcSLe Tan /* Queued Invalidation Enable */ 1791ed7b8fbcSLe Tan vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE); 1792ed7b8fbcSLe Tan } 1793a5861439SPeter Xu if (val & VTD_GCMD_SIRTP) { 1794a5861439SPeter Xu /* Set/update the interrupt remapping root-table pointer */ 1795a5861439SPeter Xu vtd_handle_gcmd_sirtp(s); 1796a5861439SPeter Xu } 179780de52baSPeter Xu if (changed & VTD_GCMD_IRE) { 179880de52baSPeter Xu /* Interrupt remap enable/disable */ 179980de52baSPeter Xu vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE); 180080de52baSPeter Xu } 18011da12ec4SLe Tan } 18021da12ec4SLe Tan 18031da12ec4SLe Tan /* Handle write to Context Command Register */ 18041da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s) 18051da12ec4SLe Tan { 18061da12ec4SLe Tan uint64_t ret; 18071da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG); 18081da12ec4SLe Tan 18091da12ec4SLe Tan /* Context-cache invalidation request */ 18101da12ec4SLe Tan if (val & VTD_CCMD_ICC) { 1811ed7b8fbcSLe Tan if (s->qi_enabled) { 18121376211fSPeter Xu error_report_once("Queued Invalidation enabled, " 1813ed7b8fbcSLe Tan "should not use register-based invalidation"); 1814ed7b8fbcSLe Tan return; 1815ed7b8fbcSLe Tan } 18161da12ec4SLe Tan ret = vtd_context_cache_invalidate(s, val); 18171da12ec4SLe Tan /* Invalidation completed. Change something to show */ 18181da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL); 18191da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK, 18201da12ec4SLe Tan ret); 18211da12ec4SLe Tan } 18221da12ec4SLe Tan } 18231da12ec4SLe Tan 18241da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */ 18251da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s) 18261da12ec4SLe Tan { 18271da12ec4SLe Tan uint64_t ret; 18281da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG); 18291da12ec4SLe Tan 18301da12ec4SLe Tan /* IOTLB invalidation request */ 18311da12ec4SLe Tan if (val & VTD_TLB_IVT) { 1832ed7b8fbcSLe Tan if (s->qi_enabled) { 18331376211fSPeter Xu error_report_once("Queued Invalidation enabled, " 18341376211fSPeter Xu "should not use register-based invalidation"); 1835ed7b8fbcSLe Tan return; 1836ed7b8fbcSLe Tan } 18371da12ec4SLe Tan ret = vtd_iotlb_flush(s, val); 18381da12ec4SLe Tan /* Invalidation completed. Change something to show */ 18391da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL); 18401da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, 18411da12ec4SLe Tan VTD_TLB_FLUSH_GRANU_MASK_A, ret); 18421da12ec4SLe Tan } 18431da12ec4SLe Tan } 18441da12ec4SLe Tan 1845ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */ 1846ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset, 1847ed7b8fbcSLe Tan VTDInvDesc *inv_desc) 1848ed7b8fbcSLe Tan { 1849ed7b8fbcSLe Tan dma_addr_t addr = base_addr + offset * sizeof(*inv_desc); 1850ed7b8fbcSLe Tan if (dma_memory_read(&address_space_memory, addr, inv_desc, 1851ed7b8fbcSLe Tan sizeof(*inv_desc))) { 18521376211fSPeter Xu error_report_once("Read INV DESC failed"); 1853ed7b8fbcSLe Tan inv_desc->lo = 0; 1854ed7b8fbcSLe Tan inv_desc->hi = 0; 1855ed7b8fbcSLe Tan return false; 1856ed7b8fbcSLe Tan } 1857ed7b8fbcSLe Tan inv_desc->lo = le64_to_cpu(inv_desc->lo); 1858ed7b8fbcSLe Tan inv_desc->hi = le64_to_cpu(inv_desc->hi); 1859ed7b8fbcSLe Tan return true; 1860ed7b8fbcSLe Tan } 1861ed7b8fbcSLe Tan 1862ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1863ed7b8fbcSLe Tan { 1864ed7b8fbcSLe Tan if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) || 1865ed7b8fbcSLe Tan (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) { 1866bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1867ed7b8fbcSLe Tan return false; 1868ed7b8fbcSLe Tan } 1869ed7b8fbcSLe Tan if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) { 1870ed7b8fbcSLe Tan /* Status Write */ 1871ed7b8fbcSLe Tan uint32_t status_data = (uint32_t)(inv_desc->lo >> 1872ed7b8fbcSLe Tan VTD_INV_DESC_WAIT_DATA_SHIFT); 1873ed7b8fbcSLe Tan 1874ed7b8fbcSLe Tan assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF)); 1875ed7b8fbcSLe Tan 1876ed7b8fbcSLe Tan /* FIXME: need to be masked with HAW? */ 1877ed7b8fbcSLe Tan dma_addr_t status_addr = inv_desc->hi; 1878bc535e59SPeter Xu trace_vtd_inv_desc_wait_sw(status_addr, status_data); 1879ed7b8fbcSLe Tan status_data = cpu_to_le32(status_data); 1880ed7b8fbcSLe Tan if (dma_memory_write(&address_space_memory, status_addr, &status_data, 1881ed7b8fbcSLe Tan sizeof(status_data))) { 1882bc535e59SPeter Xu trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo); 1883ed7b8fbcSLe Tan return false; 1884ed7b8fbcSLe Tan } 1885ed7b8fbcSLe Tan } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) { 1886ed7b8fbcSLe Tan /* Interrupt flag */ 1887ed7b8fbcSLe Tan vtd_generate_completion_event(s); 1888ed7b8fbcSLe Tan } else { 1889bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1890ed7b8fbcSLe Tan return false; 1891ed7b8fbcSLe Tan } 1892ed7b8fbcSLe Tan return true; 1893ed7b8fbcSLe Tan } 1894ed7b8fbcSLe Tan 1895d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s, 1896d92fa2dcSLe Tan VTDInvDesc *inv_desc) 1897d92fa2dcSLe Tan { 1898bc535e59SPeter Xu uint16_t sid, fmask; 1899bc535e59SPeter Xu 1900d92fa2dcSLe Tan if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) { 1901bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1902d92fa2dcSLe Tan return false; 1903d92fa2dcSLe Tan } 1904d92fa2dcSLe Tan switch (inv_desc->lo & VTD_INV_DESC_CC_G) { 1905d92fa2dcSLe Tan case VTD_INV_DESC_CC_DOMAIN: 1906bc535e59SPeter Xu trace_vtd_inv_desc_cc_domain( 1907d92fa2dcSLe Tan (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo)); 1908d92fa2dcSLe Tan /* Fall through */ 1909d92fa2dcSLe Tan case VTD_INV_DESC_CC_GLOBAL: 1910d92fa2dcSLe Tan vtd_context_global_invalidate(s); 1911d92fa2dcSLe Tan break; 1912d92fa2dcSLe Tan 1913d92fa2dcSLe Tan case VTD_INV_DESC_CC_DEVICE: 1914bc535e59SPeter Xu sid = VTD_INV_DESC_CC_SID(inv_desc->lo); 1915bc535e59SPeter Xu fmask = VTD_INV_DESC_CC_FM(inv_desc->lo); 1916bc535e59SPeter Xu vtd_context_device_invalidate(s, sid, fmask); 1917d92fa2dcSLe Tan break; 1918d92fa2dcSLe Tan 1919d92fa2dcSLe Tan default: 1920bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1921d92fa2dcSLe Tan return false; 1922d92fa2dcSLe Tan } 1923d92fa2dcSLe Tan return true; 1924d92fa2dcSLe Tan } 1925d92fa2dcSLe Tan 1926b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1927b5a280c0SLe Tan { 1928b5a280c0SLe Tan uint16_t domain_id; 1929b5a280c0SLe Tan uint8_t am; 1930b5a280c0SLe Tan hwaddr addr; 1931b5a280c0SLe Tan 1932b5a280c0SLe Tan if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) || 1933b5a280c0SLe Tan (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) { 1934bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1935b5a280c0SLe Tan return false; 1936b5a280c0SLe Tan } 1937b5a280c0SLe Tan 1938b5a280c0SLe Tan switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) { 1939b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_GLOBAL: 1940b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 1941b5a280c0SLe Tan break; 1942b5a280c0SLe Tan 1943b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_DOMAIN: 1944b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1945b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 1946b5a280c0SLe Tan break; 1947b5a280c0SLe Tan 1948b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_PAGE: 1949b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1950b5a280c0SLe Tan addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi); 1951b5a280c0SLe Tan am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi); 1952b5a280c0SLe Tan if (am > VTD_MAMV) { 1953bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1954b5a280c0SLe Tan return false; 1955b5a280c0SLe Tan } 1956b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 1957b5a280c0SLe Tan break; 1958b5a280c0SLe Tan 1959b5a280c0SLe Tan default: 1960bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1961b5a280c0SLe Tan return false; 1962b5a280c0SLe Tan } 1963b5a280c0SLe Tan return true; 1964b5a280c0SLe Tan } 1965b5a280c0SLe Tan 196602a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s, 196702a2cbc8SPeter Xu VTDInvDesc *inv_desc) 196802a2cbc8SPeter Xu { 19697feb51b7SPeter Xu trace_vtd_inv_desc_iec(inv_desc->iec.granularity, 197002a2cbc8SPeter Xu inv_desc->iec.index, 197102a2cbc8SPeter Xu inv_desc->iec.index_mask); 197202a2cbc8SPeter Xu 197302a2cbc8SPeter Xu vtd_iec_notify_all(s, !inv_desc->iec.granularity, 197402a2cbc8SPeter Xu inv_desc->iec.index, 197502a2cbc8SPeter Xu inv_desc->iec.index_mask); 1976554f5e16SJason Wang return true; 1977554f5e16SJason Wang } 197802a2cbc8SPeter Xu 1979554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s, 1980554f5e16SJason Wang VTDInvDesc *inv_desc) 1981554f5e16SJason Wang { 1982554f5e16SJason Wang VTDAddressSpace *vtd_dev_as; 1983554f5e16SJason Wang IOMMUTLBEntry entry; 1984554f5e16SJason Wang struct VTDBus *vtd_bus; 1985554f5e16SJason Wang hwaddr addr; 1986554f5e16SJason Wang uint64_t sz; 1987554f5e16SJason Wang uint16_t sid; 1988554f5e16SJason Wang uint8_t devfn; 1989554f5e16SJason Wang bool size; 1990554f5e16SJason Wang uint8_t bus_num; 1991554f5e16SJason Wang 1992554f5e16SJason Wang addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi); 1993554f5e16SJason Wang sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo); 1994554f5e16SJason Wang devfn = sid & 0xff; 1995554f5e16SJason Wang bus_num = sid >> 8; 1996554f5e16SJason Wang size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi); 1997554f5e16SJason Wang 1998554f5e16SJason Wang if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) || 1999554f5e16SJason Wang (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) { 20007feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 2001554f5e16SJason Wang return false; 2002554f5e16SJason Wang } 2003554f5e16SJason Wang 2004554f5e16SJason Wang vtd_bus = vtd_find_as_from_bus_num(s, bus_num); 2005554f5e16SJason Wang if (!vtd_bus) { 2006554f5e16SJason Wang goto done; 2007554f5e16SJason Wang } 2008554f5e16SJason Wang 2009554f5e16SJason Wang vtd_dev_as = vtd_bus->dev_as[devfn]; 2010554f5e16SJason Wang if (!vtd_dev_as) { 2011554f5e16SJason Wang goto done; 2012554f5e16SJason Wang } 2013554f5e16SJason Wang 201404eb6247SJason Wang /* According to ATS spec table 2.4: 201504eb6247SJason Wang * S = 0, bits 15:12 = xxxx range size: 4K 201604eb6247SJason Wang * S = 1, bits 15:12 = xxx0 range size: 8K 201704eb6247SJason Wang * S = 1, bits 15:12 = xx01 range size: 16K 201804eb6247SJason Wang * S = 1, bits 15:12 = x011 range size: 32K 201904eb6247SJason Wang * S = 1, bits 15:12 = 0111 range size: 64K 202004eb6247SJason Wang * ... 202104eb6247SJason Wang */ 2022554f5e16SJason Wang if (size) { 202304eb6247SJason Wang sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT); 2024554f5e16SJason Wang addr &= ~(sz - 1); 2025554f5e16SJason Wang } else { 2026554f5e16SJason Wang sz = VTD_PAGE_SIZE; 2027554f5e16SJason Wang } 2028554f5e16SJason Wang 2029554f5e16SJason Wang entry.target_as = &vtd_dev_as->as; 2030554f5e16SJason Wang entry.addr_mask = sz - 1; 2031554f5e16SJason Wang entry.iova = addr; 2032554f5e16SJason Wang entry.perm = IOMMU_NONE; 2033554f5e16SJason Wang entry.translated_addr = 0; 2034cb1efcf4SPeter Maydell memory_region_notify_iommu(&vtd_dev_as->iommu, 0, entry); 2035554f5e16SJason Wang 2036554f5e16SJason Wang done: 203702a2cbc8SPeter Xu return true; 203802a2cbc8SPeter Xu } 203902a2cbc8SPeter Xu 2040ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s) 2041ed7b8fbcSLe Tan { 2042ed7b8fbcSLe Tan VTDInvDesc inv_desc; 2043ed7b8fbcSLe Tan uint8_t desc_type; 2044ed7b8fbcSLe Tan 20457feb51b7SPeter Xu trace_vtd_inv_qi_head(s->iq_head); 2046ed7b8fbcSLe Tan if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) { 2047ed7b8fbcSLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 2048ed7b8fbcSLe Tan return false; 2049ed7b8fbcSLe Tan } 2050ed7b8fbcSLe Tan desc_type = inv_desc.lo & VTD_INV_DESC_TYPE; 2051ed7b8fbcSLe Tan /* FIXME: should update at first or at last? */ 2052ed7b8fbcSLe Tan s->iq_last_desc_type = desc_type; 2053ed7b8fbcSLe Tan 2054ed7b8fbcSLe Tan switch (desc_type) { 2055ed7b8fbcSLe Tan case VTD_INV_DESC_CC: 2056bc535e59SPeter Xu trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo); 2057d92fa2dcSLe Tan if (!vtd_process_context_cache_desc(s, &inv_desc)) { 2058d92fa2dcSLe Tan return false; 2059d92fa2dcSLe Tan } 2060ed7b8fbcSLe Tan break; 2061ed7b8fbcSLe Tan 2062ed7b8fbcSLe Tan case VTD_INV_DESC_IOTLB: 2063bc535e59SPeter Xu trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo); 2064b5a280c0SLe Tan if (!vtd_process_iotlb_desc(s, &inv_desc)) { 2065b5a280c0SLe Tan return false; 2066b5a280c0SLe Tan } 2067ed7b8fbcSLe Tan break; 2068ed7b8fbcSLe Tan 2069ed7b8fbcSLe Tan case VTD_INV_DESC_WAIT: 2070bc535e59SPeter Xu trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo); 2071ed7b8fbcSLe Tan if (!vtd_process_wait_desc(s, &inv_desc)) { 2072ed7b8fbcSLe Tan return false; 2073ed7b8fbcSLe Tan } 2074ed7b8fbcSLe Tan break; 2075ed7b8fbcSLe Tan 2076b7910472SPeter Xu case VTD_INV_DESC_IEC: 2077bc535e59SPeter Xu trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo); 207802a2cbc8SPeter Xu if (!vtd_process_inv_iec_desc(s, &inv_desc)) { 207902a2cbc8SPeter Xu return false; 208002a2cbc8SPeter Xu } 2081b7910472SPeter Xu break; 2082b7910472SPeter Xu 2083554f5e16SJason Wang case VTD_INV_DESC_DEVICE: 20847feb51b7SPeter Xu trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo); 2085554f5e16SJason Wang if (!vtd_process_device_iotlb_desc(s, &inv_desc)) { 2086554f5e16SJason Wang return false; 2087554f5e16SJason Wang } 2088554f5e16SJason Wang break; 2089554f5e16SJason Wang 2090ed7b8fbcSLe Tan default: 2091bc535e59SPeter Xu trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo); 2092ed7b8fbcSLe Tan return false; 2093ed7b8fbcSLe Tan } 2094ed7b8fbcSLe Tan s->iq_head++; 2095ed7b8fbcSLe Tan if (s->iq_head == s->iq_size) { 2096ed7b8fbcSLe Tan s->iq_head = 0; 2097ed7b8fbcSLe Tan } 2098ed7b8fbcSLe Tan return true; 2099ed7b8fbcSLe Tan } 2100ed7b8fbcSLe Tan 2101ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */ 2102ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s) 2103ed7b8fbcSLe Tan { 21047feb51b7SPeter Xu trace_vtd_inv_qi_fetch(); 21057feb51b7SPeter Xu 2106ed7b8fbcSLe Tan if (s->iq_tail >= s->iq_size) { 2107ed7b8fbcSLe Tan /* Detects an invalid Tail pointer */ 2108*4e4abd11SPeter Xu error_report_once("%s: detected invalid QI tail " 2109*4e4abd11SPeter Xu "(tail=0x%x, size=0x%x)", 2110*4e4abd11SPeter Xu __func__, s->iq_tail, s->iq_size); 2111ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 2112ed7b8fbcSLe Tan return; 2113ed7b8fbcSLe Tan } 2114ed7b8fbcSLe Tan while (s->iq_head != s->iq_tail) { 2115ed7b8fbcSLe Tan if (!vtd_process_inv_desc(s)) { 2116ed7b8fbcSLe Tan /* Invalidation Queue Errors */ 2117ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 2118ed7b8fbcSLe Tan break; 2119ed7b8fbcSLe Tan } 2120ed7b8fbcSLe Tan /* Must update the IQH_REG in time */ 2121ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 2122ed7b8fbcSLe Tan (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) & 2123ed7b8fbcSLe Tan VTD_IQH_QH_MASK); 2124ed7b8fbcSLe Tan } 2125ed7b8fbcSLe Tan } 2126ed7b8fbcSLe Tan 2127ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */ 2128ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s) 2129ed7b8fbcSLe Tan { 2130ed7b8fbcSLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG); 2131ed7b8fbcSLe Tan 2132ed7b8fbcSLe Tan s->iq_tail = VTD_IQT_QT(val); 21337feb51b7SPeter Xu trace_vtd_inv_qi_tail(s->iq_tail); 21347feb51b7SPeter Xu 2135ed7b8fbcSLe Tan if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 2136ed7b8fbcSLe Tan /* Process Invalidation Queue here */ 2137ed7b8fbcSLe Tan vtd_fetch_inv_desc(s); 2138ed7b8fbcSLe Tan } 2139ed7b8fbcSLe Tan } 2140ed7b8fbcSLe Tan 21411da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s) 21421da12ec4SLe Tan { 21431da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 21441da12ec4SLe Tan uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 21451da12ec4SLe Tan uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE; 21461da12ec4SLe Tan 21471da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) { 21481da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 21497feb51b7SPeter Xu trace_vtd_fsts_clear_ip(); 21501da12ec4SLe Tan } 2151ed7b8fbcSLe Tan /* FIXME: when IQE is Clear, should we try to fetch some Invalidation 2152ed7b8fbcSLe Tan * Descriptors if there are any when Queued Invalidation is enabled? 2153ed7b8fbcSLe Tan */ 21541da12ec4SLe Tan } 21551da12ec4SLe Tan 21561da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s) 21571da12ec4SLe Tan { 21581da12ec4SLe Tan uint32_t fectl_reg; 21591da12ec4SLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 21601da12ec4SLe Tan * need to compare the old value and the new value to conclude that 21611da12ec4SLe Tan * software clears the IM field? Or just check if the IM field is zero? 21621da12ec4SLe Tan */ 21631da12ec4SLe Tan fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 21647feb51b7SPeter Xu 21657feb51b7SPeter Xu trace_vtd_reg_write_fectl(fectl_reg); 21667feb51b7SPeter Xu 21671da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) { 21681da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 21691da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 21701da12ec4SLe Tan } 21711da12ec4SLe Tan } 21721da12ec4SLe Tan 2173ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s) 2174ed7b8fbcSLe Tan { 2175ed7b8fbcSLe Tan uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG); 2176ed7b8fbcSLe Tan uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 2177ed7b8fbcSLe Tan 2178ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) { 21797feb51b7SPeter Xu trace_vtd_reg_ics_clear_ip(); 2180ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2181ed7b8fbcSLe Tan } 2182ed7b8fbcSLe Tan } 2183ed7b8fbcSLe Tan 2184ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s) 2185ed7b8fbcSLe Tan { 2186ed7b8fbcSLe Tan uint32_t iectl_reg; 2187ed7b8fbcSLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 2188ed7b8fbcSLe Tan * need to compare the old value and the new value to conclude that 2189ed7b8fbcSLe Tan * software clears the IM field? Or just check if the IM field is zero? 2190ed7b8fbcSLe Tan */ 2191ed7b8fbcSLe Tan iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 21927feb51b7SPeter Xu 21937feb51b7SPeter Xu trace_vtd_reg_write_iectl(iectl_reg); 21947feb51b7SPeter Xu 2195ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) { 2196ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 2197ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2198ed7b8fbcSLe Tan } 2199ed7b8fbcSLe Tan } 2200ed7b8fbcSLe Tan 22011da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size) 22021da12ec4SLe Tan { 22031da12ec4SLe Tan IntelIOMMUState *s = opaque; 22041da12ec4SLe Tan uint64_t val; 22051da12ec4SLe Tan 22067feb51b7SPeter Xu trace_vtd_reg_read(addr, size); 22077feb51b7SPeter Xu 22081da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 22091376211fSPeter Xu error_report_once("%s: MMIO over range: addr=0x%" PRIx64 22101376211fSPeter Xu " size=0x%u", __func__, addr, size); 22111da12ec4SLe Tan return (uint64_t)-1; 22121da12ec4SLe Tan } 22131da12ec4SLe Tan 22141da12ec4SLe Tan switch (addr) { 22151da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 22161da12ec4SLe Tan case DMAR_RTADDR_REG: 22171da12ec4SLe Tan if (size == 4) { 22181da12ec4SLe Tan val = s->root & ((1ULL << 32) - 1); 22191da12ec4SLe Tan } else { 22201da12ec4SLe Tan val = s->root; 22211da12ec4SLe Tan } 22221da12ec4SLe Tan break; 22231da12ec4SLe Tan 22241da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 22251da12ec4SLe Tan assert(size == 4); 22261da12ec4SLe Tan val = s->root >> 32; 22271da12ec4SLe Tan break; 22281da12ec4SLe Tan 2229ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2230ed7b8fbcSLe Tan case DMAR_IQA_REG: 2231ed7b8fbcSLe Tan val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS); 2232ed7b8fbcSLe Tan if (size == 4) { 2233ed7b8fbcSLe Tan val = val & ((1ULL << 32) - 1); 2234ed7b8fbcSLe Tan } 2235ed7b8fbcSLe Tan break; 2236ed7b8fbcSLe Tan 2237ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2238ed7b8fbcSLe Tan assert(size == 4); 2239ed7b8fbcSLe Tan val = s->iq >> 32; 2240ed7b8fbcSLe Tan break; 2241ed7b8fbcSLe Tan 22421da12ec4SLe Tan default: 22431da12ec4SLe Tan if (size == 4) { 22441da12ec4SLe Tan val = vtd_get_long(s, addr); 22451da12ec4SLe Tan } else { 22461da12ec4SLe Tan val = vtd_get_quad(s, addr); 22471da12ec4SLe Tan } 22481da12ec4SLe Tan } 22497feb51b7SPeter Xu 22501da12ec4SLe Tan return val; 22511da12ec4SLe Tan } 22521da12ec4SLe Tan 22531da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr, 22541da12ec4SLe Tan uint64_t val, unsigned size) 22551da12ec4SLe Tan { 22561da12ec4SLe Tan IntelIOMMUState *s = opaque; 22571da12ec4SLe Tan 22587feb51b7SPeter Xu trace_vtd_reg_write(addr, size, val); 22597feb51b7SPeter Xu 22601da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 22611376211fSPeter Xu error_report_once("%s: MMIO over range: addr=0x%" PRIx64 22621376211fSPeter Xu " size=0x%u", __func__, addr, size); 22631da12ec4SLe Tan return; 22641da12ec4SLe Tan } 22651da12ec4SLe Tan 22661da12ec4SLe Tan switch (addr) { 22671da12ec4SLe Tan /* Global Command Register, 32-bit */ 22681da12ec4SLe Tan case DMAR_GCMD_REG: 22691da12ec4SLe Tan vtd_set_long(s, addr, val); 22701da12ec4SLe Tan vtd_handle_gcmd_write(s); 22711da12ec4SLe Tan break; 22721da12ec4SLe Tan 22731da12ec4SLe Tan /* Context Command Register, 64-bit */ 22741da12ec4SLe Tan case DMAR_CCMD_REG: 22751da12ec4SLe Tan if (size == 4) { 22761da12ec4SLe Tan vtd_set_long(s, addr, val); 22771da12ec4SLe Tan } else { 22781da12ec4SLe Tan vtd_set_quad(s, addr, val); 22791da12ec4SLe Tan vtd_handle_ccmd_write(s); 22801da12ec4SLe Tan } 22811da12ec4SLe Tan break; 22821da12ec4SLe Tan 22831da12ec4SLe Tan case DMAR_CCMD_REG_HI: 22841da12ec4SLe Tan assert(size == 4); 22851da12ec4SLe Tan vtd_set_long(s, addr, val); 22861da12ec4SLe Tan vtd_handle_ccmd_write(s); 22871da12ec4SLe Tan break; 22881da12ec4SLe Tan 22891da12ec4SLe Tan /* IOTLB Invalidation Register, 64-bit */ 22901da12ec4SLe Tan case DMAR_IOTLB_REG: 22911da12ec4SLe Tan if (size == 4) { 22921da12ec4SLe Tan vtd_set_long(s, addr, val); 22931da12ec4SLe Tan } else { 22941da12ec4SLe Tan vtd_set_quad(s, addr, val); 22951da12ec4SLe Tan vtd_handle_iotlb_write(s); 22961da12ec4SLe Tan } 22971da12ec4SLe Tan break; 22981da12ec4SLe Tan 22991da12ec4SLe Tan case DMAR_IOTLB_REG_HI: 23001da12ec4SLe Tan assert(size == 4); 23011da12ec4SLe Tan vtd_set_long(s, addr, val); 23021da12ec4SLe Tan vtd_handle_iotlb_write(s); 23031da12ec4SLe Tan break; 23041da12ec4SLe Tan 2305b5a280c0SLe Tan /* Invalidate Address Register, 64-bit */ 2306b5a280c0SLe Tan case DMAR_IVA_REG: 2307b5a280c0SLe Tan if (size == 4) { 2308b5a280c0SLe Tan vtd_set_long(s, addr, val); 2309b5a280c0SLe Tan } else { 2310b5a280c0SLe Tan vtd_set_quad(s, addr, val); 2311b5a280c0SLe Tan } 2312b5a280c0SLe Tan break; 2313b5a280c0SLe Tan 2314b5a280c0SLe Tan case DMAR_IVA_REG_HI: 2315b5a280c0SLe Tan assert(size == 4); 2316b5a280c0SLe Tan vtd_set_long(s, addr, val); 2317b5a280c0SLe Tan break; 2318b5a280c0SLe Tan 23191da12ec4SLe Tan /* Fault Status Register, 32-bit */ 23201da12ec4SLe Tan case DMAR_FSTS_REG: 23211da12ec4SLe Tan assert(size == 4); 23221da12ec4SLe Tan vtd_set_long(s, addr, val); 23231da12ec4SLe Tan vtd_handle_fsts_write(s); 23241da12ec4SLe Tan break; 23251da12ec4SLe Tan 23261da12ec4SLe Tan /* Fault Event Control Register, 32-bit */ 23271da12ec4SLe Tan case DMAR_FECTL_REG: 23281da12ec4SLe Tan assert(size == 4); 23291da12ec4SLe Tan vtd_set_long(s, addr, val); 23301da12ec4SLe Tan vtd_handle_fectl_write(s); 23311da12ec4SLe Tan break; 23321da12ec4SLe Tan 23331da12ec4SLe Tan /* Fault Event Data Register, 32-bit */ 23341da12ec4SLe Tan case DMAR_FEDATA_REG: 23351da12ec4SLe Tan assert(size == 4); 23361da12ec4SLe Tan vtd_set_long(s, addr, val); 23371da12ec4SLe Tan break; 23381da12ec4SLe Tan 23391da12ec4SLe Tan /* Fault Event Address Register, 32-bit */ 23401da12ec4SLe Tan case DMAR_FEADDR_REG: 2341b7a7bb35SJan Kiszka if (size == 4) { 23421da12ec4SLe Tan vtd_set_long(s, addr, val); 2343b7a7bb35SJan Kiszka } else { 2344b7a7bb35SJan Kiszka /* 2345b7a7bb35SJan Kiszka * While the register is 32-bit only, some guests (Xen...) write to 2346b7a7bb35SJan Kiszka * it with 64-bit. 2347b7a7bb35SJan Kiszka */ 2348b7a7bb35SJan Kiszka vtd_set_quad(s, addr, val); 2349b7a7bb35SJan Kiszka } 23501da12ec4SLe Tan break; 23511da12ec4SLe Tan 23521da12ec4SLe Tan /* Fault Event Upper Address Register, 32-bit */ 23531da12ec4SLe Tan case DMAR_FEUADDR_REG: 23541da12ec4SLe Tan assert(size == 4); 23551da12ec4SLe Tan vtd_set_long(s, addr, val); 23561da12ec4SLe Tan break; 23571da12ec4SLe Tan 23581da12ec4SLe Tan /* Protected Memory Enable Register, 32-bit */ 23591da12ec4SLe Tan case DMAR_PMEN_REG: 23601da12ec4SLe Tan assert(size == 4); 23611da12ec4SLe Tan vtd_set_long(s, addr, val); 23621da12ec4SLe Tan break; 23631da12ec4SLe Tan 23641da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 23651da12ec4SLe Tan case DMAR_RTADDR_REG: 23661da12ec4SLe Tan if (size == 4) { 23671da12ec4SLe Tan vtd_set_long(s, addr, val); 23681da12ec4SLe Tan } else { 23691da12ec4SLe Tan vtd_set_quad(s, addr, val); 23701da12ec4SLe Tan } 23711da12ec4SLe Tan break; 23721da12ec4SLe Tan 23731da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 23741da12ec4SLe Tan assert(size == 4); 23751da12ec4SLe Tan vtd_set_long(s, addr, val); 23761da12ec4SLe Tan break; 23771da12ec4SLe Tan 2378ed7b8fbcSLe Tan /* Invalidation Queue Tail Register, 64-bit */ 2379ed7b8fbcSLe Tan case DMAR_IQT_REG: 2380ed7b8fbcSLe Tan if (size == 4) { 2381ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2382ed7b8fbcSLe Tan } else { 2383ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2384ed7b8fbcSLe Tan } 2385ed7b8fbcSLe Tan vtd_handle_iqt_write(s); 2386ed7b8fbcSLe Tan break; 2387ed7b8fbcSLe Tan 2388ed7b8fbcSLe Tan case DMAR_IQT_REG_HI: 2389ed7b8fbcSLe Tan assert(size == 4); 2390ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2391ed7b8fbcSLe Tan /* 19:63 of IQT_REG is RsvdZ, do nothing here */ 2392ed7b8fbcSLe Tan break; 2393ed7b8fbcSLe Tan 2394ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2395ed7b8fbcSLe Tan case DMAR_IQA_REG: 2396ed7b8fbcSLe Tan if (size == 4) { 2397ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2398ed7b8fbcSLe Tan } else { 2399ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2400ed7b8fbcSLe Tan } 2401ed7b8fbcSLe Tan break; 2402ed7b8fbcSLe Tan 2403ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2404ed7b8fbcSLe Tan assert(size == 4); 2405ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2406ed7b8fbcSLe Tan break; 2407ed7b8fbcSLe Tan 2408ed7b8fbcSLe Tan /* Invalidation Completion Status Register, 32-bit */ 2409ed7b8fbcSLe Tan case DMAR_ICS_REG: 2410ed7b8fbcSLe Tan assert(size == 4); 2411ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2412ed7b8fbcSLe Tan vtd_handle_ics_write(s); 2413ed7b8fbcSLe Tan break; 2414ed7b8fbcSLe Tan 2415ed7b8fbcSLe Tan /* Invalidation Event Control Register, 32-bit */ 2416ed7b8fbcSLe Tan case DMAR_IECTL_REG: 2417ed7b8fbcSLe Tan assert(size == 4); 2418ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2419ed7b8fbcSLe Tan vtd_handle_iectl_write(s); 2420ed7b8fbcSLe Tan break; 2421ed7b8fbcSLe Tan 2422ed7b8fbcSLe Tan /* Invalidation Event Data Register, 32-bit */ 2423ed7b8fbcSLe Tan case DMAR_IEDATA_REG: 2424ed7b8fbcSLe Tan assert(size == 4); 2425ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2426ed7b8fbcSLe Tan break; 2427ed7b8fbcSLe Tan 2428ed7b8fbcSLe Tan /* Invalidation Event Address Register, 32-bit */ 2429ed7b8fbcSLe Tan case DMAR_IEADDR_REG: 2430ed7b8fbcSLe Tan assert(size == 4); 2431ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2432ed7b8fbcSLe Tan break; 2433ed7b8fbcSLe Tan 2434ed7b8fbcSLe Tan /* Invalidation Event Upper Address Register, 32-bit */ 2435ed7b8fbcSLe Tan case DMAR_IEUADDR_REG: 2436ed7b8fbcSLe Tan assert(size == 4); 2437ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2438ed7b8fbcSLe Tan break; 2439ed7b8fbcSLe Tan 24401da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 24411da12ec4SLe Tan case DMAR_FRCD_REG_0_0: 24421da12ec4SLe Tan if (size == 4) { 24431da12ec4SLe Tan vtd_set_long(s, addr, val); 24441da12ec4SLe Tan } else { 24451da12ec4SLe Tan vtd_set_quad(s, addr, val); 24461da12ec4SLe Tan } 24471da12ec4SLe Tan break; 24481da12ec4SLe Tan 24491da12ec4SLe Tan case DMAR_FRCD_REG_0_1: 24501da12ec4SLe Tan assert(size == 4); 24511da12ec4SLe Tan vtd_set_long(s, addr, val); 24521da12ec4SLe Tan break; 24531da12ec4SLe Tan 24541da12ec4SLe Tan case DMAR_FRCD_REG_0_2: 24551da12ec4SLe Tan if (size == 4) { 24561da12ec4SLe Tan vtd_set_long(s, addr, val); 24571da12ec4SLe Tan } else { 24581da12ec4SLe Tan vtd_set_quad(s, addr, val); 24591da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 24601da12ec4SLe Tan vtd_update_fsts_ppf(s); 24611da12ec4SLe Tan } 24621da12ec4SLe Tan break; 24631da12ec4SLe Tan 24641da12ec4SLe Tan case DMAR_FRCD_REG_0_3: 24651da12ec4SLe Tan assert(size == 4); 24661da12ec4SLe Tan vtd_set_long(s, addr, val); 24671da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 24681da12ec4SLe Tan vtd_update_fsts_ppf(s); 24691da12ec4SLe Tan break; 24701da12ec4SLe Tan 2471a5861439SPeter Xu case DMAR_IRTA_REG: 2472a5861439SPeter Xu if (size == 4) { 2473a5861439SPeter Xu vtd_set_long(s, addr, val); 2474a5861439SPeter Xu } else { 2475a5861439SPeter Xu vtd_set_quad(s, addr, val); 2476a5861439SPeter Xu } 2477a5861439SPeter Xu break; 2478a5861439SPeter Xu 2479a5861439SPeter Xu case DMAR_IRTA_REG_HI: 2480a5861439SPeter Xu assert(size == 4); 2481a5861439SPeter Xu vtd_set_long(s, addr, val); 2482a5861439SPeter Xu break; 2483a5861439SPeter Xu 24841da12ec4SLe Tan default: 24851da12ec4SLe Tan if (size == 4) { 24861da12ec4SLe Tan vtd_set_long(s, addr, val); 24871da12ec4SLe Tan } else { 24881da12ec4SLe Tan vtd_set_quad(s, addr, val); 24891da12ec4SLe Tan } 24901da12ec4SLe Tan } 24911da12ec4SLe Tan } 24921da12ec4SLe Tan 24933df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr, 24942c91bcf2SPeter Maydell IOMMUAccessFlags flag, int iommu_idx) 24951da12ec4SLe Tan { 24961da12ec4SLe Tan VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 24971da12ec4SLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 2498b9313021SPeter Xu IOMMUTLBEntry iotlb = { 2499b9313021SPeter Xu /* We'll fill in the rest later. */ 25001da12ec4SLe Tan .target_as = &address_space_memory, 25011da12ec4SLe Tan }; 2502b9313021SPeter Xu bool success; 25031da12ec4SLe Tan 2504b9313021SPeter Xu if (likely(s->dmar_enabled)) { 2505b9313021SPeter Xu success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, 2506b9313021SPeter Xu addr, flag & IOMMU_WO, &iotlb); 2507b9313021SPeter Xu } else { 25081da12ec4SLe Tan /* DMAR disabled, passthrough, use 4k-page*/ 2509b9313021SPeter Xu iotlb.iova = addr & VTD_PAGE_MASK_4K; 2510b9313021SPeter Xu iotlb.translated_addr = addr & VTD_PAGE_MASK_4K; 2511b9313021SPeter Xu iotlb.addr_mask = ~VTD_PAGE_MASK_4K; 2512b9313021SPeter Xu iotlb.perm = IOMMU_RW; 2513b9313021SPeter Xu success = true; 25141da12ec4SLe Tan } 25151da12ec4SLe Tan 2516b9313021SPeter Xu if (likely(success)) { 25177feb51b7SPeter Xu trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus), 25187feb51b7SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 25197feb51b7SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2520b9313021SPeter Xu iotlb.iova, iotlb.translated_addr, 2521b9313021SPeter Xu iotlb.addr_mask); 2522b9313021SPeter Xu } else { 2523*4e4abd11SPeter Xu error_report_once("%s: detected translation failure " 2524*4e4abd11SPeter Xu "(dev=%02x:%02x:%02x, iova=0x%" PRIx64 ")", 2525*4e4abd11SPeter Xu __func__, pci_bus_num(vtd_as->bus), 2526b9313021SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 2527b9313021SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2528b9313021SPeter Xu iotlb.iova); 2529b9313021SPeter Xu } 25307feb51b7SPeter Xu 2531b9313021SPeter Xu return iotlb; 25321da12ec4SLe Tan } 25331da12ec4SLe Tan 25343df9d748SAlexey Kardashevskiy static void vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu, 25355bf3d319SPeter Xu IOMMUNotifierFlag old, 25365bf3d319SPeter Xu IOMMUNotifierFlag new) 25373cb3b154SAlex Williamson { 25383cb3b154SAlex Williamson VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 2539dd4d607eSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 25403cb3b154SAlex Williamson 2541dd4d607eSPeter Xu if (!s->caching_mode && new & IOMMU_NOTIFIER_MAP) { 25424c427a4cSPeter Xu error_report("We need to set caching-mode=1 for intel-iommu to enable " 2543dd4d607eSPeter Xu "device assignment with IOMMU protection."); 2544a3276f78SPeter Xu exit(1); 2545a3276f78SPeter Xu } 2546dd4d607eSPeter Xu 25474f8a62a9SPeter Xu /* Update per-address-space notifier flags */ 25484f8a62a9SPeter Xu vtd_as->notifier_flags = new; 25494f8a62a9SPeter Xu 2550dd4d607eSPeter Xu if (old == IOMMU_NOTIFIER_NONE) { 2551b4a4ba0dSPeter Xu QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next); 2552b4a4ba0dSPeter Xu } else if (new == IOMMU_NOTIFIER_NONE) { 2553b4a4ba0dSPeter Xu QLIST_REMOVE(vtd_as, next); 2554dd4d607eSPeter Xu } 25553cb3b154SAlex Williamson } 25563cb3b154SAlex Williamson 2557552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id) 2558552a1e01SPeter Xu { 2559552a1e01SPeter Xu IntelIOMMUState *iommu = opaque; 2560552a1e01SPeter Xu 2561552a1e01SPeter Xu /* 2562552a1e01SPeter Xu * Memory regions are dynamically turned on/off depending on 2563552a1e01SPeter Xu * context entry configurations from the guest. After migration, 2564552a1e01SPeter Xu * we need to make sure the memory regions are still correct. 2565552a1e01SPeter Xu */ 2566552a1e01SPeter Xu vtd_switch_address_space_all(iommu); 2567552a1e01SPeter Xu 2568552a1e01SPeter Xu return 0; 2569552a1e01SPeter Xu } 2570552a1e01SPeter Xu 25711da12ec4SLe Tan static const VMStateDescription vtd_vmstate = { 25721da12ec4SLe Tan .name = "iommu-intel", 25738cdcf3c1SPeter Xu .version_id = 1, 25748cdcf3c1SPeter Xu .minimum_version_id = 1, 25758cdcf3c1SPeter Xu .priority = MIG_PRI_IOMMU, 2576552a1e01SPeter Xu .post_load = vtd_post_load, 25778cdcf3c1SPeter Xu .fields = (VMStateField[]) { 25788cdcf3c1SPeter Xu VMSTATE_UINT64(root, IntelIOMMUState), 25798cdcf3c1SPeter Xu VMSTATE_UINT64(intr_root, IntelIOMMUState), 25808cdcf3c1SPeter Xu VMSTATE_UINT64(iq, IntelIOMMUState), 25818cdcf3c1SPeter Xu VMSTATE_UINT32(intr_size, IntelIOMMUState), 25828cdcf3c1SPeter Xu VMSTATE_UINT16(iq_head, IntelIOMMUState), 25838cdcf3c1SPeter Xu VMSTATE_UINT16(iq_tail, IntelIOMMUState), 25848cdcf3c1SPeter Xu VMSTATE_UINT16(iq_size, IntelIOMMUState), 25858cdcf3c1SPeter Xu VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState), 25868cdcf3c1SPeter Xu VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE), 25878cdcf3c1SPeter Xu VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState), 25888cdcf3c1SPeter Xu VMSTATE_BOOL(root_extended, IntelIOMMUState), 25898cdcf3c1SPeter Xu VMSTATE_BOOL(dmar_enabled, IntelIOMMUState), 25908cdcf3c1SPeter Xu VMSTATE_BOOL(qi_enabled, IntelIOMMUState), 25918cdcf3c1SPeter Xu VMSTATE_BOOL(intr_enabled, IntelIOMMUState), 25928cdcf3c1SPeter Xu VMSTATE_BOOL(intr_eime, IntelIOMMUState), 25938cdcf3c1SPeter Xu VMSTATE_END_OF_LIST() 25948cdcf3c1SPeter Xu } 25951da12ec4SLe Tan }; 25961da12ec4SLe Tan 25971da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = { 25981da12ec4SLe Tan .read = vtd_mem_read, 25991da12ec4SLe Tan .write = vtd_mem_write, 26001da12ec4SLe Tan .endianness = DEVICE_LITTLE_ENDIAN, 26011da12ec4SLe Tan .impl = { 26021da12ec4SLe Tan .min_access_size = 4, 26031da12ec4SLe Tan .max_access_size = 8, 26041da12ec4SLe Tan }, 26051da12ec4SLe Tan .valid = { 26061da12ec4SLe Tan .min_access_size = 4, 26071da12ec4SLe Tan .max_access_size = 8, 26081da12ec4SLe Tan }, 26091da12ec4SLe Tan }; 26101da12ec4SLe Tan 26111da12ec4SLe Tan static Property vtd_properties[] = { 26121da12ec4SLe Tan DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0), 2613e6b6af05SRadim Krčmář DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim, 2614e6b6af05SRadim Krčmář ON_OFF_AUTO_AUTO), 2615fb506e70SRadim Krčmář DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false), 261637f51384SPrasad Singamsetty DEFINE_PROP_UINT8("x-aw-bits", IntelIOMMUState, aw_bits, 261737f51384SPrasad Singamsetty VTD_HOST_ADDRESS_WIDTH), 26183b40f0e5SAviv Ben-David DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE), 26191da12ec4SLe Tan DEFINE_PROP_END_OF_LIST(), 26201da12ec4SLe Tan }; 26211da12ec4SLe Tan 2622651e4cefSPeter Xu /* Read IRTE entry with specific index */ 2623651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index, 2624bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry *entry, uint16_t sid) 2625651e4cefSPeter Xu { 2626ede9c94aSPeter Xu static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \ 2627ede9c94aSPeter Xu {0xffff, 0xfffb, 0xfff9, 0xfff8}; 2628651e4cefSPeter Xu dma_addr_t addr = 0x00; 2629ede9c94aSPeter Xu uint16_t mask, source_id; 2630ede9c94aSPeter Xu uint8_t bus, bus_max, bus_min; 2631651e4cefSPeter Xu 2632651e4cefSPeter Xu addr = iommu->intr_root + index * sizeof(*entry); 2633651e4cefSPeter Xu if (dma_memory_read(&address_space_memory, addr, entry, 2634651e4cefSPeter Xu sizeof(*entry))) { 26351376211fSPeter Xu error_report_once("%s: read failed: ind=0x%x addr=0x%" PRIx64, 26361376211fSPeter Xu __func__, index, addr); 2637651e4cefSPeter Xu return -VTD_FR_IR_ROOT_INVAL; 2638651e4cefSPeter Xu } 2639651e4cefSPeter Xu 26407feb51b7SPeter Xu trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]), 26417feb51b7SPeter Xu le64_to_cpu(entry->data[0])); 26427feb51b7SPeter Xu 2643bc38ee10SMichael S. Tsirkin if (!entry->irte.present) { 2644*4e4abd11SPeter Xu error_report_once("%s: detected non-present IRTE " 2645*4e4abd11SPeter Xu "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")", 2646*4e4abd11SPeter Xu __func__, index, le64_to_cpu(entry->data[1]), 2647651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2648651e4cefSPeter Xu return -VTD_FR_IR_ENTRY_P; 2649651e4cefSPeter Xu } 2650651e4cefSPeter Xu 2651bc38ee10SMichael S. Tsirkin if (entry->irte.__reserved_0 || entry->irte.__reserved_1 || 2652bc38ee10SMichael S. Tsirkin entry->irte.__reserved_2) { 2653*4e4abd11SPeter Xu error_report_once("%s: detected non-zero reserved IRTE " 2654*4e4abd11SPeter Xu "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")", 2655*4e4abd11SPeter Xu __func__, index, le64_to_cpu(entry->data[1]), 2656651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2657651e4cefSPeter Xu return -VTD_FR_IR_IRTE_RSVD; 2658651e4cefSPeter Xu } 2659651e4cefSPeter Xu 2660ede9c94aSPeter Xu if (sid != X86_IOMMU_SID_INVALID) { 2661ede9c94aSPeter Xu /* Validate IRTE SID */ 2662bc38ee10SMichael S. Tsirkin source_id = le32_to_cpu(entry->irte.source_id); 2663bc38ee10SMichael S. Tsirkin switch (entry->irte.sid_vtype) { 2664ede9c94aSPeter Xu case VTD_SVT_NONE: 2665ede9c94aSPeter Xu break; 2666ede9c94aSPeter Xu 2667ede9c94aSPeter Xu case VTD_SVT_ALL: 2668bc38ee10SMichael S. Tsirkin mask = vtd_svt_mask[entry->irte.sid_q]; 2669ede9c94aSPeter Xu if ((source_id & mask) != (sid & mask)) { 2670*4e4abd11SPeter Xu error_report_once("%s: invalid IRTE SID " 2671*4e4abd11SPeter Xu "(index=%u, sid=%u, source_id=%u)", 2672*4e4abd11SPeter Xu __func__, index, sid, source_id); 2673ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2674ede9c94aSPeter Xu } 2675ede9c94aSPeter Xu break; 2676ede9c94aSPeter Xu 2677ede9c94aSPeter Xu case VTD_SVT_BUS: 2678ede9c94aSPeter Xu bus_max = source_id >> 8; 2679ede9c94aSPeter Xu bus_min = source_id & 0xff; 2680ede9c94aSPeter Xu bus = sid >> 8; 2681ede9c94aSPeter Xu if (bus > bus_max || bus < bus_min) { 2682*4e4abd11SPeter Xu error_report_once("%s: invalid SVT_BUS " 2683*4e4abd11SPeter Xu "(index=%u, bus=%u, min=%u, max=%u)", 2684*4e4abd11SPeter Xu __func__, index, bus, bus_min, bus_max); 2685ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2686ede9c94aSPeter Xu } 2687ede9c94aSPeter Xu break; 2688ede9c94aSPeter Xu 2689ede9c94aSPeter Xu default: 2690*4e4abd11SPeter Xu error_report_once("%s: detected invalid IRTE SVT " 2691*4e4abd11SPeter Xu "(index=%u, type=%d)", __func__, 2692*4e4abd11SPeter Xu index, entry->irte.sid_vtype); 2693ede9c94aSPeter Xu /* Take this as verification failure. */ 2694ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2695ede9c94aSPeter Xu break; 2696ede9c94aSPeter Xu } 2697ede9c94aSPeter Xu } 2698651e4cefSPeter Xu 2699651e4cefSPeter Xu return 0; 2700651e4cefSPeter Xu } 2701651e4cefSPeter Xu 2702651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */ 2703ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, 2704ede9c94aSPeter Xu VTDIrq *irq, uint16_t sid) 2705651e4cefSPeter Xu { 2706bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry irte = {}; 2707651e4cefSPeter Xu int ret = 0; 2708651e4cefSPeter Xu 2709ede9c94aSPeter Xu ret = vtd_irte_get(iommu, index, &irte, sid); 2710651e4cefSPeter Xu if (ret) { 2711651e4cefSPeter Xu return ret; 2712651e4cefSPeter Xu } 2713651e4cefSPeter Xu 2714bc38ee10SMichael S. Tsirkin irq->trigger_mode = irte.irte.trigger_mode; 2715bc38ee10SMichael S. Tsirkin irq->vector = irte.irte.vector; 2716bc38ee10SMichael S. Tsirkin irq->delivery_mode = irte.irte.delivery_mode; 2717bc38ee10SMichael S. Tsirkin irq->dest = le32_to_cpu(irte.irte.dest_id); 271828589311SJan Kiszka if (!iommu->intr_eime) { 2719651e4cefSPeter Xu #define VTD_IR_APIC_DEST_MASK (0xff00ULL) 2720651e4cefSPeter Xu #define VTD_IR_APIC_DEST_SHIFT (8) 272128589311SJan Kiszka irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >> 2722651e4cefSPeter Xu VTD_IR_APIC_DEST_SHIFT; 272328589311SJan Kiszka } 2724bc38ee10SMichael S. Tsirkin irq->dest_mode = irte.irte.dest_mode; 2725bc38ee10SMichael S. Tsirkin irq->redir_hint = irte.irte.redir_hint; 2726651e4cefSPeter Xu 27277feb51b7SPeter Xu trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector, 27287feb51b7SPeter Xu irq->delivery_mode, irq->dest, irq->dest_mode); 2729651e4cefSPeter Xu 2730651e4cefSPeter Xu return 0; 2731651e4cefSPeter Xu } 2732651e4cefSPeter Xu 2733651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */ 2734651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out) 2735651e4cefSPeter Xu { 2736651e4cefSPeter Xu VTD_MSIMessage msg = {}; 2737651e4cefSPeter Xu 2738651e4cefSPeter Xu /* Generate address bits */ 2739651e4cefSPeter Xu msg.dest_mode = irq->dest_mode; 2740651e4cefSPeter Xu msg.redir_hint = irq->redir_hint; 2741651e4cefSPeter Xu msg.dest = irq->dest; 274232946019SRadim Krčmář msg.__addr_hi = irq->dest & 0xffffff00; 2743651e4cefSPeter Xu msg.__addr_head = cpu_to_le32(0xfee); 2744651e4cefSPeter Xu /* Keep this from original MSI address bits */ 2745651e4cefSPeter Xu msg.__not_used = irq->msi_addr_last_bits; 2746651e4cefSPeter Xu 2747651e4cefSPeter Xu /* Generate data bits */ 2748651e4cefSPeter Xu msg.vector = irq->vector; 2749651e4cefSPeter Xu msg.delivery_mode = irq->delivery_mode; 2750651e4cefSPeter Xu msg.level = 1; 2751651e4cefSPeter Xu msg.trigger_mode = irq->trigger_mode; 2752651e4cefSPeter Xu 2753651e4cefSPeter Xu msg_out->address = msg.msi_addr; 2754651e4cefSPeter Xu msg_out->data = msg.msi_data; 2755651e4cefSPeter Xu } 2756651e4cefSPeter Xu 2757651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */ 2758651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu, 2759651e4cefSPeter Xu MSIMessage *origin, 2760ede9c94aSPeter Xu MSIMessage *translated, 2761ede9c94aSPeter Xu uint16_t sid) 2762651e4cefSPeter Xu { 2763651e4cefSPeter Xu int ret = 0; 2764651e4cefSPeter Xu VTD_IR_MSIAddress addr; 2765651e4cefSPeter Xu uint16_t index; 276609cd058aSMichael S. Tsirkin VTDIrq irq = {}; 2767651e4cefSPeter Xu 2768651e4cefSPeter Xu assert(origin && translated); 2769651e4cefSPeter Xu 27707feb51b7SPeter Xu trace_vtd_ir_remap_msi_req(origin->address, origin->data); 27717feb51b7SPeter Xu 2772651e4cefSPeter Xu if (!iommu || !iommu->intr_enabled) { 2773e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2774e7a3b91fSPeter Xu goto out; 2775651e4cefSPeter Xu } 2776651e4cefSPeter Xu 2777651e4cefSPeter Xu if (origin->address & VTD_MSI_ADDR_HI_MASK) { 27781376211fSPeter Xu error_report_once("%s: MSI address high 32 bits non-zero detected: " 27791376211fSPeter Xu "address=0x%" PRIx64, __func__, origin->address); 2780651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2781651e4cefSPeter Xu } 2782651e4cefSPeter Xu 2783651e4cefSPeter Xu addr.data = origin->address & VTD_MSI_ADDR_LO_MASK; 27841a43713bSPeter Xu if (addr.addr.__head != 0xfee) { 27851376211fSPeter Xu error_report_once("%s: MSI address low 32 bit invalid: 0x%" PRIx32, 27861376211fSPeter Xu __func__, addr.data); 2787651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2788651e4cefSPeter Xu } 2789651e4cefSPeter Xu 2790651e4cefSPeter Xu /* This is compatible mode. */ 2791bc38ee10SMichael S. Tsirkin if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) { 2792e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2793e7a3b91fSPeter Xu goto out; 2794651e4cefSPeter Xu } 2795651e4cefSPeter Xu 2796bc38ee10SMichael S. Tsirkin index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l); 2797651e4cefSPeter Xu 2798651e4cefSPeter Xu #define VTD_IR_MSI_DATA_SUBHANDLE (0x0000ffff) 2799651e4cefSPeter Xu #define VTD_IR_MSI_DATA_RESERVED (0xffff0000) 2800651e4cefSPeter Xu 2801bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2802651e4cefSPeter Xu /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */ 2803651e4cefSPeter Xu index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE; 2804651e4cefSPeter Xu } 2805651e4cefSPeter Xu 2806ede9c94aSPeter Xu ret = vtd_remap_irq_get(iommu, index, &irq, sid); 2807651e4cefSPeter Xu if (ret) { 2808651e4cefSPeter Xu return ret; 2809651e4cefSPeter Xu } 2810651e4cefSPeter Xu 2811bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 28127feb51b7SPeter Xu trace_vtd_ir_remap_type("MSI"); 2813651e4cefSPeter Xu if (origin->data & VTD_IR_MSI_DATA_RESERVED) { 2814*4e4abd11SPeter Xu error_report_once("%s: invalid IR MSI " 2815*4e4abd11SPeter Xu "(sid=%u, address=0x%" PRIx64 2816*4e4abd11SPeter Xu ", data=0x%" PRIx32 ")", 2817*4e4abd11SPeter Xu __func__, sid, origin->address, origin->data); 2818651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2819651e4cefSPeter Xu } 2820651e4cefSPeter Xu } else { 2821651e4cefSPeter Xu uint8_t vector = origin->data & 0xff; 2822dea651a9SFeng Wu uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; 2823dea651a9SFeng Wu 28247feb51b7SPeter Xu trace_vtd_ir_remap_type("IOAPIC"); 2825651e4cefSPeter Xu /* IOAPIC entry vector should be aligned with IRTE vector 2826651e4cefSPeter Xu * (see vt-d spec 5.1.5.1). */ 2827651e4cefSPeter Xu if (vector != irq.vector) { 28287feb51b7SPeter Xu trace_vtd_warn_ir_vector(sid, index, vector, irq.vector); 2829651e4cefSPeter Xu } 2830dea651a9SFeng Wu 2831dea651a9SFeng Wu /* The Trigger Mode field must match the Trigger Mode in the IRTE. 2832dea651a9SFeng Wu * (see vt-d spec 5.1.5.1). */ 2833dea651a9SFeng Wu if (trigger_mode != irq.trigger_mode) { 28347feb51b7SPeter Xu trace_vtd_warn_ir_trigger(sid, index, trigger_mode, 28357feb51b7SPeter Xu irq.trigger_mode); 2836dea651a9SFeng Wu } 2837651e4cefSPeter Xu } 2838651e4cefSPeter Xu 2839651e4cefSPeter Xu /* 2840651e4cefSPeter Xu * We'd better keep the last two bits, assuming that guest OS 2841651e4cefSPeter Xu * might modify it. Keep it does not hurt after all. 2842651e4cefSPeter Xu */ 2843bc38ee10SMichael S. Tsirkin irq.msi_addr_last_bits = addr.addr.__not_care; 2844651e4cefSPeter Xu 2845651e4cefSPeter Xu /* Translate VTDIrq to MSI message */ 2846651e4cefSPeter Xu vtd_generate_msi_message(&irq, translated); 2847651e4cefSPeter Xu 2848e7a3b91fSPeter Xu out: 28497feb51b7SPeter Xu trace_vtd_ir_remap_msi(origin->address, origin->data, 2850651e4cefSPeter Xu translated->address, translated->data); 2851651e4cefSPeter Xu return 0; 2852651e4cefSPeter Xu } 2853651e4cefSPeter Xu 28548b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src, 28558b5ed7dfSPeter Xu MSIMessage *dst, uint16_t sid) 28568b5ed7dfSPeter Xu { 2857ede9c94aSPeter Xu return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu), 2858ede9c94aSPeter Xu src, dst, sid); 28598b5ed7dfSPeter Xu } 28608b5ed7dfSPeter Xu 2861651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr, 2862651e4cefSPeter Xu uint64_t *data, unsigned size, 2863651e4cefSPeter Xu MemTxAttrs attrs) 2864651e4cefSPeter Xu { 2865651e4cefSPeter Xu return MEMTX_OK; 2866651e4cefSPeter Xu } 2867651e4cefSPeter Xu 2868651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr, 2869651e4cefSPeter Xu uint64_t value, unsigned size, 2870651e4cefSPeter Xu MemTxAttrs attrs) 2871651e4cefSPeter Xu { 2872651e4cefSPeter Xu int ret = 0; 287309cd058aSMichael S. Tsirkin MSIMessage from = {}, to = {}; 2874ede9c94aSPeter Xu uint16_t sid = X86_IOMMU_SID_INVALID; 2875651e4cefSPeter Xu 2876651e4cefSPeter Xu from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST; 2877651e4cefSPeter Xu from.data = (uint32_t) value; 2878651e4cefSPeter Xu 2879ede9c94aSPeter Xu if (!attrs.unspecified) { 2880ede9c94aSPeter Xu /* We have explicit Source ID */ 2881ede9c94aSPeter Xu sid = attrs.requester_id; 2882ede9c94aSPeter Xu } 2883ede9c94aSPeter Xu 2884ede9c94aSPeter Xu ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid); 2885651e4cefSPeter Xu if (ret) { 2886651e4cefSPeter Xu /* TODO: report error */ 2887651e4cefSPeter Xu /* Drop this interrupt */ 2888651e4cefSPeter Xu return MEMTX_ERROR; 2889651e4cefSPeter Xu } 2890651e4cefSPeter Xu 289132946019SRadim Krčmář apic_get_class()->send_msi(&to); 2892651e4cefSPeter Xu 2893651e4cefSPeter Xu return MEMTX_OK; 2894651e4cefSPeter Xu } 2895651e4cefSPeter Xu 2896651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = { 2897651e4cefSPeter Xu .read_with_attrs = vtd_mem_ir_read, 2898651e4cefSPeter Xu .write_with_attrs = vtd_mem_ir_write, 2899651e4cefSPeter Xu .endianness = DEVICE_LITTLE_ENDIAN, 2900651e4cefSPeter Xu .impl = { 2901651e4cefSPeter Xu .min_access_size = 4, 2902651e4cefSPeter Xu .max_access_size = 4, 2903651e4cefSPeter Xu }, 2904651e4cefSPeter Xu .valid = { 2905651e4cefSPeter Xu .min_access_size = 4, 2906651e4cefSPeter Xu .max_access_size = 4, 2907651e4cefSPeter Xu }, 2908651e4cefSPeter Xu }; 29097df953bdSKnut Omang 29107df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn) 29117df953bdSKnut Omang { 29127df953bdSKnut Omang uintptr_t key = (uintptr_t)bus; 29137df953bdSKnut Omang VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key); 29147df953bdSKnut Omang VTDAddressSpace *vtd_dev_as; 2915e0a3c8ccSJason Wang char name[128]; 29167df953bdSKnut Omang 29177df953bdSKnut Omang if (!vtd_bus) { 29182d3fc581SJason Wang uintptr_t *new_key = g_malloc(sizeof(*new_key)); 29192d3fc581SJason Wang *new_key = (uintptr_t)bus; 29207df953bdSKnut Omang /* No corresponding free() */ 292104af0e18SPeter Xu vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \ 2922bf33cc75SPeter Xu PCI_DEVFN_MAX); 29237df953bdSKnut Omang vtd_bus->bus = bus; 29242d3fc581SJason Wang g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus); 29257df953bdSKnut Omang } 29267df953bdSKnut Omang 29277df953bdSKnut Omang vtd_dev_as = vtd_bus->dev_as[devfn]; 29287df953bdSKnut Omang 29297df953bdSKnut Omang if (!vtd_dev_as) { 2930e0a3c8ccSJason Wang snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn); 29317df953bdSKnut Omang vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace)); 29327df953bdSKnut Omang 29337df953bdSKnut Omang vtd_dev_as->bus = bus; 29347df953bdSKnut Omang vtd_dev_as->devfn = (uint8_t)devfn; 29357df953bdSKnut Omang vtd_dev_as->iommu_state = s; 29367df953bdSKnut Omang vtd_dev_as->context_cache_entry.context_cache_gen = 0; 293763b88968SPeter Xu vtd_dev_as->iova_tree = iova_tree_new(); 2938558e0024SPeter Xu 2939558e0024SPeter Xu /* 2940558e0024SPeter Xu * Memory region relationships looks like (Address range shows 2941558e0024SPeter Xu * only lower 32 bits to make it short in length...): 2942558e0024SPeter Xu * 2943558e0024SPeter Xu * |-----------------+-------------------+----------| 2944558e0024SPeter Xu * | Name | Address range | Priority | 2945558e0024SPeter Xu * |-----------------+-------------------+----------+ 2946558e0024SPeter Xu * | vtd_root | 00000000-ffffffff | 0 | 2947558e0024SPeter Xu * | intel_iommu | 00000000-ffffffff | 1 | 2948558e0024SPeter Xu * | vtd_sys_alias | 00000000-ffffffff | 1 | 2949558e0024SPeter Xu * | intel_iommu_ir | fee00000-feefffff | 64 | 2950558e0024SPeter Xu * |-----------------+-------------------+----------| 2951558e0024SPeter Xu * 2952558e0024SPeter Xu * We enable/disable DMAR by switching enablement for 2953558e0024SPeter Xu * vtd_sys_alias and intel_iommu regions. IR region is always 2954558e0024SPeter Xu * enabled. 2955558e0024SPeter Xu */ 29561221a474SAlexey Kardashevskiy memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu), 29571221a474SAlexey Kardashevskiy TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s), 29581221a474SAlexey Kardashevskiy "intel_iommu_dmar", 2959558e0024SPeter Xu UINT64_MAX); 2960558e0024SPeter Xu memory_region_init_alias(&vtd_dev_as->sys_alias, OBJECT(s), 2961558e0024SPeter Xu "vtd_sys_alias", get_system_memory(), 2962558e0024SPeter Xu 0, memory_region_size(get_system_memory())); 2963651e4cefSPeter Xu memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s), 2964651e4cefSPeter Xu &vtd_mem_ir_ops, s, "intel_iommu_ir", 2965651e4cefSPeter Xu VTD_INTERRUPT_ADDR_SIZE); 2966558e0024SPeter Xu memory_region_init(&vtd_dev_as->root, OBJECT(s), 2967558e0024SPeter Xu "vtd_root", UINT64_MAX); 2968558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 2969558e0024SPeter Xu VTD_INTERRUPT_ADDR_FIRST, 2970558e0024SPeter Xu &vtd_dev_as->iommu_ir, 64); 2971558e0024SPeter Xu address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, name); 2972558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 2973558e0024SPeter Xu &vtd_dev_as->sys_alias, 1); 2974558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 29753df9d748SAlexey Kardashevskiy MEMORY_REGION(&vtd_dev_as->iommu), 29763df9d748SAlexey Kardashevskiy 1); 2977558e0024SPeter Xu vtd_switch_address_space(vtd_dev_as); 29787df953bdSKnut Omang } 29797df953bdSKnut Omang return vtd_dev_as; 29807df953bdSKnut Omang } 29817df953bdSKnut Omang 2982dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */ 2983dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n) 2984dd4d607eSPeter Xu { 2985dd4d607eSPeter Xu IOMMUTLBEntry entry; 2986dd4d607eSPeter Xu hwaddr size; 2987dd4d607eSPeter Xu hwaddr start = n->start; 2988dd4d607eSPeter Xu hwaddr end = n->end; 298937f51384SPrasad Singamsetty IntelIOMMUState *s = as->iommu_state; 299063b88968SPeter Xu DMAMap map; 2991dd4d607eSPeter Xu 2992dd4d607eSPeter Xu /* 2993dd4d607eSPeter Xu * Note: all the codes in this function has a assumption that IOVA 2994dd4d607eSPeter Xu * bits are no more than VTD_MGAW bits (which is restricted by 2995dd4d607eSPeter Xu * VT-d spec), otherwise we need to consider overflow of 64 bits. 2996dd4d607eSPeter Xu */ 2997dd4d607eSPeter Xu 299837f51384SPrasad Singamsetty if (end > VTD_ADDRESS_SIZE(s->aw_bits)) { 2999dd4d607eSPeter Xu /* 3000dd4d607eSPeter Xu * Don't need to unmap regions that is bigger than the whole 3001dd4d607eSPeter Xu * VT-d supported address space size 3002dd4d607eSPeter Xu */ 300337f51384SPrasad Singamsetty end = VTD_ADDRESS_SIZE(s->aw_bits); 3004dd4d607eSPeter Xu } 3005dd4d607eSPeter Xu 3006dd4d607eSPeter Xu assert(start <= end); 3007dd4d607eSPeter Xu size = end - start; 3008dd4d607eSPeter Xu 3009dd4d607eSPeter Xu if (ctpop64(size) != 1) { 3010dd4d607eSPeter Xu /* 3011dd4d607eSPeter Xu * This size cannot format a correct mask. Let's enlarge it to 3012dd4d607eSPeter Xu * suite the minimum available mask. 3013dd4d607eSPeter Xu */ 3014dd4d607eSPeter Xu int n = 64 - clz64(size); 301537f51384SPrasad Singamsetty if (n > s->aw_bits) { 3016dd4d607eSPeter Xu /* should not happen, but in case it happens, limit it */ 301737f51384SPrasad Singamsetty n = s->aw_bits; 3018dd4d607eSPeter Xu } 3019dd4d607eSPeter Xu size = 1ULL << n; 3020dd4d607eSPeter Xu } 3021dd4d607eSPeter Xu 3022dd4d607eSPeter Xu entry.target_as = &address_space_memory; 3023dd4d607eSPeter Xu /* Adjust iova for the size */ 3024dd4d607eSPeter Xu entry.iova = n->start & ~(size - 1); 3025dd4d607eSPeter Xu /* This field is meaningless for unmap */ 3026dd4d607eSPeter Xu entry.translated_addr = 0; 3027dd4d607eSPeter Xu entry.perm = IOMMU_NONE; 3028dd4d607eSPeter Xu entry.addr_mask = size - 1; 3029dd4d607eSPeter Xu 3030dd4d607eSPeter Xu trace_vtd_as_unmap_whole(pci_bus_num(as->bus), 3031dd4d607eSPeter Xu VTD_PCI_SLOT(as->devfn), 3032dd4d607eSPeter Xu VTD_PCI_FUNC(as->devfn), 3033dd4d607eSPeter Xu entry.iova, size); 3034dd4d607eSPeter Xu 303563b88968SPeter Xu map.iova = entry.iova; 303663b88968SPeter Xu map.size = entry.addr_mask; 303763b88968SPeter Xu iova_tree_remove(as->iova_tree, &map); 303863b88968SPeter Xu 3039dd4d607eSPeter Xu memory_region_notify_one(n, &entry); 3040dd4d607eSPeter Xu } 3041dd4d607eSPeter Xu 3042dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s) 3043dd4d607eSPeter Xu { 3044dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 3045dd4d607eSPeter Xu IOMMUNotifier *n; 3046dd4d607eSPeter Xu 3047b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 3048dd4d607eSPeter Xu IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) { 3049dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 3050dd4d607eSPeter Xu } 3051dd4d607eSPeter Xu } 3052dd4d607eSPeter Xu } 3053dd4d607eSPeter Xu 3054f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private) 3055f06a696dSPeter Xu { 3056f06a696dSPeter Xu memory_region_notify_one((IOMMUNotifier *)private, entry); 3057f06a696dSPeter Xu return 0; 3058f06a696dSPeter Xu } 3059f06a696dSPeter Xu 30603df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n) 3061f06a696dSPeter Xu { 30623df9d748SAlexey Kardashevskiy VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu); 3063f06a696dSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 3064f06a696dSPeter Xu uint8_t bus_n = pci_bus_num(vtd_as->bus); 3065f06a696dSPeter Xu VTDContextEntry ce; 3066f06a696dSPeter Xu 3067f06a696dSPeter Xu /* 3068dd4d607eSPeter Xu * The replay can be triggered by either a invalidation or a newly 3069dd4d607eSPeter Xu * created entry. No matter what, we release existing mappings 3070dd4d607eSPeter Xu * (it means flushing caches for UNMAP-only registers). 3071f06a696dSPeter Xu */ 3072dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 3073dd4d607eSPeter Xu 3074dd4d607eSPeter Xu if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) { 3075f06a696dSPeter Xu trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn), 3076f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn), 3077f06a696dSPeter Xu VTD_CONTEXT_ENTRY_DID(ce.hi), 3078f06a696dSPeter Xu ce.hi, ce.lo); 30794f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 30804f8a62a9SPeter Xu /* This is required only for MAP typed notifiers */ 3081fe215b0cSPeter Xu vtd_page_walk_info info = { 3082fe215b0cSPeter Xu .hook_fn = vtd_replay_hook, 3083fe215b0cSPeter Xu .private = (void *)n, 3084fe215b0cSPeter Xu .notify_unmap = false, 3085fe215b0cSPeter Xu .aw = s->aw_bits, 30862f764fa8SPeter Xu .as = vtd_as, 3087d118c06eSPeter Xu .domain_id = VTD_CONTEXT_ENTRY_DID(ce.hi), 3088fe215b0cSPeter Xu }; 3089fe215b0cSPeter Xu 3090fe215b0cSPeter Xu vtd_page_walk(&ce, 0, ~0ULL, &info); 30914f8a62a9SPeter Xu } 3092f06a696dSPeter Xu } else { 3093f06a696dSPeter Xu trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn), 3094f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn)); 3095f06a696dSPeter Xu } 3096f06a696dSPeter Xu 3097f06a696dSPeter Xu return; 3098f06a696dSPeter Xu } 3099f06a696dSPeter Xu 31001da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay 31011da12ec4SLe Tan * attention when adding new initialization stuff. 31021da12ec4SLe Tan */ 31031da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s) 31041da12ec4SLe Tan { 3105d54bd7f8SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 3106d54bd7f8SPeter Xu 31071da12ec4SLe Tan memset(s->csr, 0, DMAR_REG_SIZE); 31081da12ec4SLe Tan memset(s->wmask, 0, DMAR_REG_SIZE); 31091da12ec4SLe Tan memset(s->w1cmask, 0, DMAR_REG_SIZE); 31101da12ec4SLe Tan memset(s->womask, 0, DMAR_REG_SIZE); 31111da12ec4SLe Tan 31121da12ec4SLe Tan s->root = 0; 31131da12ec4SLe Tan s->root_extended = false; 31141da12ec4SLe Tan s->dmar_enabled = false; 31151da12ec4SLe Tan s->iq_head = 0; 31161da12ec4SLe Tan s->iq_tail = 0; 31171da12ec4SLe Tan s->iq = 0; 31181da12ec4SLe Tan s->iq_size = 0; 31191da12ec4SLe Tan s->qi_enabled = false; 31201da12ec4SLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 31211da12ec4SLe Tan s->next_frcd_reg = 0; 312292e5d85eSPrasad Singamsetty s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | 312392e5d85eSPrasad Singamsetty VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS | 312437f51384SPrasad Singamsetty VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits); 312537f51384SPrasad Singamsetty if (s->aw_bits == VTD_HOST_AW_48BIT) { 312637f51384SPrasad Singamsetty s->cap |= VTD_CAP_SAGAW_48bit; 312737f51384SPrasad Singamsetty } 3128ed7b8fbcSLe Tan s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO; 31291da12ec4SLe Tan 313092e5d85eSPrasad Singamsetty /* 313192e5d85eSPrasad Singamsetty * Rsvd field masks for spte 313292e5d85eSPrasad Singamsetty */ 313392e5d85eSPrasad Singamsetty vtd_paging_entry_rsvd_field[0] = ~0ULL; 313437f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits); 313537f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits); 313637f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits); 313737f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits); 313837f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[5] = VTD_SPTE_LPAGE_L1_RSVD_MASK(s->aw_bits); 313937f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[6] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits); 314037f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[7] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits); 314137f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[8] = VTD_SPTE_LPAGE_L4_RSVD_MASK(s->aw_bits); 314292e5d85eSPrasad Singamsetty 3143d54bd7f8SPeter Xu if (x86_iommu->intr_supported) { 3144e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV; 3145e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON) { 3146e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_EIM; 3147e6b6af05SRadim Krčmář } 3148e6b6af05SRadim Krčmář assert(s->intr_eim != ON_OFF_AUTO_AUTO); 3149d54bd7f8SPeter Xu } 3150d54bd7f8SPeter Xu 3151554f5e16SJason Wang if (x86_iommu->dt_supported) { 3152554f5e16SJason Wang s->ecap |= VTD_ECAP_DT; 3153554f5e16SJason Wang } 3154554f5e16SJason Wang 3155dbaabb25SPeter Xu if (x86_iommu->pt_supported) { 3156dbaabb25SPeter Xu s->ecap |= VTD_ECAP_PT; 3157dbaabb25SPeter Xu } 3158dbaabb25SPeter Xu 31593b40f0e5SAviv Ben-David if (s->caching_mode) { 31603b40f0e5SAviv Ben-David s->cap |= VTD_CAP_CM; 31613b40f0e5SAviv Ben-David } 31623b40f0e5SAviv Ben-David 31631d9efa73SPeter Xu vtd_iommu_lock(s); 31641d9efa73SPeter Xu vtd_reset_context_cache_locked(s); 31651d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 31661d9efa73SPeter Xu vtd_iommu_unlock(s); 3167d92fa2dcSLe Tan 31681da12ec4SLe Tan /* Define registers with default values and bit semantics */ 31691da12ec4SLe Tan vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0); 31701da12ec4SLe Tan vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0); 31711da12ec4SLe Tan vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0); 31721da12ec4SLe Tan vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0); 31731da12ec4SLe Tan vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL); 31741da12ec4SLe Tan vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0); 31751da12ec4SLe Tan vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0); 31761da12ec4SLe Tan vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0); 31771da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL); 31781da12ec4SLe Tan 31791da12ec4SLe Tan /* Advanced Fault Logging not supported */ 31801da12ec4SLe Tan vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL); 31811da12ec4SLe Tan vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0); 31821da12ec4SLe Tan vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0); 31831da12ec4SLe Tan vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0); 31841da12ec4SLe Tan 31851da12ec4SLe Tan /* Treated as RsvdZ when EIM in ECAP_REG is not supported 31861da12ec4SLe Tan * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0); 31871da12ec4SLe Tan */ 31881da12ec4SLe Tan vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0); 31891da12ec4SLe Tan 31901da12ec4SLe Tan /* Treated as RO for implementations that PLMR and PHMR fields reported 31911da12ec4SLe Tan * as Clear in the CAP_REG. 31921da12ec4SLe Tan * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0); 31931da12ec4SLe Tan */ 31941da12ec4SLe Tan vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0); 31951da12ec4SLe Tan 3196ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0); 3197ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0); 3198ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0); 3199ed7b8fbcSLe Tan vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL); 3200ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0); 3201ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0); 3202ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0); 3203ed7b8fbcSLe Tan /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */ 3204ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0); 3205ed7b8fbcSLe Tan 32061da12ec4SLe Tan /* IOTLB registers */ 32071da12ec4SLe Tan vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0); 32081da12ec4SLe Tan vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0); 32091da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL); 32101da12ec4SLe Tan 32111da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 32121da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0); 32131da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL); 3214a5861439SPeter Xu 3215a5861439SPeter Xu /* 321628589311SJan Kiszka * Interrupt remapping registers. 3217a5861439SPeter Xu */ 321828589311SJan Kiszka vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0); 32191da12ec4SLe Tan } 32201da12ec4SLe Tan 32211da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use 32221da12ec4SLe Tan * the address space they got at first (won't ask the bus again). 32231da12ec4SLe Tan */ 32241da12ec4SLe Tan static void vtd_reset(DeviceState *dev) 32251da12ec4SLe Tan { 32261da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 32271da12ec4SLe Tan 32281da12ec4SLe Tan vtd_init(s); 3229dd4d607eSPeter Xu 3230dd4d607eSPeter Xu /* 3231dd4d607eSPeter Xu * When device reset, throw away all mappings and external caches 3232dd4d607eSPeter Xu */ 3233dd4d607eSPeter Xu vtd_address_space_unmap_all(s); 32341da12ec4SLe Tan } 32351da12ec4SLe Tan 3236621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn) 3237621d983aSMarcel Apfelbaum { 3238621d983aSMarcel Apfelbaum IntelIOMMUState *s = opaque; 3239621d983aSMarcel Apfelbaum VTDAddressSpace *vtd_as; 3240621d983aSMarcel Apfelbaum 3241bf33cc75SPeter Xu assert(0 <= devfn && devfn < PCI_DEVFN_MAX); 3242621d983aSMarcel Apfelbaum 3243621d983aSMarcel Apfelbaum vtd_as = vtd_find_add_as(s, bus, devfn); 3244621d983aSMarcel Apfelbaum return &vtd_as->as; 3245621d983aSMarcel Apfelbaum } 3246621d983aSMarcel Apfelbaum 3247e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp) 32486333e93cSRadim Krčmář { 3249e6b6af05SRadim Krčmář X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 3250e6b6af05SRadim Krčmář 32516333e93cSRadim Krčmář /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */ 32526333e93cSRadim Krčmář if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() && 32536333e93cSRadim Krčmář !kvm_irqchip_is_split()) { 32546333e93cSRadim Krčmář error_setg(errp, "Intel Interrupt Remapping cannot work with " 32556333e93cSRadim Krčmář "kernel-irqchip=on, please use 'split|off'."); 32566333e93cSRadim Krčmář return false; 32576333e93cSRadim Krčmář } 3258e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) { 3259e6b6af05SRadim Krčmář error_setg(errp, "eim=on cannot be selected without intremap=on"); 3260e6b6af05SRadim Krčmář return false; 3261e6b6af05SRadim Krčmář } 3262e6b6af05SRadim Krčmář 3263e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_AUTO) { 3264fb506e70SRadim Krčmář s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim) 3265fb506e70SRadim Krčmář && x86_iommu->intr_supported ? 3266e6b6af05SRadim Krčmář ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 3267e6b6af05SRadim Krčmář } 3268fb506e70SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) { 3269fb506e70SRadim Krčmář if (!kvm_irqchip_in_kernel()) { 3270fb506e70SRadim Krčmář error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split"); 3271fb506e70SRadim Krčmář return false; 3272fb506e70SRadim Krčmář } 3273fb506e70SRadim Krčmář if (!kvm_enable_x2apic()) { 3274fb506e70SRadim Krčmář error_setg(errp, "eim=on requires support on the KVM side" 3275fb506e70SRadim Krčmář "(X2APIC_API, first shipped in v4.7)"); 3276fb506e70SRadim Krčmář return false; 3277fb506e70SRadim Krčmář } 3278fb506e70SRadim Krčmář } 3279e6b6af05SRadim Krčmář 328037f51384SPrasad Singamsetty /* Currently only address widths supported are 39 and 48 bits */ 328137f51384SPrasad Singamsetty if ((s->aw_bits != VTD_HOST_AW_39BIT) && 328237f51384SPrasad Singamsetty (s->aw_bits != VTD_HOST_AW_48BIT)) { 328337f51384SPrasad Singamsetty error_setg(errp, "Supported values for x-aw-bits are: %d, %d", 328437f51384SPrasad Singamsetty VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT); 328537f51384SPrasad Singamsetty return false; 328637f51384SPrasad Singamsetty } 328737f51384SPrasad Singamsetty 32886333e93cSRadim Krčmář return true; 32896333e93cSRadim Krčmář } 32906333e93cSRadim Krčmář 32911da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp) 32921da12ec4SLe Tan { 3293ef0e8fc7SEduardo Habkost MachineState *ms = MACHINE(qdev_get_machine()); 329429396ed9SMohammed Gamal PCMachineState *pcms = PC_MACHINE(ms); 329529396ed9SMohammed Gamal PCIBus *bus = pcms->bus; 32961da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 32974684a204SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev); 32981da12ec4SLe Tan 3299fb9f5926SDavid Kiarie x86_iommu->type = TYPE_INTEL; 33006333e93cSRadim Krčmář 3301e6b6af05SRadim Krčmář if (!vtd_decide_config(s, errp)) { 33026333e93cSRadim Krčmář return; 33036333e93cSRadim Krčmář } 33046333e93cSRadim Krčmář 3305b4a4ba0dSPeter Xu QLIST_INIT(&s->vtd_as_with_notifiers); 33061d9efa73SPeter Xu qemu_mutex_init(&s->iommu_lock); 33077df953bdSKnut Omang memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num)); 33081da12ec4SLe Tan memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s, 33091da12ec4SLe Tan "intel_iommu", DMAR_REG_SIZE); 33101da12ec4SLe Tan sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem); 3311b5a280c0SLe Tan /* No corresponding destroy */ 3312b5a280c0SLe Tan s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 3313b5a280c0SLe Tan g_free, g_free); 33147df953bdSKnut Omang s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 33157df953bdSKnut Omang g_free, g_free); 33161da12ec4SLe Tan vtd_init(s); 3317621d983aSMarcel Apfelbaum sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR); 3318621d983aSMarcel Apfelbaum pci_setup_iommu(bus, vtd_host_dma_iommu, dev); 3319cb135f59SPeter Xu /* Pseudo address space under root PCI bus. */ 3320cb135f59SPeter Xu pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC); 33211da12ec4SLe Tan } 33221da12ec4SLe Tan 33231da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data) 33241da12ec4SLe Tan { 33251da12ec4SLe Tan DeviceClass *dc = DEVICE_CLASS(klass); 33261c7955c4SPeter Xu X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass); 33271da12ec4SLe Tan 33281da12ec4SLe Tan dc->reset = vtd_reset; 33291da12ec4SLe Tan dc->vmsd = &vtd_vmstate; 33301da12ec4SLe Tan dc->props = vtd_properties; 3331621d983aSMarcel Apfelbaum dc->hotpluggable = false; 33321c7955c4SPeter Xu x86_class->realize = vtd_realize; 33338b5ed7dfSPeter Xu x86_class->int_remap = vtd_int_remap; 33348ab5700cSEduardo Habkost /* Supported by the pc-q35-* machine types */ 3335e4f4fb1eSEduardo Habkost dc->user_creatable = true; 33361da12ec4SLe Tan } 33371da12ec4SLe Tan 33381da12ec4SLe Tan static const TypeInfo vtd_info = { 33391da12ec4SLe Tan .name = TYPE_INTEL_IOMMU_DEVICE, 33401c7955c4SPeter Xu .parent = TYPE_X86_IOMMU_DEVICE, 33411da12ec4SLe Tan .instance_size = sizeof(IntelIOMMUState), 33421da12ec4SLe Tan .class_init = vtd_class_init, 33431da12ec4SLe Tan }; 33441da12ec4SLe Tan 33451221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass, 33461221a474SAlexey Kardashevskiy void *data) 33471221a474SAlexey Kardashevskiy { 33481221a474SAlexey Kardashevskiy IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 33491221a474SAlexey Kardashevskiy 33501221a474SAlexey Kardashevskiy imrc->translate = vtd_iommu_translate; 33511221a474SAlexey Kardashevskiy imrc->notify_flag_changed = vtd_iommu_notify_flag_changed; 33521221a474SAlexey Kardashevskiy imrc->replay = vtd_iommu_replay; 33531221a474SAlexey Kardashevskiy } 33541221a474SAlexey Kardashevskiy 33551221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = { 33561221a474SAlexey Kardashevskiy .parent = TYPE_IOMMU_MEMORY_REGION, 33571221a474SAlexey Kardashevskiy .name = TYPE_INTEL_IOMMU_MEMORY_REGION, 33581221a474SAlexey Kardashevskiy .class_init = vtd_iommu_memory_region_class_init, 33591221a474SAlexey Kardashevskiy }; 33601221a474SAlexey Kardashevskiy 33611da12ec4SLe Tan static void vtd_register_types(void) 33621da12ec4SLe Tan { 33631da12ec4SLe Tan type_register_static(&vtd_info); 33641221a474SAlexey Kardashevskiy type_register_static(&vtd_iommu_memory_region_info); 33651da12ec4SLe Tan } 33661da12ec4SLe Tan 33671da12ec4SLe Tan type_init(vtd_register_types) 3368