11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 22b6a0aa05SPeter Maydell #include "qemu/osdep.h" 234684a204SPeter Xu #include "qemu/error-report.h" 246333e93cSRadim Krčmář #include "qapi/error.h" 251da12ec4SLe Tan #include "hw/sysbus.h" 261da12ec4SLe Tan #include "exec/address-spaces.h" 271da12ec4SLe Tan #include "intel_iommu_internal.h" 287df953bdSKnut Omang #include "hw/pci/pci.h" 293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h" 30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h" 31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h" 3204af0e18SPeter Xu #include "hw/boards.h" 3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h" 34cb135f59SPeter Xu #include "hw/pci-host/q35.h" 354684a204SPeter Xu #include "sysemu/kvm.h" 3632946019SRadim Krčmář #include "hw/i386/apic_internal.h" 37fb506e70SRadim Krčmář #include "kvm_i386.h" 381da12ec4SLe Tan 391da12ec4SLe Tan /*#define DEBUG_INTEL_IOMMU*/ 401da12ec4SLe Tan #ifdef DEBUG_INTEL_IOMMU 411da12ec4SLe Tan enum { 421da12ec4SLe Tan DEBUG_GENERAL, DEBUG_CSR, DEBUG_INV, DEBUG_MMU, DEBUG_FLOG, 43a5861439SPeter Xu DEBUG_CACHE, DEBUG_IR, 441da12ec4SLe Tan }; 451da12ec4SLe Tan #define VTD_DBGBIT(x) (1 << DEBUG_##x) 461da12ec4SLe Tan static int vtd_dbgflags = VTD_DBGBIT(GENERAL) | VTD_DBGBIT(CSR); 471da12ec4SLe Tan 481da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do { \ 491da12ec4SLe Tan if (vtd_dbgflags & VTD_DBGBIT(what)) { \ 501da12ec4SLe Tan fprintf(stderr, "(vtd)%s: " fmt "\n", __func__, \ 511da12ec4SLe Tan ## __VA_ARGS__); } \ 521da12ec4SLe Tan } while (0) 531da12ec4SLe Tan #else 541da12ec4SLe Tan #define VTD_DPRINTF(what, fmt, ...) do {} while (0) 551da12ec4SLe Tan #endif 561da12ec4SLe Tan 571da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val, 581da12ec4SLe Tan uint64_t wmask, uint64_t w1cmask) 591da12ec4SLe Tan { 601da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 611da12ec4SLe Tan stq_le_p(&s->wmask[addr], wmask); 621da12ec4SLe Tan stq_le_p(&s->w1cmask[addr], w1cmask); 631da12ec4SLe Tan } 641da12ec4SLe Tan 651da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask) 661da12ec4SLe Tan { 671da12ec4SLe Tan stq_le_p(&s->womask[addr], mask); 681da12ec4SLe Tan } 691da12ec4SLe Tan 701da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val, 711da12ec4SLe Tan uint32_t wmask, uint32_t w1cmask) 721da12ec4SLe Tan { 731da12ec4SLe Tan stl_le_p(&s->csr[addr], val); 741da12ec4SLe Tan stl_le_p(&s->wmask[addr], wmask); 751da12ec4SLe Tan stl_le_p(&s->w1cmask[addr], w1cmask); 761da12ec4SLe Tan } 771da12ec4SLe Tan 781da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask) 791da12ec4SLe Tan { 801da12ec4SLe Tan stl_le_p(&s->womask[addr], mask); 811da12ec4SLe Tan } 821da12ec4SLe Tan 831da12ec4SLe Tan /* "External" get/set operations */ 841da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val) 851da12ec4SLe Tan { 861da12ec4SLe Tan uint64_t oldval = ldq_le_p(&s->csr[addr]); 871da12ec4SLe Tan uint64_t wmask = ldq_le_p(&s->wmask[addr]); 881da12ec4SLe Tan uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]); 891da12ec4SLe Tan stq_le_p(&s->csr[addr], 901da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 911da12ec4SLe Tan } 921da12ec4SLe Tan 931da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val) 941da12ec4SLe Tan { 951da12ec4SLe Tan uint32_t oldval = ldl_le_p(&s->csr[addr]); 961da12ec4SLe Tan uint32_t wmask = ldl_le_p(&s->wmask[addr]); 971da12ec4SLe Tan uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]); 981da12ec4SLe Tan stl_le_p(&s->csr[addr], 991da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 1001da12ec4SLe Tan } 1011da12ec4SLe Tan 1021da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr) 1031da12ec4SLe Tan { 1041da12ec4SLe Tan uint64_t val = ldq_le_p(&s->csr[addr]); 1051da12ec4SLe Tan uint64_t womask = ldq_le_p(&s->womask[addr]); 1061da12ec4SLe Tan return val & ~womask; 1071da12ec4SLe Tan } 1081da12ec4SLe Tan 1091da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr) 1101da12ec4SLe Tan { 1111da12ec4SLe Tan uint32_t val = ldl_le_p(&s->csr[addr]); 1121da12ec4SLe Tan uint32_t womask = ldl_le_p(&s->womask[addr]); 1131da12ec4SLe Tan return val & ~womask; 1141da12ec4SLe Tan } 1151da12ec4SLe Tan 1161da12ec4SLe Tan /* "Internal" get/set operations */ 1171da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr) 1181da12ec4SLe Tan { 1191da12ec4SLe Tan return ldq_le_p(&s->csr[addr]); 1201da12ec4SLe Tan } 1211da12ec4SLe Tan 1221da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr) 1231da12ec4SLe Tan { 1241da12ec4SLe Tan return ldl_le_p(&s->csr[addr]); 1251da12ec4SLe Tan } 1261da12ec4SLe Tan 1271da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val) 1281da12ec4SLe Tan { 1291da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 1301da12ec4SLe Tan } 1311da12ec4SLe Tan 1321da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr, 1331da12ec4SLe Tan uint32_t clear, uint32_t mask) 1341da12ec4SLe Tan { 1351da12ec4SLe Tan uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask; 1361da12ec4SLe Tan stl_le_p(&s->csr[addr], new_val); 1371da12ec4SLe Tan return new_val; 1381da12ec4SLe Tan } 1391da12ec4SLe Tan 1401da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr, 1411da12ec4SLe Tan uint64_t clear, uint64_t mask) 1421da12ec4SLe Tan { 1431da12ec4SLe Tan uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask; 1441da12ec4SLe Tan stq_le_p(&s->csr[addr], new_val); 1451da12ec4SLe Tan return new_val; 1461da12ec4SLe Tan } 1471da12ec4SLe Tan 148b5a280c0SLe Tan /* GHashTable functions */ 149b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2) 150b5a280c0SLe Tan { 151b5a280c0SLe Tan return *((const uint64_t *)v1) == *((const uint64_t *)v2); 152b5a280c0SLe Tan } 153b5a280c0SLe Tan 154b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v) 155b5a280c0SLe Tan { 156b5a280c0SLe Tan return (guint)*(const uint64_t *)v; 157b5a280c0SLe Tan } 158b5a280c0SLe Tan 159b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value, 160b5a280c0SLe Tan gpointer user_data) 161b5a280c0SLe Tan { 162b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 163b5a280c0SLe Tan uint16_t domain_id = *(uint16_t *)user_data; 164b5a280c0SLe Tan return entry->domain_id == domain_id; 165b5a280c0SLe Tan } 166b5a280c0SLe Tan 167d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */ 168d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level) 169d66b969bSJason Wang { 170d66b969bSJason Wang return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS; 171d66b969bSJason Wang } 172d66b969bSJason Wang 173d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level) 174d66b969bSJason Wang { 175d66b969bSJason Wang return ~((1ULL << vtd_slpt_level_shift(level)) - 1); 176d66b969bSJason Wang } 177d66b969bSJason Wang 178b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value, 179b5a280c0SLe Tan gpointer user_data) 180b5a280c0SLe Tan { 181b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 182b5a280c0SLe Tan VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data; 183d66b969bSJason Wang uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask; 184d66b969bSJason Wang uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K; 185b5a280c0SLe Tan return (entry->domain_id == info->domain_id) && 186d66b969bSJason Wang (((entry->gfn & info->mask) == gfn) || 187d66b969bSJason Wang (entry->gfn == gfn_tlb)); 188b5a280c0SLe Tan } 189b5a280c0SLe Tan 190d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of 191d92fa2dcSLe Tan * IntelIOMMUState to 1. 192d92fa2dcSLe Tan */ 193d92fa2dcSLe Tan static void vtd_reset_context_cache(IntelIOMMUState *s) 194d92fa2dcSLe Tan { 195d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1967df953bdSKnut Omang VTDBus *vtd_bus; 1977df953bdSKnut Omang GHashTableIter bus_it; 198d92fa2dcSLe Tan uint32_t devfn_it; 199d92fa2dcSLe Tan 2007df953bdSKnut Omang g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr); 2017df953bdSKnut Omang 202d92fa2dcSLe Tan VTD_DPRINTF(CACHE, "global context_cache_gen=1"); 2037df953bdSKnut Omang while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) { 20404af0e18SPeter Xu for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) { 2057df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 206d92fa2dcSLe Tan if (!vtd_as) { 207d92fa2dcSLe Tan continue; 208d92fa2dcSLe Tan } 209d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 210d92fa2dcSLe Tan } 211d92fa2dcSLe Tan } 212d92fa2dcSLe Tan s->context_cache_gen = 1; 213d92fa2dcSLe Tan } 214d92fa2dcSLe Tan 215b5a280c0SLe Tan static void vtd_reset_iotlb(IntelIOMMUState *s) 216b5a280c0SLe Tan { 217b5a280c0SLe Tan assert(s->iotlb); 218b5a280c0SLe Tan g_hash_table_remove_all(s->iotlb); 219b5a280c0SLe Tan } 220b5a280c0SLe Tan 221bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id, 222d66b969bSJason Wang uint32_t level) 223d66b969bSJason Wang { 224d66b969bSJason Wang return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) | 225d66b969bSJason Wang ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT); 226d66b969bSJason Wang } 227d66b969bSJason Wang 228d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level) 229d66b969bSJason Wang { 230d66b969bSJason Wang return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K; 231d66b969bSJason Wang } 232d66b969bSJason Wang 233b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id, 234b5a280c0SLe Tan hwaddr addr) 235b5a280c0SLe Tan { 236d66b969bSJason Wang VTDIOTLBEntry *entry; 237b5a280c0SLe Tan uint64_t key; 238d66b969bSJason Wang int level; 239b5a280c0SLe Tan 240d66b969bSJason Wang for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) { 241d66b969bSJason Wang key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level), 242d66b969bSJason Wang source_id, level); 243d66b969bSJason Wang entry = g_hash_table_lookup(s->iotlb, &key); 244d66b969bSJason Wang if (entry) { 245d66b969bSJason Wang goto out; 246d66b969bSJason Wang } 247d66b969bSJason Wang } 248b5a280c0SLe Tan 249d66b969bSJason Wang out: 250d66b969bSJason Wang return entry; 251b5a280c0SLe Tan } 252b5a280c0SLe Tan 253b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id, 254b5a280c0SLe Tan uint16_t domain_id, hwaddr addr, uint64_t slpte, 255d66b969bSJason Wang bool read_flags, bool write_flags, 256d66b969bSJason Wang uint32_t level) 257b5a280c0SLe Tan { 258b5a280c0SLe Tan VTDIOTLBEntry *entry = g_malloc(sizeof(*entry)); 259b5a280c0SLe Tan uint64_t *key = g_malloc(sizeof(*key)); 260d66b969bSJason Wang uint64_t gfn = vtd_get_iotlb_gfn(addr, level); 261b5a280c0SLe Tan 262b5a280c0SLe Tan VTD_DPRINTF(CACHE, "update iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64 263b5a280c0SLe Tan " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr, slpte, 264b5a280c0SLe Tan domain_id); 265b5a280c0SLe Tan if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) { 266b5a280c0SLe Tan VTD_DPRINTF(CACHE, "iotlb exceeds size limit, forced to reset"); 267b5a280c0SLe Tan vtd_reset_iotlb(s); 268b5a280c0SLe Tan } 269b5a280c0SLe Tan 270b5a280c0SLe Tan entry->gfn = gfn; 271b5a280c0SLe Tan entry->domain_id = domain_id; 272b5a280c0SLe Tan entry->slpte = slpte; 273b5a280c0SLe Tan entry->read_flags = read_flags; 274b5a280c0SLe Tan entry->write_flags = write_flags; 275d66b969bSJason Wang entry->mask = vtd_slpt_level_page_mask(level); 276d66b969bSJason Wang *key = vtd_get_iotlb_key(gfn, source_id, level); 277b5a280c0SLe Tan g_hash_table_replace(s->iotlb, key, entry); 278b5a280c0SLe Tan } 279b5a280c0SLe Tan 2801da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an 2811da12ec4SLe Tan * interrupt via MSI. 2821da12ec4SLe Tan */ 2831da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg, 2841da12ec4SLe Tan hwaddr mesg_data_reg) 2851da12ec4SLe Tan { 28632946019SRadim Krčmář MSIMessage msi; 2871da12ec4SLe Tan 2881da12ec4SLe Tan assert(mesg_data_reg < DMAR_REG_SIZE); 2891da12ec4SLe Tan assert(mesg_addr_reg < DMAR_REG_SIZE); 2901da12ec4SLe Tan 29132946019SRadim Krčmář msi.address = vtd_get_long_raw(s, mesg_addr_reg); 29232946019SRadim Krčmář msi.data = vtd_get_long_raw(s, mesg_data_reg); 2931da12ec4SLe Tan 29432946019SRadim Krčmář VTD_DPRINTF(FLOG, "msi: addr 0x%"PRIx64 " data 0x%"PRIx32, 29532946019SRadim Krčmář msi.address, msi.data); 29632946019SRadim Krčmář apic_get_class()->send_msi(&msi); 2971da12ec4SLe Tan } 2981da12ec4SLe Tan 2991da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met. 3001da12ec4SLe Tan * Notice that the value of FSTS_REG being passed to it should be the one 3011da12ec4SLe Tan * before any update. 3021da12ec4SLe Tan */ 3031da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts) 3041da12ec4SLe Tan { 3051da12ec4SLe Tan if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO || 3061da12ec4SLe Tan pre_fsts & VTD_FSTS_IQE) { 3071da12ec4SLe Tan VTD_DPRINTF(FLOG, "there are previous interrupt conditions " 3081da12ec4SLe Tan "to be serviced by software, fault event is not generated " 3091da12ec4SLe Tan "(FSTS_REG 0x%"PRIx32 ")", pre_fsts); 3101da12ec4SLe Tan return; 3111da12ec4SLe Tan } 3121da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP); 3131da12ec4SLe Tan if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) { 3141da12ec4SLe Tan VTD_DPRINTF(FLOG, "Interrupt Mask set, fault event is not generated"); 3151da12ec4SLe Tan } else { 3161da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 3171da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 3181da12ec4SLe Tan } 3191da12ec4SLe Tan } 3201da12ec4SLe Tan 3211da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by 3221da12ec4SLe Tan * @index is Set. 3231da12ec4SLe Tan */ 3241da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index) 3251da12ec4SLe Tan { 3261da12ec4SLe Tan /* Each reg is 128-bit */ 3271da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3281da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3291da12ec4SLe Tan 3301da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3311da12ec4SLe Tan 3321da12ec4SLe Tan return vtd_get_quad_raw(s, addr) & VTD_FRCD_F; 3331da12ec4SLe Tan } 3341da12ec4SLe Tan 3351da12ec4SLe Tan /* Update the PPF field of Fault Status Register. 3361da12ec4SLe Tan * Should be called whenever change the F field of any fault recording 3371da12ec4SLe Tan * registers. 3381da12ec4SLe Tan */ 3391da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s) 3401da12ec4SLe Tan { 3411da12ec4SLe Tan uint32_t i; 3421da12ec4SLe Tan uint32_t ppf_mask = 0; 3431da12ec4SLe Tan 3441da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3451da12ec4SLe Tan if (vtd_is_frcd_set(s, i)) { 3461da12ec4SLe Tan ppf_mask = VTD_FSTS_PPF; 3471da12ec4SLe Tan break; 3481da12ec4SLe Tan } 3491da12ec4SLe Tan } 3501da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask); 3511da12ec4SLe Tan VTD_DPRINTF(FLOG, "set PPF of FSTS_REG to %d", ppf_mask ? 1 : 0); 3521da12ec4SLe Tan } 3531da12ec4SLe Tan 3541da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index) 3551da12ec4SLe Tan { 3561da12ec4SLe Tan /* Each reg is 128-bit */ 3571da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3581da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3591da12ec4SLe Tan 3601da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3611da12ec4SLe Tan 3621da12ec4SLe Tan vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F); 3631da12ec4SLe Tan vtd_update_fsts_ppf(s); 3641da12ec4SLe Tan } 3651da12ec4SLe Tan 3661da12ec4SLe Tan /* Must not update F field now, should be done later */ 3671da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index, 3681da12ec4SLe Tan uint16_t source_id, hwaddr addr, 3691da12ec4SLe Tan VTDFaultReason fault, bool is_write) 3701da12ec4SLe Tan { 3711da12ec4SLe Tan uint64_t hi = 0, lo; 3721da12ec4SLe Tan hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3731da12ec4SLe Tan 3741da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3751da12ec4SLe Tan 3761da12ec4SLe Tan lo = VTD_FRCD_FI(addr); 3771da12ec4SLe Tan hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault); 3781da12ec4SLe Tan if (!is_write) { 3791da12ec4SLe Tan hi |= VTD_FRCD_T; 3801da12ec4SLe Tan } 3811da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr, lo); 3821da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr + 8, hi); 3831da12ec4SLe Tan VTD_DPRINTF(FLOG, "record to FRCD_REG #%"PRIu16 ": hi 0x%"PRIx64 3841da12ec4SLe Tan ", lo 0x%"PRIx64, index, hi, lo); 3851da12ec4SLe Tan } 3861da12ec4SLe Tan 3871da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */ 3881da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id) 3891da12ec4SLe Tan { 3901da12ec4SLe Tan uint32_t i; 3911da12ec4SLe Tan uint64_t frcd_reg; 3921da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */ 3931da12ec4SLe Tan 3941da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3951da12ec4SLe Tan frcd_reg = vtd_get_quad_raw(s, addr); 3961da12ec4SLe Tan VTD_DPRINTF(FLOG, "frcd_reg #%d 0x%"PRIx64, i, frcd_reg); 3971da12ec4SLe Tan if ((frcd_reg & VTD_FRCD_F) && 3981da12ec4SLe Tan ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) { 3991da12ec4SLe Tan return true; 4001da12ec4SLe Tan } 4011da12ec4SLe Tan addr += 16; /* 128-bit for each */ 4021da12ec4SLe Tan } 4031da12ec4SLe Tan return false; 4041da12ec4SLe Tan } 4051da12ec4SLe Tan 4061da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */ 4071da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id, 4081da12ec4SLe Tan hwaddr addr, VTDFaultReason fault, 4091da12ec4SLe Tan bool is_write) 4101da12ec4SLe Tan { 4111da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 4121da12ec4SLe Tan 4131da12ec4SLe Tan assert(fault < VTD_FR_MAX); 4141da12ec4SLe Tan 4151da12ec4SLe Tan if (fault == VTD_FR_RESERVED_ERR) { 4161da12ec4SLe Tan /* This is not a normal fault reason case. Drop it. */ 4171da12ec4SLe Tan return; 4181da12ec4SLe Tan } 4191da12ec4SLe Tan VTD_DPRINTF(FLOG, "sid 0x%"PRIx16 ", fault %d, addr 0x%"PRIx64 4201da12ec4SLe Tan ", is_write %d", source_id, fault, addr, is_write); 4211da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PFO) { 4221da12ec4SLe Tan VTD_DPRINTF(FLOG, "new fault is not recorded due to " 4231da12ec4SLe Tan "Primary Fault Overflow"); 4241da12ec4SLe Tan return; 4251da12ec4SLe Tan } 4261da12ec4SLe Tan if (vtd_try_collapse_fault(s, source_id)) { 4271da12ec4SLe Tan VTD_DPRINTF(FLOG, "new fault is not recorded due to " 4281da12ec4SLe Tan "compression of faults"); 4291da12ec4SLe Tan return; 4301da12ec4SLe Tan } 4311da12ec4SLe Tan if (vtd_is_frcd_set(s, s->next_frcd_reg)) { 4321da12ec4SLe Tan VTD_DPRINTF(FLOG, "Primary Fault Overflow and " 4331da12ec4SLe Tan "new fault is not recorded, set PFO field"); 4341da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO); 4351da12ec4SLe Tan return; 4361da12ec4SLe Tan } 4371da12ec4SLe Tan 4381da12ec4SLe Tan vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write); 4391da12ec4SLe Tan 4401da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PPF) { 4411da12ec4SLe Tan VTD_DPRINTF(FLOG, "there are pending faults already, " 4421da12ec4SLe Tan "fault event is not generated"); 4431da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); 4441da12ec4SLe Tan s->next_frcd_reg++; 4451da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4461da12ec4SLe Tan s->next_frcd_reg = 0; 4471da12ec4SLe Tan } 4481da12ec4SLe Tan } else { 4491da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK, 4501da12ec4SLe Tan VTD_FSTS_FRI(s->next_frcd_reg)); 4511da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */ 4521da12ec4SLe Tan s->next_frcd_reg++; 4531da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4541da12ec4SLe Tan s->next_frcd_reg = 0; 4551da12ec4SLe Tan } 4561da12ec4SLe Tan /* This case actually cause the PPF to be Set. 4571da12ec4SLe Tan * So generate fault event (interrupt). 4581da12ec4SLe Tan */ 4591da12ec4SLe Tan vtd_generate_fault_event(s, fsts_reg); 4601da12ec4SLe Tan } 4611da12ec4SLe Tan } 4621da12ec4SLe Tan 463ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error 464ed7b8fbcSLe Tan * conditions. 465ed7b8fbcSLe Tan */ 466ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s) 467ed7b8fbcSLe Tan { 468ed7b8fbcSLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 469ed7b8fbcSLe Tan 470ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE); 471ed7b8fbcSLe Tan vtd_generate_fault_event(s, fsts_reg); 472ed7b8fbcSLe Tan } 473ed7b8fbcSLe Tan 474ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */ 475ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s) 476ed7b8fbcSLe Tan { 477ed7b8fbcSLe Tan VTD_DPRINTF(INV, "completes an invalidation wait command with " 478ed7b8fbcSLe Tan "Interrupt Flag"); 479ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) { 480ed7b8fbcSLe Tan VTD_DPRINTF(INV, "there is a previous interrupt condition to be " 481ed7b8fbcSLe Tan "serviced by software, " 482ed7b8fbcSLe Tan "new invalidation event is not generated"); 483ed7b8fbcSLe Tan return; 484ed7b8fbcSLe Tan } 485ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC); 486ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP); 487ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) { 488ed7b8fbcSLe Tan VTD_DPRINTF(INV, "IM filed in IECTL_REG is set, new invalidation " 489ed7b8fbcSLe Tan "event is not generated"); 490ed7b8fbcSLe Tan return; 491ed7b8fbcSLe Tan } else { 492ed7b8fbcSLe Tan /* Generate the interrupt event */ 493ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 494ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 495ed7b8fbcSLe Tan } 496ed7b8fbcSLe Tan } 497ed7b8fbcSLe Tan 4981da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root) 4991da12ec4SLe Tan { 5001da12ec4SLe Tan return root->val & VTD_ROOT_ENTRY_P; 5011da12ec4SLe Tan } 5021da12ec4SLe Tan 5031da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index, 5041da12ec4SLe Tan VTDRootEntry *re) 5051da12ec4SLe Tan { 5061da12ec4SLe Tan dma_addr_t addr; 5071da12ec4SLe Tan 5081da12ec4SLe Tan addr = s->root + index * sizeof(*re); 5091da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) { 5101da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: fail to access root-entry at 0x%"PRIx64 5111da12ec4SLe Tan " + %"PRIu8, s->root, index); 5121da12ec4SLe Tan re->val = 0; 5131da12ec4SLe Tan return -VTD_FR_ROOT_TABLE_INV; 5141da12ec4SLe Tan } 5151da12ec4SLe Tan re->val = le64_to_cpu(re->val); 5161da12ec4SLe Tan return 0; 5171da12ec4SLe Tan } 5181da12ec4SLe Tan 5191da12ec4SLe Tan static inline bool vtd_context_entry_present(VTDContextEntry *context) 5201da12ec4SLe Tan { 5211da12ec4SLe Tan return context->lo & VTD_CONTEXT_ENTRY_P; 5221da12ec4SLe Tan } 5231da12ec4SLe Tan 5241da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index, 5251da12ec4SLe Tan VTDContextEntry *ce) 5261da12ec4SLe Tan { 5271da12ec4SLe Tan dma_addr_t addr; 5281da12ec4SLe Tan 5291da12ec4SLe Tan if (!vtd_root_entry_present(root)) { 5301da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: root-entry is not present"); 5311da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 5321da12ec4SLe Tan } 5331da12ec4SLe Tan addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce); 5341da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) { 5351da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: fail to access context-entry at 0x%"PRIx64 5361da12ec4SLe Tan " + %"PRIu8, 5371da12ec4SLe Tan (uint64_t)(root->val & VTD_ROOT_ENTRY_CTP), index); 5381da12ec4SLe Tan return -VTD_FR_CONTEXT_TABLE_INV; 5391da12ec4SLe Tan } 5401da12ec4SLe Tan ce->lo = le64_to_cpu(ce->lo); 5411da12ec4SLe Tan ce->hi = le64_to_cpu(ce->hi); 5421da12ec4SLe Tan return 0; 5431da12ec4SLe Tan } 5441da12ec4SLe Tan 5451da12ec4SLe Tan static inline dma_addr_t vtd_get_slpt_base_from_context(VTDContextEntry *ce) 5461da12ec4SLe Tan { 5471da12ec4SLe Tan return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR; 5481da12ec4SLe Tan } 5491da12ec4SLe Tan 5501da12ec4SLe Tan static inline uint64_t vtd_get_slpte_addr(uint64_t slpte) 5511da12ec4SLe Tan { 5521da12ec4SLe Tan return slpte & VTD_SL_PT_BASE_ADDR_MASK; 5531da12ec4SLe Tan } 5541da12ec4SLe Tan 5551da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */ 5561da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level) 5571da12ec4SLe Tan { 5581da12ec4SLe Tan return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK); 5591da12ec4SLe Tan } 5601da12ec4SLe Tan 5611da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */ 5621da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index) 5631da12ec4SLe Tan { 5641da12ec4SLe Tan uint64_t slpte; 5651da12ec4SLe Tan 5661da12ec4SLe Tan assert(index < VTD_SL_PT_ENTRY_NR); 5671da12ec4SLe Tan 5681da12ec4SLe Tan if (dma_memory_read(&address_space_memory, 5691da12ec4SLe Tan base_addr + index * sizeof(slpte), &slpte, 5701da12ec4SLe Tan sizeof(slpte))) { 5711da12ec4SLe Tan slpte = (uint64_t)-1; 5721da12ec4SLe Tan return slpte; 5731da12ec4SLe Tan } 5741da12ec4SLe Tan slpte = le64_to_cpu(slpte); 5751da12ec4SLe Tan return slpte; 5761da12ec4SLe Tan } 5771da12ec4SLe Tan 5781da12ec4SLe Tan /* Given a gpa and the level of paging structure, return the offset of current 5791da12ec4SLe Tan * level. 5801da12ec4SLe Tan */ 5811da12ec4SLe Tan static inline uint32_t vtd_gpa_level_offset(uint64_t gpa, uint32_t level) 5821da12ec4SLe Tan { 5831da12ec4SLe Tan return (gpa >> vtd_slpt_level_shift(level)) & 5841da12ec4SLe Tan ((1ULL << VTD_SL_LEVEL_BITS) - 1); 5851da12ec4SLe Tan } 5861da12ec4SLe Tan 5871da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */ 5881da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level) 5891da12ec4SLe Tan { 5901da12ec4SLe Tan return VTD_CAP_SAGAW_MASK & s->cap & 5911da12ec4SLe Tan (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT)); 5921da12ec4SLe Tan } 5931da12ec4SLe Tan 5941da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level 5951da12ec4SLe Tan * page-table walk from the Address Width field of context-entry. 5961da12ec4SLe Tan */ 5971da12ec4SLe Tan static inline uint32_t vtd_get_level_from_context_entry(VTDContextEntry *ce) 5981da12ec4SLe Tan { 5991da12ec4SLe Tan return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW); 6001da12ec4SLe Tan } 6011da12ec4SLe Tan 6021da12ec4SLe Tan static inline uint32_t vtd_get_agaw_from_context_entry(VTDContextEntry *ce) 6031da12ec4SLe Tan { 6041da12ec4SLe Tan return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9; 6051da12ec4SLe Tan } 6061da12ec4SLe Tan 6071da12ec4SLe Tan static const uint64_t vtd_paging_entry_rsvd_field[] = { 6081da12ec4SLe Tan [0] = ~0ULL, 6091da12ec4SLe Tan /* For not large page */ 6101da12ec4SLe Tan [1] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6111da12ec4SLe Tan [2] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6121da12ec4SLe Tan [3] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6131da12ec4SLe Tan [4] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6141da12ec4SLe Tan /* For large page */ 6151da12ec4SLe Tan [5] = 0x800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6161da12ec4SLe Tan [6] = 0x1ff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6171da12ec4SLe Tan [7] = 0x3ffff800ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6181da12ec4SLe Tan [8] = 0x880ULL | ~(VTD_HAW_MASK | VTD_SL_IGN_COM), 6191da12ec4SLe Tan }; 6201da12ec4SLe Tan 6211da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level) 6221da12ec4SLe Tan { 6231da12ec4SLe Tan if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) { 6241da12ec4SLe Tan /* Maybe large page */ 6251da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level + 4]; 6261da12ec4SLe Tan } else { 6271da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level]; 6281da12ec4SLe Tan } 6291da12ec4SLe Tan } 6301da12ec4SLe Tan 6311da12ec4SLe Tan /* Given the @gpa, get relevant @slptep. @slpte_level will be the last level 6321da12ec4SLe Tan * of the translation, can be used for deciding the size of large page. 6331da12ec4SLe Tan */ 6341da12ec4SLe Tan static int vtd_gpa_to_slpte(VTDContextEntry *ce, uint64_t gpa, bool is_write, 6351da12ec4SLe Tan uint64_t *slptep, uint32_t *slpte_level, 6361da12ec4SLe Tan bool *reads, bool *writes) 6371da12ec4SLe Tan { 6381da12ec4SLe Tan dma_addr_t addr = vtd_get_slpt_base_from_context(ce); 6391da12ec4SLe Tan uint32_t level = vtd_get_level_from_context_entry(ce); 6401da12ec4SLe Tan uint32_t offset; 6411da12ec4SLe Tan uint64_t slpte; 6421da12ec4SLe Tan uint32_t ce_agaw = vtd_get_agaw_from_context_entry(ce); 6431da12ec4SLe Tan uint64_t access_right_check; 6441da12ec4SLe Tan 6451da12ec4SLe Tan /* Check if @gpa is above 2^X-1, where X is the minimum of MGAW in CAP_REG 6461da12ec4SLe Tan * and AW in context-entry. 6471da12ec4SLe Tan */ 6481da12ec4SLe Tan if (gpa & ~((1ULL << MIN(ce_agaw, VTD_MGAW)) - 1)) { 6491da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: gpa 0x%"PRIx64 " exceeds limits", gpa); 6501da12ec4SLe Tan return -VTD_FR_ADDR_BEYOND_MGAW; 6511da12ec4SLe Tan } 6521da12ec4SLe Tan 6531da12ec4SLe Tan /* FIXME: what is the Atomics request here? */ 6541da12ec4SLe Tan access_right_check = is_write ? VTD_SL_W : VTD_SL_R; 6551da12ec4SLe Tan 6561da12ec4SLe Tan while (true) { 6571da12ec4SLe Tan offset = vtd_gpa_level_offset(gpa, level); 6581da12ec4SLe Tan slpte = vtd_get_slpte(addr, offset); 6591da12ec4SLe Tan 6601da12ec4SLe Tan if (slpte == (uint64_t)-1) { 6611da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: fail to access second-level paging " 6621da12ec4SLe Tan "entry at level %"PRIu32 " for gpa 0x%"PRIx64, 6631da12ec4SLe Tan level, gpa); 6641da12ec4SLe Tan if (level == vtd_get_level_from_context_entry(ce)) { 6651da12ec4SLe Tan /* Invalid programming of context-entry */ 6661da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 6671da12ec4SLe Tan } else { 6681da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_INV; 6691da12ec4SLe Tan } 6701da12ec4SLe Tan } 6711da12ec4SLe Tan *reads = (*reads) && (slpte & VTD_SL_R); 6721da12ec4SLe Tan *writes = (*writes) && (slpte & VTD_SL_W); 6731da12ec4SLe Tan if (!(slpte & access_right_check)) { 6741da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: lack of %s permission for " 6751da12ec4SLe Tan "gpa 0x%"PRIx64 " slpte 0x%"PRIx64, 6761da12ec4SLe Tan (is_write ? "write" : "read"), gpa, slpte); 6771da12ec4SLe Tan return is_write ? -VTD_FR_WRITE : -VTD_FR_READ; 6781da12ec4SLe Tan } 6791da12ec4SLe Tan if (vtd_slpte_nonzero_rsvd(slpte, level)) { 6801da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in second " 6811da12ec4SLe Tan "level paging entry level %"PRIu32 " slpte 0x%"PRIx64, 6821da12ec4SLe Tan level, slpte); 6831da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_RSVD; 6841da12ec4SLe Tan } 6851da12ec4SLe Tan 6861da12ec4SLe Tan if (vtd_is_last_slpte(slpte, level)) { 6871da12ec4SLe Tan *slptep = slpte; 6881da12ec4SLe Tan *slpte_level = level; 6891da12ec4SLe Tan return 0; 6901da12ec4SLe Tan } 6911da12ec4SLe Tan addr = vtd_get_slpte_addr(slpte); 6921da12ec4SLe Tan level--; 6931da12ec4SLe Tan } 6941da12ec4SLe Tan } 6951da12ec4SLe Tan 6961da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */ 6971da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num, 6981da12ec4SLe Tan uint8_t devfn, VTDContextEntry *ce) 6991da12ec4SLe Tan { 7001da12ec4SLe Tan VTDRootEntry re; 7011da12ec4SLe Tan int ret_fr; 7021da12ec4SLe Tan 7031da12ec4SLe Tan ret_fr = vtd_get_root_entry(s, bus_num, &re); 7041da12ec4SLe Tan if (ret_fr) { 7051da12ec4SLe Tan return ret_fr; 7061da12ec4SLe Tan } 7071da12ec4SLe Tan 7081da12ec4SLe Tan if (!vtd_root_entry_present(&re)) { 7091da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: root-entry #%"PRIu8 " is not present", 7101da12ec4SLe Tan bus_num); 7111da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 7121da12ec4SLe Tan } else if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD)) { 7131da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in root-entry " 7141da12ec4SLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64, re.rsvd, re.val); 7151da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_RSVD; 7161da12ec4SLe Tan } 7171da12ec4SLe Tan 7181da12ec4SLe Tan ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce); 7191da12ec4SLe Tan if (ret_fr) { 7201da12ec4SLe Tan return ret_fr; 7211da12ec4SLe Tan } 7221da12ec4SLe Tan 7231da12ec4SLe Tan if (!vtd_context_entry_present(ce)) { 7241da12ec4SLe Tan VTD_DPRINTF(GENERAL, 7251da12ec4SLe Tan "error: context-entry #%"PRIu8 "(bus #%"PRIu8 ") " 7261da12ec4SLe Tan "is not present", devfn, bus_num); 7271da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_P; 7281da12ec4SLe Tan } else if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) || 7291da12ec4SLe Tan (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO)) { 7301da12ec4SLe Tan VTD_DPRINTF(GENERAL, 7311da12ec4SLe Tan "error: non-zero reserved field in context-entry " 7321da12ec4SLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64, ce->hi, ce->lo); 7331da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_RSVD; 7341da12ec4SLe Tan } 7351da12ec4SLe Tan /* Check if the programming of context-entry is valid */ 7361da12ec4SLe Tan if (!vtd_is_level_supported(s, vtd_get_level_from_context_entry(ce))) { 7371da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: unsupported Address Width value in " 7381da12ec4SLe Tan "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64, 7391da12ec4SLe Tan ce->hi, ce->lo); 7401da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 741554f5e16SJason Wang } else { 742554f5e16SJason Wang switch (ce->lo & VTD_CONTEXT_ENTRY_TT) { 743554f5e16SJason Wang case VTD_CONTEXT_TT_MULTI_LEVEL: 744554f5e16SJason Wang /* fall through */ 745554f5e16SJason Wang case VTD_CONTEXT_TT_DEV_IOTLB: 746554f5e16SJason Wang break; 747554f5e16SJason Wang default: 7481da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: unsupported Translation Type in " 7491da12ec4SLe Tan "context-entry hi 0x%"PRIx64 " lo 0x%"PRIx64, 7501da12ec4SLe Tan ce->hi, ce->lo); 7511da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 7521da12ec4SLe Tan } 753554f5e16SJason Wang } 7541da12ec4SLe Tan return 0; 7551da12ec4SLe Tan } 7561da12ec4SLe Tan 7571da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn) 7581da12ec4SLe Tan { 7591da12ec4SLe Tan return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL); 7601da12ec4SLe Tan } 7611da12ec4SLe Tan 7621da12ec4SLe Tan static const bool vtd_qualified_faults[] = { 7631da12ec4SLe Tan [VTD_FR_RESERVED] = false, 7641da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_P] = false, 7651da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_P] = true, 7661da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_INV] = true, 7671da12ec4SLe Tan [VTD_FR_ADDR_BEYOND_MGAW] = true, 7681da12ec4SLe Tan [VTD_FR_WRITE] = true, 7691da12ec4SLe Tan [VTD_FR_READ] = true, 7701da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_INV] = true, 7711da12ec4SLe Tan [VTD_FR_ROOT_TABLE_INV] = false, 7721da12ec4SLe Tan [VTD_FR_CONTEXT_TABLE_INV] = false, 7731da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_RSVD] = false, 7741da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_RSVD] = true, 7751da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_TT] = true, 7761da12ec4SLe Tan [VTD_FR_RESERVED_ERR] = false, 7771da12ec4SLe Tan [VTD_FR_MAX] = false, 7781da12ec4SLe Tan }; 7791da12ec4SLe Tan 7801da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software 7811da12ec4SLe Tan * only if the FPD field in the context-entry used to process the faulting 7821da12ec4SLe Tan * request is 0. 7831da12ec4SLe Tan */ 7841da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault) 7851da12ec4SLe Tan { 7861da12ec4SLe Tan return vtd_qualified_faults[fault]; 7871da12ec4SLe Tan } 7881da12ec4SLe Tan 7891da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr) 7901da12ec4SLe Tan { 7911da12ec4SLe Tan return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST; 7921da12ec4SLe Tan } 7931da12ec4SLe Tan 7941da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu 7951da12ec4SLe Tan * translation. 79679e2b9aeSPaolo Bonzini * 79779e2b9aeSPaolo Bonzini * Called from RCU critical section. 79879e2b9aeSPaolo Bonzini * 7991da12ec4SLe Tan * @bus_num: The bus number 8001da12ec4SLe Tan * @devfn: The devfn, which is the combined of device and function number 8011da12ec4SLe Tan * @is_write: The access is a write operation 8021da12ec4SLe Tan * @entry: IOMMUTLBEntry that contain the addr to be translated and result 8031da12ec4SLe Tan */ 8047df953bdSKnut Omang static void vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus, 8051da12ec4SLe Tan uint8_t devfn, hwaddr addr, bool is_write, 8061da12ec4SLe Tan IOMMUTLBEntry *entry) 8071da12ec4SLe Tan { 808d92fa2dcSLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 8091da12ec4SLe Tan VTDContextEntry ce; 8107df953bdSKnut Omang uint8_t bus_num = pci_bus_num(bus); 811d92fa2dcSLe Tan VTDContextCacheEntry *cc_entry = &vtd_as->context_cache_entry; 812d66b969bSJason Wang uint64_t slpte, page_mask; 8131da12ec4SLe Tan uint32_t level; 8141da12ec4SLe Tan uint16_t source_id = vtd_make_source_id(bus_num, devfn); 8151da12ec4SLe Tan int ret_fr; 8161da12ec4SLe Tan bool is_fpd_set = false; 8171da12ec4SLe Tan bool reads = true; 8181da12ec4SLe Tan bool writes = true; 819b5a280c0SLe Tan VTDIOTLBEntry *iotlb_entry; 8201da12ec4SLe Tan 8211da12ec4SLe Tan /* Check if the request is in interrupt address range */ 8221da12ec4SLe Tan if (vtd_is_interrupt_addr(addr)) { 8231da12ec4SLe Tan if (is_write) { 8241da12ec4SLe Tan /* FIXME: since we don't know the length of the access here, we 8251da12ec4SLe Tan * treat Non-DWORD length write requests without PASID as 8261da12ec4SLe Tan * interrupt requests, too. Withoud interrupt remapping support, 8271da12ec4SLe Tan * we just use 1:1 mapping. 8281da12ec4SLe Tan */ 8291da12ec4SLe Tan VTD_DPRINTF(MMU, "write request to interrupt address " 8301da12ec4SLe Tan "gpa 0x%"PRIx64, addr); 8311da12ec4SLe Tan entry->iova = addr & VTD_PAGE_MASK_4K; 8321da12ec4SLe Tan entry->translated_addr = addr & VTD_PAGE_MASK_4K; 8331da12ec4SLe Tan entry->addr_mask = ~VTD_PAGE_MASK_4K; 8341da12ec4SLe Tan entry->perm = IOMMU_WO; 8351da12ec4SLe Tan return; 8361da12ec4SLe Tan } else { 8371da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: read request from interrupt address " 8381da12ec4SLe Tan "gpa 0x%"PRIx64, addr); 8391da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, VTD_FR_READ, is_write); 8401da12ec4SLe Tan return; 8411da12ec4SLe Tan } 8421da12ec4SLe Tan } 843b5a280c0SLe Tan /* Try to fetch slpte form IOTLB */ 844b5a280c0SLe Tan iotlb_entry = vtd_lookup_iotlb(s, source_id, addr); 845b5a280c0SLe Tan if (iotlb_entry) { 846b5a280c0SLe Tan VTD_DPRINTF(CACHE, "hit iotlb sid 0x%"PRIx16 " gpa 0x%"PRIx64 847b5a280c0SLe Tan " slpte 0x%"PRIx64 " did 0x%"PRIx16, source_id, addr, 848b5a280c0SLe Tan iotlb_entry->slpte, iotlb_entry->domain_id); 849b5a280c0SLe Tan slpte = iotlb_entry->slpte; 850b5a280c0SLe Tan reads = iotlb_entry->read_flags; 851b5a280c0SLe Tan writes = iotlb_entry->write_flags; 852d66b969bSJason Wang page_mask = iotlb_entry->mask; 853b5a280c0SLe Tan goto out; 854b5a280c0SLe Tan } 855d92fa2dcSLe Tan /* Try to fetch context-entry from cache first */ 856d92fa2dcSLe Tan if (cc_entry->context_cache_gen == s->context_cache_gen) { 857d92fa2dcSLe Tan VTD_DPRINTF(CACHE, "hit context-cache bus %d devfn %d " 858d92fa2dcSLe Tan "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 ")", 859d92fa2dcSLe Tan bus_num, devfn, cc_entry->context_entry.hi, 860d92fa2dcSLe Tan cc_entry->context_entry.lo, cc_entry->context_cache_gen); 861d92fa2dcSLe Tan ce = cc_entry->context_entry; 862d92fa2dcSLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 863d92fa2dcSLe Tan } else { 8641da12ec4SLe Tan ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce); 8651da12ec4SLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 8661da12ec4SLe Tan if (ret_fr) { 8671da12ec4SLe Tan ret_fr = -ret_fr; 8681da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 869d92fa2dcSLe Tan VTD_DPRINTF(FLOG, "fault processing is disabled for DMA " 870d92fa2dcSLe Tan "requests through this context-entry " 871d92fa2dcSLe Tan "(with FPD Set)"); 8721da12ec4SLe Tan } else { 8731da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 8741da12ec4SLe Tan } 8751da12ec4SLe Tan return; 8761da12ec4SLe Tan } 877d92fa2dcSLe Tan /* Update context-cache */ 878d92fa2dcSLe Tan VTD_DPRINTF(CACHE, "update context-cache bus %d devfn %d " 879d92fa2dcSLe Tan "(hi %"PRIx64 " lo %"PRIx64 " gen %"PRIu32 "->%"PRIu32 ")", 880d92fa2dcSLe Tan bus_num, devfn, ce.hi, ce.lo, 881d92fa2dcSLe Tan cc_entry->context_cache_gen, s->context_cache_gen); 882d92fa2dcSLe Tan cc_entry->context_entry = ce; 883d92fa2dcSLe Tan cc_entry->context_cache_gen = s->context_cache_gen; 884d92fa2dcSLe Tan } 8851da12ec4SLe Tan 8861da12ec4SLe Tan ret_fr = vtd_gpa_to_slpte(&ce, addr, is_write, &slpte, &level, 8871da12ec4SLe Tan &reads, &writes); 8881da12ec4SLe Tan if (ret_fr) { 8891da12ec4SLe Tan ret_fr = -ret_fr; 8901da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 8911da12ec4SLe Tan VTD_DPRINTF(FLOG, "fault processing is disabled for DMA requests " 8921da12ec4SLe Tan "through this context-entry (with FPD Set)"); 8931da12ec4SLe Tan } else { 8941da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 8951da12ec4SLe Tan } 8961da12ec4SLe Tan return; 8971da12ec4SLe Tan } 8981da12ec4SLe Tan 899d66b969bSJason Wang page_mask = vtd_slpt_level_page_mask(level); 900b5a280c0SLe Tan vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte, 901d66b969bSJason Wang reads, writes, level); 902b5a280c0SLe Tan out: 903d66b969bSJason Wang entry->iova = addr & page_mask; 904d66b969bSJason Wang entry->translated_addr = vtd_get_slpte_addr(slpte) & page_mask; 905d66b969bSJason Wang entry->addr_mask = ~page_mask; 9061da12ec4SLe Tan entry->perm = (writes ? 2 : 0) + (reads ? 1 : 0); 9071da12ec4SLe Tan } 9081da12ec4SLe Tan 9091da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s) 9101da12ec4SLe Tan { 9111da12ec4SLe Tan s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG); 9121da12ec4SLe Tan s->root_extended = s->root & VTD_RTADDR_RTT; 9131da12ec4SLe Tan s->root &= VTD_RTADDR_ADDR_MASK; 9141da12ec4SLe Tan 9151da12ec4SLe Tan VTD_DPRINTF(CSR, "root_table addr 0x%"PRIx64 " %s", s->root, 9161da12ec4SLe Tan (s->root_extended ? "(extended)" : "")); 9171da12ec4SLe Tan } 9181da12ec4SLe Tan 91902a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global, 92002a2cbc8SPeter Xu uint32_t index, uint32_t mask) 92102a2cbc8SPeter Xu { 92202a2cbc8SPeter Xu x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask); 92302a2cbc8SPeter Xu } 92402a2cbc8SPeter Xu 925a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s) 926a5861439SPeter Xu { 927a5861439SPeter Xu uint64_t value = 0; 928a5861439SPeter Xu value = vtd_get_quad_raw(s, DMAR_IRTA_REG); 929a5861439SPeter Xu s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1); 930a5861439SPeter Xu s->intr_root = value & VTD_IRTA_ADDR_MASK; 93128589311SJan Kiszka s->intr_eime = value & VTD_IRTA_EIME; 932a5861439SPeter Xu 93302a2cbc8SPeter Xu /* Notify global invalidation */ 93402a2cbc8SPeter Xu vtd_iec_notify_all(s, true, 0, 0); 935a5861439SPeter Xu 936a5861439SPeter Xu VTD_DPRINTF(CSR, "int remap table addr 0x%"PRIx64 " size %"PRIu32, 937a5861439SPeter Xu s->intr_root, s->intr_size); 938a5861439SPeter Xu } 939a5861439SPeter Xu 940d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s) 941d92fa2dcSLe Tan { 942d92fa2dcSLe Tan s->context_cache_gen++; 943d92fa2dcSLe Tan if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) { 944d92fa2dcSLe Tan vtd_reset_context_cache(s); 945d92fa2dcSLe Tan } 946d92fa2dcSLe Tan } 947d92fa2dcSLe Tan 9487df953bdSKnut Omang 9497df953bdSKnut Omang /* Find the VTD address space currently associated with a given bus number, 9507df953bdSKnut Omang */ 9517df953bdSKnut Omang static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num) 9527df953bdSKnut Omang { 9537df953bdSKnut Omang VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num]; 9547df953bdSKnut Omang if (!vtd_bus) { 9557df953bdSKnut Omang /* Iterate over the registered buses to find the one 9567df953bdSKnut Omang * which currently hold this bus number, and update the bus_num lookup table: 9577df953bdSKnut Omang */ 9587df953bdSKnut Omang GHashTableIter iter; 9597df953bdSKnut Omang 9607df953bdSKnut Omang g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 9617df953bdSKnut Omang while (g_hash_table_iter_next (&iter, NULL, (void**)&vtd_bus)) { 9627df953bdSKnut Omang if (pci_bus_num(vtd_bus->bus) == bus_num) { 9637df953bdSKnut Omang s->vtd_as_by_bus_num[bus_num] = vtd_bus; 9647df953bdSKnut Omang return vtd_bus; 9657df953bdSKnut Omang } 9667df953bdSKnut Omang } 9677df953bdSKnut Omang } 9687df953bdSKnut Omang return vtd_bus; 9697df953bdSKnut Omang } 9707df953bdSKnut Omang 971d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation. 972d92fa2dcSLe Tan * @func_mask: FM field after shifting 973d92fa2dcSLe Tan */ 974d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s, 975d92fa2dcSLe Tan uint16_t source_id, 976d92fa2dcSLe Tan uint16_t func_mask) 977d92fa2dcSLe Tan { 978d92fa2dcSLe Tan uint16_t mask; 9797df953bdSKnut Omang VTDBus *vtd_bus; 980d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 981d92fa2dcSLe Tan uint16_t devfn; 982d92fa2dcSLe Tan uint16_t devfn_it; 983d92fa2dcSLe Tan 984d92fa2dcSLe Tan switch (func_mask & 3) { 985d92fa2dcSLe Tan case 0: 986d92fa2dcSLe Tan mask = 0; /* No bits in the SID field masked */ 987d92fa2dcSLe Tan break; 988d92fa2dcSLe Tan case 1: 989d92fa2dcSLe Tan mask = 4; /* Mask bit 2 in the SID field */ 990d92fa2dcSLe Tan break; 991d92fa2dcSLe Tan case 2: 992d92fa2dcSLe Tan mask = 6; /* Mask bit 2:1 in the SID field */ 993d92fa2dcSLe Tan break; 994d92fa2dcSLe Tan case 3: 995d92fa2dcSLe Tan mask = 7; /* Mask bit 2:0 in the SID field */ 996d92fa2dcSLe Tan break; 997d92fa2dcSLe Tan } 9986cb99accSPeter Xu mask = ~mask; 999d92fa2dcSLe Tan VTD_DPRINTF(INV, "device-selective invalidation source 0x%"PRIx16 1000d92fa2dcSLe Tan " mask %"PRIu16, source_id, mask); 10017df953bdSKnut Omang vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id)); 10027df953bdSKnut Omang if (vtd_bus) { 1003d92fa2dcSLe Tan devfn = VTD_SID_TO_DEVFN(source_id); 100404af0e18SPeter Xu for (devfn_it = 0; devfn_it < X86_IOMMU_PCI_DEVFN_MAX; ++devfn_it) { 10057df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 1006d92fa2dcSLe Tan if (vtd_as && ((devfn_it & mask) == (devfn & mask))) { 1007d92fa2dcSLe Tan VTD_DPRINTF(INV, "invalidate context-cahce of devfn 0x%"PRIx16, 1008d92fa2dcSLe Tan devfn_it); 1009d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 1010d92fa2dcSLe Tan } 1011d92fa2dcSLe Tan } 1012d92fa2dcSLe Tan } 1013d92fa2dcSLe Tan } 1014d92fa2dcSLe Tan 10151da12ec4SLe Tan /* Context-cache invalidation 10161da12ec4SLe Tan * Returns the Context Actual Invalidation Granularity. 10171da12ec4SLe Tan * @val: the content of the CCMD_REG 10181da12ec4SLe Tan */ 10191da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val) 10201da12ec4SLe Tan { 10211da12ec4SLe Tan uint64_t caig; 10221da12ec4SLe Tan uint64_t type = val & VTD_CCMD_CIRG_MASK; 10231da12ec4SLe Tan 10241da12ec4SLe Tan switch (type) { 10251da12ec4SLe Tan case VTD_CCMD_DOMAIN_INVL: 1026d92fa2dcSLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1027d92fa2dcSLe Tan (uint16_t)VTD_CCMD_DID(val)); 1028d92fa2dcSLe Tan /* Fall through */ 1029d92fa2dcSLe Tan case VTD_CCMD_GLOBAL_INVL: 1030d92fa2dcSLe Tan VTD_DPRINTF(INV, "global invalidation"); 1031d92fa2dcSLe Tan caig = VTD_CCMD_GLOBAL_INVL_A; 1032d92fa2dcSLe Tan vtd_context_global_invalidate(s); 10331da12ec4SLe Tan break; 10341da12ec4SLe Tan 10351da12ec4SLe Tan case VTD_CCMD_DEVICE_INVL: 10361da12ec4SLe Tan caig = VTD_CCMD_DEVICE_INVL_A; 1037d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val)); 10381da12ec4SLe Tan break; 10391da12ec4SLe Tan 10401da12ec4SLe Tan default: 1041d92fa2dcSLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity"); 10421da12ec4SLe Tan caig = 0; 10431da12ec4SLe Tan } 10441da12ec4SLe Tan return caig; 10451da12ec4SLe Tan } 10461da12ec4SLe Tan 1047b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s) 1048b5a280c0SLe Tan { 1049b5a280c0SLe Tan vtd_reset_iotlb(s); 1050b5a280c0SLe Tan } 1051b5a280c0SLe Tan 1052b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id) 1053b5a280c0SLe Tan { 1054b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain, 1055b5a280c0SLe Tan &domain_id); 1056b5a280c0SLe Tan } 1057b5a280c0SLe Tan 1058b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id, 1059b5a280c0SLe Tan hwaddr addr, uint8_t am) 1060b5a280c0SLe Tan { 1061b5a280c0SLe Tan VTDIOTLBPageInvInfo info; 1062b5a280c0SLe Tan 1063b5a280c0SLe Tan assert(am <= VTD_MAMV); 1064b5a280c0SLe Tan info.domain_id = domain_id; 1065d66b969bSJason Wang info.addr = addr; 1066b5a280c0SLe Tan info.mask = ~((1 << am) - 1); 1067b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info); 1068b5a280c0SLe Tan } 1069b5a280c0SLe Tan 10701da12ec4SLe Tan /* Flush IOTLB 10711da12ec4SLe Tan * Returns the IOTLB Actual Invalidation Granularity. 10721da12ec4SLe Tan * @val: the content of the IOTLB_REG 10731da12ec4SLe Tan */ 10741da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val) 10751da12ec4SLe Tan { 10761da12ec4SLe Tan uint64_t iaig; 10771da12ec4SLe Tan uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK; 1078b5a280c0SLe Tan uint16_t domain_id; 1079b5a280c0SLe Tan hwaddr addr; 1080b5a280c0SLe Tan uint8_t am; 10811da12ec4SLe Tan 10821da12ec4SLe Tan switch (type) { 10831da12ec4SLe Tan case VTD_TLB_GLOBAL_FLUSH: 1084b5a280c0SLe Tan VTD_DPRINTF(INV, "global invalidation"); 10851da12ec4SLe Tan iaig = VTD_TLB_GLOBAL_FLUSH_A; 1086b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 10871da12ec4SLe Tan break; 10881da12ec4SLe Tan 10891da12ec4SLe Tan case VTD_TLB_DSI_FLUSH: 1090b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1091b5a280c0SLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1092b5a280c0SLe Tan domain_id); 10931da12ec4SLe Tan iaig = VTD_TLB_DSI_FLUSH_A; 1094b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 10951da12ec4SLe Tan break; 10961da12ec4SLe Tan 10971da12ec4SLe Tan case VTD_TLB_PSI_FLUSH: 1098b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1099b5a280c0SLe Tan addr = vtd_get_quad_raw(s, DMAR_IVA_REG); 1100b5a280c0SLe Tan am = VTD_IVA_AM(addr); 1101b5a280c0SLe Tan addr = VTD_IVA_ADDR(addr); 1102b5a280c0SLe Tan VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16 1103b5a280c0SLe Tan " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am); 1104b5a280c0SLe Tan if (am > VTD_MAMV) { 1105b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: supported max address mask value is " 1106b5a280c0SLe Tan "%"PRIu8, (uint8_t)VTD_MAMV); 1107b5a280c0SLe Tan iaig = 0; 1108b5a280c0SLe Tan break; 1109b5a280c0SLe Tan } 11101da12ec4SLe Tan iaig = VTD_TLB_PSI_FLUSH_A; 1111b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 11121da12ec4SLe Tan break; 11131da12ec4SLe Tan 11141da12ec4SLe Tan default: 1115b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity"); 11161da12ec4SLe Tan iaig = 0; 11171da12ec4SLe Tan } 11181da12ec4SLe Tan return iaig; 11191da12ec4SLe Tan } 11201da12ec4SLe Tan 1121ed7b8fbcSLe Tan static inline bool vtd_queued_inv_enable_check(IntelIOMMUState *s) 1122ed7b8fbcSLe Tan { 1123ed7b8fbcSLe Tan return s->iq_tail == 0; 1124ed7b8fbcSLe Tan } 1125ed7b8fbcSLe Tan 1126ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s) 1127ed7b8fbcSLe Tan { 1128ed7b8fbcSLe Tan return s->qi_enabled && (s->iq_tail == s->iq_head) && 1129ed7b8fbcSLe Tan (s->iq_last_desc_type == VTD_INV_DESC_WAIT); 1130ed7b8fbcSLe Tan } 1131ed7b8fbcSLe Tan 1132ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en) 1133ed7b8fbcSLe Tan { 1134ed7b8fbcSLe Tan uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG); 1135ed7b8fbcSLe Tan 1136ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Queued Invalidation Enable %s", (en ? "on" : "off")); 1137ed7b8fbcSLe Tan if (en) { 1138ed7b8fbcSLe Tan if (vtd_queued_inv_enable_check(s)) { 1139ed7b8fbcSLe Tan s->iq = iqa_val & VTD_IQA_IQA_MASK; 1140ed7b8fbcSLe Tan /* 2^(x+8) entries */ 1141ed7b8fbcSLe Tan s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8); 1142ed7b8fbcSLe Tan s->qi_enabled = true; 1143ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG 0x%"PRIx64, iqa_val); 1144ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Invalidation Queue addr 0x%"PRIx64 " size %d", 1145ed7b8fbcSLe Tan s->iq, s->iq_size); 1146ed7b8fbcSLe Tan /* Ok - report back to driver */ 1147ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES); 1148ed7b8fbcSLe Tan } else { 1149ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: can't enable Queued Invalidation: " 1150ed7b8fbcSLe Tan "tail %"PRIu16, s->iq_tail); 1151ed7b8fbcSLe Tan } 1152ed7b8fbcSLe Tan } else { 1153ed7b8fbcSLe Tan if (vtd_queued_inv_disable_check(s)) { 1154ed7b8fbcSLe Tan /* disable Queued Invalidation */ 1155ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 0); 1156ed7b8fbcSLe Tan s->iq_head = 0; 1157ed7b8fbcSLe Tan s->qi_enabled = false; 1158ed7b8fbcSLe Tan /* Ok - report back to driver */ 1159ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0); 1160ed7b8fbcSLe Tan } else { 1161ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: can't disable Queued Invalidation: " 1162ed7b8fbcSLe Tan "head %"PRIu16 ", tail %"PRIu16 1163ed7b8fbcSLe Tan ", last_descriptor %"PRIu8, 1164ed7b8fbcSLe Tan s->iq_head, s->iq_tail, s->iq_last_desc_type); 1165ed7b8fbcSLe Tan } 1166ed7b8fbcSLe Tan } 1167ed7b8fbcSLe Tan } 1168ed7b8fbcSLe Tan 11691da12ec4SLe Tan /* Set Root Table Pointer */ 11701da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s) 11711da12ec4SLe Tan { 11721da12ec4SLe Tan VTD_DPRINTF(CSR, "set Root Table Pointer"); 11731da12ec4SLe Tan 11741da12ec4SLe Tan vtd_root_table_setup(s); 11751da12ec4SLe Tan /* Ok - report back to driver */ 11761da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS); 11771da12ec4SLe Tan } 11781da12ec4SLe Tan 1179a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */ 1180a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s) 1181a5861439SPeter Xu { 1182a5861439SPeter Xu VTD_DPRINTF(CSR, "set Interrupt Remap Table Pointer"); 1183a5861439SPeter Xu 1184a5861439SPeter Xu vtd_interrupt_remap_table_setup(s); 1185a5861439SPeter Xu /* Ok - report back to driver */ 1186a5861439SPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS); 1187a5861439SPeter Xu } 1188a5861439SPeter Xu 11891da12ec4SLe Tan /* Handle Translation Enable/Disable */ 11901da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en) 11911da12ec4SLe Tan { 11921da12ec4SLe Tan VTD_DPRINTF(CSR, "Translation Enable %s", (en ? "on" : "off")); 11931da12ec4SLe Tan 11941da12ec4SLe Tan if (en) { 11951da12ec4SLe Tan s->dmar_enabled = true; 11961da12ec4SLe Tan /* Ok - report back to driver */ 11971da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES); 11981da12ec4SLe Tan } else { 11991da12ec4SLe Tan s->dmar_enabled = false; 12001da12ec4SLe Tan 12011da12ec4SLe Tan /* Clear the index of Fault Recording Register */ 12021da12ec4SLe Tan s->next_frcd_reg = 0; 12031da12ec4SLe Tan /* Ok - report back to driver */ 12041da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0); 12051da12ec4SLe Tan } 12061da12ec4SLe Tan } 12071da12ec4SLe Tan 120880de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */ 120980de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en) 121080de52baSPeter Xu { 121180de52baSPeter Xu VTD_DPRINTF(CSR, "Interrupt Remap Enable %s", (en ? "on" : "off")); 121280de52baSPeter Xu 121380de52baSPeter Xu if (en) { 121480de52baSPeter Xu s->intr_enabled = true; 121580de52baSPeter Xu /* Ok - report back to driver */ 121680de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES); 121780de52baSPeter Xu } else { 121880de52baSPeter Xu s->intr_enabled = false; 121980de52baSPeter Xu /* Ok - report back to driver */ 122080de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0); 122180de52baSPeter Xu } 122280de52baSPeter Xu } 122380de52baSPeter Xu 12241da12ec4SLe Tan /* Handle write to Global Command Register */ 12251da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s) 12261da12ec4SLe Tan { 12271da12ec4SLe Tan uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG); 12281da12ec4SLe Tan uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG); 12291da12ec4SLe Tan uint32_t changed = status ^ val; 12301da12ec4SLe Tan 12311da12ec4SLe Tan VTD_DPRINTF(CSR, "value 0x%"PRIx32 " status 0x%"PRIx32, val, status); 12321da12ec4SLe Tan if (changed & VTD_GCMD_TE) { 12331da12ec4SLe Tan /* Translation enable/disable */ 12341da12ec4SLe Tan vtd_handle_gcmd_te(s, val & VTD_GCMD_TE); 12351da12ec4SLe Tan } 12361da12ec4SLe Tan if (val & VTD_GCMD_SRTP) { 12371da12ec4SLe Tan /* Set/update the root-table pointer */ 12381da12ec4SLe Tan vtd_handle_gcmd_srtp(s); 12391da12ec4SLe Tan } 1240ed7b8fbcSLe Tan if (changed & VTD_GCMD_QIE) { 1241ed7b8fbcSLe Tan /* Queued Invalidation Enable */ 1242ed7b8fbcSLe Tan vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE); 1243ed7b8fbcSLe Tan } 1244a5861439SPeter Xu if (val & VTD_GCMD_SIRTP) { 1245a5861439SPeter Xu /* Set/update the interrupt remapping root-table pointer */ 1246a5861439SPeter Xu vtd_handle_gcmd_sirtp(s); 1247a5861439SPeter Xu } 124880de52baSPeter Xu if (changed & VTD_GCMD_IRE) { 124980de52baSPeter Xu /* Interrupt remap enable/disable */ 125080de52baSPeter Xu vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE); 125180de52baSPeter Xu } 12521da12ec4SLe Tan } 12531da12ec4SLe Tan 12541da12ec4SLe Tan /* Handle write to Context Command Register */ 12551da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s) 12561da12ec4SLe Tan { 12571da12ec4SLe Tan uint64_t ret; 12581da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG); 12591da12ec4SLe Tan 12601da12ec4SLe Tan /* Context-cache invalidation request */ 12611da12ec4SLe Tan if (val & VTD_CCMD_ICC) { 1262ed7b8fbcSLe Tan if (s->qi_enabled) { 1263ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, " 1264ed7b8fbcSLe Tan "should not use register-based invalidation"); 1265ed7b8fbcSLe Tan return; 1266ed7b8fbcSLe Tan } 12671da12ec4SLe Tan ret = vtd_context_cache_invalidate(s, val); 12681da12ec4SLe Tan /* Invalidation completed. Change something to show */ 12691da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL); 12701da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK, 12711da12ec4SLe Tan ret); 12721da12ec4SLe Tan VTD_DPRINTF(INV, "CCMD_REG write-back val: 0x%"PRIx64, ret); 12731da12ec4SLe Tan } 12741da12ec4SLe Tan } 12751da12ec4SLe Tan 12761da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */ 12771da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s) 12781da12ec4SLe Tan { 12791da12ec4SLe Tan uint64_t ret; 12801da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG); 12811da12ec4SLe Tan 12821da12ec4SLe Tan /* IOTLB invalidation request */ 12831da12ec4SLe Tan if (val & VTD_TLB_IVT) { 1284ed7b8fbcSLe Tan if (s->qi_enabled) { 1285ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: Queued Invalidation enabled, " 1286ed7b8fbcSLe Tan "should not use register-based invalidation"); 1287ed7b8fbcSLe Tan return; 1288ed7b8fbcSLe Tan } 12891da12ec4SLe Tan ret = vtd_iotlb_flush(s, val); 12901da12ec4SLe Tan /* Invalidation completed. Change something to show */ 12911da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL); 12921da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, 12931da12ec4SLe Tan VTD_TLB_FLUSH_GRANU_MASK_A, ret); 12941da12ec4SLe Tan VTD_DPRINTF(INV, "IOTLB_REG write-back val: 0x%"PRIx64, ret); 12951da12ec4SLe Tan } 12961da12ec4SLe Tan } 12971da12ec4SLe Tan 1298ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */ 1299ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset, 1300ed7b8fbcSLe Tan VTDInvDesc *inv_desc) 1301ed7b8fbcSLe Tan { 1302ed7b8fbcSLe Tan dma_addr_t addr = base_addr + offset * sizeof(*inv_desc); 1303ed7b8fbcSLe Tan if (dma_memory_read(&address_space_memory, addr, inv_desc, 1304ed7b8fbcSLe Tan sizeof(*inv_desc))) { 1305ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: fail to fetch Invalidation Descriptor " 1306ed7b8fbcSLe Tan "base_addr 0x%"PRIx64 " offset %"PRIu32, base_addr, offset); 1307ed7b8fbcSLe Tan inv_desc->lo = 0; 1308ed7b8fbcSLe Tan inv_desc->hi = 0; 1309ed7b8fbcSLe Tan 1310ed7b8fbcSLe Tan return false; 1311ed7b8fbcSLe Tan } 1312ed7b8fbcSLe Tan inv_desc->lo = le64_to_cpu(inv_desc->lo); 1313ed7b8fbcSLe Tan inv_desc->hi = le64_to_cpu(inv_desc->hi); 1314ed7b8fbcSLe Tan return true; 1315ed7b8fbcSLe Tan } 1316ed7b8fbcSLe Tan 1317ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1318ed7b8fbcSLe Tan { 1319ed7b8fbcSLe Tan if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) || 1320ed7b8fbcSLe Tan (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) { 1321ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Invalidation " 1322ed7b8fbcSLe Tan "Wait Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1323ed7b8fbcSLe Tan inv_desc->hi, inv_desc->lo); 1324ed7b8fbcSLe Tan return false; 1325ed7b8fbcSLe Tan } 1326ed7b8fbcSLe Tan if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) { 1327ed7b8fbcSLe Tan /* Status Write */ 1328ed7b8fbcSLe Tan uint32_t status_data = (uint32_t)(inv_desc->lo >> 1329ed7b8fbcSLe Tan VTD_INV_DESC_WAIT_DATA_SHIFT); 1330ed7b8fbcSLe Tan 1331ed7b8fbcSLe Tan assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF)); 1332ed7b8fbcSLe Tan 1333ed7b8fbcSLe Tan /* FIXME: need to be masked with HAW? */ 1334ed7b8fbcSLe Tan dma_addr_t status_addr = inv_desc->hi; 1335ed7b8fbcSLe Tan VTD_DPRINTF(INV, "status data 0x%x, status addr 0x%"PRIx64, 1336ed7b8fbcSLe Tan status_data, status_addr); 1337ed7b8fbcSLe Tan status_data = cpu_to_le32(status_data); 1338ed7b8fbcSLe Tan if (dma_memory_write(&address_space_memory, status_addr, &status_data, 1339ed7b8fbcSLe Tan sizeof(status_data))) { 1340ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: fail to perform a coherent write"); 1341ed7b8fbcSLe Tan return false; 1342ed7b8fbcSLe Tan } 1343ed7b8fbcSLe Tan } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) { 1344ed7b8fbcSLe Tan /* Interrupt flag */ 1345ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Invalidation Wait Descriptor interrupt completion"); 1346ed7b8fbcSLe Tan vtd_generate_completion_event(s); 1347ed7b8fbcSLe Tan } else { 1348ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: invalid Invalidation Wait Descriptor: " 1349ed7b8fbcSLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64, inv_desc->hi, inv_desc->lo); 1350ed7b8fbcSLe Tan return false; 1351ed7b8fbcSLe Tan } 1352ed7b8fbcSLe Tan return true; 1353ed7b8fbcSLe Tan } 1354ed7b8fbcSLe Tan 1355d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s, 1356d92fa2dcSLe Tan VTDInvDesc *inv_desc) 1357d92fa2dcSLe Tan { 1358d92fa2dcSLe Tan if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) { 1359d92fa2dcSLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Context-cache " 1360d92fa2dcSLe Tan "Invalidate Descriptor"); 1361d92fa2dcSLe Tan return false; 1362d92fa2dcSLe Tan } 1363d92fa2dcSLe Tan switch (inv_desc->lo & VTD_INV_DESC_CC_G) { 1364d92fa2dcSLe Tan case VTD_INV_DESC_CC_DOMAIN: 1365d92fa2dcSLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1366d92fa2dcSLe Tan (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo)); 1367d92fa2dcSLe Tan /* Fall through */ 1368d92fa2dcSLe Tan case VTD_INV_DESC_CC_GLOBAL: 1369d92fa2dcSLe Tan VTD_DPRINTF(INV, "global invalidation"); 1370d92fa2dcSLe Tan vtd_context_global_invalidate(s); 1371d92fa2dcSLe Tan break; 1372d92fa2dcSLe Tan 1373d92fa2dcSLe Tan case VTD_INV_DESC_CC_DEVICE: 1374d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_INV_DESC_CC_SID(inv_desc->lo), 1375d92fa2dcSLe Tan VTD_INV_DESC_CC_FM(inv_desc->lo)); 1376d92fa2dcSLe Tan break; 1377d92fa2dcSLe Tan 1378d92fa2dcSLe Tan default: 1379d92fa2dcSLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity in Context-cache " 1380d92fa2dcSLe Tan "Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1381d92fa2dcSLe Tan inv_desc->hi, inv_desc->lo); 1382d92fa2dcSLe Tan return false; 1383d92fa2dcSLe Tan } 1384d92fa2dcSLe Tan return true; 1385d92fa2dcSLe Tan } 1386d92fa2dcSLe Tan 1387b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1388b5a280c0SLe Tan { 1389b5a280c0SLe Tan uint16_t domain_id; 1390b5a280c0SLe Tan uint8_t am; 1391b5a280c0SLe Tan hwaddr addr; 1392b5a280c0SLe Tan 1393b5a280c0SLe Tan if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) || 1394b5a280c0SLe Tan (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) { 1395b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: non-zero reserved field in IOTLB " 1396b5a280c0SLe Tan "Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1397b5a280c0SLe Tan inv_desc->hi, inv_desc->lo); 1398b5a280c0SLe Tan return false; 1399b5a280c0SLe Tan } 1400b5a280c0SLe Tan 1401b5a280c0SLe Tan switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) { 1402b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_GLOBAL: 1403b5a280c0SLe Tan VTD_DPRINTF(INV, "global invalidation"); 1404b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 1405b5a280c0SLe Tan break; 1406b5a280c0SLe Tan 1407b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_DOMAIN: 1408b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1409b5a280c0SLe Tan VTD_DPRINTF(INV, "domain-selective invalidation domain 0x%"PRIx16, 1410b5a280c0SLe Tan domain_id); 1411b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 1412b5a280c0SLe Tan break; 1413b5a280c0SLe Tan 1414b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_PAGE: 1415b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1416b5a280c0SLe Tan addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi); 1417b5a280c0SLe Tan am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi); 1418b5a280c0SLe Tan VTD_DPRINTF(INV, "page-selective invalidation domain 0x%"PRIx16 1419b5a280c0SLe Tan " addr 0x%"PRIx64 " mask %"PRIu8, domain_id, addr, am); 1420b5a280c0SLe Tan if (am > VTD_MAMV) { 1421b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: supported max address mask value is " 1422b5a280c0SLe Tan "%"PRIu8, (uint8_t)VTD_MAMV); 1423b5a280c0SLe Tan return false; 1424b5a280c0SLe Tan } 1425b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 1426b5a280c0SLe Tan break; 1427b5a280c0SLe Tan 1428b5a280c0SLe Tan default: 1429b5a280c0SLe Tan VTD_DPRINTF(GENERAL, "error: invalid granularity in IOTLB Invalidate " 1430b5a280c0SLe Tan "Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1431b5a280c0SLe Tan inv_desc->hi, inv_desc->lo); 1432b5a280c0SLe Tan return false; 1433b5a280c0SLe Tan } 1434b5a280c0SLe Tan return true; 1435b5a280c0SLe Tan } 1436b5a280c0SLe Tan 143702a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s, 143802a2cbc8SPeter Xu VTDInvDesc *inv_desc) 143902a2cbc8SPeter Xu { 144002a2cbc8SPeter Xu VTD_DPRINTF(INV, "inv ir glob %d index %d mask %d", 144102a2cbc8SPeter Xu inv_desc->iec.granularity, 144202a2cbc8SPeter Xu inv_desc->iec.index, 144302a2cbc8SPeter Xu inv_desc->iec.index_mask); 144402a2cbc8SPeter Xu 144502a2cbc8SPeter Xu vtd_iec_notify_all(s, !inv_desc->iec.granularity, 144602a2cbc8SPeter Xu inv_desc->iec.index, 144702a2cbc8SPeter Xu inv_desc->iec.index_mask); 1448554f5e16SJason Wang return true; 1449554f5e16SJason Wang } 145002a2cbc8SPeter Xu 1451554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s, 1452554f5e16SJason Wang VTDInvDesc *inv_desc) 1453554f5e16SJason Wang { 1454554f5e16SJason Wang VTDAddressSpace *vtd_dev_as; 1455554f5e16SJason Wang IOMMUTLBEntry entry; 1456554f5e16SJason Wang struct VTDBus *vtd_bus; 1457554f5e16SJason Wang hwaddr addr; 1458554f5e16SJason Wang uint64_t sz; 1459554f5e16SJason Wang uint16_t sid; 1460554f5e16SJason Wang uint8_t devfn; 1461554f5e16SJason Wang bool size; 1462554f5e16SJason Wang uint8_t bus_num; 1463554f5e16SJason Wang 1464554f5e16SJason Wang addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi); 1465554f5e16SJason Wang sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo); 1466554f5e16SJason Wang devfn = sid & 0xff; 1467554f5e16SJason Wang bus_num = sid >> 8; 1468554f5e16SJason Wang size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi); 1469554f5e16SJason Wang 1470554f5e16SJason Wang if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) || 1471554f5e16SJason Wang (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) { 1472554f5e16SJason Wang VTD_DPRINTF(GENERAL, "error: non-zero reserved field in Device " 1473554f5e16SJason Wang "IOTLB Invalidate Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 1474554f5e16SJason Wang inv_desc->hi, inv_desc->lo); 1475554f5e16SJason Wang return false; 1476554f5e16SJason Wang } 1477554f5e16SJason Wang 1478554f5e16SJason Wang vtd_bus = vtd_find_as_from_bus_num(s, bus_num); 1479554f5e16SJason Wang if (!vtd_bus) { 1480554f5e16SJason Wang goto done; 1481554f5e16SJason Wang } 1482554f5e16SJason Wang 1483554f5e16SJason Wang vtd_dev_as = vtd_bus->dev_as[devfn]; 1484554f5e16SJason Wang if (!vtd_dev_as) { 1485554f5e16SJason Wang goto done; 1486554f5e16SJason Wang } 1487554f5e16SJason Wang 148804eb6247SJason Wang /* According to ATS spec table 2.4: 148904eb6247SJason Wang * S = 0, bits 15:12 = xxxx range size: 4K 149004eb6247SJason Wang * S = 1, bits 15:12 = xxx0 range size: 8K 149104eb6247SJason Wang * S = 1, bits 15:12 = xx01 range size: 16K 149204eb6247SJason Wang * S = 1, bits 15:12 = x011 range size: 32K 149304eb6247SJason Wang * S = 1, bits 15:12 = 0111 range size: 64K 149404eb6247SJason Wang * ... 149504eb6247SJason Wang */ 1496554f5e16SJason Wang if (size) { 149704eb6247SJason Wang sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT); 1498554f5e16SJason Wang addr &= ~(sz - 1); 1499554f5e16SJason Wang } else { 1500554f5e16SJason Wang sz = VTD_PAGE_SIZE; 1501554f5e16SJason Wang } 1502554f5e16SJason Wang 1503554f5e16SJason Wang entry.target_as = &vtd_dev_as->as; 1504554f5e16SJason Wang entry.addr_mask = sz - 1; 1505554f5e16SJason Wang entry.iova = addr; 1506554f5e16SJason Wang entry.perm = IOMMU_NONE; 1507554f5e16SJason Wang entry.translated_addr = 0; 1508554f5e16SJason Wang memory_region_notify_iommu(entry.target_as->root, entry); 1509554f5e16SJason Wang 1510554f5e16SJason Wang done: 151102a2cbc8SPeter Xu return true; 151202a2cbc8SPeter Xu } 151302a2cbc8SPeter Xu 1514ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s) 1515ed7b8fbcSLe Tan { 1516ed7b8fbcSLe Tan VTDInvDesc inv_desc; 1517ed7b8fbcSLe Tan uint8_t desc_type; 1518ed7b8fbcSLe Tan 1519ed7b8fbcSLe Tan VTD_DPRINTF(INV, "iq head %"PRIu16, s->iq_head); 1520ed7b8fbcSLe Tan if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) { 1521ed7b8fbcSLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 1522ed7b8fbcSLe Tan return false; 1523ed7b8fbcSLe Tan } 1524ed7b8fbcSLe Tan desc_type = inv_desc.lo & VTD_INV_DESC_TYPE; 1525ed7b8fbcSLe Tan /* FIXME: should update at first or at last? */ 1526ed7b8fbcSLe Tan s->iq_last_desc_type = desc_type; 1527ed7b8fbcSLe Tan 1528ed7b8fbcSLe Tan switch (desc_type) { 1529ed7b8fbcSLe Tan case VTD_INV_DESC_CC: 1530ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Context-cache Invalidate Descriptor hi 0x%"PRIx64 1531ed7b8fbcSLe Tan " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1532d92fa2dcSLe Tan if (!vtd_process_context_cache_desc(s, &inv_desc)) { 1533d92fa2dcSLe Tan return false; 1534d92fa2dcSLe Tan } 1535ed7b8fbcSLe Tan break; 1536ed7b8fbcSLe Tan 1537ed7b8fbcSLe Tan case VTD_INV_DESC_IOTLB: 1538ed7b8fbcSLe Tan VTD_DPRINTF(INV, "IOTLB Invalidate Descriptor hi 0x%"PRIx64 1539ed7b8fbcSLe Tan " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1540b5a280c0SLe Tan if (!vtd_process_iotlb_desc(s, &inv_desc)) { 1541b5a280c0SLe Tan return false; 1542b5a280c0SLe Tan } 1543ed7b8fbcSLe Tan break; 1544ed7b8fbcSLe Tan 1545ed7b8fbcSLe Tan case VTD_INV_DESC_WAIT: 1546ed7b8fbcSLe Tan VTD_DPRINTF(INV, "Invalidation Wait Descriptor hi 0x%"PRIx64 1547ed7b8fbcSLe Tan " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1548ed7b8fbcSLe Tan if (!vtd_process_wait_desc(s, &inv_desc)) { 1549ed7b8fbcSLe Tan return false; 1550ed7b8fbcSLe Tan } 1551ed7b8fbcSLe Tan break; 1552ed7b8fbcSLe Tan 1553b7910472SPeter Xu case VTD_INV_DESC_IEC: 155402a2cbc8SPeter Xu VTD_DPRINTF(INV, "Invalidation Interrupt Entry Cache " 155502a2cbc8SPeter Xu "Descriptor hi 0x%"PRIx64 " lo 0x%"PRIx64, 155602a2cbc8SPeter Xu inv_desc.hi, inv_desc.lo); 155702a2cbc8SPeter Xu if (!vtd_process_inv_iec_desc(s, &inv_desc)) { 155802a2cbc8SPeter Xu return false; 155902a2cbc8SPeter Xu } 1560b7910472SPeter Xu break; 1561b7910472SPeter Xu 1562554f5e16SJason Wang case VTD_INV_DESC_DEVICE: 1563554f5e16SJason Wang VTD_DPRINTF(INV, "Device IOTLB Invalidation Descriptor hi 0x%"PRIx64 1564554f5e16SJason Wang " lo 0x%"PRIx64, inv_desc.hi, inv_desc.lo); 1565554f5e16SJason Wang if (!vtd_process_device_iotlb_desc(s, &inv_desc)) { 1566554f5e16SJason Wang return false; 1567554f5e16SJason Wang } 1568554f5e16SJason Wang break; 1569554f5e16SJason Wang 1570ed7b8fbcSLe Tan default: 1571ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: unkonw Invalidation Descriptor type " 1572ed7b8fbcSLe Tan "hi 0x%"PRIx64 " lo 0x%"PRIx64 " type %"PRIu8, 1573ed7b8fbcSLe Tan inv_desc.hi, inv_desc.lo, desc_type); 1574ed7b8fbcSLe Tan return false; 1575ed7b8fbcSLe Tan } 1576ed7b8fbcSLe Tan s->iq_head++; 1577ed7b8fbcSLe Tan if (s->iq_head == s->iq_size) { 1578ed7b8fbcSLe Tan s->iq_head = 0; 1579ed7b8fbcSLe Tan } 1580ed7b8fbcSLe Tan return true; 1581ed7b8fbcSLe Tan } 1582ed7b8fbcSLe Tan 1583ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */ 1584ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s) 1585ed7b8fbcSLe Tan { 1586ed7b8fbcSLe Tan VTD_DPRINTF(INV, "fetch Invalidation Descriptors"); 1587ed7b8fbcSLe Tan if (s->iq_tail >= s->iq_size) { 1588ed7b8fbcSLe Tan /* Detects an invalid Tail pointer */ 1589ed7b8fbcSLe Tan VTD_DPRINTF(GENERAL, "error: iq_tail is %"PRIu16 1590ed7b8fbcSLe Tan " while iq_size is %"PRIu16, s->iq_tail, s->iq_size); 1591ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1592ed7b8fbcSLe Tan return; 1593ed7b8fbcSLe Tan } 1594ed7b8fbcSLe Tan while (s->iq_head != s->iq_tail) { 1595ed7b8fbcSLe Tan if (!vtd_process_inv_desc(s)) { 1596ed7b8fbcSLe Tan /* Invalidation Queue Errors */ 1597ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 1598ed7b8fbcSLe Tan break; 1599ed7b8fbcSLe Tan } 1600ed7b8fbcSLe Tan /* Must update the IQH_REG in time */ 1601ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 1602ed7b8fbcSLe Tan (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) & 1603ed7b8fbcSLe Tan VTD_IQH_QH_MASK); 1604ed7b8fbcSLe Tan } 1605ed7b8fbcSLe Tan } 1606ed7b8fbcSLe Tan 1607ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */ 1608ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s) 1609ed7b8fbcSLe Tan { 1610ed7b8fbcSLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG); 1611ed7b8fbcSLe Tan 1612ed7b8fbcSLe Tan s->iq_tail = VTD_IQT_QT(val); 1613ed7b8fbcSLe Tan VTD_DPRINTF(INV, "set iq tail %"PRIu16, s->iq_tail); 1614ed7b8fbcSLe Tan if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 1615ed7b8fbcSLe Tan /* Process Invalidation Queue here */ 1616ed7b8fbcSLe Tan vtd_fetch_inv_desc(s); 1617ed7b8fbcSLe Tan } 1618ed7b8fbcSLe Tan } 1619ed7b8fbcSLe Tan 16201da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s) 16211da12ec4SLe Tan { 16221da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 16231da12ec4SLe Tan uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 16241da12ec4SLe Tan uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE; 16251da12ec4SLe Tan 16261da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) { 16271da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 16281da12ec4SLe Tan VTD_DPRINTF(FLOG, "all pending interrupt conditions serviced, clear " 16291da12ec4SLe Tan "IP field of FECTL_REG"); 16301da12ec4SLe Tan } 1631ed7b8fbcSLe Tan /* FIXME: when IQE is Clear, should we try to fetch some Invalidation 1632ed7b8fbcSLe Tan * Descriptors if there are any when Queued Invalidation is enabled? 1633ed7b8fbcSLe Tan */ 16341da12ec4SLe Tan } 16351da12ec4SLe Tan 16361da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s) 16371da12ec4SLe Tan { 16381da12ec4SLe Tan uint32_t fectl_reg; 16391da12ec4SLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 16401da12ec4SLe Tan * need to compare the old value and the new value to conclude that 16411da12ec4SLe Tan * software clears the IM field? Or just check if the IM field is zero? 16421da12ec4SLe Tan */ 16431da12ec4SLe Tan fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 16441da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) { 16451da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 16461da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 16471da12ec4SLe Tan VTD_DPRINTF(FLOG, "IM field is cleared, generate " 16481da12ec4SLe Tan "fault event interrupt"); 16491da12ec4SLe Tan } 16501da12ec4SLe Tan } 16511da12ec4SLe Tan 1652ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s) 1653ed7b8fbcSLe Tan { 1654ed7b8fbcSLe Tan uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG); 1655ed7b8fbcSLe Tan uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 1656ed7b8fbcSLe Tan 1657ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) { 1658ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 1659ed7b8fbcSLe Tan VTD_DPRINTF(INV, "pending completion interrupt condition serviced, " 1660ed7b8fbcSLe Tan "clear IP field of IECTL_REG"); 1661ed7b8fbcSLe Tan } 1662ed7b8fbcSLe Tan } 1663ed7b8fbcSLe Tan 1664ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s) 1665ed7b8fbcSLe Tan { 1666ed7b8fbcSLe Tan uint32_t iectl_reg; 1667ed7b8fbcSLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 1668ed7b8fbcSLe Tan * need to compare the old value and the new value to conclude that 1669ed7b8fbcSLe Tan * software clears the IM field? Or just check if the IM field is zero? 1670ed7b8fbcSLe Tan */ 1671ed7b8fbcSLe Tan iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 1672ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) { 1673ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 1674ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 1675ed7b8fbcSLe Tan VTD_DPRINTF(INV, "IM field is cleared, generate " 1676ed7b8fbcSLe Tan "invalidation event interrupt"); 1677ed7b8fbcSLe Tan } 1678ed7b8fbcSLe Tan } 1679ed7b8fbcSLe Tan 16801da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size) 16811da12ec4SLe Tan { 16821da12ec4SLe Tan IntelIOMMUState *s = opaque; 16831da12ec4SLe Tan uint64_t val; 16841da12ec4SLe Tan 16851da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 16861da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64 16871da12ec4SLe Tan ", got 0x%"PRIx64 " %d", 16881da12ec4SLe Tan (uint64_t)DMAR_REG_SIZE, addr, size); 16891da12ec4SLe Tan return (uint64_t)-1; 16901da12ec4SLe Tan } 16911da12ec4SLe Tan 16921da12ec4SLe Tan switch (addr) { 16931da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 16941da12ec4SLe Tan case DMAR_RTADDR_REG: 16951da12ec4SLe Tan if (size == 4) { 16961da12ec4SLe Tan val = s->root & ((1ULL << 32) - 1); 16971da12ec4SLe Tan } else { 16981da12ec4SLe Tan val = s->root; 16991da12ec4SLe Tan } 17001da12ec4SLe Tan break; 17011da12ec4SLe Tan 17021da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 17031da12ec4SLe Tan assert(size == 4); 17041da12ec4SLe Tan val = s->root >> 32; 17051da12ec4SLe Tan break; 17061da12ec4SLe Tan 1707ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 1708ed7b8fbcSLe Tan case DMAR_IQA_REG: 1709ed7b8fbcSLe Tan val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS); 1710ed7b8fbcSLe Tan if (size == 4) { 1711ed7b8fbcSLe Tan val = val & ((1ULL << 32) - 1); 1712ed7b8fbcSLe Tan } 1713ed7b8fbcSLe Tan break; 1714ed7b8fbcSLe Tan 1715ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 1716ed7b8fbcSLe Tan assert(size == 4); 1717ed7b8fbcSLe Tan val = s->iq >> 32; 1718ed7b8fbcSLe Tan break; 1719ed7b8fbcSLe Tan 17201da12ec4SLe Tan default: 17211da12ec4SLe Tan if (size == 4) { 17221da12ec4SLe Tan val = vtd_get_long(s, addr); 17231da12ec4SLe Tan } else { 17241da12ec4SLe Tan val = vtd_get_quad(s, addr); 17251da12ec4SLe Tan } 17261da12ec4SLe Tan } 17271da12ec4SLe Tan VTD_DPRINTF(CSR, "addr 0x%"PRIx64 " size %d val 0x%"PRIx64, 17281da12ec4SLe Tan addr, size, val); 17291da12ec4SLe Tan return val; 17301da12ec4SLe Tan } 17311da12ec4SLe Tan 17321da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr, 17331da12ec4SLe Tan uint64_t val, unsigned size) 17341da12ec4SLe Tan { 17351da12ec4SLe Tan IntelIOMMUState *s = opaque; 17361da12ec4SLe Tan 17371da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 17381da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: addr outside region: max 0x%"PRIx64 17391da12ec4SLe Tan ", got 0x%"PRIx64 " %d", 17401da12ec4SLe Tan (uint64_t)DMAR_REG_SIZE, addr, size); 17411da12ec4SLe Tan return; 17421da12ec4SLe Tan } 17431da12ec4SLe Tan 17441da12ec4SLe Tan switch (addr) { 17451da12ec4SLe Tan /* Global Command Register, 32-bit */ 17461da12ec4SLe Tan case DMAR_GCMD_REG: 17471da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_GCMD_REG write addr 0x%"PRIx64 17481da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17491da12ec4SLe Tan vtd_set_long(s, addr, val); 17501da12ec4SLe Tan vtd_handle_gcmd_write(s); 17511da12ec4SLe Tan break; 17521da12ec4SLe Tan 17531da12ec4SLe Tan /* Context Command Register, 64-bit */ 17541da12ec4SLe Tan case DMAR_CCMD_REG: 17551da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_CCMD_REG write addr 0x%"PRIx64 17561da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17571da12ec4SLe Tan if (size == 4) { 17581da12ec4SLe Tan vtd_set_long(s, addr, val); 17591da12ec4SLe Tan } else { 17601da12ec4SLe Tan vtd_set_quad(s, addr, val); 17611da12ec4SLe Tan vtd_handle_ccmd_write(s); 17621da12ec4SLe Tan } 17631da12ec4SLe Tan break; 17641da12ec4SLe Tan 17651da12ec4SLe Tan case DMAR_CCMD_REG_HI: 17661da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_CCMD_REG_HI write addr 0x%"PRIx64 17671da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17681da12ec4SLe Tan assert(size == 4); 17691da12ec4SLe Tan vtd_set_long(s, addr, val); 17701da12ec4SLe Tan vtd_handle_ccmd_write(s); 17711da12ec4SLe Tan break; 17721da12ec4SLe Tan 17731da12ec4SLe Tan /* IOTLB Invalidation Register, 64-bit */ 17741da12ec4SLe Tan case DMAR_IOTLB_REG: 17751da12ec4SLe Tan VTD_DPRINTF(INV, "DMAR_IOTLB_REG write addr 0x%"PRIx64 17761da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17771da12ec4SLe Tan if (size == 4) { 17781da12ec4SLe Tan vtd_set_long(s, addr, val); 17791da12ec4SLe Tan } else { 17801da12ec4SLe Tan vtd_set_quad(s, addr, val); 17811da12ec4SLe Tan vtd_handle_iotlb_write(s); 17821da12ec4SLe Tan } 17831da12ec4SLe Tan break; 17841da12ec4SLe Tan 17851da12ec4SLe Tan case DMAR_IOTLB_REG_HI: 17861da12ec4SLe Tan VTD_DPRINTF(INV, "DMAR_IOTLB_REG_HI write addr 0x%"PRIx64 17871da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 17881da12ec4SLe Tan assert(size == 4); 17891da12ec4SLe Tan vtd_set_long(s, addr, val); 17901da12ec4SLe Tan vtd_handle_iotlb_write(s); 17911da12ec4SLe Tan break; 17921da12ec4SLe Tan 1793b5a280c0SLe Tan /* Invalidate Address Register, 64-bit */ 1794b5a280c0SLe Tan case DMAR_IVA_REG: 1795b5a280c0SLe Tan VTD_DPRINTF(INV, "DMAR_IVA_REG write addr 0x%"PRIx64 1796b5a280c0SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1797b5a280c0SLe Tan if (size == 4) { 1798b5a280c0SLe Tan vtd_set_long(s, addr, val); 1799b5a280c0SLe Tan } else { 1800b5a280c0SLe Tan vtd_set_quad(s, addr, val); 1801b5a280c0SLe Tan } 1802b5a280c0SLe Tan break; 1803b5a280c0SLe Tan 1804b5a280c0SLe Tan case DMAR_IVA_REG_HI: 1805b5a280c0SLe Tan VTD_DPRINTF(INV, "DMAR_IVA_REG_HI write addr 0x%"PRIx64 1806b5a280c0SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1807b5a280c0SLe Tan assert(size == 4); 1808b5a280c0SLe Tan vtd_set_long(s, addr, val); 1809b5a280c0SLe Tan break; 1810b5a280c0SLe Tan 18111da12ec4SLe Tan /* Fault Status Register, 32-bit */ 18121da12ec4SLe Tan case DMAR_FSTS_REG: 18131da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FSTS_REG write addr 0x%"PRIx64 18141da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18151da12ec4SLe Tan assert(size == 4); 18161da12ec4SLe Tan vtd_set_long(s, addr, val); 18171da12ec4SLe Tan vtd_handle_fsts_write(s); 18181da12ec4SLe Tan break; 18191da12ec4SLe Tan 18201da12ec4SLe Tan /* Fault Event Control Register, 32-bit */ 18211da12ec4SLe Tan case DMAR_FECTL_REG: 18221da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FECTL_REG write addr 0x%"PRIx64 18231da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18241da12ec4SLe Tan assert(size == 4); 18251da12ec4SLe Tan vtd_set_long(s, addr, val); 18261da12ec4SLe Tan vtd_handle_fectl_write(s); 18271da12ec4SLe Tan break; 18281da12ec4SLe Tan 18291da12ec4SLe Tan /* Fault Event Data Register, 32-bit */ 18301da12ec4SLe Tan case DMAR_FEDATA_REG: 18311da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEDATA_REG write addr 0x%"PRIx64 18321da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18331da12ec4SLe Tan assert(size == 4); 18341da12ec4SLe Tan vtd_set_long(s, addr, val); 18351da12ec4SLe Tan break; 18361da12ec4SLe Tan 18371da12ec4SLe Tan /* Fault Event Address Register, 32-bit */ 18381da12ec4SLe Tan case DMAR_FEADDR_REG: 18391da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEADDR_REG write addr 0x%"PRIx64 18401da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18411da12ec4SLe Tan assert(size == 4); 18421da12ec4SLe Tan vtd_set_long(s, addr, val); 18431da12ec4SLe Tan break; 18441da12ec4SLe Tan 18451da12ec4SLe Tan /* Fault Event Upper Address Register, 32-bit */ 18461da12ec4SLe Tan case DMAR_FEUADDR_REG: 18471da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FEUADDR_REG write addr 0x%"PRIx64 18481da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18491da12ec4SLe Tan assert(size == 4); 18501da12ec4SLe Tan vtd_set_long(s, addr, val); 18511da12ec4SLe Tan break; 18521da12ec4SLe Tan 18531da12ec4SLe Tan /* Protected Memory Enable Register, 32-bit */ 18541da12ec4SLe Tan case DMAR_PMEN_REG: 18551da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_PMEN_REG write addr 0x%"PRIx64 18561da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18571da12ec4SLe Tan assert(size == 4); 18581da12ec4SLe Tan vtd_set_long(s, addr, val); 18591da12ec4SLe Tan break; 18601da12ec4SLe Tan 18611da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 18621da12ec4SLe Tan case DMAR_RTADDR_REG: 18631da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_RTADDR_REG write addr 0x%"PRIx64 18641da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18651da12ec4SLe Tan if (size == 4) { 18661da12ec4SLe Tan vtd_set_long(s, addr, val); 18671da12ec4SLe Tan } else { 18681da12ec4SLe Tan vtd_set_quad(s, addr, val); 18691da12ec4SLe Tan } 18701da12ec4SLe Tan break; 18711da12ec4SLe Tan 18721da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 18731da12ec4SLe Tan VTD_DPRINTF(CSR, "DMAR_RTADDR_REG_HI write addr 0x%"PRIx64 18741da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 18751da12ec4SLe Tan assert(size == 4); 18761da12ec4SLe Tan vtd_set_long(s, addr, val); 18771da12ec4SLe Tan break; 18781da12ec4SLe Tan 1879ed7b8fbcSLe Tan /* Invalidation Queue Tail Register, 64-bit */ 1880ed7b8fbcSLe Tan case DMAR_IQT_REG: 1881ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQT_REG write addr 0x%"PRIx64 1882ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1883ed7b8fbcSLe Tan if (size == 4) { 1884ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1885ed7b8fbcSLe Tan } else { 1886ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 1887ed7b8fbcSLe Tan } 1888ed7b8fbcSLe Tan vtd_handle_iqt_write(s); 1889ed7b8fbcSLe Tan break; 1890ed7b8fbcSLe Tan 1891ed7b8fbcSLe Tan case DMAR_IQT_REG_HI: 1892ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQT_REG_HI write addr 0x%"PRIx64 1893ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1894ed7b8fbcSLe Tan assert(size == 4); 1895ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1896ed7b8fbcSLe Tan /* 19:63 of IQT_REG is RsvdZ, do nothing here */ 1897ed7b8fbcSLe Tan break; 1898ed7b8fbcSLe Tan 1899ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 1900ed7b8fbcSLe Tan case DMAR_IQA_REG: 1901ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG write addr 0x%"PRIx64 1902ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1903ed7b8fbcSLe Tan if (size == 4) { 1904ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1905ed7b8fbcSLe Tan } else { 1906ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 1907ed7b8fbcSLe Tan } 1908ed7b8fbcSLe Tan break; 1909ed7b8fbcSLe Tan 1910ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 1911ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IQA_REG_HI write addr 0x%"PRIx64 1912ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1913ed7b8fbcSLe Tan assert(size == 4); 1914ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1915ed7b8fbcSLe Tan break; 1916ed7b8fbcSLe Tan 1917ed7b8fbcSLe Tan /* Invalidation Completion Status Register, 32-bit */ 1918ed7b8fbcSLe Tan case DMAR_ICS_REG: 1919ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_ICS_REG write addr 0x%"PRIx64 1920ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1921ed7b8fbcSLe Tan assert(size == 4); 1922ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1923ed7b8fbcSLe Tan vtd_handle_ics_write(s); 1924ed7b8fbcSLe Tan break; 1925ed7b8fbcSLe Tan 1926ed7b8fbcSLe Tan /* Invalidation Event Control Register, 32-bit */ 1927ed7b8fbcSLe Tan case DMAR_IECTL_REG: 1928ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IECTL_REG write addr 0x%"PRIx64 1929ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1930ed7b8fbcSLe Tan assert(size == 4); 1931ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1932ed7b8fbcSLe Tan vtd_handle_iectl_write(s); 1933ed7b8fbcSLe Tan break; 1934ed7b8fbcSLe Tan 1935ed7b8fbcSLe Tan /* Invalidation Event Data Register, 32-bit */ 1936ed7b8fbcSLe Tan case DMAR_IEDATA_REG: 1937ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEDATA_REG write addr 0x%"PRIx64 1938ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1939ed7b8fbcSLe Tan assert(size == 4); 1940ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1941ed7b8fbcSLe Tan break; 1942ed7b8fbcSLe Tan 1943ed7b8fbcSLe Tan /* Invalidation Event Address Register, 32-bit */ 1944ed7b8fbcSLe Tan case DMAR_IEADDR_REG: 1945ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEADDR_REG write addr 0x%"PRIx64 1946ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1947ed7b8fbcSLe Tan assert(size == 4); 1948ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1949ed7b8fbcSLe Tan break; 1950ed7b8fbcSLe Tan 1951ed7b8fbcSLe Tan /* Invalidation Event Upper Address Register, 32-bit */ 1952ed7b8fbcSLe Tan case DMAR_IEUADDR_REG: 1953ed7b8fbcSLe Tan VTD_DPRINTF(INV, "DMAR_IEUADDR_REG write addr 0x%"PRIx64 1954ed7b8fbcSLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 1955ed7b8fbcSLe Tan assert(size == 4); 1956ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 1957ed7b8fbcSLe Tan break; 1958ed7b8fbcSLe Tan 19591da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 19601da12ec4SLe Tan case DMAR_FRCD_REG_0_0: 19611da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_0 write addr 0x%"PRIx64 19621da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19631da12ec4SLe Tan if (size == 4) { 19641da12ec4SLe Tan vtd_set_long(s, addr, val); 19651da12ec4SLe Tan } else { 19661da12ec4SLe Tan vtd_set_quad(s, addr, val); 19671da12ec4SLe Tan } 19681da12ec4SLe Tan break; 19691da12ec4SLe Tan 19701da12ec4SLe Tan case DMAR_FRCD_REG_0_1: 19711da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_1 write addr 0x%"PRIx64 19721da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19731da12ec4SLe Tan assert(size == 4); 19741da12ec4SLe Tan vtd_set_long(s, addr, val); 19751da12ec4SLe Tan break; 19761da12ec4SLe Tan 19771da12ec4SLe Tan case DMAR_FRCD_REG_0_2: 19781da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_2 write addr 0x%"PRIx64 19791da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19801da12ec4SLe Tan if (size == 4) { 19811da12ec4SLe Tan vtd_set_long(s, addr, val); 19821da12ec4SLe Tan } else { 19831da12ec4SLe Tan vtd_set_quad(s, addr, val); 19841da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 19851da12ec4SLe Tan vtd_update_fsts_ppf(s); 19861da12ec4SLe Tan } 19871da12ec4SLe Tan break; 19881da12ec4SLe Tan 19891da12ec4SLe Tan case DMAR_FRCD_REG_0_3: 19901da12ec4SLe Tan VTD_DPRINTF(FLOG, "DMAR_FRCD_REG_0_3 write addr 0x%"PRIx64 19911da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 19921da12ec4SLe Tan assert(size == 4); 19931da12ec4SLe Tan vtd_set_long(s, addr, val); 19941da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 19951da12ec4SLe Tan vtd_update_fsts_ppf(s); 19961da12ec4SLe Tan break; 19971da12ec4SLe Tan 1998a5861439SPeter Xu case DMAR_IRTA_REG: 1999a5861439SPeter Xu VTD_DPRINTF(IR, "DMAR_IRTA_REG write addr 0x%"PRIx64 2000a5861439SPeter Xu ", size %d, val 0x%"PRIx64, addr, size, val); 2001a5861439SPeter Xu if (size == 4) { 2002a5861439SPeter Xu vtd_set_long(s, addr, val); 2003a5861439SPeter Xu } else { 2004a5861439SPeter Xu vtd_set_quad(s, addr, val); 2005a5861439SPeter Xu } 2006a5861439SPeter Xu break; 2007a5861439SPeter Xu 2008a5861439SPeter Xu case DMAR_IRTA_REG_HI: 2009a5861439SPeter Xu VTD_DPRINTF(IR, "DMAR_IRTA_REG_HI write addr 0x%"PRIx64 2010a5861439SPeter Xu ", size %d, val 0x%"PRIx64, addr, size, val); 2011a5861439SPeter Xu assert(size == 4); 2012a5861439SPeter Xu vtd_set_long(s, addr, val); 2013a5861439SPeter Xu break; 2014a5861439SPeter Xu 20151da12ec4SLe Tan default: 20161da12ec4SLe Tan VTD_DPRINTF(GENERAL, "error: unhandled reg write addr 0x%"PRIx64 20171da12ec4SLe Tan ", size %d, val 0x%"PRIx64, addr, size, val); 20181da12ec4SLe Tan if (size == 4) { 20191da12ec4SLe Tan vtd_set_long(s, addr, val); 20201da12ec4SLe Tan } else { 20211da12ec4SLe Tan vtd_set_quad(s, addr, val); 20221da12ec4SLe Tan } 20231da12ec4SLe Tan } 20241da12ec4SLe Tan } 20251da12ec4SLe Tan 20261da12ec4SLe Tan static IOMMUTLBEntry vtd_iommu_translate(MemoryRegion *iommu, hwaddr addr, 20271da12ec4SLe Tan bool is_write) 20281da12ec4SLe Tan { 20291da12ec4SLe Tan VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 20301da12ec4SLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 20311da12ec4SLe Tan IOMMUTLBEntry ret = { 20321da12ec4SLe Tan .target_as = &address_space_memory, 20331da12ec4SLe Tan .iova = addr, 20341da12ec4SLe Tan .translated_addr = 0, 20351da12ec4SLe Tan .addr_mask = ~(hwaddr)0, 20361da12ec4SLe Tan .perm = IOMMU_NONE, 20371da12ec4SLe Tan }; 20381da12ec4SLe Tan 20391da12ec4SLe Tan if (!s->dmar_enabled) { 20401da12ec4SLe Tan /* DMAR disabled, passthrough, use 4k-page*/ 20411da12ec4SLe Tan ret.iova = addr & VTD_PAGE_MASK_4K; 20421da12ec4SLe Tan ret.translated_addr = addr & VTD_PAGE_MASK_4K; 20431da12ec4SLe Tan ret.addr_mask = ~VTD_PAGE_MASK_4K; 20441da12ec4SLe Tan ret.perm = IOMMU_RW; 20451da12ec4SLe Tan return ret; 20461da12ec4SLe Tan } 20471da12ec4SLe Tan 20487df953bdSKnut Omang vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, addr, 2049d92fa2dcSLe Tan is_write, &ret); 20501da12ec4SLe Tan VTD_DPRINTF(MMU, 20511da12ec4SLe Tan "bus %"PRIu8 " slot %"PRIu8 " func %"PRIu8 " devfn %"PRIu8 20527df953bdSKnut Omang " gpa 0x%"PRIx64 " hpa 0x%"PRIx64, pci_bus_num(vtd_as->bus), 2053d92fa2dcSLe Tan VTD_PCI_SLOT(vtd_as->devfn), VTD_PCI_FUNC(vtd_as->devfn), 2054d92fa2dcSLe Tan vtd_as->devfn, addr, ret.translated_addr); 20551da12ec4SLe Tan return ret; 20561da12ec4SLe Tan } 20571da12ec4SLe Tan 20585bf3d319SPeter Xu static void vtd_iommu_notify_flag_changed(MemoryRegion *iommu, 20595bf3d319SPeter Xu IOMMUNotifierFlag old, 20605bf3d319SPeter Xu IOMMUNotifierFlag new) 20613cb3b154SAlex Williamson { 20623cb3b154SAlex Williamson VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 20633cb3b154SAlex Williamson 2064a3276f78SPeter Xu if (new & IOMMU_NOTIFIER_MAP) { 2065a3276f78SPeter Xu error_report("Device at bus %s addr %02x.%d requires iommu " 2066a3276f78SPeter Xu "notifier which is currently not supported by " 2067a3276f78SPeter Xu "intel-iommu emulation", 20683cb3b154SAlex Williamson vtd_as->bus->qbus.name, PCI_SLOT(vtd_as->devfn), 20693cb3b154SAlex Williamson PCI_FUNC(vtd_as->devfn)); 2070a3276f78SPeter Xu exit(1); 2071a3276f78SPeter Xu } 20723cb3b154SAlex Williamson } 20733cb3b154SAlex Williamson 20741da12ec4SLe Tan static const VMStateDescription vtd_vmstate = { 20751da12ec4SLe Tan .name = "iommu-intel", 20768cdcf3c1SPeter Xu .version_id = 1, 20778cdcf3c1SPeter Xu .minimum_version_id = 1, 20788cdcf3c1SPeter Xu .priority = MIG_PRI_IOMMU, 20798cdcf3c1SPeter Xu .fields = (VMStateField[]) { 20808cdcf3c1SPeter Xu VMSTATE_UINT64(root, IntelIOMMUState), 20818cdcf3c1SPeter Xu VMSTATE_UINT64(intr_root, IntelIOMMUState), 20828cdcf3c1SPeter Xu VMSTATE_UINT64(iq, IntelIOMMUState), 20838cdcf3c1SPeter Xu VMSTATE_UINT32(intr_size, IntelIOMMUState), 20848cdcf3c1SPeter Xu VMSTATE_UINT16(iq_head, IntelIOMMUState), 20858cdcf3c1SPeter Xu VMSTATE_UINT16(iq_tail, IntelIOMMUState), 20868cdcf3c1SPeter Xu VMSTATE_UINT16(iq_size, IntelIOMMUState), 20878cdcf3c1SPeter Xu VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState), 20888cdcf3c1SPeter Xu VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE), 20898cdcf3c1SPeter Xu VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState), 20908cdcf3c1SPeter Xu VMSTATE_BOOL(root_extended, IntelIOMMUState), 20918cdcf3c1SPeter Xu VMSTATE_BOOL(dmar_enabled, IntelIOMMUState), 20928cdcf3c1SPeter Xu VMSTATE_BOOL(qi_enabled, IntelIOMMUState), 20938cdcf3c1SPeter Xu VMSTATE_BOOL(intr_enabled, IntelIOMMUState), 20948cdcf3c1SPeter Xu VMSTATE_BOOL(intr_eime, IntelIOMMUState), 20958cdcf3c1SPeter Xu VMSTATE_END_OF_LIST() 20968cdcf3c1SPeter Xu } 20971da12ec4SLe Tan }; 20981da12ec4SLe Tan 20991da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = { 21001da12ec4SLe Tan .read = vtd_mem_read, 21011da12ec4SLe Tan .write = vtd_mem_write, 21021da12ec4SLe Tan .endianness = DEVICE_LITTLE_ENDIAN, 21031da12ec4SLe Tan .impl = { 21041da12ec4SLe Tan .min_access_size = 4, 21051da12ec4SLe Tan .max_access_size = 8, 21061da12ec4SLe Tan }, 21071da12ec4SLe Tan .valid = { 21081da12ec4SLe Tan .min_access_size = 4, 21091da12ec4SLe Tan .max_access_size = 8, 21101da12ec4SLe Tan }, 21111da12ec4SLe Tan }; 21121da12ec4SLe Tan 21131da12ec4SLe Tan static Property vtd_properties[] = { 21141da12ec4SLe Tan DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0), 2115e6b6af05SRadim Krčmář DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim, 2116e6b6af05SRadim Krčmář ON_OFF_AUTO_AUTO), 2117fb506e70SRadim Krčmář DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false), 2118*3b40f0e5SAviv Ben-David DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE), 21191da12ec4SLe Tan DEFINE_PROP_END_OF_LIST(), 21201da12ec4SLe Tan }; 21211da12ec4SLe Tan 2122651e4cefSPeter Xu /* Read IRTE entry with specific index */ 2123651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index, 2124bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry *entry, uint16_t sid) 2125651e4cefSPeter Xu { 2126ede9c94aSPeter Xu static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \ 2127ede9c94aSPeter Xu {0xffff, 0xfffb, 0xfff9, 0xfff8}; 2128651e4cefSPeter Xu dma_addr_t addr = 0x00; 2129ede9c94aSPeter Xu uint16_t mask, source_id; 2130ede9c94aSPeter Xu uint8_t bus, bus_max, bus_min; 2131651e4cefSPeter Xu 2132651e4cefSPeter Xu addr = iommu->intr_root + index * sizeof(*entry); 2133651e4cefSPeter Xu if (dma_memory_read(&address_space_memory, addr, entry, 2134651e4cefSPeter Xu sizeof(*entry))) { 2135651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: fail to access IR root at 0x%"PRIx64 2136651e4cefSPeter Xu " + %"PRIu16, iommu->intr_root, index); 2137651e4cefSPeter Xu return -VTD_FR_IR_ROOT_INVAL; 2138651e4cefSPeter Xu } 2139651e4cefSPeter Xu 2140bc38ee10SMichael S. Tsirkin if (!entry->irte.present) { 2141651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: present flag not set in IRTE" 2142651e4cefSPeter Xu " entry index %u value 0x%"PRIx64 " 0x%"PRIx64, 2143651e4cefSPeter Xu index, le64_to_cpu(entry->data[1]), 2144651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2145651e4cefSPeter Xu return -VTD_FR_IR_ENTRY_P; 2146651e4cefSPeter Xu } 2147651e4cefSPeter Xu 2148bc38ee10SMichael S. Tsirkin if (entry->irte.__reserved_0 || entry->irte.__reserved_1 || 2149bc38ee10SMichael S. Tsirkin entry->irte.__reserved_2) { 2150651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: IRTE entry index %"PRIu16 2151651e4cefSPeter Xu " reserved fields non-zero: 0x%"PRIx64 " 0x%"PRIx64, 2152651e4cefSPeter Xu index, le64_to_cpu(entry->data[1]), 2153651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2154651e4cefSPeter Xu return -VTD_FR_IR_IRTE_RSVD; 2155651e4cefSPeter Xu } 2156651e4cefSPeter Xu 2157ede9c94aSPeter Xu if (sid != X86_IOMMU_SID_INVALID) { 2158ede9c94aSPeter Xu /* Validate IRTE SID */ 2159bc38ee10SMichael S. Tsirkin source_id = le32_to_cpu(entry->irte.source_id); 2160bc38ee10SMichael S. Tsirkin switch (entry->irte.sid_vtype) { 2161ede9c94aSPeter Xu case VTD_SVT_NONE: 2162ede9c94aSPeter Xu VTD_DPRINTF(IR, "No SID validation for IRTE index %d", index); 2163ede9c94aSPeter Xu break; 2164ede9c94aSPeter Xu 2165ede9c94aSPeter Xu case VTD_SVT_ALL: 2166bc38ee10SMichael S. Tsirkin mask = vtd_svt_mask[entry->irte.sid_q]; 2167ede9c94aSPeter Xu if ((source_id & mask) != (sid & mask)) { 2168ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "SID validation for IRTE index " 2169ede9c94aSPeter Xu "%d failed (reqid 0x%04x sid 0x%04x)", index, 2170ede9c94aSPeter Xu sid, source_id); 2171ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2172ede9c94aSPeter Xu } 2173ede9c94aSPeter Xu break; 2174ede9c94aSPeter Xu 2175ede9c94aSPeter Xu case VTD_SVT_BUS: 2176ede9c94aSPeter Xu bus_max = source_id >> 8; 2177ede9c94aSPeter Xu bus_min = source_id & 0xff; 2178ede9c94aSPeter Xu bus = sid >> 8; 2179ede9c94aSPeter Xu if (bus > bus_max || bus < bus_min) { 2180ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "SID validation for IRTE index %d " 2181ede9c94aSPeter Xu "failed (bus %d outside %d-%d)", index, bus, 2182ede9c94aSPeter Xu bus_min, bus_max); 2183ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2184ede9c94aSPeter Xu } 2185ede9c94aSPeter Xu break; 2186ede9c94aSPeter Xu 2187ede9c94aSPeter Xu default: 2188ede9c94aSPeter Xu VTD_DPRINTF(GENERAL, "Invalid SVT bits (0x%x) in IRTE index " 2189bc38ee10SMichael S. Tsirkin "%d", entry->irte.sid_vtype, index); 2190ede9c94aSPeter Xu /* Take this as verification failure. */ 2191ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2192ede9c94aSPeter Xu break; 2193ede9c94aSPeter Xu } 2194ede9c94aSPeter Xu } 2195651e4cefSPeter Xu 2196651e4cefSPeter Xu return 0; 2197651e4cefSPeter Xu } 2198651e4cefSPeter Xu 2199651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */ 2200ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, 2201ede9c94aSPeter Xu VTDIrq *irq, uint16_t sid) 2202651e4cefSPeter Xu { 2203bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry irte = {}; 2204651e4cefSPeter Xu int ret = 0; 2205651e4cefSPeter Xu 2206ede9c94aSPeter Xu ret = vtd_irte_get(iommu, index, &irte, sid); 2207651e4cefSPeter Xu if (ret) { 2208651e4cefSPeter Xu return ret; 2209651e4cefSPeter Xu } 2210651e4cefSPeter Xu 2211bc38ee10SMichael S. Tsirkin irq->trigger_mode = irte.irte.trigger_mode; 2212bc38ee10SMichael S. Tsirkin irq->vector = irte.irte.vector; 2213bc38ee10SMichael S. Tsirkin irq->delivery_mode = irte.irte.delivery_mode; 2214bc38ee10SMichael S. Tsirkin irq->dest = le32_to_cpu(irte.irte.dest_id); 221528589311SJan Kiszka if (!iommu->intr_eime) { 2216651e4cefSPeter Xu #define VTD_IR_APIC_DEST_MASK (0xff00ULL) 2217651e4cefSPeter Xu #define VTD_IR_APIC_DEST_SHIFT (8) 221828589311SJan Kiszka irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >> 2219651e4cefSPeter Xu VTD_IR_APIC_DEST_SHIFT; 222028589311SJan Kiszka } 2221bc38ee10SMichael S. Tsirkin irq->dest_mode = irte.irte.dest_mode; 2222bc38ee10SMichael S. Tsirkin irq->redir_hint = irte.irte.redir_hint; 2223651e4cefSPeter Xu 2224651e4cefSPeter Xu VTD_DPRINTF(IR, "remapping interrupt index %d: trig:%u,vec:%u," 2225651e4cefSPeter Xu "deliver:%u,dest:%u,dest_mode:%u", index, 2226651e4cefSPeter Xu irq->trigger_mode, irq->vector, irq->delivery_mode, 2227651e4cefSPeter Xu irq->dest, irq->dest_mode); 2228651e4cefSPeter Xu 2229651e4cefSPeter Xu return 0; 2230651e4cefSPeter Xu } 2231651e4cefSPeter Xu 2232651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */ 2233651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out) 2234651e4cefSPeter Xu { 2235651e4cefSPeter Xu VTD_MSIMessage msg = {}; 2236651e4cefSPeter Xu 2237651e4cefSPeter Xu /* Generate address bits */ 2238651e4cefSPeter Xu msg.dest_mode = irq->dest_mode; 2239651e4cefSPeter Xu msg.redir_hint = irq->redir_hint; 2240651e4cefSPeter Xu msg.dest = irq->dest; 224132946019SRadim Krčmář msg.__addr_hi = irq->dest & 0xffffff00; 2242651e4cefSPeter Xu msg.__addr_head = cpu_to_le32(0xfee); 2243651e4cefSPeter Xu /* Keep this from original MSI address bits */ 2244651e4cefSPeter Xu msg.__not_used = irq->msi_addr_last_bits; 2245651e4cefSPeter Xu 2246651e4cefSPeter Xu /* Generate data bits */ 2247651e4cefSPeter Xu msg.vector = irq->vector; 2248651e4cefSPeter Xu msg.delivery_mode = irq->delivery_mode; 2249651e4cefSPeter Xu msg.level = 1; 2250651e4cefSPeter Xu msg.trigger_mode = irq->trigger_mode; 2251651e4cefSPeter Xu 2252651e4cefSPeter Xu msg_out->address = msg.msi_addr; 2253651e4cefSPeter Xu msg_out->data = msg.msi_data; 2254651e4cefSPeter Xu } 2255651e4cefSPeter Xu 2256651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */ 2257651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu, 2258651e4cefSPeter Xu MSIMessage *origin, 2259ede9c94aSPeter Xu MSIMessage *translated, 2260ede9c94aSPeter Xu uint16_t sid) 2261651e4cefSPeter Xu { 2262651e4cefSPeter Xu int ret = 0; 2263651e4cefSPeter Xu VTD_IR_MSIAddress addr; 2264651e4cefSPeter Xu uint16_t index; 226509cd058aSMichael S. Tsirkin VTDIrq irq = {}; 2266651e4cefSPeter Xu 2267651e4cefSPeter Xu assert(origin && translated); 2268651e4cefSPeter Xu 2269651e4cefSPeter Xu if (!iommu || !iommu->intr_enabled) { 2270651e4cefSPeter Xu goto do_not_translate; 2271651e4cefSPeter Xu } 2272651e4cefSPeter Xu 2273651e4cefSPeter Xu if (origin->address & VTD_MSI_ADDR_HI_MASK) { 2274651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI addr high 32 bits nonzero" 2275651e4cefSPeter Xu " during interrupt remapping: 0x%"PRIx32, 2276651e4cefSPeter Xu (uint32_t)((origin->address & VTD_MSI_ADDR_HI_MASK) >> \ 2277651e4cefSPeter Xu VTD_MSI_ADDR_HI_SHIFT)); 2278651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2279651e4cefSPeter Xu } 2280651e4cefSPeter Xu 2281651e4cefSPeter Xu addr.data = origin->address & VTD_MSI_ADDR_LO_MASK; 22821a43713bSPeter Xu if (addr.addr.__head != 0xfee) { 2283651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI addr low 32 bits invalid: " 2284651e4cefSPeter Xu "0x%"PRIx32, addr.data); 2285651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2286651e4cefSPeter Xu } 2287651e4cefSPeter Xu 2288651e4cefSPeter Xu /* This is compatible mode. */ 2289bc38ee10SMichael S. Tsirkin if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) { 2290651e4cefSPeter Xu goto do_not_translate; 2291651e4cefSPeter Xu } 2292651e4cefSPeter Xu 2293bc38ee10SMichael S. Tsirkin index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l); 2294651e4cefSPeter Xu 2295651e4cefSPeter Xu #define VTD_IR_MSI_DATA_SUBHANDLE (0x0000ffff) 2296651e4cefSPeter Xu #define VTD_IR_MSI_DATA_RESERVED (0xffff0000) 2297651e4cefSPeter Xu 2298bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2299651e4cefSPeter Xu /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */ 2300651e4cefSPeter Xu index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE; 2301651e4cefSPeter Xu } 2302651e4cefSPeter Xu 2303ede9c94aSPeter Xu ret = vtd_remap_irq_get(iommu, index, &irq, sid); 2304651e4cefSPeter Xu if (ret) { 2305651e4cefSPeter Xu return ret; 2306651e4cefSPeter Xu } 2307651e4cefSPeter Xu 2308bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2309651e4cefSPeter Xu VTD_DPRINTF(IR, "received MSI interrupt"); 2310651e4cefSPeter Xu if (origin->data & VTD_IR_MSI_DATA_RESERVED) { 2311651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "error: MSI data bits non-zero for " 2312651e4cefSPeter Xu "interrupt remappable entry: 0x%"PRIx32, 2313651e4cefSPeter Xu origin->data); 2314651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2315651e4cefSPeter Xu } 2316651e4cefSPeter Xu } else { 2317651e4cefSPeter Xu uint8_t vector = origin->data & 0xff; 2318dea651a9SFeng Wu uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; 2319dea651a9SFeng Wu 2320651e4cefSPeter Xu VTD_DPRINTF(IR, "received IOAPIC interrupt"); 2321651e4cefSPeter Xu /* IOAPIC entry vector should be aligned with IRTE vector 2322651e4cefSPeter Xu * (see vt-d spec 5.1.5.1). */ 2323651e4cefSPeter Xu if (vector != irq.vector) { 2324651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "IOAPIC vector inconsistent: " 2325651e4cefSPeter Xu "entry: %d, IRTE: %d, index: %d", 2326651e4cefSPeter Xu vector, irq.vector, index); 2327651e4cefSPeter Xu } 2328dea651a9SFeng Wu 2329dea651a9SFeng Wu /* The Trigger Mode field must match the Trigger Mode in the IRTE. 2330dea651a9SFeng Wu * (see vt-d spec 5.1.5.1). */ 2331dea651a9SFeng Wu if (trigger_mode != irq.trigger_mode) { 2332dea651a9SFeng Wu VTD_DPRINTF(GENERAL, "IOAPIC trigger mode inconsistent: " 2333dea651a9SFeng Wu "entry: %u, IRTE: %u, index: %d", 2334dea651a9SFeng Wu trigger_mode, irq.trigger_mode, index); 2335dea651a9SFeng Wu } 2336dea651a9SFeng Wu 2337651e4cefSPeter Xu } 2338651e4cefSPeter Xu 2339651e4cefSPeter Xu /* 2340651e4cefSPeter Xu * We'd better keep the last two bits, assuming that guest OS 2341651e4cefSPeter Xu * might modify it. Keep it does not hurt after all. 2342651e4cefSPeter Xu */ 2343bc38ee10SMichael S. Tsirkin irq.msi_addr_last_bits = addr.addr.__not_care; 2344651e4cefSPeter Xu 2345651e4cefSPeter Xu /* Translate VTDIrq to MSI message */ 2346651e4cefSPeter Xu vtd_generate_msi_message(&irq, translated); 2347651e4cefSPeter Xu 2348651e4cefSPeter Xu VTD_DPRINTF(IR, "mapping MSI 0x%"PRIx64":0x%"PRIx32 " -> " 2349651e4cefSPeter Xu "0x%"PRIx64":0x%"PRIx32, origin->address, origin->data, 2350651e4cefSPeter Xu translated->address, translated->data); 2351651e4cefSPeter Xu return 0; 2352651e4cefSPeter Xu 2353651e4cefSPeter Xu do_not_translate: 2354651e4cefSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2355651e4cefSPeter Xu return 0; 2356651e4cefSPeter Xu } 2357651e4cefSPeter Xu 23588b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src, 23598b5ed7dfSPeter Xu MSIMessage *dst, uint16_t sid) 23608b5ed7dfSPeter Xu { 2361ede9c94aSPeter Xu return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu), 2362ede9c94aSPeter Xu src, dst, sid); 23638b5ed7dfSPeter Xu } 23648b5ed7dfSPeter Xu 2365651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr, 2366651e4cefSPeter Xu uint64_t *data, unsigned size, 2367651e4cefSPeter Xu MemTxAttrs attrs) 2368651e4cefSPeter Xu { 2369651e4cefSPeter Xu return MEMTX_OK; 2370651e4cefSPeter Xu } 2371651e4cefSPeter Xu 2372651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr, 2373651e4cefSPeter Xu uint64_t value, unsigned size, 2374651e4cefSPeter Xu MemTxAttrs attrs) 2375651e4cefSPeter Xu { 2376651e4cefSPeter Xu int ret = 0; 237709cd058aSMichael S. Tsirkin MSIMessage from = {}, to = {}; 2378ede9c94aSPeter Xu uint16_t sid = X86_IOMMU_SID_INVALID; 2379651e4cefSPeter Xu 2380651e4cefSPeter Xu from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST; 2381651e4cefSPeter Xu from.data = (uint32_t) value; 2382651e4cefSPeter Xu 2383ede9c94aSPeter Xu if (!attrs.unspecified) { 2384ede9c94aSPeter Xu /* We have explicit Source ID */ 2385ede9c94aSPeter Xu sid = attrs.requester_id; 2386ede9c94aSPeter Xu } 2387ede9c94aSPeter Xu 2388ede9c94aSPeter Xu ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid); 2389651e4cefSPeter Xu if (ret) { 2390651e4cefSPeter Xu /* TODO: report error */ 2391651e4cefSPeter Xu VTD_DPRINTF(GENERAL, "int remap fail for addr 0x%"PRIx64 2392651e4cefSPeter Xu " data 0x%"PRIx32, from.address, from.data); 2393651e4cefSPeter Xu /* Drop this interrupt */ 2394651e4cefSPeter Xu return MEMTX_ERROR; 2395651e4cefSPeter Xu } 2396651e4cefSPeter Xu 2397651e4cefSPeter Xu VTD_DPRINTF(IR, "delivering MSI 0x%"PRIx64":0x%"PRIx32 2398651e4cefSPeter Xu " for device sid 0x%04x", 2399651e4cefSPeter Xu to.address, to.data, sid); 2400651e4cefSPeter Xu 240132946019SRadim Krčmář apic_get_class()->send_msi(&to); 2402651e4cefSPeter Xu 2403651e4cefSPeter Xu return MEMTX_OK; 2404651e4cefSPeter Xu } 2405651e4cefSPeter Xu 2406651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = { 2407651e4cefSPeter Xu .read_with_attrs = vtd_mem_ir_read, 2408651e4cefSPeter Xu .write_with_attrs = vtd_mem_ir_write, 2409651e4cefSPeter Xu .endianness = DEVICE_LITTLE_ENDIAN, 2410651e4cefSPeter Xu .impl = { 2411651e4cefSPeter Xu .min_access_size = 4, 2412651e4cefSPeter Xu .max_access_size = 4, 2413651e4cefSPeter Xu }, 2414651e4cefSPeter Xu .valid = { 2415651e4cefSPeter Xu .min_access_size = 4, 2416651e4cefSPeter Xu .max_access_size = 4, 2417651e4cefSPeter Xu }, 2418651e4cefSPeter Xu }; 24197df953bdSKnut Omang 24207df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn) 24217df953bdSKnut Omang { 24227df953bdSKnut Omang uintptr_t key = (uintptr_t)bus; 24237df953bdSKnut Omang VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key); 24247df953bdSKnut Omang VTDAddressSpace *vtd_dev_as; 2425e0a3c8ccSJason Wang char name[128]; 24267df953bdSKnut Omang 24277df953bdSKnut Omang if (!vtd_bus) { 24282d3fc581SJason Wang uintptr_t *new_key = g_malloc(sizeof(*new_key)); 24292d3fc581SJason Wang *new_key = (uintptr_t)bus; 24307df953bdSKnut Omang /* No corresponding free() */ 243104af0e18SPeter Xu vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \ 243204af0e18SPeter Xu X86_IOMMU_PCI_DEVFN_MAX); 24337df953bdSKnut Omang vtd_bus->bus = bus; 24342d3fc581SJason Wang g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus); 24357df953bdSKnut Omang } 24367df953bdSKnut Omang 24377df953bdSKnut Omang vtd_dev_as = vtd_bus->dev_as[devfn]; 24387df953bdSKnut Omang 24397df953bdSKnut Omang if (!vtd_dev_as) { 2440e0a3c8ccSJason Wang snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn); 24417df953bdSKnut Omang vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace)); 24427df953bdSKnut Omang 24437df953bdSKnut Omang vtd_dev_as->bus = bus; 24447df953bdSKnut Omang vtd_dev_as->devfn = (uint8_t)devfn; 24457df953bdSKnut Omang vtd_dev_as->iommu_state = s; 24467df953bdSKnut Omang vtd_dev_as->context_cache_entry.context_cache_gen = 0; 24477df953bdSKnut Omang memory_region_init_iommu(&vtd_dev_as->iommu, OBJECT(s), 24487df953bdSKnut Omang &s->iommu_ops, "intel_iommu", UINT64_MAX); 2449651e4cefSPeter Xu memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s), 2450651e4cefSPeter Xu &vtd_mem_ir_ops, s, "intel_iommu_ir", 2451651e4cefSPeter Xu VTD_INTERRUPT_ADDR_SIZE); 2452651e4cefSPeter Xu memory_region_add_subregion(&vtd_dev_as->iommu, VTD_INTERRUPT_ADDR_FIRST, 2453651e4cefSPeter Xu &vtd_dev_as->iommu_ir); 24547df953bdSKnut Omang address_space_init(&vtd_dev_as->as, 2455e0a3c8ccSJason Wang &vtd_dev_as->iommu, name); 24567df953bdSKnut Omang } 24577df953bdSKnut Omang return vtd_dev_as; 24587df953bdSKnut Omang } 24597df953bdSKnut Omang 24601da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay 24611da12ec4SLe Tan * attention when adding new initialization stuff. 24621da12ec4SLe Tan */ 24631da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s) 24641da12ec4SLe Tan { 2465d54bd7f8SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 2466d54bd7f8SPeter Xu 24671da12ec4SLe Tan memset(s->csr, 0, DMAR_REG_SIZE); 24681da12ec4SLe Tan memset(s->wmask, 0, DMAR_REG_SIZE); 24691da12ec4SLe Tan memset(s->w1cmask, 0, DMAR_REG_SIZE); 24701da12ec4SLe Tan memset(s->womask, 0, DMAR_REG_SIZE); 24711da12ec4SLe Tan 24721da12ec4SLe Tan s->iommu_ops.translate = vtd_iommu_translate; 24735bf3d319SPeter Xu s->iommu_ops.notify_flag_changed = vtd_iommu_notify_flag_changed; 24741da12ec4SLe Tan s->root = 0; 24751da12ec4SLe Tan s->root_extended = false; 24761da12ec4SLe Tan s->dmar_enabled = false; 24771da12ec4SLe Tan s->iq_head = 0; 24781da12ec4SLe Tan s->iq_tail = 0; 24791da12ec4SLe Tan s->iq = 0; 24801da12ec4SLe Tan s->iq_size = 0; 24811da12ec4SLe Tan s->qi_enabled = false; 24821da12ec4SLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 24831da12ec4SLe Tan s->next_frcd_reg = 0; 24841da12ec4SLe Tan s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | VTD_CAP_MGAW | 2485d66b969bSJason Wang VTD_CAP_SAGAW | VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS; 2486ed7b8fbcSLe Tan s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO; 24871da12ec4SLe Tan 2488d54bd7f8SPeter Xu if (x86_iommu->intr_supported) { 2489e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV; 2490e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON) { 2491e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_EIM; 2492e6b6af05SRadim Krčmář } 2493e6b6af05SRadim Krčmář assert(s->intr_eim != ON_OFF_AUTO_AUTO); 2494d54bd7f8SPeter Xu } 2495d54bd7f8SPeter Xu 2496554f5e16SJason Wang if (x86_iommu->dt_supported) { 2497554f5e16SJason Wang s->ecap |= VTD_ECAP_DT; 2498554f5e16SJason Wang } 2499554f5e16SJason Wang 2500*3b40f0e5SAviv Ben-David if (s->caching_mode) { 2501*3b40f0e5SAviv Ben-David s->cap |= VTD_CAP_CM; 2502*3b40f0e5SAviv Ben-David } 2503*3b40f0e5SAviv Ben-David 2504d92fa2dcSLe Tan vtd_reset_context_cache(s); 2505b5a280c0SLe Tan vtd_reset_iotlb(s); 2506d92fa2dcSLe Tan 25071da12ec4SLe Tan /* Define registers with default values and bit semantics */ 25081da12ec4SLe Tan vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0); 25091da12ec4SLe Tan vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0); 25101da12ec4SLe Tan vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0); 25111da12ec4SLe Tan vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0); 25121da12ec4SLe Tan vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL); 25131da12ec4SLe Tan vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0); 25141da12ec4SLe Tan vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0); 25151da12ec4SLe Tan vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0); 25161da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL); 25171da12ec4SLe Tan 25181da12ec4SLe Tan /* Advanced Fault Logging not supported */ 25191da12ec4SLe Tan vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL); 25201da12ec4SLe Tan vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0); 25211da12ec4SLe Tan vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0); 25221da12ec4SLe Tan vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0); 25231da12ec4SLe Tan 25241da12ec4SLe Tan /* Treated as RsvdZ when EIM in ECAP_REG is not supported 25251da12ec4SLe Tan * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0); 25261da12ec4SLe Tan */ 25271da12ec4SLe Tan vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0); 25281da12ec4SLe Tan 25291da12ec4SLe Tan /* Treated as RO for implementations that PLMR and PHMR fields reported 25301da12ec4SLe Tan * as Clear in the CAP_REG. 25311da12ec4SLe Tan * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0); 25321da12ec4SLe Tan */ 25331da12ec4SLe Tan vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0); 25341da12ec4SLe Tan 2535ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0); 2536ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0); 2537ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0); 2538ed7b8fbcSLe Tan vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL); 2539ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0); 2540ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0); 2541ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0); 2542ed7b8fbcSLe Tan /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */ 2543ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0); 2544ed7b8fbcSLe Tan 25451da12ec4SLe Tan /* IOTLB registers */ 25461da12ec4SLe Tan vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0); 25471da12ec4SLe Tan vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0); 25481da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL); 25491da12ec4SLe Tan 25501da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 25511da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0); 25521da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL); 2553a5861439SPeter Xu 2554a5861439SPeter Xu /* 255528589311SJan Kiszka * Interrupt remapping registers. 2556a5861439SPeter Xu */ 255728589311SJan Kiszka vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0); 25581da12ec4SLe Tan } 25591da12ec4SLe Tan 25601da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use 25611da12ec4SLe Tan * the address space they got at first (won't ask the bus again). 25621da12ec4SLe Tan */ 25631da12ec4SLe Tan static void vtd_reset(DeviceState *dev) 25641da12ec4SLe Tan { 25651da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 25661da12ec4SLe Tan 25671da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 25681da12ec4SLe Tan vtd_init(s); 25691da12ec4SLe Tan } 25701da12ec4SLe Tan 2571621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn) 2572621d983aSMarcel Apfelbaum { 2573621d983aSMarcel Apfelbaum IntelIOMMUState *s = opaque; 2574621d983aSMarcel Apfelbaum VTDAddressSpace *vtd_as; 2575621d983aSMarcel Apfelbaum 25768e7a0a16SPeter Xu assert(0 <= devfn && devfn < X86_IOMMU_PCI_DEVFN_MAX); 2577621d983aSMarcel Apfelbaum 2578621d983aSMarcel Apfelbaum vtd_as = vtd_find_add_as(s, bus, devfn); 2579621d983aSMarcel Apfelbaum return &vtd_as->as; 2580621d983aSMarcel Apfelbaum } 2581621d983aSMarcel Apfelbaum 2582e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp) 25836333e93cSRadim Krčmář { 2584e6b6af05SRadim Krčmář X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 2585e6b6af05SRadim Krčmář 25866333e93cSRadim Krčmář /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */ 25876333e93cSRadim Krčmář if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() && 25886333e93cSRadim Krčmář !kvm_irqchip_is_split()) { 25896333e93cSRadim Krčmář error_setg(errp, "Intel Interrupt Remapping cannot work with " 25906333e93cSRadim Krčmář "kernel-irqchip=on, please use 'split|off'."); 25916333e93cSRadim Krčmář return false; 25926333e93cSRadim Krčmář } 2593e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) { 2594e6b6af05SRadim Krčmář error_setg(errp, "eim=on cannot be selected without intremap=on"); 2595e6b6af05SRadim Krčmář return false; 2596e6b6af05SRadim Krčmář } 2597e6b6af05SRadim Krčmář 2598e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_AUTO) { 2599fb506e70SRadim Krčmář s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim) 2600fb506e70SRadim Krčmář && x86_iommu->intr_supported ? 2601e6b6af05SRadim Krčmář ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 2602e6b6af05SRadim Krčmář } 2603fb506e70SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) { 2604fb506e70SRadim Krčmář if (!kvm_irqchip_in_kernel()) { 2605fb506e70SRadim Krčmář error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split"); 2606fb506e70SRadim Krčmář return false; 2607fb506e70SRadim Krčmář } 2608fb506e70SRadim Krčmář if (!kvm_enable_x2apic()) { 2609fb506e70SRadim Krčmář error_setg(errp, "eim=on requires support on the KVM side" 2610fb506e70SRadim Krčmář "(X2APIC_API, first shipped in v4.7)"); 2611fb506e70SRadim Krčmář return false; 2612fb506e70SRadim Krčmář } 2613fb506e70SRadim Krčmář } 2614e6b6af05SRadim Krčmář 26156333e93cSRadim Krčmář return true; 26166333e93cSRadim Krčmář } 26176333e93cSRadim Krčmář 26181da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp) 26191da12ec4SLe Tan { 2620cb135f59SPeter Xu PCMachineState *pcms = PC_MACHINE(qdev_get_machine()); 2621cb135f59SPeter Xu PCIBus *bus = pcms->bus; 26221da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 26234684a204SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev); 26241da12ec4SLe Tan 26251da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 2626fb9f5926SDavid Kiarie x86_iommu->type = TYPE_INTEL; 26276333e93cSRadim Krčmář 2628e6b6af05SRadim Krčmář if (!vtd_decide_config(s, errp)) { 26296333e93cSRadim Krčmář return; 26306333e93cSRadim Krčmář } 26316333e93cSRadim Krčmář 26327df953bdSKnut Omang memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num)); 26331da12ec4SLe Tan memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s, 26341da12ec4SLe Tan "intel_iommu", DMAR_REG_SIZE); 26351da12ec4SLe Tan sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem); 2636b5a280c0SLe Tan /* No corresponding destroy */ 2637b5a280c0SLe Tan s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 2638b5a280c0SLe Tan g_free, g_free); 26397df953bdSKnut Omang s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 26407df953bdSKnut Omang g_free, g_free); 26411da12ec4SLe Tan vtd_init(s); 2642621d983aSMarcel Apfelbaum sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR); 2643621d983aSMarcel Apfelbaum pci_setup_iommu(bus, vtd_host_dma_iommu, dev); 2644cb135f59SPeter Xu /* Pseudo address space under root PCI bus. */ 2645cb135f59SPeter Xu pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC); 26461da12ec4SLe Tan } 26471da12ec4SLe Tan 26481da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data) 26491da12ec4SLe Tan { 26501da12ec4SLe Tan DeviceClass *dc = DEVICE_CLASS(klass); 26511c7955c4SPeter Xu X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass); 26521da12ec4SLe Tan 26531da12ec4SLe Tan dc->reset = vtd_reset; 26541da12ec4SLe Tan dc->vmsd = &vtd_vmstate; 26551da12ec4SLe Tan dc->props = vtd_properties; 2656621d983aSMarcel Apfelbaum dc->hotpluggable = false; 26571c7955c4SPeter Xu x86_class->realize = vtd_realize; 26588b5ed7dfSPeter Xu x86_class->int_remap = vtd_int_remap; 26591da12ec4SLe Tan } 26601da12ec4SLe Tan 26611da12ec4SLe Tan static const TypeInfo vtd_info = { 26621da12ec4SLe Tan .name = TYPE_INTEL_IOMMU_DEVICE, 26631c7955c4SPeter Xu .parent = TYPE_X86_IOMMU_DEVICE, 26641da12ec4SLe Tan .instance_size = sizeof(IntelIOMMUState), 26651da12ec4SLe Tan .class_init = vtd_class_init, 26661da12ec4SLe Tan }; 26671da12ec4SLe Tan 26681da12ec4SLe Tan static void vtd_register_types(void) 26691da12ec4SLe Tan { 26701da12ec4SLe Tan VTD_DPRINTF(GENERAL, ""); 26711da12ec4SLe Tan type_register_static(&vtd_info); 26721da12ec4SLe Tan } 26731da12ec4SLe Tan 26741da12ec4SLe Tan type_init(vtd_register_types) 2675