xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision 37557b09a6ee1dc93328b1dd53bb26c2b5897cc3)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
234684a204SPeter Xu #include "qemu/error-report.h"
24db725815SMarkus Armbruster #include "qemu/main-loop.h"
256333e93cSRadim Krčmář #include "qapi/error.h"
261da12ec4SLe Tan #include "hw/sysbus.h"
271da12ec4SLe Tan #include "intel_iommu_internal.h"
287df953bdSKnut Omang #include "hw/pci/pci.h"
293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h"
30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
31621d983aSMarcel Apfelbaum #include "hw/i386/pc.h"
32dea651a9SFeng Wu #include "hw/i386/apic-msidef.h"
3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h"
34cb135f59SPeter Xu #include "hw/pci-host/q35.h"
354684a204SPeter Xu #include "sysemu/kvm.h"
36f14fb6c2SEric Auger #include "sysemu/dma.h"
3728cf553aSPeter Xu #include "sysemu/sysemu.h"
3832946019SRadim Krčmář #include "hw/i386/apic_internal.h"
39a9dc68d9SClaudio Fontana #include "kvm/kvm_i386.h"
40d6454270SMarkus Armbruster #include "migration/vmstate.h"
41bc535e59SPeter Xu #include "trace.h"
421da12ec4SLe Tan 
43fb43cf73SLiu, Yi L /* context entry operations */
44fb43cf73SLiu, Yi L #define VTD_CE_GET_RID2PASID(ce) \
45fb43cf73SLiu, Yi L     ((ce)->val[1] & VTD_SM_CONTEXT_ENTRY_RID2PASID_MASK)
46fb43cf73SLiu, Yi L #define VTD_CE_GET_PASID_DIR_TABLE(ce) \
47fb43cf73SLiu, Yi L     ((ce)->val[0] & VTD_PASID_DIR_BASE_ADDR_MASK)
48fb43cf73SLiu, Yi L 
49fb43cf73SLiu, Yi L /* pe operations */
50fb43cf73SLiu, Yi L #define VTD_PE_GET_TYPE(pe) ((pe)->val[0] & VTD_SM_PASID_ENTRY_PGTT)
51fb43cf73SLiu, Yi L #define VTD_PE_GET_LEVEL(pe) (2 + (((pe)->val[0] >> 2) & VTD_SM_PASID_ENTRY_AW))
52fb43cf73SLiu, Yi L #define VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write) {\
53fb43cf73SLiu, Yi L     if (ret_fr) {                                                             \
54fb43cf73SLiu, Yi L         ret_fr = -ret_fr;                                                     \
55fb43cf73SLiu, Yi L         if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {                   \
56fb43cf73SLiu, Yi L             trace_vtd_fault_disabled();                                       \
57fb43cf73SLiu, Yi L         } else {                                                              \
58fb43cf73SLiu, Yi L             vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);      \
59fb43cf73SLiu, Yi L         }                                                                     \
60fb43cf73SLiu, Yi L         goto error;                                                           \
61fb43cf73SLiu, Yi L     }                                                                         \
62fb43cf73SLiu, Yi L }
63fb43cf73SLiu, Yi L 
642cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s);
65c28b535dSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n);
662cc9ddccSPeter Xu 
6728cf553aSPeter Xu static void vtd_panic_require_caching_mode(void)
6828cf553aSPeter Xu {
6928cf553aSPeter Xu     error_report("We need to set caching-mode=on for intel-iommu to enable "
7028cf553aSPeter Xu                  "device assignment with IOMMU protection.");
7128cf553aSPeter Xu     exit(1);
7228cf553aSPeter Xu }
7328cf553aSPeter Xu 
741da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
751da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
761da12ec4SLe Tan {
771da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
781da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
791da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
801da12ec4SLe Tan }
811da12ec4SLe Tan 
821da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
831da12ec4SLe Tan {
841da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
851da12ec4SLe Tan }
861da12ec4SLe Tan 
871da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
881da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
891da12ec4SLe Tan {
901da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
911da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
921da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
931da12ec4SLe Tan }
941da12ec4SLe Tan 
951da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
961da12ec4SLe Tan {
971da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
981da12ec4SLe Tan }
991da12ec4SLe Tan 
1001da12ec4SLe Tan /* "External" get/set operations */
1011da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1021da12ec4SLe Tan {
1031da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
1041da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
1051da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
1061da12ec4SLe Tan     stq_le_p(&s->csr[addr],
1071da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
1081da12ec4SLe Tan }
1091da12ec4SLe Tan 
1101da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
1111da12ec4SLe Tan {
1121da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
1131da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
1141da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
1151da12ec4SLe Tan     stl_le_p(&s->csr[addr],
1161da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
1171da12ec4SLe Tan }
1181da12ec4SLe Tan 
1191da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
1201da12ec4SLe Tan {
1211da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
1221da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
1231da12ec4SLe Tan     return val & ~womask;
1241da12ec4SLe Tan }
1251da12ec4SLe Tan 
1261da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
1271da12ec4SLe Tan {
1281da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
1291da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
1301da12ec4SLe Tan     return val & ~womask;
1311da12ec4SLe Tan }
1321da12ec4SLe Tan 
1331da12ec4SLe Tan /* "Internal" get/set operations */
1341da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1351da12ec4SLe Tan {
1361da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1371da12ec4SLe Tan }
1381da12ec4SLe Tan 
1391da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1401da12ec4SLe Tan {
1411da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1421da12ec4SLe Tan }
1431da12ec4SLe Tan 
1441da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1451da12ec4SLe Tan {
1461da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1471da12ec4SLe Tan }
1481da12ec4SLe Tan 
1491da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1501da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1511da12ec4SLe Tan {
1521da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1531da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1541da12ec4SLe Tan     return new_val;
1551da12ec4SLe Tan }
1561da12ec4SLe Tan 
1571da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1581da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1591da12ec4SLe Tan {
1601da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1611da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1621da12ec4SLe Tan     return new_val;
1631da12ec4SLe Tan }
1641da12ec4SLe Tan 
1651d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s)
1661d9efa73SPeter Xu {
1671d9efa73SPeter Xu     qemu_mutex_lock(&s->iommu_lock);
1681d9efa73SPeter Xu }
1691d9efa73SPeter Xu 
1701d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s)
1711d9efa73SPeter Xu {
1721d9efa73SPeter Xu     qemu_mutex_unlock(&s->iommu_lock);
1731d9efa73SPeter Xu }
1741d9efa73SPeter Xu 
1752811af3bSPeter Xu static void vtd_update_scalable_state(IntelIOMMUState *s)
1762811af3bSPeter Xu {
1772811af3bSPeter Xu     uint64_t val = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
1782811af3bSPeter Xu 
1792811af3bSPeter Xu     if (s->scalable_mode) {
1802811af3bSPeter Xu         s->root_scalable = val & VTD_RTADDR_SMT;
1812811af3bSPeter Xu     }
1822811af3bSPeter Xu }
1832811af3bSPeter Xu 
1844f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */
1854f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as)
1864f8a62a9SPeter Xu {
1874f8a62a9SPeter Xu     return as->notifier_flags & IOMMU_NOTIFIER_MAP;
1884f8a62a9SPeter Xu }
1894f8a62a9SPeter Xu 
190b5a280c0SLe Tan /* GHashTable functions */
191b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2)
192b5a280c0SLe Tan {
193b5a280c0SLe Tan     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
194b5a280c0SLe Tan }
195b5a280c0SLe Tan 
196b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v)
197b5a280c0SLe Tan {
198b5a280c0SLe Tan     return (guint)*(const uint64_t *)v;
199b5a280c0SLe Tan }
200b5a280c0SLe Tan 
201b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
202b5a280c0SLe Tan                                           gpointer user_data)
203b5a280c0SLe Tan {
204b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
205b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
206b5a280c0SLe Tan     return entry->domain_id == domain_id;
207b5a280c0SLe Tan }
208b5a280c0SLe Tan 
209d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
210d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
211d66b969bSJason Wang {
2127e58326aSPeter Xu     assert(level != 0);
213d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
214d66b969bSJason Wang }
215d66b969bSJason Wang 
216d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
217d66b969bSJason Wang {
218d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
219d66b969bSJason Wang }
220d66b969bSJason Wang 
221b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
222b5a280c0SLe Tan                                         gpointer user_data)
223b5a280c0SLe Tan {
224b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
225b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
226d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
227d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
228b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
229d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
230d66b969bSJason Wang              (entry->gfn == gfn_tlb));
231b5a280c0SLe Tan }
232b5a280c0SLe Tan 
233d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
2341d9efa73SPeter Xu  * IntelIOMMUState to 1.  Must be called with IOMMU lock held.
235d92fa2dcSLe Tan  */
2361d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s)
237d92fa2dcSLe Tan {
238d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
2397df953bdSKnut Omang     VTDBus *vtd_bus;
2407df953bdSKnut Omang     GHashTableIter bus_it;
241d92fa2dcSLe Tan     uint32_t devfn_it;
242d92fa2dcSLe Tan 
2437feb51b7SPeter Xu     trace_vtd_context_cache_reset();
2447feb51b7SPeter Xu 
2457df953bdSKnut Omang     g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr);
2467df953bdSKnut Omang 
2477df953bdSKnut Omang     while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) {
248bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
2497df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
250d92fa2dcSLe Tan             if (!vtd_as) {
251d92fa2dcSLe Tan                 continue;
252d92fa2dcSLe Tan             }
253d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
254d92fa2dcSLe Tan         }
255d92fa2dcSLe Tan     }
256d92fa2dcSLe Tan     s->context_cache_gen = 1;
257d92fa2dcSLe Tan }
258d92fa2dcSLe Tan 
2591d9efa73SPeter Xu /* Must be called with IOMMU lock held. */
2601d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s)
261b5a280c0SLe Tan {
262b5a280c0SLe Tan     assert(s->iotlb);
263b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
264b5a280c0SLe Tan }
265b5a280c0SLe Tan 
2661d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s)
2671d9efa73SPeter Xu {
2681d9efa73SPeter Xu     vtd_iommu_lock(s);
2691d9efa73SPeter Xu     vtd_reset_iotlb_locked(s);
2701d9efa73SPeter Xu     vtd_iommu_unlock(s);
2711d9efa73SPeter Xu }
2721d9efa73SPeter Xu 
27306aba4caSPeter Xu static void vtd_reset_caches(IntelIOMMUState *s)
27406aba4caSPeter Xu {
27506aba4caSPeter Xu     vtd_iommu_lock(s);
27606aba4caSPeter Xu     vtd_reset_iotlb_locked(s);
27706aba4caSPeter Xu     vtd_reset_context_cache_locked(s);
27806aba4caSPeter Xu     vtd_iommu_unlock(s);
27906aba4caSPeter Xu }
28006aba4caSPeter Xu 
281bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id,
282d66b969bSJason Wang                                   uint32_t level)
283d66b969bSJason Wang {
284d66b969bSJason Wang     return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) |
285d66b969bSJason Wang            ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT);
286d66b969bSJason Wang }
287d66b969bSJason Wang 
288d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
289d66b969bSJason Wang {
290d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
291d66b969bSJason Wang }
292d66b969bSJason Wang 
2931d9efa73SPeter Xu /* Must be called with IOMMU lock held */
294b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
295b5a280c0SLe Tan                                        hwaddr addr)
296b5a280c0SLe Tan {
297d66b969bSJason Wang     VTDIOTLBEntry *entry;
298b5a280c0SLe Tan     uint64_t key;
299d66b969bSJason Wang     int level;
300b5a280c0SLe Tan 
301d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
302d66b969bSJason Wang         key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level),
303d66b969bSJason Wang                                 source_id, level);
304d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
305d66b969bSJason Wang         if (entry) {
306d66b969bSJason Wang             goto out;
307d66b969bSJason Wang         }
308d66b969bSJason Wang     }
309b5a280c0SLe Tan 
310d66b969bSJason Wang out:
311d66b969bSJason Wang     return entry;
312b5a280c0SLe Tan }
313b5a280c0SLe Tan 
3141d9efa73SPeter Xu /* Must be with IOMMU lock held */
315b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
316b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
31707f7b733SPeter Xu                              uint8_t access_flags, uint32_t level)
318b5a280c0SLe Tan {
319b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
320b5a280c0SLe Tan     uint64_t *key = g_malloc(sizeof(*key));
321d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
322b5a280c0SLe Tan 
3236c441e1dSPeter Xu     trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id);
324b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
3256c441e1dSPeter Xu         trace_vtd_iotlb_reset("iotlb exceeds size limit");
3261d9efa73SPeter Xu         vtd_reset_iotlb_locked(s);
327b5a280c0SLe Tan     }
328b5a280c0SLe Tan 
329b5a280c0SLe Tan     entry->gfn = gfn;
330b5a280c0SLe Tan     entry->domain_id = domain_id;
331b5a280c0SLe Tan     entry->slpte = slpte;
33207f7b733SPeter Xu     entry->access_flags = access_flags;
333d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
334d66b969bSJason Wang     *key = vtd_get_iotlb_key(gfn, source_id, level);
335b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
336b5a280c0SLe Tan }
337b5a280c0SLe Tan 
3381da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
3391da12ec4SLe Tan  * interrupt via MSI.
3401da12ec4SLe Tan  */
3411da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
3421da12ec4SLe Tan                                    hwaddr mesg_data_reg)
3431da12ec4SLe Tan {
34432946019SRadim Krčmář     MSIMessage msi;
3451da12ec4SLe Tan 
3461da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
3471da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
3481da12ec4SLe Tan 
34932946019SRadim Krčmář     msi.address = vtd_get_long_raw(s, mesg_addr_reg);
35032946019SRadim Krčmář     msi.data = vtd_get_long_raw(s, mesg_data_reg);
3511da12ec4SLe Tan 
3527feb51b7SPeter Xu     trace_vtd_irq_generate(msi.address, msi.data);
3537feb51b7SPeter Xu 
35432946019SRadim Krčmář     apic_get_class()->send_msi(&msi);
3551da12ec4SLe Tan }
3561da12ec4SLe Tan 
3571da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
3581da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
3591da12ec4SLe Tan  * before any update.
3601da12ec4SLe Tan  */
3611da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
3621da12ec4SLe Tan {
3631da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
3641da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
3651376211fSPeter Xu         error_report_once("There are previous interrupt conditions "
3667feb51b7SPeter Xu                           "to be serviced by software, fault event "
3671376211fSPeter Xu                           "is not generated");
3681da12ec4SLe Tan         return;
3691da12ec4SLe Tan     }
3701da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
3711da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
3721376211fSPeter Xu         error_report_once("Interrupt Mask set, irq is not generated");
3731da12ec4SLe Tan     } else {
3741da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
3751da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
3761da12ec4SLe Tan     }
3771da12ec4SLe Tan }
3781da12ec4SLe Tan 
3791da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
3801da12ec4SLe Tan  * @index is Set.
3811da12ec4SLe Tan  */
3821da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
3831da12ec4SLe Tan {
3841da12ec4SLe Tan     /* Each reg is 128-bit */
3851da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3861da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3871da12ec4SLe Tan 
3881da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3891da12ec4SLe Tan 
3901da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
3911da12ec4SLe Tan }
3921da12ec4SLe Tan 
3931da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
3941da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
3951da12ec4SLe Tan  * registers.
3961da12ec4SLe Tan  */
3971da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
3981da12ec4SLe Tan {
3991da12ec4SLe Tan     uint32_t i;
4001da12ec4SLe Tan     uint32_t ppf_mask = 0;
4011da12ec4SLe Tan 
4021da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4031da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
4041da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
4051da12ec4SLe Tan             break;
4061da12ec4SLe Tan         }
4071da12ec4SLe Tan     }
4081da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
4097feb51b7SPeter Xu     trace_vtd_fsts_ppf(!!ppf_mask);
4101da12ec4SLe Tan }
4111da12ec4SLe Tan 
4121da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
4131da12ec4SLe Tan {
4141da12ec4SLe Tan     /* Each reg is 128-bit */
4151da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
4161da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
4171da12ec4SLe Tan 
4181da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
4191da12ec4SLe Tan 
4201da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
4211da12ec4SLe Tan     vtd_update_fsts_ppf(s);
4221da12ec4SLe Tan }
4231da12ec4SLe Tan 
4241da12ec4SLe Tan /* Must not update F field now, should be done later */
4251da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
4261da12ec4SLe Tan                             uint16_t source_id, hwaddr addr,
4271da12ec4SLe Tan                             VTDFaultReason fault, bool is_write)
4281da12ec4SLe Tan {
4291da12ec4SLe Tan     uint64_t hi = 0, lo;
4301da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
4311da12ec4SLe Tan 
4321da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
4331da12ec4SLe Tan 
4341da12ec4SLe Tan     lo = VTD_FRCD_FI(addr);
4351da12ec4SLe Tan     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
4361da12ec4SLe Tan     if (!is_write) {
4371da12ec4SLe Tan         hi |= VTD_FRCD_T;
4381da12ec4SLe Tan     }
4391da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
4401da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
4417feb51b7SPeter Xu 
4427feb51b7SPeter Xu     trace_vtd_frr_new(index, hi, lo);
4431da12ec4SLe Tan }
4441da12ec4SLe Tan 
4451da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
4461da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
4471da12ec4SLe Tan {
4481da12ec4SLe Tan     uint32_t i;
4491da12ec4SLe Tan     uint64_t frcd_reg;
4501da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
4511da12ec4SLe Tan 
4521da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4531da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
4541da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
4551da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
4561da12ec4SLe Tan             return true;
4571da12ec4SLe Tan         }
4581da12ec4SLe Tan         addr += 16; /* 128-bit for each */
4591da12ec4SLe Tan     }
4601da12ec4SLe Tan     return false;
4611da12ec4SLe Tan }
4621da12ec4SLe Tan 
4631da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
4641da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
4651da12ec4SLe Tan                                   hwaddr addr, VTDFaultReason fault,
4661da12ec4SLe Tan                                   bool is_write)
4671da12ec4SLe Tan {
4681da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
4691da12ec4SLe Tan 
4701da12ec4SLe Tan     assert(fault < VTD_FR_MAX);
4711da12ec4SLe Tan 
4721da12ec4SLe Tan     if (fault == VTD_FR_RESERVED_ERR) {
4731da12ec4SLe Tan         /* This is not a normal fault reason case. Drop it. */
4741da12ec4SLe Tan         return;
4751da12ec4SLe Tan     }
4767feb51b7SPeter Xu 
4777feb51b7SPeter Xu     trace_vtd_dmar_fault(source_id, fault, addr, is_write);
4787feb51b7SPeter Xu 
4791da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
4801376211fSPeter Xu         error_report_once("New fault is not recorded due to "
4811376211fSPeter Xu                           "Primary Fault Overflow");
4821da12ec4SLe Tan         return;
4831da12ec4SLe Tan     }
4847feb51b7SPeter Xu 
4851da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
4861376211fSPeter Xu         error_report_once("New fault is not recorded due to "
4871376211fSPeter Xu                           "compression of faults");
4881da12ec4SLe Tan         return;
4891da12ec4SLe Tan     }
4907feb51b7SPeter Xu 
4911da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
4921376211fSPeter Xu         error_report_once("Next Fault Recording Reg is used, "
4931376211fSPeter Xu                           "new fault is not recorded, set PFO field");
4941da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
4951da12ec4SLe Tan         return;
4961da12ec4SLe Tan     }
4971da12ec4SLe Tan 
4981da12ec4SLe Tan     vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write);
4991da12ec4SLe Tan 
5001da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
5011376211fSPeter Xu         error_report_once("There are pending faults already, "
5021376211fSPeter Xu                           "fault event is not generated");
5031da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
5041da12ec4SLe Tan         s->next_frcd_reg++;
5051da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
5061da12ec4SLe Tan             s->next_frcd_reg = 0;
5071da12ec4SLe Tan         }
5081da12ec4SLe Tan     } else {
5091da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
5101da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
5111da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
5121da12ec4SLe Tan         s->next_frcd_reg++;
5131da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
5141da12ec4SLe Tan             s->next_frcd_reg = 0;
5151da12ec4SLe Tan         }
5161da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
5171da12ec4SLe Tan          * So generate fault event (interrupt).
5181da12ec4SLe Tan          */
5191da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
5201da12ec4SLe Tan     }
5211da12ec4SLe Tan }
5221da12ec4SLe Tan 
523ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
524ed7b8fbcSLe Tan  * conditions.
525ed7b8fbcSLe Tan  */
526ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
527ed7b8fbcSLe Tan {
528ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
529ed7b8fbcSLe Tan 
530ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
531ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
532ed7b8fbcSLe Tan }
533ed7b8fbcSLe Tan 
534ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
535ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
536ed7b8fbcSLe Tan {
537ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
538bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("One pending, skip current");
539ed7b8fbcSLe Tan         return;
540ed7b8fbcSLe Tan     }
541ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
542ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
543ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
544bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, "
545bc535e59SPeter Xu                                     "new event not generated");
546ed7b8fbcSLe Tan         return;
547ed7b8fbcSLe Tan     } else {
548ed7b8fbcSLe Tan         /* Generate the interrupt event */
549bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("Generating complete event");
550ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
551ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
552ed7b8fbcSLe Tan     }
553ed7b8fbcSLe Tan }
554ed7b8fbcSLe Tan 
555fb43cf73SLiu, Yi L static inline bool vtd_root_entry_present(IntelIOMMUState *s,
556fb43cf73SLiu, Yi L                                           VTDRootEntry *re,
557fb43cf73SLiu, Yi L                                           uint8_t devfn)
5581da12ec4SLe Tan {
559fb43cf73SLiu, Yi L     if (s->root_scalable && devfn > UINT8_MAX / 2) {
560fb43cf73SLiu, Yi L         return re->hi & VTD_ROOT_ENTRY_P;
561fb43cf73SLiu, Yi L     }
562fb43cf73SLiu, Yi L 
563fb43cf73SLiu, Yi L     return re->lo & VTD_ROOT_ENTRY_P;
5641da12ec4SLe Tan }
5651da12ec4SLe Tan 
5661da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
5671da12ec4SLe Tan                               VTDRootEntry *re)
5681da12ec4SLe Tan {
5691da12ec4SLe Tan     dma_addr_t addr;
5701da12ec4SLe Tan 
5711da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
5721da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) {
573fb43cf73SLiu, Yi L         re->lo = 0;
5741da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
5751da12ec4SLe Tan     }
576fb43cf73SLiu, Yi L     re->lo = le64_to_cpu(re->lo);
577fb43cf73SLiu, Yi L     re->hi = le64_to_cpu(re->hi);
5781da12ec4SLe Tan     return 0;
5791da12ec4SLe Tan }
5801da12ec4SLe Tan 
5818f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context)
5821da12ec4SLe Tan {
5831da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
5841da12ec4SLe Tan }
5851da12ec4SLe Tan 
586fb43cf73SLiu, Yi L static int vtd_get_context_entry_from_root(IntelIOMMUState *s,
587fb43cf73SLiu, Yi L                                            VTDRootEntry *re,
588fb43cf73SLiu, Yi L                                            uint8_t index,
5891da12ec4SLe Tan                                            VTDContextEntry *ce)
5901da12ec4SLe Tan {
591fb43cf73SLiu, Yi L     dma_addr_t addr, ce_size;
5921da12ec4SLe Tan 
5936c441e1dSPeter Xu     /* we have checked that root entry is present */
594fb43cf73SLiu, Yi L     ce_size = s->root_scalable ? VTD_CTX_ENTRY_SCALABLE_SIZE :
595fb43cf73SLiu, Yi L               VTD_CTX_ENTRY_LEGACY_SIZE;
596fb43cf73SLiu, Yi L 
597fb43cf73SLiu, Yi L     if (s->root_scalable && index > UINT8_MAX / 2) {
598fb43cf73SLiu, Yi L         index = index & (~VTD_DEVFN_CHECK_MASK);
599fb43cf73SLiu, Yi L         addr = re->hi & VTD_ROOT_ENTRY_CTP;
600fb43cf73SLiu, Yi L     } else {
601fb43cf73SLiu, Yi L         addr = re->lo & VTD_ROOT_ENTRY_CTP;
602fb43cf73SLiu, Yi L     }
603fb43cf73SLiu, Yi L 
604fb43cf73SLiu, Yi L     addr = addr + index * ce_size;
605fb43cf73SLiu, Yi L     if (dma_memory_read(&address_space_memory, addr, ce, ce_size)) {
6061da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
6071da12ec4SLe Tan     }
608fb43cf73SLiu, Yi L 
6091da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
6101da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
611fb43cf73SLiu, Yi L     if (ce_size == VTD_CTX_ENTRY_SCALABLE_SIZE) {
612fb43cf73SLiu, Yi L         ce->val[2] = le64_to_cpu(ce->val[2]);
613fb43cf73SLiu, Yi L         ce->val[3] = le64_to_cpu(ce->val[3]);
614fb43cf73SLiu, Yi L     }
6151da12ec4SLe Tan     return 0;
6161da12ec4SLe Tan }
6171da12ec4SLe Tan 
6188f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce)
6191da12ec4SLe Tan {
6201da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
6211da12ec4SLe Tan }
6221da12ec4SLe Tan 
62337f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw)
6241da12ec4SLe Tan {
62537f51384SPrasad Singamsetty     return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw);
6261da12ec4SLe Tan }
6271da12ec4SLe Tan 
6281da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
6291da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
6301da12ec4SLe Tan {
6311da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
6321da12ec4SLe Tan }
6331da12ec4SLe Tan 
6341da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
6351da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
6361da12ec4SLe Tan {
6371da12ec4SLe Tan     uint64_t slpte;
6381da12ec4SLe Tan 
6391da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
6401da12ec4SLe Tan 
6411da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
6421da12ec4SLe Tan                         base_addr + index * sizeof(slpte), &slpte,
6431da12ec4SLe Tan                         sizeof(slpte))) {
6441da12ec4SLe Tan         slpte = (uint64_t)-1;
6451da12ec4SLe Tan         return slpte;
6461da12ec4SLe Tan     }
6471da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
6481da12ec4SLe Tan     return slpte;
6491da12ec4SLe Tan }
6501da12ec4SLe Tan 
6516e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset
6526e905564SPeter Xu  * of current level.
6531da12ec4SLe Tan  */
6546e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level)
6551da12ec4SLe Tan {
6566e905564SPeter Xu     return (iova >> vtd_slpt_level_shift(level)) &
6571da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
6581da12ec4SLe Tan }
6591da12ec4SLe Tan 
6601da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
6611da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
6621da12ec4SLe Tan {
6631da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
6641da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
6651da12ec4SLe Tan }
6661da12ec4SLe Tan 
667fb43cf73SLiu, Yi L /* Return true if check passed, otherwise false */
668fb43cf73SLiu, Yi L static inline bool vtd_pe_type_check(X86IOMMUState *x86_iommu,
669fb43cf73SLiu, Yi L                                      VTDPASIDEntry *pe)
670fb43cf73SLiu, Yi L {
671fb43cf73SLiu, Yi L     switch (VTD_PE_GET_TYPE(pe)) {
672fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_FLT:
673fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_SLT:
674fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_NESTED:
675fb43cf73SLiu, Yi L         break;
676fb43cf73SLiu, Yi L     case VTD_SM_PASID_ENTRY_PT:
677fb43cf73SLiu, Yi L         if (!x86_iommu->pt_supported) {
678fb43cf73SLiu, Yi L             return false;
679fb43cf73SLiu, Yi L         }
680fb43cf73SLiu, Yi L         break;
681fb43cf73SLiu, Yi L     default:
682*37557b09SCai Huoqing         /* Unknown type */
683fb43cf73SLiu, Yi L         return false;
684fb43cf73SLiu, Yi L     }
685fb43cf73SLiu, Yi L     return true;
686fb43cf73SLiu, Yi L }
687fb43cf73SLiu, Yi L 
68856fc1e6aSLiu Yi L static inline bool vtd_pdire_present(VTDPASIDDirEntry *pdire)
68956fc1e6aSLiu Yi L {
69056fc1e6aSLiu Yi L     return pdire->val & 1;
69156fc1e6aSLiu Yi L }
69256fc1e6aSLiu Yi L 
69356fc1e6aSLiu Yi L /**
69456fc1e6aSLiu Yi L  * Caller of this function should check present bit if wants
695*37557b09SCai Huoqing  * to use pdir entry for further usage except for fpd bit check.
69656fc1e6aSLiu Yi L  */
69756fc1e6aSLiu Yi L static int vtd_get_pdire_from_pdir_table(dma_addr_t pasid_dir_base,
698fb43cf73SLiu, Yi L                                          uint32_t pasid,
699fb43cf73SLiu, Yi L                                          VTDPASIDDirEntry *pdire)
700fb43cf73SLiu, Yi L {
701fb43cf73SLiu, Yi L     uint32_t index;
702fb43cf73SLiu, Yi L     dma_addr_t addr, entry_size;
703fb43cf73SLiu, Yi L 
704fb43cf73SLiu, Yi L     index = VTD_PASID_DIR_INDEX(pasid);
705fb43cf73SLiu, Yi L     entry_size = VTD_PASID_DIR_ENTRY_SIZE;
706fb43cf73SLiu, Yi L     addr = pasid_dir_base + index * entry_size;
707fb43cf73SLiu, Yi L     if (dma_memory_read(&address_space_memory, addr, pdire, entry_size)) {
708fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
709fb43cf73SLiu, Yi L     }
710fb43cf73SLiu, Yi L 
711fb43cf73SLiu, Yi L     return 0;
712fb43cf73SLiu, Yi L }
713fb43cf73SLiu, Yi L 
71456fc1e6aSLiu Yi L static inline bool vtd_pe_present(VTDPASIDEntry *pe)
71556fc1e6aSLiu Yi L {
71656fc1e6aSLiu Yi L     return pe->val[0] & VTD_PASID_ENTRY_P;
71756fc1e6aSLiu Yi L }
71856fc1e6aSLiu Yi L 
71956fc1e6aSLiu Yi L static int vtd_get_pe_in_pasid_leaf_table(IntelIOMMUState *s,
720fb43cf73SLiu, Yi L                                           uint32_t pasid,
72156fc1e6aSLiu Yi L                                           dma_addr_t addr,
722fb43cf73SLiu, Yi L                                           VTDPASIDEntry *pe)
723fb43cf73SLiu, Yi L {
724fb43cf73SLiu, Yi L     uint32_t index;
72556fc1e6aSLiu Yi L     dma_addr_t entry_size;
726fb43cf73SLiu, Yi L     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
727fb43cf73SLiu, Yi L 
728fb43cf73SLiu, Yi L     index = VTD_PASID_TABLE_INDEX(pasid);
729fb43cf73SLiu, Yi L     entry_size = VTD_PASID_ENTRY_SIZE;
730fb43cf73SLiu, Yi L     addr = addr + index * entry_size;
731fb43cf73SLiu, Yi L     if (dma_memory_read(&address_space_memory, addr, pe, entry_size)) {
732fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
733fb43cf73SLiu, Yi L     }
734fb43cf73SLiu, Yi L 
735fb43cf73SLiu, Yi L     /* Do translation type check */
736fb43cf73SLiu, Yi L     if (!vtd_pe_type_check(x86_iommu, pe)) {
737fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
738fb43cf73SLiu, Yi L     }
739fb43cf73SLiu, Yi L 
740fb43cf73SLiu, Yi L     if (!vtd_is_level_supported(s, VTD_PE_GET_LEVEL(pe))) {
741fb43cf73SLiu, Yi L         return -VTD_FR_PASID_TABLE_INV;
742fb43cf73SLiu, Yi L     }
743fb43cf73SLiu, Yi L 
744fb43cf73SLiu, Yi L     return 0;
745fb43cf73SLiu, Yi L }
746fb43cf73SLiu, Yi L 
74756fc1e6aSLiu Yi L /**
74856fc1e6aSLiu Yi L  * Caller of this function should check present bit if wants
749*37557b09SCai Huoqing  * to use pasid entry for further usage except for fpd bit check.
75056fc1e6aSLiu Yi L  */
75156fc1e6aSLiu Yi L static int vtd_get_pe_from_pdire(IntelIOMMUState *s,
75256fc1e6aSLiu Yi L                                  uint32_t pasid,
75356fc1e6aSLiu Yi L                                  VTDPASIDDirEntry *pdire,
75456fc1e6aSLiu Yi L                                  VTDPASIDEntry *pe)
75556fc1e6aSLiu Yi L {
75656fc1e6aSLiu Yi L     dma_addr_t addr = pdire->val & VTD_PASID_TABLE_BASE_ADDR_MASK;
75756fc1e6aSLiu Yi L 
75856fc1e6aSLiu Yi L     return vtd_get_pe_in_pasid_leaf_table(s, pasid, addr, pe);
75956fc1e6aSLiu Yi L }
76056fc1e6aSLiu Yi L 
76156fc1e6aSLiu Yi L /**
76256fc1e6aSLiu Yi L  * This function gets a pasid entry from a specified pasid
76356fc1e6aSLiu Yi L  * table (includes dir and leaf table) with a specified pasid.
76456fc1e6aSLiu Yi L  * Sanity check should be done to ensure return a present
76556fc1e6aSLiu Yi L  * pasid entry to caller.
76656fc1e6aSLiu Yi L  */
76756fc1e6aSLiu Yi L static int vtd_get_pe_from_pasid_table(IntelIOMMUState *s,
768fb43cf73SLiu, Yi L                                        dma_addr_t pasid_dir_base,
769fb43cf73SLiu, Yi L                                        uint32_t pasid,
770fb43cf73SLiu, Yi L                                        VTDPASIDEntry *pe)
771fb43cf73SLiu, Yi L {
772fb43cf73SLiu, Yi L     int ret;
773fb43cf73SLiu, Yi L     VTDPASIDDirEntry pdire;
774fb43cf73SLiu, Yi L 
77556fc1e6aSLiu Yi L     ret = vtd_get_pdire_from_pdir_table(pasid_dir_base,
77656fc1e6aSLiu Yi L                                         pasid, &pdire);
777fb43cf73SLiu, Yi L     if (ret) {
778fb43cf73SLiu, Yi L         return ret;
779fb43cf73SLiu, Yi L     }
780fb43cf73SLiu, Yi L 
78156fc1e6aSLiu Yi L     if (!vtd_pdire_present(&pdire)) {
78256fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
78356fc1e6aSLiu Yi L     }
78456fc1e6aSLiu Yi L 
78556fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pdire(s, pasid, &pdire, pe);
786fb43cf73SLiu, Yi L     if (ret) {
787fb43cf73SLiu, Yi L         return ret;
788fb43cf73SLiu, Yi L     }
789fb43cf73SLiu, Yi L 
79056fc1e6aSLiu Yi L     if (!vtd_pe_present(pe)) {
79156fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
79256fc1e6aSLiu Yi L     }
79356fc1e6aSLiu Yi L 
79456fc1e6aSLiu Yi L     return 0;
795fb43cf73SLiu, Yi L }
796fb43cf73SLiu, Yi L 
797fb43cf73SLiu, Yi L static int vtd_ce_get_rid2pasid_entry(IntelIOMMUState *s,
798fb43cf73SLiu, Yi L                                       VTDContextEntry *ce,
799fb43cf73SLiu, Yi L                                       VTDPASIDEntry *pe)
800fb43cf73SLiu, Yi L {
801fb43cf73SLiu, Yi L     uint32_t pasid;
802fb43cf73SLiu, Yi L     dma_addr_t pasid_dir_base;
803fb43cf73SLiu, Yi L     int ret = 0;
804fb43cf73SLiu, Yi L 
805fb43cf73SLiu, Yi L     pasid = VTD_CE_GET_RID2PASID(ce);
806fb43cf73SLiu, Yi L     pasid_dir_base = VTD_CE_GET_PASID_DIR_TABLE(ce);
80756fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pasid_table(s, pasid_dir_base, pasid, pe);
808fb43cf73SLiu, Yi L 
809fb43cf73SLiu, Yi L     return ret;
810fb43cf73SLiu, Yi L }
811fb43cf73SLiu, Yi L 
812fb43cf73SLiu, Yi L static int vtd_ce_get_pasid_fpd(IntelIOMMUState *s,
813fb43cf73SLiu, Yi L                                 VTDContextEntry *ce,
814fb43cf73SLiu, Yi L                                 bool *pe_fpd_set)
815fb43cf73SLiu, Yi L {
816fb43cf73SLiu, Yi L     int ret;
817fb43cf73SLiu, Yi L     uint32_t pasid;
818fb43cf73SLiu, Yi L     dma_addr_t pasid_dir_base;
819fb43cf73SLiu, Yi L     VTDPASIDDirEntry pdire;
820fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
821fb43cf73SLiu, Yi L 
822fb43cf73SLiu, Yi L     pasid = VTD_CE_GET_RID2PASID(ce);
823fb43cf73SLiu, Yi L     pasid_dir_base = VTD_CE_GET_PASID_DIR_TABLE(ce);
824fb43cf73SLiu, Yi L 
82556fc1e6aSLiu Yi L     /*
82656fc1e6aSLiu Yi L      * No present bit check since fpd is meaningful even
82756fc1e6aSLiu Yi L      * if the present bit is clear.
82856fc1e6aSLiu Yi L      */
82956fc1e6aSLiu Yi L     ret = vtd_get_pdire_from_pdir_table(pasid_dir_base, pasid, &pdire);
830fb43cf73SLiu, Yi L     if (ret) {
831fb43cf73SLiu, Yi L         return ret;
832fb43cf73SLiu, Yi L     }
833fb43cf73SLiu, Yi L 
834fb43cf73SLiu, Yi L     if (pdire.val & VTD_PASID_DIR_FPD) {
835fb43cf73SLiu, Yi L         *pe_fpd_set = true;
836fb43cf73SLiu, Yi L         return 0;
837fb43cf73SLiu, Yi L     }
838fb43cf73SLiu, Yi L 
83956fc1e6aSLiu Yi L     if (!vtd_pdire_present(&pdire)) {
84056fc1e6aSLiu Yi L         return -VTD_FR_PASID_TABLE_INV;
84156fc1e6aSLiu Yi L     }
84256fc1e6aSLiu Yi L 
84356fc1e6aSLiu Yi L     /*
84456fc1e6aSLiu Yi L      * No present bit check since fpd is meaningful even
84556fc1e6aSLiu Yi L      * if the present bit is clear.
84656fc1e6aSLiu Yi L      */
84756fc1e6aSLiu Yi L     ret = vtd_get_pe_from_pdire(s, pasid, &pdire, &pe);
848fb43cf73SLiu, Yi L     if (ret) {
849fb43cf73SLiu, Yi L         return ret;
850fb43cf73SLiu, Yi L     }
851fb43cf73SLiu, Yi L 
852fb43cf73SLiu, Yi L     if (pe.val[0] & VTD_PASID_ENTRY_FPD) {
853fb43cf73SLiu, Yi L         *pe_fpd_set = true;
854fb43cf73SLiu, Yi L     }
855fb43cf73SLiu, Yi L 
856fb43cf73SLiu, Yi L     return 0;
857fb43cf73SLiu, Yi L }
858fb43cf73SLiu, Yi L 
8591da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
8601da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
8611da12ec4SLe Tan  */
8628f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce)
8631da12ec4SLe Tan {
8641da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
8651da12ec4SLe Tan }
8661da12ec4SLe Tan 
867fb43cf73SLiu, Yi L static uint32_t vtd_get_iova_level(IntelIOMMUState *s,
868fb43cf73SLiu, Yi L                                    VTDContextEntry *ce)
869fb43cf73SLiu, Yi L {
870fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
871fb43cf73SLiu, Yi L 
872fb43cf73SLiu, Yi L     if (s->root_scalable) {
873fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
874fb43cf73SLiu, Yi L         return VTD_PE_GET_LEVEL(&pe);
875fb43cf73SLiu, Yi L     }
876fb43cf73SLiu, Yi L 
877fb43cf73SLiu, Yi L     return vtd_ce_get_level(ce);
878fb43cf73SLiu, Yi L }
879fb43cf73SLiu, Yi L 
8808f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce)
8811da12ec4SLe Tan {
8821da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
8831da12ec4SLe Tan }
8841da12ec4SLe Tan 
885fb43cf73SLiu, Yi L static uint32_t vtd_get_iova_agaw(IntelIOMMUState *s,
886fb43cf73SLiu, Yi L                                   VTDContextEntry *ce)
887fb43cf73SLiu, Yi L {
888fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
889fb43cf73SLiu, Yi L 
890fb43cf73SLiu, Yi L     if (s->root_scalable) {
891fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
892fb43cf73SLiu, Yi L         return 30 + ((pe.val[0] >> 2) & VTD_SM_PASID_ENTRY_AW) * 9;
893fb43cf73SLiu, Yi L     }
894fb43cf73SLiu, Yi L 
895fb43cf73SLiu, Yi L     return vtd_ce_get_agaw(ce);
896fb43cf73SLiu, Yi L }
897fb43cf73SLiu, Yi L 
898127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce)
899127ff5c3SPeter Xu {
900127ff5c3SPeter Xu     return ce->lo & VTD_CONTEXT_ENTRY_TT;
901127ff5c3SPeter Xu }
902127ff5c3SPeter Xu 
903fb43cf73SLiu, Yi L /* Only for Legacy Mode. Return true if check passed, otherwise false */
904f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu,
905f80c9874SPeter Xu                                      VTDContextEntry *ce)
906f80c9874SPeter Xu {
907f80c9874SPeter Xu     switch (vtd_ce_get_type(ce)) {
908f80c9874SPeter Xu     case VTD_CONTEXT_TT_MULTI_LEVEL:
909f80c9874SPeter Xu         /* Always supported */
910f80c9874SPeter Xu         break;
911f80c9874SPeter Xu     case VTD_CONTEXT_TT_DEV_IOTLB:
912f80c9874SPeter Xu         if (!x86_iommu->dt_supported) {
913095955b2SPeter Xu             error_report_once("%s: DT specified but not supported", __func__);
914f80c9874SPeter Xu             return false;
915f80c9874SPeter Xu         }
916f80c9874SPeter Xu         break;
917dbaabb25SPeter Xu     case VTD_CONTEXT_TT_PASS_THROUGH:
918dbaabb25SPeter Xu         if (!x86_iommu->pt_supported) {
919095955b2SPeter Xu             error_report_once("%s: PT specified but not supported", __func__);
920dbaabb25SPeter Xu             return false;
921dbaabb25SPeter Xu         }
922dbaabb25SPeter Xu         break;
923f80c9874SPeter Xu     default:
924fb43cf73SLiu, Yi L         /* Unknown type */
925095955b2SPeter Xu         error_report_once("%s: unknown ce type: %"PRIu32, __func__,
926095955b2SPeter Xu                           vtd_ce_get_type(ce));
927f80c9874SPeter Xu         return false;
928f80c9874SPeter Xu     }
929f80c9874SPeter Xu     return true;
930f80c9874SPeter Xu }
931f80c9874SPeter Xu 
932fb43cf73SLiu, Yi L static inline uint64_t vtd_iova_limit(IntelIOMMUState *s,
933fb43cf73SLiu, Yi L                                       VTDContextEntry *ce, uint8_t aw)
934f06a696dSPeter Xu {
935fb43cf73SLiu, Yi L     uint32_t ce_agaw = vtd_get_iova_agaw(s, ce);
93637f51384SPrasad Singamsetty     return 1ULL << MIN(ce_agaw, aw);
937f06a696dSPeter Xu }
938f06a696dSPeter Xu 
939f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */
940fb43cf73SLiu, Yi L static inline bool vtd_iova_range_check(IntelIOMMUState *s,
941fb43cf73SLiu, Yi L                                         uint64_t iova, VTDContextEntry *ce,
94237f51384SPrasad Singamsetty                                         uint8_t aw)
943f06a696dSPeter Xu {
944f06a696dSPeter Xu     /*
945f06a696dSPeter Xu      * Check if @iova is above 2^X-1, where X is the minimum of MGAW
946f06a696dSPeter Xu      * in CAP_REG and AW in context-entry.
947f06a696dSPeter Xu      */
948fb43cf73SLiu, Yi L     return !(iova & ~(vtd_iova_limit(s, ce, aw) - 1));
949fb43cf73SLiu, Yi L }
950fb43cf73SLiu, Yi L 
951fb43cf73SLiu, Yi L static dma_addr_t vtd_get_iova_pgtbl_base(IntelIOMMUState *s,
952fb43cf73SLiu, Yi L                                           VTDContextEntry *ce)
953fb43cf73SLiu, Yi L {
954fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
955fb43cf73SLiu, Yi L 
956fb43cf73SLiu, Yi L     if (s->root_scalable) {
957fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
958fb43cf73SLiu, Yi L         return pe.val[0] & VTD_SM_PASID_ENTRY_SLPTPTR;
959fb43cf73SLiu, Yi L     }
960fb43cf73SLiu, Yi L 
961fb43cf73SLiu, Yi L     return vtd_ce_get_slpt_base(ce);
962f06a696dSPeter Xu }
963f06a696dSPeter Xu 
96492e5d85eSPrasad Singamsetty /*
96592e5d85eSPrasad Singamsetty  * Rsvd field masks for spte:
966ce586f3bSQi, Yadong  *     vtd_spte_rsvd 4k pages
967ce586f3bSQi, Yadong  *     vtd_spte_rsvd_large large pages
96892e5d85eSPrasad Singamsetty  */
969ce586f3bSQi, Yadong static uint64_t vtd_spte_rsvd[5];
970ce586f3bSQi, Yadong static uint64_t vtd_spte_rsvd_large[5];
9711da12ec4SLe Tan 
9721da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
9731da12ec4SLe Tan {
974ce586f3bSQi, Yadong     uint64_t rsvd_mask = vtd_spte_rsvd[level];
975ce586f3bSQi, Yadong 
976ce586f3bSQi, Yadong     if ((level == VTD_SL_PD_LEVEL || level == VTD_SL_PDP_LEVEL) &&
977ce586f3bSQi, Yadong         (slpte & VTD_SL_PT_PAGE_SIZE_MASK)) {
978ce586f3bSQi, Yadong         /* large page */
979ce586f3bSQi, Yadong         rsvd_mask = vtd_spte_rsvd_large[level];
9801da12ec4SLe Tan     }
981ce586f3bSQi, Yadong 
982ce586f3bSQi, Yadong     return slpte & rsvd_mask;
9831da12ec4SLe Tan }
9841da12ec4SLe Tan 
985dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */
986dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num)
987dbaabb25SPeter Xu {
988dbaabb25SPeter Xu     VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num];
989dbaabb25SPeter Xu     GHashTableIter iter;
990dbaabb25SPeter Xu 
991a6f65f4fSPhilippe Mathieu-Daudé     if (vtd_bus) {
992a6f65f4fSPhilippe Mathieu-Daudé         return vtd_bus;
993a6f65f4fSPhilippe Mathieu-Daudé     }
994a6f65f4fSPhilippe Mathieu-Daudé 
995a6f65f4fSPhilippe Mathieu-Daudé     /*
996a6f65f4fSPhilippe Mathieu-Daudé      * Iterate over the registered buses to find the one which
997a6f65f4fSPhilippe Mathieu-Daudé      * currently holds this bus number and update the bus_num
998a6f65f4fSPhilippe Mathieu-Daudé      * lookup table.
999a6f65f4fSPhilippe Mathieu-Daudé      */
1000dbaabb25SPeter Xu     g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
1001dbaabb25SPeter Xu     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
1002dbaabb25SPeter Xu         if (pci_bus_num(vtd_bus->bus) == bus_num) {
1003dbaabb25SPeter Xu             s->vtd_as_by_bus_num[bus_num] = vtd_bus;
1004dbaabb25SPeter Xu             return vtd_bus;
1005dbaabb25SPeter Xu         }
1006dbaabb25SPeter Xu     }
1007a6f65f4fSPhilippe Mathieu-Daudé 
1008a6f65f4fSPhilippe Mathieu-Daudé     return NULL;
1009dbaabb25SPeter Xu }
1010dbaabb25SPeter Xu 
10116e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level
10121da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
10131da12ec4SLe Tan  */
1014fb43cf73SLiu, Yi L static int vtd_iova_to_slpte(IntelIOMMUState *s, VTDContextEntry *ce,
1015fb43cf73SLiu, Yi L                              uint64_t iova, bool is_write,
10161da12ec4SLe Tan                              uint64_t *slptep, uint32_t *slpte_level,
101737f51384SPrasad Singamsetty                              bool *reads, bool *writes, uint8_t aw_bits)
10181da12ec4SLe Tan {
1019fb43cf73SLiu, Yi L     dma_addr_t addr = vtd_get_iova_pgtbl_base(s, ce);
1020fb43cf73SLiu, Yi L     uint32_t level = vtd_get_iova_level(s, ce);
10211da12ec4SLe Tan     uint32_t offset;
10221da12ec4SLe Tan     uint64_t slpte;
10231da12ec4SLe Tan     uint64_t access_right_check;
10241da12ec4SLe Tan 
1025fb43cf73SLiu, Yi L     if (!vtd_iova_range_check(s, iova, ce, aw_bits)) {
10264e4abd11SPeter Xu         error_report_once("%s: detected IOVA overflow (iova=0x%" PRIx64 ")",
10274e4abd11SPeter Xu                           __func__, iova);
10281da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
10291da12ec4SLe Tan     }
10301da12ec4SLe Tan 
10311da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
10321da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
10331da12ec4SLe Tan 
10341da12ec4SLe Tan     while (true) {
10356e905564SPeter Xu         offset = vtd_iova_level_offset(iova, level);
10361da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
10371da12ec4SLe Tan 
10381da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
10394e4abd11SPeter Xu             error_report_once("%s: detected read error on DMAR slpte "
10404e4abd11SPeter Xu                               "(iova=0x%" PRIx64 ")", __func__, iova);
1041fb43cf73SLiu, Yi L             if (level == vtd_get_iova_level(s, ce)) {
10421da12ec4SLe Tan                 /* Invalid programming of context-entry */
10431da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
10441da12ec4SLe Tan             } else {
10451da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
10461da12ec4SLe Tan             }
10471da12ec4SLe Tan         }
10481da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
10491da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
10501da12ec4SLe Tan         if (!(slpte & access_right_check)) {
10514e4abd11SPeter Xu             error_report_once("%s: detected slpte permission error "
10524e4abd11SPeter Xu                               "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", "
10534e4abd11SPeter Xu                               "slpte=0x%" PRIx64 ", write=%d)", __func__,
10544e4abd11SPeter Xu                               iova, level, slpte, is_write);
10551da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
10561da12ec4SLe Tan         }
10571da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
10584e4abd11SPeter Xu             error_report_once("%s: detected splte reserve non-zero "
10594e4abd11SPeter Xu                               "iova=0x%" PRIx64 ", level=0x%" PRIx32
10604e4abd11SPeter Xu                               "slpte=0x%" PRIx64 ")", __func__, iova,
10614e4abd11SPeter Xu                               level, slpte);
10621da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
10631da12ec4SLe Tan         }
10641da12ec4SLe Tan 
10651da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
10661da12ec4SLe Tan             *slptep = slpte;
10671da12ec4SLe Tan             *slpte_level = level;
10681da12ec4SLe Tan             return 0;
10691da12ec4SLe Tan         }
107037f51384SPrasad Singamsetty         addr = vtd_get_slpte_addr(slpte, aw_bits);
10711da12ec4SLe Tan         level--;
10721da12ec4SLe Tan     }
10731da12ec4SLe Tan }
10741da12ec4SLe Tan 
10755039caf3SEugenio Pérez typedef int (*vtd_page_walk_hook)(IOMMUTLBEvent *event, void *private);
1076f06a696dSPeter Xu 
1077fe215b0cSPeter Xu /**
1078fe215b0cSPeter Xu  * Constant information used during page walking
1079fe215b0cSPeter Xu  *
1080fe215b0cSPeter Xu  * @hook_fn: hook func to be called when detected page
1081fe215b0cSPeter Xu  * @private: private data to be passed into hook func
1082fe215b0cSPeter Xu  * @notify_unmap: whether we should notify invalid entries
10832f764fa8SPeter Xu  * @as: VT-d address space of the device
1084fe215b0cSPeter Xu  * @aw: maximum address width
1085d118c06eSPeter Xu  * @domain: domain ID of the page walk
1086fe215b0cSPeter Xu  */
1087fe215b0cSPeter Xu typedef struct {
10882f764fa8SPeter Xu     VTDAddressSpace *as;
1089fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn;
1090fe215b0cSPeter Xu     void *private;
1091fe215b0cSPeter Xu     bool notify_unmap;
1092fe215b0cSPeter Xu     uint8_t aw;
1093d118c06eSPeter Xu     uint16_t domain_id;
1094fe215b0cSPeter Xu } vtd_page_walk_info;
1095fe215b0cSPeter Xu 
10965039caf3SEugenio Pérez static int vtd_page_walk_one(IOMMUTLBEvent *event, vtd_page_walk_info *info)
109736d2d52bSPeter Xu {
109863b88968SPeter Xu     VTDAddressSpace *as = info->as;
1099fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn = info->hook_fn;
1100fe215b0cSPeter Xu     void *private = info->private;
11015039caf3SEugenio Pérez     IOMMUTLBEntry *entry = &event->entry;
110263b88968SPeter Xu     DMAMap target = {
110363b88968SPeter Xu         .iova = entry->iova,
110463b88968SPeter Xu         .size = entry->addr_mask,
110563b88968SPeter Xu         .translated_addr = entry->translated_addr,
110663b88968SPeter Xu         .perm = entry->perm,
110763b88968SPeter Xu     };
110863b88968SPeter Xu     DMAMap *mapped = iova_tree_find(as->iova_tree, &target);
110963b88968SPeter Xu 
11105039caf3SEugenio Pérez     if (event->type == IOMMU_NOTIFIER_UNMAP && !info->notify_unmap) {
111163b88968SPeter Xu         trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
111263b88968SPeter Xu         return 0;
111363b88968SPeter Xu     }
1114fe215b0cSPeter Xu 
111536d2d52bSPeter Xu     assert(hook_fn);
111663b88968SPeter Xu 
111763b88968SPeter Xu     /* Update local IOVA mapped ranges */
11185039caf3SEugenio Pérez     if (event->type == IOMMU_NOTIFIER_MAP) {
111963b88968SPeter Xu         if (mapped) {
112063b88968SPeter Xu             /* If it's exactly the same translation, skip */
112163b88968SPeter Xu             if (!memcmp(mapped, &target, sizeof(target))) {
112263b88968SPeter Xu                 trace_vtd_page_walk_one_skip_map(entry->iova, entry->addr_mask,
112363b88968SPeter Xu                                                  entry->translated_addr);
112463b88968SPeter Xu                 return 0;
112563b88968SPeter Xu             } else {
112663b88968SPeter Xu                 /*
112763b88968SPeter Xu                  * Translation changed.  Normally this should not
112863b88968SPeter Xu                  * happen, but it can happen when with buggy guest
112963b88968SPeter Xu                  * OSes.  Note that there will be a small window that
113063b88968SPeter Xu                  * we don't have map at all.  But that's the best
113163b88968SPeter Xu                  * effort we can do.  The ideal way to emulate this is
113263b88968SPeter Xu                  * atomically modify the PTE to follow what has
113363b88968SPeter Xu                  * changed, but we can't.  One example is that vfio
113463b88968SPeter Xu                  * driver only has VFIO_IOMMU_[UN]MAP_DMA but no
113563b88968SPeter Xu                  * interface to modify a mapping (meanwhile it seems
113663b88968SPeter Xu                  * meaningless to even provide one).  Anyway, let's
113763b88968SPeter Xu                  * mark this as a TODO in case one day we'll have
113863b88968SPeter Xu                  * a better solution.
113963b88968SPeter Xu                  */
114063b88968SPeter Xu                 IOMMUAccessFlags cache_perm = entry->perm;
114163b88968SPeter Xu                 int ret;
114263b88968SPeter Xu 
114363b88968SPeter Xu                 /* Emulate an UNMAP */
11445039caf3SEugenio Pérez                 event->type = IOMMU_NOTIFIER_UNMAP;
114563b88968SPeter Xu                 entry->perm = IOMMU_NONE;
114663b88968SPeter Xu                 trace_vtd_page_walk_one(info->domain_id,
114763b88968SPeter Xu                                         entry->iova,
114863b88968SPeter Xu                                         entry->translated_addr,
114963b88968SPeter Xu                                         entry->addr_mask,
115063b88968SPeter Xu                                         entry->perm);
11515039caf3SEugenio Pérez                 ret = hook_fn(event, private);
115263b88968SPeter Xu                 if (ret) {
115363b88968SPeter Xu                     return ret;
115463b88968SPeter Xu                 }
115563b88968SPeter Xu                 /* Drop any existing mapping */
115663b88968SPeter Xu                 iova_tree_remove(as->iova_tree, &target);
11575039caf3SEugenio Pérez                 /* Recover the correct type */
11585039caf3SEugenio Pérez                 event->type = IOMMU_NOTIFIER_MAP;
115963b88968SPeter Xu                 entry->perm = cache_perm;
116063b88968SPeter Xu             }
116163b88968SPeter Xu         }
116263b88968SPeter Xu         iova_tree_insert(as->iova_tree, &target);
116363b88968SPeter Xu     } else {
116463b88968SPeter Xu         if (!mapped) {
116563b88968SPeter Xu             /* Skip since we didn't map this range at all */
116663b88968SPeter Xu             trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
116763b88968SPeter Xu             return 0;
116863b88968SPeter Xu         }
116963b88968SPeter Xu         iova_tree_remove(as->iova_tree, &target);
117063b88968SPeter Xu     }
117163b88968SPeter Xu 
1172d118c06eSPeter Xu     trace_vtd_page_walk_one(info->domain_id, entry->iova,
1173d118c06eSPeter Xu                             entry->translated_addr, entry->addr_mask,
1174d118c06eSPeter Xu                             entry->perm);
11755039caf3SEugenio Pérez     return hook_fn(event, private);
117636d2d52bSPeter Xu }
117736d2d52bSPeter Xu 
1178f06a696dSPeter Xu /**
1179f06a696dSPeter Xu  * vtd_page_walk_level - walk over specific level for IOVA range
1180f06a696dSPeter Xu  *
1181f06a696dSPeter Xu  * @addr: base GPA addr to start the walk
1182f06a696dSPeter Xu  * @start: IOVA range start address
1183f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
1184f06a696dSPeter Xu  * @read: whether parent level has read permission
1185f06a696dSPeter Xu  * @write: whether parent level has write permission
1186fe215b0cSPeter Xu  * @info: constant information for the page walk
1187f06a696dSPeter Xu  */
1188f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start,
1189fe215b0cSPeter Xu                                uint64_t end, uint32_t level, bool read,
1190fe215b0cSPeter Xu                                bool write, vtd_page_walk_info *info)
1191f06a696dSPeter Xu {
1192f06a696dSPeter Xu     bool read_cur, write_cur, entry_valid;
1193f06a696dSPeter Xu     uint32_t offset;
1194f06a696dSPeter Xu     uint64_t slpte;
1195f06a696dSPeter Xu     uint64_t subpage_size, subpage_mask;
11965039caf3SEugenio Pérez     IOMMUTLBEvent event;
1197f06a696dSPeter Xu     uint64_t iova = start;
1198f06a696dSPeter Xu     uint64_t iova_next;
1199f06a696dSPeter Xu     int ret = 0;
1200f06a696dSPeter Xu 
1201f06a696dSPeter Xu     trace_vtd_page_walk_level(addr, level, start, end);
1202f06a696dSPeter Xu 
1203f06a696dSPeter Xu     subpage_size = 1ULL << vtd_slpt_level_shift(level);
1204f06a696dSPeter Xu     subpage_mask = vtd_slpt_level_page_mask(level);
1205f06a696dSPeter Xu 
1206f06a696dSPeter Xu     while (iova < end) {
1207f06a696dSPeter Xu         iova_next = (iova & subpage_mask) + subpage_size;
1208f06a696dSPeter Xu 
1209f06a696dSPeter Xu         offset = vtd_iova_level_offset(iova, level);
1210f06a696dSPeter Xu         slpte = vtd_get_slpte(addr, offset);
1211f06a696dSPeter Xu 
1212f06a696dSPeter Xu         if (slpte == (uint64_t)-1) {
1213f06a696dSPeter Xu             trace_vtd_page_walk_skip_read(iova, iova_next);
1214f06a696dSPeter Xu             goto next;
1215f06a696dSPeter Xu         }
1216f06a696dSPeter Xu 
1217f06a696dSPeter Xu         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
1218f06a696dSPeter Xu             trace_vtd_page_walk_skip_reserve(iova, iova_next);
1219f06a696dSPeter Xu             goto next;
1220f06a696dSPeter Xu         }
1221f06a696dSPeter Xu 
1222f06a696dSPeter Xu         /* Permissions are stacked with parents' */
1223f06a696dSPeter Xu         read_cur = read && (slpte & VTD_SL_R);
1224f06a696dSPeter Xu         write_cur = write && (slpte & VTD_SL_W);
1225f06a696dSPeter Xu 
1226f06a696dSPeter Xu         /*
1227f06a696dSPeter Xu          * As long as we have either read/write permission, this is a
1228f06a696dSPeter Xu          * valid entry. The rule works for both page entries and page
1229f06a696dSPeter Xu          * table entries.
1230f06a696dSPeter Xu          */
1231f06a696dSPeter Xu         entry_valid = read_cur | write_cur;
1232f06a696dSPeter Xu 
123363b88968SPeter Xu         if (!vtd_is_last_slpte(slpte, level) && entry_valid) {
123463b88968SPeter Xu             /*
123563b88968SPeter Xu              * This is a valid PDE (or even bigger than PDE).  We need
123663b88968SPeter Xu              * to walk one further level.
123763b88968SPeter Xu              */
123863b88968SPeter Xu             ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw),
123963b88968SPeter Xu                                       iova, MIN(iova_next, end), level - 1,
124063b88968SPeter Xu                                       read_cur, write_cur, info);
124163b88968SPeter Xu         } else {
124263b88968SPeter Xu             /*
124363b88968SPeter Xu              * This means we are either:
124463b88968SPeter Xu              *
124563b88968SPeter Xu              * (1) the real page entry (either 4K page, or huge page)
124663b88968SPeter Xu              * (2) the whole range is invalid
124763b88968SPeter Xu              *
124863b88968SPeter Xu              * In either case, we send an IOTLB notification down.
124963b88968SPeter Xu              */
12505039caf3SEugenio Pérez             event.entry.target_as = &address_space_memory;
12515039caf3SEugenio Pérez             event.entry.iova = iova & subpage_mask;
12525039caf3SEugenio Pérez             event.entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur);
12535039caf3SEugenio Pérez             event.entry.addr_mask = ~subpage_mask;
1254f06a696dSPeter Xu             /* NOTE: this is only meaningful if entry_valid == true */
12555039caf3SEugenio Pérez             event.entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw);
12565039caf3SEugenio Pérez             event.type = event.entry.perm ? IOMMU_NOTIFIER_MAP :
12575039caf3SEugenio Pérez                                             IOMMU_NOTIFIER_UNMAP;
12585039caf3SEugenio Pérez             ret = vtd_page_walk_one(&event, info);
125963b88968SPeter Xu         }
126063b88968SPeter Xu 
1261f06a696dSPeter Xu         if (ret < 0) {
1262f06a696dSPeter Xu             return ret;
1263f06a696dSPeter Xu         }
1264f06a696dSPeter Xu 
1265f06a696dSPeter Xu next:
1266f06a696dSPeter Xu         iova = iova_next;
1267f06a696dSPeter Xu     }
1268f06a696dSPeter Xu 
1269f06a696dSPeter Xu     return 0;
1270f06a696dSPeter Xu }
1271f06a696dSPeter Xu 
1272f06a696dSPeter Xu /**
1273f06a696dSPeter Xu  * vtd_page_walk - walk specific IOVA range, and call the hook
1274f06a696dSPeter Xu  *
1275fb43cf73SLiu, Yi L  * @s: intel iommu state
1276f06a696dSPeter Xu  * @ce: context entry to walk upon
1277f06a696dSPeter Xu  * @start: IOVA address to start the walk
1278f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
1279fe215b0cSPeter Xu  * @info: page walking information struct
1280f06a696dSPeter Xu  */
1281fb43cf73SLiu, Yi L static int vtd_page_walk(IntelIOMMUState *s, VTDContextEntry *ce,
1282fb43cf73SLiu, Yi L                          uint64_t start, uint64_t end,
1283fe215b0cSPeter Xu                          vtd_page_walk_info *info)
1284f06a696dSPeter Xu {
1285fb43cf73SLiu, Yi L     dma_addr_t addr = vtd_get_iova_pgtbl_base(s, ce);
1286fb43cf73SLiu, Yi L     uint32_t level = vtd_get_iova_level(s, ce);
1287f06a696dSPeter Xu 
1288fb43cf73SLiu, Yi L     if (!vtd_iova_range_check(s, start, ce, info->aw)) {
1289f06a696dSPeter Xu         return -VTD_FR_ADDR_BEYOND_MGAW;
1290f06a696dSPeter Xu     }
1291f06a696dSPeter Xu 
1292fb43cf73SLiu, Yi L     if (!vtd_iova_range_check(s, end, ce, info->aw)) {
1293f06a696dSPeter Xu         /* Fix end so that it reaches the maximum */
1294fb43cf73SLiu, Yi L         end = vtd_iova_limit(s, ce, info->aw);
1295f06a696dSPeter Xu     }
1296f06a696dSPeter Xu 
1297fe215b0cSPeter Xu     return vtd_page_walk_level(addr, start, end, level, true, true, info);
1298f06a696dSPeter Xu }
1299f06a696dSPeter Xu 
1300fb43cf73SLiu, Yi L static int vtd_root_entry_rsvd_bits_check(IntelIOMMUState *s,
1301fb43cf73SLiu, Yi L                                           VTDRootEntry *re)
1302fb43cf73SLiu, Yi L {
1303fb43cf73SLiu, Yi L     /* Legacy Mode reserved bits check */
1304fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1305fb43cf73SLiu, Yi L         (re->hi || (re->lo & VTD_ROOT_ENTRY_RSVD(s->aw_bits))))
1306fb43cf73SLiu, Yi L         goto rsvd_err;
1307fb43cf73SLiu, Yi L 
1308fb43cf73SLiu, Yi L     /* Scalable Mode reserved bits check */
1309fb43cf73SLiu, Yi L     if (s->root_scalable &&
1310fb43cf73SLiu, Yi L         ((re->lo & VTD_ROOT_ENTRY_RSVD(s->aw_bits)) ||
1311fb43cf73SLiu, Yi L          (re->hi & VTD_ROOT_ENTRY_RSVD(s->aw_bits))))
1312fb43cf73SLiu, Yi L         goto rsvd_err;
1313fb43cf73SLiu, Yi L 
1314fb43cf73SLiu, Yi L     return 0;
1315fb43cf73SLiu, Yi L 
1316fb43cf73SLiu, Yi L rsvd_err:
1317fb43cf73SLiu, Yi L     error_report_once("%s: invalid root entry: hi=0x%"PRIx64
1318fb43cf73SLiu, Yi L                       ", lo=0x%"PRIx64,
1319fb43cf73SLiu, Yi L                       __func__, re->hi, re->lo);
1320fb43cf73SLiu, Yi L     return -VTD_FR_ROOT_ENTRY_RSVD;
1321fb43cf73SLiu, Yi L }
1322fb43cf73SLiu, Yi L 
1323fb43cf73SLiu, Yi L static inline int vtd_context_entry_rsvd_bits_check(IntelIOMMUState *s,
1324fb43cf73SLiu, Yi L                                                     VTDContextEntry *ce)
1325fb43cf73SLiu, Yi L {
1326fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1327fb43cf73SLiu, Yi L         (ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI ||
1328fb43cf73SLiu, Yi L          ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) {
1329fb43cf73SLiu, Yi L         error_report_once("%s: invalid context entry: hi=%"PRIx64
1330fb43cf73SLiu, Yi L                           ", lo=%"PRIx64" (reserved nonzero)",
1331fb43cf73SLiu, Yi L                           __func__, ce->hi, ce->lo);
1332fb43cf73SLiu, Yi L         return -VTD_FR_CONTEXT_ENTRY_RSVD;
1333fb43cf73SLiu, Yi L     }
1334fb43cf73SLiu, Yi L 
1335fb43cf73SLiu, Yi L     if (s->root_scalable &&
1336fb43cf73SLiu, Yi L         (ce->val[0] & VTD_SM_CONTEXT_ENTRY_RSVD_VAL0(s->aw_bits) ||
1337fb43cf73SLiu, Yi L          ce->val[1] & VTD_SM_CONTEXT_ENTRY_RSVD_VAL1 ||
1338fb43cf73SLiu, Yi L          ce->val[2] ||
1339fb43cf73SLiu, Yi L          ce->val[3])) {
1340fb43cf73SLiu, Yi L         error_report_once("%s: invalid context entry: val[3]=%"PRIx64
1341fb43cf73SLiu, Yi L                           ", val[2]=%"PRIx64
1342fb43cf73SLiu, Yi L                           ", val[1]=%"PRIx64
1343fb43cf73SLiu, Yi L                           ", val[0]=%"PRIx64" (reserved nonzero)",
1344fb43cf73SLiu, Yi L                           __func__, ce->val[3], ce->val[2],
1345fb43cf73SLiu, Yi L                           ce->val[1], ce->val[0]);
1346fb43cf73SLiu, Yi L         return -VTD_FR_CONTEXT_ENTRY_RSVD;
1347fb43cf73SLiu, Yi L     }
1348fb43cf73SLiu, Yi L 
1349fb43cf73SLiu, Yi L     return 0;
1350fb43cf73SLiu, Yi L }
1351fb43cf73SLiu, Yi L 
1352fb43cf73SLiu, Yi L static int vtd_ce_rid2pasid_check(IntelIOMMUState *s,
1353fb43cf73SLiu, Yi L                                   VTDContextEntry *ce)
1354fb43cf73SLiu, Yi L {
1355fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1356fb43cf73SLiu, Yi L 
1357fb43cf73SLiu, Yi L     /*
1358fb43cf73SLiu, Yi L      * Make sure in Scalable Mode, a present context entry
1359fb43cf73SLiu, Yi L      * has valid rid2pasid setting, which includes valid
1360fb43cf73SLiu, Yi L      * rid2pasid field and corresponding pasid entry setting
1361fb43cf73SLiu, Yi L      */
1362fb43cf73SLiu, Yi L     return vtd_ce_get_rid2pasid_entry(s, ce, &pe);
1363fb43cf73SLiu, Yi L }
1364fb43cf73SLiu, Yi L 
13651da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
13661da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
13671da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
13681da12ec4SLe Tan {
13691da12ec4SLe Tan     VTDRootEntry re;
13701da12ec4SLe Tan     int ret_fr;
1371f80c9874SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
13721da12ec4SLe Tan 
13731da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
13741da12ec4SLe Tan     if (ret_fr) {
13751da12ec4SLe Tan         return ret_fr;
13761da12ec4SLe Tan     }
13771da12ec4SLe Tan 
1378fb43cf73SLiu, Yi L     if (!vtd_root_entry_present(s, &re, devfn)) {
13796c441e1dSPeter Xu         /* Not error - it's okay we don't have root entry. */
13806c441e1dSPeter Xu         trace_vtd_re_not_present(bus_num);
13811da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
1382f80c9874SPeter Xu     }
1383f80c9874SPeter Xu 
1384fb43cf73SLiu, Yi L     ret_fr = vtd_root_entry_rsvd_bits_check(s, &re);
1385fb43cf73SLiu, Yi L     if (ret_fr) {
1386fb43cf73SLiu, Yi L         return ret_fr;
13871da12ec4SLe Tan     }
13881da12ec4SLe Tan 
1389fb43cf73SLiu, Yi L     ret_fr = vtd_get_context_entry_from_root(s, &re, devfn, ce);
13901da12ec4SLe Tan     if (ret_fr) {
13911da12ec4SLe Tan         return ret_fr;
13921da12ec4SLe Tan     }
13931da12ec4SLe Tan 
13948f7d7161SPeter Xu     if (!vtd_ce_present(ce)) {
13956c441e1dSPeter Xu         /* Not error - it's okay we don't have context entry. */
13966c441e1dSPeter Xu         trace_vtd_ce_not_present(bus_num, devfn);
13971da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
1398f80c9874SPeter Xu     }
1399f80c9874SPeter Xu 
1400fb43cf73SLiu, Yi L     ret_fr = vtd_context_entry_rsvd_bits_check(s, ce);
1401fb43cf73SLiu, Yi L     if (ret_fr) {
1402fb43cf73SLiu, Yi L         return ret_fr;
14031da12ec4SLe Tan     }
1404f80c9874SPeter Xu 
14051da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
1406fb43cf73SLiu, Yi L     if (!s->root_scalable &&
1407fb43cf73SLiu, Yi L         !vtd_is_level_supported(s, vtd_ce_get_level(ce))) {
1408095955b2SPeter Xu         error_report_once("%s: invalid context entry: hi=%"PRIx64
1409095955b2SPeter Xu                           ", lo=%"PRIx64" (level %d not supported)",
1410fb43cf73SLiu, Yi L                           __func__, ce->hi, ce->lo,
1411fb43cf73SLiu, Yi L                           vtd_ce_get_level(ce));
14121da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
1413f80c9874SPeter Xu     }
1414f80c9874SPeter Xu 
1415fb43cf73SLiu, Yi L     if (!s->root_scalable) {
1416f80c9874SPeter Xu         /* Do translation type check */
1417f80c9874SPeter Xu         if (!vtd_ce_type_check(x86_iommu, ce)) {
1418095955b2SPeter Xu             /* Errors dumped in vtd_ce_type_check() */
14191da12ec4SLe Tan             return -VTD_FR_CONTEXT_ENTRY_INV;
14201da12ec4SLe Tan         }
1421fb43cf73SLiu, Yi L     } else {
1422fb43cf73SLiu, Yi L         /*
1423fb43cf73SLiu, Yi L          * Check if the programming of context-entry.rid2pasid
1424fb43cf73SLiu, Yi L          * and corresponding pasid setting is valid, and thus
1425fb43cf73SLiu, Yi L          * avoids to check pasid entry fetching result in future
1426fb43cf73SLiu, Yi L          * helper function calling.
1427fb43cf73SLiu, Yi L          */
1428fb43cf73SLiu, Yi L         ret_fr = vtd_ce_rid2pasid_check(s, ce);
1429fb43cf73SLiu, Yi L         if (ret_fr) {
1430fb43cf73SLiu, Yi L             return ret_fr;
1431fb43cf73SLiu, Yi L         }
1432fb43cf73SLiu, Yi L     }
1433f80c9874SPeter Xu 
14341da12ec4SLe Tan     return 0;
14351da12ec4SLe Tan }
14361da12ec4SLe Tan 
14375039caf3SEugenio Pérez static int vtd_sync_shadow_page_hook(IOMMUTLBEvent *event,
143863b88968SPeter Xu                                      void *private)
143963b88968SPeter Xu {
14405039caf3SEugenio Pérez     memory_region_notify_iommu(private, 0, *event);
144163b88968SPeter Xu     return 0;
144263b88968SPeter Xu }
144363b88968SPeter Xu 
1444fb43cf73SLiu, Yi L static uint16_t vtd_get_domain_id(IntelIOMMUState *s,
1445fb43cf73SLiu, Yi L                                   VTDContextEntry *ce)
1446fb43cf73SLiu, Yi L {
1447fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1448fb43cf73SLiu, Yi L 
1449fb43cf73SLiu, Yi L     if (s->root_scalable) {
1450fb43cf73SLiu, Yi L         vtd_ce_get_rid2pasid_entry(s, ce, &pe);
1451fb43cf73SLiu, Yi L         return VTD_SM_PASID_ENTRY_DID(pe.val[1]);
1452fb43cf73SLiu, Yi L     }
1453fb43cf73SLiu, Yi L 
1454fb43cf73SLiu, Yi L     return VTD_CONTEXT_ENTRY_DID(ce->hi);
1455fb43cf73SLiu, Yi L }
1456fb43cf73SLiu, Yi L 
145763b88968SPeter Xu static int vtd_sync_shadow_page_table_range(VTDAddressSpace *vtd_as,
145863b88968SPeter Xu                                             VTDContextEntry *ce,
145963b88968SPeter Xu                                             hwaddr addr, hwaddr size)
146063b88968SPeter Xu {
146163b88968SPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
146263b88968SPeter Xu     vtd_page_walk_info info = {
146363b88968SPeter Xu         .hook_fn = vtd_sync_shadow_page_hook,
146463b88968SPeter Xu         .private = (void *)&vtd_as->iommu,
146563b88968SPeter Xu         .notify_unmap = true,
146663b88968SPeter Xu         .aw = s->aw_bits,
146763b88968SPeter Xu         .as = vtd_as,
1468fb43cf73SLiu, Yi L         .domain_id = vtd_get_domain_id(s, ce),
146963b88968SPeter Xu     };
147063b88968SPeter Xu 
1471fb43cf73SLiu, Yi L     return vtd_page_walk(s, ce, addr, addr + size, &info);
147263b88968SPeter Xu }
147363b88968SPeter Xu 
147463b88968SPeter Xu static int vtd_sync_shadow_page_table(VTDAddressSpace *vtd_as)
147563b88968SPeter Xu {
147695ecd3dfSPeter Xu     int ret;
147795ecd3dfSPeter Xu     VTDContextEntry ce;
1478c28b535dSPeter Xu     IOMMUNotifier *n;
147995ecd3dfSPeter Xu 
1480f7701e2cSEugenio Pérez     if (!(vtd_as->iommu.iommu_notify_flags & IOMMU_NOTIFIER_IOTLB_EVENTS)) {
1481f7701e2cSEugenio Pérez         return 0;
1482f7701e2cSEugenio Pérez     }
1483f7701e2cSEugenio Pérez 
148495ecd3dfSPeter Xu     ret = vtd_dev_to_context_entry(vtd_as->iommu_state,
148595ecd3dfSPeter Xu                                    pci_bus_num(vtd_as->bus),
148695ecd3dfSPeter Xu                                    vtd_as->devfn, &ce);
148795ecd3dfSPeter Xu     if (ret) {
1488c28b535dSPeter Xu         if (ret == -VTD_FR_CONTEXT_ENTRY_P) {
1489c28b535dSPeter Xu             /*
1490c28b535dSPeter Xu              * It's a valid scenario to have a context entry that is
1491c28b535dSPeter Xu              * not present.  For example, when a device is removed
1492c28b535dSPeter Xu              * from an existing domain then the context entry will be
1493c28b535dSPeter Xu              * zeroed by the guest before it was put into another
1494c28b535dSPeter Xu              * domain.  When this happens, instead of synchronizing
1495c28b535dSPeter Xu              * the shadow pages we should invalidate all existing
1496c28b535dSPeter Xu              * mappings and notify the backends.
1497c28b535dSPeter Xu              */
1498c28b535dSPeter Xu             IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
1499c28b535dSPeter Xu                 vtd_address_space_unmap(vtd_as, n);
1500c28b535dSPeter Xu             }
1501c28b535dSPeter Xu             ret = 0;
1502c28b535dSPeter Xu         }
150395ecd3dfSPeter Xu         return ret;
150495ecd3dfSPeter Xu     }
150595ecd3dfSPeter Xu 
150695ecd3dfSPeter Xu     return vtd_sync_shadow_page_table_range(vtd_as, &ce, 0, UINT64_MAX);
150763b88968SPeter Xu }
150863b88968SPeter Xu 
1509dbaabb25SPeter Xu /*
1510*37557b09SCai Huoqing  * Check if specific device is configured to bypass address
1511fb43cf73SLiu, Yi L  * translation for DMA requests. In Scalable Mode, bypass
1512fb43cf73SLiu, Yi L  * 1st-level translation or 2nd-level translation, it depends
1513fb43cf73SLiu, Yi L  * on PGTT setting.
1514dbaabb25SPeter Xu  */
1515fb43cf73SLiu, Yi L static bool vtd_dev_pt_enabled(VTDAddressSpace *as)
1516dbaabb25SPeter Xu {
1517dbaabb25SPeter Xu     IntelIOMMUState *s;
1518dbaabb25SPeter Xu     VTDContextEntry ce;
1519fb43cf73SLiu, Yi L     VTDPASIDEntry pe;
1520dbaabb25SPeter Xu     int ret;
1521dbaabb25SPeter Xu 
1522dbaabb25SPeter Xu     assert(as);
1523dbaabb25SPeter Xu 
1524fb43cf73SLiu, Yi L     s = as->iommu_state;
1525fb43cf73SLiu, Yi L     ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus),
1526fb43cf73SLiu, Yi L                                    as->devfn, &ce);
1527fb43cf73SLiu, Yi L     if (ret) {
1528dbaabb25SPeter Xu         /*
1529dbaabb25SPeter Xu          * Possibly failed to parse the context entry for some reason
1530dbaabb25SPeter Xu          * (e.g., during init, or any guest configuration errors on
1531dbaabb25SPeter Xu          * context entries). We should assume PT not enabled for
1532dbaabb25SPeter Xu          * safety.
1533dbaabb25SPeter Xu          */
1534dbaabb25SPeter Xu         return false;
1535dbaabb25SPeter Xu     }
1536dbaabb25SPeter Xu 
1537fb43cf73SLiu, Yi L     if (s->root_scalable) {
1538fb43cf73SLiu, Yi L         ret = vtd_ce_get_rid2pasid_entry(s, &ce, &pe);
1539fb43cf73SLiu, Yi L         if (ret) {
1540fb43cf73SLiu, Yi L             error_report_once("%s: vtd_ce_get_rid2pasid_entry error: %"PRId32,
1541fb43cf73SLiu, Yi L                               __func__, ret);
1542fb43cf73SLiu, Yi L             return false;
1543fb43cf73SLiu, Yi L         }
1544fb43cf73SLiu, Yi L         return (VTD_PE_GET_TYPE(&pe) == VTD_SM_PASID_ENTRY_PT);
1545fb43cf73SLiu, Yi L     }
1546fb43cf73SLiu, Yi L 
1547fb43cf73SLiu, Yi L     return (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH);
1548dbaabb25SPeter Xu }
1549dbaabb25SPeter Xu 
1550dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */
1551dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as)
1552dbaabb25SPeter Xu {
1553dbaabb25SPeter Xu     bool use_iommu;
155466a4a031SPeter Xu     /* Whether we need to take the BQL on our own */
155566a4a031SPeter Xu     bool take_bql = !qemu_mutex_iothread_locked();
1556dbaabb25SPeter Xu 
1557dbaabb25SPeter Xu     assert(as);
1558dbaabb25SPeter Xu 
15592a078b10SPeter Xu     use_iommu = as->iommu_state->dmar_enabled && !vtd_dev_pt_enabled(as);
1560dbaabb25SPeter Xu 
1561dbaabb25SPeter Xu     trace_vtd_switch_address_space(pci_bus_num(as->bus),
1562dbaabb25SPeter Xu                                    VTD_PCI_SLOT(as->devfn),
1563dbaabb25SPeter Xu                                    VTD_PCI_FUNC(as->devfn),
1564dbaabb25SPeter Xu                                    use_iommu);
1565dbaabb25SPeter Xu 
156666a4a031SPeter Xu     /*
156766a4a031SPeter Xu      * It's possible that we reach here without BQL, e.g., when called
156866a4a031SPeter Xu      * from vtd_pt_enable_fast_path(). However the memory APIs need
156966a4a031SPeter Xu      * it. We'd better make sure we have had it already, or, take it.
157066a4a031SPeter Xu      */
157166a4a031SPeter Xu     if (take_bql) {
157266a4a031SPeter Xu         qemu_mutex_lock_iothread();
157366a4a031SPeter Xu     }
157466a4a031SPeter Xu 
1575dbaabb25SPeter Xu     /* Turn off first then on the other */
1576dbaabb25SPeter Xu     if (use_iommu) {
15774b519ef1SPeter Xu         memory_region_set_enabled(&as->nodmar, false);
15783df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), true);
1579dbaabb25SPeter Xu     } else {
15803df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), false);
15814b519ef1SPeter Xu         memory_region_set_enabled(&as->nodmar, true);
1582dbaabb25SPeter Xu     }
1583dbaabb25SPeter Xu 
158466a4a031SPeter Xu     if (take_bql) {
158566a4a031SPeter Xu         qemu_mutex_unlock_iothread();
158666a4a031SPeter Xu     }
158766a4a031SPeter Xu 
1588dbaabb25SPeter Xu     return use_iommu;
1589dbaabb25SPeter Xu }
1590dbaabb25SPeter Xu 
1591dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s)
1592dbaabb25SPeter Xu {
1593dbaabb25SPeter Xu     GHashTableIter iter;
1594dbaabb25SPeter Xu     VTDBus *vtd_bus;
1595dbaabb25SPeter Xu     int i;
1596dbaabb25SPeter Xu 
1597dbaabb25SPeter Xu     g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
1598dbaabb25SPeter Xu     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
1599bf33cc75SPeter Xu         for (i = 0; i < PCI_DEVFN_MAX; i++) {
1600dbaabb25SPeter Xu             if (!vtd_bus->dev_as[i]) {
1601dbaabb25SPeter Xu                 continue;
1602dbaabb25SPeter Xu             }
1603dbaabb25SPeter Xu             vtd_switch_address_space(vtd_bus->dev_as[i]);
1604dbaabb25SPeter Xu         }
1605dbaabb25SPeter Xu     }
1606dbaabb25SPeter Xu }
1607dbaabb25SPeter Xu 
16081da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn)
16091da12ec4SLe Tan {
16101da12ec4SLe Tan     return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL);
16111da12ec4SLe Tan }
16121da12ec4SLe Tan 
16131da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
16141da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
16151da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
16161da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
16171da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
16181da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
16191da12ec4SLe Tan     [VTD_FR_WRITE] = true,
16201da12ec4SLe Tan     [VTD_FR_READ] = true,
16211da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
16221da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
16231da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
16241da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
16251da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
16261da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
1627fb43cf73SLiu, Yi L     [VTD_FR_PASID_TABLE_INV] = false,
16281da12ec4SLe Tan     [VTD_FR_RESERVED_ERR] = false,
16291da12ec4SLe Tan     [VTD_FR_MAX] = false,
16301da12ec4SLe Tan };
16311da12ec4SLe Tan 
16321da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
16331da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
16341da12ec4SLe Tan  * request is 0.
16351da12ec4SLe Tan  */
16361da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
16371da12ec4SLe Tan {
16381da12ec4SLe Tan     return vtd_qualified_faults[fault];
16391da12ec4SLe Tan }
16401da12ec4SLe Tan 
16411da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
16421da12ec4SLe Tan {
16431da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
16441da12ec4SLe Tan }
16451da12ec4SLe Tan 
1646dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id)
1647dbaabb25SPeter Xu {
1648dbaabb25SPeter Xu     VTDBus *vtd_bus;
1649dbaabb25SPeter Xu     VTDAddressSpace *vtd_as;
1650dbaabb25SPeter Xu     bool success = false;
1651dbaabb25SPeter Xu 
1652dbaabb25SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id));
1653dbaabb25SPeter Xu     if (!vtd_bus) {
1654dbaabb25SPeter Xu         goto out;
1655dbaabb25SPeter Xu     }
1656dbaabb25SPeter Xu 
1657dbaabb25SPeter Xu     vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)];
1658dbaabb25SPeter Xu     if (!vtd_as) {
1659dbaabb25SPeter Xu         goto out;
1660dbaabb25SPeter Xu     }
1661dbaabb25SPeter Xu 
1662dbaabb25SPeter Xu     if (vtd_switch_address_space(vtd_as) == false) {
1663dbaabb25SPeter Xu         /* We switched off IOMMU region successfully. */
1664dbaabb25SPeter Xu         success = true;
1665dbaabb25SPeter Xu     }
1666dbaabb25SPeter Xu 
1667dbaabb25SPeter Xu out:
1668dbaabb25SPeter Xu     trace_vtd_pt_enable_fast_path(source_id, success);
1669dbaabb25SPeter Xu }
1670dbaabb25SPeter Xu 
16711da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
16721da12ec4SLe Tan  * translation.
167379e2b9aeSPaolo Bonzini  *
167479e2b9aeSPaolo Bonzini  * Called from RCU critical section.
167579e2b9aeSPaolo Bonzini  *
16761da12ec4SLe Tan  * @bus_num: The bus number
16771da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
16781da12ec4SLe Tan  * @is_write: The access is a write operation
16791da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
1680b9313021SPeter Xu  *
1681b9313021SPeter Xu  * Returns true if translation is successful, otherwise false.
16821da12ec4SLe Tan  */
1683b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
16841da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
16851da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
16861da12ec4SLe Tan {
1687d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
16881da12ec4SLe Tan     VTDContextEntry ce;
16897df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
16901d9efa73SPeter Xu     VTDContextCacheEntry *cc_entry;
1691d66b969bSJason Wang     uint64_t slpte, page_mask;
16921da12ec4SLe Tan     uint32_t level;
16931da12ec4SLe Tan     uint16_t source_id = vtd_make_source_id(bus_num, devfn);
16941da12ec4SLe Tan     int ret_fr;
16951da12ec4SLe Tan     bool is_fpd_set = false;
16961da12ec4SLe Tan     bool reads = true;
16971da12ec4SLe Tan     bool writes = true;
169807f7b733SPeter Xu     uint8_t access_flags;
1699b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
17001da12ec4SLe Tan 
1701046ab7e9SPeter Xu     /*
1702046ab7e9SPeter Xu      * We have standalone memory region for interrupt addresses, we
1703046ab7e9SPeter Xu      * should never receive translation requests in this region.
17041da12ec4SLe Tan      */
1705046ab7e9SPeter Xu     assert(!vtd_is_interrupt_addr(addr));
1706046ab7e9SPeter Xu 
17071d9efa73SPeter Xu     vtd_iommu_lock(s);
17081d9efa73SPeter Xu 
17091d9efa73SPeter Xu     cc_entry = &vtd_as->context_cache_entry;
17101d9efa73SPeter Xu 
1711b5a280c0SLe Tan     /* Try to fetch slpte form IOTLB */
1712b5a280c0SLe Tan     iotlb_entry = vtd_lookup_iotlb(s, source_id, addr);
1713b5a280c0SLe Tan     if (iotlb_entry) {
17146c441e1dSPeter Xu         trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte,
17156c441e1dSPeter Xu                                  iotlb_entry->domain_id);
1716b5a280c0SLe Tan         slpte = iotlb_entry->slpte;
171707f7b733SPeter Xu         access_flags = iotlb_entry->access_flags;
1718d66b969bSJason Wang         page_mask = iotlb_entry->mask;
1719b5a280c0SLe Tan         goto out;
1720b5a280c0SLe Tan     }
1721b9313021SPeter Xu 
1722d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
1723d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
17246c441e1dSPeter Xu         trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi,
17256c441e1dSPeter Xu                                cc_entry->context_entry.lo,
17266c441e1dSPeter Xu                                cc_entry->context_cache_gen);
1727d92fa2dcSLe Tan         ce = cc_entry->context_entry;
1728d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1729fb43cf73SLiu, Yi L         if (!is_fpd_set && s->root_scalable) {
1730fb43cf73SLiu, Yi L             ret_fr = vtd_ce_get_pasid_fpd(s, &ce, &is_fpd_set);
1731fb43cf73SLiu, Yi L             VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write);
1732fb43cf73SLiu, Yi L         }
1733d92fa2dcSLe Tan     } else {
17341da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
17351da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1736fb43cf73SLiu, Yi L         if (!ret_fr && !is_fpd_set && s->root_scalable) {
1737fb43cf73SLiu, Yi L             ret_fr = vtd_ce_get_pasid_fpd(s, &ce, &is_fpd_set);
17381da12ec4SLe Tan         }
1739fb43cf73SLiu, Yi L         VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write);
1740d92fa2dcSLe Tan         /* Update context-cache */
17416c441e1dSPeter Xu         trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo,
17426c441e1dSPeter Xu                                   cc_entry->context_cache_gen,
17436c441e1dSPeter Xu                                   s->context_cache_gen);
1744d92fa2dcSLe Tan         cc_entry->context_entry = ce;
1745d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
1746d92fa2dcSLe Tan     }
17471da12ec4SLe Tan 
1748dbaabb25SPeter Xu     /*
1749dbaabb25SPeter Xu      * We don't need to translate for pass-through context entries.
1750dbaabb25SPeter Xu      * Also, let's ignore IOTLB caching as well for PT devices.
1751dbaabb25SPeter Xu      */
1752dbaabb25SPeter Xu     if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) {
1753892721d9SPeter Xu         entry->iova = addr & VTD_PAGE_MASK_4K;
1754dbaabb25SPeter Xu         entry->translated_addr = entry->iova;
1755892721d9SPeter Xu         entry->addr_mask = ~VTD_PAGE_MASK_4K;
1756dbaabb25SPeter Xu         entry->perm = IOMMU_RW;
1757dbaabb25SPeter Xu         trace_vtd_translate_pt(source_id, entry->iova);
1758dbaabb25SPeter Xu 
1759dbaabb25SPeter Xu         /*
1760dbaabb25SPeter Xu          * When this happens, it means firstly caching-mode is not
1761dbaabb25SPeter Xu          * enabled, and this is the first passthrough translation for
1762dbaabb25SPeter Xu          * the device. Let's enable the fast path for passthrough.
1763dbaabb25SPeter Xu          *
1764dbaabb25SPeter Xu          * When passthrough is disabled again for the device, we can
1765dbaabb25SPeter Xu          * capture it via the context entry invalidation, then the
1766dbaabb25SPeter Xu          * IOMMU region can be swapped back.
1767dbaabb25SPeter Xu          */
1768dbaabb25SPeter Xu         vtd_pt_enable_fast_path(s, source_id);
17691d9efa73SPeter Xu         vtd_iommu_unlock(s);
1770b9313021SPeter Xu         return true;
1771dbaabb25SPeter Xu     }
1772dbaabb25SPeter Xu 
1773fb43cf73SLiu, Yi L     ret_fr = vtd_iova_to_slpte(s, &ce, addr, is_write, &slpte, &level,
177437f51384SPrasad Singamsetty                                &reads, &writes, s->aw_bits);
1775fb43cf73SLiu, Yi L     VTD_PE_GET_FPD_ERR(ret_fr, is_fpd_set, s, source_id, addr, is_write);
17761da12ec4SLe Tan 
1777d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
177807f7b733SPeter Xu     access_flags = IOMMU_ACCESS_FLAG(reads, writes);
1779fb43cf73SLiu, Yi L     vtd_update_iotlb(s, source_id, vtd_get_domain_id(s, &ce), addr, slpte,
178007f7b733SPeter Xu                      access_flags, level);
1781b5a280c0SLe Tan out:
17821d9efa73SPeter Xu     vtd_iommu_unlock(s);
1783d66b969bSJason Wang     entry->iova = addr & page_mask;
178437f51384SPrasad Singamsetty     entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask;
1785d66b969bSJason Wang     entry->addr_mask = ~page_mask;
178607f7b733SPeter Xu     entry->perm = access_flags;
1787b9313021SPeter Xu     return true;
1788b9313021SPeter Xu 
1789b9313021SPeter Xu error:
17901d9efa73SPeter Xu     vtd_iommu_unlock(s);
1791b9313021SPeter Xu     entry->iova = 0;
1792b9313021SPeter Xu     entry->translated_addr = 0;
1793b9313021SPeter Xu     entry->addr_mask = 0;
1794b9313021SPeter Xu     entry->perm = IOMMU_NONE;
1795b9313021SPeter Xu     return false;
17961da12ec4SLe Tan }
17971da12ec4SLe Tan 
17981da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
17991da12ec4SLe Tan {
18001da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
180137f51384SPrasad Singamsetty     s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits);
18021da12ec4SLe Tan 
18032811af3bSPeter Xu     vtd_update_scalable_state(s);
18042811af3bSPeter Xu 
180581fb1e64SPeter Xu     trace_vtd_reg_dmar_root(s->root, s->root_scalable);
18061da12ec4SLe Tan }
18071da12ec4SLe Tan 
180802a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global,
180902a2cbc8SPeter Xu                                uint32_t index, uint32_t mask)
181002a2cbc8SPeter Xu {
181102a2cbc8SPeter Xu     x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask);
181202a2cbc8SPeter Xu }
181302a2cbc8SPeter Xu 
1814a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
1815a5861439SPeter Xu {
1816a5861439SPeter Xu     uint64_t value = 0;
1817a5861439SPeter Xu     value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
1818a5861439SPeter Xu     s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
181937f51384SPrasad Singamsetty     s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits);
182028589311SJan Kiszka     s->intr_eime = value & VTD_IRTA_EIME;
1821a5861439SPeter Xu 
182202a2cbc8SPeter Xu     /* Notify global invalidation */
182302a2cbc8SPeter Xu     vtd_iec_notify_all(s, true, 0, 0);
1824a5861439SPeter Xu 
18257feb51b7SPeter Xu     trace_vtd_reg_ir_root(s->intr_root, s->intr_size);
1826a5861439SPeter Xu }
1827a5861439SPeter Xu 
1828dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s)
1829dd4d607eSPeter Xu {
1830b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
1831dd4d607eSPeter Xu 
1832b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
183363b88968SPeter Xu         vtd_sync_shadow_page_table(vtd_as);
1834dd4d607eSPeter Xu     }
1835dd4d607eSPeter Xu }
1836dd4d607eSPeter Xu 
1837d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
1838d92fa2dcSLe Tan {
1839bc535e59SPeter Xu     trace_vtd_inv_desc_cc_global();
18401d9efa73SPeter Xu     /* Protects context cache */
18411d9efa73SPeter Xu     vtd_iommu_lock(s);
1842d92fa2dcSLe Tan     s->context_cache_gen++;
1843d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
18441d9efa73SPeter Xu         vtd_reset_context_cache_locked(s);
1845d92fa2dcSLe Tan     }
18461d9efa73SPeter Xu     vtd_iommu_unlock(s);
18472cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
1848dd4d607eSPeter Xu     /*
1849dd4d607eSPeter Xu      * From VT-d spec 6.5.2.1, a global context entry invalidation
1850dd4d607eSPeter Xu      * should be followed by a IOTLB global invalidation, so we should
1851dd4d607eSPeter Xu      * be safe even without this. Hoewever, let's replay the region as
1852dd4d607eSPeter Xu      * well to be safer, and go back here when we need finer tunes for
1853dd4d607eSPeter Xu      * VT-d emulation codes.
1854dd4d607eSPeter Xu      */
1855dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1856d92fa2dcSLe Tan }
1857d92fa2dcSLe Tan 
1858d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
1859d92fa2dcSLe Tan  * @func_mask: FM field after shifting
1860d92fa2dcSLe Tan  */
1861d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
1862d92fa2dcSLe Tan                                           uint16_t source_id,
1863d92fa2dcSLe Tan                                           uint16_t func_mask)
1864d92fa2dcSLe Tan {
1865d92fa2dcSLe Tan     uint16_t mask;
18667df953bdSKnut Omang     VTDBus *vtd_bus;
1867d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1868bc535e59SPeter Xu     uint8_t bus_n, devfn;
1869d92fa2dcSLe Tan     uint16_t devfn_it;
1870d92fa2dcSLe Tan 
1871bc535e59SPeter Xu     trace_vtd_inv_desc_cc_devices(source_id, func_mask);
1872bc535e59SPeter Xu 
1873d92fa2dcSLe Tan     switch (func_mask & 3) {
1874d92fa2dcSLe Tan     case 0:
1875d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
1876d92fa2dcSLe Tan         break;
1877d92fa2dcSLe Tan     case 1:
1878d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
1879d92fa2dcSLe Tan         break;
1880d92fa2dcSLe Tan     case 2:
1881d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
1882d92fa2dcSLe Tan         break;
1883d92fa2dcSLe Tan     case 3:
1884d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
1885d92fa2dcSLe Tan         break;
188641ce9a91SEric Auger     default:
188741ce9a91SEric Auger         g_assert_not_reached();
1888d92fa2dcSLe Tan     }
18896cb99accSPeter Xu     mask = ~mask;
1890bc535e59SPeter Xu 
1891bc535e59SPeter Xu     bus_n = VTD_SID_TO_BUS(source_id);
1892bc535e59SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, bus_n);
18937df953bdSKnut Omang     if (vtd_bus) {
1894d92fa2dcSLe Tan         devfn = VTD_SID_TO_DEVFN(source_id);
1895bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
18967df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
1897d92fa2dcSLe Tan             if (vtd_as && ((devfn_it & mask) == (devfn & mask))) {
1898bc535e59SPeter Xu                 trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it),
1899bc535e59SPeter Xu                                              VTD_PCI_FUNC(devfn_it));
19001d9efa73SPeter Xu                 vtd_iommu_lock(s);
1901d92fa2dcSLe Tan                 vtd_as->context_cache_entry.context_cache_gen = 0;
19021d9efa73SPeter Xu                 vtd_iommu_unlock(s);
1903dd4d607eSPeter Xu                 /*
1904dbaabb25SPeter Xu                  * Do switch address space when needed, in case if the
1905dbaabb25SPeter Xu                  * device passthrough bit is switched.
1906dbaabb25SPeter Xu                  */
1907dbaabb25SPeter Xu                 vtd_switch_address_space(vtd_as);
1908dbaabb25SPeter Xu                 /*
1909dd4d607eSPeter Xu                  * So a device is moving out of (or moving into) a
191063b88968SPeter Xu                  * domain, resync the shadow page table.
1911dd4d607eSPeter Xu                  * This won't bring bad even if we have no such
1912dd4d607eSPeter Xu                  * notifier registered - the IOMMU notification
1913dd4d607eSPeter Xu                  * framework will skip MAP notifications if that
1914dd4d607eSPeter Xu                  * happened.
1915dd4d607eSPeter Xu                  */
191663b88968SPeter Xu                 vtd_sync_shadow_page_table(vtd_as);
1917d92fa2dcSLe Tan             }
1918d92fa2dcSLe Tan         }
1919d92fa2dcSLe Tan     }
1920d92fa2dcSLe Tan }
1921d92fa2dcSLe Tan 
19221da12ec4SLe Tan /* Context-cache invalidation
19231da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
19241da12ec4SLe Tan  * @val: the content of the CCMD_REG
19251da12ec4SLe Tan  */
19261da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
19271da12ec4SLe Tan {
19281da12ec4SLe Tan     uint64_t caig;
19291da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
19301da12ec4SLe Tan 
19311da12ec4SLe Tan     switch (type) {
19321da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
1933d92fa2dcSLe Tan         /* Fall through */
1934d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
1935d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
1936d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
19371da12ec4SLe Tan         break;
19381da12ec4SLe Tan 
19391da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
19401da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
1941d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
19421da12ec4SLe Tan         break;
19431da12ec4SLe Tan 
19441da12ec4SLe Tan     default:
19451376211fSPeter Xu         error_report_once("%s: invalid context: 0x%" PRIx64,
19461376211fSPeter Xu                           __func__, val);
19471da12ec4SLe Tan         caig = 0;
19481da12ec4SLe Tan     }
19491da12ec4SLe Tan     return caig;
19501da12ec4SLe Tan }
19511da12ec4SLe Tan 
1952b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
1953b5a280c0SLe Tan {
19547feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_global();
1955b5a280c0SLe Tan     vtd_reset_iotlb(s);
1956dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1957b5a280c0SLe Tan }
1958b5a280c0SLe Tan 
1959b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
1960b5a280c0SLe Tan {
1961dd4d607eSPeter Xu     VTDContextEntry ce;
1962dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
1963dd4d607eSPeter Xu 
19647feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_domain(domain_id);
19657feb51b7SPeter Xu 
19661d9efa73SPeter Xu     vtd_iommu_lock(s);
1967b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
1968b5a280c0SLe Tan                                 &domain_id);
19691d9efa73SPeter Xu     vtd_iommu_unlock(s);
1970dd4d607eSPeter Xu 
1971b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
1972dd4d607eSPeter Xu         if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1973dd4d607eSPeter Xu                                       vtd_as->devfn, &ce) &&
1974fb43cf73SLiu, Yi L             domain_id == vtd_get_domain_id(s, &ce)) {
197563b88968SPeter Xu             vtd_sync_shadow_page_table(vtd_as);
1976dd4d607eSPeter Xu         }
1977dd4d607eSPeter Xu     }
1978dd4d607eSPeter Xu }
1979dd4d607eSPeter Xu 
1980dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s,
1981dd4d607eSPeter Xu                                            uint16_t domain_id, hwaddr addr,
1982dd4d607eSPeter Xu                                            uint8_t am)
1983dd4d607eSPeter Xu {
1984b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
1985dd4d607eSPeter Xu     VTDContextEntry ce;
1986dd4d607eSPeter Xu     int ret;
19874f8a62a9SPeter Xu     hwaddr size = (1 << am) * VTD_PAGE_SIZE;
1988dd4d607eSPeter Xu 
1989b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) {
1990dd4d607eSPeter Xu         ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1991dd4d607eSPeter Xu                                        vtd_as->devfn, &ce);
1992fb43cf73SLiu, Yi L         if (!ret && domain_id == vtd_get_domain_id(s, &ce)) {
19934f8a62a9SPeter Xu             if (vtd_as_has_map_notifier(vtd_as)) {
19944f8a62a9SPeter Xu                 /*
19954f8a62a9SPeter Xu                  * As long as we have MAP notifications registered in
19964f8a62a9SPeter Xu                  * any of our IOMMU notifiers, we need to sync the
19974f8a62a9SPeter Xu                  * shadow page table.
19984f8a62a9SPeter Xu                  */
199963b88968SPeter Xu                 vtd_sync_shadow_page_table_range(vtd_as, &ce, addr, size);
20004f8a62a9SPeter Xu             } else {
20014f8a62a9SPeter Xu                 /*
20024f8a62a9SPeter Xu                  * For UNMAP-only notifiers, we don't need to walk the
20034f8a62a9SPeter Xu                  * page tables.  We just deliver the PSI down to
20044f8a62a9SPeter Xu                  * invalidate caches.
20054f8a62a9SPeter Xu                  */
20065039caf3SEugenio Pérez                 IOMMUTLBEvent event = {
20075039caf3SEugenio Pérez                     .type = IOMMU_NOTIFIER_UNMAP,
20085039caf3SEugenio Pérez                     .entry = {
20094f8a62a9SPeter Xu                         .target_as = &address_space_memory,
20104f8a62a9SPeter Xu                         .iova = addr,
20114f8a62a9SPeter Xu                         .translated_addr = 0,
20124f8a62a9SPeter Xu                         .addr_mask = size - 1,
20134f8a62a9SPeter Xu                         .perm = IOMMU_NONE,
20145039caf3SEugenio Pérez                     },
20154f8a62a9SPeter Xu                 };
20165039caf3SEugenio Pérez                 memory_region_notify_iommu(&vtd_as->iommu, 0, event);
20174f8a62a9SPeter Xu             }
2018dd4d607eSPeter Xu         }
2019dd4d607eSPeter Xu     }
2020b5a280c0SLe Tan }
2021b5a280c0SLe Tan 
2022b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
2023b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
2024b5a280c0SLe Tan {
2025b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
2026b5a280c0SLe Tan 
20277feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am);
20287feb51b7SPeter Xu 
2029b5a280c0SLe Tan     assert(am <= VTD_MAMV);
2030b5a280c0SLe Tan     info.domain_id = domain_id;
2031d66b969bSJason Wang     info.addr = addr;
2032b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
20331d9efa73SPeter Xu     vtd_iommu_lock(s);
2034b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
20351d9efa73SPeter Xu     vtd_iommu_unlock(s);
2036dd4d607eSPeter Xu     vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am);
2037b5a280c0SLe Tan }
2038b5a280c0SLe Tan 
20391da12ec4SLe Tan /* Flush IOTLB
20401da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
20411da12ec4SLe Tan  * @val: the content of the IOTLB_REG
20421da12ec4SLe Tan  */
20431da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
20441da12ec4SLe Tan {
20451da12ec4SLe Tan     uint64_t iaig;
20461da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
2047b5a280c0SLe Tan     uint16_t domain_id;
2048b5a280c0SLe Tan     hwaddr addr;
2049b5a280c0SLe Tan     uint8_t am;
20501da12ec4SLe Tan 
20511da12ec4SLe Tan     switch (type) {
20521da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
20531da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
2054b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
20551da12ec4SLe Tan         break;
20561da12ec4SLe Tan 
20571da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
2058b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
20591da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
2060b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
20611da12ec4SLe Tan         break;
20621da12ec4SLe Tan 
20631da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
2064b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
2065b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
2066b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
2067b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
2068b5a280c0SLe Tan         if (am > VTD_MAMV) {
20691376211fSPeter Xu             error_report_once("%s: address mask overflow: 0x%" PRIx64,
20701376211fSPeter Xu                               __func__, vtd_get_quad_raw(s, DMAR_IVA_REG));
2071b5a280c0SLe Tan             iaig = 0;
2072b5a280c0SLe Tan             break;
2073b5a280c0SLe Tan         }
20741da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
2075b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
20761da12ec4SLe Tan         break;
20771da12ec4SLe Tan 
20781da12ec4SLe Tan     default:
20791376211fSPeter Xu         error_report_once("%s: invalid granularity: 0x%" PRIx64,
20801376211fSPeter Xu                           __func__, val);
20811da12ec4SLe Tan         iaig = 0;
20821da12ec4SLe Tan     }
20831da12ec4SLe Tan     return iaig;
20841da12ec4SLe Tan }
20851da12ec4SLe Tan 
20868991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s);
2087ed7b8fbcSLe Tan 
2088ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
2089ed7b8fbcSLe Tan {
2090ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
2091ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
2092ed7b8fbcSLe Tan }
2093ed7b8fbcSLe Tan 
2094ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
2095ed7b8fbcSLe Tan {
2096ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
2097ed7b8fbcSLe Tan 
20987feb51b7SPeter Xu     trace_vtd_inv_qi_enable(en);
20997feb51b7SPeter Xu 
2100ed7b8fbcSLe Tan     if (en) {
210137f51384SPrasad Singamsetty         s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits);
2102ed7b8fbcSLe Tan         /* 2^(x+8) entries */
2103c0c1d351SLiu, Yi L         s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8 - (s->iq_dw ? 1 : 0));
2104ed7b8fbcSLe Tan         s->qi_enabled = true;
21057feb51b7SPeter Xu         trace_vtd_inv_qi_setup(s->iq, s->iq_size);
2106ed7b8fbcSLe Tan         /* Ok - report back to driver */
2107ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
21088991c460SLadi Prosek 
21098991c460SLadi Prosek         if (s->iq_tail != 0) {
21108991c460SLadi Prosek             /*
21118991c460SLadi Prosek              * This is a spec violation but Windows guests are known to set up
21128991c460SLadi Prosek              * Queued Invalidation this way so we allow the write and process
21138991c460SLadi Prosek              * Invalidation Descriptors right away.
21148991c460SLadi Prosek              */
21158991c460SLadi Prosek             trace_vtd_warn_invalid_qi_tail(s->iq_tail);
21168991c460SLadi Prosek             if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
21178991c460SLadi Prosek                 vtd_fetch_inv_desc(s);
21188991c460SLadi Prosek             }
2119ed7b8fbcSLe Tan         }
2120ed7b8fbcSLe Tan     } else {
2121ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
2122ed7b8fbcSLe Tan             /* disable Queued Invalidation */
2123ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
2124ed7b8fbcSLe Tan             s->iq_head = 0;
2125ed7b8fbcSLe Tan             s->qi_enabled = false;
2126ed7b8fbcSLe Tan             /* Ok - report back to driver */
2127ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
2128ed7b8fbcSLe Tan         } else {
21294e4abd11SPeter Xu             error_report_once("%s: detected improper state when disable QI "
21304e4abd11SPeter Xu                               "(head=0x%x, tail=0x%x, last_type=%d)",
21314e4abd11SPeter Xu                               __func__,
21324e4abd11SPeter Xu                               s->iq_head, s->iq_tail, s->iq_last_desc_type);
2133ed7b8fbcSLe Tan         }
2134ed7b8fbcSLe Tan     }
2135ed7b8fbcSLe Tan }
2136ed7b8fbcSLe Tan 
21371da12ec4SLe Tan /* Set Root Table Pointer */
21381da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
21391da12ec4SLe Tan {
21401da12ec4SLe Tan     vtd_root_table_setup(s);
21411da12ec4SLe Tan     /* Ok - report back to driver */
21421da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
21432cc9ddccSPeter Xu     vtd_reset_caches(s);
21442cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
21451da12ec4SLe Tan }
21461da12ec4SLe Tan 
2147a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */
2148a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s)
2149a5861439SPeter Xu {
2150a5861439SPeter Xu     vtd_interrupt_remap_table_setup(s);
2151a5861439SPeter Xu     /* Ok - report back to driver */
2152a5861439SPeter Xu     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS);
2153a5861439SPeter Xu }
2154a5861439SPeter Xu 
21551da12ec4SLe Tan /* Handle Translation Enable/Disable */
21561da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
21571da12ec4SLe Tan {
2158558e0024SPeter Xu     if (s->dmar_enabled == en) {
2159558e0024SPeter Xu         return;
2160558e0024SPeter Xu     }
2161558e0024SPeter Xu 
21627feb51b7SPeter Xu     trace_vtd_dmar_enable(en);
21631da12ec4SLe Tan 
21641da12ec4SLe Tan     if (en) {
21651da12ec4SLe Tan         s->dmar_enabled = true;
21661da12ec4SLe Tan         /* Ok - report back to driver */
21671da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
21681da12ec4SLe Tan     } else {
21691da12ec4SLe Tan         s->dmar_enabled = false;
21701da12ec4SLe Tan 
21711da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
21721da12ec4SLe Tan         s->next_frcd_reg = 0;
21731da12ec4SLe Tan         /* Ok - report back to driver */
21741da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
21751da12ec4SLe Tan     }
2176558e0024SPeter Xu 
21772cc9ddccSPeter Xu     vtd_reset_caches(s);
21782cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
21791da12ec4SLe Tan }
21801da12ec4SLe Tan 
218180de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */
218280de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en)
218380de52baSPeter Xu {
21847feb51b7SPeter Xu     trace_vtd_ir_enable(en);
218580de52baSPeter Xu 
218680de52baSPeter Xu     if (en) {
218780de52baSPeter Xu         s->intr_enabled = true;
218880de52baSPeter Xu         /* Ok - report back to driver */
218980de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES);
219080de52baSPeter Xu     } else {
219180de52baSPeter Xu         s->intr_enabled = false;
219280de52baSPeter Xu         /* Ok - report back to driver */
219380de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0);
219480de52baSPeter Xu     }
219580de52baSPeter Xu }
219680de52baSPeter Xu 
21971da12ec4SLe Tan /* Handle write to Global Command Register */
21981da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
21991da12ec4SLe Tan {
22001da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
22011da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
22021da12ec4SLe Tan     uint32_t changed = status ^ val;
22031da12ec4SLe Tan 
22047feb51b7SPeter Xu     trace_vtd_reg_write_gcmd(status, val);
22051da12ec4SLe Tan     if (changed & VTD_GCMD_TE) {
22061da12ec4SLe Tan         /* Translation enable/disable */
22071da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
22081da12ec4SLe Tan     }
22091da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
22101da12ec4SLe Tan         /* Set/update the root-table pointer */
22111da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
22121da12ec4SLe Tan     }
2213ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
2214ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
2215ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
2216ed7b8fbcSLe Tan     }
2217a5861439SPeter Xu     if (val & VTD_GCMD_SIRTP) {
2218a5861439SPeter Xu         /* Set/update the interrupt remapping root-table pointer */
2219a5861439SPeter Xu         vtd_handle_gcmd_sirtp(s);
2220a5861439SPeter Xu     }
222180de52baSPeter Xu     if (changed & VTD_GCMD_IRE) {
222280de52baSPeter Xu         /* Interrupt remap enable/disable */
222380de52baSPeter Xu         vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE);
222480de52baSPeter Xu     }
22251da12ec4SLe Tan }
22261da12ec4SLe Tan 
22271da12ec4SLe Tan /* Handle write to Context Command Register */
22281da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
22291da12ec4SLe Tan {
22301da12ec4SLe Tan     uint64_t ret;
22311da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
22321da12ec4SLe Tan 
22331da12ec4SLe Tan     /* Context-cache invalidation request */
22341da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
2235ed7b8fbcSLe Tan         if (s->qi_enabled) {
22361376211fSPeter Xu             error_report_once("Queued Invalidation enabled, "
2237ed7b8fbcSLe Tan                               "should not use register-based invalidation");
2238ed7b8fbcSLe Tan             return;
2239ed7b8fbcSLe Tan         }
22401da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
22411da12ec4SLe Tan         /* Invalidation completed. Change something to show */
22421da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
22431da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
22441da12ec4SLe Tan                                       ret);
22451da12ec4SLe Tan     }
22461da12ec4SLe Tan }
22471da12ec4SLe Tan 
22481da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
22491da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
22501da12ec4SLe Tan {
22511da12ec4SLe Tan     uint64_t ret;
22521da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
22531da12ec4SLe Tan 
22541da12ec4SLe Tan     /* IOTLB invalidation request */
22551da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
2256ed7b8fbcSLe Tan         if (s->qi_enabled) {
22571376211fSPeter Xu             error_report_once("Queued Invalidation enabled, "
22581376211fSPeter Xu                               "should not use register-based invalidation");
2259ed7b8fbcSLe Tan             return;
2260ed7b8fbcSLe Tan         }
22611da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
22621da12ec4SLe Tan         /* Invalidation completed. Change something to show */
22631da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
22641da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
22651da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
22661da12ec4SLe Tan     }
22671da12ec4SLe Tan }
22681da12ec4SLe Tan 
2269ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
2270c0c1d351SLiu, Yi L static bool vtd_get_inv_desc(IntelIOMMUState *s,
2271ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
2272ed7b8fbcSLe Tan {
2273c0c1d351SLiu, Yi L     dma_addr_t base_addr = s->iq;
2274c0c1d351SLiu, Yi L     uint32_t offset = s->iq_head;
2275c0c1d351SLiu, Yi L     uint32_t dw = s->iq_dw ? 32 : 16;
2276c0c1d351SLiu, Yi L     dma_addr_t addr = base_addr + offset * dw;
2277c0c1d351SLiu, Yi L 
2278c0c1d351SLiu, Yi L     if (dma_memory_read(&address_space_memory, addr, inv_desc, dw)) {
2279c0c1d351SLiu, Yi L         error_report_once("Read INV DESC failed.");
2280ed7b8fbcSLe Tan         return false;
2281ed7b8fbcSLe Tan     }
2282ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
2283ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
2284c0c1d351SLiu, Yi L     if (dw == 32) {
2285c0c1d351SLiu, Yi L         inv_desc->val[2] = le64_to_cpu(inv_desc->val[2]);
2286c0c1d351SLiu, Yi L         inv_desc->val[3] = le64_to_cpu(inv_desc->val[3]);
2287c0c1d351SLiu, Yi L     }
2288ed7b8fbcSLe Tan     return true;
2289ed7b8fbcSLe Tan }
2290ed7b8fbcSLe Tan 
2291ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
2292ed7b8fbcSLe Tan {
2293ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
2294ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
2295095955b2SPeter Xu         error_report_once("%s: invalid wait desc: hi=%"PRIx64", lo=%"PRIx64
2296095955b2SPeter Xu                           " (reserved nonzero)", __func__, inv_desc->hi,
2297095955b2SPeter Xu                           inv_desc->lo);
2298ed7b8fbcSLe Tan         return false;
2299ed7b8fbcSLe Tan     }
2300ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
2301ed7b8fbcSLe Tan         /* Status Write */
2302ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
2303ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
2304ed7b8fbcSLe Tan 
2305ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
2306ed7b8fbcSLe Tan 
2307ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
2308ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
2309bc535e59SPeter Xu         trace_vtd_inv_desc_wait_sw(status_addr, status_data);
2310ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
2311ed7b8fbcSLe Tan         if (dma_memory_write(&address_space_memory, status_addr, &status_data,
2312ed7b8fbcSLe Tan                              sizeof(status_data))) {
2313bc535e59SPeter Xu             trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo);
2314ed7b8fbcSLe Tan             return false;
2315ed7b8fbcSLe Tan         }
2316ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
2317ed7b8fbcSLe Tan         /* Interrupt flag */
2318ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
2319ed7b8fbcSLe Tan     } else {
2320095955b2SPeter Xu         error_report_once("%s: invalid wait desc: hi=%"PRIx64", lo=%"PRIx64
2321095955b2SPeter Xu                           " (unknown type)", __func__, inv_desc->hi,
2322095955b2SPeter Xu                           inv_desc->lo);
2323ed7b8fbcSLe Tan         return false;
2324ed7b8fbcSLe Tan     }
2325ed7b8fbcSLe Tan     return true;
2326ed7b8fbcSLe Tan }
2327ed7b8fbcSLe Tan 
2328d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
2329d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
2330d92fa2dcSLe Tan {
2331bc535e59SPeter Xu     uint16_t sid, fmask;
2332bc535e59SPeter Xu 
2333d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
2334095955b2SPeter Xu         error_report_once("%s: invalid cc inv desc: hi=%"PRIx64", lo=%"PRIx64
2335095955b2SPeter Xu                           " (reserved nonzero)", __func__, inv_desc->hi,
2336095955b2SPeter Xu                           inv_desc->lo);
2337d92fa2dcSLe Tan         return false;
2338d92fa2dcSLe Tan     }
2339d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
2340d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
2341bc535e59SPeter Xu         trace_vtd_inv_desc_cc_domain(
2342d92fa2dcSLe Tan             (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
2343d92fa2dcSLe Tan         /* Fall through */
2344d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
2345d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
2346d92fa2dcSLe Tan         break;
2347d92fa2dcSLe Tan 
2348d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
2349bc535e59SPeter Xu         sid = VTD_INV_DESC_CC_SID(inv_desc->lo);
2350bc535e59SPeter Xu         fmask = VTD_INV_DESC_CC_FM(inv_desc->lo);
2351bc535e59SPeter Xu         vtd_context_device_invalidate(s, sid, fmask);
2352d92fa2dcSLe Tan         break;
2353d92fa2dcSLe Tan 
2354d92fa2dcSLe Tan     default:
2355095955b2SPeter Xu         error_report_once("%s: invalid cc inv desc: hi=%"PRIx64", lo=%"PRIx64
2356095955b2SPeter Xu                           " (invalid type)", __func__, inv_desc->hi,
2357095955b2SPeter Xu                           inv_desc->lo);
2358d92fa2dcSLe Tan         return false;
2359d92fa2dcSLe Tan     }
2360d92fa2dcSLe Tan     return true;
2361d92fa2dcSLe Tan }
2362d92fa2dcSLe Tan 
2363b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
2364b5a280c0SLe Tan {
2365b5a280c0SLe Tan     uint16_t domain_id;
2366b5a280c0SLe Tan     uint8_t am;
2367b5a280c0SLe Tan     hwaddr addr;
2368b5a280c0SLe Tan 
2369b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
2370b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
2371095955b2SPeter Xu         error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2372ff5b5d5bSMarkus Armbruster                           ", lo=0x%"PRIx64" (reserved bits unzero)",
2373095955b2SPeter Xu                           __func__, inv_desc->hi, inv_desc->lo);
2374b5a280c0SLe Tan         return false;
2375b5a280c0SLe Tan     }
2376b5a280c0SLe Tan 
2377b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
2378b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
2379b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
2380b5a280c0SLe Tan         break;
2381b5a280c0SLe Tan 
2382b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
2383b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
2384b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
2385b5a280c0SLe Tan         break;
2386b5a280c0SLe Tan 
2387b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
2388b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
2389b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
2390b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
2391b5a280c0SLe Tan         if (am > VTD_MAMV) {
2392095955b2SPeter Xu             error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2393ff5b5d5bSMarkus Armbruster                               ", lo=0x%"PRIx64" (am=%u > VTD_MAMV=%u)",
2394095955b2SPeter Xu                               __func__, inv_desc->hi, inv_desc->lo,
2395095955b2SPeter Xu                               am, (unsigned)VTD_MAMV);
2396b5a280c0SLe Tan             return false;
2397b5a280c0SLe Tan         }
2398b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
2399b5a280c0SLe Tan         break;
2400b5a280c0SLe Tan 
2401b5a280c0SLe Tan     default:
2402095955b2SPeter Xu         error_report_once("%s: invalid iotlb inv desc: hi=0x%"PRIx64
2403ff5b5d5bSMarkus Armbruster                           ", lo=0x%"PRIx64" (type mismatch: 0x%llx)",
2404095955b2SPeter Xu                           __func__, inv_desc->hi, inv_desc->lo,
2405095955b2SPeter Xu                           inv_desc->lo & VTD_INV_DESC_IOTLB_G);
2406b5a280c0SLe Tan         return false;
2407b5a280c0SLe Tan     }
2408b5a280c0SLe Tan     return true;
2409b5a280c0SLe Tan }
2410b5a280c0SLe Tan 
241102a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s,
241202a2cbc8SPeter Xu                                      VTDInvDesc *inv_desc)
241302a2cbc8SPeter Xu {
24147feb51b7SPeter Xu     trace_vtd_inv_desc_iec(inv_desc->iec.granularity,
241502a2cbc8SPeter Xu                            inv_desc->iec.index,
241602a2cbc8SPeter Xu                            inv_desc->iec.index_mask);
241702a2cbc8SPeter Xu 
241802a2cbc8SPeter Xu     vtd_iec_notify_all(s, !inv_desc->iec.granularity,
241902a2cbc8SPeter Xu                        inv_desc->iec.index,
242002a2cbc8SPeter Xu                        inv_desc->iec.index_mask);
2421554f5e16SJason Wang     return true;
2422554f5e16SJason Wang }
242302a2cbc8SPeter Xu 
2424554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s,
2425554f5e16SJason Wang                                           VTDInvDesc *inv_desc)
2426554f5e16SJason Wang {
2427554f5e16SJason Wang     VTDAddressSpace *vtd_dev_as;
24285039caf3SEugenio Pérez     IOMMUTLBEvent event;
2429554f5e16SJason Wang     struct VTDBus *vtd_bus;
2430554f5e16SJason Wang     hwaddr addr;
2431554f5e16SJason Wang     uint64_t sz;
2432554f5e16SJason Wang     uint16_t sid;
2433554f5e16SJason Wang     uint8_t devfn;
2434554f5e16SJason Wang     bool size;
2435554f5e16SJason Wang     uint8_t bus_num;
2436554f5e16SJason Wang 
2437554f5e16SJason Wang     addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi);
2438554f5e16SJason Wang     sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo);
2439554f5e16SJason Wang     devfn = sid & 0xff;
2440554f5e16SJason Wang     bus_num = sid >> 8;
2441554f5e16SJason Wang     size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi);
2442554f5e16SJason Wang 
2443554f5e16SJason Wang     if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) ||
2444554f5e16SJason Wang         (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) {
2445095955b2SPeter Xu         error_report_once("%s: invalid dev-iotlb inv desc: hi=%"PRIx64
2446095955b2SPeter Xu                           ", lo=%"PRIx64" (reserved nonzero)", __func__,
2447095955b2SPeter Xu                           inv_desc->hi, inv_desc->lo);
2448554f5e16SJason Wang         return false;
2449554f5e16SJason Wang     }
2450554f5e16SJason Wang 
2451554f5e16SJason Wang     vtd_bus = vtd_find_as_from_bus_num(s, bus_num);
2452554f5e16SJason Wang     if (!vtd_bus) {
2453554f5e16SJason Wang         goto done;
2454554f5e16SJason Wang     }
2455554f5e16SJason Wang 
2456554f5e16SJason Wang     vtd_dev_as = vtd_bus->dev_as[devfn];
2457554f5e16SJason Wang     if (!vtd_dev_as) {
2458554f5e16SJason Wang         goto done;
2459554f5e16SJason Wang     }
2460554f5e16SJason Wang 
246104eb6247SJason Wang     /* According to ATS spec table 2.4:
246204eb6247SJason Wang      * S = 0, bits 15:12 = xxxx     range size: 4K
246304eb6247SJason Wang      * S = 1, bits 15:12 = xxx0     range size: 8K
246404eb6247SJason Wang      * S = 1, bits 15:12 = xx01     range size: 16K
246504eb6247SJason Wang      * S = 1, bits 15:12 = x011     range size: 32K
246604eb6247SJason Wang      * S = 1, bits 15:12 = 0111     range size: 64K
246704eb6247SJason Wang      * ...
246804eb6247SJason Wang      */
2469554f5e16SJason Wang     if (size) {
247004eb6247SJason Wang         sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT);
2471554f5e16SJason Wang         addr &= ~(sz - 1);
2472554f5e16SJason Wang     } else {
2473554f5e16SJason Wang         sz = VTD_PAGE_SIZE;
2474554f5e16SJason Wang     }
2475554f5e16SJason Wang 
2476b68ba1caSEugenio Pérez     event.type = IOMMU_NOTIFIER_DEVIOTLB_UNMAP;
24775039caf3SEugenio Pérez     event.entry.target_as = &vtd_dev_as->as;
24785039caf3SEugenio Pérez     event.entry.addr_mask = sz - 1;
24795039caf3SEugenio Pérez     event.entry.iova = addr;
24805039caf3SEugenio Pérez     event.entry.perm = IOMMU_NONE;
24815039caf3SEugenio Pérez     event.entry.translated_addr = 0;
24825039caf3SEugenio Pérez     memory_region_notify_iommu(&vtd_dev_as->iommu, 0, event);
2483554f5e16SJason Wang 
2484554f5e16SJason Wang done:
248502a2cbc8SPeter Xu     return true;
248602a2cbc8SPeter Xu }
248702a2cbc8SPeter Xu 
2488ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
2489ed7b8fbcSLe Tan {
2490ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
2491ed7b8fbcSLe Tan     uint8_t desc_type;
2492ed7b8fbcSLe Tan 
24937feb51b7SPeter Xu     trace_vtd_inv_qi_head(s->iq_head);
2494c0c1d351SLiu, Yi L     if (!vtd_get_inv_desc(s, &inv_desc)) {
2495ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
2496ed7b8fbcSLe Tan         return false;
2497ed7b8fbcSLe Tan     }
2498c0c1d351SLiu, Yi L 
2499ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
2500ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
2501ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
2502ed7b8fbcSLe Tan 
2503ed7b8fbcSLe Tan     switch (desc_type) {
2504ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
2505bc535e59SPeter Xu         trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo);
2506d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
2507d92fa2dcSLe Tan             return false;
2508d92fa2dcSLe Tan         }
2509ed7b8fbcSLe Tan         break;
2510ed7b8fbcSLe Tan 
2511ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
2512bc535e59SPeter Xu         trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo);
2513b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
2514b5a280c0SLe Tan             return false;
2515b5a280c0SLe Tan         }
2516ed7b8fbcSLe Tan         break;
2517ed7b8fbcSLe Tan 
25184a4f219eSYi Sun     /*
25194a4f219eSYi Sun      * TODO: the entity of below two cases will be implemented in future series.
25204a4f219eSYi Sun      * To make guest (which integrates scalable mode support patch set in
25214a4f219eSYi Sun      * iommu driver) work, just return true is enough so far.
25224a4f219eSYi Sun      */
25234a4f219eSYi Sun     case VTD_INV_DESC_PC:
25244a4f219eSYi Sun         break;
25254a4f219eSYi Sun 
25264a4f219eSYi Sun     case VTD_INV_DESC_PIOTLB:
25274a4f219eSYi Sun         break;
25284a4f219eSYi Sun 
2529ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
2530bc535e59SPeter Xu         trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo);
2531ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
2532ed7b8fbcSLe Tan             return false;
2533ed7b8fbcSLe Tan         }
2534ed7b8fbcSLe Tan         break;
2535ed7b8fbcSLe Tan 
2536b7910472SPeter Xu     case VTD_INV_DESC_IEC:
2537bc535e59SPeter Xu         trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo);
253802a2cbc8SPeter Xu         if (!vtd_process_inv_iec_desc(s, &inv_desc)) {
253902a2cbc8SPeter Xu             return false;
254002a2cbc8SPeter Xu         }
2541b7910472SPeter Xu         break;
2542b7910472SPeter Xu 
2543554f5e16SJason Wang     case VTD_INV_DESC_DEVICE:
25447feb51b7SPeter Xu         trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo);
2545554f5e16SJason Wang         if (!vtd_process_device_iotlb_desc(s, &inv_desc)) {
2546554f5e16SJason Wang             return false;
2547554f5e16SJason Wang         }
2548554f5e16SJason Wang         break;
2549554f5e16SJason Wang 
2550ed7b8fbcSLe Tan     default:
2551095955b2SPeter Xu         error_report_once("%s: invalid inv desc: hi=%"PRIx64", lo=%"PRIx64
2552095955b2SPeter Xu                           " (unknown type)", __func__, inv_desc.hi,
2553095955b2SPeter Xu                           inv_desc.lo);
2554ed7b8fbcSLe Tan         return false;
2555ed7b8fbcSLe Tan     }
2556ed7b8fbcSLe Tan     s->iq_head++;
2557ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
2558ed7b8fbcSLe Tan         s->iq_head = 0;
2559ed7b8fbcSLe Tan     }
2560ed7b8fbcSLe Tan     return true;
2561ed7b8fbcSLe Tan }
2562ed7b8fbcSLe Tan 
2563ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
2564ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
2565ed7b8fbcSLe Tan {
2566a4544c45SLiu Yi L     int qi_shift;
2567a4544c45SLiu Yi L 
2568a4544c45SLiu Yi L     /* Refer to 10.4.23 of VT-d spec 3.0 */
2569a4544c45SLiu Yi L     qi_shift = s->iq_dw ? VTD_IQH_QH_SHIFT_5 : VTD_IQH_QH_SHIFT_4;
2570a4544c45SLiu Yi L 
25717feb51b7SPeter Xu     trace_vtd_inv_qi_fetch();
25727feb51b7SPeter Xu 
2573ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
2574ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
25754e4abd11SPeter Xu         error_report_once("%s: detected invalid QI tail "
25764e4abd11SPeter Xu                           "(tail=0x%x, size=0x%x)",
25774e4abd11SPeter Xu                           __func__, s->iq_tail, s->iq_size);
2578ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
2579ed7b8fbcSLe Tan         return;
2580ed7b8fbcSLe Tan     }
2581ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
2582ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
2583ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
2584ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
2585ed7b8fbcSLe Tan             break;
2586ed7b8fbcSLe Tan         }
2587ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
2588ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
2589a4544c45SLiu Yi L                          (((uint64_t)(s->iq_head)) << qi_shift) &
2590ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
2591ed7b8fbcSLe Tan     }
2592ed7b8fbcSLe Tan }
2593ed7b8fbcSLe Tan 
2594ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
2595ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
2596ed7b8fbcSLe Tan {
2597ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
2598ed7b8fbcSLe Tan 
2599c0c1d351SLiu, Yi L     if (s->iq_dw && (val & VTD_IQT_QT_256_RSV_BIT)) {
2600c0c1d351SLiu, Yi L         error_report_once("%s: RSV bit is set: val=0x%"PRIx64,
2601c0c1d351SLiu, Yi L                           __func__, val);
2602c0c1d351SLiu, Yi L         return;
2603c0c1d351SLiu, Yi L     }
2604c0c1d351SLiu, Yi L     s->iq_tail = VTD_IQT_QT(s->iq_dw, val);
26057feb51b7SPeter Xu     trace_vtd_inv_qi_tail(s->iq_tail);
26067feb51b7SPeter Xu 
2607ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
2608ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
2609ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
2610ed7b8fbcSLe Tan     }
2611ed7b8fbcSLe Tan }
2612ed7b8fbcSLe Tan 
26131da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
26141da12ec4SLe Tan {
26151da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
26161da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
26171da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
26181da12ec4SLe Tan 
26191da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
26201da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
26217feb51b7SPeter Xu         trace_vtd_fsts_clear_ip();
26221da12ec4SLe Tan     }
2623ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
2624ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
2625ed7b8fbcSLe Tan      */
26261da12ec4SLe Tan }
26271da12ec4SLe Tan 
26281da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
26291da12ec4SLe Tan {
26301da12ec4SLe Tan     uint32_t fectl_reg;
26311da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
26321da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
26331da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
26341da12ec4SLe Tan      */
26351da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
26367feb51b7SPeter Xu 
26377feb51b7SPeter Xu     trace_vtd_reg_write_fectl(fectl_reg);
26387feb51b7SPeter Xu 
26391da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
26401da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
26411da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
26421da12ec4SLe Tan     }
26431da12ec4SLe Tan }
26441da12ec4SLe Tan 
2645ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
2646ed7b8fbcSLe Tan {
2647ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
2648ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
2649ed7b8fbcSLe Tan 
2650ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
26517feb51b7SPeter Xu         trace_vtd_reg_ics_clear_ip();
2652ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2653ed7b8fbcSLe Tan     }
2654ed7b8fbcSLe Tan }
2655ed7b8fbcSLe Tan 
2656ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
2657ed7b8fbcSLe Tan {
2658ed7b8fbcSLe Tan     uint32_t iectl_reg;
2659ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
2660ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
2661ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
2662ed7b8fbcSLe Tan      */
2663ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
26647feb51b7SPeter Xu 
26657feb51b7SPeter Xu     trace_vtd_reg_write_iectl(iectl_reg);
26667feb51b7SPeter Xu 
2667ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
2668ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
2669ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2670ed7b8fbcSLe Tan     }
2671ed7b8fbcSLe Tan }
2672ed7b8fbcSLe Tan 
26731da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
26741da12ec4SLe Tan {
26751da12ec4SLe Tan     IntelIOMMUState *s = opaque;
26761da12ec4SLe Tan     uint64_t val;
26771da12ec4SLe Tan 
26787feb51b7SPeter Xu     trace_vtd_reg_read(addr, size);
26797feb51b7SPeter Xu 
26801da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
26811376211fSPeter Xu         error_report_once("%s: MMIO over range: addr=0x%" PRIx64
268273beb01eSPeter Xu                           " size=0x%x", __func__, addr, size);
26831da12ec4SLe Tan         return (uint64_t)-1;
26841da12ec4SLe Tan     }
26851da12ec4SLe Tan 
26861da12ec4SLe Tan     switch (addr) {
26871da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
26881da12ec4SLe Tan     case DMAR_RTADDR_REG:
26898fdee711SYi Sun         val = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
26901da12ec4SLe Tan         if (size == 4) {
26918fdee711SYi Sun             val = val & ((1ULL << 32) - 1);
26921da12ec4SLe Tan         }
26931da12ec4SLe Tan         break;
26941da12ec4SLe Tan 
26951da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
26961da12ec4SLe Tan         assert(size == 4);
26978fdee711SYi Sun         val = vtd_get_quad_raw(s, DMAR_RTADDR_REG) >> 32;
26981da12ec4SLe Tan         break;
26991da12ec4SLe Tan 
2700ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2701ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2702ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
2703ed7b8fbcSLe Tan         if (size == 4) {
2704ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
2705ed7b8fbcSLe Tan         }
2706ed7b8fbcSLe Tan         break;
2707ed7b8fbcSLe Tan 
2708ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2709ed7b8fbcSLe Tan         assert(size == 4);
2710ed7b8fbcSLe Tan         val = s->iq >> 32;
2711ed7b8fbcSLe Tan         break;
2712ed7b8fbcSLe Tan 
27131da12ec4SLe Tan     default:
27141da12ec4SLe Tan         if (size == 4) {
27151da12ec4SLe Tan             val = vtd_get_long(s, addr);
27161da12ec4SLe Tan         } else {
27171da12ec4SLe Tan             val = vtd_get_quad(s, addr);
27181da12ec4SLe Tan         }
27191da12ec4SLe Tan     }
27207feb51b7SPeter Xu 
27211da12ec4SLe Tan     return val;
27221da12ec4SLe Tan }
27231da12ec4SLe Tan 
27241da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
27251da12ec4SLe Tan                           uint64_t val, unsigned size)
27261da12ec4SLe Tan {
27271da12ec4SLe Tan     IntelIOMMUState *s = opaque;
27281da12ec4SLe Tan 
27297feb51b7SPeter Xu     trace_vtd_reg_write(addr, size, val);
27307feb51b7SPeter Xu 
27311da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
27321376211fSPeter Xu         error_report_once("%s: MMIO over range: addr=0x%" PRIx64
273373beb01eSPeter Xu                           " size=0x%x", __func__, addr, size);
27341da12ec4SLe Tan         return;
27351da12ec4SLe Tan     }
27361da12ec4SLe Tan 
27371da12ec4SLe Tan     switch (addr) {
27381da12ec4SLe Tan     /* Global Command Register, 32-bit */
27391da12ec4SLe Tan     case DMAR_GCMD_REG:
27401da12ec4SLe Tan         vtd_set_long(s, addr, val);
27411da12ec4SLe Tan         vtd_handle_gcmd_write(s);
27421da12ec4SLe Tan         break;
27431da12ec4SLe Tan 
27441da12ec4SLe Tan     /* Context Command Register, 64-bit */
27451da12ec4SLe Tan     case DMAR_CCMD_REG:
27461da12ec4SLe Tan         if (size == 4) {
27471da12ec4SLe Tan             vtd_set_long(s, addr, val);
27481da12ec4SLe Tan         } else {
27491da12ec4SLe Tan             vtd_set_quad(s, addr, val);
27501da12ec4SLe Tan             vtd_handle_ccmd_write(s);
27511da12ec4SLe Tan         }
27521da12ec4SLe Tan         break;
27531da12ec4SLe Tan 
27541da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
27551da12ec4SLe Tan         assert(size == 4);
27561da12ec4SLe Tan         vtd_set_long(s, addr, val);
27571da12ec4SLe Tan         vtd_handle_ccmd_write(s);
27581da12ec4SLe Tan         break;
27591da12ec4SLe Tan 
27601da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
27611da12ec4SLe Tan     case DMAR_IOTLB_REG:
27621da12ec4SLe Tan         if (size == 4) {
27631da12ec4SLe Tan             vtd_set_long(s, addr, val);
27641da12ec4SLe Tan         } else {
27651da12ec4SLe Tan             vtd_set_quad(s, addr, val);
27661da12ec4SLe Tan             vtd_handle_iotlb_write(s);
27671da12ec4SLe Tan         }
27681da12ec4SLe Tan         break;
27691da12ec4SLe Tan 
27701da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
27711da12ec4SLe Tan         assert(size == 4);
27721da12ec4SLe Tan         vtd_set_long(s, addr, val);
27731da12ec4SLe Tan         vtd_handle_iotlb_write(s);
27741da12ec4SLe Tan         break;
27751da12ec4SLe Tan 
2776b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
2777b5a280c0SLe Tan     case DMAR_IVA_REG:
2778b5a280c0SLe Tan         if (size == 4) {
2779b5a280c0SLe Tan             vtd_set_long(s, addr, val);
2780b5a280c0SLe Tan         } else {
2781b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
2782b5a280c0SLe Tan         }
2783b5a280c0SLe Tan         break;
2784b5a280c0SLe Tan 
2785b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
2786b5a280c0SLe Tan         assert(size == 4);
2787b5a280c0SLe Tan         vtd_set_long(s, addr, val);
2788b5a280c0SLe Tan         break;
2789b5a280c0SLe Tan 
27901da12ec4SLe Tan     /* Fault Status Register, 32-bit */
27911da12ec4SLe Tan     case DMAR_FSTS_REG:
27921da12ec4SLe Tan         assert(size == 4);
27931da12ec4SLe Tan         vtd_set_long(s, addr, val);
27941da12ec4SLe Tan         vtd_handle_fsts_write(s);
27951da12ec4SLe Tan         break;
27961da12ec4SLe Tan 
27971da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
27981da12ec4SLe Tan     case DMAR_FECTL_REG:
27991da12ec4SLe Tan         assert(size == 4);
28001da12ec4SLe Tan         vtd_set_long(s, addr, val);
28011da12ec4SLe Tan         vtd_handle_fectl_write(s);
28021da12ec4SLe Tan         break;
28031da12ec4SLe Tan 
28041da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
28051da12ec4SLe Tan     case DMAR_FEDATA_REG:
28061da12ec4SLe Tan         assert(size == 4);
28071da12ec4SLe Tan         vtd_set_long(s, addr, val);
28081da12ec4SLe Tan         break;
28091da12ec4SLe Tan 
28101da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
28111da12ec4SLe Tan     case DMAR_FEADDR_REG:
2812b7a7bb35SJan Kiszka         if (size == 4) {
28131da12ec4SLe Tan             vtd_set_long(s, addr, val);
2814b7a7bb35SJan Kiszka         } else {
2815b7a7bb35SJan Kiszka             /*
2816b7a7bb35SJan Kiszka              * While the register is 32-bit only, some guests (Xen...) write to
2817b7a7bb35SJan Kiszka              * it with 64-bit.
2818b7a7bb35SJan Kiszka              */
2819b7a7bb35SJan Kiszka             vtd_set_quad(s, addr, val);
2820b7a7bb35SJan Kiszka         }
28211da12ec4SLe Tan         break;
28221da12ec4SLe Tan 
28231da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
28241da12ec4SLe Tan     case DMAR_FEUADDR_REG:
28251da12ec4SLe Tan         assert(size == 4);
28261da12ec4SLe Tan         vtd_set_long(s, addr, val);
28271da12ec4SLe Tan         break;
28281da12ec4SLe Tan 
28291da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
28301da12ec4SLe Tan     case DMAR_PMEN_REG:
28311da12ec4SLe Tan         assert(size == 4);
28321da12ec4SLe Tan         vtd_set_long(s, addr, val);
28331da12ec4SLe Tan         break;
28341da12ec4SLe Tan 
28351da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
28361da12ec4SLe Tan     case DMAR_RTADDR_REG:
28371da12ec4SLe Tan         if (size == 4) {
28381da12ec4SLe Tan             vtd_set_long(s, addr, val);
28391da12ec4SLe Tan         } else {
28401da12ec4SLe Tan             vtd_set_quad(s, addr, val);
28411da12ec4SLe Tan         }
28421da12ec4SLe Tan         break;
28431da12ec4SLe Tan 
28441da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
28451da12ec4SLe Tan         assert(size == 4);
28461da12ec4SLe Tan         vtd_set_long(s, addr, val);
28471da12ec4SLe Tan         break;
28481da12ec4SLe Tan 
2849ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
2850ed7b8fbcSLe Tan     case DMAR_IQT_REG:
2851ed7b8fbcSLe Tan         if (size == 4) {
2852ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2853ed7b8fbcSLe Tan         } else {
2854ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2855ed7b8fbcSLe Tan         }
2856ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
2857ed7b8fbcSLe Tan         break;
2858ed7b8fbcSLe Tan 
2859ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
2860ed7b8fbcSLe Tan         assert(size == 4);
2861ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2862ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
2863ed7b8fbcSLe Tan         break;
2864ed7b8fbcSLe Tan 
2865ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2866ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2867ed7b8fbcSLe Tan         if (size == 4) {
2868ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2869ed7b8fbcSLe Tan         } else {
2870ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2871ed7b8fbcSLe Tan         }
2872c0c1d351SLiu, Yi L         if (s->ecap & VTD_ECAP_SMTS &&
2873c0c1d351SLiu, Yi L             val & VTD_IQA_DW_MASK) {
2874c0c1d351SLiu, Yi L             s->iq_dw = true;
2875c0c1d351SLiu, Yi L         } else {
2876c0c1d351SLiu, Yi L             s->iq_dw = false;
2877c0c1d351SLiu, Yi L         }
2878ed7b8fbcSLe Tan         break;
2879ed7b8fbcSLe Tan 
2880ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2881ed7b8fbcSLe Tan         assert(size == 4);
2882ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2883ed7b8fbcSLe Tan         break;
2884ed7b8fbcSLe Tan 
2885ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
2886ed7b8fbcSLe Tan     case DMAR_ICS_REG:
2887ed7b8fbcSLe Tan         assert(size == 4);
2888ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2889ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
2890ed7b8fbcSLe Tan         break;
2891ed7b8fbcSLe Tan 
2892ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
2893ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
2894ed7b8fbcSLe Tan         assert(size == 4);
2895ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2896ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
2897ed7b8fbcSLe Tan         break;
2898ed7b8fbcSLe Tan 
2899ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
2900ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
2901ed7b8fbcSLe Tan         assert(size == 4);
2902ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2903ed7b8fbcSLe Tan         break;
2904ed7b8fbcSLe Tan 
2905ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
2906ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
2907ed7b8fbcSLe Tan         assert(size == 4);
2908ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2909ed7b8fbcSLe Tan         break;
2910ed7b8fbcSLe Tan 
2911ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
2912ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
2913ed7b8fbcSLe Tan         assert(size == 4);
2914ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2915ed7b8fbcSLe Tan         break;
2916ed7b8fbcSLe Tan 
29171da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
29181da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
29191da12ec4SLe Tan         if (size == 4) {
29201da12ec4SLe Tan             vtd_set_long(s, addr, val);
29211da12ec4SLe Tan         } else {
29221da12ec4SLe Tan             vtd_set_quad(s, addr, val);
29231da12ec4SLe Tan         }
29241da12ec4SLe Tan         break;
29251da12ec4SLe Tan 
29261da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
29271da12ec4SLe Tan         assert(size == 4);
29281da12ec4SLe Tan         vtd_set_long(s, addr, val);
29291da12ec4SLe Tan         break;
29301da12ec4SLe Tan 
29311da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
29321da12ec4SLe Tan         if (size == 4) {
29331da12ec4SLe Tan             vtd_set_long(s, addr, val);
29341da12ec4SLe Tan         } else {
29351da12ec4SLe Tan             vtd_set_quad(s, addr, val);
29361da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
29371da12ec4SLe Tan             vtd_update_fsts_ppf(s);
29381da12ec4SLe Tan         }
29391da12ec4SLe Tan         break;
29401da12ec4SLe Tan 
29411da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
29421da12ec4SLe Tan         assert(size == 4);
29431da12ec4SLe Tan         vtd_set_long(s, addr, val);
29441da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
29451da12ec4SLe Tan         vtd_update_fsts_ppf(s);
29461da12ec4SLe Tan         break;
29471da12ec4SLe Tan 
2948a5861439SPeter Xu     case DMAR_IRTA_REG:
2949a5861439SPeter Xu         if (size == 4) {
2950a5861439SPeter Xu             vtd_set_long(s, addr, val);
2951a5861439SPeter Xu         } else {
2952a5861439SPeter Xu             vtd_set_quad(s, addr, val);
2953a5861439SPeter Xu         }
2954a5861439SPeter Xu         break;
2955a5861439SPeter Xu 
2956a5861439SPeter Xu     case DMAR_IRTA_REG_HI:
2957a5861439SPeter Xu         assert(size == 4);
2958a5861439SPeter Xu         vtd_set_long(s, addr, val);
2959a5861439SPeter Xu         break;
2960a5861439SPeter Xu 
29611da12ec4SLe Tan     default:
29621da12ec4SLe Tan         if (size == 4) {
29631da12ec4SLe Tan             vtd_set_long(s, addr, val);
29641da12ec4SLe Tan         } else {
29651da12ec4SLe Tan             vtd_set_quad(s, addr, val);
29661da12ec4SLe Tan         }
29671da12ec4SLe Tan     }
29681da12ec4SLe Tan }
29691da12ec4SLe Tan 
29703df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
29712c91bcf2SPeter Maydell                                          IOMMUAccessFlags flag, int iommu_idx)
29721da12ec4SLe Tan {
29731da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
29741da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
2975b9313021SPeter Xu     IOMMUTLBEntry iotlb = {
2976b9313021SPeter Xu         /* We'll fill in the rest later. */
29771da12ec4SLe Tan         .target_as = &address_space_memory,
29781da12ec4SLe Tan     };
2979b9313021SPeter Xu     bool success;
29801da12ec4SLe Tan 
2981b9313021SPeter Xu     if (likely(s->dmar_enabled)) {
2982b9313021SPeter Xu         success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn,
2983b9313021SPeter Xu                                          addr, flag & IOMMU_WO, &iotlb);
2984b9313021SPeter Xu     } else {
29851da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
2986b9313021SPeter Xu         iotlb.iova = addr & VTD_PAGE_MASK_4K;
2987b9313021SPeter Xu         iotlb.translated_addr = addr & VTD_PAGE_MASK_4K;
2988b9313021SPeter Xu         iotlb.addr_mask = ~VTD_PAGE_MASK_4K;
2989b9313021SPeter Xu         iotlb.perm = IOMMU_RW;
2990b9313021SPeter Xu         success = true;
29911da12ec4SLe Tan     }
29921da12ec4SLe Tan 
2993b9313021SPeter Xu     if (likely(success)) {
29947feb51b7SPeter Xu         trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus),
29957feb51b7SPeter Xu                                  VTD_PCI_SLOT(vtd_as->devfn),
29967feb51b7SPeter Xu                                  VTD_PCI_FUNC(vtd_as->devfn),
2997b9313021SPeter Xu                                  iotlb.iova, iotlb.translated_addr,
2998b9313021SPeter Xu                                  iotlb.addr_mask);
2999b9313021SPeter Xu     } else {
30004e4abd11SPeter Xu         error_report_once("%s: detected translation failure "
30014e4abd11SPeter Xu                           "(dev=%02x:%02x:%02x, iova=0x%" PRIx64 ")",
30024e4abd11SPeter Xu                           __func__, pci_bus_num(vtd_as->bus),
3003b9313021SPeter Xu                           VTD_PCI_SLOT(vtd_as->devfn),
3004b9313021SPeter Xu                           VTD_PCI_FUNC(vtd_as->devfn),
3005662b4b69SPeter Xu                           addr);
3006b9313021SPeter Xu     }
30077feb51b7SPeter Xu 
3008b9313021SPeter Xu     return iotlb;
30091da12ec4SLe Tan }
30101da12ec4SLe Tan 
3011549d4005SEric Auger static int vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu,
30125bf3d319SPeter Xu                                          IOMMUNotifierFlag old,
3013549d4005SEric Auger                                          IOMMUNotifierFlag new,
3014549d4005SEric Auger                                          Error **errp)
30153cb3b154SAlex Williamson {
30163cb3b154SAlex Williamson     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
3017dd4d607eSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
30183cb3b154SAlex Williamson 
30194f8a62a9SPeter Xu     /* Update per-address-space notifier flags */
30204f8a62a9SPeter Xu     vtd_as->notifier_flags = new;
30214f8a62a9SPeter Xu 
3022dd4d607eSPeter Xu     if (old == IOMMU_NOTIFIER_NONE) {
3023b4a4ba0dSPeter Xu         QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next);
3024b4a4ba0dSPeter Xu     } else if (new == IOMMU_NOTIFIER_NONE) {
3025b4a4ba0dSPeter Xu         QLIST_REMOVE(vtd_as, next);
3026dd4d607eSPeter Xu     }
3027549d4005SEric Auger     return 0;
30283cb3b154SAlex Williamson }
30293cb3b154SAlex Williamson 
3030552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id)
3031552a1e01SPeter Xu {
3032552a1e01SPeter Xu     IntelIOMMUState *iommu = opaque;
3033552a1e01SPeter Xu 
3034552a1e01SPeter Xu     /*
3035552a1e01SPeter Xu      * Memory regions are dynamically turned on/off depending on
3036552a1e01SPeter Xu      * context entry configurations from the guest. After migration,
3037552a1e01SPeter Xu      * we need to make sure the memory regions are still correct.
3038552a1e01SPeter Xu      */
3039552a1e01SPeter Xu     vtd_switch_address_space_all(iommu);
3040552a1e01SPeter Xu 
30412811af3bSPeter Xu     /*
30422811af3bSPeter Xu      * We don't need to migrate the root_scalable because we can
30432811af3bSPeter Xu      * simply do the calculation after the loading is complete.  We
30442811af3bSPeter Xu      * can actually do similar things with root, dmar_enabled, etc.
30452811af3bSPeter Xu      * however since we've had them already so we'd better keep them
30462811af3bSPeter Xu      * for compatibility of migration.
30472811af3bSPeter Xu      */
30482811af3bSPeter Xu     vtd_update_scalable_state(iommu);
30492811af3bSPeter Xu 
3050552a1e01SPeter Xu     return 0;
3051552a1e01SPeter Xu }
3052552a1e01SPeter Xu 
30531da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
30541da12ec4SLe Tan     .name = "iommu-intel",
30558cdcf3c1SPeter Xu     .version_id = 1,
30568cdcf3c1SPeter Xu     .minimum_version_id = 1,
30578cdcf3c1SPeter Xu     .priority = MIG_PRI_IOMMU,
3058552a1e01SPeter Xu     .post_load = vtd_post_load,
30598cdcf3c1SPeter Xu     .fields = (VMStateField[]) {
30608cdcf3c1SPeter Xu         VMSTATE_UINT64(root, IntelIOMMUState),
30618cdcf3c1SPeter Xu         VMSTATE_UINT64(intr_root, IntelIOMMUState),
30628cdcf3c1SPeter Xu         VMSTATE_UINT64(iq, IntelIOMMUState),
30638cdcf3c1SPeter Xu         VMSTATE_UINT32(intr_size, IntelIOMMUState),
30648cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_head, IntelIOMMUState),
30658cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_tail, IntelIOMMUState),
30668cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_size, IntelIOMMUState),
30678cdcf3c1SPeter Xu         VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState),
30688cdcf3c1SPeter Xu         VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE),
30698cdcf3c1SPeter Xu         VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState),
307081fb1e64SPeter Xu         VMSTATE_UNUSED(1),      /* bool root_extended is obsolete by VT-d */
30718cdcf3c1SPeter Xu         VMSTATE_BOOL(dmar_enabled, IntelIOMMUState),
30728cdcf3c1SPeter Xu         VMSTATE_BOOL(qi_enabled, IntelIOMMUState),
30738cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_enabled, IntelIOMMUState),
30748cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_eime, IntelIOMMUState),
30758cdcf3c1SPeter Xu         VMSTATE_END_OF_LIST()
30768cdcf3c1SPeter Xu     }
30771da12ec4SLe Tan };
30781da12ec4SLe Tan 
30791da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
30801da12ec4SLe Tan     .read = vtd_mem_read,
30811da12ec4SLe Tan     .write = vtd_mem_write,
30821da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
30831da12ec4SLe Tan     .impl = {
30841da12ec4SLe Tan         .min_access_size = 4,
30851da12ec4SLe Tan         .max_access_size = 8,
30861da12ec4SLe Tan     },
30871da12ec4SLe Tan     .valid = {
30881da12ec4SLe Tan         .min_access_size = 4,
30891da12ec4SLe Tan         .max_access_size = 8,
30901da12ec4SLe Tan     },
30911da12ec4SLe Tan };
30921da12ec4SLe Tan 
30931da12ec4SLe Tan static Property vtd_properties[] = {
30941da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
3095e6b6af05SRadim Krčmář     DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim,
3096e6b6af05SRadim Krčmář                             ON_OFF_AUTO_AUTO),
3097fb506e70SRadim Krčmář     DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false),
30984b49b586SPeter Xu     DEFINE_PROP_UINT8("aw-bits", IntelIOMMUState, aw_bits,
309937f51384SPrasad Singamsetty                       VTD_HOST_ADDRESS_WIDTH),
31003b40f0e5SAviv Ben-David     DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE),
31014a4f219eSYi Sun     DEFINE_PROP_BOOL("x-scalable-mode", IntelIOMMUState, scalable_mode, FALSE),
3102ccc23bb0SPeter Xu     DEFINE_PROP_BOOL("dma-drain", IntelIOMMUState, dma_drain, true),
31031da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
31041da12ec4SLe Tan };
31051da12ec4SLe Tan 
3106651e4cefSPeter Xu /* Read IRTE entry with specific index */
3107651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index,
3108bc38ee10SMichael S. Tsirkin                         VTD_IR_TableEntry *entry, uint16_t sid)
3109651e4cefSPeter Xu {
3110ede9c94aSPeter Xu     static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \
3111ede9c94aSPeter Xu         {0xffff, 0xfffb, 0xfff9, 0xfff8};
3112651e4cefSPeter Xu     dma_addr_t addr = 0x00;
3113ede9c94aSPeter Xu     uint16_t mask, source_id;
3114ede9c94aSPeter Xu     uint8_t bus, bus_max, bus_min;
3115651e4cefSPeter Xu 
31163c507c26SJan Kiszka     if (index >= iommu->intr_size) {
31173c507c26SJan Kiszka         error_report_once("%s: index too large: ind=0x%x",
31183c507c26SJan Kiszka                           __func__, index);
31193c507c26SJan Kiszka         return -VTD_FR_IR_INDEX_OVER;
31203c507c26SJan Kiszka     }
31213c507c26SJan Kiszka 
3122651e4cefSPeter Xu     addr = iommu->intr_root + index * sizeof(*entry);
3123651e4cefSPeter Xu     if (dma_memory_read(&address_space_memory, addr, entry,
3124651e4cefSPeter Xu                         sizeof(*entry))) {
31251376211fSPeter Xu         error_report_once("%s: read failed: ind=0x%x addr=0x%" PRIx64,
31261376211fSPeter Xu                           __func__, index, addr);
3127651e4cefSPeter Xu         return -VTD_FR_IR_ROOT_INVAL;
3128651e4cefSPeter Xu     }
3129651e4cefSPeter Xu 
31307feb51b7SPeter Xu     trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]),
31317feb51b7SPeter Xu                           le64_to_cpu(entry->data[0]));
31327feb51b7SPeter Xu 
3133bc38ee10SMichael S. Tsirkin     if (!entry->irte.present) {
31344e4abd11SPeter Xu         error_report_once("%s: detected non-present IRTE "
31354e4abd11SPeter Xu                           "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")",
31364e4abd11SPeter Xu                           __func__, index, le64_to_cpu(entry->data[1]),
3137651e4cefSPeter Xu                           le64_to_cpu(entry->data[0]));
3138651e4cefSPeter Xu         return -VTD_FR_IR_ENTRY_P;
3139651e4cefSPeter Xu     }
3140651e4cefSPeter Xu 
3141bc38ee10SMichael S. Tsirkin     if (entry->irte.__reserved_0 || entry->irte.__reserved_1 ||
3142bc38ee10SMichael S. Tsirkin         entry->irte.__reserved_2) {
31434e4abd11SPeter Xu         error_report_once("%s: detected non-zero reserved IRTE "
31444e4abd11SPeter Xu                           "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")",
31454e4abd11SPeter Xu                           __func__, index, le64_to_cpu(entry->data[1]),
3146651e4cefSPeter Xu                           le64_to_cpu(entry->data[0]));
3147651e4cefSPeter Xu         return -VTD_FR_IR_IRTE_RSVD;
3148651e4cefSPeter Xu     }
3149651e4cefSPeter Xu 
3150ede9c94aSPeter Xu     if (sid != X86_IOMMU_SID_INVALID) {
3151ede9c94aSPeter Xu         /* Validate IRTE SID */
3152bc38ee10SMichael S. Tsirkin         source_id = le32_to_cpu(entry->irte.source_id);
3153bc38ee10SMichael S. Tsirkin         switch (entry->irte.sid_vtype) {
3154ede9c94aSPeter Xu         case VTD_SVT_NONE:
3155ede9c94aSPeter Xu             break;
3156ede9c94aSPeter Xu 
3157ede9c94aSPeter Xu         case VTD_SVT_ALL:
3158bc38ee10SMichael S. Tsirkin             mask = vtd_svt_mask[entry->irte.sid_q];
3159ede9c94aSPeter Xu             if ((source_id & mask) != (sid & mask)) {
31604e4abd11SPeter Xu                 error_report_once("%s: invalid IRTE SID "
31614e4abd11SPeter Xu                                   "(index=%u, sid=%u, source_id=%u)",
31624e4abd11SPeter Xu                                   __func__, index, sid, source_id);
3163ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
3164ede9c94aSPeter Xu             }
3165ede9c94aSPeter Xu             break;
3166ede9c94aSPeter Xu 
3167ede9c94aSPeter Xu         case VTD_SVT_BUS:
3168ede9c94aSPeter Xu             bus_max = source_id >> 8;
3169ede9c94aSPeter Xu             bus_min = source_id & 0xff;
3170ede9c94aSPeter Xu             bus = sid >> 8;
3171ede9c94aSPeter Xu             if (bus > bus_max || bus < bus_min) {
31724e4abd11SPeter Xu                 error_report_once("%s: invalid SVT_BUS "
31734e4abd11SPeter Xu                                   "(index=%u, bus=%u, min=%u, max=%u)",
31744e4abd11SPeter Xu                                   __func__, index, bus, bus_min, bus_max);
3175ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
3176ede9c94aSPeter Xu             }
3177ede9c94aSPeter Xu             break;
3178ede9c94aSPeter Xu 
3179ede9c94aSPeter Xu         default:
31804e4abd11SPeter Xu             error_report_once("%s: detected invalid IRTE SVT "
31814e4abd11SPeter Xu                               "(index=%u, type=%d)", __func__,
31824e4abd11SPeter Xu                               index, entry->irte.sid_vtype);
3183ede9c94aSPeter Xu             /* Take this as verification failure. */
3184ede9c94aSPeter Xu             return -VTD_FR_IR_SID_ERR;
3185ede9c94aSPeter Xu         }
3186ede9c94aSPeter Xu     }
3187651e4cefSPeter Xu 
3188651e4cefSPeter Xu     return 0;
3189651e4cefSPeter Xu }
3190651e4cefSPeter Xu 
3191651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */
3192ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index,
319335c24501SSingh, Brijesh                              X86IOMMUIrq *irq, uint16_t sid)
3194651e4cefSPeter Xu {
3195bc38ee10SMichael S. Tsirkin     VTD_IR_TableEntry irte = {};
3196651e4cefSPeter Xu     int ret = 0;
3197651e4cefSPeter Xu 
3198ede9c94aSPeter Xu     ret = vtd_irte_get(iommu, index, &irte, sid);
3199651e4cefSPeter Xu     if (ret) {
3200651e4cefSPeter Xu         return ret;
3201651e4cefSPeter Xu     }
3202651e4cefSPeter Xu 
3203bc38ee10SMichael S. Tsirkin     irq->trigger_mode = irte.irte.trigger_mode;
3204bc38ee10SMichael S. Tsirkin     irq->vector = irte.irte.vector;
3205bc38ee10SMichael S. Tsirkin     irq->delivery_mode = irte.irte.delivery_mode;
3206bc38ee10SMichael S. Tsirkin     irq->dest = le32_to_cpu(irte.irte.dest_id);
320728589311SJan Kiszka     if (!iommu->intr_eime) {
3208651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_MASK         (0xff00ULL)
3209651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_SHIFT        (8)
321028589311SJan Kiszka         irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >>
3211651e4cefSPeter Xu             VTD_IR_APIC_DEST_SHIFT;
321228589311SJan Kiszka     }
3213bc38ee10SMichael S. Tsirkin     irq->dest_mode = irte.irte.dest_mode;
3214bc38ee10SMichael S. Tsirkin     irq->redir_hint = irte.irte.redir_hint;
3215651e4cefSPeter Xu 
32167feb51b7SPeter Xu     trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector,
32177feb51b7SPeter Xu                        irq->delivery_mode, irq->dest, irq->dest_mode);
3218651e4cefSPeter Xu 
3219651e4cefSPeter Xu     return 0;
3220651e4cefSPeter Xu }
3221651e4cefSPeter Xu 
3222651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */
3223651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu,
3224651e4cefSPeter Xu                                    MSIMessage *origin,
3225ede9c94aSPeter Xu                                    MSIMessage *translated,
3226ede9c94aSPeter Xu                                    uint16_t sid)
3227651e4cefSPeter Xu {
3228651e4cefSPeter Xu     int ret = 0;
3229651e4cefSPeter Xu     VTD_IR_MSIAddress addr;
3230651e4cefSPeter Xu     uint16_t index;
323135c24501SSingh, Brijesh     X86IOMMUIrq irq = {};
3232651e4cefSPeter Xu 
3233651e4cefSPeter Xu     assert(origin && translated);
3234651e4cefSPeter Xu 
32357feb51b7SPeter Xu     trace_vtd_ir_remap_msi_req(origin->address, origin->data);
32367feb51b7SPeter Xu 
3237651e4cefSPeter Xu     if (!iommu || !iommu->intr_enabled) {
3238e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
3239e7a3b91fSPeter Xu         goto out;
3240651e4cefSPeter Xu     }
3241651e4cefSPeter Xu 
3242651e4cefSPeter Xu     if (origin->address & VTD_MSI_ADDR_HI_MASK) {
32431376211fSPeter Xu         error_report_once("%s: MSI address high 32 bits non-zero detected: "
32441376211fSPeter Xu                           "address=0x%" PRIx64, __func__, origin->address);
3245651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
3246651e4cefSPeter Xu     }
3247651e4cefSPeter Xu 
3248651e4cefSPeter Xu     addr.data = origin->address & VTD_MSI_ADDR_LO_MASK;
32491a43713bSPeter Xu     if (addr.addr.__head != 0xfee) {
32501376211fSPeter Xu         error_report_once("%s: MSI address low 32 bit invalid: 0x%" PRIx32,
32511376211fSPeter Xu                           __func__, addr.data);
3252651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
3253651e4cefSPeter Xu     }
3254651e4cefSPeter Xu 
3255651e4cefSPeter Xu     /* This is compatible mode. */
3256bc38ee10SMichael S. Tsirkin     if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) {
3257e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
3258e7a3b91fSPeter Xu         goto out;
3259651e4cefSPeter Xu     }
3260651e4cefSPeter Xu 
3261bc38ee10SMichael S. Tsirkin     index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l);
3262651e4cefSPeter Xu 
3263651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_SUBHANDLE       (0x0000ffff)
3264651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_RESERVED        (0xffff0000)
3265651e4cefSPeter Xu 
3266bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
3267651e4cefSPeter Xu         /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */
3268651e4cefSPeter Xu         index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE;
3269651e4cefSPeter Xu     }
3270651e4cefSPeter Xu 
3271ede9c94aSPeter Xu     ret = vtd_remap_irq_get(iommu, index, &irq, sid);
3272651e4cefSPeter Xu     if (ret) {
3273651e4cefSPeter Xu         return ret;
3274651e4cefSPeter Xu     }
3275651e4cefSPeter Xu 
3276bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
32777feb51b7SPeter Xu         trace_vtd_ir_remap_type("MSI");
3278651e4cefSPeter Xu         if (origin->data & VTD_IR_MSI_DATA_RESERVED) {
32794e4abd11SPeter Xu             error_report_once("%s: invalid IR MSI "
32804e4abd11SPeter Xu                               "(sid=%u, address=0x%" PRIx64
32814e4abd11SPeter Xu                               ", data=0x%" PRIx32 ")",
32824e4abd11SPeter Xu                               __func__, sid, origin->address, origin->data);
3283651e4cefSPeter Xu             return -VTD_FR_IR_REQ_RSVD;
3284651e4cefSPeter Xu         }
3285651e4cefSPeter Xu     } else {
3286651e4cefSPeter Xu         uint8_t vector = origin->data & 0xff;
3287dea651a9SFeng Wu         uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
3288dea651a9SFeng Wu 
32897feb51b7SPeter Xu         trace_vtd_ir_remap_type("IOAPIC");
3290651e4cefSPeter Xu         /* IOAPIC entry vector should be aligned with IRTE vector
3291651e4cefSPeter Xu          * (see vt-d spec 5.1.5.1). */
3292651e4cefSPeter Xu         if (vector != irq.vector) {
32937feb51b7SPeter Xu             trace_vtd_warn_ir_vector(sid, index, vector, irq.vector);
3294651e4cefSPeter Xu         }
3295dea651a9SFeng Wu 
3296dea651a9SFeng Wu         /* The Trigger Mode field must match the Trigger Mode in the IRTE.
3297dea651a9SFeng Wu          * (see vt-d spec 5.1.5.1). */
3298dea651a9SFeng Wu         if (trigger_mode != irq.trigger_mode) {
32997feb51b7SPeter Xu             trace_vtd_warn_ir_trigger(sid, index, trigger_mode,
33007feb51b7SPeter Xu                                       irq.trigger_mode);
3301dea651a9SFeng Wu         }
3302651e4cefSPeter Xu     }
3303651e4cefSPeter Xu 
3304651e4cefSPeter Xu     /*
3305651e4cefSPeter Xu      * We'd better keep the last two bits, assuming that guest OS
3306651e4cefSPeter Xu      * might modify it. Keep it does not hurt after all.
3307651e4cefSPeter Xu      */
3308bc38ee10SMichael S. Tsirkin     irq.msi_addr_last_bits = addr.addr.__not_care;
3309651e4cefSPeter Xu 
331035c24501SSingh, Brijesh     /* Translate X86IOMMUIrq to MSI message */
331135c24501SSingh, Brijesh     x86_iommu_irq_to_msi_message(&irq, translated);
3312651e4cefSPeter Xu 
3313e7a3b91fSPeter Xu out:
33147feb51b7SPeter Xu     trace_vtd_ir_remap_msi(origin->address, origin->data,
3315651e4cefSPeter Xu                            translated->address, translated->data);
3316651e4cefSPeter Xu     return 0;
3317651e4cefSPeter Xu }
3318651e4cefSPeter Xu 
33198b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src,
33208b5ed7dfSPeter Xu                          MSIMessage *dst, uint16_t sid)
33218b5ed7dfSPeter Xu {
3322ede9c94aSPeter Xu     return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu),
3323ede9c94aSPeter Xu                                    src, dst, sid);
33248b5ed7dfSPeter Xu }
33258b5ed7dfSPeter Xu 
3326651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr,
3327651e4cefSPeter Xu                                    uint64_t *data, unsigned size,
3328651e4cefSPeter Xu                                    MemTxAttrs attrs)
3329651e4cefSPeter Xu {
3330651e4cefSPeter Xu     return MEMTX_OK;
3331651e4cefSPeter Xu }
3332651e4cefSPeter Xu 
3333651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr,
3334651e4cefSPeter Xu                                     uint64_t value, unsigned size,
3335651e4cefSPeter Xu                                     MemTxAttrs attrs)
3336651e4cefSPeter Xu {
3337651e4cefSPeter Xu     int ret = 0;
333809cd058aSMichael S. Tsirkin     MSIMessage from = {}, to = {};
3339ede9c94aSPeter Xu     uint16_t sid = X86_IOMMU_SID_INVALID;
3340651e4cefSPeter Xu 
3341651e4cefSPeter Xu     from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST;
3342651e4cefSPeter Xu     from.data = (uint32_t) value;
3343651e4cefSPeter Xu 
3344ede9c94aSPeter Xu     if (!attrs.unspecified) {
3345ede9c94aSPeter Xu         /* We have explicit Source ID */
3346ede9c94aSPeter Xu         sid = attrs.requester_id;
3347ede9c94aSPeter Xu     }
3348ede9c94aSPeter Xu 
3349ede9c94aSPeter Xu     ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid);
3350651e4cefSPeter Xu     if (ret) {
3351651e4cefSPeter Xu         /* TODO: report error */
3352651e4cefSPeter Xu         /* Drop this interrupt */
3353651e4cefSPeter Xu         return MEMTX_ERROR;
3354651e4cefSPeter Xu     }
3355651e4cefSPeter Xu 
335632946019SRadim Krčmář     apic_get_class()->send_msi(&to);
3357651e4cefSPeter Xu 
3358651e4cefSPeter Xu     return MEMTX_OK;
3359651e4cefSPeter Xu }
3360651e4cefSPeter Xu 
3361651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = {
3362651e4cefSPeter Xu     .read_with_attrs = vtd_mem_ir_read,
3363651e4cefSPeter Xu     .write_with_attrs = vtd_mem_ir_write,
3364651e4cefSPeter Xu     .endianness = DEVICE_LITTLE_ENDIAN,
3365651e4cefSPeter Xu     .impl = {
3366651e4cefSPeter Xu         .min_access_size = 4,
3367651e4cefSPeter Xu         .max_access_size = 4,
3368651e4cefSPeter Xu     },
3369651e4cefSPeter Xu     .valid = {
3370651e4cefSPeter Xu         .min_access_size = 4,
3371651e4cefSPeter Xu         .max_access_size = 4,
3372651e4cefSPeter Xu     },
3373651e4cefSPeter Xu };
33747df953bdSKnut Omang 
33757df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn)
33767df953bdSKnut Omang {
33777df953bdSKnut Omang     uintptr_t key = (uintptr_t)bus;
33787df953bdSKnut Omang     VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key);
33797df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
3380e0a3c8ccSJason Wang     char name[128];
33817df953bdSKnut Omang 
33827df953bdSKnut Omang     if (!vtd_bus) {
33832d3fc581SJason Wang         uintptr_t *new_key = g_malloc(sizeof(*new_key));
33842d3fc581SJason Wang         *new_key = (uintptr_t)bus;
33857df953bdSKnut Omang         /* No corresponding free() */
338604af0e18SPeter Xu         vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \
3387bf33cc75SPeter Xu                             PCI_DEVFN_MAX);
33887df953bdSKnut Omang         vtd_bus->bus = bus;
33892d3fc581SJason Wang         g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus);
33907df953bdSKnut Omang     }
33917df953bdSKnut Omang 
33927df953bdSKnut Omang     vtd_dev_as = vtd_bus->dev_as[devfn];
33937df953bdSKnut Omang 
33947df953bdSKnut Omang     if (!vtd_dev_as) {
33954b519ef1SPeter Xu         snprintf(name, sizeof(name), "vtd-%02x.%x", PCI_SLOT(devfn),
33964b519ef1SPeter Xu                  PCI_FUNC(devfn));
33977df953bdSKnut Omang         vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace));
33987df953bdSKnut Omang 
33997df953bdSKnut Omang         vtd_dev_as->bus = bus;
34007df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
34017df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
34027df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
340363b88968SPeter Xu         vtd_dev_as->iova_tree = iova_tree_new();
3404558e0024SPeter Xu 
34054b519ef1SPeter Xu         memory_region_init(&vtd_dev_as->root, OBJECT(s), name, UINT64_MAX);
34064b519ef1SPeter Xu         address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, "vtd-root");
34074b519ef1SPeter Xu 
3408558e0024SPeter Xu         /*
34094b519ef1SPeter Xu          * Build the DMAR-disabled container with aliases to the
34104b519ef1SPeter Xu          * shared MRs.  Note that aliasing to a shared memory region
34114b519ef1SPeter Xu          * could help the memory API to detect same FlatViews so we
34124b519ef1SPeter Xu          * can have devices to share the same FlatView when DMAR is
34134b519ef1SPeter Xu          * disabled (either by not providing "intel_iommu=on" or with
34144b519ef1SPeter Xu          * "iommu=pt").  It will greatly reduce the total number of
34154b519ef1SPeter Xu          * FlatViews of the system hence VM runs faster.
3416558e0024SPeter Xu          */
34174b519ef1SPeter Xu         memory_region_init_alias(&vtd_dev_as->nodmar, OBJECT(s),
34184b519ef1SPeter Xu                                  "vtd-nodmar", &s->mr_nodmar, 0,
34194b519ef1SPeter Xu                                  memory_region_size(&s->mr_nodmar));
34204b519ef1SPeter Xu 
34214b519ef1SPeter Xu         /*
34224b519ef1SPeter Xu          * Build the per-device DMAR-enabled container.
34234b519ef1SPeter Xu          *
34244b519ef1SPeter Xu          * TODO: currently we have per-device IOMMU memory region only
34254b519ef1SPeter Xu          * because we have per-device IOMMU notifiers for devices.  If
34264b519ef1SPeter Xu          * one day we can abstract the IOMMU notifiers out of the
34274b519ef1SPeter Xu          * memory regions then we can also share the same memory
34284b519ef1SPeter Xu          * region here just like what we've done above with the nodmar
34294b519ef1SPeter Xu          * region.
34304b519ef1SPeter Xu          */
34314b519ef1SPeter Xu         strcat(name, "-dmar");
34321221a474SAlexey Kardashevskiy         memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu),
34331221a474SAlexey Kardashevskiy                                  TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s),
34344b519ef1SPeter Xu                                  name, UINT64_MAX);
34354b519ef1SPeter Xu         memory_region_init_alias(&vtd_dev_as->iommu_ir, OBJECT(s), "vtd-ir",
34364b519ef1SPeter Xu                                  &s->mr_ir, 0, memory_region_size(&s->mr_ir));
34374b519ef1SPeter Xu         memory_region_add_subregion_overlap(MEMORY_REGION(&vtd_dev_as->iommu),
3438558e0024SPeter Xu                                             VTD_INTERRUPT_ADDR_FIRST,
34394b519ef1SPeter Xu                                             &vtd_dev_as->iommu_ir, 1);
34404b519ef1SPeter Xu 
34414b519ef1SPeter Xu         /*
34424b519ef1SPeter Xu          * Hook both the containers under the root container, we
34434b519ef1SPeter Xu          * switch between DMAR & noDMAR by enable/disable
34444b519ef1SPeter Xu          * corresponding sub-containers
34454b519ef1SPeter Xu          */
3446558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
34473df9d748SAlexey Kardashevskiy                                             MEMORY_REGION(&vtd_dev_as->iommu),
34484b519ef1SPeter Xu                                             0);
34494b519ef1SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
34504b519ef1SPeter Xu                                             &vtd_dev_as->nodmar, 0);
34514b519ef1SPeter Xu 
3452558e0024SPeter Xu         vtd_switch_address_space(vtd_dev_as);
34537df953bdSKnut Omang     }
34547df953bdSKnut Omang     return vtd_dev_as;
34557df953bdSKnut Omang }
34567df953bdSKnut Omang 
3457dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */
3458dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n)
3459dd4d607eSPeter Xu {
34609a4bb839SPeter Xu     hwaddr size, remain;
3461dd4d607eSPeter Xu     hwaddr start = n->start;
3462dd4d607eSPeter Xu     hwaddr end = n->end;
346337f51384SPrasad Singamsetty     IntelIOMMUState *s = as->iommu_state;
346463b88968SPeter Xu     DMAMap map;
3465dd4d607eSPeter Xu 
3466dd4d607eSPeter Xu     /*
3467dd4d607eSPeter Xu      * Note: all the codes in this function has a assumption that IOVA
3468dd4d607eSPeter Xu      * bits are no more than VTD_MGAW bits (which is restricted by
3469dd4d607eSPeter Xu      * VT-d spec), otherwise we need to consider overflow of 64 bits.
3470dd4d607eSPeter Xu      */
3471dd4d607eSPeter Xu 
3472d6d10793SYan Zhao     if (end > VTD_ADDRESS_SIZE(s->aw_bits) - 1) {
3473dd4d607eSPeter Xu         /*
3474dd4d607eSPeter Xu          * Don't need to unmap regions that is bigger than the whole
3475dd4d607eSPeter Xu          * VT-d supported address space size
3476dd4d607eSPeter Xu          */
3477d6d10793SYan Zhao         end = VTD_ADDRESS_SIZE(s->aw_bits) - 1;
3478dd4d607eSPeter Xu     }
3479dd4d607eSPeter Xu 
3480dd4d607eSPeter Xu     assert(start <= end);
34819a4bb839SPeter Xu     size = remain = end - start + 1;
3482dd4d607eSPeter Xu 
34839a4bb839SPeter Xu     while (remain >= VTD_PAGE_SIZE) {
34845039caf3SEugenio Pérez         IOMMUTLBEvent event;
3485f14fb6c2SEric Auger         uint64_t mask = dma_aligned_pow2_mask(start, end, s->aw_bits);
3486f14fb6c2SEric Auger         uint64_t size = mask + 1;
3487dd4d607eSPeter Xu 
3488f14fb6c2SEric Auger         assert(size);
34899a4bb839SPeter Xu 
34905039caf3SEugenio Pérez         event.type = IOMMU_NOTIFIER_UNMAP;
34915039caf3SEugenio Pérez         event.entry.iova = start;
3492f14fb6c2SEric Auger         event.entry.addr_mask = mask;
34935039caf3SEugenio Pérez         event.entry.target_as = &address_space_memory;
34945039caf3SEugenio Pérez         event.entry.perm = IOMMU_NONE;
3495dd4d607eSPeter Xu         /* This field is meaningless for unmap */
34965039caf3SEugenio Pérez         event.entry.translated_addr = 0;
34979a4bb839SPeter Xu 
34985039caf3SEugenio Pérez         memory_region_notify_iommu_one(n, &event);
34999a4bb839SPeter Xu 
3500f14fb6c2SEric Auger         start += size;
3501f14fb6c2SEric Auger         remain -= size;
35029a4bb839SPeter Xu     }
35039a4bb839SPeter Xu 
35049a4bb839SPeter Xu     assert(!remain);
3505dd4d607eSPeter Xu 
3506dd4d607eSPeter Xu     trace_vtd_as_unmap_whole(pci_bus_num(as->bus),
3507dd4d607eSPeter Xu                              VTD_PCI_SLOT(as->devfn),
3508dd4d607eSPeter Xu                              VTD_PCI_FUNC(as->devfn),
35099a4bb839SPeter Xu                              n->start, size);
3510dd4d607eSPeter Xu 
35119a4bb839SPeter Xu     map.iova = n->start;
35129a4bb839SPeter Xu     map.size = size;
351363b88968SPeter Xu     iova_tree_remove(as->iova_tree, &map);
3514dd4d607eSPeter Xu }
3515dd4d607eSPeter Xu 
3516dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s)
3517dd4d607eSPeter Xu {
3518dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
3519dd4d607eSPeter Xu     IOMMUNotifier *n;
3520dd4d607eSPeter Xu 
3521b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
3522dd4d607eSPeter Xu         IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
3523dd4d607eSPeter Xu             vtd_address_space_unmap(vtd_as, n);
3524dd4d607eSPeter Xu         }
3525dd4d607eSPeter Xu     }
3526dd4d607eSPeter Xu }
3527dd4d607eSPeter Xu 
35282cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s)
35292cc9ddccSPeter Xu {
35302cc9ddccSPeter Xu     vtd_address_space_unmap_all(s);
35312cc9ddccSPeter Xu     vtd_switch_address_space_all(s);
35322cc9ddccSPeter Xu }
35332cc9ddccSPeter Xu 
35345039caf3SEugenio Pérez static int vtd_replay_hook(IOMMUTLBEvent *event, void *private)
3535f06a696dSPeter Xu {
35365039caf3SEugenio Pérez     memory_region_notify_iommu_one(private, event);
3537f06a696dSPeter Xu     return 0;
3538f06a696dSPeter Xu }
3539f06a696dSPeter Xu 
35403df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
3541f06a696dSPeter Xu {
35423df9d748SAlexey Kardashevskiy     VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu);
3543f06a696dSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
3544f06a696dSPeter Xu     uint8_t bus_n = pci_bus_num(vtd_as->bus);
3545f06a696dSPeter Xu     VTDContextEntry ce;
3546f06a696dSPeter Xu 
3547f06a696dSPeter Xu     /*
3548dd4d607eSPeter Xu      * The replay can be triggered by either a invalidation or a newly
3549dd4d607eSPeter Xu      * created entry. No matter what, we release existing mappings
3550dd4d607eSPeter Xu      * (it means flushing caches for UNMAP-only registers).
3551f06a696dSPeter Xu      */
3552dd4d607eSPeter Xu     vtd_address_space_unmap(vtd_as, n);
3553dd4d607eSPeter Xu 
3554dd4d607eSPeter Xu     if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) {
3555fb43cf73SLiu, Yi L         trace_vtd_replay_ce_valid(s->root_scalable ? "scalable mode" :
3556fb43cf73SLiu, Yi L                                   "legacy mode",
3557fb43cf73SLiu, Yi L                                   bus_n, PCI_SLOT(vtd_as->devfn),
3558f06a696dSPeter Xu                                   PCI_FUNC(vtd_as->devfn),
3559fb43cf73SLiu, Yi L                                   vtd_get_domain_id(s, &ce),
3560f06a696dSPeter Xu                                   ce.hi, ce.lo);
35614f8a62a9SPeter Xu         if (vtd_as_has_map_notifier(vtd_as)) {
35624f8a62a9SPeter Xu             /* This is required only for MAP typed notifiers */
3563fe215b0cSPeter Xu             vtd_page_walk_info info = {
3564fe215b0cSPeter Xu                 .hook_fn = vtd_replay_hook,
3565fe215b0cSPeter Xu                 .private = (void *)n,
3566fe215b0cSPeter Xu                 .notify_unmap = false,
3567fe215b0cSPeter Xu                 .aw = s->aw_bits,
35682f764fa8SPeter Xu                 .as = vtd_as,
3569fb43cf73SLiu, Yi L                 .domain_id = vtd_get_domain_id(s, &ce),
3570fe215b0cSPeter Xu             };
3571fe215b0cSPeter Xu 
3572fb43cf73SLiu, Yi L             vtd_page_walk(s, &ce, 0, ~0ULL, &info);
35734f8a62a9SPeter Xu         }
3574f06a696dSPeter Xu     } else {
3575f06a696dSPeter Xu         trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn),
3576f06a696dSPeter Xu                                     PCI_FUNC(vtd_as->devfn));
3577f06a696dSPeter Xu     }
3578f06a696dSPeter Xu 
3579f06a696dSPeter Xu     return;
3580f06a696dSPeter Xu }
3581f06a696dSPeter Xu 
35821da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
35831da12ec4SLe Tan  * attention when adding new initialization stuff.
35841da12ec4SLe Tan  */
35851da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
35861da12ec4SLe Tan {
3587d54bd7f8SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3588d54bd7f8SPeter Xu 
35891da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
35901da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
35911da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
35921da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
35931da12ec4SLe Tan 
35941da12ec4SLe Tan     s->root = 0;
3595fb43cf73SLiu, Yi L     s->root_scalable = false;
35961da12ec4SLe Tan     s->dmar_enabled = false;
3597d7bb469aSPeter Xu     s->intr_enabled = false;
35981da12ec4SLe Tan     s->iq_head = 0;
35991da12ec4SLe Tan     s->iq_tail = 0;
36001da12ec4SLe Tan     s->iq = 0;
36011da12ec4SLe Tan     s->iq_size = 0;
36021da12ec4SLe Tan     s->qi_enabled = false;
36031da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
3604c0c1d351SLiu, Yi L     s->iq_dw = false;
36051da12ec4SLe Tan     s->next_frcd_reg = 0;
360692e5d85eSPrasad Singamsetty     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND |
360792e5d85eSPrasad Singamsetty              VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS |
360837f51384SPrasad Singamsetty              VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits);
3609ccc23bb0SPeter Xu     if (s->dma_drain) {
3610ccc23bb0SPeter Xu         s->cap |= VTD_CAP_DRAIN;
3611ccc23bb0SPeter Xu     }
361237f51384SPrasad Singamsetty     if (s->aw_bits == VTD_HOST_AW_48BIT) {
361337f51384SPrasad Singamsetty         s->cap |= VTD_CAP_SAGAW_48bit;
361437f51384SPrasad Singamsetty     }
3615ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
36161da12ec4SLe Tan 
361792e5d85eSPrasad Singamsetty     /*
361892e5d85eSPrasad Singamsetty      * Rsvd field masks for spte
361992e5d85eSPrasad Singamsetty      */
3620ce586f3bSQi, Yadong     vtd_spte_rsvd[0] = ~0ULL;
3621e48929c7SQi, Yadong     vtd_spte_rsvd[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits,
3622e48929c7SQi, Yadong                                                   x86_iommu->dt_supported);
3623ce586f3bSQi, Yadong     vtd_spte_rsvd[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits);
3624ce586f3bSQi, Yadong     vtd_spte_rsvd[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits);
3625ce586f3bSQi, Yadong     vtd_spte_rsvd[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits);
3626ce586f3bSQi, Yadong 
3627e48929c7SQi, Yadong     vtd_spte_rsvd_large[2] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits,
3628e48929c7SQi, Yadong                                                          x86_iommu->dt_supported);
3629e48929c7SQi, Yadong     vtd_spte_rsvd_large[3] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits,
3630e48929c7SQi, Yadong                                                          x86_iommu->dt_supported);
363192e5d85eSPrasad Singamsetty 
3632a924b3d8SPeter Xu     if (x86_iommu_ir_supported(x86_iommu)) {
3633e6b6af05SRadim Krčmář         s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV;
3634e6b6af05SRadim Krčmář         if (s->intr_eim == ON_OFF_AUTO_ON) {
3635e6b6af05SRadim Krčmář             s->ecap |= VTD_ECAP_EIM;
3636e6b6af05SRadim Krčmář         }
3637e6b6af05SRadim Krčmář         assert(s->intr_eim != ON_OFF_AUTO_AUTO);
3638d54bd7f8SPeter Xu     }
3639d54bd7f8SPeter Xu 
3640554f5e16SJason Wang     if (x86_iommu->dt_supported) {
3641554f5e16SJason Wang         s->ecap |= VTD_ECAP_DT;
3642554f5e16SJason Wang     }
3643554f5e16SJason Wang 
3644dbaabb25SPeter Xu     if (x86_iommu->pt_supported) {
3645dbaabb25SPeter Xu         s->ecap |= VTD_ECAP_PT;
3646dbaabb25SPeter Xu     }
3647dbaabb25SPeter Xu 
36483b40f0e5SAviv Ben-David     if (s->caching_mode) {
36493b40f0e5SAviv Ben-David         s->cap |= VTD_CAP_CM;
36503b40f0e5SAviv Ben-David     }
36513b40f0e5SAviv Ben-David 
36524a4f219eSYi Sun     /* TODO: read cap/ecap from host to decide which cap to be exposed. */
36534a4f219eSYi Sun     if (s->scalable_mode) {
36544a4f219eSYi Sun         s->ecap |= VTD_ECAP_SMTS | VTD_ECAP_SRS | VTD_ECAP_SLTS;
36554a4f219eSYi Sun     }
36564a4f219eSYi Sun 
365706aba4caSPeter Xu     vtd_reset_caches(s);
3658d92fa2dcSLe Tan 
36591da12ec4SLe Tan     /* Define registers with default values and bit semantics */
36601da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
36611da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
36621da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
36631da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
36641da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
36651da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
3666fb43cf73SLiu, Yi L     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffffc00ULL, 0);
36671da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
36681da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
36691da12ec4SLe Tan 
36701da12ec4SLe Tan     /* Advanced Fault Logging not supported */
36711da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
36721da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
36731da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
36741da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
36751da12ec4SLe Tan 
36761da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
36771da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
36781da12ec4SLe Tan      */
36791da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
36801da12ec4SLe Tan 
36811da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
36821da12ec4SLe Tan      * as Clear in the CAP_REG.
36831da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
36841da12ec4SLe Tan      */
36851da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
36861da12ec4SLe Tan 
3687ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
3688ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
3689c0c1d351SLiu, Yi L     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff807ULL, 0);
3690ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
3691ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
3692ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
3693ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
3694ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
3695ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
3696ed7b8fbcSLe Tan 
36971da12ec4SLe Tan     /* IOTLB registers */
36981da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
36991da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
37001da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
37011da12ec4SLe Tan 
37021da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
37031da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
37041da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
3705a5861439SPeter Xu 
3706a5861439SPeter Xu     /*
370728589311SJan Kiszka      * Interrupt remapping registers.
3708a5861439SPeter Xu      */
370928589311SJan Kiszka     vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0);
37101da12ec4SLe Tan }
37111da12ec4SLe Tan 
37121da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
37131da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
37141da12ec4SLe Tan  */
37151da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
37161da12ec4SLe Tan {
37171da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
37181da12ec4SLe Tan 
37191da12ec4SLe Tan     vtd_init(s);
37202cc9ddccSPeter Xu     vtd_address_space_refresh_all(s);
37211da12ec4SLe Tan }
37221da12ec4SLe Tan 
3723621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
3724621d983aSMarcel Apfelbaum {
3725621d983aSMarcel Apfelbaum     IntelIOMMUState *s = opaque;
3726621d983aSMarcel Apfelbaum     VTDAddressSpace *vtd_as;
3727621d983aSMarcel Apfelbaum 
3728bf33cc75SPeter Xu     assert(0 <= devfn && devfn < PCI_DEVFN_MAX);
3729621d983aSMarcel Apfelbaum 
3730621d983aSMarcel Apfelbaum     vtd_as = vtd_find_add_as(s, bus, devfn);
3731621d983aSMarcel Apfelbaum     return &vtd_as->as;
3732621d983aSMarcel Apfelbaum }
3733621d983aSMarcel Apfelbaum 
3734e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp)
37356333e93cSRadim Krčmář {
3736e6b6af05SRadim Krčmář     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3737e6b6af05SRadim Krčmář 
3738a924b3d8SPeter Xu     if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu_ir_supported(x86_iommu)) {
3739e6b6af05SRadim Krčmář         error_setg(errp, "eim=on cannot be selected without intremap=on");
3740e6b6af05SRadim Krčmář         return false;
3741e6b6af05SRadim Krčmář     }
3742e6b6af05SRadim Krčmář 
3743e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_AUTO) {
3744fb506e70SRadim Krčmář         s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim)
3745a924b3d8SPeter Xu                       && x86_iommu_ir_supported(x86_iommu) ?
3746e6b6af05SRadim Krčmář                                               ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF;
3747e6b6af05SRadim Krčmář     }
3748fb506e70SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) {
3749fb506e70SRadim Krčmář         if (!kvm_irqchip_in_kernel()) {
3750fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split");
3751fb506e70SRadim Krčmář             return false;
3752fb506e70SRadim Krčmář         }
3753fb506e70SRadim Krčmář         if (!kvm_enable_x2apic()) {
3754fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires support on the KVM side"
3755fb506e70SRadim Krčmář                              "(X2APIC_API, first shipped in v4.7)");
3756fb506e70SRadim Krčmář             return false;
3757fb506e70SRadim Krčmář         }
3758fb506e70SRadim Krčmář     }
3759e6b6af05SRadim Krčmář 
376037f51384SPrasad Singamsetty     /* Currently only address widths supported are 39 and 48 bits */
376137f51384SPrasad Singamsetty     if ((s->aw_bits != VTD_HOST_AW_39BIT) &&
376237f51384SPrasad Singamsetty         (s->aw_bits != VTD_HOST_AW_48BIT)) {
37632a345149SMenno Lageman         error_setg(errp, "Supported values for aw-bits are: %d, %d",
376437f51384SPrasad Singamsetty                    VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT);
376537f51384SPrasad Singamsetty         return false;
376637f51384SPrasad Singamsetty     }
376737f51384SPrasad Singamsetty 
37684a4f219eSYi Sun     if (s->scalable_mode && !s->dma_drain) {
37694a4f219eSYi Sun         error_setg(errp, "Need to set dma_drain for scalable mode");
37704a4f219eSYi Sun         return false;
37714a4f219eSYi Sun     }
37724a4f219eSYi Sun 
37736333e93cSRadim Krčmář     return true;
37746333e93cSRadim Krčmář }
37756333e93cSRadim Krčmář 
377628cf553aSPeter Xu static int vtd_machine_done_notify_one(Object *child, void *unused)
377728cf553aSPeter Xu {
377828cf553aSPeter Xu     IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());
377928cf553aSPeter Xu 
378028cf553aSPeter Xu     /*
378128cf553aSPeter Xu      * We hard-coded here because vfio-pci is the only special case
378228cf553aSPeter Xu      * here.  Let's be more elegant in the future when we can, but so
378328cf553aSPeter Xu      * far there seems to be no better way.
378428cf553aSPeter Xu      */
378528cf553aSPeter Xu     if (object_dynamic_cast(child, "vfio-pci") && !iommu->caching_mode) {
378628cf553aSPeter Xu         vtd_panic_require_caching_mode();
378728cf553aSPeter Xu     }
378828cf553aSPeter Xu 
378928cf553aSPeter Xu     return 0;
379028cf553aSPeter Xu }
379128cf553aSPeter Xu 
379228cf553aSPeter Xu static void vtd_machine_done_hook(Notifier *notifier, void *unused)
379328cf553aSPeter Xu {
379428cf553aSPeter Xu     object_child_foreach_recursive(object_get_root(),
379528cf553aSPeter Xu                                    vtd_machine_done_notify_one, NULL);
379628cf553aSPeter Xu }
379728cf553aSPeter Xu 
379828cf553aSPeter Xu static Notifier vtd_machine_done_notify = {
379928cf553aSPeter Xu     .notify = vtd_machine_done_hook,
380028cf553aSPeter Xu };
380128cf553aSPeter Xu 
38021da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
38031da12ec4SLe Tan {
3804ef0e8fc7SEduardo Habkost     MachineState *ms = MACHINE(qdev_get_machine());
380529396ed9SMohammed Gamal     PCMachineState *pcms = PC_MACHINE(ms);
3806f0bb276bSPaolo Bonzini     X86MachineState *x86ms = X86_MACHINE(ms);
380729396ed9SMohammed Gamal     PCIBus *bus = pcms->bus;
38081da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
38094684a204SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev);
38101da12ec4SLe Tan 
3811fb9f5926SDavid Kiarie     x86_iommu->type = TYPE_INTEL;
38126333e93cSRadim Krčmář 
3813e6b6af05SRadim Krčmář     if (!vtd_decide_config(s, errp)) {
38146333e93cSRadim Krčmář         return;
38156333e93cSRadim Krčmář     }
38166333e93cSRadim Krčmář 
3817b4a4ba0dSPeter Xu     QLIST_INIT(&s->vtd_as_with_notifiers);
38181d9efa73SPeter Xu     qemu_mutex_init(&s->iommu_lock);
38197df953bdSKnut Omang     memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num));
38201da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
38211da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
38224b519ef1SPeter Xu 
38234b519ef1SPeter Xu     /* Create the shared memory regions by all devices */
38244b519ef1SPeter Xu     memory_region_init(&s->mr_nodmar, OBJECT(s), "vtd-nodmar",
38254b519ef1SPeter Xu                        UINT64_MAX);
38264b519ef1SPeter Xu     memory_region_init_io(&s->mr_ir, OBJECT(s), &vtd_mem_ir_ops,
38274b519ef1SPeter Xu                           s, "vtd-ir", VTD_INTERRUPT_ADDR_SIZE);
38284b519ef1SPeter Xu     memory_region_init_alias(&s->mr_sys_alias, OBJECT(s),
38294b519ef1SPeter Xu                              "vtd-sys-alias", get_system_memory(), 0,
38304b519ef1SPeter Xu                              memory_region_size(get_system_memory()));
38314b519ef1SPeter Xu     memory_region_add_subregion_overlap(&s->mr_nodmar, 0,
38324b519ef1SPeter Xu                                         &s->mr_sys_alias, 0);
38334b519ef1SPeter Xu     memory_region_add_subregion_overlap(&s->mr_nodmar,
38344b519ef1SPeter Xu                                         VTD_INTERRUPT_ADDR_FIRST,
38354b519ef1SPeter Xu                                         &s->mr_ir, 1);
38364b519ef1SPeter Xu 
38371da12ec4SLe Tan     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem);
3838b5a280c0SLe Tan     /* No corresponding destroy */
3839b5a280c0SLe Tan     s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
3840b5a280c0SLe Tan                                      g_free, g_free);
38417df953bdSKnut Omang     s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
38427df953bdSKnut Omang                                               g_free, g_free);
38431da12ec4SLe Tan     vtd_init(s);
3844621d983aSMarcel Apfelbaum     sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
3845621d983aSMarcel Apfelbaum     pci_setup_iommu(bus, vtd_host_dma_iommu, dev);
3846cb135f59SPeter Xu     /* Pseudo address space under root PCI bus. */
3847f0bb276bSPaolo Bonzini     x86ms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC);
384828cf553aSPeter Xu     qemu_add_machine_init_done_notifier(&vtd_machine_done_notify);
38491da12ec4SLe Tan }
38501da12ec4SLe Tan 
38511da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
38521da12ec4SLe Tan {
38531da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
385430c60f77SEduardo Habkost     X86IOMMUClass *x86_class = X86_IOMMU_DEVICE_CLASS(klass);
38551da12ec4SLe Tan 
38561da12ec4SLe Tan     dc->reset = vtd_reset;
38571da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
38584f67d30bSMarc-André Lureau     device_class_set_props(dc, vtd_properties);
3859621d983aSMarcel Apfelbaum     dc->hotpluggable = false;
38601c7955c4SPeter Xu     x86_class->realize = vtd_realize;
38618b5ed7dfSPeter Xu     x86_class->int_remap = vtd_int_remap;
38628ab5700cSEduardo Habkost     /* Supported by the pc-q35-* machine types */
3863e4f4fb1eSEduardo Habkost     dc->user_creatable = true;
38641ec202c9SErnest Esene     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
38651ec202c9SErnest Esene     dc->desc = "Intel IOMMU (VT-d) DMA Remapping device";
38661da12ec4SLe Tan }
38671da12ec4SLe Tan 
38681da12ec4SLe Tan static const TypeInfo vtd_info = {
38691da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
38701c7955c4SPeter Xu     .parent        = TYPE_X86_IOMMU_DEVICE,
38711da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
38721da12ec4SLe Tan     .class_init    = vtd_class_init,
38731da12ec4SLe Tan };
38741da12ec4SLe Tan 
38751221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass,
38761221a474SAlexey Kardashevskiy                                                      void *data)
38771221a474SAlexey Kardashevskiy {
38781221a474SAlexey Kardashevskiy     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
38791221a474SAlexey Kardashevskiy 
38801221a474SAlexey Kardashevskiy     imrc->translate = vtd_iommu_translate;
38811221a474SAlexey Kardashevskiy     imrc->notify_flag_changed = vtd_iommu_notify_flag_changed;
38821221a474SAlexey Kardashevskiy     imrc->replay = vtd_iommu_replay;
38831221a474SAlexey Kardashevskiy }
38841221a474SAlexey Kardashevskiy 
38851221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = {
38861221a474SAlexey Kardashevskiy     .parent = TYPE_IOMMU_MEMORY_REGION,
38871221a474SAlexey Kardashevskiy     .name = TYPE_INTEL_IOMMU_MEMORY_REGION,
38881221a474SAlexey Kardashevskiy     .class_init = vtd_iommu_memory_region_class_init,
38891221a474SAlexey Kardashevskiy };
38901221a474SAlexey Kardashevskiy 
38911da12ec4SLe Tan static void vtd_register_types(void)
38921da12ec4SLe Tan {
38931da12ec4SLe Tan     type_register_static(&vtd_info);
38941221a474SAlexey Kardashevskiy     type_register_static(&vtd_iommu_memory_region_info);
38951da12ec4SLe Tan }
38961da12ec4SLe Tan 
38971da12ec4SLe Tan type_init(vtd_register_types)
3898