xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision 36d2d52bdb45f5b753a61fdaf0fe7891f1f5b61d)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
234684a204SPeter Xu #include "qemu/error-report.h"
246333e93cSRadim Krčmář #include "qapi/error.h"
251da12ec4SLe Tan #include "hw/sysbus.h"
261da12ec4SLe Tan #include "exec/address-spaces.h"
271da12ec4SLe Tan #include "intel_iommu_internal.h"
287df953bdSKnut Omang #include "hw/pci/pci.h"
293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h"
30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h"
31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h"
3204af0e18SPeter Xu #include "hw/boards.h"
3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h"
34cb135f59SPeter Xu #include "hw/pci-host/q35.h"
354684a204SPeter Xu #include "sysemu/kvm.h"
3632946019SRadim Krčmář #include "hw/i386/apic_internal.h"
37fb506e70SRadim Krčmář #include "kvm_i386.h"
38bc535e59SPeter Xu #include "trace.h"
391da12ec4SLe Tan 
401da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
411da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
421da12ec4SLe Tan {
431da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
441da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
451da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
461da12ec4SLe Tan }
471da12ec4SLe Tan 
481da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
491da12ec4SLe Tan {
501da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
511da12ec4SLe Tan }
521da12ec4SLe Tan 
531da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
541da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
551da12ec4SLe Tan {
561da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
571da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
581da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
591da12ec4SLe Tan }
601da12ec4SLe Tan 
611da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
621da12ec4SLe Tan {
631da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
641da12ec4SLe Tan }
651da12ec4SLe Tan 
661da12ec4SLe Tan /* "External" get/set operations */
671da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
681da12ec4SLe Tan {
691da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
701da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
711da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
721da12ec4SLe Tan     stq_le_p(&s->csr[addr],
731da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
741da12ec4SLe Tan }
751da12ec4SLe Tan 
761da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
771da12ec4SLe Tan {
781da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
791da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
801da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
811da12ec4SLe Tan     stl_le_p(&s->csr[addr],
821da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
831da12ec4SLe Tan }
841da12ec4SLe Tan 
851da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
861da12ec4SLe Tan {
871da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
881da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
891da12ec4SLe Tan     return val & ~womask;
901da12ec4SLe Tan }
911da12ec4SLe Tan 
921da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
931da12ec4SLe Tan {
941da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
951da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
961da12ec4SLe Tan     return val & ~womask;
971da12ec4SLe Tan }
981da12ec4SLe Tan 
991da12ec4SLe Tan /* "Internal" get/set operations */
1001da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1011da12ec4SLe Tan {
1021da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1031da12ec4SLe Tan }
1041da12ec4SLe Tan 
1051da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1061da12ec4SLe Tan {
1071da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1081da12ec4SLe Tan }
1091da12ec4SLe Tan 
1101da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1111da12ec4SLe Tan {
1121da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1131da12ec4SLe Tan }
1141da12ec4SLe Tan 
1151da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1161da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1171da12ec4SLe Tan {
1181da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1191da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1201da12ec4SLe Tan     return new_val;
1211da12ec4SLe Tan }
1221da12ec4SLe Tan 
1231da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1241da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1251da12ec4SLe Tan {
1261da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1271da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1281da12ec4SLe Tan     return new_val;
1291da12ec4SLe Tan }
1301da12ec4SLe Tan 
131b5a280c0SLe Tan /* GHashTable functions */
132b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2)
133b5a280c0SLe Tan {
134b5a280c0SLe Tan     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
135b5a280c0SLe Tan }
136b5a280c0SLe Tan 
137b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v)
138b5a280c0SLe Tan {
139b5a280c0SLe Tan     return (guint)*(const uint64_t *)v;
140b5a280c0SLe Tan }
141b5a280c0SLe Tan 
142b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
143b5a280c0SLe Tan                                           gpointer user_data)
144b5a280c0SLe Tan {
145b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
146b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
147b5a280c0SLe Tan     return entry->domain_id == domain_id;
148b5a280c0SLe Tan }
149b5a280c0SLe Tan 
150d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
151d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
152d66b969bSJason Wang {
1537e58326aSPeter Xu     assert(level != 0);
154d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
155d66b969bSJason Wang }
156d66b969bSJason Wang 
157d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
158d66b969bSJason Wang {
159d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
160d66b969bSJason Wang }
161d66b969bSJason Wang 
162b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
163b5a280c0SLe Tan                                         gpointer user_data)
164b5a280c0SLe Tan {
165b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
166b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
167d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
168d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
169b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
170d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
171d66b969bSJason Wang              (entry->gfn == gfn_tlb));
172b5a280c0SLe Tan }
173b5a280c0SLe Tan 
174d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
175d92fa2dcSLe Tan  * IntelIOMMUState to 1.
176d92fa2dcSLe Tan  */
177d92fa2dcSLe Tan static void vtd_reset_context_cache(IntelIOMMUState *s)
178d92fa2dcSLe Tan {
179d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1807df953bdSKnut Omang     VTDBus *vtd_bus;
1817df953bdSKnut Omang     GHashTableIter bus_it;
182d92fa2dcSLe Tan     uint32_t devfn_it;
183d92fa2dcSLe Tan 
1847feb51b7SPeter Xu     trace_vtd_context_cache_reset();
1857feb51b7SPeter Xu 
1867df953bdSKnut Omang     g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr);
1877df953bdSKnut Omang 
1887df953bdSKnut Omang     while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) {
189bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
1907df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
191d92fa2dcSLe Tan             if (!vtd_as) {
192d92fa2dcSLe Tan                 continue;
193d92fa2dcSLe Tan             }
194d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
195d92fa2dcSLe Tan         }
196d92fa2dcSLe Tan     }
197d92fa2dcSLe Tan     s->context_cache_gen = 1;
198d92fa2dcSLe Tan }
199d92fa2dcSLe Tan 
200b5a280c0SLe Tan static void vtd_reset_iotlb(IntelIOMMUState *s)
201b5a280c0SLe Tan {
202b5a280c0SLe Tan     assert(s->iotlb);
203b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
204b5a280c0SLe Tan }
205b5a280c0SLe Tan 
206bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id,
207d66b969bSJason Wang                                   uint32_t level)
208d66b969bSJason Wang {
209d66b969bSJason Wang     return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) |
210d66b969bSJason Wang            ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT);
211d66b969bSJason Wang }
212d66b969bSJason Wang 
213d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
214d66b969bSJason Wang {
215d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
216d66b969bSJason Wang }
217d66b969bSJason Wang 
218b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
219b5a280c0SLe Tan                                        hwaddr addr)
220b5a280c0SLe Tan {
221d66b969bSJason Wang     VTDIOTLBEntry *entry;
222b5a280c0SLe Tan     uint64_t key;
223d66b969bSJason Wang     int level;
224b5a280c0SLe Tan 
225d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
226d66b969bSJason Wang         key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level),
227d66b969bSJason Wang                                 source_id, level);
228d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
229d66b969bSJason Wang         if (entry) {
230d66b969bSJason Wang             goto out;
231d66b969bSJason Wang         }
232d66b969bSJason Wang     }
233b5a280c0SLe Tan 
234d66b969bSJason Wang out:
235d66b969bSJason Wang     return entry;
236b5a280c0SLe Tan }
237b5a280c0SLe Tan 
238b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
239b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
24007f7b733SPeter Xu                              uint8_t access_flags, uint32_t level)
241b5a280c0SLe Tan {
242b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
243b5a280c0SLe Tan     uint64_t *key = g_malloc(sizeof(*key));
244d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
245b5a280c0SLe Tan 
2466c441e1dSPeter Xu     trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id);
247b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
2486c441e1dSPeter Xu         trace_vtd_iotlb_reset("iotlb exceeds size limit");
249b5a280c0SLe Tan         vtd_reset_iotlb(s);
250b5a280c0SLe Tan     }
251b5a280c0SLe Tan 
252b5a280c0SLe Tan     entry->gfn = gfn;
253b5a280c0SLe Tan     entry->domain_id = domain_id;
254b5a280c0SLe Tan     entry->slpte = slpte;
25507f7b733SPeter Xu     entry->access_flags = access_flags;
256d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
257d66b969bSJason Wang     *key = vtd_get_iotlb_key(gfn, source_id, level);
258b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
259b5a280c0SLe Tan }
260b5a280c0SLe Tan 
2611da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
2621da12ec4SLe Tan  * interrupt via MSI.
2631da12ec4SLe Tan  */
2641da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
2651da12ec4SLe Tan                                    hwaddr mesg_data_reg)
2661da12ec4SLe Tan {
26732946019SRadim Krčmář     MSIMessage msi;
2681da12ec4SLe Tan 
2691da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
2701da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
2711da12ec4SLe Tan 
27232946019SRadim Krčmář     msi.address = vtd_get_long_raw(s, mesg_addr_reg);
27332946019SRadim Krčmář     msi.data = vtd_get_long_raw(s, mesg_data_reg);
2741da12ec4SLe Tan 
2757feb51b7SPeter Xu     trace_vtd_irq_generate(msi.address, msi.data);
2767feb51b7SPeter Xu 
27732946019SRadim Krčmář     apic_get_class()->send_msi(&msi);
2781da12ec4SLe Tan }
2791da12ec4SLe Tan 
2801da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
2811da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
2821da12ec4SLe Tan  * before any update.
2831da12ec4SLe Tan  */
2841da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
2851da12ec4SLe Tan {
2861da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
2871da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
2887feb51b7SPeter Xu         trace_vtd_err("There are previous interrupt conditions "
2897feb51b7SPeter Xu                       "to be serviced by software, fault event "
2907feb51b7SPeter Xu                       "is not generated.");
2911da12ec4SLe Tan         return;
2921da12ec4SLe Tan     }
2931da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
2941da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
2957feb51b7SPeter Xu         trace_vtd_err("Interrupt Mask set, irq is not generated.");
2961da12ec4SLe Tan     } else {
2971da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
2981da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
2991da12ec4SLe Tan     }
3001da12ec4SLe Tan }
3011da12ec4SLe Tan 
3021da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
3031da12ec4SLe Tan  * @index is Set.
3041da12ec4SLe Tan  */
3051da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
3061da12ec4SLe Tan {
3071da12ec4SLe Tan     /* Each reg is 128-bit */
3081da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3091da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3101da12ec4SLe Tan 
3111da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3121da12ec4SLe Tan 
3131da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
3141da12ec4SLe Tan }
3151da12ec4SLe Tan 
3161da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
3171da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
3181da12ec4SLe Tan  * registers.
3191da12ec4SLe Tan  */
3201da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
3211da12ec4SLe Tan {
3221da12ec4SLe Tan     uint32_t i;
3231da12ec4SLe Tan     uint32_t ppf_mask = 0;
3241da12ec4SLe Tan 
3251da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3261da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
3271da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
3281da12ec4SLe Tan             break;
3291da12ec4SLe Tan         }
3301da12ec4SLe Tan     }
3311da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
3327feb51b7SPeter Xu     trace_vtd_fsts_ppf(!!ppf_mask);
3331da12ec4SLe Tan }
3341da12ec4SLe Tan 
3351da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
3361da12ec4SLe Tan {
3371da12ec4SLe Tan     /* Each reg is 128-bit */
3381da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3391da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3401da12ec4SLe Tan 
3411da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3421da12ec4SLe Tan 
3431da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
3441da12ec4SLe Tan     vtd_update_fsts_ppf(s);
3451da12ec4SLe Tan }
3461da12ec4SLe Tan 
3471da12ec4SLe Tan /* Must not update F field now, should be done later */
3481da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
3491da12ec4SLe Tan                             uint16_t source_id, hwaddr addr,
3501da12ec4SLe Tan                             VTDFaultReason fault, bool is_write)
3511da12ec4SLe Tan {
3521da12ec4SLe Tan     uint64_t hi = 0, lo;
3531da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3541da12ec4SLe Tan 
3551da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3561da12ec4SLe Tan 
3571da12ec4SLe Tan     lo = VTD_FRCD_FI(addr);
3581da12ec4SLe Tan     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
3591da12ec4SLe Tan     if (!is_write) {
3601da12ec4SLe Tan         hi |= VTD_FRCD_T;
3611da12ec4SLe Tan     }
3621da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
3631da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
3647feb51b7SPeter Xu 
3657feb51b7SPeter Xu     trace_vtd_frr_new(index, hi, lo);
3661da12ec4SLe Tan }
3671da12ec4SLe Tan 
3681da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
3691da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
3701da12ec4SLe Tan {
3711da12ec4SLe Tan     uint32_t i;
3721da12ec4SLe Tan     uint64_t frcd_reg;
3731da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
3741da12ec4SLe Tan 
3751da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3761da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
3771da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
3781da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
3791da12ec4SLe Tan             return true;
3801da12ec4SLe Tan         }
3811da12ec4SLe Tan         addr += 16; /* 128-bit for each */
3821da12ec4SLe Tan     }
3831da12ec4SLe Tan     return false;
3841da12ec4SLe Tan }
3851da12ec4SLe Tan 
3861da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
3871da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
3881da12ec4SLe Tan                                   hwaddr addr, VTDFaultReason fault,
3891da12ec4SLe Tan                                   bool is_write)
3901da12ec4SLe Tan {
3911da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
3921da12ec4SLe Tan 
3931da12ec4SLe Tan     assert(fault < VTD_FR_MAX);
3941da12ec4SLe Tan 
3951da12ec4SLe Tan     if (fault == VTD_FR_RESERVED_ERR) {
3961da12ec4SLe Tan         /* This is not a normal fault reason case. Drop it. */
3971da12ec4SLe Tan         return;
3981da12ec4SLe Tan     }
3997feb51b7SPeter Xu 
4007feb51b7SPeter Xu     trace_vtd_dmar_fault(source_id, fault, addr, is_write);
4017feb51b7SPeter Xu 
4021da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
4037feb51b7SPeter Xu         trace_vtd_err("New fault is not recorded due to "
4047feb51b7SPeter Xu                       "Primary Fault Overflow.");
4051da12ec4SLe Tan         return;
4061da12ec4SLe Tan     }
4077feb51b7SPeter Xu 
4081da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
4097feb51b7SPeter Xu         trace_vtd_err("New fault is not recorded due to "
4107feb51b7SPeter Xu                       "compression of faults.");
4111da12ec4SLe Tan         return;
4121da12ec4SLe Tan     }
4137feb51b7SPeter Xu 
4141da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
4157feb51b7SPeter Xu         trace_vtd_err("Next Fault Recording Reg is used, "
4167feb51b7SPeter Xu                       "new fault is not recorded, set PFO field.");
4171da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
4181da12ec4SLe Tan         return;
4191da12ec4SLe Tan     }
4201da12ec4SLe Tan 
4211da12ec4SLe Tan     vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write);
4221da12ec4SLe Tan 
4231da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
4247feb51b7SPeter Xu         trace_vtd_err("There are pending faults already, "
4257feb51b7SPeter Xu                       "fault event is not generated.");
4261da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
4271da12ec4SLe Tan         s->next_frcd_reg++;
4281da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4291da12ec4SLe Tan             s->next_frcd_reg = 0;
4301da12ec4SLe Tan         }
4311da12ec4SLe Tan     } else {
4321da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
4331da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
4341da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
4351da12ec4SLe Tan         s->next_frcd_reg++;
4361da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4371da12ec4SLe Tan             s->next_frcd_reg = 0;
4381da12ec4SLe Tan         }
4391da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
4401da12ec4SLe Tan          * So generate fault event (interrupt).
4411da12ec4SLe Tan          */
4421da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
4431da12ec4SLe Tan     }
4441da12ec4SLe Tan }
4451da12ec4SLe Tan 
446ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
447ed7b8fbcSLe Tan  * conditions.
448ed7b8fbcSLe Tan  */
449ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
450ed7b8fbcSLe Tan {
451ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
452ed7b8fbcSLe Tan 
453ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
454ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
455ed7b8fbcSLe Tan }
456ed7b8fbcSLe Tan 
457ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
458ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
459ed7b8fbcSLe Tan {
460ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
461bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("One pending, skip current");
462ed7b8fbcSLe Tan         return;
463ed7b8fbcSLe Tan     }
464ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
465ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
466ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
467bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, "
468bc535e59SPeter Xu                                     "new event not generated");
469ed7b8fbcSLe Tan         return;
470ed7b8fbcSLe Tan     } else {
471ed7b8fbcSLe Tan         /* Generate the interrupt event */
472bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("Generating complete event");
473ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
474ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
475ed7b8fbcSLe Tan     }
476ed7b8fbcSLe Tan }
477ed7b8fbcSLe Tan 
4781da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root)
4791da12ec4SLe Tan {
4801da12ec4SLe Tan     return root->val & VTD_ROOT_ENTRY_P;
4811da12ec4SLe Tan }
4821da12ec4SLe Tan 
4831da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
4841da12ec4SLe Tan                               VTDRootEntry *re)
4851da12ec4SLe Tan {
4861da12ec4SLe Tan     dma_addr_t addr;
4871da12ec4SLe Tan 
4881da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
4891da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) {
4906c441e1dSPeter Xu         trace_vtd_re_invalid(re->rsvd, re->val);
4911da12ec4SLe Tan         re->val = 0;
4921da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
4931da12ec4SLe Tan     }
4941da12ec4SLe Tan     re->val = le64_to_cpu(re->val);
4951da12ec4SLe Tan     return 0;
4961da12ec4SLe Tan }
4971da12ec4SLe Tan 
4988f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context)
4991da12ec4SLe Tan {
5001da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
5011da12ec4SLe Tan }
5021da12ec4SLe Tan 
5031da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index,
5041da12ec4SLe Tan                                            VTDContextEntry *ce)
5051da12ec4SLe Tan {
5061da12ec4SLe Tan     dma_addr_t addr;
5071da12ec4SLe Tan 
5086c441e1dSPeter Xu     /* we have checked that root entry is present */
5091da12ec4SLe Tan     addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce);
5101da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) {
5116c441e1dSPeter Xu         trace_vtd_re_invalid(root->rsvd, root->val);
5121da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
5131da12ec4SLe Tan     }
5141da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
5151da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
5161da12ec4SLe Tan     return 0;
5171da12ec4SLe Tan }
5181da12ec4SLe Tan 
5198f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce)
5201da12ec4SLe Tan {
5211da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
5221da12ec4SLe Tan }
5231da12ec4SLe Tan 
52437f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw)
5251da12ec4SLe Tan {
52637f51384SPrasad Singamsetty     return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw);
5271da12ec4SLe Tan }
5281da12ec4SLe Tan 
5291da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
5301da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
5311da12ec4SLe Tan {
5321da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
5331da12ec4SLe Tan }
5341da12ec4SLe Tan 
5351da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
5361da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
5371da12ec4SLe Tan {
5381da12ec4SLe Tan     uint64_t slpte;
5391da12ec4SLe Tan 
5401da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
5411da12ec4SLe Tan 
5421da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
5431da12ec4SLe Tan                         base_addr + index * sizeof(slpte), &slpte,
5441da12ec4SLe Tan                         sizeof(slpte))) {
5451da12ec4SLe Tan         slpte = (uint64_t)-1;
5461da12ec4SLe Tan         return slpte;
5471da12ec4SLe Tan     }
5481da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
5491da12ec4SLe Tan     return slpte;
5501da12ec4SLe Tan }
5511da12ec4SLe Tan 
5526e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset
5536e905564SPeter Xu  * of current level.
5541da12ec4SLe Tan  */
5556e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level)
5561da12ec4SLe Tan {
5576e905564SPeter Xu     return (iova >> vtd_slpt_level_shift(level)) &
5581da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
5591da12ec4SLe Tan }
5601da12ec4SLe Tan 
5611da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
5621da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
5631da12ec4SLe Tan {
5641da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
5651da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
5661da12ec4SLe Tan }
5671da12ec4SLe Tan 
5681da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
5691da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
5701da12ec4SLe Tan  */
5718f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce)
5721da12ec4SLe Tan {
5731da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
5741da12ec4SLe Tan }
5751da12ec4SLe Tan 
5768f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce)
5771da12ec4SLe Tan {
5781da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
5791da12ec4SLe Tan }
5801da12ec4SLe Tan 
581127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce)
582127ff5c3SPeter Xu {
583127ff5c3SPeter Xu     return ce->lo & VTD_CONTEXT_ENTRY_TT;
584127ff5c3SPeter Xu }
585127ff5c3SPeter Xu 
586f80c9874SPeter Xu /* Return true if check passed, otherwise false */
587f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu,
588f80c9874SPeter Xu                                      VTDContextEntry *ce)
589f80c9874SPeter Xu {
590f80c9874SPeter Xu     switch (vtd_ce_get_type(ce)) {
591f80c9874SPeter Xu     case VTD_CONTEXT_TT_MULTI_LEVEL:
592f80c9874SPeter Xu         /* Always supported */
593f80c9874SPeter Xu         break;
594f80c9874SPeter Xu     case VTD_CONTEXT_TT_DEV_IOTLB:
595f80c9874SPeter Xu         if (!x86_iommu->dt_supported) {
596f80c9874SPeter Xu             return false;
597f80c9874SPeter Xu         }
598f80c9874SPeter Xu         break;
599dbaabb25SPeter Xu     case VTD_CONTEXT_TT_PASS_THROUGH:
600dbaabb25SPeter Xu         if (!x86_iommu->pt_supported) {
601dbaabb25SPeter Xu             return false;
602dbaabb25SPeter Xu         }
603dbaabb25SPeter Xu         break;
604f80c9874SPeter Xu     default:
605f80c9874SPeter Xu         /* Unknwon type */
606f80c9874SPeter Xu         return false;
607f80c9874SPeter Xu     }
608f80c9874SPeter Xu     return true;
609f80c9874SPeter Xu }
610f80c9874SPeter Xu 
61137f51384SPrasad Singamsetty static inline uint64_t vtd_iova_limit(VTDContextEntry *ce, uint8_t aw)
612f06a696dSPeter Xu {
6138f7d7161SPeter Xu     uint32_t ce_agaw = vtd_ce_get_agaw(ce);
61437f51384SPrasad Singamsetty     return 1ULL << MIN(ce_agaw, aw);
615f06a696dSPeter Xu }
616f06a696dSPeter Xu 
617f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */
61837f51384SPrasad Singamsetty static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce,
61937f51384SPrasad Singamsetty                                         uint8_t aw)
620f06a696dSPeter Xu {
621f06a696dSPeter Xu     /*
622f06a696dSPeter Xu      * Check if @iova is above 2^X-1, where X is the minimum of MGAW
623f06a696dSPeter Xu      * in CAP_REG and AW in context-entry.
624f06a696dSPeter Xu      */
62537f51384SPrasad Singamsetty     return !(iova & ~(vtd_iova_limit(ce, aw) - 1));
626f06a696dSPeter Xu }
627f06a696dSPeter Xu 
62892e5d85eSPrasad Singamsetty /*
62992e5d85eSPrasad Singamsetty  * Rsvd field masks for spte:
63092e5d85eSPrasad Singamsetty  *     Index [1] to [4] 4k pages
63192e5d85eSPrasad Singamsetty  *     Index [5] to [8] large pages
63292e5d85eSPrasad Singamsetty  */
63392e5d85eSPrasad Singamsetty static uint64_t vtd_paging_entry_rsvd_field[9];
6341da12ec4SLe Tan 
6351da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
6361da12ec4SLe Tan {
6371da12ec4SLe Tan     if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) {
6381da12ec4SLe Tan         /* Maybe large page */
6391da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level + 4];
6401da12ec4SLe Tan     } else {
6411da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level];
6421da12ec4SLe Tan     }
6431da12ec4SLe Tan }
6441da12ec4SLe Tan 
645dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */
646dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num)
647dbaabb25SPeter Xu {
648dbaabb25SPeter Xu     VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num];
649dbaabb25SPeter Xu     if (!vtd_bus) {
650dbaabb25SPeter Xu         /*
651dbaabb25SPeter Xu          * Iterate over the registered buses to find the one which
652dbaabb25SPeter Xu          * currently hold this bus number, and update the bus_num
653dbaabb25SPeter Xu          * lookup table:
654dbaabb25SPeter Xu          */
655dbaabb25SPeter Xu         GHashTableIter iter;
656dbaabb25SPeter Xu 
657dbaabb25SPeter Xu         g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
658dbaabb25SPeter Xu         while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
659dbaabb25SPeter Xu             if (pci_bus_num(vtd_bus->bus) == bus_num) {
660dbaabb25SPeter Xu                 s->vtd_as_by_bus_num[bus_num] = vtd_bus;
661dbaabb25SPeter Xu                 return vtd_bus;
662dbaabb25SPeter Xu             }
663dbaabb25SPeter Xu         }
664dbaabb25SPeter Xu     }
665dbaabb25SPeter Xu     return vtd_bus;
666dbaabb25SPeter Xu }
667dbaabb25SPeter Xu 
6686e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level
6691da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
6701da12ec4SLe Tan  */
6716e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write,
6721da12ec4SLe Tan                              uint64_t *slptep, uint32_t *slpte_level,
67337f51384SPrasad Singamsetty                              bool *reads, bool *writes, uint8_t aw_bits)
6741da12ec4SLe Tan {
6758f7d7161SPeter Xu     dma_addr_t addr = vtd_ce_get_slpt_base(ce);
6768f7d7161SPeter Xu     uint32_t level = vtd_ce_get_level(ce);
6771da12ec4SLe Tan     uint32_t offset;
6781da12ec4SLe Tan     uint64_t slpte;
6791da12ec4SLe Tan     uint64_t access_right_check;
6801da12ec4SLe Tan 
68137f51384SPrasad Singamsetty     if (!vtd_iova_range_check(iova, ce, aw_bits)) {
6827feb51b7SPeter Xu         trace_vtd_err_dmar_iova_overflow(iova);
6831da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
6841da12ec4SLe Tan     }
6851da12ec4SLe Tan 
6861da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
6871da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
6881da12ec4SLe Tan 
6891da12ec4SLe Tan     while (true) {
6906e905564SPeter Xu         offset = vtd_iova_level_offset(iova, level);
6911da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
6921da12ec4SLe Tan 
6931da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
6947feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_read_error(iova, level);
6958f7d7161SPeter Xu             if (level == vtd_ce_get_level(ce)) {
6961da12ec4SLe Tan                 /* Invalid programming of context-entry */
6971da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
6981da12ec4SLe Tan             } else {
6991da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
7001da12ec4SLe Tan             }
7011da12ec4SLe Tan         }
7021da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
7031da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
7041da12ec4SLe Tan         if (!(slpte & access_right_check)) {
7057feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_perm_error(iova, level, slpte, is_write);
7061da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
7071da12ec4SLe Tan         }
7081da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
7097feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_resv_error(iova, level, slpte);
7101da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
7111da12ec4SLe Tan         }
7121da12ec4SLe Tan 
7131da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
7141da12ec4SLe Tan             *slptep = slpte;
7151da12ec4SLe Tan             *slpte_level = level;
7161da12ec4SLe Tan             return 0;
7171da12ec4SLe Tan         }
71837f51384SPrasad Singamsetty         addr = vtd_get_slpte_addr(slpte, aw_bits);
7191da12ec4SLe Tan         level--;
7201da12ec4SLe Tan     }
7211da12ec4SLe Tan }
7221da12ec4SLe Tan 
723f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private);
724f06a696dSPeter Xu 
725*36d2d52bSPeter Xu static int vtd_page_walk_one(IOMMUTLBEntry *entry, int level,
726*36d2d52bSPeter Xu                              vtd_page_walk_hook hook_fn, void *private)
727*36d2d52bSPeter Xu {
728*36d2d52bSPeter Xu     assert(hook_fn);
729*36d2d52bSPeter Xu     trace_vtd_page_walk_one(level, entry->iova, entry->translated_addr,
730*36d2d52bSPeter Xu                             entry->addr_mask, entry->perm);
731*36d2d52bSPeter Xu     return hook_fn(entry, private);
732*36d2d52bSPeter Xu }
733*36d2d52bSPeter Xu 
734f06a696dSPeter Xu /**
735f06a696dSPeter Xu  * vtd_page_walk_level - walk over specific level for IOVA range
736f06a696dSPeter Xu  *
737f06a696dSPeter Xu  * @addr: base GPA addr to start the walk
738f06a696dSPeter Xu  * @start: IOVA range start address
739f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
740f06a696dSPeter Xu  * @hook_fn: hook func to be called when detected page
741f06a696dSPeter Xu  * @private: private data to be passed into hook func
742f06a696dSPeter Xu  * @read: whether parent level has read permission
743f06a696dSPeter Xu  * @write: whether parent level has write permission
744f06a696dSPeter Xu  * @notify_unmap: whether we should notify invalid entries
74537f51384SPrasad Singamsetty  * @aw: maximum address width
746f06a696dSPeter Xu  */
747f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start,
748f06a696dSPeter Xu                                uint64_t end, vtd_page_walk_hook hook_fn,
74937f51384SPrasad Singamsetty                                void *private, uint32_t level, bool read,
75037f51384SPrasad Singamsetty                                bool write, bool notify_unmap, uint8_t aw)
751f06a696dSPeter Xu {
752f06a696dSPeter Xu     bool read_cur, write_cur, entry_valid;
753f06a696dSPeter Xu     uint32_t offset;
754f06a696dSPeter Xu     uint64_t slpte;
755f06a696dSPeter Xu     uint64_t subpage_size, subpage_mask;
756f06a696dSPeter Xu     IOMMUTLBEntry entry;
757f06a696dSPeter Xu     uint64_t iova = start;
758f06a696dSPeter Xu     uint64_t iova_next;
759f06a696dSPeter Xu     int ret = 0;
760f06a696dSPeter Xu 
761f06a696dSPeter Xu     trace_vtd_page_walk_level(addr, level, start, end);
762f06a696dSPeter Xu 
763f06a696dSPeter Xu     subpage_size = 1ULL << vtd_slpt_level_shift(level);
764f06a696dSPeter Xu     subpage_mask = vtd_slpt_level_page_mask(level);
765f06a696dSPeter Xu 
766f06a696dSPeter Xu     while (iova < end) {
767f06a696dSPeter Xu         iova_next = (iova & subpage_mask) + subpage_size;
768f06a696dSPeter Xu 
769f06a696dSPeter Xu         offset = vtd_iova_level_offset(iova, level);
770f06a696dSPeter Xu         slpte = vtd_get_slpte(addr, offset);
771f06a696dSPeter Xu 
772f06a696dSPeter Xu         if (slpte == (uint64_t)-1) {
773f06a696dSPeter Xu             trace_vtd_page_walk_skip_read(iova, iova_next);
774f06a696dSPeter Xu             goto next;
775f06a696dSPeter Xu         }
776f06a696dSPeter Xu 
777f06a696dSPeter Xu         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
778f06a696dSPeter Xu             trace_vtd_page_walk_skip_reserve(iova, iova_next);
779f06a696dSPeter Xu             goto next;
780f06a696dSPeter Xu         }
781f06a696dSPeter Xu 
782f06a696dSPeter Xu         /* Permissions are stacked with parents' */
783f06a696dSPeter Xu         read_cur = read && (slpte & VTD_SL_R);
784f06a696dSPeter Xu         write_cur = write && (slpte & VTD_SL_W);
785f06a696dSPeter Xu 
786f06a696dSPeter Xu         /*
787f06a696dSPeter Xu          * As long as we have either read/write permission, this is a
788f06a696dSPeter Xu          * valid entry. The rule works for both page entries and page
789f06a696dSPeter Xu          * table entries.
790f06a696dSPeter Xu          */
791f06a696dSPeter Xu         entry_valid = read_cur | write_cur;
792f06a696dSPeter Xu 
793f06a696dSPeter Xu         entry.target_as = &address_space_memory;
794f06a696dSPeter Xu         entry.iova = iova & subpage_mask;
795*36d2d52bSPeter Xu         entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur);
796*36d2d52bSPeter Xu         entry.addr_mask = ~subpage_mask;
797*36d2d52bSPeter Xu 
798*36d2d52bSPeter Xu         if (vtd_is_last_slpte(slpte, level)) {
799f06a696dSPeter Xu             /* NOTE: this is only meaningful if entry_valid == true */
80037f51384SPrasad Singamsetty             entry.translated_addr = vtd_get_slpte_addr(slpte, aw);
801f06a696dSPeter Xu             if (!entry_valid && !notify_unmap) {
802f06a696dSPeter Xu                 trace_vtd_page_walk_skip_perm(iova, iova_next);
803f06a696dSPeter Xu                 goto next;
804f06a696dSPeter Xu             }
805*36d2d52bSPeter Xu             ret = vtd_page_walk_one(&entry, level, hook_fn, private);
806f06a696dSPeter Xu             if (ret < 0) {
807f06a696dSPeter Xu                 return ret;
808f06a696dSPeter Xu             }
809f06a696dSPeter Xu         } else {
810f06a696dSPeter Xu             if (!entry_valid) {
811*36d2d52bSPeter Xu                 if (notify_unmap) {
812*36d2d52bSPeter Xu                     /*
813*36d2d52bSPeter Xu                      * The whole entry is invalid; unmap it all.
814*36d2d52bSPeter Xu                      * Translated address is meaningless, zero it.
815*36d2d52bSPeter Xu                      */
816*36d2d52bSPeter Xu                     entry.translated_addr = 0x0;
817*36d2d52bSPeter Xu                     ret = vtd_page_walk_one(&entry, level, hook_fn, private);
818*36d2d52bSPeter Xu                     if (ret < 0) {
819*36d2d52bSPeter Xu                         return ret;
820*36d2d52bSPeter Xu                     }
821*36d2d52bSPeter Xu                 } else {
822f06a696dSPeter Xu                     trace_vtd_page_walk_skip_perm(iova, iova_next);
823*36d2d52bSPeter Xu                 }
824f06a696dSPeter Xu                 goto next;
825f06a696dSPeter Xu             }
82637f51384SPrasad Singamsetty             ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, aw), iova,
827f06a696dSPeter Xu                                       MIN(iova_next, end), hook_fn, private,
828f06a696dSPeter Xu                                       level - 1, read_cur, write_cur,
82937f51384SPrasad Singamsetty                                       notify_unmap, aw);
830f06a696dSPeter Xu             if (ret < 0) {
831f06a696dSPeter Xu                 return ret;
832f06a696dSPeter Xu             }
833f06a696dSPeter Xu         }
834f06a696dSPeter Xu 
835f06a696dSPeter Xu next:
836f06a696dSPeter Xu         iova = iova_next;
837f06a696dSPeter Xu     }
838f06a696dSPeter Xu 
839f06a696dSPeter Xu     return 0;
840f06a696dSPeter Xu }
841f06a696dSPeter Xu 
842f06a696dSPeter Xu /**
843f06a696dSPeter Xu  * vtd_page_walk - walk specific IOVA range, and call the hook
844f06a696dSPeter Xu  *
845f06a696dSPeter Xu  * @ce: context entry to walk upon
846f06a696dSPeter Xu  * @start: IOVA address to start the walk
847f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
848f06a696dSPeter Xu  * @hook_fn: the hook that to be called for each detected area
849f06a696dSPeter Xu  * @private: private data for the hook function
85037f51384SPrasad Singamsetty  * @aw: maximum address width
851f06a696dSPeter Xu  */
852f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end,
853dd4d607eSPeter Xu                          vtd_page_walk_hook hook_fn, void *private,
85437f51384SPrasad Singamsetty                          bool notify_unmap, uint8_t aw)
855f06a696dSPeter Xu {
8568f7d7161SPeter Xu     dma_addr_t addr = vtd_ce_get_slpt_base(ce);
8578f7d7161SPeter Xu     uint32_t level = vtd_ce_get_level(ce);
858f06a696dSPeter Xu 
85937f51384SPrasad Singamsetty     if (!vtd_iova_range_check(start, ce, aw)) {
860f06a696dSPeter Xu         return -VTD_FR_ADDR_BEYOND_MGAW;
861f06a696dSPeter Xu     }
862f06a696dSPeter Xu 
86337f51384SPrasad Singamsetty     if (!vtd_iova_range_check(end, ce, aw)) {
864f06a696dSPeter Xu         /* Fix end so that it reaches the maximum */
86537f51384SPrasad Singamsetty         end = vtd_iova_limit(ce, aw);
866f06a696dSPeter Xu     }
867f06a696dSPeter Xu 
868f06a696dSPeter Xu     return vtd_page_walk_level(addr, start, end, hook_fn, private,
86937f51384SPrasad Singamsetty                                level, true, true, notify_unmap, aw);
870f06a696dSPeter Xu }
871f06a696dSPeter Xu 
8721da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
8731da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
8741da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
8751da12ec4SLe Tan {
8761da12ec4SLe Tan     VTDRootEntry re;
8771da12ec4SLe Tan     int ret_fr;
878f80c9874SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
8791da12ec4SLe Tan 
8801da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
8811da12ec4SLe Tan     if (ret_fr) {
8821da12ec4SLe Tan         return ret_fr;
8831da12ec4SLe Tan     }
8841da12ec4SLe Tan 
8851da12ec4SLe Tan     if (!vtd_root_entry_present(&re)) {
8866c441e1dSPeter Xu         /* Not error - it's okay we don't have root entry. */
8876c441e1dSPeter Xu         trace_vtd_re_not_present(bus_num);
8881da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
889f80c9874SPeter Xu     }
890f80c9874SPeter Xu 
89137f51384SPrasad Singamsetty     if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD(s->aw_bits))) {
8926c441e1dSPeter Xu         trace_vtd_re_invalid(re.rsvd, re.val);
8931da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_RSVD;
8941da12ec4SLe Tan     }
8951da12ec4SLe Tan 
8961da12ec4SLe Tan     ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce);
8971da12ec4SLe Tan     if (ret_fr) {
8981da12ec4SLe Tan         return ret_fr;
8991da12ec4SLe Tan     }
9001da12ec4SLe Tan 
9018f7d7161SPeter Xu     if (!vtd_ce_present(ce)) {
9026c441e1dSPeter Xu         /* Not error - it's okay we don't have context entry. */
9036c441e1dSPeter Xu         trace_vtd_ce_not_present(bus_num, devfn);
9041da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
905f80c9874SPeter Xu     }
906f80c9874SPeter Xu 
907f80c9874SPeter Xu     if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) ||
90837f51384SPrasad Singamsetty                (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) {
9096c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
9101da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_RSVD;
9111da12ec4SLe Tan     }
912f80c9874SPeter Xu 
9131da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
9148f7d7161SPeter Xu     if (!vtd_is_level_supported(s, vtd_ce_get_level(ce))) {
9156c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
9161da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
917f80c9874SPeter Xu     }
918f80c9874SPeter Xu 
919f80c9874SPeter Xu     /* Do translation type check */
920f80c9874SPeter Xu     if (!vtd_ce_type_check(x86_iommu, ce)) {
9216c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
9221da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
9231da12ec4SLe Tan     }
924f80c9874SPeter Xu 
9251da12ec4SLe Tan     return 0;
9261da12ec4SLe Tan }
9271da12ec4SLe Tan 
928dbaabb25SPeter Xu /*
929dbaabb25SPeter Xu  * Fetch translation type for specific device. Returns <0 if error
930dbaabb25SPeter Xu  * happens, otherwise return the shifted type to check against
931dbaabb25SPeter Xu  * VTD_CONTEXT_TT_*.
932dbaabb25SPeter Xu  */
933dbaabb25SPeter Xu static int vtd_dev_get_trans_type(VTDAddressSpace *as)
934dbaabb25SPeter Xu {
935dbaabb25SPeter Xu     IntelIOMMUState *s;
936dbaabb25SPeter Xu     VTDContextEntry ce;
937dbaabb25SPeter Xu     int ret;
938dbaabb25SPeter Xu 
939dbaabb25SPeter Xu     s = as->iommu_state;
940dbaabb25SPeter Xu 
941dbaabb25SPeter Xu     ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus),
942dbaabb25SPeter Xu                                    as->devfn, &ce);
943dbaabb25SPeter Xu     if (ret) {
944dbaabb25SPeter Xu         return ret;
945dbaabb25SPeter Xu     }
946dbaabb25SPeter Xu 
947dbaabb25SPeter Xu     return vtd_ce_get_type(&ce);
948dbaabb25SPeter Xu }
949dbaabb25SPeter Xu 
950dbaabb25SPeter Xu static bool vtd_dev_pt_enabled(VTDAddressSpace *as)
951dbaabb25SPeter Xu {
952dbaabb25SPeter Xu     int ret;
953dbaabb25SPeter Xu 
954dbaabb25SPeter Xu     assert(as);
955dbaabb25SPeter Xu 
956dbaabb25SPeter Xu     ret = vtd_dev_get_trans_type(as);
957dbaabb25SPeter Xu     if (ret < 0) {
958dbaabb25SPeter Xu         /*
959dbaabb25SPeter Xu          * Possibly failed to parse the context entry for some reason
960dbaabb25SPeter Xu          * (e.g., during init, or any guest configuration errors on
961dbaabb25SPeter Xu          * context entries). We should assume PT not enabled for
962dbaabb25SPeter Xu          * safety.
963dbaabb25SPeter Xu          */
964dbaabb25SPeter Xu         return false;
965dbaabb25SPeter Xu     }
966dbaabb25SPeter Xu 
967dbaabb25SPeter Xu     return ret == VTD_CONTEXT_TT_PASS_THROUGH;
968dbaabb25SPeter Xu }
969dbaabb25SPeter Xu 
970dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */
971dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as)
972dbaabb25SPeter Xu {
973dbaabb25SPeter Xu     bool use_iommu;
97466a4a031SPeter Xu     /* Whether we need to take the BQL on our own */
97566a4a031SPeter Xu     bool take_bql = !qemu_mutex_iothread_locked();
976dbaabb25SPeter Xu 
977dbaabb25SPeter Xu     assert(as);
978dbaabb25SPeter Xu 
979dbaabb25SPeter Xu     use_iommu = as->iommu_state->dmar_enabled & !vtd_dev_pt_enabled(as);
980dbaabb25SPeter Xu 
981dbaabb25SPeter Xu     trace_vtd_switch_address_space(pci_bus_num(as->bus),
982dbaabb25SPeter Xu                                    VTD_PCI_SLOT(as->devfn),
983dbaabb25SPeter Xu                                    VTD_PCI_FUNC(as->devfn),
984dbaabb25SPeter Xu                                    use_iommu);
985dbaabb25SPeter Xu 
98666a4a031SPeter Xu     /*
98766a4a031SPeter Xu      * It's possible that we reach here without BQL, e.g., when called
98866a4a031SPeter Xu      * from vtd_pt_enable_fast_path(). However the memory APIs need
98966a4a031SPeter Xu      * it. We'd better make sure we have had it already, or, take it.
99066a4a031SPeter Xu      */
99166a4a031SPeter Xu     if (take_bql) {
99266a4a031SPeter Xu         qemu_mutex_lock_iothread();
99366a4a031SPeter Xu     }
99466a4a031SPeter Xu 
995dbaabb25SPeter Xu     /* Turn off first then on the other */
996dbaabb25SPeter Xu     if (use_iommu) {
997dbaabb25SPeter Xu         memory_region_set_enabled(&as->sys_alias, false);
9983df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), true);
999dbaabb25SPeter Xu     } else {
10003df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), false);
1001dbaabb25SPeter Xu         memory_region_set_enabled(&as->sys_alias, true);
1002dbaabb25SPeter Xu     }
1003dbaabb25SPeter Xu 
100466a4a031SPeter Xu     if (take_bql) {
100566a4a031SPeter Xu         qemu_mutex_unlock_iothread();
100666a4a031SPeter Xu     }
100766a4a031SPeter Xu 
1008dbaabb25SPeter Xu     return use_iommu;
1009dbaabb25SPeter Xu }
1010dbaabb25SPeter Xu 
1011dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s)
1012dbaabb25SPeter Xu {
1013dbaabb25SPeter Xu     GHashTableIter iter;
1014dbaabb25SPeter Xu     VTDBus *vtd_bus;
1015dbaabb25SPeter Xu     int i;
1016dbaabb25SPeter Xu 
1017dbaabb25SPeter Xu     g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
1018dbaabb25SPeter Xu     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
1019bf33cc75SPeter Xu         for (i = 0; i < PCI_DEVFN_MAX; i++) {
1020dbaabb25SPeter Xu             if (!vtd_bus->dev_as[i]) {
1021dbaabb25SPeter Xu                 continue;
1022dbaabb25SPeter Xu             }
1023dbaabb25SPeter Xu             vtd_switch_address_space(vtd_bus->dev_as[i]);
1024dbaabb25SPeter Xu         }
1025dbaabb25SPeter Xu     }
1026dbaabb25SPeter Xu }
1027dbaabb25SPeter Xu 
10281da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn)
10291da12ec4SLe Tan {
10301da12ec4SLe Tan     return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL);
10311da12ec4SLe Tan }
10321da12ec4SLe Tan 
10331da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
10341da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
10351da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
10361da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
10371da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
10381da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
10391da12ec4SLe Tan     [VTD_FR_WRITE] = true,
10401da12ec4SLe Tan     [VTD_FR_READ] = true,
10411da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
10421da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
10431da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
10441da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
10451da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
10461da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
10471da12ec4SLe Tan     [VTD_FR_RESERVED_ERR] = false,
10481da12ec4SLe Tan     [VTD_FR_MAX] = false,
10491da12ec4SLe Tan };
10501da12ec4SLe Tan 
10511da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
10521da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
10531da12ec4SLe Tan  * request is 0.
10541da12ec4SLe Tan  */
10551da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
10561da12ec4SLe Tan {
10571da12ec4SLe Tan     return vtd_qualified_faults[fault];
10581da12ec4SLe Tan }
10591da12ec4SLe Tan 
10601da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
10611da12ec4SLe Tan {
10621da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
10631da12ec4SLe Tan }
10641da12ec4SLe Tan 
1065dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id)
1066dbaabb25SPeter Xu {
1067dbaabb25SPeter Xu     VTDBus *vtd_bus;
1068dbaabb25SPeter Xu     VTDAddressSpace *vtd_as;
1069dbaabb25SPeter Xu     bool success = false;
1070dbaabb25SPeter Xu 
1071dbaabb25SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id));
1072dbaabb25SPeter Xu     if (!vtd_bus) {
1073dbaabb25SPeter Xu         goto out;
1074dbaabb25SPeter Xu     }
1075dbaabb25SPeter Xu 
1076dbaabb25SPeter Xu     vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)];
1077dbaabb25SPeter Xu     if (!vtd_as) {
1078dbaabb25SPeter Xu         goto out;
1079dbaabb25SPeter Xu     }
1080dbaabb25SPeter Xu 
1081dbaabb25SPeter Xu     if (vtd_switch_address_space(vtd_as) == false) {
1082dbaabb25SPeter Xu         /* We switched off IOMMU region successfully. */
1083dbaabb25SPeter Xu         success = true;
1084dbaabb25SPeter Xu     }
1085dbaabb25SPeter Xu 
1086dbaabb25SPeter Xu out:
1087dbaabb25SPeter Xu     trace_vtd_pt_enable_fast_path(source_id, success);
1088dbaabb25SPeter Xu }
1089dbaabb25SPeter Xu 
10901da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
10911da12ec4SLe Tan  * translation.
109279e2b9aeSPaolo Bonzini  *
109379e2b9aeSPaolo Bonzini  * Called from RCU critical section.
109479e2b9aeSPaolo Bonzini  *
10951da12ec4SLe Tan  * @bus_num: The bus number
10961da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
10971da12ec4SLe Tan  * @is_write: The access is a write operation
10981da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
1099b9313021SPeter Xu  *
1100b9313021SPeter Xu  * Returns true if translation is successful, otherwise false.
11011da12ec4SLe Tan  */
1102b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
11031da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
11041da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
11051da12ec4SLe Tan {
1106d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
11071da12ec4SLe Tan     VTDContextEntry ce;
11087df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
1109d92fa2dcSLe Tan     VTDContextCacheEntry *cc_entry = &vtd_as->context_cache_entry;
1110d66b969bSJason Wang     uint64_t slpte, page_mask;
11111da12ec4SLe Tan     uint32_t level;
11121da12ec4SLe Tan     uint16_t source_id = vtd_make_source_id(bus_num, devfn);
11131da12ec4SLe Tan     int ret_fr;
11141da12ec4SLe Tan     bool is_fpd_set = false;
11151da12ec4SLe Tan     bool reads = true;
11161da12ec4SLe Tan     bool writes = true;
111707f7b733SPeter Xu     uint8_t access_flags;
1118b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
11191da12ec4SLe Tan 
1120046ab7e9SPeter Xu     /*
1121046ab7e9SPeter Xu      * We have standalone memory region for interrupt addresses, we
1122046ab7e9SPeter Xu      * should never receive translation requests in this region.
11231da12ec4SLe Tan      */
1124046ab7e9SPeter Xu     assert(!vtd_is_interrupt_addr(addr));
1125046ab7e9SPeter Xu 
1126b5a280c0SLe Tan     /* Try to fetch slpte form IOTLB */
1127b5a280c0SLe Tan     iotlb_entry = vtd_lookup_iotlb(s, source_id, addr);
1128b5a280c0SLe Tan     if (iotlb_entry) {
11296c441e1dSPeter Xu         trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte,
11306c441e1dSPeter Xu                                  iotlb_entry->domain_id);
1131b5a280c0SLe Tan         slpte = iotlb_entry->slpte;
113207f7b733SPeter Xu         access_flags = iotlb_entry->access_flags;
1133d66b969bSJason Wang         page_mask = iotlb_entry->mask;
1134b5a280c0SLe Tan         goto out;
1135b5a280c0SLe Tan     }
1136b9313021SPeter Xu 
1137d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
1138d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
11396c441e1dSPeter Xu         trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi,
11406c441e1dSPeter Xu                                cc_entry->context_entry.lo,
11416c441e1dSPeter Xu                                cc_entry->context_cache_gen);
1142d92fa2dcSLe Tan         ce = cc_entry->context_entry;
1143d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1144d92fa2dcSLe Tan     } else {
11451da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
11461da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
11471da12ec4SLe Tan         if (ret_fr) {
11481da12ec4SLe Tan             ret_fr = -ret_fr;
11491da12ec4SLe Tan             if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
11506c441e1dSPeter Xu                 trace_vtd_fault_disabled();
11511da12ec4SLe Tan             } else {
11521da12ec4SLe Tan                 vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
11531da12ec4SLe Tan             }
1154b9313021SPeter Xu             goto error;
11551da12ec4SLe Tan         }
1156d92fa2dcSLe Tan         /* Update context-cache */
11576c441e1dSPeter Xu         trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo,
11586c441e1dSPeter Xu                                   cc_entry->context_cache_gen,
11596c441e1dSPeter Xu                                   s->context_cache_gen);
1160d92fa2dcSLe Tan         cc_entry->context_entry = ce;
1161d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
1162d92fa2dcSLe Tan     }
11631da12ec4SLe Tan 
1164dbaabb25SPeter Xu     /*
1165dbaabb25SPeter Xu      * We don't need to translate for pass-through context entries.
1166dbaabb25SPeter Xu      * Also, let's ignore IOTLB caching as well for PT devices.
1167dbaabb25SPeter Xu      */
1168dbaabb25SPeter Xu     if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) {
1169892721d9SPeter Xu         entry->iova = addr & VTD_PAGE_MASK_4K;
1170dbaabb25SPeter Xu         entry->translated_addr = entry->iova;
1171892721d9SPeter Xu         entry->addr_mask = ~VTD_PAGE_MASK_4K;
1172dbaabb25SPeter Xu         entry->perm = IOMMU_RW;
1173dbaabb25SPeter Xu         trace_vtd_translate_pt(source_id, entry->iova);
1174dbaabb25SPeter Xu 
1175dbaabb25SPeter Xu         /*
1176dbaabb25SPeter Xu          * When this happens, it means firstly caching-mode is not
1177dbaabb25SPeter Xu          * enabled, and this is the first passthrough translation for
1178dbaabb25SPeter Xu          * the device. Let's enable the fast path for passthrough.
1179dbaabb25SPeter Xu          *
1180dbaabb25SPeter Xu          * When passthrough is disabled again for the device, we can
1181dbaabb25SPeter Xu          * capture it via the context entry invalidation, then the
1182dbaabb25SPeter Xu          * IOMMU region can be swapped back.
1183dbaabb25SPeter Xu          */
1184dbaabb25SPeter Xu         vtd_pt_enable_fast_path(s, source_id);
1185dbaabb25SPeter Xu 
1186b9313021SPeter Xu         return true;
1187dbaabb25SPeter Xu     }
1188dbaabb25SPeter Xu 
11896e905564SPeter Xu     ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level,
119037f51384SPrasad Singamsetty                                &reads, &writes, s->aw_bits);
11911da12ec4SLe Tan     if (ret_fr) {
11921da12ec4SLe Tan         ret_fr = -ret_fr;
11931da12ec4SLe Tan         if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
11946c441e1dSPeter Xu             trace_vtd_fault_disabled();
11951da12ec4SLe Tan         } else {
11961da12ec4SLe Tan             vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
11971da12ec4SLe Tan         }
1198b9313021SPeter Xu         goto error;
11991da12ec4SLe Tan     }
12001da12ec4SLe Tan 
1201d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
120207f7b733SPeter Xu     access_flags = IOMMU_ACCESS_FLAG(reads, writes);
1203b5a280c0SLe Tan     vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte,
120407f7b733SPeter Xu                      access_flags, level);
1205b5a280c0SLe Tan out:
1206d66b969bSJason Wang     entry->iova = addr & page_mask;
120737f51384SPrasad Singamsetty     entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask;
1208d66b969bSJason Wang     entry->addr_mask = ~page_mask;
120907f7b733SPeter Xu     entry->perm = access_flags;
1210b9313021SPeter Xu     return true;
1211b9313021SPeter Xu 
1212b9313021SPeter Xu error:
1213b9313021SPeter Xu     entry->iova = 0;
1214b9313021SPeter Xu     entry->translated_addr = 0;
1215b9313021SPeter Xu     entry->addr_mask = 0;
1216b9313021SPeter Xu     entry->perm = IOMMU_NONE;
1217b9313021SPeter Xu     return false;
12181da12ec4SLe Tan }
12191da12ec4SLe Tan 
12201da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
12211da12ec4SLe Tan {
12221da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
12231da12ec4SLe Tan     s->root_extended = s->root & VTD_RTADDR_RTT;
122437f51384SPrasad Singamsetty     s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits);
12251da12ec4SLe Tan 
12267feb51b7SPeter Xu     trace_vtd_reg_dmar_root(s->root, s->root_extended);
12271da12ec4SLe Tan }
12281da12ec4SLe Tan 
122902a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global,
123002a2cbc8SPeter Xu                                uint32_t index, uint32_t mask)
123102a2cbc8SPeter Xu {
123202a2cbc8SPeter Xu     x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask);
123302a2cbc8SPeter Xu }
123402a2cbc8SPeter Xu 
1235a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
1236a5861439SPeter Xu {
1237a5861439SPeter Xu     uint64_t value = 0;
1238a5861439SPeter Xu     value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
1239a5861439SPeter Xu     s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
124037f51384SPrasad Singamsetty     s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits);
124128589311SJan Kiszka     s->intr_eime = value & VTD_IRTA_EIME;
1242a5861439SPeter Xu 
124302a2cbc8SPeter Xu     /* Notify global invalidation */
124402a2cbc8SPeter Xu     vtd_iec_notify_all(s, true, 0, 0);
1245a5861439SPeter Xu 
12467feb51b7SPeter Xu     trace_vtd_reg_ir_root(s->intr_root, s->intr_size);
1247a5861439SPeter Xu }
1248a5861439SPeter Xu 
1249dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s)
1250dd4d607eSPeter Xu {
1251dd4d607eSPeter Xu     IntelIOMMUNotifierNode *node;
1252dd4d607eSPeter Xu 
1253dd4d607eSPeter Xu     QLIST_FOREACH(node, &s->notifiers_list, next) {
1254dd4d607eSPeter Xu         memory_region_iommu_replay_all(&node->vtd_as->iommu);
1255dd4d607eSPeter Xu     }
1256dd4d607eSPeter Xu }
1257dd4d607eSPeter Xu 
1258d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
1259d92fa2dcSLe Tan {
1260bc535e59SPeter Xu     trace_vtd_inv_desc_cc_global();
1261d92fa2dcSLe Tan     s->context_cache_gen++;
1262d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
1263d92fa2dcSLe Tan         vtd_reset_context_cache(s);
1264d92fa2dcSLe Tan     }
1265dbaabb25SPeter Xu     vtd_switch_address_space_all(s);
1266dd4d607eSPeter Xu     /*
1267dd4d607eSPeter Xu      * From VT-d spec 6.5.2.1, a global context entry invalidation
1268dd4d607eSPeter Xu      * should be followed by a IOTLB global invalidation, so we should
1269dd4d607eSPeter Xu      * be safe even without this. Hoewever, let's replay the region as
1270dd4d607eSPeter Xu      * well to be safer, and go back here when we need finer tunes for
1271dd4d607eSPeter Xu      * VT-d emulation codes.
1272dd4d607eSPeter Xu      */
1273dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1274d92fa2dcSLe Tan }
1275d92fa2dcSLe Tan 
1276d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
1277d92fa2dcSLe Tan  * @func_mask: FM field after shifting
1278d92fa2dcSLe Tan  */
1279d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
1280d92fa2dcSLe Tan                                           uint16_t source_id,
1281d92fa2dcSLe Tan                                           uint16_t func_mask)
1282d92fa2dcSLe Tan {
1283d92fa2dcSLe Tan     uint16_t mask;
12847df953bdSKnut Omang     VTDBus *vtd_bus;
1285d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1286bc535e59SPeter Xu     uint8_t bus_n, devfn;
1287d92fa2dcSLe Tan     uint16_t devfn_it;
1288d92fa2dcSLe Tan 
1289bc535e59SPeter Xu     trace_vtd_inv_desc_cc_devices(source_id, func_mask);
1290bc535e59SPeter Xu 
1291d92fa2dcSLe Tan     switch (func_mask & 3) {
1292d92fa2dcSLe Tan     case 0:
1293d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
1294d92fa2dcSLe Tan         break;
1295d92fa2dcSLe Tan     case 1:
1296d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
1297d92fa2dcSLe Tan         break;
1298d92fa2dcSLe Tan     case 2:
1299d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
1300d92fa2dcSLe Tan         break;
1301d92fa2dcSLe Tan     case 3:
1302d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
1303d92fa2dcSLe Tan         break;
1304d92fa2dcSLe Tan     }
13056cb99accSPeter Xu     mask = ~mask;
1306bc535e59SPeter Xu 
1307bc535e59SPeter Xu     bus_n = VTD_SID_TO_BUS(source_id);
1308bc535e59SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, bus_n);
13097df953bdSKnut Omang     if (vtd_bus) {
1310d92fa2dcSLe Tan         devfn = VTD_SID_TO_DEVFN(source_id);
1311bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
13127df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
1313d92fa2dcSLe Tan             if (vtd_as && ((devfn_it & mask) == (devfn & mask))) {
1314bc535e59SPeter Xu                 trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it),
1315bc535e59SPeter Xu                                              VTD_PCI_FUNC(devfn_it));
1316d92fa2dcSLe Tan                 vtd_as->context_cache_entry.context_cache_gen = 0;
1317dd4d607eSPeter Xu                 /*
1318dbaabb25SPeter Xu                  * Do switch address space when needed, in case if the
1319dbaabb25SPeter Xu                  * device passthrough bit is switched.
1320dbaabb25SPeter Xu                  */
1321dbaabb25SPeter Xu                 vtd_switch_address_space(vtd_as);
1322dbaabb25SPeter Xu                 /*
1323dd4d607eSPeter Xu                  * So a device is moving out of (or moving into) a
1324dd4d607eSPeter Xu                  * domain, a replay() suites here to notify all the
1325dd4d607eSPeter Xu                  * IOMMU_NOTIFIER_MAP registers about this change.
1326dd4d607eSPeter Xu                  * This won't bring bad even if we have no such
1327dd4d607eSPeter Xu                  * notifier registered - the IOMMU notification
1328dd4d607eSPeter Xu                  * framework will skip MAP notifications if that
1329dd4d607eSPeter Xu                  * happened.
1330dd4d607eSPeter Xu                  */
1331dd4d607eSPeter Xu                 memory_region_iommu_replay_all(&vtd_as->iommu);
1332d92fa2dcSLe Tan             }
1333d92fa2dcSLe Tan         }
1334d92fa2dcSLe Tan     }
1335d92fa2dcSLe Tan }
1336d92fa2dcSLe Tan 
13371da12ec4SLe Tan /* Context-cache invalidation
13381da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
13391da12ec4SLe Tan  * @val: the content of the CCMD_REG
13401da12ec4SLe Tan  */
13411da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
13421da12ec4SLe Tan {
13431da12ec4SLe Tan     uint64_t caig;
13441da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
13451da12ec4SLe Tan 
13461da12ec4SLe Tan     switch (type) {
13471da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
1348d92fa2dcSLe Tan         /* Fall through */
1349d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
1350d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
1351d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
13521da12ec4SLe Tan         break;
13531da12ec4SLe Tan 
13541da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
13551da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
1356d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
13571da12ec4SLe Tan         break;
13581da12ec4SLe Tan 
13591da12ec4SLe Tan     default:
13607feb51b7SPeter Xu         trace_vtd_err("Context cache invalidate type error.");
13611da12ec4SLe Tan         caig = 0;
13621da12ec4SLe Tan     }
13631da12ec4SLe Tan     return caig;
13641da12ec4SLe Tan }
13651da12ec4SLe Tan 
1366b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
1367b5a280c0SLe Tan {
13687feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_global();
1369b5a280c0SLe Tan     vtd_reset_iotlb(s);
1370dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1371b5a280c0SLe Tan }
1372b5a280c0SLe Tan 
1373b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
1374b5a280c0SLe Tan {
1375dd4d607eSPeter Xu     IntelIOMMUNotifierNode *node;
1376dd4d607eSPeter Xu     VTDContextEntry ce;
1377dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
1378dd4d607eSPeter Xu 
13797feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_domain(domain_id);
13807feb51b7SPeter Xu 
1381b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
1382b5a280c0SLe Tan                                 &domain_id);
1383dd4d607eSPeter Xu 
1384dd4d607eSPeter Xu     QLIST_FOREACH(node, &s->notifiers_list, next) {
1385dd4d607eSPeter Xu         vtd_as = node->vtd_as;
1386dd4d607eSPeter Xu         if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1387dd4d607eSPeter Xu                                       vtd_as->devfn, &ce) &&
1388dd4d607eSPeter Xu             domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) {
1389dd4d607eSPeter Xu             memory_region_iommu_replay_all(&vtd_as->iommu);
1390dd4d607eSPeter Xu         }
1391dd4d607eSPeter Xu     }
1392dd4d607eSPeter Xu }
1393dd4d607eSPeter Xu 
1394dd4d607eSPeter Xu static int vtd_page_invalidate_notify_hook(IOMMUTLBEntry *entry,
1395dd4d607eSPeter Xu                                            void *private)
1396dd4d607eSPeter Xu {
13973df9d748SAlexey Kardashevskiy     memory_region_notify_iommu((IOMMUMemoryRegion *)private, *entry);
1398dd4d607eSPeter Xu     return 0;
1399dd4d607eSPeter Xu }
1400dd4d607eSPeter Xu 
1401dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s,
1402dd4d607eSPeter Xu                                            uint16_t domain_id, hwaddr addr,
1403dd4d607eSPeter Xu                                            uint8_t am)
1404dd4d607eSPeter Xu {
1405dd4d607eSPeter Xu     IntelIOMMUNotifierNode *node;
1406dd4d607eSPeter Xu     VTDContextEntry ce;
1407dd4d607eSPeter Xu     int ret;
1408dd4d607eSPeter Xu 
1409dd4d607eSPeter Xu     QLIST_FOREACH(node, &(s->notifiers_list), next) {
1410dd4d607eSPeter Xu         VTDAddressSpace *vtd_as = node->vtd_as;
1411dd4d607eSPeter Xu         ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1412dd4d607eSPeter Xu                                        vtd_as->devfn, &ce);
1413dd4d607eSPeter Xu         if (!ret && domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) {
1414dd4d607eSPeter Xu             vtd_page_walk(&ce, addr, addr + (1 << am) * VTD_PAGE_SIZE,
1415dd4d607eSPeter Xu                           vtd_page_invalidate_notify_hook,
141637f51384SPrasad Singamsetty                           (void *)&vtd_as->iommu, true, s->aw_bits);
1417dd4d607eSPeter Xu         }
1418dd4d607eSPeter Xu     }
1419b5a280c0SLe Tan }
1420b5a280c0SLe Tan 
1421b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
1422b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
1423b5a280c0SLe Tan {
1424b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
1425b5a280c0SLe Tan 
14267feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am);
14277feb51b7SPeter Xu 
1428b5a280c0SLe Tan     assert(am <= VTD_MAMV);
1429b5a280c0SLe Tan     info.domain_id = domain_id;
1430d66b969bSJason Wang     info.addr = addr;
1431b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
1432b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
1433dd4d607eSPeter Xu     vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am);
1434b5a280c0SLe Tan }
1435b5a280c0SLe Tan 
14361da12ec4SLe Tan /* Flush IOTLB
14371da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
14381da12ec4SLe Tan  * @val: the content of the IOTLB_REG
14391da12ec4SLe Tan  */
14401da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
14411da12ec4SLe Tan {
14421da12ec4SLe Tan     uint64_t iaig;
14431da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
1444b5a280c0SLe Tan     uint16_t domain_id;
1445b5a280c0SLe Tan     hwaddr addr;
1446b5a280c0SLe Tan     uint8_t am;
14471da12ec4SLe Tan 
14481da12ec4SLe Tan     switch (type) {
14491da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
14501da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
1451b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
14521da12ec4SLe Tan         break;
14531da12ec4SLe Tan 
14541da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
1455b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
14561da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
1457b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
14581da12ec4SLe Tan         break;
14591da12ec4SLe Tan 
14601da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
1461b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
1462b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
1463b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
1464b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
1465b5a280c0SLe Tan         if (am > VTD_MAMV) {
14667feb51b7SPeter Xu             trace_vtd_err("IOTLB PSI flush: address mask overflow.");
1467b5a280c0SLe Tan             iaig = 0;
1468b5a280c0SLe Tan             break;
1469b5a280c0SLe Tan         }
14701da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
1471b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
14721da12ec4SLe Tan         break;
14731da12ec4SLe Tan 
14741da12ec4SLe Tan     default:
14757feb51b7SPeter Xu         trace_vtd_err("IOTLB flush: invalid granularity.");
14761da12ec4SLe Tan         iaig = 0;
14771da12ec4SLe Tan     }
14781da12ec4SLe Tan     return iaig;
14791da12ec4SLe Tan }
14801da12ec4SLe Tan 
14818991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s);
1482ed7b8fbcSLe Tan 
1483ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
1484ed7b8fbcSLe Tan {
1485ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
1486ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
1487ed7b8fbcSLe Tan }
1488ed7b8fbcSLe Tan 
1489ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
1490ed7b8fbcSLe Tan {
1491ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
1492ed7b8fbcSLe Tan 
14937feb51b7SPeter Xu     trace_vtd_inv_qi_enable(en);
14947feb51b7SPeter Xu 
1495ed7b8fbcSLe Tan     if (en) {
149637f51384SPrasad Singamsetty         s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits);
1497ed7b8fbcSLe Tan         /* 2^(x+8) entries */
1498ed7b8fbcSLe Tan         s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8);
1499ed7b8fbcSLe Tan         s->qi_enabled = true;
15007feb51b7SPeter Xu         trace_vtd_inv_qi_setup(s->iq, s->iq_size);
1501ed7b8fbcSLe Tan         /* Ok - report back to driver */
1502ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
15038991c460SLadi Prosek 
15048991c460SLadi Prosek         if (s->iq_tail != 0) {
15058991c460SLadi Prosek             /*
15068991c460SLadi Prosek              * This is a spec violation but Windows guests are known to set up
15078991c460SLadi Prosek              * Queued Invalidation this way so we allow the write and process
15088991c460SLadi Prosek              * Invalidation Descriptors right away.
15098991c460SLadi Prosek              */
15108991c460SLadi Prosek             trace_vtd_warn_invalid_qi_tail(s->iq_tail);
15118991c460SLadi Prosek             if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
15128991c460SLadi Prosek                 vtd_fetch_inv_desc(s);
15138991c460SLadi Prosek             }
1514ed7b8fbcSLe Tan         }
1515ed7b8fbcSLe Tan     } else {
1516ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
1517ed7b8fbcSLe Tan             /* disable Queued Invalidation */
1518ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
1519ed7b8fbcSLe Tan             s->iq_head = 0;
1520ed7b8fbcSLe Tan             s->qi_enabled = false;
1521ed7b8fbcSLe Tan             /* Ok - report back to driver */
1522ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
1523ed7b8fbcSLe Tan         } else {
15247feb51b7SPeter Xu             trace_vtd_err_qi_disable(s->iq_head, s->iq_tail, s->iq_last_desc_type);
1525ed7b8fbcSLe Tan         }
1526ed7b8fbcSLe Tan     }
1527ed7b8fbcSLe Tan }
1528ed7b8fbcSLe Tan 
15291da12ec4SLe Tan /* Set Root Table Pointer */
15301da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
15311da12ec4SLe Tan {
15321da12ec4SLe Tan     vtd_root_table_setup(s);
15331da12ec4SLe Tan     /* Ok - report back to driver */
15341da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
15351da12ec4SLe Tan }
15361da12ec4SLe Tan 
1537a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */
1538a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s)
1539a5861439SPeter Xu {
1540a5861439SPeter Xu     vtd_interrupt_remap_table_setup(s);
1541a5861439SPeter Xu     /* Ok - report back to driver */
1542a5861439SPeter Xu     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS);
1543a5861439SPeter Xu }
1544a5861439SPeter Xu 
15451da12ec4SLe Tan /* Handle Translation Enable/Disable */
15461da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
15471da12ec4SLe Tan {
1548558e0024SPeter Xu     if (s->dmar_enabled == en) {
1549558e0024SPeter Xu         return;
1550558e0024SPeter Xu     }
1551558e0024SPeter Xu 
15527feb51b7SPeter Xu     trace_vtd_dmar_enable(en);
15531da12ec4SLe Tan 
15541da12ec4SLe Tan     if (en) {
15551da12ec4SLe Tan         s->dmar_enabled = true;
15561da12ec4SLe Tan         /* Ok - report back to driver */
15571da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
15581da12ec4SLe Tan     } else {
15591da12ec4SLe Tan         s->dmar_enabled = false;
15601da12ec4SLe Tan 
15611da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
15621da12ec4SLe Tan         s->next_frcd_reg = 0;
15631da12ec4SLe Tan         /* Ok - report back to driver */
15641da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
15651da12ec4SLe Tan     }
1566558e0024SPeter Xu 
1567558e0024SPeter Xu     vtd_switch_address_space_all(s);
15681da12ec4SLe Tan }
15691da12ec4SLe Tan 
157080de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */
157180de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en)
157280de52baSPeter Xu {
15737feb51b7SPeter Xu     trace_vtd_ir_enable(en);
157480de52baSPeter Xu 
157580de52baSPeter Xu     if (en) {
157680de52baSPeter Xu         s->intr_enabled = true;
157780de52baSPeter Xu         /* Ok - report back to driver */
157880de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES);
157980de52baSPeter Xu     } else {
158080de52baSPeter Xu         s->intr_enabled = false;
158180de52baSPeter Xu         /* Ok - report back to driver */
158280de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0);
158380de52baSPeter Xu     }
158480de52baSPeter Xu }
158580de52baSPeter Xu 
15861da12ec4SLe Tan /* Handle write to Global Command Register */
15871da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
15881da12ec4SLe Tan {
15891da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
15901da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
15911da12ec4SLe Tan     uint32_t changed = status ^ val;
15921da12ec4SLe Tan 
15937feb51b7SPeter Xu     trace_vtd_reg_write_gcmd(status, val);
15941da12ec4SLe Tan     if (changed & VTD_GCMD_TE) {
15951da12ec4SLe Tan         /* Translation enable/disable */
15961da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
15971da12ec4SLe Tan     }
15981da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
15991da12ec4SLe Tan         /* Set/update the root-table pointer */
16001da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
16011da12ec4SLe Tan     }
1602ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
1603ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
1604ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
1605ed7b8fbcSLe Tan     }
1606a5861439SPeter Xu     if (val & VTD_GCMD_SIRTP) {
1607a5861439SPeter Xu         /* Set/update the interrupt remapping root-table pointer */
1608a5861439SPeter Xu         vtd_handle_gcmd_sirtp(s);
1609a5861439SPeter Xu     }
161080de52baSPeter Xu     if (changed & VTD_GCMD_IRE) {
161180de52baSPeter Xu         /* Interrupt remap enable/disable */
161280de52baSPeter Xu         vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE);
161380de52baSPeter Xu     }
16141da12ec4SLe Tan }
16151da12ec4SLe Tan 
16161da12ec4SLe Tan /* Handle write to Context Command Register */
16171da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
16181da12ec4SLe Tan {
16191da12ec4SLe Tan     uint64_t ret;
16201da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
16211da12ec4SLe Tan 
16221da12ec4SLe Tan     /* Context-cache invalidation request */
16231da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
1624ed7b8fbcSLe Tan         if (s->qi_enabled) {
16257feb51b7SPeter Xu             trace_vtd_err("Queued Invalidation enabled, "
1626ed7b8fbcSLe Tan                           "should not use register-based invalidation");
1627ed7b8fbcSLe Tan             return;
1628ed7b8fbcSLe Tan         }
16291da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
16301da12ec4SLe Tan         /* Invalidation completed. Change something to show */
16311da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
16321da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
16331da12ec4SLe Tan                                       ret);
16341da12ec4SLe Tan     }
16351da12ec4SLe Tan }
16361da12ec4SLe Tan 
16371da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
16381da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
16391da12ec4SLe Tan {
16401da12ec4SLe Tan     uint64_t ret;
16411da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
16421da12ec4SLe Tan 
16431da12ec4SLe Tan     /* IOTLB invalidation request */
16441da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
1645ed7b8fbcSLe Tan         if (s->qi_enabled) {
16467feb51b7SPeter Xu             trace_vtd_err("Queued Invalidation enabled, "
16477feb51b7SPeter Xu                           "should not use register-based invalidation.");
1648ed7b8fbcSLe Tan             return;
1649ed7b8fbcSLe Tan         }
16501da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
16511da12ec4SLe Tan         /* Invalidation completed. Change something to show */
16521da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
16531da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
16541da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
16551da12ec4SLe Tan     }
16561da12ec4SLe Tan }
16571da12ec4SLe Tan 
1658ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
1659ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset,
1660ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
1661ed7b8fbcSLe Tan {
1662ed7b8fbcSLe Tan     dma_addr_t addr = base_addr + offset * sizeof(*inv_desc);
1663ed7b8fbcSLe Tan     if (dma_memory_read(&address_space_memory, addr, inv_desc,
1664ed7b8fbcSLe Tan         sizeof(*inv_desc))) {
16657feb51b7SPeter Xu         trace_vtd_err("Read INV DESC failed.");
1666ed7b8fbcSLe Tan         inv_desc->lo = 0;
1667ed7b8fbcSLe Tan         inv_desc->hi = 0;
1668ed7b8fbcSLe Tan         return false;
1669ed7b8fbcSLe Tan     }
1670ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
1671ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
1672ed7b8fbcSLe Tan     return true;
1673ed7b8fbcSLe Tan }
1674ed7b8fbcSLe Tan 
1675ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1676ed7b8fbcSLe Tan {
1677ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
1678ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
1679bc535e59SPeter Xu         trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo);
1680ed7b8fbcSLe Tan         return false;
1681ed7b8fbcSLe Tan     }
1682ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
1683ed7b8fbcSLe Tan         /* Status Write */
1684ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
1685ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
1686ed7b8fbcSLe Tan 
1687ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
1688ed7b8fbcSLe Tan 
1689ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
1690ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
1691bc535e59SPeter Xu         trace_vtd_inv_desc_wait_sw(status_addr, status_data);
1692ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
1693ed7b8fbcSLe Tan         if (dma_memory_write(&address_space_memory, status_addr, &status_data,
1694ed7b8fbcSLe Tan                              sizeof(status_data))) {
1695bc535e59SPeter Xu             trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo);
1696ed7b8fbcSLe Tan             return false;
1697ed7b8fbcSLe Tan         }
1698ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
1699ed7b8fbcSLe Tan         /* Interrupt flag */
1700ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
1701ed7b8fbcSLe Tan     } else {
1702bc535e59SPeter Xu         trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo);
1703ed7b8fbcSLe Tan         return false;
1704ed7b8fbcSLe Tan     }
1705ed7b8fbcSLe Tan     return true;
1706ed7b8fbcSLe Tan }
1707ed7b8fbcSLe Tan 
1708d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
1709d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
1710d92fa2dcSLe Tan {
1711bc535e59SPeter Xu     uint16_t sid, fmask;
1712bc535e59SPeter Xu 
1713d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
1714bc535e59SPeter Xu         trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo);
1715d92fa2dcSLe Tan         return false;
1716d92fa2dcSLe Tan     }
1717d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
1718d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
1719bc535e59SPeter Xu         trace_vtd_inv_desc_cc_domain(
1720d92fa2dcSLe Tan             (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
1721d92fa2dcSLe Tan         /* Fall through */
1722d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
1723d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
1724d92fa2dcSLe Tan         break;
1725d92fa2dcSLe Tan 
1726d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
1727bc535e59SPeter Xu         sid = VTD_INV_DESC_CC_SID(inv_desc->lo);
1728bc535e59SPeter Xu         fmask = VTD_INV_DESC_CC_FM(inv_desc->lo);
1729bc535e59SPeter Xu         vtd_context_device_invalidate(s, sid, fmask);
1730d92fa2dcSLe Tan         break;
1731d92fa2dcSLe Tan 
1732d92fa2dcSLe Tan     default:
1733bc535e59SPeter Xu         trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo);
1734d92fa2dcSLe Tan         return false;
1735d92fa2dcSLe Tan     }
1736d92fa2dcSLe Tan     return true;
1737d92fa2dcSLe Tan }
1738d92fa2dcSLe Tan 
1739b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1740b5a280c0SLe Tan {
1741b5a280c0SLe Tan     uint16_t domain_id;
1742b5a280c0SLe Tan     uint8_t am;
1743b5a280c0SLe Tan     hwaddr addr;
1744b5a280c0SLe Tan 
1745b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
1746b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
1747bc535e59SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1748b5a280c0SLe Tan         return false;
1749b5a280c0SLe Tan     }
1750b5a280c0SLe Tan 
1751b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
1752b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
1753b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
1754b5a280c0SLe Tan         break;
1755b5a280c0SLe Tan 
1756b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
1757b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1758b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
1759b5a280c0SLe Tan         break;
1760b5a280c0SLe Tan 
1761b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
1762b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1763b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
1764b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
1765b5a280c0SLe Tan         if (am > VTD_MAMV) {
1766bc535e59SPeter Xu             trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1767b5a280c0SLe Tan             return false;
1768b5a280c0SLe Tan         }
1769b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
1770b5a280c0SLe Tan         break;
1771b5a280c0SLe Tan 
1772b5a280c0SLe Tan     default:
1773bc535e59SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1774b5a280c0SLe Tan         return false;
1775b5a280c0SLe Tan     }
1776b5a280c0SLe Tan     return true;
1777b5a280c0SLe Tan }
1778b5a280c0SLe Tan 
177902a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s,
178002a2cbc8SPeter Xu                                      VTDInvDesc *inv_desc)
178102a2cbc8SPeter Xu {
17827feb51b7SPeter Xu     trace_vtd_inv_desc_iec(inv_desc->iec.granularity,
178302a2cbc8SPeter Xu                            inv_desc->iec.index,
178402a2cbc8SPeter Xu                            inv_desc->iec.index_mask);
178502a2cbc8SPeter Xu 
178602a2cbc8SPeter Xu     vtd_iec_notify_all(s, !inv_desc->iec.granularity,
178702a2cbc8SPeter Xu                        inv_desc->iec.index,
178802a2cbc8SPeter Xu                        inv_desc->iec.index_mask);
1789554f5e16SJason Wang     return true;
1790554f5e16SJason Wang }
179102a2cbc8SPeter Xu 
1792554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s,
1793554f5e16SJason Wang                                           VTDInvDesc *inv_desc)
1794554f5e16SJason Wang {
1795554f5e16SJason Wang     VTDAddressSpace *vtd_dev_as;
1796554f5e16SJason Wang     IOMMUTLBEntry entry;
1797554f5e16SJason Wang     struct VTDBus *vtd_bus;
1798554f5e16SJason Wang     hwaddr addr;
1799554f5e16SJason Wang     uint64_t sz;
1800554f5e16SJason Wang     uint16_t sid;
1801554f5e16SJason Wang     uint8_t devfn;
1802554f5e16SJason Wang     bool size;
1803554f5e16SJason Wang     uint8_t bus_num;
1804554f5e16SJason Wang 
1805554f5e16SJason Wang     addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi);
1806554f5e16SJason Wang     sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo);
1807554f5e16SJason Wang     devfn = sid & 0xff;
1808554f5e16SJason Wang     bus_num = sid >> 8;
1809554f5e16SJason Wang     size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi);
1810554f5e16SJason Wang 
1811554f5e16SJason Wang     if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) ||
1812554f5e16SJason Wang         (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) {
18137feb51b7SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1814554f5e16SJason Wang         return false;
1815554f5e16SJason Wang     }
1816554f5e16SJason Wang 
1817554f5e16SJason Wang     vtd_bus = vtd_find_as_from_bus_num(s, bus_num);
1818554f5e16SJason Wang     if (!vtd_bus) {
1819554f5e16SJason Wang         goto done;
1820554f5e16SJason Wang     }
1821554f5e16SJason Wang 
1822554f5e16SJason Wang     vtd_dev_as = vtd_bus->dev_as[devfn];
1823554f5e16SJason Wang     if (!vtd_dev_as) {
1824554f5e16SJason Wang         goto done;
1825554f5e16SJason Wang     }
1826554f5e16SJason Wang 
182704eb6247SJason Wang     /* According to ATS spec table 2.4:
182804eb6247SJason Wang      * S = 0, bits 15:12 = xxxx     range size: 4K
182904eb6247SJason Wang      * S = 1, bits 15:12 = xxx0     range size: 8K
183004eb6247SJason Wang      * S = 1, bits 15:12 = xx01     range size: 16K
183104eb6247SJason Wang      * S = 1, bits 15:12 = x011     range size: 32K
183204eb6247SJason Wang      * S = 1, bits 15:12 = 0111     range size: 64K
183304eb6247SJason Wang      * ...
183404eb6247SJason Wang      */
1835554f5e16SJason Wang     if (size) {
183604eb6247SJason Wang         sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT);
1837554f5e16SJason Wang         addr &= ~(sz - 1);
1838554f5e16SJason Wang     } else {
1839554f5e16SJason Wang         sz = VTD_PAGE_SIZE;
1840554f5e16SJason Wang     }
1841554f5e16SJason Wang 
1842554f5e16SJason Wang     entry.target_as = &vtd_dev_as->as;
1843554f5e16SJason Wang     entry.addr_mask = sz - 1;
1844554f5e16SJason Wang     entry.iova = addr;
1845554f5e16SJason Wang     entry.perm = IOMMU_NONE;
1846554f5e16SJason Wang     entry.translated_addr = 0;
184710315b9bSJason Wang     memory_region_notify_iommu(&vtd_dev_as->iommu, entry);
1848554f5e16SJason Wang 
1849554f5e16SJason Wang done:
185002a2cbc8SPeter Xu     return true;
185102a2cbc8SPeter Xu }
185202a2cbc8SPeter Xu 
1853ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
1854ed7b8fbcSLe Tan {
1855ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
1856ed7b8fbcSLe Tan     uint8_t desc_type;
1857ed7b8fbcSLe Tan 
18587feb51b7SPeter Xu     trace_vtd_inv_qi_head(s->iq_head);
1859ed7b8fbcSLe Tan     if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) {
1860ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
1861ed7b8fbcSLe Tan         return false;
1862ed7b8fbcSLe Tan     }
1863ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
1864ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
1865ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
1866ed7b8fbcSLe Tan 
1867ed7b8fbcSLe Tan     switch (desc_type) {
1868ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
1869bc535e59SPeter Xu         trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo);
1870d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
1871d92fa2dcSLe Tan             return false;
1872d92fa2dcSLe Tan         }
1873ed7b8fbcSLe Tan         break;
1874ed7b8fbcSLe Tan 
1875ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
1876bc535e59SPeter Xu         trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo);
1877b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
1878b5a280c0SLe Tan             return false;
1879b5a280c0SLe Tan         }
1880ed7b8fbcSLe Tan         break;
1881ed7b8fbcSLe Tan 
1882ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
1883bc535e59SPeter Xu         trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo);
1884ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
1885ed7b8fbcSLe Tan             return false;
1886ed7b8fbcSLe Tan         }
1887ed7b8fbcSLe Tan         break;
1888ed7b8fbcSLe Tan 
1889b7910472SPeter Xu     case VTD_INV_DESC_IEC:
1890bc535e59SPeter Xu         trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo);
189102a2cbc8SPeter Xu         if (!vtd_process_inv_iec_desc(s, &inv_desc)) {
189202a2cbc8SPeter Xu             return false;
189302a2cbc8SPeter Xu         }
1894b7910472SPeter Xu         break;
1895b7910472SPeter Xu 
1896554f5e16SJason Wang     case VTD_INV_DESC_DEVICE:
18977feb51b7SPeter Xu         trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo);
1898554f5e16SJason Wang         if (!vtd_process_device_iotlb_desc(s, &inv_desc)) {
1899554f5e16SJason Wang             return false;
1900554f5e16SJason Wang         }
1901554f5e16SJason Wang         break;
1902554f5e16SJason Wang 
1903ed7b8fbcSLe Tan     default:
1904bc535e59SPeter Xu         trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo);
1905ed7b8fbcSLe Tan         return false;
1906ed7b8fbcSLe Tan     }
1907ed7b8fbcSLe Tan     s->iq_head++;
1908ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
1909ed7b8fbcSLe Tan         s->iq_head = 0;
1910ed7b8fbcSLe Tan     }
1911ed7b8fbcSLe Tan     return true;
1912ed7b8fbcSLe Tan }
1913ed7b8fbcSLe Tan 
1914ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
1915ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
1916ed7b8fbcSLe Tan {
19177feb51b7SPeter Xu     trace_vtd_inv_qi_fetch();
19187feb51b7SPeter Xu 
1919ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
1920ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
19217feb51b7SPeter Xu         trace_vtd_err_qi_tail(s->iq_tail, s->iq_size);
1922ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
1923ed7b8fbcSLe Tan         return;
1924ed7b8fbcSLe Tan     }
1925ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
1926ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
1927ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
1928ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
1929ed7b8fbcSLe Tan             break;
1930ed7b8fbcSLe Tan         }
1931ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
1932ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
1933ed7b8fbcSLe Tan                          (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) &
1934ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
1935ed7b8fbcSLe Tan     }
1936ed7b8fbcSLe Tan }
1937ed7b8fbcSLe Tan 
1938ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
1939ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
1940ed7b8fbcSLe Tan {
1941ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
1942ed7b8fbcSLe Tan 
1943ed7b8fbcSLe Tan     s->iq_tail = VTD_IQT_QT(val);
19447feb51b7SPeter Xu     trace_vtd_inv_qi_tail(s->iq_tail);
19457feb51b7SPeter Xu 
1946ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
1947ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
1948ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
1949ed7b8fbcSLe Tan     }
1950ed7b8fbcSLe Tan }
1951ed7b8fbcSLe Tan 
19521da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
19531da12ec4SLe Tan {
19541da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
19551da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
19561da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
19571da12ec4SLe Tan 
19581da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
19591da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
19607feb51b7SPeter Xu         trace_vtd_fsts_clear_ip();
19611da12ec4SLe Tan     }
1962ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
1963ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
1964ed7b8fbcSLe Tan      */
19651da12ec4SLe Tan }
19661da12ec4SLe Tan 
19671da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
19681da12ec4SLe Tan {
19691da12ec4SLe Tan     uint32_t fectl_reg;
19701da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
19711da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
19721da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
19731da12ec4SLe Tan      */
19741da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
19757feb51b7SPeter Xu 
19767feb51b7SPeter Xu     trace_vtd_reg_write_fectl(fectl_reg);
19777feb51b7SPeter Xu 
19781da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
19791da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
19801da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
19811da12ec4SLe Tan     }
19821da12ec4SLe Tan }
19831da12ec4SLe Tan 
1984ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
1985ed7b8fbcSLe Tan {
1986ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
1987ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
1988ed7b8fbcSLe Tan 
1989ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
19907feb51b7SPeter Xu         trace_vtd_reg_ics_clear_ip();
1991ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
1992ed7b8fbcSLe Tan     }
1993ed7b8fbcSLe Tan }
1994ed7b8fbcSLe Tan 
1995ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
1996ed7b8fbcSLe Tan {
1997ed7b8fbcSLe Tan     uint32_t iectl_reg;
1998ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
1999ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
2000ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
2001ed7b8fbcSLe Tan      */
2002ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
20037feb51b7SPeter Xu 
20047feb51b7SPeter Xu     trace_vtd_reg_write_iectl(iectl_reg);
20057feb51b7SPeter Xu 
2006ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
2007ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
2008ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2009ed7b8fbcSLe Tan     }
2010ed7b8fbcSLe Tan }
2011ed7b8fbcSLe Tan 
20121da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
20131da12ec4SLe Tan {
20141da12ec4SLe Tan     IntelIOMMUState *s = opaque;
20151da12ec4SLe Tan     uint64_t val;
20161da12ec4SLe Tan 
20177feb51b7SPeter Xu     trace_vtd_reg_read(addr, size);
20187feb51b7SPeter Xu 
20191da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
20207feb51b7SPeter Xu         trace_vtd_err("Read MMIO over range.");
20211da12ec4SLe Tan         return (uint64_t)-1;
20221da12ec4SLe Tan     }
20231da12ec4SLe Tan 
20241da12ec4SLe Tan     switch (addr) {
20251da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
20261da12ec4SLe Tan     case DMAR_RTADDR_REG:
20271da12ec4SLe Tan         if (size == 4) {
20281da12ec4SLe Tan             val = s->root & ((1ULL << 32) - 1);
20291da12ec4SLe Tan         } else {
20301da12ec4SLe Tan             val = s->root;
20311da12ec4SLe Tan         }
20321da12ec4SLe Tan         break;
20331da12ec4SLe Tan 
20341da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
20351da12ec4SLe Tan         assert(size == 4);
20361da12ec4SLe Tan         val = s->root >> 32;
20371da12ec4SLe Tan         break;
20381da12ec4SLe Tan 
2039ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2040ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2041ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
2042ed7b8fbcSLe Tan         if (size == 4) {
2043ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
2044ed7b8fbcSLe Tan         }
2045ed7b8fbcSLe Tan         break;
2046ed7b8fbcSLe Tan 
2047ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2048ed7b8fbcSLe Tan         assert(size == 4);
2049ed7b8fbcSLe Tan         val = s->iq >> 32;
2050ed7b8fbcSLe Tan         break;
2051ed7b8fbcSLe Tan 
20521da12ec4SLe Tan     default:
20531da12ec4SLe Tan         if (size == 4) {
20541da12ec4SLe Tan             val = vtd_get_long(s, addr);
20551da12ec4SLe Tan         } else {
20561da12ec4SLe Tan             val = vtd_get_quad(s, addr);
20571da12ec4SLe Tan         }
20581da12ec4SLe Tan     }
20597feb51b7SPeter Xu 
20601da12ec4SLe Tan     return val;
20611da12ec4SLe Tan }
20621da12ec4SLe Tan 
20631da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
20641da12ec4SLe Tan                           uint64_t val, unsigned size)
20651da12ec4SLe Tan {
20661da12ec4SLe Tan     IntelIOMMUState *s = opaque;
20671da12ec4SLe Tan 
20687feb51b7SPeter Xu     trace_vtd_reg_write(addr, size, val);
20697feb51b7SPeter Xu 
20701da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
20717feb51b7SPeter Xu         trace_vtd_err("Write MMIO over range.");
20721da12ec4SLe Tan         return;
20731da12ec4SLe Tan     }
20741da12ec4SLe Tan 
20751da12ec4SLe Tan     switch (addr) {
20761da12ec4SLe Tan     /* Global Command Register, 32-bit */
20771da12ec4SLe Tan     case DMAR_GCMD_REG:
20781da12ec4SLe Tan         vtd_set_long(s, addr, val);
20791da12ec4SLe Tan         vtd_handle_gcmd_write(s);
20801da12ec4SLe Tan         break;
20811da12ec4SLe Tan 
20821da12ec4SLe Tan     /* Context Command Register, 64-bit */
20831da12ec4SLe Tan     case DMAR_CCMD_REG:
20841da12ec4SLe Tan         if (size == 4) {
20851da12ec4SLe Tan             vtd_set_long(s, addr, val);
20861da12ec4SLe Tan         } else {
20871da12ec4SLe Tan             vtd_set_quad(s, addr, val);
20881da12ec4SLe Tan             vtd_handle_ccmd_write(s);
20891da12ec4SLe Tan         }
20901da12ec4SLe Tan         break;
20911da12ec4SLe Tan 
20921da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
20931da12ec4SLe Tan         assert(size == 4);
20941da12ec4SLe Tan         vtd_set_long(s, addr, val);
20951da12ec4SLe Tan         vtd_handle_ccmd_write(s);
20961da12ec4SLe Tan         break;
20971da12ec4SLe Tan 
20981da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
20991da12ec4SLe Tan     case DMAR_IOTLB_REG:
21001da12ec4SLe Tan         if (size == 4) {
21011da12ec4SLe Tan             vtd_set_long(s, addr, val);
21021da12ec4SLe Tan         } else {
21031da12ec4SLe Tan             vtd_set_quad(s, addr, val);
21041da12ec4SLe Tan             vtd_handle_iotlb_write(s);
21051da12ec4SLe Tan         }
21061da12ec4SLe Tan         break;
21071da12ec4SLe Tan 
21081da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
21091da12ec4SLe Tan         assert(size == 4);
21101da12ec4SLe Tan         vtd_set_long(s, addr, val);
21111da12ec4SLe Tan         vtd_handle_iotlb_write(s);
21121da12ec4SLe Tan         break;
21131da12ec4SLe Tan 
2114b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
2115b5a280c0SLe Tan     case DMAR_IVA_REG:
2116b5a280c0SLe Tan         if (size == 4) {
2117b5a280c0SLe Tan             vtd_set_long(s, addr, val);
2118b5a280c0SLe Tan         } else {
2119b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
2120b5a280c0SLe Tan         }
2121b5a280c0SLe Tan         break;
2122b5a280c0SLe Tan 
2123b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
2124b5a280c0SLe Tan         assert(size == 4);
2125b5a280c0SLe Tan         vtd_set_long(s, addr, val);
2126b5a280c0SLe Tan         break;
2127b5a280c0SLe Tan 
21281da12ec4SLe Tan     /* Fault Status Register, 32-bit */
21291da12ec4SLe Tan     case DMAR_FSTS_REG:
21301da12ec4SLe Tan         assert(size == 4);
21311da12ec4SLe Tan         vtd_set_long(s, addr, val);
21321da12ec4SLe Tan         vtd_handle_fsts_write(s);
21331da12ec4SLe Tan         break;
21341da12ec4SLe Tan 
21351da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
21361da12ec4SLe Tan     case DMAR_FECTL_REG:
21371da12ec4SLe Tan         assert(size == 4);
21381da12ec4SLe Tan         vtd_set_long(s, addr, val);
21391da12ec4SLe Tan         vtd_handle_fectl_write(s);
21401da12ec4SLe Tan         break;
21411da12ec4SLe Tan 
21421da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
21431da12ec4SLe Tan     case DMAR_FEDATA_REG:
21441da12ec4SLe Tan         assert(size == 4);
21451da12ec4SLe Tan         vtd_set_long(s, addr, val);
21461da12ec4SLe Tan         break;
21471da12ec4SLe Tan 
21481da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
21491da12ec4SLe Tan     case DMAR_FEADDR_REG:
2150b7a7bb35SJan Kiszka         if (size == 4) {
21511da12ec4SLe Tan             vtd_set_long(s, addr, val);
2152b7a7bb35SJan Kiszka         } else {
2153b7a7bb35SJan Kiszka             /*
2154b7a7bb35SJan Kiszka              * While the register is 32-bit only, some guests (Xen...) write to
2155b7a7bb35SJan Kiszka              * it with 64-bit.
2156b7a7bb35SJan Kiszka              */
2157b7a7bb35SJan Kiszka             vtd_set_quad(s, addr, val);
2158b7a7bb35SJan Kiszka         }
21591da12ec4SLe Tan         break;
21601da12ec4SLe Tan 
21611da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
21621da12ec4SLe Tan     case DMAR_FEUADDR_REG:
21631da12ec4SLe Tan         assert(size == 4);
21641da12ec4SLe Tan         vtd_set_long(s, addr, val);
21651da12ec4SLe Tan         break;
21661da12ec4SLe Tan 
21671da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
21681da12ec4SLe Tan     case DMAR_PMEN_REG:
21691da12ec4SLe Tan         assert(size == 4);
21701da12ec4SLe Tan         vtd_set_long(s, addr, val);
21711da12ec4SLe Tan         break;
21721da12ec4SLe Tan 
21731da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
21741da12ec4SLe Tan     case DMAR_RTADDR_REG:
21751da12ec4SLe Tan         if (size == 4) {
21761da12ec4SLe Tan             vtd_set_long(s, addr, val);
21771da12ec4SLe Tan         } else {
21781da12ec4SLe Tan             vtd_set_quad(s, addr, val);
21791da12ec4SLe Tan         }
21801da12ec4SLe Tan         break;
21811da12ec4SLe Tan 
21821da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
21831da12ec4SLe Tan         assert(size == 4);
21841da12ec4SLe Tan         vtd_set_long(s, addr, val);
21851da12ec4SLe Tan         break;
21861da12ec4SLe Tan 
2187ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
2188ed7b8fbcSLe Tan     case DMAR_IQT_REG:
2189ed7b8fbcSLe Tan         if (size == 4) {
2190ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2191ed7b8fbcSLe Tan         } else {
2192ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2193ed7b8fbcSLe Tan         }
2194ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
2195ed7b8fbcSLe Tan         break;
2196ed7b8fbcSLe Tan 
2197ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
2198ed7b8fbcSLe Tan         assert(size == 4);
2199ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2200ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
2201ed7b8fbcSLe Tan         break;
2202ed7b8fbcSLe Tan 
2203ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2204ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2205ed7b8fbcSLe Tan         if (size == 4) {
2206ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2207ed7b8fbcSLe Tan         } else {
2208ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2209ed7b8fbcSLe Tan         }
2210ed7b8fbcSLe Tan         break;
2211ed7b8fbcSLe Tan 
2212ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2213ed7b8fbcSLe Tan         assert(size == 4);
2214ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2215ed7b8fbcSLe Tan         break;
2216ed7b8fbcSLe Tan 
2217ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
2218ed7b8fbcSLe Tan     case DMAR_ICS_REG:
2219ed7b8fbcSLe Tan         assert(size == 4);
2220ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2221ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
2222ed7b8fbcSLe Tan         break;
2223ed7b8fbcSLe Tan 
2224ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
2225ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
2226ed7b8fbcSLe Tan         assert(size == 4);
2227ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2228ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
2229ed7b8fbcSLe Tan         break;
2230ed7b8fbcSLe Tan 
2231ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
2232ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
2233ed7b8fbcSLe Tan         assert(size == 4);
2234ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2235ed7b8fbcSLe Tan         break;
2236ed7b8fbcSLe Tan 
2237ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
2238ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
2239ed7b8fbcSLe Tan         assert(size == 4);
2240ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2241ed7b8fbcSLe Tan         break;
2242ed7b8fbcSLe Tan 
2243ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
2244ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
2245ed7b8fbcSLe Tan         assert(size == 4);
2246ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2247ed7b8fbcSLe Tan         break;
2248ed7b8fbcSLe Tan 
22491da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
22501da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
22511da12ec4SLe Tan         if (size == 4) {
22521da12ec4SLe Tan             vtd_set_long(s, addr, val);
22531da12ec4SLe Tan         } else {
22541da12ec4SLe Tan             vtd_set_quad(s, addr, val);
22551da12ec4SLe Tan         }
22561da12ec4SLe Tan         break;
22571da12ec4SLe Tan 
22581da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
22591da12ec4SLe Tan         assert(size == 4);
22601da12ec4SLe Tan         vtd_set_long(s, addr, val);
22611da12ec4SLe Tan         break;
22621da12ec4SLe Tan 
22631da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
22641da12ec4SLe Tan         if (size == 4) {
22651da12ec4SLe Tan             vtd_set_long(s, addr, val);
22661da12ec4SLe Tan         } else {
22671da12ec4SLe Tan             vtd_set_quad(s, addr, val);
22681da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
22691da12ec4SLe Tan             vtd_update_fsts_ppf(s);
22701da12ec4SLe Tan         }
22711da12ec4SLe Tan         break;
22721da12ec4SLe Tan 
22731da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
22741da12ec4SLe Tan         assert(size == 4);
22751da12ec4SLe Tan         vtd_set_long(s, addr, val);
22761da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
22771da12ec4SLe Tan         vtd_update_fsts_ppf(s);
22781da12ec4SLe Tan         break;
22791da12ec4SLe Tan 
2280a5861439SPeter Xu     case DMAR_IRTA_REG:
2281a5861439SPeter Xu         if (size == 4) {
2282a5861439SPeter Xu             vtd_set_long(s, addr, val);
2283a5861439SPeter Xu         } else {
2284a5861439SPeter Xu             vtd_set_quad(s, addr, val);
2285a5861439SPeter Xu         }
2286a5861439SPeter Xu         break;
2287a5861439SPeter Xu 
2288a5861439SPeter Xu     case DMAR_IRTA_REG_HI:
2289a5861439SPeter Xu         assert(size == 4);
2290a5861439SPeter Xu         vtd_set_long(s, addr, val);
2291a5861439SPeter Xu         break;
2292a5861439SPeter Xu 
22931da12ec4SLe Tan     default:
22941da12ec4SLe Tan         if (size == 4) {
22951da12ec4SLe Tan             vtd_set_long(s, addr, val);
22961da12ec4SLe Tan         } else {
22971da12ec4SLe Tan             vtd_set_quad(s, addr, val);
22981da12ec4SLe Tan         }
22991da12ec4SLe Tan     }
23001da12ec4SLe Tan }
23011da12ec4SLe Tan 
23023df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
2303bf55b7afSPeter Xu                                          IOMMUAccessFlags flag)
23041da12ec4SLe Tan {
23051da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
23061da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
2307b9313021SPeter Xu     IOMMUTLBEntry iotlb = {
2308b9313021SPeter Xu         /* We'll fill in the rest later. */
23091da12ec4SLe Tan         .target_as = &address_space_memory,
23101da12ec4SLe Tan     };
2311b9313021SPeter Xu     bool success;
23121da12ec4SLe Tan 
2313b9313021SPeter Xu     if (likely(s->dmar_enabled)) {
2314b9313021SPeter Xu         success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn,
2315b9313021SPeter Xu                                          addr, flag & IOMMU_WO, &iotlb);
2316b9313021SPeter Xu     } else {
23171da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
2318b9313021SPeter Xu         iotlb.iova = addr & VTD_PAGE_MASK_4K;
2319b9313021SPeter Xu         iotlb.translated_addr = addr & VTD_PAGE_MASK_4K;
2320b9313021SPeter Xu         iotlb.addr_mask = ~VTD_PAGE_MASK_4K;
2321b9313021SPeter Xu         iotlb.perm = IOMMU_RW;
2322b9313021SPeter Xu         success = true;
23231da12ec4SLe Tan     }
23241da12ec4SLe Tan 
2325b9313021SPeter Xu     if (likely(success)) {
23267feb51b7SPeter Xu         trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus),
23277feb51b7SPeter Xu                                  VTD_PCI_SLOT(vtd_as->devfn),
23287feb51b7SPeter Xu                                  VTD_PCI_FUNC(vtd_as->devfn),
2329b9313021SPeter Xu                                  iotlb.iova, iotlb.translated_addr,
2330b9313021SPeter Xu                                  iotlb.addr_mask);
2331b9313021SPeter Xu     } else {
2332b9313021SPeter Xu         trace_vtd_err_dmar_translate(pci_bus_num(vtd_as->bus),
2333b9313021SPeter Xu                                      VTD_PCI_SLOT(vtd_as->devfn),
2334b9313021SPeter Xu                                      VTD_PCI_FUNC(vtd_as->devfn),
2335b9313021SPeter Xu                                      iotlb.iova);
2336b9313021SPeter Xu     }
23377feb51b7SPeter Xu 
2338b9313021SPeter Xu     return iotlb;
23391da12ec4SLe Tan }
23401da12ec4SLe Tan 
23413df9d748SAlexey Kardashevskiy static void vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu,
23425bf3d319SPeter Xu                                           IOMMUNotifierFlag old,
23435bf3d319SPeter Xu                                           IOMMUNotifierFlag new)
23443cb3b154SAlex Williamson {
23453cb3b154SAlex Williamson     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
2346dd4d607eSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
2347dd4d607eSPeter Xu     IntelIOMMUNotifierNode *node = NULL;
2348dd4d607eSPeter Xu     IntelIOMMUNotifierNode *next_node = NULL;
23493cb3b154SAlex Williamson 
2350dd4d607eSPeter Xu     if (!s->caching_mode && new & IOMMU_NOTIFIER_MAP) {
23514c427a4cSPeter Xu         error_report("We need to set caching-mode=1 for intel-iommu to enable "
2352dd4d607eSPeter Xu                      "device assignment with IOMMU protection.");
2353a3276f78SPeter Xu         exit(1);
2354a3276f78SPeter Xu     }
2355dd4d607eSPeter Xu 
2356dd4d607eSPeter Xu     if (old == IOMMU_NOTIFIER_NONE) {
2357dd4d607eSPeter Xu         node = g_malloc0(sizeof(*node));
2358dd4d607eSPeter Xu         node->vtd_as = vtd_as;
2359dd4d607eSPeter Xu         QLIST_INSERT_HEAD(&s->notifiers_list, node, next);
2360dd4d607eSPeter Xu         return;
2361dd4d607eSPeter Xu     }
2362dd4d607eSPeter Xu 
2363dd4d607eSPeter Xu     /* update notifier node with new flags */
2364dd4d607eSPeter Xu     QLIST_FOREACH_SAFE(node, &s->notifiers_list, next, next_node) {
2365dd4d607eSPeter Xu         if (node->vtd_as == vtd_as) {
2366dd4d607eSPeter Xu             if (new == IOMMU_NOTIFIER_NONE) {
2367dd4d607eSPeter Xu                 QLIST_REMOVE(node, next);
2368dd4d607eSPeter Xu                 g_free(node);
2369dd4d607eSPeter Xu             }
2370dd4d607eSPeter Xu             return;
2371dd4d607eSPeter Xu         }
2372dd4d607eSPeter Xu     }
23733cb3b154SAlex Williamson }
23743cb3b154SAlex Williamson 
2375552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id)
2376552a1e01SPeter Xu {
2377552a1e01SPeter Xu     IntelIOMMUState *iommu = opaque;
2378552a1e01SPeter Xu 
2379552a1e01SPeter Xu     /*
2380552a1e01SPeter Xu      * Memory regions are dynamically turned on/off depending on
2381552a1e01SPeter Xu      * context entry configurations from the guest. After migration,
2382552a1e01SPeter Xu      * we need to make sure the memory regions are still correct.
2383552a1e01SPeter Xu      */
2384552a1e01SPeter Xu     vtd_switch_address_space_all(iommu);
2385552a1e01SPeter Xu 
2386552a1e01SPeter Xu     return 0;
2387552a1e01SPeter Xu }
2388552a1e01SPeter Xu 
23891da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
23901da12ec4SLe Tan     .name = "iommu-intel",
23918cdcf3c1SPeter Xu     .version_id = 1,
23928cdcf3c1SPeter Xu     .minimum_version_id = 1,
23938cdcf3c1SPeter Xu     .priority = MIG_PRI_IOMMU,
2394552a1e01SPeter Xu     .post_load = vtd_post_load,
23958cdcf3c1SPeter Xu     .fields = (VMStateField[]) {
23968cdcf3c1SPeter Xu         VMSTATE_UINT64(root, IntelIOMMUState),
23978cdcf3c1SPeter Xu         VMSTATE_UINT64(intr_root, IntelIOMMUState),
23988cdcf3c1SPeter Xu         VMSTATE_UINT64(iq, IntelIOMMUState),
23998cdcf3c1SPeter Xu         VMSTATE_UINT32(intr_size, IntelIOMMUState),
24008cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_head, IntelIOMMUState),
24018cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_tail, IntelIOMMUState),
24028cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_size, IntelIOMMUState),
24038cdcf3c1SPeter Xu         VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState),
24048cdcf3c1SPeter Xu         VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE),
24058cdcf3c1SPeter Xu         VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState),
24068cdcf3c1SPeter Xu         VMSTATE_BOOL(root_extended, IntelIOMMUState),
24078cdcf3c1SPeter Xu         VMSTATE_BOOL(dmar_enabled, IntelIOMMUState),
24088cdcf3c1SPeter Xu         VMSTATE_BOOL(qi_enabled, IntelIOMMUState),
24098cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_enabled, IntelIOMMUState),
24108cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_eime, IntelIOMMUState),
24118cdcf3c1SPeter Xu         VMSTATE_END_OF_LIST()
24128cdcf3c1SPeter Xu     }
24131da12ec4SLe Tan };
24141da12ec4SLe Tan 
24151da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
24161da12ec4SLe Tan     .read = vtd_mem_read,
24171da12ec4SLe Tan     .write = vtd_mem_write,
24181da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
24191da12ec4SLe Tan     .impl = {
24201da12ec4SLe Tan         .min_access_size = 4,
24211da12ec4SLe Tan         .max_access_size = 8,
24221da12ec4SLe Tan     },
24231da12ec4SLe Tan     .valid = {
24241da12ec4SLe Tan         .min_access_size = 4,
24251da12ec4SLe Tan         .max_access_size = 8,
24261da12ec4SLe Tan     },
24271da12ec4SLe Tan };
24281da12ec4SLe Tan 
24291da12ec4SLe Tan static Property vtd_properties[] = {
24301da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
2431e6b6af05SRadim Krčmář     DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim,
2432e6b6af05SRadim Krčmář                             ON_OFF_AUTO_AUTO),
2433fb506e70SRadim Krčmář     DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false),
243437f51384SPrasad Singamsetty     DEFINE_PROP_UINT8("x-aw-bits", IntelIOMMUState, aw_bits,
243537f51384SPrasad Singamsetty                       VTD_HOST_ADDRESS_WIDTH),
24363b40f0e5SAviv Ben-David     DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE),
24371da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
24381da12ec4SLe Tan };
24391da12ec4SLe Tan 
2440651e4cefSPeter Xu /* Read IRTE entry with specific index */
2441651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index,
2442bc38ee10SMichael S. Tsirkin                         VTD_IR_TableEntry *entry, uint16_t sid)
2443651e4cefSPeter Xu {
2444ede9c94aSPeter Xu     static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \
2445ede9c94aSPeter Xu         {0xffff, 0xfffb, 0xfff9, 0xfff8};
2446651e4cefSPeter Xu     dma_addr_t addr = 0x00;
2447ede9c94aSPeter Xu     uint16_t mask, source_id;
2448ede9c94aSPeter Xu     uint8_t bus, bus_max, bus_min;
2449651e4cefSPeter Xu 
2450651e4cefSPeter Xu     addr = iommu->intr_root + index * sizeof(*entry);
2451651e4cefSPeter Xu     if (dma_memory_read(&address_space_memory, addr, entry,
2452651e4cefSPeter Xu                         sizeof(*entry))) {
24537feb51b7SPeter Xu         trace_vtd_err("Memory read failed for IRTE.");
2454651e4cefSPeter Xu         return -VTD_FR_IR_ROOT_INVAL;
2455651e4cefSPeter Xu     }
2456651e4cefSPeter Xu 
24577feb51b7SPeter Xu     trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]),
24587feb51b7SPeter Xu                           le64_to_cpu(entry->data[0]));
24597feb51b7SPeter Xu 
2460bc38ee10SMichael S. Tsirkin     if (!entry->irte.present) {
24617feb51b7SPeter Xu         trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]),
2462651e4cefSPeter Xu                            le64_to_cpu(entry->data[0]));
2463651e4cefSPeter Xu         return -VTD_FR_IR_ENTRY_P;
2464651e4cefSPeter Xu     }
2465651e4cefSPeter Xu 
2466bc38ee10SMichael S. Tsirkin     if (entry->irte.__reserved_0 || entry->irte.__reserved_1 ||
2467bc38ee10SMichael S. Tsirkin         entry->irte.__reserved_2) {
24687feb51b7SPeter Xu         trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]),
2469651e4cefSPeter Xu                            le64_to_cpu(entry->data[0]));
2470651e4cefSPeter Xu         return -VTD_FR_IR_IRTE_RSVD;
2471651e4cefSPeter Xu     }
2472651e4cefSPeter Xu 
2473ede9c94aSPeter Xu     if (sid != X86_IOMMU_SID_INVALID) {
2474ede9c94aSPeter Xu         /* Validate IRTE SID */
2475bc38ee10SMichael S. Tsirkin         source_id = le32_to_cpu(entry->irte.source_id);
2476bc38ee10SMichael S. Tsirkin         switch (entry->irte.sid_vtype) {
2477ede9c94aSPeter Xu         case VTD_SVT_NONE:
2478ede9c94aSPeter Xu             break;
2479ede9c94aSPeter Xu 
2480ede9c94aSPeter Xu         case VTD_SVT_ALL:
2481bc38ee10SMichael S. Tsirkin             mask = vtd_svt_mask[entry->irte.sid_q];
2482ede9c94aSPeter Xu             if ((source_id & mask) != (sid & mask)) {
24837feb51b7SPeter Xu                 trace_vtd_err_irte_sid(index, sid, source_id);
2484ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
2485ede9c94aSPeter Xu             }
2486ede9c94aSPeter Xu             break;
2487ede9c94aSPeter Xu 
2488ede9c94aSPeter Xu         case VTD_SVT_BUS:
2489ede9c94aSPeter Xu             bus_max = source_id >> 8;
2490ede9c94aSPeter Xu             bus_min = source_id & 0xff;
2491ede9c94aSPeter Xu             bus = sid >> 8;
2492ede9c94aSPeter Xu             if (bus > bus_max || bus < bus_min) {
24937feb51b7SPeter Xu                 trace_vtd_err_irte_sid_bus(index, bus, bus_min, bus_max);
2494ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
2495ede9c94aSPeter Xu             }
2496ede9c94aSPeter Xu             break;
2497ede9c94aSPeter Xu 
2498ede9c94aSPeter Xu         default:
24997feb51b7SPeter Xu             trace_vtd_err_irte_svt(index, entry->irte.sid_vtype);
2500ede9c94aSPeter Xu             /* Take this as verification failure. */
2501ede9c94aSPeter Xu             return -VTD_FR_IR_SID_ERR;
2502ede9c94aSPeter Xu             break;
2503ede9c94aSPeter Xu         }
2504ede9c94aSPeter Xu     }
2505651e4cefSPeter Xu 
2506651e4cefSPeter Xu     return 0;
2507651e4cefSPeter Xu }
2508651e4cefSPeter Xu 
2509651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */
2510ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index,
2511ede9c94aSPeter Xu                              VTDIrq *irq, uint16_t sid)
2512651e4cefSPeter Xu {
2513bc38ee10SMichael S. Tsirkin     VTD_IR_TableEntry irte = {};
2514651e4cefSPeter Xu     int ret = 0;
2515651e4cefSPeter Xu 
2516ede9c94aSPeter Xu     ret = vtd_irte_get(iommu, index, &irte, sid);
2517651e4cefSPeter Xu     if (ret) {
2518651e4cefSPeter Xu         return ret;
2519651e4cefSPeter Xu     }
2520651e4cefSPeter Xu 
2521bc38ee10SMichael S. Tsirkin     irq->trigger_mode = irte.irte.trigger_mode;
2522bc38ee10SMichael S. Tsirkin     irq->vector = irte.irte.vector;
2523bc38ee10SMichael S. Tsirkin     irq->delivery_mode = irte.irte.delivery_mode;
2524bc38ee10SMichael S. Tsirkin     irq->dest = le32_to_cpu(irte.irte.dest_id);
252528589311SJan Kiszka     if (!iommu->intr_eime) {
2526651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_MASK         (0xff00ULL)
2527651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_SHIFT        (8)
252828589311SJan Kiszka         irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >>
2529651e4cefSPeter Xu             VTD_IR_APIC_DEST_SHIFT;
253028589311SJan Kiszka     }
2531bc38ee10SMichael S. Tsirkin     irq->dest_mode = irte.irte.dest_mode;
2532bc38ee10SMichael S. Tsirkin     irq->redir_hint = irte.irte.redir_hint;
2533651e4cefSPeter Xu 
25347feb51b7SPeter Xu     trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector,
25357feb51b7SPeter Xu                        irq->delivery_mode, irq->dest, irq->dest_mode);
2536651e4cefSPeter Xu 
2537651e4cefSPeter Xu     return 0;
2538651e4cefSPeter Xu }
2539651e4cefSPeter Xu 
2540651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */
2541651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out)
2542651e4cefSPeter Xu {
2543651e4cefSPeter Xu     VTD_MSIMessage msg = {};
2544651e4cefSPeter Xu 
2545651e4cefSPeter Xu     /* Generate address bits */
2546651e4cefSPeter Xu     msg.dest_mode = irq->dest_mode;
2547651e4cefSPeter Xu     msg.redir_hint = irq->redir_hint;
2548651e4cefSPeter Xu     msg.dest = irq->dest;
254932946019SRadim Krčmář     msg.__addr_hi = irq->dest & 0xffffff00;
2550651e4cefSPeter Xu     msg.__addr_head = cpu_to_le32(0xfee);
2551651e4cefSPeter Xu     /* Keep this from original MSI address bits */
2552651e4cefSPeter Xu     msg.__not_used = irq->msi_addr_last_bits;
2553651e4cefSPeter Xu 
2554651e4cefSPeter Xu     /* Generate data bits */
2555651e4cefSPeter Xu     msg.vector = irq->vector;
2556651e4cefSPeter Xu     msg.delivery_mode = irq->delivery_mode;
2557651e4cefSPeter Xu     msg.level = 1;
2558651e4cefSPeter Xu     msg.trigger_mode = irq->trigger_mode;
2559651e4cefSPeter Xu 
2560651e4cefSPeter Xu     msg_out->address = msg.msi_addr;
2561651e4cefSPeter Xu     msg_out->data = msg.msi_data;
2562651e4cefSPeter Xu }
2563651e4cefSPeter Xu 
2564651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */
2565651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu,
2566651e4cefSPeter Xu                                    MSIMessage *origin,
2567ede9c94aSPeter Xu                                    MSIMessage *translated,
2568ede9c94aSPeter Xu                                    uint16_t sid)
2569651e4cefSPeter Xu {
2570651e4cefSPeter Xu     int ret = 0;
2571651e4cefSPeter Xu     VTD_IR_MSIAddress addr;
2572651e4cefSPeter Xu     uint16_t index;
257309cd058aSMichael S. Tsirkin     VTDIrq irq = {};
2574651e4cefSPeter Xu 
2575651e4cefSPeter Xu     assert(origin && translated);
2576651e4cefSPeter Xu 
25777feb51b7SPeter Xu     trace_vtd_ir_remap_msi_req(origin->address, origin->data);
25787feb51b7SPeter Xu 
2579651e4cefSPeter Xu     if (!iommu || !iommu->intr_enabled) {
2580e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
2581e7a3b91fSPeter Xu         goto out;
2582651e4cefSPeter Xu     }
2583651e4cefSPeter Xu 
2584651e4cefSPeter Xu     if (origin->address & VTD_MSI_ADDR_HI_MASK) {
25857feb51b7SPeter Xu         trace_vtd_err("MSI address high 32 bits non-zero when "
25867feb51b7SPeter Xu                       "Interrupt Remapping enabled.");
2587651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2588651e4cefSPeter Xu     }
2589651e4cefSPeter Xu 
2590651e4cefSPeter Xu     addr.data = origin->address & VTD_MSI_ADDR_LO_MASK;
25911a43713bSPeter Xu     if (addr.addr.__head != 0xfee) {
25927feb51b7SPeter Xu         trace_vtd_err("MSI addr low 32 bit invalid.");
2593651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2594651e4cefSPeter Xu     }
2595651e4cefSPeter Xu 
2596651e4cefSPeter Xu     /* This is compatible mode. */
2597bc38ee10SMichael S. Tsirkin     if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) {
2598e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
2599e7a3b91fSPeter Xu         goto out;
2600651e4cefSPeter Xu     }
2601651e4cefSPeter Xu 
2602bc38ee10SMichael S. Tsirkin     index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l);
2603651e4cefSPeter Xu 
2604651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_SUBHANDLE       (0x0000ffff)
2605651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_RESERVED        (0xffff0000)
2606651e4cefSPeter Xu 
2607bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
2608651e4cefSPeter Xu         /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */
2609651e4cefSPeter Xu         index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE;
2610651e4cefSPeter Xu     }
2611651e4cefSPeter Xu 
2612ede9c94aSPeter Xu     ret = vtd_remap_irq_get(iommu, index, &irq, sid);
2613651e4cefSPeter Xu     if (ret) {
2614651e4cefSPeter Xu         return ret;
2615651e4cefSPeter Xu     }
2616651e4cefSPeter Xu 
2617bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
26187feb51b7SPeter Xu         trace_vtd_ir_remap_type("MSI");
2619651e4cefSPeter Xu         if (origin->data & VTD_IR_MSI_DATA_RESERVED) {
26207feb51b7SPeter Xu             trace_vtd_err_ir_msi_invalid(sid, origin->address, origin->data);
2621651e4cefSPeter Xu             return -VTD_FR_IR_REQ_RSVD;
2622651e4cefSPeter Xu         }
2623651e4cefSPeter Xu     } else {
2624651e4cefSPeter Xu         uint8_t vector = origin->data & 0xff;
2625dea651a9SFeng Wu         uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
2626dea651a9SFeng Wu 
26277feb51b7SPeter Xu         trace_vtd_ir_remap_type("IOAPIC");
2628651e4cefSPeter Xu         /* IOAPIC entry vector should be aligned with IRTE vector
2629651e4cefSPeter Xu          * (see vt-d spec 5.1.5.1). */
2630651e4cefSPeter Xu         if (vector != irq.vector) {
26317feb51b7SPeter Xu             trace_vtd_warn_ir_vector(sid, index, vector, irq.vector);
2632651e4cefSPeter Xu         }
2633dea651a9SFeng Wu 
2634dea651a9SFeng Wu         /* The Trigger Mode field must match the Trigger Mode in the IRTE.
2635dea651a9SFeng Wu          * (see vt-d spec 5.1.5.1). */
2636dea651a9SFeng Wu         if (trigger_mode != irq.trigger_mode) {
26377feb51b7SPeter Xu             trace_vtd_warn_ir_trigger(sid, index, trigger_mode,
26387feb51b7SPeter Xu                                       irq.trigger_mode);
2639dea651a9SFeng Wu         }
2640651e4cefSPeter Xu     }
2641651e4cefSPeter Xu 
2642651e4cefSPeter Xu     /*
2643651e4cefSPeter Xu      * We'd better keep the last two bits, assuming that guest OS
2644651e4cefSPeter Xu      * might modify it. Keep it does not hurt after all.
2645651e4cefSPeter Xu      */
2646bc38ee10SMichael S. Tsirkin     irq.msi_addr_last_bits = addr.addr.__not_care;
2647651e4cefSPeter Xu 
2648651e4cefSPeter Xu     /* Translate VTDIrq to MSI message */
2649651e4cefSPeter Xu     vtd_generate_msi_message(&irq, translated);
2650651e4cefSPeter Xu 
2651e7a3b91fSPeter Xu out:
26527feb51b7SPeter Xu     trace_vtd_ir_remap_msi(origin->address, origin->data,
2653651e4cefSPeter Xu                            translated->address, translated->data);
2654651e4cefSPeter Xu     return 0;
2655651e4cefSPeter Xu }
2656651e4cefSPeter Xu 
26578b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src,
26588b5ed7dfSPeter Xu                          MSIMessage *dst, uint16_t sid)
26598b5ed7dfSPeter Xu {
2660ede9c94aSPeter Xu     return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu),
2661ede9c94aSPeter Xu                                    src, dst, sid);
26628b5ed7dfSPeter Xu }
26638b5ed7dfSPeter Xu 
2664651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr,
2665651e4cefSPeter Xu                                    uint64_t *data, unsigned size,
2666651e4cefSPeter Xu                                    MemTxAttrs attrs)
2667651e4cefSPeter Xu {
2668651e4cefSPeter Xu     return MEMTX_OK;
2669651e4cefSPeter Xu }
2670651e4cefSPeter Xu 
2671651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr,
2672651e4cefSPeter Xu                                     uint64_t value, unsigned size,
2673651e4cefSPeter Xu                                     MemTxAttrs attrs)
2674651e4cefSPeter Xu {
2675651e4cefSPeter Xu     int ret = 0;
267609cd058aSMichael S. Tsirkin     MSIMessage from = {}, to = {};
2677ede9c94aSPeter Xu     uint16_t sid = X86_IOMMU_SID_INVALID;
2678651e4cefSPeter Xu 
2679651e4cefSPeter Xu     from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST;
2680651e4cefSPeter Xu     from.data = (uint32_t) value;
2681651e4cefSPeter Xu 
2682ede9c94aSPeter Xu     if (!attrs.unspecified) {
2683ede9c94aSPeter Xu         /* We have explicit Source ID */
2684ede9c94aSPeter Xu         sid = attrs.requester_id;
2685ede9c94aSPeter Xu     }
2686ede9c94aSPeter Xu 
2687ede9c94aSPeter Xu     ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid);
2688651e4cefSPeter Xu     if (ret) {
2689651e4cefSPeter Xu         /* TODO: report error */
2690651e4cefSPeter Xu         /* Drop this interrupt */
2691651e4cefSPeter Xu         return MEMTX_ERROR;
2692651e4cefSPeter Xu     }
2693651e4cefSPeter Xu 
269432946019SRadim Krčmář     apic_get_class()->send_msi(&to);
2695651e4cefSPeter Xu 
2696651e4cefSPeter Xu     return MEMTX_OK;
2697651e4cefSPeter Xu }
2698651e4cefSPeter Xu 
2699651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = {
2700651e4cefSPeter Xu     .read_with_attrs = vtd_mem_ir_read,
2701651e4cefSPeter Xu     .write_with_attrs = vtd_mem_ir_write,
2702651e4cefSPeter Xu     .endianness = DEVICE_LITTLE_ENDIAN,
2703651e4cefSPeter Xu     .impl = {
2704651e4cefSPeter Xu         .min_access_size = 4,
2705651e4cefSPeter Xu         .max_access_size = 4,
2706651e4cefSPeter Xu     },
2707651e4cefSPeter Xu     .valid = {
2708651e4cefSPeter Xu         .min_access_size = 4,
2709651e4cefSPeter Xu         .max_access_size = 4,
2710651e4cefSPeter Xu     },
2711651e4cefSPeter Xu };
27127df953bdSKnut Omang 
27137df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn)
27147df953bdSKnut Omang {
27157df953bdSKnut Omang     uintptr_t key = (uintptr_t)bus;
27167df953bdSKnut Omang     VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key);
27177df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
2718e0a3c8ccSJason Wang     char name[128];
27197df953bdSKnut Omang 
27207df953bdSKnut Omang     if (!vtd_bus) {
27212d3fc581SJason Wang         uintptr_t *new_key = g_malloc(sizeof(*new_key));
27222d3fc581SJason Wang         *new_key = (uintptr_t)bus;
27237df953bdSKnut Omang         /* No corresponding free() */
272404af0e18SPeter Xu         vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \
2725bf33cc75SPeter Xu                             PCI_DEVFN_MAX);
27267df953bdSKnut Omang         vtd_bus->bus = bus;
27272d3fc581SJason Wang         g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus);
27287df953bdSKnut Omang     }
27297df953bdSKnut Omang 
27307df953bdSKnut Omang     vtd_dev_as = vtd_bus->dev_as[devfn];
27317df953bdSKnut Omang 
27327df953bdSKnut Omang     if (!vtd_dev_as) {
2733e0a3c8ccSJason Wang         snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn);
27347df953bdSKnut Omang         vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace));
27357df953bdSKnut Omang 
27367df953bdSKnut Omang         vtd_dev_as->bus = bus;
27377df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
27387df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
27397df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
2740558e0024SPeter Xu 
2741558e0024SPeter Xu         /*
2742558e0024SPeter Xu          * Memory region relationships looks like (Address range shows
2743558e0024SPeter Xu          * only lower 32 bits to make it short in length...):
2744558e0024SPeter Xu          *
2745558e0024SPeter Xu          * |-----------------+-------------------+----------|
2746558e0024SPeter Xu          * | Name            | Address range     | Priority |
2747558e0024SPeter Xu          * |-----------------+-------------------+----------+
2748558e0024SPeter Xu          * | vtd_root        | 00000000-ffffffff |        0 |
2749558e0024SPeter Xu          * |  intel_iommu    | 00000000-ffffffff |        1 |
2750558e0024SPeter Xu          * |  vtd_sys_alias  | 00000000-ffffffff |        1 |
2751558e0024SPeter Xu          * |  intel_iommu_ir | fee00000-feefffff |       64 |
2752558e0024SPeter Xu          * |-----------------+-------------------+----------|
2753558e0024SPeter Xu          *
2754558e0024SPeter Xu          * We enable/disable DMAR by switching enablement for
2755558e0024SPeter Xu          * vtd_sys_alias and intel_iommu regions. IR region is always
2756558e0024SPeter Xu          * enabled.
2757558e0024SPeter Xu          */
27581221a474SAlexey Kardashevskiy         memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu),
27591221a474SAlexey Kardashevskiy                                  TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s),
27601221a474SAlexey Kardashevskiy                                  "intel_iommu_dmar",
2761558e0024SPeter Xu                                  UINT64_MAX);
2762558e0024SPeter Xu         memory_region_init_alias(&vtd_dev_as->sys_alias, OBJECT(s),
2763558e0024SPeter Xu                                  "vtd_sys_alias", get_system_memory(),
2764558e0024SPeter Xu                                  0, memory_region_size(get_system_memory()));
2765651e4cefSPeter Xu         memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s),
2766651e4cefSPeter Xu                               &vtd_mem_ir_ops, s, "intel_iommu_ir",
2767651e4cefSPeter Xu                               VTD_INTERRUPT_ADDR_SIZE);
2768558e0024SPeter Xu         memory_region_init(&vtd_dev_as->root, OBJECT(s),
2769558e0024SPeter Xu                            "vtd_root", UINT64_MAX);
2770558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root,
2771558e0024SPeter Xu                                             VTD_INTERRUPT_ADDR_FIRST,
2772558e0024SPeter Xu                                             &vtd_dev_as->iommu_ir, 64);
2773558e0024SPeter Xu         address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, name);
2774558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
2775558e0024SPeter Xu                                             &vtd_dev_as->sys_alias, 1);
2776558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
27773df9d748SAlexey Kardashevskiy                                             MEMORY_REGION(&vtd_dev_as->iommu),
27783df9d748SAlexey Kardashevskiy                                             1);
2779558e0024SPeter Xu         vtd_switch_address_space(vtd_dev_as);
27807df953bdSKnut Omang     }
27817df953bdSKnut Omang     return vtd_dev_as;
27827df953bdSKnut Omang }
27837df953bdSKnut Omang 
2784dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */
2785dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n)
2786dd4d607eSPeter Xu {
2787dd4d607eSPeter Xu     IOMMUTLBEntry entry;
2788dd4d607eSPeter Xu     hwaddr size;
2789dd4d607eSPeter Xu     hwaddr start = n->start;
2790dd4d607eSPeter Xu     hwaddr end = n->end;
279137f51384SPrasad Singamsetty     IntelIOMMUState *s = as->iommu_state;
2792dd4d607eSPeter Xu 
2793dd4d607eSPeter Xu     /*
2794dd4d607eSPeter Xu      * Note: all the codes in this function has a assumption that IOVA
2795dd4d607eSPeter Xu      * bits are no more than VTD_MGAW bits (which is restricted by
2796dd4d607eSPeter Xu      * VT-d spec), otherwise we need to consider overflow of 64 bits.
2797dd4d607eSPeter Xu      */
2798dd4d607eSPeter Xu 
279937f51384SPrasad Singamsetty     if (end > VTD_ADDRESS_SIZE(s->aw_bits)) {
2800dd4d607eSPeter Xu         /*
2801dd4d607eSPeter Xu          * Don't need to unmap regions that is bigger than the whole
2802dd4d607eSPeter Xu          * VT-d supported address space size
2803dd4d607eSPeter Xu          */
280437f51384SPrasad Singamsetty         end = VTD_ADDRESS_SIZE(s->aw_bits);
2805dd4d607eSPeter Xu     }
2806dd4d607eSPeter Xu 
2807dd4d607eSPeter Xu     assert(start <= end);
2808dd4d607eSPeter Xu     size = end - start;
2809dd4d607eSPeter Xu 
2810dd4d607eSPeter Xu     if (ctpop64(size) != 1) {
2811dd4d607eSPeter Xu         /*
2812dd4d607eSPeter Xu          * This size cannot format a correct mask. Let's enlarge it to
2813dd4d607eSPeter Xu          * suite the minimum available mask.
2814dd4d607eSPeter Xu          */
2815dd4d607eSPeter Xu         int n = 64 - clz64(size);
281637f51384SPrasad Singamsetty         if (n > s->aw_bits) {
2817dd4d607eSPeter Xu             /* should not happen, but in case it happens, limit it */
281837f51384SPrasad Singamsetty             n = s->aw_bits;
2819dd4d607eSPeter Xu         }
2820dd4d607eSPeter Xu         size = 1ULL << n;
2821dd4d607eSPeter Xu     }
2822dd4d607eSPeter Xu 
2823dd4d607eSPeter Xu     entry.target_as = &address_space_memory;
2824dd4d607eSPeter Xu     /* Adjust iova for the size */
2825dd4d607eSPeter Xu     entry.iova = n->start & ~(size - 1);
2826dd4d607eSPeter Xu     /* This field is meaningless for unmap */
2827dd4d607eSPeter Xu     entry.translated_addr = 0;
2828dd4d607eSPeter Xu     entry.perm = IOMMU_NONE;
2829dd4d607eSPeter Xu     entry.addr_mask = size - 1;
2830dd4d607eSPeter Xu 
2831dd4d607eSPeter Xu     trace_vtd_as_unmap_whole(pci_bus_num(as->bus),
2832dd4d607eSPeter Xu                              VTD_PCI_SLOT(as->devfn),
2833dd4d607eSPeter Xu                              VTD_PCI_FUNC(as->devfn),
2834dd4d607eSPeter Xu                              entry.iova, size);
2835dd4d607eSPeter Xu 
2836dd4d607eSPeter Xu     memory_region_notify_one(n, &entry);
2837dd4d607eSPeter Xu }
2838dd4d607eSPeter Xu 
2839dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s)
2840dd4d607eSPeter Xu {
2841dd4d607eSPeter Xu     IntelIOMMUNotifierNode *node;
2842dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
2843dd4d607eSPeter Xu     IOMMUNotifier *n;
2844dd4d607eSPeter Xu 
2845dd4d607eSPeter Xu     QLIST_FOREACH(node, &s->notifiers_list, next) {
2846dd4d607eSPeter Xu         vtd_as = node->vtd_as;
2847dd4d607eSPeter Xu         IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
2848dd4d607eSPeter Xu             vtd_address_space_unmap(vtd_as, n);
2849dd4d607eSPeter Xu         }
2850dd4d607eSPeter Xu     }
2851dd4d607eSPeter Xu }
2852dd4d607eSPeter Xu 
2853f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private)
2854f06a696dSPeter Xu {
2855f06a696dSPeter Xu     memory_region_notify_one((IOMMUNotifier *)private, entry);
2856f06a696dSPeter Xu     return 0;
2857f06a696dSPeter Xu }
2858f06a696dSPeter Xu 
28593df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
2860f06a696dSPeter Xu {
28613df9d748SAlexey Kardashevskiy     VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu);
2862f06a696dSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
2863f06a696dSPeter Xu     uint8_t bus_n = pci_bus_num(vtd_as->bus);
2864f06a696dSPeter Xu     VTDContextEntry ce;
2865f06a696dSPeter Xu 
2866f06a696dSPeter Xu     /*
2867dd4d607eSPeter Xu      * The replay can be triggered by either a invalidation or a newly
2868dd4d607eSPeter Xu      * created entry. No matter what, we release existing mappings
2869dd4d607eSPeter Xu      * (it means flushing caches for UNMAP-only registers).
2870f06a696dSPeter Xu      */
2871dd4d607eSPeter Xu     vtd_address_space_unmap(vtd_as, n);
2872dd4d607eSPeter Xu 
2873dd4d607eSPeter Xu     if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) {
2874f06a696dSPeter Xu         trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn),
2875f06a696dSPeter Xu                                   PCI_FUNC(vtd_as->devfn),
2876f06a696dSPeter Xu                                   VTD_CONTEXT_ENTRY_DID(ce.hi),
2877f06a696dSPeter Xu                                   ce.hi, ce.lo);
287837f51384SPrasad Singamsetty         vtd_page_walk(&ce, 0, ~0ULL, vtd_replay_hook, (void *)n, false,
287937f51384SPrasad Singamsetty                       s->aw_bits);
2880f06a696dSPeter Xu     } else {
2881f06a696dSPeter Xu         trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn),
2882f06a696dSPeter Xu                                     PCI_FUNC(vtd_as->devfn));
2883f06a696dSPeter Xu     }
2884f06a696dSPeter Xu 
2885f06a696dSPeter Xu     return;
2886f06a696dSPeter Xu }
2887f06a696dSPeter Xu 
28881da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
28891da12ec4SLe Tan  * attention when adding new initialization stuff.
28901da12ec4SLe Tan  */
28911da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
28921da12ec4SLe Tan {
2893d54bd7f8SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
2894d54bd7f8SPeter Xu 
28951da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
28961da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
28971da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
28981da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
28991da12ec4SLe Tan 
29001da12ec4SLe Tan     s->root = 0;
29011da12ec4SLe Tan     s->root_extended = false;
29021da12ec4SLe Tan     s->dmar_enabled = false;
29031da12ec4SLe Tan     s->iq_head = 0;
29041da12ec4SLe Tan     s->iq_tail = 0;
29051da12ec4SLe Tan     s->iq = 0;
29061da12ec4SLe Tan     s->iq_size = 0;
29071da12ec4SLe Tan     s->qi_enabled = false;
29081da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
29091da12ec4SLe Tan     s->next_frcd_reg = 0;
291092e5d85eSPrasad Singamsetty     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND |
291192e5d85eSPrasad Singamsetty              VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS |
291237f51384SPrasad Singamsetty              VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits);
291337f51384SPrasad Singamsetty     if (s->aw_bits == VTD_HOST_AW_48BIT) {
291437f51384SPrasad Singamsetty         s->cap |= VTD_CAP_SAGAW_48bit;
291537f51384SPrasad Singamsetty     }
2916ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
29171da12ec4SLe Tan 
291892e5d85eSPrasad Singamsetty     /*
291992e5d85eSPrasad Singamsetty      * Rsvd field masks for spte
292092e5d85eSPrasad Singamsetty      */
292192e5d85eSPrasad Singamsetty     vtd_paging_entry_rsvd_field[0] = ~0ULL;
292237f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits);
292337f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits);
292437f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits);
292537f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits);
292637f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[5] = VTD_SPTE_LPAGE_L1_RSVD_MASK(s->aw_bits);
292737f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[6] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits);
292837f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[7] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits);
292937f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[8] = VTD_SPTE_LPAGE_L4_RSVD_MASK(s->aw_bits);
293092e5d85eSPrasad Singamsetty 
2931d54bd7f8SPeter Xu     if (x86_iommu->intr_supported) {
2932e6b6af05SRadim Krčmář         s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV;
2933e6b6af05SRadim Krčmář         if (s->intr_eim == ON_OFF_AUTO_ON) {
2934e6b6af05SRadim Krčmář             s->ecap |= VTD_ECAP_EIM;
2935e6b6af05SRadim Krčmář         }
2936e6b6af05SRadim Krčmář         assert(s->intr_eim != ON_OFF_AUTO_AUTO);
2937d54bd7f8SPeter Xu     }
2938d54bd7f8SPeter Xu 
2939554f5e16SJason Wang     if (x86_iommu->dt_supported) {
2940554f5e16SJason Wang         s->ecap |= VTD_ECAP_DT;
2941554f5e16SJason Wang     }
2942554f5e16SJason Wang 
2943dbaabb25SPeter Xu     if (x86_iommu->pt_supported) {
2944dbaabb25SPeter Xu         s->ecap |= VTD_ECAP_PT;
2945dbaabb25SPeter Xu     }
2946dbaabb25SPeter Xu 
29473b40f0e5SAviv Ben-David     if (s->caching_mode) {
29483b40f0e5SAviv Ben-David         s->cap |= VTD_CAP_CM;
29493b40f0e5SAviv Ben-David     }
29503b40f0e5SAviv Ben-David 
2951d92fa2dcSLe Tan     vtd_reset_context_cache(s);
2952b5a280c0SLe Tan     vtd_reset_iotlb(s);
2953d92fa2dcSLe Tan 
29541da12ec4SLe Tan     /* Define registers with default values and bit semantics */
29551da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
29561da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
29571da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
29581da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
29591da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
29601da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
29611da12ec4SLe Tan     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0);
29621da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
29631da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
29641da12ec4SLe Tan 
29651da12ec4SLe Tan     /* Advanced Fault Logging not supported */
29661da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
29671da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
29681da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
29691da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
29701da12ec4SLe Tan 
29711da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
29721da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
29731da12ec4SLe Tan      */
29741da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
29751da12ec4SLe Tan 
29761da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
29771da12ec4SLe Tan      * as Clear in the CAP_REG.
29781da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
29791da12ec4SLe Tan      */
29801da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
29811da12ec4SLe Tan 
2982ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
2983ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
2984ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0);
2985ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
2986ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
2987ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
2988ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
2989ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
2990ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
2991ed7b8fbcSLe Tan 
29921da12ec4SLe Tan     /* IOTLB registers */
29931da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
29941da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
29951da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
29961da12ec4SLe Tan 
29971da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
29981da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
29991da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
3000a5861439SPeter Xu 
3001a5861439SPeter Xu     /*
300228589311SJan Kiszka      * Interrupt remapping registers.
3003a5861439SPeter Xu      */
300428589311SJan Kiszka     vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0);
30051da12ec4SLe Tan }
30061da12ec4SLe Tan 
30071da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
30081da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
30091da12ec4SLe Tan  */
30101da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
30111da12ec4SLe Tan {
30121da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
30131da12ec4SLe Tan 
30141da12ec4SLe Tan     vtd_init(s);
3015dd4d607eSPeter Xu 
3016dd4d607eSPeter Xu     /*
3017dd4d607eSPeter Xu      * When device reset, throw away all mappings and external caches
3018dd4d607eSPeter Xu      */
3019dd4d607eSPeter Xu     vtd_address_space_unmap_all(s);
30201da12ec4SLe Tan }
30211da12ec4SLe Tan 
3022621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
3023621d983aSMarcel Apfelbaum {
3024621d983aSMarcel Apfelbaum     IntelIOMMUState *s = opaque;
3025621d983aSMarcel Apfelbaum     VTDAddressSpace *vtd_as;
3026621d983aSMarcel Apfelbaum 
3027bf33cc75SPeter Xu     assert(0 <= devfn && devfn < PCI_DEVFN_MAX);
3028621d983aSMarcel Apfelbaum 
3029621d983aSMarcel Apfelbaum     vtd_as = vtd_find_add_as(s, bus, devfn);
3030621d983aSMarcel Apfelbaum     return &vtd_as->as;
3031621d983aSMarcel Apfelbaum }
3032621d983aSMarcel Apfelbaum 
3033e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp)
30346333e93cSRadim Krčmář {
3035e6b6af05SRadim Krčmář     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3036e6b6af05SRadim Krčmář 
30376333e93cSRadim Krčmář     /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */
30386333e93cSRadim Krčmář     if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() &&
30396333e93cSRadim Krčmář         !kvm_irqchip_is_split()) {
30406333e93cSRadim Krčmář         error_setg(errp, "Intel Interrupt Remapping cannot work with "
30416333e93cSRadim Krčmář                          "kernel-irqchip=on, please use 'split|off'.");
30426333e93cSRadim Krčmář         return false;
30436333e93cSRadim Krčmář     }
3044e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) {
3045e6b6af05SRadim Krčmář         error_setg(errp, "eim=on cannot be selected without intremap=on");
3046e6b6af05SRadim Krčmář         return false;
3047e6b6af05SRadim Krčmář     }
3048e6b6af05SRadim Krčmář 
3049e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_AUTO) {
3050fb506e70SRadim Krčmář         s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim)
3051fb506e70SRadim Krčmář                       && x86_iommu->intr_supported ?
3052e6b6af05SRadim Krčmář                                               ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF;
3053e6b6af05SRadim Krčmář     }
3054fb506e70SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) {
3055fb506e70SRadim Krčmář         if (!kvm_irqchip_in_kernel()) {
3056fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split");
3057fb506e70SRadim Krčmář             return false;
3058fb506e70SRadim Krčmář         }
3059fb506e70SRadim Krčmář         if (!kvm_enable_x2apic()) {
3060fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires support on the KVM side"
3061fb506e70SRadim Krčmář                              "(X2APIC_API, first shipped in v4.7)");
3062fb506e70SRadim Krčmář             return false;
3063fb506e70SRadim Krčmář         }
3064fb506e70SRadim Krčmář     }
3065e6b6af05SRadim Krčmář 
306637f51384SPrasad Singamsetty     /* Currently only address widths supported are 39 and 48 bits */
306737f51384SPrasad Singamsetty     if ((s->aw_bits != VTD_HOST_AW_39BIT) &&
306837f51384SPrasad Singamsetty         (s->aw_bits != VTD_HOST_AW_48BIT)) {
306937f51384SPrasad Singamsetty         error_setg(errp, "Supported values for x-aw-bits are: %d, %d",
307037f51384SPrasad Singamsetty                    VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT);
307137f51384SPrasad Singamsetty         return false;
307237f51384SPrasad Singamsetty     }
307337f51384SPrasad Singamsetty 
30746333e93cSRadim Krčmář     return true;
30756333e93cSRadim Krčmář }
30766333e93cSRadim Krčmář 
30771da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
30781da12ec4SLe Tan {
3079ef0e8fc7SEduardo Habkost     MachineState *ms = MACHINE(qdev_get_machine());
308029396ed9SMohammed Gamal     PCMachineState *pcms = PC_MACHINE(ms);
308129396ed9SMohammed Gamal     PCIBus *bus = pcms->bus;
30821da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
30834684a204SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev);
30841da12ec4SLe Tan 
3085fb9f5926SDavid Kiarie     x86_iommu->type = TYPE_INTEL;
30866333e93cSRadim Krčmář 
3087e6b6af05SRadim Krčmář     if (!vtd_decide_config(s, errp)) {
30886333e93cSRadim Krčmář         return;
30896333e93cSRadim Krčmář     }
30906333e93cSRadim Krčmář 
3091dd4d607eSPeter Xu     QLIST_INIT(&s->notifiers_list);
30927df953bdSKnut Omang     memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num));
30931da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
30941da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
30951da12ec4SLe Tan     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem);
3096b5a280c0SLe Tan     /* No corresponding destroy */
3097b5a280c0SLe Tan     s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
3098b5a280c0SLe Tan                                      g_free, g_free);
30997df953bdSKnut Omang     s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
31007df953bdSKnut Omang                                               g_free, g_free);
31011da12ec4SLe Tan     vtd_init(s);
3102621d983aSMarcel Apfelbaum     sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
3103621d983aSMarcel Apfelbaum     pci_setup_iommu(bus, vtd_host_dma_iommu, dev);
3104cb135f59SPeter Xu     /* Pseudo address space under root PCI bus. */
3105cb135f59SPeter Xu     pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC);
31061da12ec4SLe Tan }
31071da12ec4SLe Tan 
31081da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
31091da12ec4SLe Tan {
31101da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
31111c7955c4SPeter Xu     X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass);
31121da12ec4SLe Tan 
31131da12ec4SLe Tan     dc->reset = vtd_reset;
31141da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
31151da12ec4SLe Tan     dc->props = vtd_properties;
3116621d983aSMarcel Apfelbaum     dc->hotpluggable = false;
31171c7955c4SPeter Xu     x86_class->realize = vtd_realize;
31188b5ed7dfSPeter Xu     x86_class->int_remap = vtd_int_remap;
31198ab5700cSEduardo Habkost     /* Supported by the pc-q35-* machine types */
3120e4f4fb1eSEduardo Habkost     dc->user_creatable = true;
31211da12ec4SLe Tan }
31221da12ec4SLe Tan 
31231da12ec4SLe Tan static const TypeInfo vtd_info = {
31241da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
31251c7955c4SPeter Xu     .parent        = TYPE_X86_IOMMU_DEVICE,
31261da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
31271da12ec4SLe Tan     .class_init    = vtd_class_init,
31281da12ec4SLe Tan };
31291da12ec4SLe Tan 
31301221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass,
31311221a474SAlexey Kardashevskiy                                                      void *data)
31321221a474SAlexey Kardashevskiy {
31331221a474SAlexey Kardashevskiy     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
31341221a474SAlexey Kardashevskiy 
31351221a474SAlexey Kardashevskiy     imrc->translate = vtd_iommu_translate;
31361221a474SAlexey Kardashevskiy     imrc->notify_flag_changed = vtd_iommu_notify_flag_changed;
31371221a474SAlexey Kardashevskiy     imrc->replay = vtd_iommu_replay;
31381221a474SAlexey Kardashevskiy }
31391221a474SAlexey Kardashevskiy 
31401221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = {
31411221a474SAlexey Kardashevskiy     .parent = TYPE_IOMMU_MEMORY_REGION,
31421221a474SAlexey Kardashevskiy     .name = TYPE_INTEL_IOMMU_MEMORY_REGION,
31431221a474SAlexey Kardashevskiy     .class_init = vtd_iommu_memory_region_class_init,
31441221a474SAlexey Kardashevskiy };
31451221a474SAlexey Kardashevskiy 
31461da12ec4SLe Tan static void vtd_register_types(void)
31471da12ec4SLe Tan {
31481da12ec4SLe Tan     type_register_static(&vtd_info);
31491221a474SAlexey Kardashevskiy     type_register_static(&vtd_iommu_memory_region_info);
31501da12ec4SLe Tan }
31511da12ec4SLe Tan 
31521da12ec4SLe Tan type_init(vtd_register_types)
3153