11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 22b6a0aa05SPeter Maydell #include "qemu/osdep.h" 234684a204SPeter Xu #include "qemu/error-report.h" 246333e93cSRadim Krčmář #include "qapi/error.h" 251da12ec4SLe Tan #include "hw/sysbus.h" 261da12ec4SLe Tan #include "exec/address-spaces.h" 271da12ec4SLe Tan #include "intel_iommu_internal.h" 287df953bdSKnut Omang #include "hw/pci/pci.h" 293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h" 30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h" 31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h" 3204af0e18SPeter Xu #include "hw/boards.h" 3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h" 34cb135f59SPeter Xu #include "hw/pci-host/q35.h" 354684a204SPeter Xu #include "sysemu/kvm.h" 3632946019SRadim Krčmář #include "hw/i386/apic_internal.h" 37fb506e70SRadim Krčmář #include "kvm_i386.h" 38bc535e59SPeter Xu #include "trace.h" 391da12ec4SLe Tan 40*2cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s); 41*2cc9ddccSPeter Xu 421da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val, 431da12ec4SLe Tan uint64_t wmask, uint64_t w1cmask) 441da12ec4SLe Tan { 451da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 461da12ec4SLe Tan stq_le_p(&s->wmask[addr], wmask); 471da12ec4SLe Tan stq_le_p(&s->w1cmask[addr], w1cmask); 481da12ec4SLe Tan } 491da12ec4SLe Tan 501da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask) 511da12ec4SLe Tan { 521da12ec4SLe Tan stq_le_p(&s->womask[addr], mask); 531da12ec4SLe Tan } 541da12ec4SLe Tan 551da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val, 561da12ec4SLe Tan uint32_t wmask, uint32_t w1cmask) 571da12ec4SLe Tan { 581da12ec4SLe Tan stl_le_p(&s->csr[addr], val); 591da12ec4SLe Tan stl_le_p(&s->wmask[addr], wmask); 601da12ec4SLe Tan stl_le_p(&s->w1cmask[addr], w1cmask); 611da12ec4SLe Tan } 621da12ec4SLe Tan 631da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask) 641da12ec4SLe Tan { 651da12ec4SLe Tan stl_le_p(&s->womask[addr], mask); 661da12ec4SLe Tan } 671da12ec4SLe Tan 681da12ec4SLe Tan /* "External" get/set operations */ 691da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val) 701da12ec4SLe Tan { 711da12ec4SLe Tan uint64_t oldval = ldq_le_p(&s->csr[addr]); 721da12ec4SLe Tan uint64_t wmask = ldq_le_p(&s->wmask[addr]); 731da12ec4SLe Tan uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]); 741da12ec4SLe Tan stq_le_p(&s->csr[addr], 751da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 761da12ec4SLe Tan } 771da12ec4SLe Tan 781da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val) 791da12ec4SLe Tan { 801da12ec4SLe Tan uint32_t oldval = ldl_le_p(&s->csr[addr]); 811da12ec4SLe Tan uint32_t wmask = ldl_le_p(&s->wmask[addr]); 821da12ec4SLe Tan uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]); 831da12ec4SLe Tan stl_le_p(&s->csr[addr], 841da12ec4SLe Tan ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val)); 851da12ec4SLe Tan } 861da12ec4SLe Tan 871da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr) 881da12ec4SLe Tan { 891da12ec4SLe Tan uint64_t val = ldq_le_p(&s->csr[addr]); 901da12ec4SLe Tan uint64_t womask = ldq_le_p(&s->womask[addr]); 911da12ec4SLe Tan return val & ~womask; 921da12ec4SLe Tan } 931da12ec4SLe Tan 941da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr) 951da12ec4SLe Tan { 961da12ec4SLe Tan uint32_t val = ldl_le_p(&s->csr[addr]); 971da12ec4SLe Tan uint32_t womask = ldl_le_p(&s->womask[addr]); 981da12ec4SLe Tan return val & ~womask; 991da12ec4SLe Tan } 1001da12ec4SLe Tan 1011da12ec4SLe Tan /* "Internal" get/set operations */ 1021da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr) 1031da12ec4SLe Tan { 1041da12ec4SLe Tan return ldq_le_p(&s->csr[addr]); 1051da12ec4SLe Tan } 1061da12ec4SLe Tan 1071da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr) 1081da12ec4SLe Tan { 1091da12ec4SLe Tan return ldl_le_p(&s->csr[addr]); 1101da12ec4SLe Tan } 1111da12ec4SLe Tan 1121da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val) 1131da12ec4SLe Tan { 1141da12ec4SLe Tan stq_le_p(&s->csr[addr], val); 1151da12ec4SLe Tan } 1161da12ec4SLe Tan 1171da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr, 1181da12ec4SLe Tan uint32_t clear, uint32_t mask) 1191da12ec4SLe Tan { 1201da12ec4SLe Tan uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask; 1211da12ec4SLe Tan stl_le_p(&s->csr[addr], new_val); 1221da12ec4SLe Tan return new_val; 1231da12ec4SLe Tan } 1241da12ec4SLe Tan 1251da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr, 1261da12ec4SLe Tan uint64_t clear, uint64_t mask) 1271da12ec4SLe Tan { 1281da12ec4SLe Tan uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask; 1291da12ec4SLe Tan stq_le_p(&s->csr[addr], new_val); 1301da12ec4SLe Tan return new_val; 1311da12ec4SLe Tan } 1321da12ec4SLe Tan 1331d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s) 1341d9efa73SPeter Xu { 1351d9efa73SPeter Xu qemu_mutex_lock(&s->iommu_lock); 1361d9efa73SPeter Xu } 1371d9efa73SPeter Xu 1381d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s) 1391d9efa73SPeter Xu { 1401d9efa73SPeter Xu qemu_mutex_unlock(&s->iommu_lock); 1411d9efa73SPeter Xu } 1421d9efa73SPeter Xu 1434f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */ 1444f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as) 1454f8a62a9SPeter Xu { 1464f8a62a9SPeter Xu return as->notifier_flags & IOMMU_NOTIFIER_MAP; 1474f8a62a9SPeter Xu } 1484f8a62a9SPeter Xu 149b5a280c0SLe Tan /* GHashTable functions */ 150b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2) 151b5a280c0SLe Tan { 152b5a280c0SLe Tan return *((const uint64_t *)v1) == *((const uint64_t *)v2); 153b5a280c0SLe Tan } 154b5a280c0SLe Tan 155b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v) 156b5a280c0SLe Tan { 157b5a280c0SLe Tan return (guint)*(const uint64_t *)v; 158b5a280c0SLe Tan } 159b5a280c0SLe Tan 160b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value, 161b5a280c0SLe Tan gpointer user_data) 162b5a280c0SLe Tan { 163b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 164b5a280c0SLe Tan uint16_t domain_id = *(uint16_t *)user_data; 165b5a280c0SLe Tan return entry->domain_id == domain_id; 166b5a280c0SLe Tan } 167b5a280c0SLe Tan 168d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */ 169d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level) 170d66b969bSJason Wang { 1717e58326aSPeter Xu assert(level != 0); 172d66b969bSJason Wang return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS; 173d66b969bSJason Wang } 174d66b969bSJason Wang 175d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level) 176d66b969bSJason Wang { 177d66b969bSJason Wang return ~((1ULL << vtd_slpt_level_shift(level)) - 1); 178d66b969bSJason Wang } 179d66b969bSJason Wang 180b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value, 181b5a280c0SLe Tan gpointer user_data) 182b5a280c0SLe Tan { 183b5a280c0SLe Tan VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value; 184b5a280c0SLe Tan VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data; 185d66b969bSJason Wang uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask; 186d66b969bSJason Wang uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K; 187b5a280c0SLe Tan return (entry->domain_id == info->domain_id) && 188d66b969bSJason Wang (((entry->gfn & info->mask) == gfn) || 189d66b969bSJason Wang (entry->gfn == gfn_tlb)); 190b5a280c0SLe Tan } 191b5a280c0SLe Tan 192d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of 1931d9efa73SPeter Xu * IntelIOMMUState to 1. Must be called with IOMMU lock held. 194d92fa2dcSLe Tan */ 1951d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s) 196d92fa2dcSLe Tan { 197d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1987df953bdSKnut Omang VTDBus *vtd_bus; 1997df953bdSKnut Omang GHashTableIter bus_it; 200d92fa2dcSLe Tan uint32_t devfn_it; 201d92fa2dcSLe Tan 2027feb51b7SPeter Xu trace_vtd_context_cache_reset(); 2037feb51b7SPeter Xu 2047df953bdSKnut Omang g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr); 2057df953bdSKnut Omang 2067df953bdSKnut Omang while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) { 207bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 2087df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 209d92fa2dcSLe Tan if (!vtd_as) { 210d92fa2dcSLe Tan continue; 211d92fa2dcSLe Tan } 212d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 213d92fa2dcSLe Tan } 214d92fa2dcSLe Tan } 215d92fa2dcSLe Tan s->context_cache_gen = 1; 216d92fa2dcSLe Tan } 217d92fa2dcSLe Tan 2181d9efa73SPeter Xu /* Must be called with IOMMU lock held. */ 2191d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s) 220b5a280c0SLe Tan { 221b5a280c0SLe Tan assert(s->iotlb); 222b5a280c0SLe Tan g_hash_table_remove_all(s->iotlb); 223b5a280c0SLe Tan } 224b5a280c0SLe Tan 2251d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s) 2261d9efa73SPeter Xu { 2271d9efa73SPeter Xu vtd_iommu_lock(s); 2281d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 2291d9efa73SPeter Xu vtd_iommu_unlock(s); 2301d9efa73SPeter Xu } 2311d9efa73SPeter Xu 23206aba4caSPeter Xu static void vtd_reset_caches(IntelIOMMUState *s) 23306aba4caSPeter Xu { 23406aba4caSPeter Xu vtd_iommu_lock(s); 23506aba4caSPeter Xu vtd_reset_iotlb_locked(s); 23606aba4caSPeter Xu vtd_reset_context_cache_locked(s); 23706aba4caSPeter Xu vtd_iommu_unlock(s); 23806aba4caSPeter Xu } 23906aba4caSPeter Xu 240bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id, 241d66b969bSJason Wang uint32_t level) 242d66b969bSJason Wang { 243d66b969bSJason Wang return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) | 244d66b969bSJason Wang ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT); 245d66b969bSJason Wang } 246d66b969bSJason Wang 247d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level) 248d66b969bSJason Wang { 249d66b969bSJason Wang return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K; 250d66b969bSJason Wang } 251d66b969bSJason Wang 2521d9efa73SPeter Xu /* Must be called with IOMMU lock held */ 253b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id, 254b5a280c0SLe Tan hwaddr addr) 255b5a280c0SLe Tan { 256d66b969bSJason Wang VTDIOTLBEntry *entry; 257b5a280c0SLe Tan uint64_t key; 258d66b969bSJason Wang int level; 259b5a280c0SLe Tan 260d66b969bSJason Wang for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) { 261d66b969bSJason Wang key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level), 262d66b969bSJason Wang source_id, level); 263d66b969bSJason Wang entry = g_hash_table_lookup(s->iotlb, &key); 264d66b969bSJason Wang if (entry) { 265d66b969bSJason Wang goto out; 266d66b969bSJason Wang } 267d66b969bSJason Wang } 268b5a280c0SLe Tan 269d66b969bSJason Wang out: 270d66b969bSJason Wang return entry; 271b5a280c0SLe Tan } 272b5a280c0SLe Tan 2731d9efa73SPeter Xu /* Must be with IOMMU lock held */ 274b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id, 275b5a280c0SLe Tan uint16_t domain_id, hwaddr addr, uint64_t slpte, 27607f7b733SPeter Xu uint8_t access_flags, uint32_t level) 277b5a280c0SLe Tan { 278b5a280c0SLe Tan VTDIOTLBEntry *entry = g_malloc(sizeof(*entry)); 279b5a280c0SLe Tan uint64_t *key = g_malloc(sizeof(*key)); 280d66b969bSJason Wang uint64_t gfn = vtd_get_iotlb_gfn(addr, level); 281b5a280c0SLe Tan 2826c441e1dSPeter Xu trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id); 283b5a280c0SLe Tan if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) { 2846c441e1dSPeter Xu trace_vtd_iotlb_reset("iotlb exceeds size limit"); 2851d9efa73SPeter Xu vtd_reset_iotlb_locked(s); 286b5a280c0SLe Tan } 287b5a280c0SLe Tan 288b5a280c0SLe Tan entry->gfn = gfn; 289b5a280c0SLe Tan entry->domain_id = domain_id; 290b5a280c0SLe Tan entry->slpte = slpte; 29107f7b733SPeter Xu entry->access_flags = access_flags; 292d66b969bSJason Wang entry->mask = vtd_slpt_level_page_mask(level); 293d66b969bSJason Wang *key = vtd_get_iotlb_key(gfn, source_id, level); 294b5a280c0SLe Tan g_hash_table_replace(s->iotlb, key, entry); 295b5a280c0SLe Tan } 296b5a280c0SLe Tan 2971da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an 2981da12ec4SLe Tan * interrupt via MSI. 2991da12ec4SLe Tan */ 3001da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg, 3011da12ec4SLe Tan hwaddr mesg_data_reg) 3021da12ec4SLe Tan { 30332946019SRadim Krčmář MSIMessage msi; 3041da12ec4SLe Tan 3051da12ec4SLe Tan assert(mesg_data_reg < DMAR_REG_SIZE); 3061da12ec4SLe Tan assert(mesg_addr_reg < DMAR_REG_SIZE); 3071da12ec4SLe Tan 30832946019SRadim Krčmář msi.address = vtd_get_long_raw(s, mesg_addr_reg); 30932946019SRadim Krčmář msi.data = vtd_get_long_raw(s, mesg_data_reg); 3101da12ec4SLe Tan 3117feb51b7SPeter Xu trace_vtd_irq_generate(msi.address, msi.data); 3127feb51b7SPeter Xu 31332946019SRadim Krčmář apic_get_class()->send_msi(&msi); 3141da12ec4SLe Tan } 3151da12ec4SLe Tan 3161da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met. 3171da12ec4SLe Tan * Notice that the value of FSTS_REG being passed to it should be the one 3181da12ec4SLe Tan * before any update. 3191da12ec4SLe Tan */ 3201da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts) 3211da12ec4SLe Tan { 3221da12ec4SLe Tan if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO || 3231da12ec4SLe Tan pre_fsts & VTD_FSTS_IQE) { 3241376211fSPeter Xu error_report_once("There are previous interrupt conditions " 3257feb51b7SPeter Xu "to be serviced by software, fault event " 3261376211fSPeter Xu "is not generated"); 3271da12ec4SLe Tan return; 3281da12ec4SLe Tan } 3291da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP); 3301da12ec4SLe Tan if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) { 3311376211fSPeter Xu error_report_once("Interrupt Mask set, irq is not generated"); 3321da12ec4SLe Tan } else { 3331da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 3341da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 3351da12ec4SLe Tan } 3361da12ec4SLe Tan } 3371da12ec4SLe Tan 3381da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by 3391da12ec4SLe Tan * @index is Set. 3401da12ec4SLe Tan */ 3411da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index) 3421da12ec4SLe Tan { 3431da12ec4SLe Tan /* Each reg is 128-bit */ 3441da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3451da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3461da12ec4SLe Tan 3471da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3481da12ec4SLe Tan 3491da12ec4SLe Tan return vtd_get_quad_raw(s, addr) & VTD_FRCD_F; 3501da12ec4SLe Tan } 3511da12ec4SLe Tan 3521da12ec4SLe Tan /* Update the PPF field of Fault Status Register. 3531da12ec4SLe Tan * Should be called whenever change the F field of any fault recording 3541da12ec4SLe Tan * registers. 3551da12ec4SLe Tan */ 3561da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s) 3571da12ec4SLe Tan { 3581da12ec4SLe Tan uint32_t i; 3591da12ec4SLe Tan uint32_t ppf_mask = 0; 3601da12ec4SLe Tan 3611da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 3621da12ec4SLe Tan if (vtd_is_frcd_set(s, i)) { 3631da12ec4SLe Tan ppf_mask = VTD_FSTS_PPF; 3641da12ec4SLe Tan break; 3651da12ec4SLe Tan } 3661da12ec4SLe Tan } 3671da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask); 3687feb51b7SPeter Xu trace_vtd_fsts_ppf(!!ppf_mask); 3691da12ec4SLe Tan } 3701da12ec4SLe Tan 3711da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index) 3721da12ec4SLe Tan { 3731da12ec4SLe Tan /* Each reg is 128-bit */ 3741da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3751da12ec4SLe Tan addr += 8; /* Access the high 64-bit half */ 3761da12ec4SLe Tan 3771da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3781da12ec4SLe Tan 3791da12ec4SLe Tan vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F); 3801da12ec4SLe Tan vtd_update_fsts_ppf(s); 3811da12ec4SLe Tan } 3821da12ec4SLe Tan 3831da12ec4SLe Tan /* Must not update F field now, should be done later */ 3841da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index, 3851da12ec4SLe Tan uint16_t source_id, hwaddr addr, 3861da12ec4SLe Tan VTDFaultReason fault, bool is_write) 3871da12ec4SLe Tan { 3881da12ec4SLe Tan uint64_t hi = 0, lo; 3891da12ec4SLe Tan hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4); 3901da12ec4SLe Tan 3911da12ec4SLe Tan assert(index < DMAR_FRCD_REG_NR); 3921da12ec4SLe Tan 3931da12ec4SLe Tan lo = VTD_FRCD_FI(addr); 3941da12ec4SLe Tan hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault); 3951da12ec4SLe Tan if (!is_write) { 3961da12ec4SLe Tan hi |= VTD_FRCD_T; 3971da12ec4SLe Tan } 3981da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr, lo); 3991da12ec4SLe Tan vtd_set_quad_raw(s, frcd_reg_addr + 8, hi); 4007feb51b7SPeter Xu 4017feb51b7SPeter Xu trace_vtd_frr_new(index, hi, lo); 4021da12ec4SLe Tan } 4031da12ec4SLe Tan 4041da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */ 4051da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id) 4061da12ec4SLe Tan { 4071da12ec4SLe Tan uint32_t i; 4081da12ec4SLe Tan uint64_t frcd_reg; 4091da12ec4SLe Tan hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */ 4101da12ec4SLe Tan 4111da12ec4SLe Tan for (i = 0; i < DMAR_FRCD_REG_NR; i++) { 4121da12ec4SLe Tan frcd_reg = vtd_get_quad_raw(s, addr); 4131da12ec4SLe Tan if ((frcd_reg & VTD_FRCD_F) && 4141da12ec4SLe Tan ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) { 4151da12ec4SLe Tan return true; 4161da12ec4SLe Tan } 4171da12ec4SLe Tan addr += 16; /* 128-bit for each */ 4181da12ec4SLe Tan } 4191da12ec4SLe Tan return false; 4201da12ec4SLe Tan } 4211da12ec4SLe Tan 4221da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */ 4231da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id, 4241da12ec4SLe Tan hwaddr addr, VTDFaultReason fault, 4251da12ec4SLe Tan bool is_write) 4261da12ec4SLe Tan { 4271da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 4281da12ec4SLe Tan 4291da12ec4SLe Tan assert(fault < VTD_FR_MAX); 4301da12ec4SLe Tan 4311da12ec4SLe Tan if (fault == VTD_FR_RESERVED_ERR) { 4321da12ec4SLe Tan /* This is not a normal fault reason case. Drop it. */ 4331da12ec4SLe Tan return; 4341da12ec4SLe Tan } 4357feb51b7SPeter Xu 4367feb51b7SPeter Xu trace_vtd_dmar_fault(source_id, fault, addr, is_write); 4377feb51b7SPeter Xu 4381da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PFO) { 4391376211fSPeter Xu error_report_once("New fault is not recorded due to " 4401376211fSPeter Xu "Primary Fault Overflow"); 4411da12ec4SLe Tan return; 4421da12ec4SLe Tan } 4437feb51b7SPeter Xu 4441da12ec4SLe Tan if (vtd_try_collapse_fault(s, source_id)) { 4451376211fSPeter Xu error_report_once("New fault is not recorded due to " 4461376211fSPeter Xu "compression of faults"); 4471da12ec4SLe Tan return; 4481da12ec4SLe Tan } 4497feb51b7SPeter Xu 4501da12ec4SLe Tan if (vtd_is_frcd_set(s, s->next_frcd_reg)) { 4511376211fSPeter Xu error_report_once("Next Fault Recording Reg is used, " 4521376211fSPeter Xu "new fault is not recorded, set PFO field"); 4531da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO); 4541da12ec4SLe Tan return; 4551da12ec4SLe Tan } 4561da12ec4SLe Tan 4571da12ec4SLe Tan vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write); 4581da12ec4SLe Tan 4591da12ec4SLe Tan if (fsts_reg & VTD_FSTS_PPF) { 4601376211fSPeter Xu error_report_once("There are pending faults already, " 4611376211fSPeter Xu "fault event is not generated"); 4621da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); 4631da12ec4SLe Tan s->next_frcd_reg++; 4641da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4651da12ec4SLe Tan s->next_frcd_reg = 0; 4661da12ec4SLe Tan } 4671da12ec4SLe Tan } else { 4681da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK, 4691da12ec4SLe Tan VTD_FSTS_FRI(s->next_frcd_reg)); 4701da12ec4SLe Tan vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */ 4711da12ec4SLe Tan s->next_frcd_reg++; 4721da12ec4SLe Tan if (s->next_frcd_reg == DMAR_FRCD_REG_NR) { 4731da12ec4SLe Tan s->next_frcd_reg = 0; 4741da12ec4SLe Tan } 4751da12ec4SLe Tan /* This case actually cause the PPF to be Set. 4761da12ec4SLe Tan * So generate fault event (interrupt). 4771da12ec4SLe Tan */ 4781da12ec4SLe Tan vtd_generate_fault_event(s, fsts_reg); 4791da12ec4SLe Tan } 4801da12ec4SLe Tan } 4811da12ec4SLe Tan 482ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error 483ed7b8fbcSLe Tan * conditions. 484ed7b8fbcSLe Tan */ 485ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s) 486ed7b8fbcSLe Tan { 487ed7b8fbcSLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 488ed7b8fbcSLe Tan 489ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE); 490ed7b8fbcSLe Tan vtd_generate_fault_event(s, fsts_reg); 491ed7b8fbcSLe Tan } 492ed7b8fbcSLe Tan 493ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */ 494ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s) 495ed7b8fbcSLe Tan { 496ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) { 497bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("One pending, skip current"); 498ed7b8fbcSLe Tan return; 499ed7b8fbcSLe Tan } 500ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC); 501ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP); 502ed7b8fbcSLe Tan if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) { 503bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, " 504bc535e59SPeter Xu "new event not generated"); 505ed7b8fbcSLe Tan return; 506ed7b8fbcSLe Tan } else { 507ed7b8fbcSLe Tan /* Generate the interrupt event */ 508bc535e59SPeter Xu trace_vtd_inv_desc_wait_irq("Generating complete event"); 509ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 510ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 511ed7b8fbcSLe Tan } 512ed7b8fbcSLe Tan } 513ed7b8fbcSLe Tan 5141da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root) 5151da12ec4SLe Tan { 5161da12ec4SLe Tan return root->val & VTD_ROOT_ENTRY_P; 5171da12ec4SLe Tan } 5181da12ec4SLe Tan 5191da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index, 5201da12ec4SLe Tan VTDRootEntry *re) 5211da12ec4SLe Tan { 5221da12ec4SLe Tan dma_addr_t addr; 5231da12ec4SLe Tan 5241da12ec4SLe Tan addr = s->root + index * sizeof(*re); 5251da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) { 5266c441e1dSPeter Xu trace_vtd_re_invalid(re->rsvd, re->val); 5271da12ec4SLe Tan re->val = 0; 5281da12ec4SLe Tan return -VTD_FR_ROOT_TABLE_INV; 5291da12ec4SLe Tan } 5301da12ec4SLe Tan re->val = le64_to_cpu(re->val); 5311da12ec4SLe Tan return 0; 5321da12ec4SLe Tan } 5331da12ec4SLe Tan 5348f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context) 5351da12ec4SLe Tan { 5361da12ec4SLe Tan return context->lo & VTD_CONTEXT_ENTRY_P; 5371da12ec4SLe Tan } 5381da12ec4SLe Tan 5391da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index, 5401da12ec4SLe Tan VTDContextEntry *ce) 5411da12ec4SLe Tan { 5421da12ec4SLe Tan dma_addr_t addr; 5431da12ec4SLe Tan 5446c441e1dSPeter Xu /* we have checked that root entry is present */ 5451da12ec4SLe Tan addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce); 5461da12ec4SLe Tan if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) { 5476c441e1dSPeter Xu trace_vtd_re_invalid(root->rsvd, root->val); 5481da12ec4SLe Tan return -VTD_FR_CONTEXT_TABLE_INV; 5491da12ec4SLe Tan } 5501da12ec4SLe Tan ce->lo = le64_to_cpu(ce->lo); 5511da12ec4SLe Tan ce->hi = le64_to_cpu(ce->hi); 5521da12ec4SLe Tan return 0; 5531da12ec4SLe Tan } 5541da12ec4SLe Tan 5558f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce) 5561da12ec4SLe Tan { 5571da12ec4SLe Tan return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR; 5581da12ec4SLe Tan } 5591da12ec4SLe Tan 56037f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw) 5611da12ec4SLe Tan { 56237f51384SPrasad Singamsetty return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw); 5631da12ec4SLe Tan } 5641da12ec4SLe Tan 5651da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */ 5661da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level) 5671da12ec4SLe Tan { 5681da12ec4SLe Tan return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK); 5691da12ec4SLe Tan } 5701da12ec4SLe Tan 5711da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */ 5721da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index) 5731da12ec4SLe Tan { 5741da12ec4SLe Tan uint64_t slpte; 5751da12ec4SLe Tan 5761da12ec4SLe Tan assert(index < VTD_SL_PT_ENTRY_NR); 5771da12ec4SLe Tan 5781da12ec4SLe Tan if (dma_memory_read(&address_space_memory, 5791da12ec4SLe Tan base_addr + index * sizeof(slpte), &slpte, 5801da12ec4SLe Tan sizeof(slpte))) { 5811da12ec4SLe Tan slpte = (uint64_t)-1; 5821da12ec4SLe Tan return slpte; 5831da12ec4SLe Tan } 5841da12ec4SLe Tan slpte = le64_to_cpu(slpte); 5851da12ec4SLe Tan return slpte; 5861da12ec4SLe Tan } 5871da12ec4SLe Tan 5886e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset 5896e905564SPeter Xu * of current level. 5901da12ec4SLe Tan */ 5916e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level) 5921da12ec4SLe Tan { 5936e905564SPeter Xu return (iova >> vtd_slpt_level_shift(level)) & 5941da12ec4SLe Tan ((1ULL << VTD_SL_LEVEL_BITS) - 1); 5951da12ec4SLe Tan } 5961da12ec4SLe Tan 5971da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */ 5981da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level) 5991da12ec4SLe Tan { 6001da12ec4SLe Tan return VTD_CAP_SAGAW_MASK & s->cap & 6011da12ec4SLe Tan (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT)); 6021da12ec4SLe Tan } 6031da12ec4SLe Tan 6041da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level 6051da12ec4SLe Tan * page-table walk from the Address Width field of context-entry. 6061da12ec4SLe Tan */ 6078f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce) 6081da12ec4SLe Tan { 6091da12ec4SLe Tan return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW); 6101da12ec4SLe Tan } 6111da12ec4SLe Tan 6128f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce) 6131da12ec4SLe Tan { 6141da12ec4SLe Tan return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9; 6151da12ec4SLe Tan } 6161da12ec4SLe Tan 617127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce) 618127ff5c3SPeter Xu { 619127ff5c3SPeter Xu return ce->lo & VTD_CONTEXT_ENTRY_TT; 620127ff5c3SPeter Xu } 621127ff5c3SPeter Xu 622f80c9874SPeter Xu /* Return true if check passed, otherwise false */ 623f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu, 624f80c9874SPeter Xu VTDContextEntry *ce) 625f80c9874SPeter Xu { 626f80c9874SPeter Xu switch (vtd_ce_get_type(ce)) { 627f80c9874SPeter Xu case VTD_CONTEXT_TT_MULTI_LEVEL: 628f80c9874SPeter Xu /* Always supported */ 629f80c9874SPeter Xu break; 630f80c9874SPeter Xu case VTD_CONTEXT_TT_DEV_IOTLB: 631f80c9874SPeter Xu if (!x86_iommu->dt_supported) { 632f80c9874SPeter Xu return false; 633f80c9874SPeter Xu } 634f80c9874SPeter Xu break; 635dbaabb25SPeter Xu case VTD_CONTEXT_TT_PASS_THROUGH: 636dbaabb25SPeter Xu if (!x86_iommu->pt_supported) { 637dbaabb25SPeter Xu return false; 638dbaabb25SPeter Xu } 639dbaabb25SPeter Xu break; 640f80c9874SPeter Xu default: 641f80c9874SPeter Xu /* Unknwon type */ 642f80c9874SPeter Xu return false; 643f80c9874SPeter Xu } 644f80c9874SPeter Xu return true; 645f80c9874SPeter Xu } 646f80c9874SPeter Xu 64737f51384SPrasad Singamsetty static inline uint64_t vtd_iova_limit(VTDContextEntry *ce, uint8_t aw) 648f06a696dSPeter Xu { 6498f7d7161SPeter Xu uint32_t ce_agaw = vtd_ce_get_agaw(ce); 65037f51384SPrasad Singamsetty return 1ULL << MIN(ce_agaw, aw); 651f06a696dSPeter Xu } 652f06a696dSPeter Xu 653f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */ 65437f51384SPrasad Singamsetty static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce, 65537f51384SPrasad Singamsetty uint8_t aw) 656f06a696dSPeter Xu { 657f06a696dSPeter Xu /* 658f06a696dSPeter Xu * Check if @iova is above 2^X-1, where X is the minimum of MGAW 659f06a696dSPeter Xu * in CAP_REG and AW in context-entry. 660f06a696dSPeter Xu */ 66137f51384SPrasad Singamsetty return !(iova & ~(vtd_iova_limit(ce, aw) - 1)); 662f06a696dSPeter Xu } 663f06a696dSPeter Xu 66492e5d85eSPrasad Singamsetty /* 66592e5d85eSPrasad Singamsetty * Rsvd field masks for spte: 66692e5d85eSPrasad Singamsetty * Index [1] to [4] 4k pages 66792e5d85eSPrasad Singamsetty * Index [5] to [8] large pages 66892e5d85eSPrasad Singamsetty */ 66992e5d85eSPrasad Singamsetty static uint64_t vtd_paging_entry_rsvd_field[9]; 6701da12ec4SLe Tan 6711da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level) 6721da12ec4SLe Tan { 6731da12ec4SLe Tan if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) { 6741da12ec4SLe Tan /* Maybe large page */ 6751da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level + 4]; 6761da12ec4SLe Tan } else { 6771da12ec4SLe Tan return slpte & vtd_paging_entry_rsvd_field[level]; 6781da12ec4SLe Tan } 6791da12ec4SLe Tan } 6801da12ec4SLe Tan 681dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */ 682dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num) 683dbaabb25SPeter Xu { 684dbaabb25SPeter Xu VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num]; 685dbaabb25SPeter Xu if (!vtd_bus) { 686dbaabb25SPeter Xu /* 687dbaabb25SPeter Xu * Iterate over the registered buses to find the one which 688dbaabb25SPeter Xu * currently hold this bus number, and update the bus_num 689dbaabb25SPeter Xu * lookup table: 690dbaabb25SPeter Xu */ 691dbaabb25SPeter Xu GHashTableIter iter; 692dbaabb25SPeter Xu 693dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 694dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 695dbaabb25SPeter Xu if (pci_bus_num(vtd_bus->bus) == bus_num) { 696dbaabb25SPeter Xu s->vtd_as_by_bus_num[bus_num] = vtd_bus; 697dbaabb25SPeter Xu return vtd_bus; 698dbaabb25SPeter Xu } 699dbaabb25SPeter Xu } 700dbaabb25SPeter Xu } 701dbaabb25SPeter Xu return vtd_bus; 702dbaabb25SPeter Xu } 703dbaabb25SPeter Xu 7046e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level 7051da12ec4SLe Tan * of the translation, can be used for deciding the size of large page. 7061da12ec4SLe Tan */ 7076e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write, 7081da12ec4SLe Tan uint64_t *slptep, uint32_t *slpte_level, 70937f51384SPrasad Singamsetty bool *reads, bool *writes, uint8_t aw_bits) 7101da12ec4SLe Tan { 7118f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 7128f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 7131da12ec4SLe Tan uint32_t offset; 7141da12ec4SLe Tan uint64_t slpte; 7151da12ec4SLe Tan uint64_t access_right_check; 7161da12ec4SLe Tan 71737f51384SPrasad Singamsetty if (!vtd_iova_range_check(iova, ce, aw_bits)) { 7184e4abd11SPeter Xu error_report_once("%s: detected IOVA overflow (iova=0x%" PRIx64 ")", 7194e4abd11SPeter Xu __func__, iova); 7201da12ec4SLe Tan return -VTD_FR_ADDR_BEYOND_MGAW; 7211da12ec4SLe Tan } 7221da12ec4SLe Tan 7231da12ec4SLe Tan /* FIXME: what is the Atomics request here? */ 7241da12ec4SLe Tan access_right_check = is_write ? VTD_SL_W : VTD_SL_R; 7251da12ec4SLe Tan 7261da12ec4SLe Tan while (true) { 7276e905564SPeter Xu offset = vtd_iova_level_offset(iova, level); 7281da12ec4SLe Tan slpte = vtd_get_slpte(addr, offset); 7291da12ec4SLe Tan 7301da12ec4SLe Tan if (slpte == (uint64_t)-1) { 7314e4abd11SPeter Xu error_report_once("%s: detected read error on DMAR slpte " 7324e4abd11SPeter Xu "(iova=0x%" PRIx64 ")", __func__, iova); 7338f7d7161SPeter Xu if (level == vtd_ce_get_level(ce)) { 7341da12ec4SLe Tan /* Invalid programming of context-entry */ 7351da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 7361da12ec4SLe Tan } else { 7371da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_INV; 7381da12ec4SLe Tan } 7391da12ec4SLe Tan } 7401da12ec4SLe Tan *reads = (*reads) && (slpte & VTD_SL_R); 7411da12ec4SLe Tan *writes = (*writes) && (slpte & VTD_SL_W); 7421da12ec4SLe Tan if (!(slpte & access_right_check)) { 7434e4abd11SPeter Xu error_report_once("%s: detected slpte permission error " 7444e4abd11SPeter Xu "(iova=0x%" PRIx64 ", level=0x%" PRIx32 ", " 7454e4abd11SPeter Xu "slpte=0x%" PRIx64 ", write=%d)", __func__, 7464e4abd11SPeter Xu iova, level, slpte, is_write); 7471da12ec4SLe Tan return is_write ? -VTD_FR_WRITE : -VTD_FR_READ; 7481da12ec4SLe Tan } 7491da12ec4SLe Tan if (vtd_slpte_nonzero_rsvd(slpte, level)) { 7504e4abd11SPeter Xu error_report_once("%s: detected splte reserve non-zero " 7514e4abd11SPeter Xu "iova=0x%" PRIx64 ", level=0x%" PRIx32 7524e4abd11SPeter Xu "slpte=0x%" PRIx64 ")", __func__, iova, 7534e4abd11SPeter Xu level, slpte); 7541da12ec4SLe Tan return -VTD_FR_PAGING_ENTRY_RSVD; 7551da12ec4SLe Tan } 7561da12ec4SLe Tan 7571da12ec4SLe Tan if (vtd_is_last_slpte(slpte, level)) { 7581da12ec4SLe Tan *slptep = slpte; 7591da12ec4SLe Tan *slpte_level = level; 7601da12ec4SLe Tan return 0; 7611da12ec4SLe Tan } 76237f51384SPrasad Singamsetty addr = vtd_get_slpte_addr(slpte, aw_bits); 7631da12ec4SLe Tan level--; 7641da12ec4SLe Tan } 7651da12ec4SLe Tan } 7661da12ec4SLe Tan 767f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private); 768f06a696dSPeter Xu 769fe215b0cSPeter Xu /** 770fe215b0cSPeter Xu * Constant information used during page walking 771fe215b0cSPeter Xu * 772fe215b0cSPeter Xu * @hook_fn: hook func to be called when detected page 773fe215b0cSPeter Xu * @private: private data to be passed into hook func 774fe215b0cSPeter Xu * @notify_unmap: whether we should notify invalid entries 7752f764fa8SPeter Xu * @as: VT-d address space of the device 776fe215b0cSPeter Xu * @aw: maximum address width 777d118c06eSPeter Xu * @domain: domain ID of the page walk 778fe215b0cSPeter Xu */ 779fe215b0cSPeter Xu typedef struct { 7802f764fa8SPeter Xu VTDAddressSpace *as; 781fe215b0cSPeter Xu vtd_page_walk_hook hook_fn; 782fe215b0cSPeter Xu void *private; 783fe215b0cSPeter Xu bool notify_unmap; 784fe215b0cSPeter Xu uint8_t aw; 785d118c06eSPeter Xu uint16_t domain_id; 786fe215b0cSPeter Xu } vtd_page_walk_info; 787fe215b0cSPeter Xu 788d118c06eSPeter Xu static int vtd_page_walk_one(IOMMUTLBEntry *entry, vtd_page_walk_info *info) 78936d2d52bSPeter Xu { 79063b88968SPeter Xu VTDAddressSpace *as = info->as; 791fe215b0cSPeter Xu vtd_page_walk_hook hook_fn = info->hook_fn; 792fe215b0cSPeter Xu void *private = info->private; 79363b88968SPeter Xu DMAMap target = { 79463b88968SPeter Xu .iova = entry->iova, 79563b88968SPeter Xu .size = entry->addr_mask, 79663b88968SPeter Xu .translated_addr = entry->translated_addr, 79763b88968SPeter Xu .perm = entry->perm, 79863b88968SPeter Xu }; 79963b88968SPeter Xu DMAMap *mapped = iova_tree_find(as->iova_tree, &target); 80063b88968SPeter Xu 80163b88968SPeter Xu if (entry->perm == IOMMU_NONE && !info->notify_unmap) { 80263b88968SPeter Xu trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask); 80363b88968SPeter Xu return 0; 80463b88968SPeter Xu } 805fe215b0cSPeter Xu 80636d2d52bSPeter Xu assert(hook_fn); 80763b88968SPeter Xu 80863b88968SPeter Xu /* Update local IOVA mapped ranges */ 80963b88968SPeter Xu if (entry->perm) { 81063b88968SPeter Xu if (mapped) { 81163b88968SPeter Xu /* If it's exactly the same translation, skip */ 81263b88968SPeter Xu if (!memcmp(mapped, &target, sizeof(target))) { 81363b88968SPeter Xu trace_vtd_page_walk_one_skip_map(entry->iova, entry->addr_mask, 81463b88968SPeter Xu entry->translated_addr); 81563b88968SPeter Xu return 0; 81663b88968SPeter Xu } else { 81763b88968SPeter Xu /* 81863b88968SPeter Xu * Translation changed. Normally this should not 81963b88968SPeter Xu * happen, but it can happen when with buggy guest 82063b88968SPeter Xu * OSes. Note that there will be a small window that 82163b88968SPeter Xu * we don't have map at all. But that's the best 82263b88968SPeter Xu * effort we can do. The ideal way to emulate this is 82363b88968SPeter Xu * atomically modify the PTE to follow what has 82463b88968SPeter Xu * changed, but we can't. One example is that vfio 82563b88968SPeter Xu * driver only has VFIO_IOMMU_[UN]MAP_DMA but no 82663b88968SPeter Xu * interface to modify a mapping (meanwhile it seems 82763b88968SPeter Xu * meaningless to even provide one). Anyway, let's 82863b88968SPeter Xu * mark this as a TODO in case one day we'll have 82963b88968SPeter Xu * a better solution. 83063b88968SPeter Xu */ 83163b88968SPeter Xu IOMMUAccessFlags cache_perm = entry->perm; 83263b88968SPeter Xu int ret; 83363b88968SPeter Xu 83463b88968SPeter Xu /* Emulate an UNMAP */ 83563b88968SPeter Xu entry->perm = IOMMU_NONE; 83663b88968SPeter Xu trace_vtd_page_walk_one(info->domain_id, 83763b88968SPeter Xu entry->iova, 83863b88968SPeter Xu entry->translated_addr, 83963b88968SPeter Xu entry->addr_mask, 84063b88968SPeter Xu entry->perm); 84163b88968SPeter Xu ret = hook_fn(entry, private); 84263b88968SPeter Xu if (ret) { 84363b88968SPeter Xu return ret; 84463b88968SPeter Xu } 84563b88968SPeter Xu /* Drop any existing mapping */ 84663b88968SPeter Xu iova_tree_remove(as->iova_tree, &target); 84763b88968SPeter Xu /* Recover the correct permission */ 84863b88968SPeter Xu entry->perm = cache_perm; 84963b88968SPeter Xu } 85063b88968SPeter Xu } 85163b88968SPeter Xu iova_tree_insert(as->iova_tree, &target); 85263b88968SPeter Xu } else { 85363b88968SPeter Xu if (!mapped) { 85463b88968SPeter Xu /* Skip since we didn't map this range at all */ 85563b88968SPeter Xu trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask); 85663b88968SPeter Xu return 0; 85763b88968SPeter Xu } 85863b88968SPeter Xu iova_tree_remove(as->iova_tree, &target); 85963b88968SPeter Xu } 86063b88968SPeter Xu 861d118c06eSPeter Xu trace_vtd_page_walk_one(info->domain_id, entry->iova, 862d118c06eSPeter Xu entry->translated_addr, entry->addr_mask, 863d118c06eSPeter Xu entry->perm); 86436d2d52bSPeter Xu return hook_fn(entry, private); 86536d2d52bSPeter Xu } 86636d2d52bSPeter Xu 867f06a696dSPeter Xu /** 868f06a696dSPeter Xu * vtd_page_walk_level - walk over specific level for IOVA range 869f06a696dSPeter Xu * 870f06a696dSPeter Xu * @addr: base GPA addr to start the walk 871f06a696dSPeter Xu * @start: IOVA range start address 872f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 873f06a696dSPeter Xu * @read: whether parent level has read permission 874f06a696dSPeter Xu * @write: whether parent level has write permission 875fe215b0cSPeter Xu * @info: constant information for the page walk 876f06a696dSPeter Xu */ 877f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start, 878fe215b0cSPeter Xu uint64_t end, uint32_t level, bool read, 879fe215b0cSPeter Xu bool write, vtd_page_walk_info *info) 880f06a696dSPeter Xu { 881f06a696dSPeter Xu bool read_cur, write_cur, entry_valid; 882f06a696dSPeter Xu uint32_t offset; 883f06a696dSPeter Xu uint64_t slpte; 884f06a696dSPeter Xu uint64_t subpage_size, subpage_mask; 885f06a696dSPeter Xu IOMMUTLBEntry entry; 886f06a696dSPeter Xu uint64_t iova = start; 887f06a696dSPeter Xu uint64_t iova_next; 888f06a696dSPeter Xu int ret = 0; 889f06a696dSPeter Xu 890f06a696dSPeter Xu trace_vtd_page_walk_level(addr, level, start, end); 891f06a696dSPeter Xu 892f06a696dSPeter Xu subpage_size = 1ULL << vtd_slpt_level_shift(level); 893f06a696dSPeter Xu subpage_mask = vtd_slpt_level_page_mask(level); 894f06a696dSPeter Xu 895f06a696dSPeter Xu while (iova < end) { 896f06a696dSPeter Xu iova_next = (iova & subpage_mask) + subpage_size; 897f06a696dSPeter Xu 898f06a696dSPeter Xu offset = vtd_iova_level_offset(iova, level); 899f06a696dSPeter Xu slpte = vtd_get_slpte(addr, offset); 900f06a696dSPeter Xu 901f06a696dSPeter Xu if (slpte == (uint64_t)-1) { 902f06a696dSPeter Xu trace_vtd_page_walk_skip_read(iova, iova_next); 903f06a696dSPeter Xu goto next; 904f06a696dSPeter Xu } 905f06a696dSPeter Xu 906f06a696dSPeter Xu if (vtd_slpte_nonzero_rsvd(slpte, level)) { 907f06a696dSPeter Xu trace_vtd_page_walk_skip_reserve(iova, iova_next); 908f06a696dSPeter Xu goto next; 909f06a696dSPeter Xu } 910f06a696dSPeter Xu 911f06a696dSPeter Xu /* Permissions are stacked with parents' */ 912f06a696dSPeter Xu read_cur = read && (slpte & VTD_SL_R); 913f06a696dSPeter Xu write_cur = write && (slpte & VTD_SL_W); 914f06a696dSPeter Xu 915f06a696dSPeter Xu /* 916f06a696dSPeter Xu * As long as we have either read/write permission, this is a 917f06a696dSPeter Xu * valid entry. The rule works for both page entries and page 918f06a696dSPeter Xu * table entries. 919f06a696dSPeter Xu */ 920f06a696dSPeter Xu entry_valid = read_cur | write_cur; 921f06a696dSPeter Xu 92263b88968SPeter Xu if (!vtd_is_last_slpte(slpte, level) && entry_valid) { 92363b88968SPeter Xu /* 92463b88968SPeter Xu * This is a valid PDE (or even bigger than PDE). We need 92563b88968SPeter Xu * to walk one further level. 92663b88968SPeter Xu */ 92763b88968SPeter Xu ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw), 92863b88968SPeter Xu iova, MIN(iova_next, end), level - 1, 92963b88968SPeter Xu read_cur, write_cur, info); 93063b88968SPeter Xu } else { 93163b88968SPeter Xu /* 93263b88968SPeter Xu * This means we are either: 93363b88968SPeter Xu * 93463b88968SPeter Xu * (1) the real page entry (either 4K page, or huge page) 93563b88968SPeter Xu * (2) the whole range is invalid 93663b88968SPeter Xu * 93763b88968SPeter Xu * In either case, we send an IOTLB notification down. 93863b88968SPeter Xu */ 939f06a696dSPeter Xu entry.target_as = &address_space_memory; 940f06a696dSPeter Xu entry.iova = iova & subpage_mask; 94136d2d52bSPeter Xu entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur); 94236d2d52bSPeter Xu entry.addr_mask = ~subpage_mask; 943f06a696dSPeter Xu /* NOTE: this is only meaningful if entry_valid == true */ 944fe215b0cSPeter Xu entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw); 945d118c06eSPeter Xu ret = vtd_page_walk_one(&entry, info); 94663b88968SPeter Xu } 94763b88968SPeter Xu 948f06a696dSPeter Xu if (ret < 0) { 949f06a696dSPeter Xu return ret; 950f06a696dSPeter Xu } 951f06a696dSPeter Xu 952f06a696dSPeter Xu next: 953f06a696dSPeter Xu iova = iova_next; 954f06a696dSPeter Xu } 955f06a696dSPeter Xu 956f06a696dSPeter Xu return 0; 957f06a696dSPeter Xu } 958f06a696dSPeter Xu 959f06a696dSPeter Xu /** 960f06a696dSPeter Xu * vtd_page_walk - walk specific IOVA range, and call the hook 961f06a696dSPeter Xu * 962f06a696dSPeter Xu * @ce: context entry to walk upon 963f06a696dSPeter Xu * @start: IOVA address to start the walk 964f06a696dSPeter Xu * @end: IOVA range end address (start <= addr < end) 965fe215b0cSPeter Xu * @info: page walking information struct 966f06a696dSPeter Xu */ 967f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end, 968fe215b0cSPeter Xu vtd_page_walk_info *info) 969f06a696dSPeter Xu { 9708f7d7161SPeter Xu dma_addr_t addr = vtd_ce_get_slpt_base(ce); 9718f7d7161SPeter Xu uint32_t level = vtd_ce_get_level(ce); 972f06a696dSPeter Xu 973fe215b0cSPeter Xu if (!vtd_iova_range_check(start, ce, info->aw)) { 974f06a696dSPeter Xu return -VTD_FR_ADDR_BEYOND_MGAW; 975f06a696dSPeter Xu } 976f06a696dSPeter Xu 977fe215b0cSPeter Xu if (!vtd_iova_range_check(end, ce, info->aw)) { 978f06a696dSPeter Xu /* Fix end so that it reaches the maximum */ 979fe215b0cSPeter Xu end = vtd_iova_limit(ce, info->aw); 980f06a696dSPeter Xu } 981f06a696dSPeter Xu 982fe215b0cSPeter Xu return vtd_page_walk_level(addr, start, end, level, true, true, info); 983f06a696dSPeter Xu } 984f06a696dSPeter Xu 9851da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */ 9861da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num, 9871da12ec4SLe Tan uint8_t devfn, VTDContextEntry *ce) 9881da12ec4SLe Tan { 9891da12ec4SLe Tan VTDRootEntry re; 9901da12ec4SLe Tan int ret_fr; 991f80c9874SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 9921da12ec4SLe Tan 9931da12ec4SLe Tan ret_fr = vtd_get_root_entry(s, bus_num, &re); 9941da12ec4SLe Tan if (ret_fr) { 9951da12ec4SLe Tan return ret_fr; 9961da12ec4SLe Tan } 9971da12ec4SLe Tan 9981da12ec4SLe Tan if (!vtd_root_entry_present(&re)) { 9996c441e1dSPeter Xu /* Not error - it's okay we don't have root entry. */ 10006c441e1dSPeter Xu trace_vtd_re_not_present(bus_num); 10011da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_P; 1002f80c9874SPeter Xu } 1003f80c9874SPeter Xu 100437f51384SPrasad Singamsetty if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD(s->aw_bits))) { 10056c441e1dSPeter Xu trace_vtd_re_invalid(re.rsvd, re.val); 10061da12ec4SLe Tan return -VTD_FR_ROOT_ENTRY_RSVD; 10071da12ec4SLe Tan } 10081da12ec4SLe Tan 10091da12ec4SLe Tan ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce); 10101da12ec4SLe Tan if (ret_fr) { 10111da12ec4SLe Tan return ret_fr; 10121da12ec4SLe Tan } 10131da12ec4SLe Tan 10148f7d7161SPeter Xu if (!vtd_ce_present(ce)) { 10156c441e1dSPeter Xu /* Not error - it's okay we don't have context entry. */ 10166c441e1dSPeter Xu trace_vtd_ce_not_present(bus_num, devfn); 10171da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_P; 1018f80c9874SPeter Xu } 1019f80c9874SPeter Xu 1020f80c9874SPeter Xu if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) || 102137f51384SPrasad Singamsetty (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) { 10226c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10231da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_RSVD; 10241da12ec4SLe Tan } 1025f80c9874SPeter Xu 10261da12ec4SLe Tan /* Check if the programming of context-entry is valid */ 10278f7d7161SPeter Xu if (!vtd_is_level_supported(s, vtd_ce_get_level(ce))) { 10286c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10291da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 1030f80c9874SPeter Xu } 1031f80c9874SPeter Xu 1032f80c9874SPeter Xu /* Do translation type check */ 1033f80c9874SPeter Xu if (!vtd_ce_type_check(x86_iommu, ce)) { 10346c441e1dSPeter Xu trace_vtd_ce_invalid(ce->hi, ce->lo); 10351da12ec4SLe Tan return -VTD_FR_CONTEXT_ENTRY_INV; 10361da12ec4SLe Tan } 1037f80c9874SPeter Xu 10381da12ec4SLe Tan return 0; 10391da12ec4SLe Tan } 10401da12ec4SLe Tan 104163b88968SPeter Xu static int vtd_sync_shadow_page_hook(IOMMUTLBEntry *entry, 104263b88968SPeter Xu void *private) 104363b88968SPeter Xu { 1044cb1efcf4SPeter Maydell memory_region_notify_iommu((IOMMUMemoryRegion *)private, 0, *entry); 104563b88968SPeter Xu return 0; 104663b88968SPeter Xu } 104763b88968SPeter Xu 104863b88968SPeter Xu /* If context entry is NULL, we'll try to fetch it on our own. */ 104963b88968SPeter Xu static int vtd_sync_shadow_page_table_range(VTDAddressSpace *vtd_as, 105063b88968SPeter Xu VTDContextEntry *ce, 105163b88968SPeter Xu hwaddr addr, hwaddr size) 105263b88968SPeter Xu { 105363b88968SPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 105463b88968SPeter Xu vtd_page_walk_info info = { 105563b88968SPeter Xu .hook_fn = vtd_sync_shadow_page_hook, 105663b88968SPeter Xu .private = (void *)&vtd_as->iommu, 105763b88968SPeter Xu .notify_unmap = true, 105863b88968SPeter Xu .aw = s->aw_bits, 105963b88968SPeter Xu .as = vtd_as, 106063b88968SPeter Xu }; 106163b88968SPeter Xu VTDContextEntry ce_cache; 106263b88968SPeter Xu int ret; 106363b88968SPeter Xu 106463b88968SPeter Xu if (ce) { 106563b88968SPeter Xu /* If the caller provided context entry, use it */ 106663b88968SPeter Xu ce_cache = *ce; 106763b88968SPeter Xu } else { 106863b88968SPeter Xu /* If the caller didn't provide ce, try to fetch */ 106963b88968SPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 107063b88968SPeter Xu vtd_as->devfn, &ce_cache); 107163b88968SPeter Xu if (ret) { 107263b88968SPeter Xu /* 107363b88968SPeter Xu * This should not really happen, but in case it happens, 107463b88968SPeter Xu * we just skip the sync for this time. After all we even 107563b88968SPeter Xu * don't have the root table pointer! 107663b88968SPeter Xu */ 10771376211fSPeter Xu error_report_once("%s: invalid context entry for bus 0x%x" 10781376211fSPeter Xu " devfn 0x%x", 10791376211fSPeter Xu __func__, pci_bus_num(vtd_as->bus), 10801376211fSPeter Xu vtd_as->devfn); 108163b88968SPeter Xu return 0; 108263b88968SPeter Xu } 108363b88968SPeter Xu } 108463b88968SPeter Xu 108563b88968SPeter Xu info.domain_id = VTD_CONTEXT_ENTRY_DID(ce_cache.hi); 108663b88968SPeter Xu 108763b88968SPeter Xu return vtd_page_walk(&ce_cache, addr, addr + size, &info); 108863b88968SPeter Xu } 108963b88968SPeter Xu 109063b88968SPeter Xu static int vtd_sync_shadow_page_table(VTDAddressSpace *vtd_as) 109163b88968SPeter Xu { 109263b88968SPeter Xu return vtd_sync_shadow_page_table_range(vtd_as, NULL, 0, UINT64_MAX); 109363b88968SPeter Xu } 109463b88968SPeter Xu 1095dbaabb25SPeter Xu /* 1096dbaabb25SPeter Xu * Fetch translation type for specific device. Returns <0 if error 1097dbaabb25SPeter Xu * happens, otherwise return the shifted type to check against 1098dbaabb25SPeter Xu * VTD_CONTEXT_TT_*. 1099dbaabb25SPeter Xu */ 1100dbaabb25SPeter Xu static int vtd_dev_get_trans_type(VTDAddressSpace *as) 1101dbaabb25SPeter Xu { 1102dbaabb25SPeter Xu IntelIOMMUState *s; 1103dbaabb25SPeter Xu VTDContextEntry ce; 1104dbaabb25SPeter Xu int ret; 1105dbaabb25SPeter Xu 1106dbaabb25SPeter Xu s = as->iommu_state; 1107dbaabb25SPeter Xu 1108dbaabb25SPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus), 1109dbaabb25SPeter Xu as->devfn, &ce); 1110dbaabb25SPeter Xu if (ret) { 1111dbaabb25SPeter Xu return ret; 1112dbaabb25SPeter Xu } 1113dbaabb25SPeter Xu 1114dbaabb25SPeter Xu return vtd_ce_get_type(&ce); 1115dbaabb25SPeter Xu } 1116dbaabb25SPeter Xu 1117dbaabb25SPeter Xu static bool vtd_dev_pt_enabled(VTDAddressSpace *as) 1118dbaabb25SPeter Xu { 1119dbaabb25SPeter Xu int ret; 1120dbaabb25SPeter Xu 1121dbaabb25SPeter Xu assert(as); 1122dbaabb25SPeter Xu 1123dbaabb25SPeter Xu ret = vtd_dev_get_trans_type(as); 1124dbaabb25SPeter Xu if (ret < 0) { 1125dbaabb25SPeter Xu /* 1126dbaabb25SPeter Xu * Possibly failed to parse the context entry for some reason 1127dbaabb25SPeter Xu * (e.g., during init, or any guest configuration errors on 1128dbaabb25SPeter Xu * context entries). We should assume PT not enabled for 1129dbaabb25SPeter Xu * safety. 1130dbaabb25SPeter Xu */ 1131dbaabb25SPeter Xu return false; 1132dbaabb25SPeter Xu } 1133dbaabb25SPeter Xu 1134dbaabb25SPeter Xu return ret == VTD_CONTEXT_TT_PASS_THROUGH; 1135dbaabb25SPeter Xu } 1136dbaabb25SPeter Xu 1137dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */ 1138dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as) 1139dbaabb25SPeter Xu { 1140dbaabb25SPeter Xu bool use_iommu; 114166a4a031SPeter Xu /* Whether we need to take the BQL on our own */ 114266a4a031SPeter Xu bool take_bql = !qemu_mutex_iothread_locked(); 1143dbaabb25SPeter Xu 1144dbaabb25SPeter Xu assert(as); 1145dbaabb25SPeter Xu 1146dbaabb25SPeter Xu use_iommu = as->iommu_state->dmar_enabled & !vtd_dev_pt_enabled(as); 1147dbaabb25SPeter Xu 1148dbaabb25SPeter Xu trace_vtd_switch_address_space(pci_bus_num(as->bus), 1149dbaabb25SPeter Xu VTD_PCI_SLOT(as->devfn), 1150dbaabb25SPeter Xu VTD_PCI_FUNC(as->devfn), 1151dbaabb25SPeter Xu use_iommu); 1152dbaabb25SPeter Xu 115366a4a031SPeter Xu /* 115466a4a031SPeter Xu * It's possible that we reach here without BQL, e.g., when called 115566a4a031SPeter Xu * from vtd_pt_enable_fast_path(). However the memory APIs need 115666a4a031SPeter Xu * it. We'd better make sure we have had it already, or, take it. 115766a4a031SPeter Xu */ 115866a4a031SPeter Xu if (take_bql) { 115966a4a031SPeter Xu qemu_mutex_lock_iothread(); 116066a4a031SPeter Xu } 116166a4a031SPeter Xu 1162dbaabb25SPeter Xu /* Turn off first then on the other */ 1163dbaabb25SPeter Xu if (use_iommu) { 1164dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, false); 11653df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), true); 1166dbaabb25SPeter Xu } else { 11673df9d748SAlexey Kardashevskiy memory_region_set_enabled(MEMORY_REGION(&as->iommu), false); 1168dbaabb25SPeter Xu memory_region_set_enabled(&as->sys_alias, true); 1169dbaabb25SPeter Xu } 1170dbaabb25SPeter Xu 117166a4a031SPeter Xu if (take_bql) { 117266a4a031SPeter Xu qemu_mutex_unlock_iothread(); 117366a4a031SPeter Xu } 117466a4a031SPeter Xu 1175dbaabb25SPeter Xu return use_iommu; 1176dbaabb25SPeter Xu } 1177dbaabb25SPeter Xu 1178dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s) 1179dbaabb25SPeter Xu { 1180dbaabb25SPeter Xu GHashTableIter iter; 1181dbaabb25SPeter Xu VTDBus *vtd_bus; 1182dbaabb25SPeter Xu int i; 1183dbaabb25SPeter Xu 1184dbaabb25SPeter Xu g_hash_table_iter_init(&iter, s->vtd_as_by_busptr); 1185dbaabb25SPeter Xu while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) { 1186bf33cc75SPeter Xu for (i = 0; i < PCI_DEVFN_MAX; i++) { 1187dbaabb25SPeter Xu if (!vtd_bus->dev_as[i]) { 1188dbaabb25SPeter Xu continue; 1189dbaabb25SPeter Xu } 1190dbaabb25SPeter Xu vtd_switch_address_space(vtd_bus->dev_as[i]); 1191dbaabb25SPeter Xu } 1192dbaabb25SPeter Xu } 1193dbaabb25SPeter Xu } 1194dbaabb25SPeter Xu 11951da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn) 11961da12ec4SLe Tan { 11971da12ec4SLe Tan return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL); 11981da12ec4SLe Tan } 11991da12ec4SLe Tan 12001da12ec4SLe Tan static const bool vtd_qualified_faults[] = { 12011da12ec4SLe Tan [VTD_FR_RESERVED] = false, 12021da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_P] = false, 12031da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_P] = true, 12041da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_INV] = true, 12051da12ec4SLe Tan [VTD_FR_ADDR_BEYOND_MGAW] = true, 12061da12ec4SLe Tan [VTD_FR_WRITE] = true, 12071da12ec4SLe Tan [VTD_FR_READ] = true, 12081da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_INV] = true, 12091da12ec4SLe Tan [VTD_FR_ROOT_TABLE_INV] = false, 12101da12ec4SLe Tan [VTD_FR_CONTEXT_TABLE_INV] = false, 12111da12ec4SLe Tan [VTD_FR_ROOT_ENTRY_RSVD] = false, 12121da12ec4SLe Tan [VTD_FR_PAGING_ENTRY_RSVD] = true, 12131da12ec4SLe Tan [VTD_FR_CONTEXT_ENTRY_TT] = true, 12141da12ec4SLe Tan [VTD_FR_RESERVED_ERR] = false, 12151da12ec4SLe Tan [VTD_FR_MAX] = false, 12161da12ec4SLe Tan }; 12171da12ec4SLe Tan 12181da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software 12191da12ec4SLe Tan * only if the FPD field in the context-entry used to process the faulting 12201da12ec4SLe Tan * request is 0. 12211da12ec4SLe Tan */ 12221da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault) 12231da12ec4SLe Tan { 12241da12ec4SLe Tan return vtd_qualified_faults[fault]; 12251da12ec4SLe Tan } 12261da12ec4SLe Tan 12271da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr) 12281da12ec4SLe Tan { 12291da12ec4SLe Tan return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST; 12301da12ec4SLe Tan } 12311da12ec4SLe Tan 1232dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id) 1233dbaabb25SPeter Xu { 1234dbaabb25SPeter Xu VTDBus *vtd_bus; 1235dbaabb25SPeter Xu VTDAddressSpace *vtd_as; 1236dbaabb25SPeter Xu bool success = false; 1237dbaabb25SPeter Xu 1238dbaabb25SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id)); 1239dbaabb25SPeter Xu if (!vtd_bus) { 1240dbaabb25SPeter Xu goto out; 1241dbaabb25SPeter Xu } 1242dbaabb25SPeter Xu 1243dbaabb25SPeter Xu vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)]; 1244dbaabb25SPeter Xu if (!vtd_as) { 1245dbaabb25SPeter Xu goto out; 1246dbaabb25SPeter Xu } 1247dbaabb25SPeter Xu 1248dbaabb25SPeter Xu if (vtd_switch_address_space(vtd_as) == false) { 1249dbaabb25SPeter Xu /* We switched off IOMMU region successfully. */ 1250dbaabb25SPeter Xu success = true; 1251dbaabb25SPeter Xu } 1252dbaabb25SPeter Xu 1253dbaabb25SPeter Xu out: 1254dbaabb25SPeter Xu trace_vtd_pt_enable_fast_path(source_id, success); 1255dbaabb25SPeter Xu } 1256dbaabb25SPeter Xu 12571da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu 12581da12ec4SLe Tan * translation. 125979e2b9aeSPaolo Bonzini * 126079e2b9aeSPaolo Bonzini * Called from RCU critical section. 126179e2b9aeSPaolo Bonzini * 12621da12ec4SLe Tan * @bus_num: The bus number 12631da12ec4SLe Tan * @devfn: The devfn, which is the combined of device and function number 12641da12ec4SLe Tan * @is_write: The access is a write operation 12651da12ec4SLe Tan * @entry: IOMMUTLBEntry that contain the addr to be translated and result 1266b9313021SPeter Xu * 1267b9313021SPeter Xu * Returns true if translation is successful, otherwise false. 12681da12ec4SLe Tan */ 1269b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus, 12701da12ec4SLe Tan uint8_t devfn, hwaddr addr, bool is_write, 12711da12ec4SLe Tan IOMMUTLBEntry *entry) 12721da12ec4SLe Tan { 1273d92fa2dcSLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 12741da12ec4SLe Tan VTDContextEntry ce; 12757df953bdSKnut Omang uint8_t bus_num = pci_bus_num(bus); 12761d9efa73SPeter Xu VTDContextCacheEntry *cc_entry; 1277d66b969bSJason Wang uint64_t slpte, page_mask; 12781da12ec4SLe Tan uint32_t level; 12791da12ec4SLe Tan uint16_t source_id = vtd_make_source_id(bus_num, devfn); 12801da12ec4SLe Tan int ret_fr; 12811da12ec4SLe Tan bool is_fpd_set = false; 12821da12ec4SLe Tan bool reads = true; 12831da12ec4SLe Tan bool writes = true; 128407f7b733SPeter Xu uint8_t access_flags; 1285b5a280c0SLe Tan VTDIOTLBEntry *iotlb_entry; 12861da12ec4SLe Tan 1287046ab7e9SPeter Xu /* 1288046ab7e9SPeter Xu * We have standalone memory region for interrupt addresses, we 1289046ab7e9SPeter Xu * should never receive translation requests in this region. 12901da12ec4SLe Tan */ 1291046ab7e9SPeter Xu assert(!vtd_is_interrupt_addr(addr)); 1292046ab7e9SPeter Xu 12931d9efa73SPeter Xu vtd_iommu_lock(s); 12941d9efa73SPeter Xu 12951d9efa73SPeter Xu cc_entry = &vtd_as->context_cache_entry; 12961d9efa73SPeter Xu 1297b5a280c0SLe Tan /* Try to fetch slpte form IOTLB */ 1298b5a280c0SLe Tan iotlb_entry = vtd_lookup_iotlb(s, source_id, addr); 1299b5a280c0SLe Tan if (iotlb_entry) { 13006c441e1dSPeter Xu trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte, 13016c441e1dSPeter Xu iotlb_entry->domain_id); 1302b5a280c0SLe Tan slpte = iotlb_entry->slpte; 130307f7b733SPeter Xu access_flags = iotlb_entry->access_flags; 1304d66b969bSJason Wang page_mask = iotlb_entry->mask; 1305b5a280c0SLe Tan goto out; 1306b5a280c0SLe Tan } 1307b9313021SPeter Xu 1308d92fa2dcSLe Tan /* Try to fetch context-entry from cache first */ 1309d92fa2dcSLe Tan if (cc_entry->context_cache_gen == s->context_cache_gen) { 13106c441e1dSPeter Xu trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi, 13116c441e1dSPeter Xu cc_entry->context_entry.lo, 13126c441e1dSPeter Xu cc_entry->context_cache_gen); 1313d92fa2dcSLe Tan ce = cc_entry->context_entry; 1314d92fa2dcSLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 1315d92fa2dcSLe Tan } else { 13161da12ec4SLe Tan ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce); 13171da12ec4SLe Tan is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD; 13181da12ec4SLe Tan if (ret_fr) { 13191da12ec4SLe Tan ret_fr = -ret_fr; 13201da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 13216c441e1dSPeter Xu trace_vtd_fault_disabled(); 13221da12ec4SLe Tan } else { 13231da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 13241da12ec4SLe Tan } 1325b9313021SPeter Xu goto error; 13261da12ec4SLe Tan } 1327d92fa2dcSLe Tan /* Update context-cache */ 13286c441e1dSPeter Xu trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo, 13296c441e1dSPeter Xu cc_entry->context_cache_gen, 13306c441e1dSPeter Xu s->context_cache_gen); 1331d92fa2dcSLe Tan cc_entry->context_entry = ce; 1332d92fa2dcSLe Tan cc_entry->context_cache_gen = s->context_cache_gen; 1333d92fa2dcSLe Tan } 13341da12ec4SLe Tan 1335dbaabb25SPeter Xu /* 1336dbaabb25SPeter Xu * We don't need to translate for pass-through context entries. 1337dbaabb25SPeter Xu * Also, let's ignore IOTLB caching as well for PT devices. 1338dbaabb25SPeter Xu */ 1339dbaabb25SPeter Xu if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) { 1340892721d9SPeter Xu entry->iova = addr & VTD_PAGE_MASK_4K; 1341dbaabb25SPeter Xu entry->translated_addr = entry->iova; 1342892721d9SPeter Xu entry->addr_mask = ~VTD_PAGE_MASK_4K; 1343dbaabb25SPeter Xu entry->perm = IOMMU_RW; 1344dbaabb25SPeter Xu trace_vtd_translate_pt(source_id, entry->iova); 1345dbaabb25SPeter Xu 1346dbaabb25SPeter Xu /* 1347dbaabb25SPeter Xu * When this happens, it means firstly caching-mode is not 1348dbaabb25SPeter Xu * enabled, and this is the first passthrough translation for 1349dbaabb25SPeter Xu * the device. Let's enable the fast path for passthrough. 1350dbaabb25SPeter Xu * 1351dbaabb25SPeter Xu * When passthrough is disabled again for the device, we can 1352dbaabb25SPeter Xu * capture it via the context entry invalidation, then the 1353dbaabb25SPeter Xu * IOMMU region can be swapped back. 1354dbaabb25SPeter Xu */ 1355dbaabb25SPeter Xu vtd_pt_enable_fast_path(s, source_id); 13561d9efa73SPeter Xu vtd_iommu_unlock(s); 1357b9313021SPeter Xu return true; 1358dbaabb25SPeter Xu } 1359dbaabb25SPeter Xu 13606e905564SPeter Xu ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level, 136137f51384SPrasad Singamsetty &reads, &writes, s->aw_bits); 13621da12ec4SLe Tan if (ret_fr) { 13631da12ec4SLe Tan ret_fr = -ret_fr; 13641da12ec4SLe Tan if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) { 13656c441e1dSPeter Xu trace_vtd_fault_disabled(); 13661da12ec4SLe Tan } else { 13671da12ec4SLe Tan vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write); 13681da12ec4SLe Tan } 1369b9313021SPeter Xu goto error; 13701da12ec4SLe Tan } 13711da12ec4SLe Tan 1372d66b969bSJason Wang page_mask = vtd_slpt_level_page_mask(level); 137307f7b733SPeter Xu access_flags = IOMMU_ACCESS_FLAG(reads, writes); 1374b5a280c0SLe Tan vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte, 137507f7b733SPeter Xu access_flags, level); 1376b5a280c0SLe Tan out: 13771d9efa73SPeter Xu vtd_iommu_unlock(s); 1378d66b969bSJason Wang entry->iova = addr & page_mask; 137937f51384SPrasad Singamsetty entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask; 1380d66b969bSJason Wang entry->addr_mask = ~page_mask; 138107f7b733SPeter Xu entry->perm = access_flags; 1382b9313021SPeter Xu return true; 1383b9313021SPeter Xu 1384b9313021SPeter Xu error: 13851d9efa73SPeter Xu vtd_iommu_unlock(s); 1386b9313021SPeter Xu entry->iova = 0; 1387b9313021SPeter Xu entry->translated_addr = 0; 1388b9313021SPeter Xu entry->addr_mask = 0; 1389b9313021SPeter Xu entry->perm = IOMMU_NONE; 1390b9313021SPeter Xu return false; 13911da12ec4SLe Tan } 13921da12ec4SLe Tan 13931da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s) 13941da12ec4SLe Tan { 13951da12ec4SLe Tan s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG); 13961da12ec4SLe Tan s->root_extended = s->root & VTD_RTADDR_RTT; 139737f51384SPrasad Singamsetty s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits); 13981da12ec4SLe Tan 13997feb51b7SPeter Xu trace_vtd_reg_dmar_root(s->root, s->root_extended); 14001da12ec4SLe Tan } 14011da12ec4SLe Tan 140202a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global, 140302a2cbc8SPeter Xu uint32_t index, uint32_t mask) 140402a2cbc8SPeter Xu { 140502a2cbc8SPeter Xu x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask); 140602a2cbc8SPeter Xu } 140702a2cbc8SPeter Xu 1408a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s) 1409a5861439SPeter Xu { 1410a5861439SPeter Xu uint64_t value = 0; 1411a5861439SPeter Xu value = vtd_get_quad_raw(s, DMAR_IRTA_REG); 1412a5861439SPeter Xu s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1); 141337f51384SPrasad Singamsetty s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits); 141428589311SJan Kiszka s->intr_eime = value & VTD_IRTA_EIME; 1415a5861439SPeter Xu 141602a2cbc8SPeter Xu /* Notify global invalidation */ 141702a2cbc8SPeter Xu vtd_iec_notify_all(s, true, 0, 0); 1418a5861439SPeter Xu 14197feb51b7SPeter Xu trace_vtd_reg_ir_root(s->intr_root, s->intr_size); 1420a5861439SPeter Xu } 1421a5861439SPeter Xu 1422dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s) 1423dd4d607eSPeter Xu { 1424b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1425dd4d607eSPeter Xu 1426b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 142763b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1428dd4d607eSPeter Xu } 1429dd4d607eSPeter Xu } 1430dd4d607eSPeter Xu 1431d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s) 1432d92fa2dcSLe Tan { 1433bc535e59SPeter Xu trace_vtd_inv_desc_cc_global(); 14341d9efa73SPeter Xu /* Protects context cache */ 14351d9efa73SPeter Xu vtd_iommu_lock(s); 1436d92fa2dcSLe Tan s->context_cache_gen++; 1437d92fa2dcSLe Tan if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) { 14381d9efa73SPeter Xu vtd_reset_context_cache_locked(s); 1439d92fa2dcSLe Tan } 14401d9efa73SPeter Xu vtd_iommu_unlock(s); 1441*2cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 1442dd4d607eSPeter Xu /* 1443dd4d607eSPeter Xu * From VT-d spec 6.5.2.1, a global context entry invalidation 1444dd4d607eSPeter Xu * should be followed by a IOTLB global invalidation, so we should 1445dd4d607eSPeter Xu * be safe even without this. Hoewever, let's replay the region as 1446dd4d607eSPeter Xu * well to be safer, and go back here when we need finer tunes for 1447dd4d607eSPeter Xu * VT-d emulation codes. 1448dd4d607eSPeter Xu */ 1449dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1450d92fa2dcSLe Tan } 1451d92fa2dcSLe Tan 1452d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation. 1453d92fa2dcSLe Tan * @func_mask: FM field after shifting 1454d92fa2dcSLe Tan */ 1455d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s, 1456d92fa2dcSLe Tan uint16_t source_id, 1457d92fa2dcSLe Tan uint16_t func_mask) 1458d92fa2dcSLe Tan { 1459d92fa2dcSLe Tan uint16_t mask; 14607df953bdSKnut Omang VTDBus *vtd_bus; 1461d92fa2dcSLe Tan VTDAddressSpace *vtd_as; 1462bc535e59SPeter Xu uint8_t bus_n, devfn; 1463d92fa2dcSLe Tan uint16_t devfn_it; 1464d92fa2dcSLe Tan 1465bc535e59SPeter Xu trace_vtd_inv_desc_cc_devices(source_id, func_mask); 1466bc535e59SPeter Xu 1467d92fa2dcSLe Tan switch (func_mask & 3) { 1468d92fa2dcSLe Tan case 0: 1469d92fa2dcSLe Tan mask = 0; /* No bits in the SID field masked */ 1470d92fa2dcSLe Tan break; 1471d92fa2dcSLe Tan case 1: 1472d92fa2dcSLe Tan mask = 4; /* Mask bit 2 in the SID field */ 1473d92fa2dcSLe Tan break; 1474d92fa2dcSLe Tan case 2: 1475d92fa2dcSLe Tan mask = 6; /* Mask bit 2:1 in the SID field */ 1476d92fa2dcSLe Tan break; 1477d92fa2dcSLe Tan case 3: 1478d92fa2dcSLe Tan mask = 7; /* Mask bit 2:0 in the SID field */ 1479d92fa2dcSLe Tan break; 1480d92fa2dcSLe Tan } 14816cb99accSPeter Xu mask = ~mask; 1482bc535e59SPeter Xu 1483bc535e59SPeter Xu bus_n = VTD_SID_TO_BUS(source_id); 1484bc535e59SPeter Xu vtd_bus = vtd_find_as_from_bus_num(s, bus_n); 14857df953bdSKnut Omang if (vtd_bus) { 1486d92fa2dcSLe Tan devfn = VTD_SID_TO_DEVFN(source_id); 1487bf33cc75SPeter Xu for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) { 14887df953bdSKnut Omang vtd_as = vtd_bus->dev_as[devfn_it]; 1489d92fa2dcSLe Tan if (vtd_as && ((devfn_it & mask) == (devfn & mask))) { 1490bc535e59SPeter Xu trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it), 1491bc535e59SPeter Xu VTD_PCI_FUNC(devfn_it)); 14921d9efa73SPeter Xu vtd_iommu_lock(s); 1493d92fa2dcSLe Tan vtd_as->context_cache_entry.context_cache_gen = 0; 14941d9efa73SPeter Xu vtd_iommu_unlock(s); 1495dd4d607eSPeter Xu /* 1496dbaabb25SPeter Xu * Do switch address space when needed, in case if the 1497dbaabb25SPeter Xu * device passthrough bit is switched. 1498dbaabb25SPeter Xu */ 1499dbaabb25SPeter Xu vtd_switch_address_space(vtd_as); 1500dbaabb25SPeter Xu /* 1501dd4d607eSPeter Xu * So a device is moving out of (or moving into) a 150263b88968SPeter Xu * domain, resync the shadow page table. 1503dd4d607eSPeter Xu * This won't bring bad even if we have no such 1504dd4d607eSPeter Xu * notifier registered - the IOMMU notification 1505dd4d607eSPeter Xu * framework will skip MAP notifications if that 1506dd4d607eSPeter Xu * happened. 1507dd4d607eSPeter Xu */ 150863b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1509d92fa2dcSLe Tan } 1510d92fa2dcSLe Tan } 1511d92fa2dcSLe Tan } 1512d92fa2dcSLe Tan } 1513d92fa2dcSLe Tan 15141da12ec4SLe Tan /* Context-cache invalidation 15151da12ec4SLe Tan * Returns the Context Actual Invalidation Granularity. 15161da12ec4SLe Tan * @val: the content of the CCMD_REG 15171da12ec4SLe Tan */ 15181da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val) 15191da12ec4SLe Tan { 15201da12ec4SLe Tan uint64_t caig; 15211da12ec4SLe Tan uint64_t type = val & VTD_CCMD_CIRG_MASK; 15221da12ec4SLe Tan 15231da12ec4SLe Tan switch (type) { 15241da12ec4SLe Tan case VTD_CCMD_DOMAIN_INVL: 1525d92fa2dcSLe Tan /* Fall through */ 1526d92fa2dcSLe Tan case VTD_CCMD_GLOBAL_INVL: 1527d92fa2dcSLe Tan caig = VTD_CCMD_GLOBAL_INVL_A; 1528d92fa2dcSLe Tan vtd_context_global_invalidate(s); 15291da12ec4SLe Tan break; 15301da12ec4SLe Tan 15311da12ec4SLe Tan case VTD_CCMD_DEVICE_INVL: 15321da12ec4SLe Tan caig = VTD_CCMD_DEVICE_INVL_A; 1533d92fa2dcSLe Tan vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val)); 15341da12ec4SLe Tan break; 15351da12ec4SLe Tan 15361da12ec4SLe Tan default: 15371376211fSPeter Xu error_report_once("%s: invalid context: 0x%" PRIx64, 15381376211fSPeter Xu __func__, val); 15391da12ec4SLe Tan caig = 0; 15401da12ec4SLe Tan } 15411da12ec4SLe Tan return caig; 15421da12ec4SLe Tan } 15431da12ec4SLe Tan 1544b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s) 1545b5a280c0SLe Tan { 15467feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_global(); 1547b5a280c0SLe Tan vtd_reset_iotlb(s); 1548dd4d607eSPeter Xu vtd_iommu_replay_all(s); 1549b5a280c0SLe Tan } 1550b5a280c0SLe Tan 1551b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id) 1552b5a280c0SLe Tan { 1553dd4d607eSPeter Xu VTDContextEntry ce; 1554dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 1555dd4d607eSPeter Xu 15567feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_domain(domain_id); 15577feb51b7SPeter Xu 15581d9efa73SPeter Xu vtd_iommu_lock(s); 1559b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain, 1560b5a280c0SLe Tan &domain_id); 15611d9efa73SPeter Xu vtd_iommu_unlock(s); 1562dd4d607eSPeter Xu 1563b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 1564dd4d607eSPeter Xu if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1565dd4d607eSPeter Xu vtd_as->devfn, &ce) && 1566dd4d607eSPeter Xu domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 156763b88968SPeter Xu vtd_sync_shadow_page_table(vtd_as); 1568dd4d607eSPeter Xu } 1569dd4d607eSPeter Xu } 1570dd4d607eSPeter Xu } 1571dd4d607eSPeter Xu 1572dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s, 1573dd4d607eSPeter Xu uint16_t domain_id, hwaddr addr, 1574dd4d607eSPeter Xu uint8_t am) 1575dd4d607eSPeter Xu { 1576b4a4ba0dSPeter Xu VTDAddressSpace *vtd_as; 1577dd4d607eSPeter Xu VTDContextEntry ce; 1578dd4d607eSPeter Xu int ret; 15794f8a62a9SPeter Xu hwaddr size = (1 << am) * VTD_PAGE_SIZE; 1580dd4d607eSPeter Xu 1581b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) { 1582dd4d607eSPeter Xu ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus), 1583dd4d607eSPeter Xu vtd_as->devfn, &ce); 1584dd4d607eSPeter Xu if (!ret && domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) { 15854f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 15864f8a62a9SPeter Xu /* 15874f8a62a9SPeter Xu * As long as we have MAP notifications registered in 15884f8a62a9SPeter Xu * any of our IOMMU notifiers, we need to sync the 15894f8a62a9SPeter Xu * shadow page table. 15904f8a62a9SPeter Xu */ 159163b88968SPeter Xu vtd_sync_shadow_page_table_range(vtd_as, &ce, addr, size); 15924f8a62a9SPeter Xu } else { 15934f8a62a9SPeter Xu /* 15944f8a62a9SPeter Xu * For UNMAP-only notifiers, we don't need to walk the 15954f8a62a9SPeter Xu * page tables. We just deliver the PSI down to 15964f8a62a9SPeter Xu * invalidate caches. 15974f8a62a9SPeter Xu */ 15984f8a62a9SPeter Xu IOMMUTLBEntry entry = { 15994f8a62a9SPeter Xu .target_as = &address_space_memory, 16004f8a62a9SPeter Xu .iova = addr, 16014f8a62a9SPeter Xu .translated_addr = 0, 16024f8a62a9SPeter Xu .addr_mask = size - 1, 16034f8a62a9SPeter Xu .perm = IOMMU_NONE, 16044f8a62a9SPeter Xu }; 1605cb1efcf4SPeter Maydell memory_region_notify_iommu(&vtd_as->iommu, 0, entry); 16064f8a62a9SPeter Xu } 1607dd4d607eSPeter Xu } 1608dd4d607eSPeter Xu } 1609b5a280c0SLe Tan } 1610b5a280c0SLe Tan 1611b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id, 1612b5a280c0SLe Tan hwaddr addr, uint8_t am) 1613b5a280c0SLe Tan { 1614b5a280c0SLe Tan VTDIOTLBPageInvInfo info; 1615b5a280c0SLe Tan 16167feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am); 16177feb51b7SPeter Xu 1618b5a280c0SLe Tan assert(am <= VTD_MAMV); 1619b5a280c0SLe Tan info.domain_id = domain_id; 1620d66b969bSJason Wang info.addr = addr; 1621b5a280c0SLe Tan info.mask = ~((1 << am) - 1); 16221d9efa73SPeter Xu vtd_iommu_lock(s); 1623b5a280c0SLe Tan g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info); 16241d9efa73SPeter Xu vtd_iommu_unlock(s); 1625dd4d607eSPeter Xu vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am); 1626b5a280c0SLe Tan } 1627b5a280c0SLe Tan 16281da12ec4SLe Tan /* Flush IOTLB 16291da12ec4SLe Tan * Returns the IOTLB Actual Invalidation Granularity. 16301da12ec4SLe Tan * @val: the content of the IOTLB_REG 16311da12ec4SLe Tan */ 16321da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val) 16331da12ec4SLe Tan { 16341da12ec4SLe Tan uint64_t iaig; 16351da12ec4SLe Tan uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK; 1636b5a280c0SLe Tan uint16_t domain_id; 1637b5a280c0SLe Tan hwaddr addr; 1638b5a280c0SLe Tan uint8_t am; 16391da12ec4SLe Tan 16401da12ec4SLe Tan switch (type) { 16411da12ec4SLe Tan case VTD_TLB_GLOBAL_FLUSH: 16421da12ec4SLe Tan iaig = VTD_TLB_GLOBAL_FLUSH_A; 1643b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 16441da12ec4SLe Tan break; 16451da12ec4SLe Tan 16461da12ec4SLe Tan case VTD_TLB_DSI_FLUSH: 1647b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 16481da12ec4SLe Tan iaig = VTD_TLB_DSI_FLUSH_A; 1649b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 16501da12ec4SLe Tan break; 16511da12ec4SLe Tan 16521da12ec4SLe Tan case VTD_TLB_PSI_FLUSH: 1653b5a280c0SLe Tan domain_id = VTD_TLB_DID(val); 1654b5a280c0SLe Tan addr = vtd_get_quad_raw(s, DMAR_IVA_REG); 1655b5a280c0SLe Tan am = VTD_IVA_AM(addr); 1656b5a280c0SLe Tan addr = VTD_IVA_ADDR(addr); 1657b5a280c0SLe Tan if (am > VTD_MAMV) { 16581376211fSPeter Xu error_report_once("%s: address mask overflow: 0x%" PRIx64, 16591376211fSPeter Xu __func__, vtd_get_quad_raw(s, DMAR_IVA_REG)); 1660b5a280c0SLe Tan iaig = 0; 1661b5a280c0SLe Tan break; 1662b5a280c0SLe Tan } 16631da12ec4SLe Tan iaig = VTD_TLB_PSI_FLUSH_A; 1664b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 16651da12ec4SLe Tan break; 16661da12ec4SLe Tan 16671da12ec4SLe Tan default: 16681376211fSPeter Xu error_report_once("%s: invalid granularity: 0x%" PRIx64, 16691376211fSPeter Xu __func__, val); 16701da12ec4SLe Tan iaig = 0; 16711da12ec4SLe Tan } 16721da12ec4SLe Tan return iaig; 16731da12ec4SLe Tan } 16741da12ec4SLe Tan 16758991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s); 1676ed7b8fbcSLe Tan 1677ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s) 1678ed7b8fbcSLe Tan { 1679ed7b8fbcSLe Tan return s->qi_enabled && (s->iq_tail == s->iq_head) && 1680ed7b8fbcSLe Tan (s->iq_last_desc_type == VTD_INV_DESC_WAIT); 1681ed7b8fbcSLe Tan } 1682ed7b8fbcSLe Tan 1683ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en) 1684ed7b8fbcSLe Tan { 1685ed7b8fbcSLe Tan uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG); 1686ed7b8fbcSLe Tan 16877feb51b7SPeter Xu trace_vtd_inv_qi_enable(en); 16887feb51b7SPeter Xu 1689ed7b8fbcSLe Tan if (en) { 169037f51384SPrasad Singamsetty s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits); 1691ed7b8fbcSLe Tan /* 2^(x+8) entries */ 1692ed7b8fbcSLe Tan s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8); 1693ed7b8fbcSLe Tan s->qi_enabled = true; 16947feb51b7SPeter Xu trace_vtd_inv_qi_setup(s->iq, s->iq_size); 1695ed7b8fbcSLe Tan /* Ok - report back to driver */ 1696ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES); 16978991c460SLadi Prosek 16988991c460SLadi Prosek if (s->iq_tail != 0) { 16998991c460SLadi Prosek /* 17008991c460SLadi Prosek * This is a spec violation but Windows guests are known to set up 17018991c460SLadi Prosek * Queued Invalidation this way so we allow the write and process 17028991c460SLadi Prosek * Invalidation Descriptors right away. 17038991c460SLadi Prosek */ 17048991c460SLadi Prosek trace_vtd_warn_invalid_qi_tail(s->iq_tail); 17058991c460SLadi Prosek if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 17068991c460SLadi Prosek vtd_fetch_inv_desc(s); 17078991c460SLadi Prosek } 1708ed7b8fbcSLe Tan } 1709ed7b8fbcSLe Tan } else { 1710ed7b8fbcSLe Tan if (vtd_queued_inv_disable_check(s)) { 1711ed7b8fbcSLe Tan /* disable Queued Invalidation */ 1712ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 0); 1713ed7b8fbcSLe Tan s->iq_head = 0; 1714ed7b8fbcSLe Tan s->qi_enabled = false; 1715ed7b8fbcSLe Tan /* Ok - report back to driver */ 1716ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0); 1717ed7b8fbcSLe Tan } else { 17184e4abd11SPeter Xu error_report_once("%s: detected improper state when disable QI " 17194e4abd11SPeter Xu "(head=0x%x, tail=0x%x, last_type=%d)", 17204e4abd11SPeter Xu __func__, 17214e4abd11SPeter Xu s->iq_head, s->iq_tail, s->iq_last_desc_type); 1722ed7b8fbcSLe Tan } 1723ed7b8fbcSLe Tan } 1724ed7b8fbcSLe Tan } 1725ed7b8fbcSLe Tan 17261da12ec4SLe Tan /* Set Root Table Pointer */ 17271da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s) 17281da12ec4SLe Tan { 17291da12ec4SLe Tan vtd_root_table_setup(s); 17301da12ec4SLe Tan /* Ok - report back to driver */ 17311da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS); 1732*2cc9ddccSPeter Xu vtd_reset_caches(s); 1733*2cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 17341da12ec4SLe Tan } 17351da12ec4SLe Tan 1736a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */ 1737a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s) 1738a5861439SPeter Xu { 1739a5861439SPeter Xu vtd_interrupt_remap_table_setup(s); 1740a5861439SPeter Xu /* Ok - report back to driver */ 1741a5861439SPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS); 1742a5861439SPeter Xu } 1743a5861439SPeter Xu 17441da12ec4SLe Tan /* Handle Translation Enable/Disable */ 17451da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en) 17461da12ec4SLe Tan { 1747558e0024SPeter Xu if (s->dmar_enabled == en) { 1748558e0024SPeter Xu return; 1749558e0024SPeter Xu } 1750558e0024SPeter Xu 17517feb51b7SPeter Xu trace_vtd_dmar_enable(en); 17521da12ec4SLe Tan 17531da12ec4SLe Tan if (en) { 17541da12ec4SLe Tan s->dmar_enabled = true; 17551da12ec4SLe Tan /* Ok - report back to driver */ 17561da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES); 17571da12ec4SLe Tan } else { 17581da12ec4SLe Tan s->dmar_enabled = false; 17591da12ec4SLe Tan 17601da12ec4SLe Tan /* Clear the index of Fault Recording Register */ 17611da12ec4SLe Tan s->next_frcd_reg = 0; 17621da12ec4SLe Tan /* Ok - report back to driver */ 17631da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0); 17641da12ec4SLe Tan } 1765558e0024SPeter Xu 1766*2cc9ddccSPeter Xu vtd_reset_caches(s); 1767*2cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 17681da12ec4SLe Tan } 17691da12ec4SLe Tan 177080de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */ 177180de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en) 177280de52baSPeter Xu { 17737feb51b7SPeter Xu trace_vtd_ir_enable(en); 177480de52baSPeter Xu 177580de52baSPeter Xu if (en) { 177680de52baSPeter Xu s->intr_enabled = true; 177780de52baSPeter Xu /* Ok - report back to driver */ 177880de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES); 177980de52baSPeter Xu } else { 178080de52baSPeter Xu s->intr_enabled = false; 178180de52baSPeter Xu /* Ok - report back to driver */ 178280de52baSPeter Xu vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0); 178380de52baSPeter Xu } 178480de52baSPeter Xu } 178580de52baSPeter Xu 17861da12ec4SLe Tan /* Handle write to Global Command Register */ 17871da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s) 17881da12ec4SLe Tan { 17891da12ec4SLe Tan uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG); 17901da12ec4SLe Tan uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG); 17911da12ec4SLe Tan uint32_t changed = status ^ val; 17921da12ec4SLe Tan 17937feb51b7SPeter Xu trace_vtd_reg_write_gcmd(status, val); 17941da12ec4SLe Tan if (changed & VTD_GCMD_TE) { 17951da12ec4SLe Tan /* Translation enable/disable */ 17961da12ec4SLe Tan vtd_handle_gcmd_te(s, val & VTD_GCMD_TE); 17971da12ec4SLe Tan } 17981da12ec4SLe Tan if (val & VTD_GCMD_SRTP) { 17991da12ec4SLe Tan /* Set/update the root-table pointer */ 18001da12ec4SLe Tan vtd_handle_gcmd_srtp(s); 18011da12ec4SLe Tan } 1802ed7b8fbcSLe Tan if (changed & VTD_GCMD_QIE) { 1803ed7b8fbcSLe Tan /* Queued Invalidation Enable */ 1804ed7b8fbcSLe Tan vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE); 1805ed7b8fbcSLe Tan } 1806a5861439SPeter Xu if (val & VTD_GCMD_SIRTP) { 1807a5861439SPeter Xu /* Set/update the interrupt remapping root-table pointer */ 1808a5861439SPeter Xu vtd_handle_gcmd_sirtp(s); 1809a5861439SPeter Xu } 181080de52baSPeter Xu if (changed & VTD_GCMD_IRE) { 181180de52baSPeter Xu /* Interrupt remap enable/disable */ 181280de52baSPeter Xu vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE); 181380de52baSPeter Xu } 18141da12ec4SLe Tan } 18151da12ec4SLe Tan 18161da12ec4SLe Tan /* Handle write to Context Command Register */ 18171da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s) 18181da12ec4SLe Tan { 18191da12ec4SLe Tan uint64_t ret; 18201da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG); 18211da12ec4SLe Tan 18221da12ec4SLe Tan /* Context-cache invalidation request */ 18231da12ec4SLe Tan if (val & VTD_CCMD_ICC) { 1824ed7b8fbcSLe Tan if (s->qi_enabled) { 18251376211fSPeter Xu error_report_once("Queued Invalidation enabled, " 1826ed7b8fbcSLe Tan "should not use register-based invalidation"); 1827ed7b8fbcSLe Tan return; 1828ed7b8fbcSLe Tan } 18291da12ec4SLe Tan ret = vtd_context_cache_invalidate(s, val); 18301da12ec4SLe Tan /* Invalidation completed. Change something to show */ 18311da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL); 18321da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK, 18331da12ec4SLe Tan ret); 18341da12ec4SLe Tan } 18351da12ec4SLe Tan } 18361da12ec4SLe Tan 18371da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */ 18381da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s) 18391da12ec4SLe Tan { 18401da12ec4SLe Tan uint64_t ret; 18411da12ec4SLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG); 18421da12ec4SLe Tan 18431da12ec4SLe Tan /* IOTLB invalidation request */ 18441da12ec4SLe Tan if (val & VTD_TLB_IVT) { 1845ed7b8fbcSLe Tan if (s->qi_enabled) { 18461376211fSPeter Xu error_report_once("Queued Invalidation enabled, " 18471376211fSPeter Xu "should not use register-based invalidation"); 1848ed7b8fbcSLe Tan return; 1849ed7b8fbcSLe Tan } 18501da12ec4SLe Tan ret = vtd_iotlb_flush(s, val); 18511da12ec4SLe Tan /* Invalidation completed. Change something to show */ 18521da12ec4SLe Tan vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL); 18531da12ec4SLe Tan ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, 18541da12ec4SLe Tan VTD_TLB_FLUSH_GRANU_MASK_A, ret); 18551da12ec4SLe Tan } 18561da12ec4SLe Tan } 18571da12ec4SLe Tan 1858ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */ 1859ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset, 1860ed7b8fbcSLe Tan VTDInvDesc *inv_desc) 1861ed7b8fbcSLe Tan { 1862ed7b8fbcSLe Tan dma_addr_t addr = base_addr + offset * sizeof(*inv_desc); 1863ed7b8fbcSLe Tan if (dma_memory_read(&address_space_memory, addr, inv_desc, 1864ed7b8fbcSLe Tan sizeof(*inv_desc))) { 18651376211fSPeter Xu error_report_once("Read INV DESC failed"); 1866ed7b8fbcSLe Tan inv_desc->lo = 0; 1867ed7b8fbcSLe Tan inv_desc->hi = 0; 1868ed7b8fbcSLe Tan return false; 1869ed7b8fbcSLe Tan } 1870ed7b8fbcSLe Tan inv_desc->lo = le64_to_cpu(inv_desc->lo); 1871ed7b8fbcSLe Tan inv_desc->hi = le64_to_cpu(inv_desc->hi); 1872ed7b8fbcSLe Tan return true; 1873ed7b8fbcSLe Tan } 1874ed7b8fbcSLe Tan 1875ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1876ed7b8fbcSLe Tan { 1877ed7b8fbcSLe Tan if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) || 1878ed7b8fbcSLe Tan (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) { 1879bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1880ed7b8fbcSLe Tan return false; 1881ed7b8fbcSLe Tan } 1882ed7b8fbcSLe Tan if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) { 1883ed7b8fbcSLe Tan /* Status Write */ 1884ed7b8fbcSLe Tan uint32_t status_data = (uint32_t)(inv_desc->lo >> 1885ed7b8fbcSLe Tan VTD_INV_DESC_WAIT_DATA_SHIFT); 1886ed7b8fbcSLe Tan 1887ed7b8fbcSLe Tan assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF)); 1888ed7b8fbcSLe Tan 1889ed7b8fbcSLe Tan /* FIXME: need to be masked with HAW? */ 1890ed7b8fbcSLe Tan dma_addr_t status_addr = inv_desc->hi; 1891bc535e59SPeter Xu trace_vtd_inv_desc_wait_sw(status_addr, status_data); 1892ed7b8fbcSLe Tan status_data = cpu_to_le32(status_data); 1893ed7b8fbcSLe Tan if (dma_memory_write(&address_space_memory, status_addr, &status_data, 1894ed7b8fbcSLe Tan sizeof(status_data))) { 1895bc535e59SPeter Xu trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo); 1896ed7b8fbcSLe Tan return false; 1897ed7b8fbcSLe Tan } 1898ed7b8fbcSLe Tan } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) { 1899ed7b8fbcSLe Tan /* Interrupt flag */ 1900ed7b8fbcSLe Tan vtd_generate_completion_event(s); 1901ed7b8fbcSLe Tan } else { 1902bc535e59SPeter Xu trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo); 1903ed7b8fbcSLe Tan return false; 1904ed7b8fbcSLe Tan } 1905ed7b8fbcSLe Tan return true; 1906ed7b8fbcSLe Tan } 1907ed7b8fbcSLe Tan 1908d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s, 1909d92fa2dcSLe Tan VTDInvDesc *inv_desc) 1910d92fa2dcSLe Tan { 1911bc535e59SPeter Xu uint16_t sid, fmask; 1912bc535e59SPeter Xu 1913d92fa2dcSLe Tan if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) { 1914bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1915d92fa2dcSLe Tan return false; 1916d92fa2dcSLe Tan } 1917d92fa2dcSLe Tan switch (inv_desc->lo & VTD_INV_DESC_CC_G) { 1918d92fa2dcSLe Tan case VTD_INV_DESC_CC_DOMAIN: 1919bc535e59SPeter Xu trace_vtd_inv_desc_cc_domain( 1920d92fa2dcSLe Tan (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo)); 1921d92fa2dcSLe Tan /* Fall through */ 1922d92fa2dcSLe Tan case VTD_INV_DESC_CC_GLOBAL: 1923d92fa2dcSLe Tan vtd_context_global_invalidate(s); 1924d92fa2dcSLe Tan break; 1925d92fa2dcSLe Tan 1926d92fa2dcSLe Tan case VTD_INV_DESC_CC_DEVICE: 1927bc535e59SPeter Xu sid = VTD_INV_DESC_CC_SID(inv_desc->lo); 1928bc535e59SPeter Xu fmask = VTD_INV_DESC_CC_FM(inv_desc->lo); 1929bc535e59SPeter Xu vtd_context_device_invalidate(s, sid, fmask); 1930d92fa2dcSLe Tan break; 1931d92fa2dcSLe Tan 1932d92fa2dcSLe Tan default: 1933bc535e59SPeter Xu trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo); 1934d92fa2dcSLe Tan return false; 1935d92fa2dcSLe Tan } 1936d92fa2dcSLe Tan return true; 1937d92fa2dcSLe Tan } 1938d92fa2dcSLe Tan 1939b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc) 1940b5a280c0SLe Tan { 1941b5a280c0SLe Tan uint16_t domain_id; 1942b5a280c0SLe Tan uint8_t am; 1943b5a280c0SLe Tan hwaddr addr; 1944b5a280c0SLe Tan 1945b5a280c0SLe Tan if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) || 1946b5a280c0SLe Tan (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) { 1947bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1948b5a280c0SLe Tan return false; 1949b5a280c0SLe Tan } 1950b5a280c0SLe Tan 1951b5a280c0SLe Tan switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) { 1952b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_GLOBAL: 1953b5a280c0SLe Tan vtd_iotlb_global_invalidate(s); 1954b5a280c0SLe Tan break; 1955b5a280c0SLe Tan 1956b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_DOMAIN: 1957b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1958b5a280c0SLe Tan vtd_iotlb_domain_invalidate(s, domain_id); 1959b5a280c0SLe Tan break; 1960b5a280c0SLe Tan 1961b5a280c0SLe Tan case VTD_INV_DESC_IOTLB_PAGE: 1962b5a280c0SLe Tan domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo); 1963b5a280c0SLe Tan addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi); 1964b5a280c0SLe Tan am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi); 1965b5a280c0SLe Tan if (am > VTD_MAMV) { 1966bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1967b5a280c0SLe Tan return false; 1968b5a280c0SLe Tan } 1969b5a280c0SLe Tan vtd_iotlb_page_invalidate(s, domain_id, addr, am); 1970b5a280c0SLe Tan break; 1971b5a280c0SLe Tan 1972b5a280c0SLe Tan default: 1973bc535e59SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 1974b5a280c0SLe Tan return false; 1975b5a280c0SLe Tan } 1976b5a280c0SLe Tan return true; 1977b5a280c0SLe Tan } 1978b5a280c0SLe Tan 197902a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s, 198002a2cbc8SPeter Xu VTDInvDesc *inv_desc) 198102a2cbc8SPeter Xu { 19827feb51b7SPeter Xu trace_vtd_inv_desc_iec(inv_desc->iec.granularity, 198302a2cbc8SPeter Xu inv_desc->iec.index, 198402a2cbc8SPeter Xu inv_desc->iec.index_mask); 198502a2cbc8SPeter Xu 198602a2cbc8SPeter Xu vtd_iec_notify_all(s, !inv_desc->iec.granularity, 198702a2cbc8SPeter Xu inv_desc->iec.index, 198802a2cbc8SPeter Xu inv_desc->iec.index_mask); 1989554f5e16SJason Wang return true; 1990554f5e16SJason Wang } 199102a2cbc8SPeter Xu 1992554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s, 1993554f5e16SJason Wang VTDInvDesc *inv_desc) 1994554f5e16SJason Wang { 1995554f5e16SJason Wang VTDAddressSpace *vtd_dev_as; 1996554f5e16SJason Wang IOMMUTLBEntry entry; 1997554f5e16SJason Wang struct VTDBus *vtd_bus; 1998554f5e16SJason Wang hwaddr addr; 1999554f5e16SJason Wang uint64_t sz; 2000554f5e16SJason Wang uint16_t sid; 2001554f5e16SJason Wang uint8_t devfn; 2002554f5e16SJason Wang bool size; 2003554f5e16SJason Wang uint8_t bus_num; 2004554f5e16SJason Wang 2005554f5e16SJason Wang addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi); 2006554f5e16SJason Wang sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo); 2007554f5e16SJason Wang devfn = sid & 0xff; 2008554f5e16SJason Wang bus_num = sid >> 8; 2009554f5e16SJason Wang size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi); 2010554f5e16SJason Wang 2011554f5e16SJason Wang if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) || 2012554f5e16SJason Wang (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) { 20137feb51b7SPeter Xu trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo); 2014554f5e16SJason Wang return false; 2015554f5e16SJason Wang } 2016554f5e16SJason Wang 2017554f5e16SJason Wang vtd_bus = vtd_find_as_from_bus_num(s, bus_num); 2018554f5e16SJason Wang if (!vtd_bus) { 2019554f5e16SJason Wang goto done; 2020554f5e16SJason Wang } 2021554f5e16SJason Wang 2022554f5e16SJason Wang vtd_dev_as = vtd_bus->dev_as[devfn]; 2023554f5e16SJason Wang if (!vtd_dev_as) { 2024554f5e16SJason Wang goto done; 2025554f5e16SJason Wang } 2026554f5e16SJason Wang 202704eb6247SJason Wang /* According to ATS spec table 2.4: 202804eb6247SJason Wang * S = 0, bits 15:12 = xxxx range size: 4K 202904eb6247SJason Wang * S = 1, bits 15:12 = xxx0 range size: 8K 203004eb6247SJason Wang * S = 1, bits 15:12 = xx01 range size: 16K 203104eb6247SJason Wang * S = 1, bits 15:12 = x011 range size: 32K 203204eb6247SJason Wang * S = 1, bits 15:12 = 0111 range size: 64K 203304eb6247SJason Wang * ... 203404eb6247SJason Wang */ 2035554f5e16SJason Wang if (size) { 203604eb6247SJason Wang sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT); 2037554f5e16SJason Wang addr &= ~(sz - 1); 2038554f5e16SJason Wang } else { 2039554f5e16SJason Wang sz = VTD_PAGE_SIZE; 2040554f5e16SJason Wang } 2041554f5e16SJason Wang 2042554f5e16SJason Wang entry.target_as = &vtd_dev_as->as; 2043554f5e16SJason Wang entry.addr_mask = sz - 1; 2044554f5e16SJason Wang entry.iova = addr; 2045554f5e16SJason Wang entry.perm = IOMMU_NONE; 2046554f5e16SJason Wang entry.translated_addr = 0; 2047cb1efcf4SPeter Maydell memory_region_notify_iommu(&vtd_dev_as->iommu, 0, entry); 2048554f5e16SJason Wang 2049554f5e16SJason Wang done: 205002a2cbc8SPeter Xu return true; 205102a2cbc8SPeter Xu } 205202a2cbc8SPeter Xu 2053ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s) 2054ed7b8fbcSLe Tan { 2055ed7b8fbcSLe Tan VTDInvDesc inv_desc; 2056ed7b8fbcSLe Tan uint8_t desc_type; 2057ed7b8fbcSLe Tan 20587feb51b7SPeter Xu trace_vtd_inv_qi_head(s->iq_head); 2059ed7b8fbcSLe Tan if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) { 2060ed7b8fbcSLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 2061ed7b8fbcSLe Tan return false; 2062ed7b8fbcSLe Tan } 2063ed7b8fbcSLe Tan desc_type = inv_desc.lo & VTD_INV_DESC_TYPE; 2064ed7b8fbcSLe Tan /* FIXME: should update at first or at last? */ 2065ed7b8fbcSLe Tan s->iq_last_desc_type = desc_type; 2066ed7b8fbcSLe Tan 2067ed7b8fbcSLe Tan switch (desc_type) { 2068ed7b8fbcSLe Tan case VTD_INV_DESC_CC: 2069bc535e59SPeter Xu trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo); 2070d92fa2dcSLe Tan if (!vtd_process_context_cache_desc(s, &inv_desc)) { 2071d92fa2dcSLe Tan return false; 2072d92fa2dcSLe Tan } 2073ed7b8fbcSLe Tan break; 2074ed7b8fbcSLe Tan 2075ed7b8fbcSLe Tan case VTD_INV_DESC_IOTLB: 2076bc535e59SPeter Xu trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo); 2077b5a280c0SLe Tan if (!vtd_process_iotlb_desc(s, &inv_desc)) { 2078b5a280c0SLe Tan return false; 2079b5a280c0SLe Tan } 2080ed7b8fbcSLe Tan break; 2081ed7b8fbcSLe Tan 2082ed7b8fbcSLe Tan case VTD_INV_DESC_WAIT: 2083bc535e59SPeter Xu trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo); 2084ed7b8fbcSLe Tan if (!vtd_process_wait_desc(s, &inv_desc)) { 2085ed7b8fbcSLe Tan return false; 2086ed7b8fbcSLe Tan } 2087ed7b8fbcSLe Tan break; 2088ed7b8fbcSLe Tan 2089b7910472SPeter Xu case VTD_INV_DESC_IEC: 2090bc535e59SPeter Xu trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo); 209102a2cbc8SPeter Xu if (!vtd_process_inv_iec_desc(s, &inv_desc)) { 209202a2cbc8SPeter Xu return false; 209302a2cbc8SPeter Xu } 2094b7910472SPeter Xu break; 2095b7910472SPeter Xu 2096554f5e16SJason Wang case VTD_INV_DESC_DEVICE: 20977feb51b7SPeter Xu trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo); 2098554f5e16SJason Wang if (!vtd_process_device_iotlb_desc(s, &inv_desc)) { 2099554f5e16SJason Wang return false; 2100554f5e16SJason Wang } 2101554f5e16SJason Wang break; 2102554f5e16SJason Wang 2103ed7b8fbcSLe Tan default: 2104bc535e59SPeter Xu trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo); 2105ed7b8fbcSLe Tan return false; 2106ed7b8fbcSLe Tan } 2107ed7b8fbcSLe Tan s->iq_head++; 2108ed7b8fbcSLe Tan if (s->iq_head == s->iq_size) { 2109ed7b8fbcSLe Tan s->iq_head = 0; 2110ed7b8fbcSLe Tan } 2111ed7b8fbcSLe Tan return true; 2112ed7b8fbcSLe Tan } 2113ed7b8fbcSLe Tan 2114ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */ 2115ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s) 2116ed7b8fbcSLe Tan { 21177feb51b7SPeter Xu trace_vtd_inv_qi_fetch(); 21187feb51b7SPeter Xu 2119ed7b8fbcSLe Tan if (s->iq_tail >= s->iq_size) { 2120ed7b8fbcSLe Tan /* Detects an invalid Tail pointer */ 21214e4abd11SPeter Xu error_report_once("%s: detected invalid QI tail " 21224e4abd11SPeter Xu "(tail=0x%x, size=0x%x)", 21234e4abd11SPeter Xu __func__, s->iq_tail, s->iq_size); 2124ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 2125ed7b8fbcSLe Tan return; 2126ed7b8fbcSLe Tan } 2127ed7b8fbcSLe Tan while (s->iq_head != s->iq_tail) { 2128ed7b8fbcSLe Tan if (!vtd_process_inv_desc(s)) { 2129ed7b8fbcSLe Tan /* Invalidation Queue Errors */ 2130ed7b8fbcSLe Tan vtd_handle_inv_queue_error(s); 2131ed7b8fbcSLe Tan break; 2132ed7b8fbcSLe Tan } 2133ed7b8fbcSLe Tan /* Must update the IQH_REG in time */ 2134ed7b8fbcSLe Tan vtd_set_quad_raw(s, DMAR_IQH_REG, 2135ed7b8fbcSLe Tan (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) & 2136ed7b8fbcSLe Tan VTD_IQH_QH_MASK); 2137ed7b8fbcSLe Tan } 2138ed7b8fbcSLe Tan } 2139ed7b8fbcSLe Tan 2140ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */ 2141ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s) 2142ed7b8fbcSLe Tan { 2143ed7b8fbcSLe Tan uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG); 2144ed7b8fbcSLe Tan 2145ed7b8fbcSLe Tan s->iq_tail = VTD_IQT_QT(val); 21467feb51b7SPeter Xu trace_vtd_inv_qi_tail(s->iq_tail); 21477feb51b7SPeter Xu 2148ed7b8fbcSLe Tan if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) { 2149ed7b8fbcSLe Tan /* Process Invalidation Queue here */ 2150ed7b8fbcSLe Tan vtd_fetch_inv_desc(s); 2151ed7b8fbcSLe Tan } 2152ed7b8fbcSLe Tan } 2153ed7b8fbcSLe Tan 21541da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s) 21551da12ec4SLe Tan { 21561da12ec4SLe Tan uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG); 21571da12ec4SLe Tan uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 21581da12ec4SLe Tan uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE; 21591da12ec4SLe Tan 21601da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) { 21611da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 21627feb51b7SPeter Xu trace_vtd_fsts_clear_ip(); 21631da12ec4SLe Tan } 2164ed7b8fbcSLe Tan /* FIXME: when IQE is Clear, should we try to fetch some Invalidation 2165ed7b8fbcSLe Tan * Descriptors if there are any when Queued Invalidation is enabled? 2166ed7b8fbcSLe Tan */ 21671da12ec4SLe Tan } 21681da12ec4SLe Tan 21691da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s) 21701da12ec4SLe Tan { 21711da12ec4SLe Tan uint32_t fectl_reg; 21721da12ec4SLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 21731da12ec4SLe Tan * need to compare the old value and the new value to conclude that 21741da12ec4SLe Tan * software clears the IM field? Or just check if the IM field is zero? 21751da12ec4SLe Tan */ 21761da12ec4SLe Tan fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG); 21777feb51b7SPeter Xu 21787feb51b7SPeter Xu trace_vtd_reg_write_fectl(fectl_reg); 21797feb51b7SPeter Xu 21801da12ec4SLe Tan if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) { 21811da12ec4SLe Tan vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG); 21821da12ec4SLe Tan vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0); 21831da12ec4SLe Tan } 21841da12ec4SLe Tan } 21851da12ec4SLe Tan 2186ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s) 2187ed7b8fbcSLe Tan { 2188ed7b8fbcSLe Tan uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG); 2189ed7b8fbcSLe Tan uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 2190ed7b8fbcSLe Tan 2191ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) { 21927feb51b7SPeter Xu trace_vtd_reg_ics_clear_ip(); 2193ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2194ed7b8fbcSLe Tan } 2195ed7b8fbcSLe Tan } 2196ed7b8fbcSLe Tan 2197ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s) 2198ed7b8fbcSLe Tan { 2199ed7b8fbcSLe Tan uint32_t iectl_reg; 2200ed7b8fbcSLe Tan /* FIXME: when software clears the IM field, check the IP field. But do we 2201ed7b8fbcSLe Tan * need to compare the old value and the new value to conclude that 2202ed7b8fbcSLe Tan * software clears the IM field? Or just check if the IM field is zero? 2203ed7b8fbcSLe Tan */ 2204ed7b8fbcSLe Tan iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG); 22057feb51b7SPeter Xu 22067feb51b7SPeter Xu trace_vtd_reg_write_iectl(iectl_reg); 22077feb51b7SPeter Xu 2208ed7b8fbcSLe Tan if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) { 2209ed7b8fbcSLe Tan vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG); 2210ed7b8fbcSLe Tan vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0); 2211ed7b8fbcSLe Tan } 2212ed7b8fbcSLe Tan } 2213ed7b8fbcSLe Tan 22141da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size) 22151da12ec4SLe Tan { 22161da12ec4SLe Tan IntelIOMMUState *s = opaque; 22171da12ec4SLe Tan uint64_t val; 22181da12ec4SLe Tan 22197feb51b7SPeter Xu trace_vtd_reg_read(addr, size); 22207feb51b7SPeter Xu 22211da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 22221376211fSPeter Xu error_report_once("%s: MMIO over range: addr=0x%" PRIx64 22231376211fSPeter Xu " size=0x%u", __func__, addr, size); 22241da12ec4SLe Tan return (uint64_t)-1; 22251da12ec4SLe Tan } 22261da12ec4SLe Tan 22271da12ec4SLe Tan switch (addr) { 22281da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 22291da12ec4SLe Tan case DMAR_RTADDR_REG: 22301da12ec4SLe Tan if (size == 4) { 22311da12ec4SLe Tan val = s->root & ((1ULL << 32) - 1); 22321da12ec4SLe Tan } else { 22331da12ec4SLe Tan val = s->root; 22341da12ec4SLe Tan } 22351da12ec4SLe Tan break; 22361da12ec4SLe Tan 22371da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 22381da12ec4SLe Tan assert(size == 4); 22391da12ec4SLe Tan val = s->root >> 32; 22401da12ec4SLe Tan break; 22411da12ec4SLe Tan 2242ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2243ed7b8fbcSLe Tan case DMAR_IQA_REG: 2244ed7b8fbcSLe Tan val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS); 2245ed7b8fbcSLe Tan if (size == 4) { 2246ed7b8fbcSLe Tan val = val & ((1ULL << 32) - 1); 2247ed7b8fbcSLe Tan } 2248ed7b8fbcSLe Tan break; 2249ed7b8fbcSLe Tan 2250ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2251ed7b8fbcSLe Tan assert(size == 4); 2252ed7b8fbcSLe Tan val = s->iq >> 32; 2253ed7b8fbcSLe Tan break; 2254ed7b8fbcSLe Tan 22551da12ec4SLe Tan default: 22561da12ec4SLe Tan if (size == 4) { 22571da12ec4SLe Tan val = vtd_get_long(s, addr); 22581da12ec4SLe Tan } else { 22591da12ec4SLe Tan val = vtd_get_quad(s, addr); 22601da12ec4SLe Tan } 22611da12ec4SLe Tan } 22627feb51b7SPeter Xu 22631da12ec4SLe Tan return val; 22641da12ec4SLe Tan } 22651da12ec4SLe Tan 22661da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr, 22671da12ec4SLe Tan uint64_t val, unsigned size) 22681da12ec4SLe Tan { 22691da12ec4SLe Tan IntelIOMMUState *s = opaque; 22701da12ec4SLe Tan 22717feb51b7SPeter Xu trace_vtd_reg_write(addr, size, val); 22727feb51b7SPeter Xu 22731da12ec4SLe Tan if (addr + size > DMAR_REG_SIZE) { 22741376211fSPeter Xu error_report_once("%s: MMIO over range: addr=0x%" PRIx64 22751376211fSPeter Xu " size=0x%u", __func__, addr, size); 22761da12ec4SLe Tan return; 22771da12ec4SLe Tan } 22781da12ec4SLe Tan 22791da12ec4SLe Tan switch (addr) { 22801da12ec4SLe Tan /* Global Command Register, 32-bit */ 22811da12ec4SLe Tan case DMAR_GCMD_REG: 22821da12ec4SLe Tan vtd_set_long(s, addr, val); 22831da12ec4SLe Tan vtd_handle_gcmd_write(s); 22841da12ec4SLe Tan break; 22851da12ec4SLe Tan 22861da12ec4SLe Tan /* Context Command Register, 64-bit */ 22871da12ec4SLe Tan case DMAR_CCMD_REG: 22881da12ec4SLe Tan if (size == 4) { 22891da12ec4SLe Tan vtd_set_long(s, addr, val); 22901da12ec4SLe Tan } else { 22911da12ec4SLe Tan vtd_set_quad(s, addr, val); 22921da12ec4SLe Tan vtd_handle_ccmd_write(s); 22931da12ec4SLe Tan } 22941da12ec4SLe Tan break; 22951da12ec4SLe Tan 22961da12ec4SLe Tan case DMAR_CCMD_REG_HI: 22971da12ec4SLe Tan assert(size == 4); 22981da12ec4SLe Tan vtd_set_long(s, addr, val); 22991da12ec4SLe Tan vtd_handle_ccmd_write(s); 23001da12ec4SLe Tan break; 23011da12ec4SLe Tan 23021da12ec4SLe Tan /* IOTLB Invalidation Register, 64-bit */ 23031da12ec4SLe Tan case DMAR_IOTLB_REG: 23041da12ec4SLe Tan if (size == 4) { 23051da12ec4SLe Tan vtd_set_long(s, addr, val); 23061da12ec4SLe Tan } else { 23071da12ec4SLe Tan vtd_set_quad(s, addr, val); 23081da12ec4SLe Tan vtd_handle_iotlb_write(s); 23091da12ec4SLe Tan } 23101da12ec4SLe Tan break; 23111da12ec4SLe Tan 23121da12ec4SLe Tan case DMAR_IOTLB_REG_HI: 23131da12ec4SLe Tan assert(size == 4); 23141da12ec4SLe Tan vtd_set_long(s, addr, val); 23151da12ec4SLe Tan vtd_handle_iotlb_write(s); 23161da12ec4SLe Tan break; 23171da12ec4SLe Tan 2318b5a280c0SLe Tan /* Invalidate Address Register, 64-bit */ 2319b5a280c0SLe Tan case DMAR_IVA_REG: 2320b5a280c0SLe Tan if (size == 4) { 2321b5a280c0SLe Tan vtd_set_long(s, addr, val); 2322b5a280c0SLe Tan } else { 2323b5a280c0SLe Tan vtd_set_quad(s, addr, val); 2324b5a280c0SLe Tan } 2325b5a280c0SLe Tan break; 2326b5a280c0SLe Tan 2327b5a280c0SLe Tan case DMAR_IVA_REG_HI: 2328b5a280c0SLe Tan assert(size == 4); 2329b5a280c0SLe Tan vtd_set_long(s, addr, val); 2330b5a280c0SLe Tan break; 2331b5a280c0SLe Tan 23321da12ec4SLe Tan /* Fault Status Register, 32-bit */ 23331da12ec4SLe Tan case DMAR_FSTS_REG: 23341da12ec4SLe Tan assert(size == 4); 23351da12ec4SLe Tan vtd_set_long(s, addr, val); 23361da12ec4SLe Tan vtd_handle_fsts_write(s); 23371da12ec4SLe Tan break; 23381da12ec4SLe Tan 23391da12ec4SLe Tan /* Fault Event Control Register, 32-bit */ 23401da12ec4SLe Tan case DMAR_FECTL_REG: 23411da12ec4SLe Tan assert(size == 4); 23421da12ec4SLe Tan vtd_set_long(s, addr, val); 23431da12ec4SLe Tan vtd_handle_fectl_write(s); 23441da12ec4SLe Tan break; 23451da12ec4SLe Tan 23461da12ec4SLe Tan /* Fault Event Data Register, 32-bit */ 23471da12ec4SLe Tan case DMAR_FEDATA_REG: 23481da12ec4SLe Tan assert(size == 4); 23491da12ec4SLe Tan vtd_set_long(s, addr, val); 23501da12ec4SLe Tan break; 23511da12ec4SLe Tan 23521da12ec4SLe Tan /* Fault Event Address Register, 32-bit */ 23531da12ec4SLe Tan case DMAR_FEADDR_REG: 2354b7a7bb35SJan Kiszka if (size == 4) { 23551da12ec4SLe Tan vtd_set_long(s, addr, val); 2356b7a7bb35SJan Kiszka } else { 2357b7a7bb35SJan Kiszka /* 2358b7a7bb35SJan Kiszka * While the register is 32-bit only, some guests (Xen...) write to 2359b7a7bb35SJan Kiszka * it with 64-bit. 2360b7a7bb35SJan Kiszka */ 2361b7a7bb35SJan Kiszka vtd_set_quad(s, addr, val); 2362b7a7bb35SJan Kiszka } 23631da12ec4SLe Tan break; 23641da12ec4SLe Tan 23651da12ec4SLe Tan /* Fault Event Upper Address Register, 32-bit */ 23661da12ec4SLe Tan case DMAR_FEUADDR_REG: 23671da12ec4SLe Tan assert(size == 4); 23681da12ec4SLe Tan vtd_set_long(s, addr, val); 23691da12ec4SLe Tan break; 23701da12ec4SLe Tan 23711da12ec4SLe Tan /* Protected Memory Enable Register, 32-bit */ 23721da12ec4SLe Tan case DMAR_PMEN_REG: 23731da12ec4SLe Tan assert(size == 4); 23741da12ec4SLe Tan vtd_set_long(s, addr, val); 23751da12ec4SLe Tan break; 23761da12ec4SLe Tan 23771da12ec4SLe Tan /* Root Table Address Register, 64-bit */ 23781da12ec4SLe Tan case DMAR_RTADDR_REG: 23791da12ec4SLe Tan if (size == 4) { 23801da12ec4SLe Tan vtd_set_long(s, addr, val); 23811da12ec4SLe Tan } else { 23821da12ec4SLe Tan vtd_set_quad(s, addr, val); 23831da12ec4SLe Tan } 23841da12ec4SLe Tan break; 23851da12ec4SLe Tan 23861da12ec4SLe Tan case DMAR_RTADDR_REG_HI: 23871da12ec4SLe Tan assert(size == 4); 23881da12ec4SLe Tan vtd_set_long(s, addr, val); 23891da12ec4SLe Tan break; 23901da12ec4SLe Tan 2391ed7b8fbcSLe Tan /* Invalidation Queue Tail Register, 64-bit */ 2392ed7b8fbcSLe Tan case DMAR_IQT_REG: 2393ed7b8fbcSLe Tan if (size == 4) { 2394ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2395ed7b8fbcSLe Tan } else { 2396ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2397ed7b8fbcSLe Tan } 2398ed7b8fbcSLe Tan vtd_handle_iqt_write(s); 2399ed7b8fbcSLe Tan break; 2400ed7b8fbcSLe Tan 2401ed7b8fbcSLe Tan case DMAR_IQT_REG_HI: 2402ed7b8fbcSLe Tan assert(size == 4); 2403ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2404ed7b8fbcSLe Tan /* 19:63 of IQT_REG is RsvdZ, do nothing here */ 2405ed7b8fbcSLe Tan break; 2406ed7b8fbcSLe Tan 2407ed7b8fbcSLe Tan /* Invalidation Queue Address Register, 64-bit */ 2408ed7b8fbcSLe Tan case DMAR_IQA_REG: 2409ed7b8fbcSLe Tan if (size == 4) { 2410ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2411ed7b8fbcSLe Tan } else { 2412ed7b8fbcSLe Tan vtd_set_quad(s, addr, val); 2413ed7b8fbcSLe Tan } 2414ed7b8fbcSLe Tan break; 2415ed7b8fbcSLe Tan 2416ed7b8fbcSLe Tan case DMAR_IQA_REG_HI: 2417ed7b8fbcSLe Tan assert(size == 4); 2418ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2419ed7b8fbcSLe Tan break; 2420ed7b8fbcSLe Tan 2421ed7b8fbcSLe Tan /* Invalidation Completion Status Register, 32-bit */ 2422ed7b8fbcSLe Tan case DMAR_ICS_REG: 2423ed7b8fbcSLe Tan assert(size == 4); 2424ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2425ed7b8fbcSLe Tan vtd_handle_ics_write(s); 2426ed7b8fbcSLe Tan break; 2427ed7b8fbcSLe Tan 2428ed7b8fbcSLe Tan /* Invalidation Event Control Register, 32-bit */ 2429ed7b8fbcSLe Tan case DMAR_IECTL_REG: 2430ed7b8fbcSLe Tan assert(size == 4); 2431ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2432ed7b8fbcSLe Tan vtd_handle_iectl_write(s); 2433ed7b8fbcSLe Tan break; 2434ed7b8fbcSLe Tan 2435ed7b8fbcSLe Tan /* Invalidation Event Data Register, 32-bit */ 2436ed7b8fbcSLe Tan case DMAR_IEDATA_REG: 2437ed7b8fbcSLe Tan assert(size == 4); 2438ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2439ed7b8fbcSLe Tan break; 2440ed7b8fbcSLe Tan 2441ed7b8fbcSLe Tan /* Invalidation Event Address Register, 32-bit */ 2442ed7b8fbcSLe Tan case DMAR_IEADDR_REG: 2443ed7b8fbcSLe Tan assert(size == 4); 2444ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2445ed7b8fbcSLe Tan break; 2446ed7b8fbcSLe Tan 2447ed7b8fbcSLe Tan /* Invalidation Event Upper Address Register, 32-bit */ 2448ed7b8fbcSLe Tan case DMAR_IEUADDR_REG: 2449ed7b8fbcSLe Tan assert(size == 4); 2450ed7b8fbcSLe Tan vtd_set_long(s, addr, val); 2451ed7b8fbcSLe Tan break; 2452ed7b8fbcSLe Tan 24531da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 24541da12ec4SLe Tan case DMAR_FRCD_REG_0_0: 24551da12ec4SLe Tan if (size == 4) { 24561da12ec4SLe Tan vtd_set_long(s, addr, val); 24571da12ec4SLe Tan } else { 24581da12ec4SLe Tan vtd_set_quad(s, addr, val); 24591da12ec4SLe Tan } 24601da12ec4SLe Tan break; 24611da12ec4SLe Tan 24621da12ec4SLe Tan case DMAR_FRCD_REG_0_1: 24631da12ec4SLe Tan assert(size == 4); 24641da12ec4SLe Tan vtd_set_long(s, addr, val); 24651da12ec4SLe Tan break; 24661da12ec4SLe Tan 24671da12ec4SLe Tan case DMAR_FRCD_REG_0_2: 24681da12ec4SLe Tan if (size == 4) { 24691da12ec4SLe Tan vtd_set_long(s, addr, val); 24701da12ec4SLe Tan } else { 24711da12ec4SLe Tan vtd_set_quad(s, addr, val); 24721da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 24731da12ec4SLe Tan vtd_update_fsts_ppf(s); 24741da12ec4SLe Tan } 24751da12ec4SLe Tan break; 24761da12ec4SLe Tan 24771da12ec4SLe Tan case DMAR_FRCD_REG_0_3: 24781da12ec4SLe Tan assert(size == 4); 24791da12ec4SLe Tan vtd_set_long(s, addr, val); 24801da12ec4SLe Tan /* May clear bit 127 (Fault), update PPF */ 24811da12ec4SLe Tan vtd_update_fsts_ppf(s); 24821da12ec4SLe Tan break; 24831da12ec4SLe Tan 2484a5861439SPeter Xu case DMAR_IRTA_REG: 2485a5861439SPeter Xu if (size == 4) { 2486a5861439SPeter Xu vtd_set_long(s, addr, val); 2487a5861439SPeter Xu } else { 2488a5861439SPeter Xu vtd_set_quad(s, addr, val); 2489a5861439SPeter Xu } 2490a5861439SPeter Xu break; 2491a5861439SPeter Xu 2492a5861439SPeter Xu case DMAR_IRTA_REG_HI: 2493a5861439SPeter Xu assert(size == 4); 2494a5861439SPeter Xu vtd_set_long(s, addr, val); 2495a5861439SPeter Xu break; 2496a5861439SPeter Xu 24971da12ec4SLe Tan default: 24981da12ec4SLe Tan if (size == 4) { 24991da12ec4SLe Tan vtd_set_long(s, addr, val); 25001da12ec4SLe Tan } else { 25011da12ec4SLe Tan vtd_set_quad(s, addr, val); 25021da12ec4SLe Tan } 25031da12ec4SLe Tan } 25041da12ec4SLe Tan } 25051da12ec4SLe Tan 25063df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr, 25072c91bcf2SPeter Maydell IOMMUAccessFlags flag, int iommu_idx) 25081da12ec4SLe Tan { 25091da12ec4SLe Tan VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 25101da12ec4SLe Tan IntelIOMMUState *s = vtd_as->iommu_state; 2511b9313021SPeter Xu IOMMUTLBEntry iotlb = { 2512b9313021SPeter Xu /* We'll fill in the rest later. */ 25131da12ec4SLe Tan .target_as = &address_space_memory, 25141da12ec4SLe Tan }; 2515b9313021SPeter Xu bool success; 25161da12ec4SLe Tan 2517b9313021SPeter Xu if (likely(s->dmar_enabled)) { 2518b9313021SPeter Xu success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn, 2519b9313021SPeter Xu addr, flag & IOMMU_WO, &iotlb); 2520b9313021SPeter Xu } else { 25211da12ec4SLe Tan /* DMAR disabled, passthrough, use 4k-page*/ 2522b9313021SPeter Xu iotlb.iova = addr & VTD_PAGE_MASK_4K; 2523b9313021SPeter Xu iotlb.translated_addr = addr & VTD_PAGE_MASK_4K; 2524b9313021SPeter Xu iotlb.addr_mask = ~VTD_PAGE_MASK_4K; 2525b9313021SPeter Xu iotlb.perm = IOMMU_RW; 2526b9313021SPeter Xu success = true; 25271da12ec4SLe Tan } 25281da12ec4SLe Tan 2529b9313021SPeter Xu if (likely(success)) { 25307feb51b7SPeter Xu trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus), 25317feb51b7SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 25327feb51b7SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2533b9313021SPeter Xu iotlb.iova, iotlb.translated_addr, 2534b9313021SPeter Xu iotlb.addr_mask); 2535b9313021SPeter Xu } else { 25364e4abd11SPeter Xu error_report_once("%s: detected translation failure " 25374e4abd11SPeter Xu "(dev=%02x:%02x:%02x, iova=0x%" PRIx64 ")", 25384e4abd11SPeter Xu __func__, pci_bus_num(vtd_as->bus), 2539b9313021SPeter Xu VTD_PCI_SLOT(vtd_as->devfn), 2540b9313021SPeter Xu VTD_PCI_FUNC(vtd_as->devfn), 2541b9313021SPeter Xu iotlb.iova); 2542b9313021SPeter Xu } 25437feb51b7SPeter Xu 2544b9313021SPeter Xu return iotlb; 25451da12ec4SLe Tan } 25461da12ec4SLe Tan 25473df9d748SAlexey Kardashevskiy static void vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu, 25485bf3d319SPeter Xu IOMMUNotifierFlag old, 25495bf3d319SPeter Xu IOMMUNotifierFlag new) 25503cb3b154SAlex Williamson { 25513cb3b154SAlex Williamson VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu); 2552dd4d607eSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 25533cb3b154SAlex Williamson 2554dd4d607eSPeter Xu if (!s->caching_mode && new & IOMMU_NOTIFIER_MAP) { 25554c427a4cSPeter Xu error_report("We need to set caching-mode=1 for intel-iommu to enable " 2556dd4d607eSPeter Xu "device assignment with IOMMU protection."); 2557a3276f78SPeter Xu exit(1); 2558a3276f78SPeter Xu } 2559dd4d607eSPeter Xu 25604f8a62a9SPeter Xu /* Update per-address-space notifier flags */ 25614f8a62a9SPeter Xu vtd_as->notifier_flags = new; 25624f8a62a9SPeter Xu 2563dd4d607eSPeter Xu if (old == IOMMU_NOTIFIER_NONE) { 2564b4a4ba0dSPeter Xu QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next); 2565b4a4ba0dSPeter Xu } else if (new == IOMMU_NOTIFIER_NONE) { 2566b4a4ba0dSPeter Xu QLIST_REMOVE(vtd_as, next); 2567dd4d607eSPeter Xu } 25683cb3b154SAlex Williamson } 25693cb3b154SAlex Williamson 2570552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id) 2571552a1e01SPeter Xu { 2572552a1e01SPeter Xu IntelIOMMUState *iommu = opaque; 2573552a1e01SPeter Xu 2574552a1e01SPeter Xu /* 2575552a1e01SPeter Xu * Memory regions are dynamically turned on/off depending on 2576552a1e01SPeter Xu * context entry configurations from the guest. After migration, 2577552a1e01SPeter Xu * we need to make sure the memory regions are still correct. 2578552a1e01SPeter Xu */ 2579552a1e01SPeter Xu vtd_switch_address_space_all(iommu); 2580552a1e01SPeter Xu 2581552a1e01SPeter Xu return 0; 2582552a1e01SPeter Xu } 2583552a1e01SPeter Xu 25841da12ec4SLe Tan static const VMStateDescription vtd_vmstate = { 25851da12ec4SLe Tan .name = "iommu-intel", 25868cdcf3c1SPeter Xu .version_id = 1, 25878cdcf3c1SPeter Xu .minimum_version_id = 1, 25888cdcf3c1SPeter Xu .priority = MIG_PRI_IOMMU, 2589552a1e01SPeter Xu .post_load = vtd_post_load, 25908cdcf3c1SPeter Xu .fields = (VMStateField[]) { 25918cdcf3c1SPeter Xu VMSTATE_UINT64(root, IntelIOMMUState), 25928cdcf3c1SPeter Xu VMSTATE_UINT64(intr_root, IntelIOMMUState), 25938cdcf3c1SPeter Xu VMSTATE_UINT64(iq, IntelIOMMUState), 25948cdcf3c1SPeter Xu VMSTATE_UINT32(intr_size, IntelIOMMUState), 25958cdcf3c1SPeter Xu VMSTATE_UINT16(iq_head, IntelIOMMUState), 25968cdcf3c1SPeter Xu VMSTATE_UINT16(iq_tail, IntelIOMMUState), 25978cdcf3c1SPeter Xu VMSTATE_UINT16(iq_size, IntelIOMMUState), 25988cdcf3c1SPeter Xu VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState), 25998cdcf3c1SPeter Xu VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE), 26008cdcf3c1SPeter Xu VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState), 26018cdcf3c1SPeter Xu VMSTATE_BOOL(root_extended, IntelIOMMUState), 26028cdcf3c1SPeter Xu VMSTATE_BOOL(dmar_enabled, IntelIOMMUState), 26038cdcf3c1SPeter Xu VMSTATE_BOOL(qi_enabled, IntelIOMMUState), 26048cdcf3c1SPeter Xu VMSTATE_BOOL(intr_enabled, IntelIOMMUState), 26058cdcf3c1SPeter Xu VMSTATE_BOOL(intr_eime, IntelIOMMUState), 26068cdcf3c1SPeter Xu VMSTATE_END_OF_LIST() 26078cdcf3c1SPeter Xu } 26081da12ec4SLe Tan }; 26091da12ec4SLe Tan 26101da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = { 26111da12ec4SLe Tan .read = vtd_mem_read, 26121da12ec4SLe Tan .write = vtd_mem_write, 26131da12ec4SLe Tan .endianness = DEVICE_LITTLE_ENDIAN, 26141da12ec4SLe Tan .impl = { 26151da12ec4SLe Tan .min_access_size = 4, 26161da12ec4SLe Tan .max_access_size = 8, 26171da12ec4SLe Tan }, 26181da12ec4SLe Tan .valid = { 26191da12ec4SLe Tan .min_access_size = 4, 26201da12ec4SLe Tan .max_access_size = 8, 26211da12ec4SLe Tan }, 26221da12ec4SLe Tan }; 26231da12ec4SLe Tan 26241da12ec4SLe Tan static Property vtd_properties[] = { 26251da12ec4SLe Tan DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0), 2626e6b6af05SRadim Krčmář DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim, 2627e6b6af05SRadim Krčmář ON_OFF_AUTO_AUTO), 2628fb506e70SRadim Krčmář DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false), 262937f51384SPrasad Singamsetty DEFINE_PROP_UINT8("x-aw-bits", IntelIOMMUState, aw_bits, 263037f51384SPrasad Singamsetty VTD_HOST_ADDRESS_WIDTH), 26313b40f0e5SAviv Ben-David DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE), 26321da12ec4SLe Tan DEFINE_PROP_END_OF_LIST(), 26331da12ec4SLe Tan }; 26341da12ec4SLe Tan 2635651e4cefSPeter Xu /* Read IRTE entry with specific index */ 2636651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index, 2637bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry *entry, uint16_t sid) 2638651e4cefSPeter Xu { 2639ede9c94aSPeter Xu static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \ 2640ede9c94aSPeter Xu {0xffff, 0xfffb, 0xfff9, 0xfff8}; 2641651e4cefSPeter Xu dma_addr_t addr = 0x00; 2642ede9c94aSPeter Xu uint16_t mask, source_id; 2643ede9c94aSPeter Xu uint8_t bus, bus_max, bus_min; 2644651e4cefSPeter Xu 2645651e4cefSPeter Xu addr = iommu->intr_root + index * sizeof(*entry); 2646651e4cefSPeter Xu if (dma_memory_read(&address_space_memory, addr, entry, 2647651e4cefSPeter Xu sizeof(*entry))) { 26481376211fSPeter Xu error_report_once("%s: read failed: ind=0x%x addr=0x%" PRIx64, 26491376211fSPeter Xu __func__, index, addr); 2650651e4cefSPeter Xu return -VTD_FR_IR_ROOT_INVAL; 2651651e4cefSPeter Xu } 2652651e4cefSPeter Xu 26537feb51b7SPeter Xu trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]), 26547feb51b7SPeter Xu le64_to_cpu(entry->data[0])); 26557feb51b7SPeter Xu 2656bc38ee10SMichael S. Tsirkin if (!entry->irte.present) { 26574e4abd11SPeter Xu error_report_once("%s: detected non-present IRTE " 26584e4abd11SPeter Xu "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")", 26594e4abd11SPeter Xu __func__, index, le64_to_cpu(entry->data[1]), 2660651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2661651e4cefSPeter Xu return -VTD_FR_IR_ENTRY_P; 2662651e4cefSPeter Xu } 2663651e4cefSPeter Xu 2664bc38ee10SMichael S. Tsirkin if (entry->irte.__reserved_0 || entry->irte.__reserved_1 || 2665bc38ee10SMichael S. Tsirkin entry->irte.__reserved_2) { 26664e4abd11SPeter Xu error_report_once("%s: detected non-zero reserved IRTE " 26674e4abd11SPeter Xu "(index=%u, high=0x%" PRIx64 ", low=0x%" PRIx64 ")", 26684e4abd11SPeter Xu __func__, index, le64_to_cpu(entry->data[1]), 2669651e4cefSPeter Xu le64_to_cpu(entry->data[0])); 2670651e4cefSPeter Xu return -VTD_FR_IR_IRTE_RSVD; 2671651e4cefSPeter Xu } 2672651e4cefSPeter Xu 2673ede9c94aSPeter Xu if (sid != X86_IOMMU_SID_INVALID) { 2674ede9c94aSPeter Xu /* Validate IRTE SID */ 2675bc38ee10SMichael S. Tsirkin source_id = le32_to_cpu(entry->irte.source_id); 2676bc38ee10SMichael S. Tsirkin switch (entry->irte.sid_vtype) { 2677ede9c94aSPeter Xu case VTD_SVT_NONE: 2678ede9c94aSPeter Xu break; 2679ede9c94aSPeter Xu 2680ede9c94aSPeter Xu case VTD_SVT_ALL: 2681bc38ee10SMichael S. Tsirkin mask = vtd_svt_mask[entry->irte.sid_q]; 2682ede9c94aSPeter Xu if ((source_id & mask) != (sid & mask)) { 26834e4abd11SPeter Xu error_report_once("%s: invalid IRTE SID " 26844e4abd11SPeter Xu "(index=%u, sid=%u, source_id=%u)", 26854e4abd11SPeter Xu __func__, index, sid, source_id); 2686ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2687ede9c94aSPeter Xu } 2688ede9c94aSPeter Xu break; 2689ede9c94aSPeter Xu 2690ede9c94aSPeter Xu case VTD_SVT_BUS: 2691ede9c94aSPeter Xu bus_max = source_id >> 8; 2692ede9c94aSPeter Xu bus_min = source_id & 0xff; 2693ede9c94aSPeter Xu bus = sid >> 8; 2694ede9c94aSPeter Xu if (bus > bus_max || bus < bus_min) { 26954e4abd11SPeter Xu error_report_once("%s: invalid SVT_BUS " 26964e4abd11SPeter Xu "(index=%u, bus=%u, min=%u, max=%u)", 26974e4abd11SPeter Xu __func__, index, bus, bus_min, bus_max); 2698ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2699ede9c94aSPeter Xu } 2700ede9c94aSPeter Xu break; 2701ede9c94aSPeter Xu 2702ede9c94aSPeter Xu default: 27034e4abd11SPeter Xu error_report_once("%s: detected invalid IRTE SVT " 27044e4abd11SPeter Xu "(index=%u, type=%d)", __func__, 27054e4abd11SPeter Xu index, entry->irte.sid_vtype); 2706ede9c94aSPeter Xu /* Take this as verification failure. */ 2707ede9c94aSPeter Xu return -VTD_FR_IR_SID_ERR; 2708ede9c94aSPeter Xu break; 2709ede9c94aSPeter Xu } 2710ede9c94aSPeter Xu } 2711651e4cefSPeter Xu 2712651e4cefSPeter Xu return 0; 2713651e4cefSPeter Xu } 2714651e4cefSPeter Xu 2715651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */ 2716ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index, 2717ede9c94aSPeter Xu VTDIrq *irq, uint16_t sid) 2718651e4cefSPeter Xu { 2719bc38ee10SMichael S. Tsirkin VTD_IR_TableEntry irte = {}; 2720651e4cefSPeter Xu int ret = 0; 2721651e4cefSPeter Xu 2722ede9c94aSPeter Xu ret = vtd_irte_get(iommu, index, &irte, sid); 2723651e4cefSPeter Xu if (ret) { 2724651e4cefSPeter Xu return ret; 2725651e4cefSPeter Xu } 2726651e4cefSPeter Xu 2727bc38ee10SMichael S. Tsirkin irq->trigger_mode = irte.irte.trigger_mode; 2728bc38ee10SMichael S. Tsirkin irq->vector = irte.irte.vector; 2729bc38ee10SMichael S. Tsirkin irq->delivery_mode = irte.irte.delivery_mode; 2730bc38ee10SMichael S. Tsirkin irq->dest = le32_to_cpu(irte.irte.dest_id); 273128589311SJan Kiszka if (!iommu->intr_eime) { 2732651e4cefSPeter Xu #define VTD_IR_APIC_DEST_MASK (0xff00ULL) 2733651e4cefSPeter Xu #define VTD_IR_APIC_DEST_SHIFT (8) 273428589311SJan Kiszka irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >> 2735651e4cefSPeter Xu VTD_IR_APIC_DEST_SHIFT; 273628589311SJan Kiszka } 2737bc38ee10SMichael S. Tsirkin irq->dest_mode = irte.irte.dest_mode; 2738bc38ee10SMichael S. Tsirkin irq->redir_hint = irte.irte.redir_hint; 2739651e4cefSPeter Xu 27407feb51b7SPeter Xu trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector, 27417feb51b7SPeter Xu irq->delivery_mode, irq->dest, irq->dest_mode); 2742651e4cefSPeter Xu 2743651e4cefSPeter Xu return 0; 2744651e4cefSPeter Xu } 2745651e4cefSPeter Xu 2746651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */ 2747651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out) 2748651e4cefSPeter Xu { 2749651e4cefSPeter Xu VTD_MSIMessage msg = {}; 2750651e4cefSPeter Xu 2751651e4cefSPeter Xu /* Generate address bits */ 2752651e4cefSPeter Xu msg.dest_mode = irq->dest_mode; 2753651e4cefSPeter Xu msg.redir_hint = irq->redir_hint; 2754651e4cefSPeter Xu msg.dest = irq->dest; 275532946019SRadim Krčmář msg.__addr_hi = irq->dest & 0xffffff00; 2756651e4cefSPeter Xu msg.__addr_head = cpu_to_le32(0xfee); 2757651e4cefSPeter Xu /* Keep this from original MSI address bits */ 2758651e4cefSPeter Xu msg.__not_used = irq->msi_addr_last_bits; 2759651e4cefSPeter Xu 2760651e4cefSPeter Xu /* Generate data bits */ 2761651e4cefSPeter Xu msg.vector = irq->vector; 2762651e4cefSPeter Xu msg.delivery_mode = irq->delivery_mode; 2763651e4cefSPeter Xu msg.level = 1; 2764651e4cefSPeter Xu msg.trigger_mode = irq->trigger_mode; 2765651e4cefSPeter Xu 2766651e4cefSPeter Xu msg_out->address = msg.msi_addr; 2767651e4cefSPeter Xu msg_out->data = msg.msi_data; 2768651e4cefSPeter Xu } 2769651e4cefSPeter Xu 2770651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */ 2771651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu, 2772651e4cefSPeter Xu MSIMessage *origin, 2773ede9c94aSPeter Xu MSIMessage *translated, 2774ede9c94aSPeter Xu uint16_t sid) 2775651e4cefSPeter Xu { 2776651e4cefSPeter Xu int ret = 0; 2777651e4cefSPeter Xu VTD_IR_MSIAddress addr; 2778651e4cefSPeter Xu uint16_t index; 277909cd058aSMichael S. Tsirkin VTDIrq irq = {}; 2780651e4cefSPeter Xu 2781651e4cefSPeter Xu assert(origin && translated); 2782651e4cefSPeter Xu 27837feb51b7SPeter Xu trace_vtd_ir_remap_msi_req(origin->address, origin->data); 27847feb51b7SPeter Xu 2785651e4cefSPeter Xu if (!iommu || !iommu->intr_enabled) { 2786e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2787e7a3b91fSPeter Xu goto out; 2788651e4cefSPeter Xu } 2789651e4cefSPeter Xu 2790651e4cefSPeter Xu if (origin->address & VTD_MSI_ADDR_HI_MASK) { 27911376211fSPeter Xu error_report_once("%s: MSI address high 32 bits non-zero detected: " 27921376211fSPeter Xu "address=0x%" PRIx64, __func__, origin->address); 2793651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2794651e4cefSPeter Xu } 2795651e4cefSPeter Xu 2796651e4cefSPeter Xu addr.data = origin->address & VTD_MSI_ADDR_LO_MASK; 27971a43713bSPeter Xu if (addr.addr.__head != 0xfee) { 27981376211fSPeter Xu error_report_once("%s: MSI address low 32 bit invalid: 0x%" PRIx32, 27991376211fSPeter Xu __func__, addr.data); 2800651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2801651e4cefSPeter Xu } 2802651e4cefSPeter Xu 2803651e4cefSPeter Xu /* This is compatible mode. */ 2804bc38ee10SMichael S. Tsirkin if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) { 2805e7a3b91fSPeter Xu memcpy(translated, origin, sizeof(*origin)); 2806e7a3b91fSPeter Xu goto out; 2807651e4cefSPeter Xu } 2808651e4cefSPeter Xu 2809bc38ee10SMichael S. Tsirkin index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l); 2810651e4cefSPeter Xu 2811651e4cefSPeter Xu #define VTD_IR_MSI_DATA_SUBHANDLE (0x0000ffff) 2812651e4cefSPeter Xu #define VTD_IR_MSI_DATA_RESERVED (0xffff0000) 2813651e4cefSPeter Xu 2814bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 2815651e4cefSPeter Xu /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */ 2816651e4cefSPeter Xu index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE; 2817651e4cefSPeter Xu } 2818651e4cefSPeter Xu 2819ede9c94aSPeter Xu ret = vtd_remap_irq_get(iommu, index, &irq, sid); 2820651e4cefSPeter Xu if (ret) { 2821651e4cefSPeter Xu return ret; 2822651e4cefSPeter Xu } 2823651e4cefSPeter Xu 2824bc38ee10SMichael S. Tsirkin if (addr.addr.sub_valid) { 28257feb51b7SPeter Xu trace_vtd_ir_remap_type("MSI"); 2826651e4cefSPeter Xu if (origin->data & VTD_IR_MSI_DATA_RESERVED) { 28274e4abd11SPeter Xu error_report_once("%s: invalid IR MSI " 28284e4abd11SPeter Xu "(sid=%u, address=0x%" PRIx64 28294e4abd11SPeter Xu ", data=0x%" PRIx32 ")", 28304e4abd11SPeter Xu __func__, sid, origin->address, origin->data); 2831651e4cefSPeter Xu return -VTD_FR_IR_REQ_RSVD; 2832651e4cefSPeter Xu } 2833651e4cefSPeter Xu } else { 2834651e4cefSPeter Xu uint8_t vector = origin->data & 0xff; 2835dea651a9SFeng Wu uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; 2836dea651a9SFeng Wu 28377feb51b7SPeter Xu trace_vtd_ir_remap_type("IOAPIC"); 2838651e4cefSPeter Xu /* IOAPIC entry vector should be aligned with IRTE vector 2839651e4cefSPeter Xu * (see vt-d spec 5.1.5.1). */ 2840651e4cefSPeter Xu if (vector != irq.vector) { 28417feb51b7SPeter Xu trace_vtd_warn_ir_vector(sid, index, vector, irq.vector); 2842651e4cefSPeter Xu } 2843dea651a9SFeng Wu 2844dea651a9SFeng Wu /* The Trigger Mode field must match the Trigger Mode in the IRTE. 2845dea651a9SFeng Wu * (see vt-d spec 5.1.5.1). */ 2846dea651a9SFeng Wu if (trigger_mode != irq.trigger_mode) { 28477feb51b7SPeter Xu trace_vtd_warn_ir_trigger(sid, index, trigger_mode, 28487feb51b7SPeter Xu irq.trigger_mode); 2849dea651a9SFeng Wu } 2850651e4cefSPeter Xu } 2851651e4cefSPeter Xu 2852651e4cefSPeter Xu /* 2853651e4cefSPeter Xu * We'd better keep the last two bits, assuming that guest OS 2854651e4cefSPeter Xu * might modify it. Keep it does not hurt after all. 2855651e4cefSPeter Xu */ 2856bc38ee10SMichael S. Tsirkin irq.msi_addr_last_bits = addr.addr.__not_care; 2857651e4cefSPeter Xu 2858651e4cefSPeter Xu /* Translate VTDIrq to MSI message */ 2859651e4cefSPeter Xu vtd_generate_msi_message(&irq, translated); 2860651e4cefSPeter Xu 2861e7a3b91fSPeter Xu out: 28627feb51b7SPeter Xu trace_vtd_ir_remap_msi(origin->address, origin->data, 2863651e4cefSPeter Xu translated->address, translated->data); 2864651e4cefSPeter Xu return 0; 2865651e4cefSPeter Xu } 2866651e4cefSPeter Xu 28678b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src, 28688b5ed7dfSPeter Xu MSIMessage *dst, uint16_t sid) 28698b5ed7dfSPeter Xu { 2870ede9c94aSPeter Xu return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu), 2871ede9c94aSPeter Xu src, dst, sid); 28728b5ed7dfSPeter Xu } 28738b5ed7dfSPeter Xu 2874651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr, 2875651e4cefSPeter Xu uint64_t *data, unsigned size, 2876651e4cefSPeter Xu MemTxAttrs attrs) 2877651e4cefSPeter Xu { 2878651e4cefSPeter Xu return MEMTX_OK; 2879651e4cefSPeter Xu } 2880651e4cefSPeter Xu 2881651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr, 2882651e4cefSPeter Xu uint64_t value, unsigned size, 2883651e4cefSPeter Xu MemTxAttrs attrs) 2884651e4cefSPeter Xu { 2885651e4cefSPeter Xu int ret = 0; 288609cd058aSMichael S. Tsirkin MSIMessage from = {}, to = {}; 2887ede9c94aSPeter Xu uint16_t sid = X86_IOMMU_SID_INVALID; 2888651e4cefSPeter Xu 2889651e4cefSPeter Xu from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST; 2890651e4cefSPeter Xu from.data = (uint32_t) value; 2891651e4cefSPeter Xu 2892ede9c94aSPeter Xu if (!attrs.unspecified) { 2893ede9c94aSPeter Xu /* We have explicit Source ID */ 2894ede9c94aSPeter Xu sid = attrs.requester_id; 2895ede9c94aSPeter Xu } 2896ede9c94aSPeter Xu 2897ede9c94aSPeter Xu ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid); 2898651e4cefSPeter Xu if (ret) { 2899651e4cefSPeter Xu /* TODO: report error */ 2900651e4cefSPeter Xu /* Drop this interrupt */ 2901651e4cefSPeter Xu return MEMTX_ERROR; 2902651e4cefSPeter Xu } 2903651e4cefSPeter Xu 290432946019SRadim Krčmář apic_get_class()->send_msi(&to); 2905651e4cefSPeter Xu 2906651e4cefSPeter Xu return MEMTX_OK; 2907651e4cefSPeter Xu } 2908651e4cefSPeter Xu 2909651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = { 2910651e4cefSPeter Xu .read_with_attrs = vtd_mem_ir_read, 2911651e4cefSPeter Xu .write_with_attrs = vtd_mem_ir_write, 2912651e4cefSPeter Xu .endianness = DEVICE_LITTLE_ENDIAN, 2913651e4cefSPeter Xu .impl = { 2914651e4cefSPeter Xu .min_access_size = 4, 2915651e4cefSPeter Xu .max_access_size = 4, 2916651e4cefSPeter Xu }, 2917651e4cefSPeter Xu .valid = { 2918651e4cefSPeter Xu .min_access_size = 4, 2919651e4cefSPeter Xu .max_access_size = 4, 2920651e4cefSPeter Xu }, 2921651e4cefSPeter Xu }; 29227df953bdSKnut Omang 29237df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn) 29247df953bdSKnut Omang { 29257df953bdSKnut Omang uintptr_t key = (uintptr_t)bus; 29267df953bdSKnut Omang VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key); 29277df953bdSKnut Omang VTDAddressSpace *vtd_dev_as; 2928e0a3c8ccSJason Wang char name[128]; 29297df953bdSKnut Omang 29307df953bdSKnut Omang if (!vtd_bus) { 29312d3fc581SJason Wang uintptr_t *new_key = g_malloc(sizeof(*new_key)); 29322d3fc581SJason Wang *new_key = (uintptr_t)bus; 29337df953bdSKnut Omang /* No corresponding free() */ 293404af0e18SPeter Xu vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \ 2935bf33cc75SPeter Xu PCI_DEVFN_MAX); 29367df953bdSKnut Omang vtd_bus->bus = bus; 29372d3fc581SJason Wang g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus); 29387df953bdSKnut Omang } 29397df953bdSKnut Omang 29407df953bdSKnut Omang vtd_dev_as = vtd_bus->dev_as[devfn]; 29417df953bdSKnut Omang 29427df953bdSKnut Omang if (!vtd_dev_as) { 2943e0a3c8ccSJason Wang snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn); 29447df953bdSKnut Omang vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace)); 29457df953bdSKnut Omang 29467df953bdSKnut Omang vtd_dev_as->bus = bus; 29477df953bdSKnut Omang vtd_dev_as->devfn = (uint8_t)devfn; 29487df953bdSKnut Omang vtd_dev_as->iommu_state = s; 29497df953bdSKnut Omang vtd_dev_as->context_cache_entry.context_cache_gen = 0; 295063b88968SPeter Xu vtd_dev_as->iova_tree = iova_tree_new(); 2951558e0024SPeter Xu 2952558e0024SPeter Xu /* 2953558e0024SPeter Xu * Memory region relationships looks like (Address range shows 2954558e0024SPeter Xu * only lower 32 bits to make it short in length...): 2955558e0024SPeter Xu * 2956558e0024SPeter Xu * |-----------------+-------------------+----------| 2957558e0024SPeter Xu * | Name | Address range | Priority | 2958558e0024SPeter Xu * |-----------------+-------------------+----------+ 2959558e0024SPeter Xu * | vtd_root | 00000000-ffffffff | 0 | 2960558e0024SPeter Xu * | intel_iommu | 00000000-ffffffff | 1 | 2961558e0024SPeter Xu * | vtd_sys_alias | 00000000-ffffffff | 1 | 2962558e0024SPeter Xu * | intel_iommu_ir | fee00000-feefffff | 64 | 2963558e0024SPeter Xu * |-----------------+-------------------+----------| 2964558e0024SPeter Xu * 2965558e0024SPeter Xu * We enable/disable DMAR by switching enablement for 2966558e0024SPeter Xu * vtd_sys_alias and intel_iommu regions. IR region is always 2967558e0024SPeter Xu * enabled. 2968558e0024SPeter Xu */ 29691221a474SAlexey Kardashevskiy memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu), 29701221a474SAlexey Kardashevskiy TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s), 29711221a474SAlexey Kardashevskiy "intel_iommu_dmar", 2972558e0024SPeter Xu UINT64_MAX); 2973558e0024SPeter Xu memory_region_init_alias(&vtd_dev_as->sys_alias, OBJECT(s), 2974558e0024SPeter Xu "vtd_sys_alias", get_system_memory(), 2975558e0024SPeter Xu 0, memory_region_size(get_system_memory())); 2976651e4cefSPeter Xu memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s), 2977651e4cefSPeter Xu &vtd_mem_ir_ops, s, "intel_iommu_ir", 2978651e4cefSPeter Xu VTD_INTERRUPT_ADDR_SIZE); 2979558e0024SPeter Xu memory_region_init(&vtd_dev_as->root, OBJECT(s), 2980558e0024SPeter Xu "vtd_root", UINT64_MAX); 2981558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 2982558e0024SPeter Xu VTD_INTERRUPT_ADDR_FIRST, 2983558e0024SPeter Xu &vtd_dev_as->iommu_ir, 64); 2984558e0024SPeter Xu address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, name); 2985558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 2986558e0024SPeter Xu &vtd_dev_as->sys_alias, 1); 2987558e0024SPeter Xu memory_region_add_subregion_overlap(&vtd_dev_as->root, 0, 29883df9d748SAlexey Kardashevskiy MEMORY_REGION(&vtd_dev_as->iommu), 29893df9d748SAlexey Kardashevskiy 1); 2990558e0024SPeter Xu vtd_switch_address_space(vtd_dev_as); 29917df953bdSKnut Omang } 29927df953bdSKnut Omang return vtd_dev_as; 29937df953bdSKnut Omang } 29947df953bdSKnut Omang 2995dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */ 2996dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n) 2997dd4d607eSPeter Xu { 2998dd4d607eSPeter Xu IOMMUTLBEntry entry; 2999dd4d607eSPeter Xu hwaddr size; 3000dd4d607eSPeter Xu hwaddr start = n->start; 3001dd4d607eSPeter Xu hwaddr end = n->end; 300237f51384SPrasad Singamsetty IntelIOMMUState *s = as->iommu_state; 300363b88968SPeter Xu DMAMap map; 3004dd4d607eSPeter Xu 3005dd4d607eSPeter Xu /* 3006dd4d607eSPeter Xu * Note: all the codes in this function has a assumption that IOVA 3007dd4d607eSPeter Xu * bits are no more than VTD_MGAW bits (which is restricted by 3008dd4d607eSPeter Xu * VT-d spec), otherwise we need to consider overflow of 64 bits. 3009dd4d607eSPeter Xu */ 3010dd4d607eSPeter Xu 301137f51384SPrasad Singamsetty if (end > VTD_ADDRESS_SIZE(s->aw_bits)) { 3012dd4d607eSPeter Xu /* 3013dd4d607eSPeter Xu * Don't need to unmap regions that is bigger than the whole 3014dd4d607eSPeter Xu * VT-d supported address space size 3015dd4d607eSPeter Xu */ 301637f51384SPrasad Singamsetty end = VTD_ADDRESS_SIZE(s->aw_bits); 3017dd4d607eSPeter Xu } 3018dd4d607eSPeter Xu 3019dd4d607eSPeter Xu assert(start <= end); 3020dd4d607eSPeter Xu size = end - start; 3021dd4d607eSPeter Xu 3022dd4d607eSPeter Xu if (ctpop64(size) != 1) { 3023dd4d607eSPeter Xu /* 3024dd4d607eSPeter Xu * This size cannot format a correct mask. Let's enlarge it to 3025dd4d607eSPeter Xu * suite the minimum available mask. 3026dd4d607eSPeter Xu */ 3027dd4d607eSPeter Xu int n = 64 - clz64(size); 302837f51384SPrasad Singamsetty if (n > s->aw_bits) { 3029dd4d607eSPeter Xu /* should not happen, but in case it happens, limit it */ 303037f51384SPrasad Singamsetty n = s->aw_bits; 3031dd4d607eSPeter Xu } 3032dd4d607eSPeter Xu size = 1ULL << n; 3033dd4d607eSPeter Xu } 3034dd4d607eSPeter Xu 3035dd4d607eSPeter Xu entry.target_as = &address_space_memory; 3036dd4d607eSPeter Xu /* Adjust iova for the size */ 3037dd4d607eSPeter Xu entry.iova = n->start & ~(size - 1); 3038dd4d607eSPeter Xu /* This field is meaningless for unmap */ 3039dd4d607eSPeter Xu entry.translated_addr = 0; 3040dd4d607eSPeter Xu entry.perm = IOMMU_NONE; 3041dd4d607eSPeter Xu entry.addr_mask = size - 1; 3042dd4d607eSPeter Xu 3043dd4d607eSPeter Xu trace_vtd_as_unmap_whole(pci_bus_num(as->bus), 3044dd4d607eSPeter Xu VTD_PCI_SLOT(as->devfn), 3045dd4d607eSPeter Xu VTD_PCI_FUNC(as->devfn), 3046dd4d607eSPeter Xu entry.iova, size); 3047dd4d607eSPeter Xu 304863b88968SPeter Xu map.iova = entry.iova; 304963b88968SPeter Xu map.size = entry.addr_mask; 305063b88968SPeter Xu iova_tree_remove(as->iova_tree, &map); 305163b88968SPeter Xu 3052dd4d607eSPeter Xu memory_region_notify_one(n, &entry); 3053dd4d607eSPeter Xu } 3054dd4d607eSPeter Xu 3055dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s) 3056dd4d607eSPeter Xu { 3057dd4d607eSPeter Xu VTDAddressSpace *vtd_as; 3058dd4d607eSPeter Xu IOMMUNotifier *n; 3059dd4d607eSPeter Xu 3060b4a4ba0dSPeter Xu QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) { 3061dd4d607eSPeter Xu IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) { 3062dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 3063dd4d607eSPeter Xu } 3064dd4d607eSPeter Xu } 3065dd4d607eSPeter Xu } 3066dd4d607eSPeter Xu 3067*2cc9ddccSPeter Xu static void vtd_address_space_refresh_all(IntelIOMMUState *s) 3068*2cc9ddccSPeter Xu { 3069*2cc9ddccSPeter Xu vtd_address_space_unmap_all(s); 3070*2cc9ddccSPeter Xu vtd_switch_address_space_all(s); 3071*2cc9ddccSPeter Xu } 3072*2cc9ddccSPeter Xu 3073f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private) 3074f06a696dSPeter Xu { 3075f06a696dSPeter Xu memory_region_notify_one((IOMMUNotifier *)private, entry); 3076f06a696dSPeter Xu return 0; 3077f06a696dSPeter Xu } 3078f06a696dSPeter Xu 30793df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n) 3080f06a696dSPeter Xu { 30813df9d748SAlexey Kardashevskiy VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu); 3082f06a696dSPeter Xu IntelIOMMUState *s = vtd_as->iommu_state; 3083f06a696dSPeter Xu uint8_t bus_n = pci_bus_num(vtd_as->bus); 3084f06a696dSPeter Xu VTDContextEntry ce; 3085f06a696dSPeter Xu 3086f06a696dSPeter Xu /* 3087dd4d607eSPeter Xu * The replay can be triggered by either a invalidation or a newly 3088dd4d607eSPeter Xu * created entry. No matter what, we release existing mappings 3089dd4d607eSPeter Xu * (it means flushing caches for UNMAP-only registers). 3090f06a696dSPeter Xu */ 3091dd4d607eSPeter Xu vtd_address_space_unmap(vtd_as, n); 3092dd4d607eSPeter Xu 3093dd4d607eSPeter Xu if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) { 3094f06a696dSPeter Xu trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn), 3095f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn), 3096f06a696dSPeter Xu VTD_CONTEXT_ENTRY_DID(ce.hi), 3097f06a696dSPeter Xu ce.hi, ce.lo); 30984f8a62a9SPeter Xu if (vtd_as_has_map_notifier(vtd_as)) { 30994f8a62a9SPeter Xu /* This is required only for MAP typed notifiers */ 3100fe215b0cSPeter Xu vtd_page_walk_info info = { 3101fe215b0cSPeter Xu .hook_fn = vtd_replay_hook, 3102fe215b0cSPeter Xu .private = (void *)n, 3103fe215b0cSPeter Xu .notify_unmap = false, 3104fe215b0cSPeter Xu .aw = s->aw_bits, 31052f764fa8SPeter Xu .as = vtd_as, 3106d118c06eSPeter Xu .domain_id = VTD_CONTEXT_ENTRY_DID(ce.hi), 3107fe215b0cSPeter Xu }; 3108fe215b0cSPeter Xu 3109fe215b0cSPeter Xu vtd_page_walk(&ce, 0, ~0ULL, &info); 31104f8a62a9SPeter Xu } 3111f06a696dSPeter Xu } else { 3112f06a696dSPeter Xu trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn), 3113f06a696dSPeter Xu PCI_FUNC(vtd_as->devfn)); 3114f06a696dSPeter Xu } 3115f06a696dSPeter Xu 3116f06a696dSPeter Xu return; 3117f06a696dSPeter Xu } 3118f06a696dSPeter Xu 31191da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay 31201da12ec4SLe Tan * attention when adding new initialization stuff. 31211da12ec4SLe Tan */ 31221da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s) 31231da12ec4SLe Tan { 3124d54bd7f8SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 3125d54bd7f8SPeter Xu 31261da12ec4SLe Tan memset(s->csr, 0, DMAR_REG_SIZE); 31271da12ec4SLe Tan memset(s->wmask, 0, DMAR_REG_SIZE); 31281da12ec4SLe Tan memset(s->w1cmask, 0, DMAR_REG_SIZE); 31291da12ec4SLe Tan memset(s->womask, 0, DMAR_REG_SIZE); 31301da12ec4SLe Tan 31311da12ec4SLe Tan s->root = 0; 31321da12ec4SLe Tan s->root_extended = false; 31331da12ec4SLe Tan s->dmar_enabled = false; 31341da12ec4SLe Tan s->iq_head = 0; 31351da12ec4SLe Tan s->iq_tail = 0; 31361da12ec4SLe Tan s->iq = 0; 31371da12ec4SLe Tan s->iq_size = 0; 31381da12ec4SLe Tan s->qi_enabled = false; 31391da12ec4SLe Tan s->iq_last_desc_type = VTD_INV_DESC_NONE; 31401da12ec4SLe Tan s->next_frcd_reg = 0; 314192e5d85eSPrasad Singamsetty s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND | 314292e5d85eSPrasad Singamsetty VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS | 314337f51384SPrasad Singamsetty VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits); 314437f51384SPrasad Singamsetty if (s->aw_bits == VTD_HOST_AW_48BIT) { 314537f51384SPrasad Singamsetty s->cap |= VTD_CAP_SAGAW_48bit; 314637f51384SPrasad Singamsetty } 3147ed7b8fbcSLe Tan s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO; 31481da12ec4SLe Tan 314992e5d85eSPrasad Singamsetty /* 315092e5d85eSPrasad Singamsetty * Rsvd field masks for spte 315192e5d85eSPrasad Singamsetty */ 315292e5d85eSPrasad Singamsetty vtd_paging_entry_rsvd_field[0] = ~0ULL; 315337f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits); 315437f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits); 315537f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits); 315637f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits); 315737f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[5] = VTD_SPTE_LPAGE_L1_RSVD_MASK(s->aw_bits); 315837f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[6] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits); 315937f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[7] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits); 316037f51384SPrasad Singamsetty vtd_paging_entry_rsvd_field[8] = VTD_SPTE_LPAGE_L4_RSVD_MASK(s->aw_bits); 316192e5d85eSPrasad Singamsetty 3162d54bd7f8SPeter Xu if (x86_iommu->intr_supported) { 3163e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV; 3164e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON) { 3165e6b6af05SRadim Krčmář s->ecap |= VTD_ECAP_EIM; 3166e6b6af05SRadim Krčmář } 3167e6b6af05SRadim Krčmář assert(s->intr_eim != ON_OFF_AUTO_AUTO); 3168d54bd7f8SPeter Xu } 3169d54bd7f8SPeter Xu 3170554f5e16SJason Wang if (x86_iommu->dt_supported) { 3171554f5e16SJason Wang s->ecap |= VTD_ECAP_DT; 3172554f5e16SJason Wang } 3173554f5e16SJason Wang 3174dbaabb25SPeter Xu if (x86_iommu->pt_supported) { 3175dbaabb25SPeter Xu s->ecap |= VTD_ECAP_PT; 3176dbaabb25SPeter Xu } 3177dbaabb25SPeter Xu 31783b40f0e5SAviv Ben-David if (s->caching_mode) { 31793b40f0e5SAviv Ben-David s->cap |= VTD_CAP_CM; 31803b40f0e5SAviv Ben-David } 31813b40f0e5SAviv Ben-David 318206aba4caSPeter Xu vtd_reset_caches(s); 3183d92fa2dcSLe Tan 31841da12ec4SLe Tan /* Define registers with default values and bit semantics */ 31851da12ec4SLe Tan vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0); 31861da12ec4SLe Tan vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0); 31871da12ec4SLe Tan vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0); 31881da12ec4SLe Tan vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0); 31891da12ec4SLe Tan vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL); 31901da12ec4SLe Tan vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0); 31911da12ec4SLe Tan vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0); 31921da12ec4SLe Tan vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0); 31931da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL); 31941da12ec4SLe Tan 31951da12ec4SLe Tan /* Advanced Fault Logging not supported */ 31961da12ec4SLe Tan vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL); 31971da12ec4SLe Tan vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0); 31981da12ec4SLe Tan vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0); 31991da12ec4SLe Tan vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0); 32001da12ec4SLe Tan 32011da12ec4SLe Tan /* Treated as RsvdZ when EIM in ECAP_REG is not supported 32021da12ec4SLe Tan * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0); 32031da12ec4SLe Tan */ 32041da12ec4SLe Tan vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0); 32051da12ec4SLe Tan 32061da12ec4SLe Tan /* Treated as RO for implementations that PLMR and PHMR fields reported 32071da12ec4SLe Tan * as Clear in the CAP_REG. 32081da12ec4SLe Tan * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0); 32091da12ec4SLe Tan */ 32101da12ec4SLe Tan vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0); 32111da12ec4SLe Tan 3212ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0); 3213ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0); 3214ed7b8fbcSLe Tan vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0); 3215ed7b8fbcSLe Tan vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL); 3216ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0); 3217ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0); 3218ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0); 3219ed7b8fbcSLe Tan /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */ 3220ed7b8fbcSLe Tan vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0); 3221ed7b8fbcSLe Tan 32221da12ec4SLe Tan /* IOTLB registers */ 32231da12ec4SLe Tan vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0); 32241da12ec4SLe Tan vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0); 32251da12ec4SLe Tan vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL); 32261da12ec4SLe Tan 32271da12ec4SLe Tan /* Fault Recording Registers, 128-bit */ 32281da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0); 32291da12ec4SLe Tan vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL); 3230a5861439SPeter Xu 3231a5861439SPeter Xu /* 323228589311SJan Kiszka * Interrupt remapping registers. 3233a5861439SPeter Xu */ 323428589311SJan Kiszka vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0); 32351da12ec4SLe Tan } 32361da12ec4SLe Tan 32371da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use 32381da12ec4SLe Tan * the address space they got at first (won't ask the bus again). 32391da12ec4SLe Tan */ 32401da12ec4SLe Tan static void vtd_reset(DeviceState *dev) 32411da12ec4SLe Tan { 32421da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 32431da12ec4SLe Tan 32441da12ec4SLe Tan vtd_init(s); 3245*2cc9ddccSPeter Xu vtd_address_space_refresh_all(s); 32461da12ec4SLe Tan } 32471da12ec4SLe Tan 3248621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn) 3249621d983aSMarcel Apfelbaum { 3250621d983aSMarcel Apfelbaum IntelIOMMUState *s = opaque; 3251621d983aSMarcel Apfelbaum VTDAddressSpace *vtd_as; 3252621d983aSMarcel Apfelbaum 3253bf33cc75SPeter Xu assert(0 <= devfn && devfn < PCI_DEVFN_MAX); 3254621d983aSMarcel Apfelbaum 3255621d983aSMarcel Apfelbaum vtd_as = vtd_find_add_as(s, bus, devfn); 3256621d983aSMarcel Apfelbaum return &vtd_as->as; 3257621d983aSMarcel Apfelbaum } 3258621d983aSMarcel Apfelbaum 3259e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp) 32606333e93cSRadim Krčmář { 3261e6b6af05SRadim Krčmář X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s); 3262e6b6af05SRadim Krčmář 32636333e93cSRadim Krčmář /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */ 32646333e93cSRadim Krčmář if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() && 32656333e93cSRadim Krčmář !kvm_irqchip_is_split()) { 32666333e93cSRadim Krčmář error_setg(errp, "Intel Interrupt Remapping cannot work with " 32676333e93cSRadim Krčmář "kernel-irqchip=on, please use 'split|off'."); 32686333e93cSRadim Krčmář return false; 32696333e93cSRadim Krčmář } 3270e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) { 3271e6b6af05SRadim Krčmář error_setg(errp, "eim=on cannot be selected without intremap=on"); 3272e6b6af05SRadim Krčmář return false; 3273e6b6af05SRadim Krčmář } 3274e6b6af05SRadim Krčmář 3275e6b6af05SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_AUTO) { 3276fb506e70SRadim Krčmář s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim) 3277fb506e70SRadim Krčmář && x86_iommu->intr_supported ? 3278e6b6af05SRadim Krčmář ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 3279e6b6af05SRadim Krčmář } 3280fb506e70SRadim Krčmář if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) { 3281fb506e70SRadim Krčmář if (!kvm_irqchip_in_kernel()) { 3282fb506e70SRadim Krčmář error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split"); 3283fb506e70SRadim Krčmář return false; 3284fb506e70SRadim Krčmář } 3285fb506e70SRadim Krčmář if (!kvm_enable_x2apic()) { 3286fb506e70SRadim Krčmář error_setg(errp, "eim=on requires support on the KVM side" 3287fb506e70SRadim Krčmář "(X2APIC_API, first shipped in v4.7)"); 3288fb506e70SRadim Krčmář return false; 3289fb506e70SRadim Krčmář } 3290fb506e70SRadim Krčmář } 3291e6b6af05SRadim Krčmář 329237f51384SPrasad Singamsetty /* Currently only address widths supported are 39 and 48 bits */ 329337f51384SPrasad Singamsetty if ((s->aw_bits != VTD_HOST_AW_39BIT) && 329437f51384SPrasad Singamsetty (s->aw_bits != VTD_HOST_AW_48BIT)) { 329537f51384SPrasad Singamsetty error_setg(errp, "Supported values for x-aw-bits are: %d, %d", 329637f51384SPrasad Singamsetty VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT); 329737f51384SPrasad Singamsetty return false; 329837f51384SPrasad Singamsetty } 329937f51384SPrasad Singamsetty 33006333e93cSRadim Krčmář return true; 33016333e93cSRadim Krčmář } 33026333e93cSRadim Krčmář 33031da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp) 33041da12ec4SLe Tan { 3305ef0e8fc7SEduardo Habkost MachineState *ms = MACHINE(qdev_get_machine()); 330629396ed9SMohammed Gamal PCMachineState *pcms = PC_MACHINE(ms); 330729396ed9SMohammed Gamal PCIBus *bus = pcms->bus; 33081da12ec4SLe Tan IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev); 33094684a204SPeter Xu X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev); 33101da12ec4SLe Tan 3311fb9f5926SDavid Kiarie x86_iommu->type = TYPE_INTEL; 33126333e93cSRadim Krčmář 3313e6b6af05SRadim Krčmář if (!vtd_decide_config(s, errp)) { 33146333e93cSRadim Krčmář return; 33156333e93cSRadim Krčmář } 33166333e93cSRadim Krčmář 3317b4a4ba0dSPeter Xu QLIST_INIT(&s->vtd_as_with_notifiers); 33181d9efa73SPeter Xu qemu_mutex_init(&s->iommu_lock); 33197df953bdSKnut Omang memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num)); 33201da12ec4SLe Tan memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s, 33211da12ec4SLe Tan "intel_iommu", DMAR_REG_SIZE); 33221da12ec4SLe Tan sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem); 3323b5a280c0SLe Tan /* No corresponding destroy */ 3324b5a280c0SLe Tan s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 3325b5a280c0SLe Tan g_free, g_free); 33267df953bdSKnut Omang s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal, 33277df953bdSKnut Omang g_free, g_free); 33281da12ec4SLe Tan vtd_init(s); 3329621d983aSMarcel Apfelbaum sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR); 3330621d983aSMarcel Apfelbaum pci_setup_iommu(bus, vtd_host_dma_iommu, dev); 3331cb135f59SPeter Xu /* Pseudo address space under root PCI bus. */ 3332cb135f59SPeter Xu pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC); 33331da12ec4SLe Tan } 33341da12ec4SLe Tan 33351da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data) 33361da12ec4SLe Tan { 33371da12ec4SLe Tan DeviceClass *dc = DEVICE_CLASS(klass); 33381c7955c4SPeter Xu X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass); 33391da12ec4SLe Tan 33401da12ec4SLe Tan dc->reset = vtd_reset; 33411da12ec4SLe Tan dc->vmsd = &vtd_vmstate; 33421da12ec4SLe Tan dc->props = vtd_properties; 3343621d983aSMarcel Apfelbaum dc->hotpluggable = false; 33441c7955c4SPeter Xu x86_class->realize = vtd_realize; 33458b5ed7dfSPeter Xu x86_class->int_remap = vtd_int_remap; 33468ab5700cSEduardo Habkost /* Supported by the pc-q35-* machine types */ 3347e4f4fb1eSEduardo Habkost dc->user_creatable = true; 33481da12ec4SLe Tan } 33491da12ec4SLe Tan 33501da12ec4SLe Tan static const TypeInfo vtd_info = { 33511da12ec4SLe Tan .name = TYPE_INTEL_IOMMU_DEVICE, 33521c7955c4SPeter Xu .parent = TYPE_X86_IOMMU_DEVICE, 33531da12ec4SLe Tan .instance_size = sizeof(IntelIOMMUState), 33541da12ec4SLe Tan .class_init = vtd_class_init, 33551da12ec4SLe Tan }; 33561da12ec4SLe Tan 33571221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass, 33581221a474SAlexey Kardashevskiy void *data) 33591221a474SAlexey Kardashevskiy { 33601221a474SAlexey Kardashevskiy IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 33611221a474SAlexey Kardashevskiy 33621221a474SAlexey Kardashevskiy imrc->translate = vtd_iommu_translate; 33631221a474SAlexey Kardashevskiy imrc->notify_flag_changed = vtd_iommu_notify_flag_changed; 33641221a474SAlexey Kardashevskiy imrc->replay = vtd_iommu_replay; 33651221a474SAlexey Kardashevskiy } 33661221a474SAlexey Kardashevskiy 33671221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = { 33681221a474SAlexey Kardashevskiy .parent = TYPE_IOMMU_MEMORY_REGION, 33691221a474SAlexey Kardashevskiy .name = TYPE_INTEL_IOMMU_MEMORY_REGION, 33701221a474SAlexey Kardashevskiy .class_init = vtd_iommu_memory_region_class_init, 33711221a474SAlexey Kardashevskiy }; 33721221a474SAlexey Kardashevskiy 33731da12ec4SLe Tan static void vtd_register_types(void) 33741da12ec4SLe Tan { 33751da12ec4SLe Tan type_register_static(&vtd_info); 33761221a474SAlexey Kardashevskiy type_register_static(&vtd_iommu_memory_region_info); 33771da12ec4SLe Tan } 33781da12ec4SLe Tan 33791da12ec4SLe Tan type_init(vtd_register_types) 3380