xref: /openbmc/qemu/hw/i386/intel_iommu.c (revision 2c91bcf273ffb95898d2ca901b699558d9e73fd1)
11da12ec4SLe Tan /*
21da12ec4SLe Tan  * QEMU emulation of an Intel IOMMU (VT-d)
31da12ec4SLe Tan  *   (DMA Remapping device)
41da12ec4SLe Tan  *
51da12ec4SLe Tan  * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
61da12ec4SLe Tan  * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
71da12ec4SLe Tan  *
81da12ec4SLe Tan  * This program is free software; you can redistribute it and/or modify
91da12ec4SLe Tan  * it under the terms of the GNU General Public License as published by
101da12ec4SLe Tan  * the Free Software Foundation; either version 2 of the License, or
111da12ec4SLe Tan  * (at your option) any later version.
121da12ec4SLe Tan 
131da12ec4SLe Tan  * This program is distributed in the hope that it will be useful,
141da12ec4SLe Tan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da12ec4SLe Tan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da12ec4SLe Tan  * GNU General Public License for more details.
171da12ec4SLe Tan 
181da12ec4SLe Tan  * You should have received a copy of the GNU General Public License along
191da12ec4SLe Tan  * with this program; if not, see <http://www.gnu.org/licenses/>.
201da12ec4SLe Tan  */
211da12ec4SLe Tan 
22b6a0aa05SPeter Maydell #include "qemu/osdep.h"
234684a204SPeter Xu #include "qemu/error-report.h"
246333e93cSRadim Krčmář #include "qapi/error.h"
251da12ec4SLe Tan #include "hw/sysbus.h"
261da12ec4SLe Tan #include "exec/address-spaces.h"
271da12ec4SLe Tan #include "intel_iommu_internal.h"
287df953bdSKnut Omang #include "hw/pci/pci.h"
293cb3b154SAlex Williamson #include "hw/pci/pci_bus.h"
30621d983aSMarcel Apfelbaum #include "hw/i386/pc.h"
31dea651a9SFeng Wu #include "hw/i386/apic-msidef.h"
3204af0e18SPeter Xu #include "hw/boards.h"
3304af0e18SPeter Xu #include "hw/i386/x86-iommu.h"
34cb135f59SPeter Xu #include "hw/pci-host/q35.h"
354684a204SPeter Xu #include "sysemu/kvm.h"
3632946019SRadim Krčmář #include "hw/i386/apic_internal.h"
37fb506e70SRadim Krčmář #include "kvm_i386.h"
38bc535e59SPeter Xu #include "trace.h"
391da12ec4SLe Tan 
401da12ec4SLe Tan static void vtd_define_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val,
411da12ec4SLe Tan                             uint64_t wmask, uint64_t w1cmask)
421da12ec4SLe Tan {
431da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
441da12ec4SLe Tan     stq_le_p(&s->wmask[addr], wmask);
451da12ec4SLe Tan     stq_le_p(&s->w1cmask[addr], w1cmask);
461da12ec4SLe Tan }
471da12ec4SLe Tan 
481da12ec4SLe Tan static void vtd_define_quad_wo(IntelIOMMUState *s, hwaddr addr, uint64_t mask)
491da12ec4SLe Tan {
501da12ec4SLe Tan     stq_le_p(&s->womask[addr], mask);
511da12ec4SLe Tan }
521da12ec4SLe Tan 
531da12ec4SLe Tan static void vtd_define_long(IntelIOMMUState *s, hwaddr addr, uint32_t val,
541da12ec4SLe Tan                             uint32_t wmask, uint32_t w1cmask)
551da12ec4SLe Tan {
561da12ec4SLe Tan     stl_le_p(&s->csr[addr], val);
571da12ec4SLe Tan     stl_le_p(&s->wmask[addr], wmask);
581da12ec4SLe Tan     stl_le_p(&s->w1cmask[addr], w1cmask);
591da12ec4SLe Tan }
601da12ec4SLe Tan 
611da12ec4SLe Tan static void vtd_define_long_wo(IntelIOMMUState *s, hwaddr addr, uint32_t mask)
621da12ec4SLe Tan {
631da12ec4SLe Tan     stl_le_p(&s->womask[addr], mask);
641da12ec4SLe Tan }
651da12ec4SLe Tan 
661da12ec4SLe Tan /* "External" get/set operations */
671da12ec4SLe Tan static void vtd_set_quad(IntelIOMMUState *s, hwaddr addr, uint64_t val)
681da12ec4SLe Tan {
691da12ec4SLe Tan     uint64_t oldval = ldq_le_p(&s->csr[addr]);
701da12ec4SLe Tan     uint64_t wmask = ldq_le_p(&s->wmask[addr]);
711da12ec4SLe Tan     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
721da12ec4SLe Tan     stq_le_p(&s->csr[addr],
731da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
741da12ec4SLe Tan }
751da12ec4SLe Tan 
761da12ec4SLe Tan static void vtd_set_long(IntelIOMMUState *s, hwaddr addr, uint32_t val)
771da12ec4SLe Tan {
781da12ec4SLe Tan     uint32_t oldval = ldl_le_p(&s->csr[addr]);
791da12ec4SLe Tan     uint32_t wmask = ldl_le_p(&s->wmask[addr]);
801da12ec4SLe Tan     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
811da12ec4SLe Tan     stl_le_p(&s->csr[addr],
821da12ec4SLe Tan              ((oldval & ~wmask) | (val & wmask)) & ~(w1cmask & val));
831da12ec4SLe Tan }
841da12ec4SLe Tan 
851da12ec4SLe Tan static uint64_t vtd_get_quad(IntelIOMMUState *s, hwaddr addr)
861da12ec4SLe Tan {
871da12ec4SLe Tan     uint64_t val = ldq_le_p(&s->csr[addr]);
881da12ec4SLe Tan     uint64_t womask = ldq_le_p(&s->womask[addr]);
891da12ec4SLe Tan     return val & ~womask;
901da12ec4SLe Tan }
911da12ec4SLe Tan 
921da12ec4SLe Tan static uint32_t vtd_get_long(IntelIOMMUState *s, hwaddr addr)
931da12ec4SLe Tan {
941da12ec4SLe Tan     uint32_t val = ldl_le_p(&s->csr[addr]);
951da12ec4SLe Tan     uint32_t womask = ldl_le_p(&s->womask[addr]);
961da12ec4SLe Tan     return val & ~womask;
971da12ec4SLe Tan }
981da12ec4SLe Tan 
991da12ec4SLe Tan /* "Internal" get/set operations */
1001da12ec4SLe Tan static uint64_t vtd_get_quad_raw(IntelIOMMUState *s, hwaddr addr)
1011da12ec4SLe Tan {
1021da12ec4SLe Tan     return ldq_le_p(&s->csr[addr]);
1031da12ec4SLe Tan }
1041da12ec4SLe Tan 
1051da12ec4SLe Tan static uint32_t vtd_get_long_raw(IntelIOMMUState *s, hwaddr addr)
1061da12ec4SLe Tan {
1071da12ec4SLe Tan     return ldl_le_p(&s->csr[addr]);
1081da12ec4SLe Tan }
1091da12ec4SLe Tan 
1101da12ec4SLe Tan static void vtd_set_quad_raw(IntelIOMMUState *s, hwaddr addr, uint64_t val)
1111da12ec4SLe Tan {
1121da12ec4SLe Tan     stq_le_p(&s->csr[addr], val);
1131da12ec4SLe Tan }
1141da12ec4SLe Tan 
1151da12ec4SLe Tan static uint32_t vtd_set_clear_mask_long(IntelIOMMUState *s, hwaddr addr,
1161da12ec4SLe Tan                                         uint32_t clear, uint32_t mask)
1171da12ec4SLe Tan {
1181da12ec4SLe Tan     uint32_t new_val = (ldl_le_p(&s->csr[addr]) & ~clear) | mask;
1191da12ec4SLe Tan     stl_le_p(&s->csr[addr], new_val);
1201da12ec4SLe Tan     return new_val;
1211da12ec4SLe Tan }
1221da12ec4SLe Tan 
1231da12ec4SLe Tan static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState *s, hwaddr addr,
1241da12ec4SLe Tan                                         uint64_t clear, uint64_t mask)
1251da12ec4SLe Tan {
1261da12ec4SLe Tan     uint64_t new_val = (ldq_le_p(&s->csr[addr]) & ~clear) | mask;
1271da12ec4SLe Tan     stq_le_p(&s->csr[addr], new_val);
1281da12ec4SLe Tan     return new_val;
1291da12ec4SLe Tan }
1301da12ec4SLe Tan 
1311d9efa73SPeter Xu static inline void vtd_iommu_lock(IntelIOMMUState *s)
1321d9efa73SPeter Xu {
1331d9efa73SPeter Xu     qemu_mutex_lock(&s->iommu_lock);
1341d9efa73SPeter Xu }
1351d9efa73SPeter Xu 
1361d9efa73SPeter Xu static inline void vtd_iommu_unlock(IntelIOMMUState *s)
1371d9efa73SPeter Xu {
1381d9efa73SPeter Xu     qemu_mutex_unlock(&s->iommu_lock);
1391d9efa73SPeter Xu }
1401d9efa73SPeter Xu 
1414f8a62a9SPeter Xu /* Whether the address space needs to notify new mappings */
1424f8a62a9SPeter Xu static inline gboolean vtd_as_has_map_notifier(VTDAddressSpace *as)
1434f8a62a9SPeter Xu {
1444f8a62a9SPeter Xu     return as->notifier_flags & IOMMU_NOTIFIER_MAP;
1454f8a62a9SPeter Xu }
1464f8a62a9SPeter Xu 
147b5a280c0SLe Tan /* GHashTable functions */
148b5a280c0SLe Tan static gboolean vtd_uint64_equal(gconstpointer v1, gconstpointer v2)
149b5a280c0SLe Tan {
150b5a280c0SLe Tan     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
151b5a280c0SLe Tan }
152b5a280c0SLe Tan 
153b5a280c0SLe Tan static guint vtd_uint64_hash(gconstpointer v)
154b5a280c0SLe Tan {
155b5a280c0SLe Tan     return (guint)*(const uint64_t *)v;
156b5a280c0SLe Tan }
157b5a280c0SLe Tan 
158b5a280c0SLe Tan static gboolean vtd_hash_remove_by_domain(gpointer key, gpointer value,
159b5a280c0SLe Tan                                           gpointer user_data)
160b5a280c0SLe Tan {
161b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
162b5a280c0SLe Tan     uint16_t domain_id = *(uint16_t *)user_data;
163b5a280c0SLe Tan     return entry->domain_id == domain_id;
164b5a280c0SLe Tan }
165b5a280c0SLe Tan 
166d66b969bSJason Wang /* The shift of an addr for a certain level of paging structure */
167d66b969bSJason Wang static inline uint32_t vtd_slpt_level_shift(uint32_t level)
168d66b969bSJason Wang {
1697e58326aSPeter Xu     assert(level != 0);
170d66b969bSJason Wang     return VTD_PAGE_SHIFT_4K + (level - 1) * VTD_SL_LEVEL_BITS;
171d66b969bSJason Wang }
172d66b969bSJason Wang 
173d66b969bSJason Wang static inline uint64_t vtd_slpt_level_page_mask(uint32_t level)
174d66b969bSJason Wang {
175d66b969bSJason Wang     return ~((1ULL << vtd_slpt_level_shift(level)) - 1);
176d66b969bSJason Wang }
177d66b969bSJason Wang 
178b5a280c0SLe Tan static gboolean vtd_hash_remove_by_page(gpointer key, gpointer value,
179b5a280c0SLe Tan                                         gpointer user_data)
180b5a280c0SLe Tan {
181b5a280c0SLe Tan     VTDIOTLBEntry *entry = (VTDIOTLBEntry *)value;
182b5a280c0SLe Tan     VTDIOTLBPageInvInfo *info = (VTDIOTLBPageInvInfo *)user_data;
183d66b969bSJason Wang     uint64_t gfn = (info->addr >> VTD_PAGE_SHIFT_4K) & info->mask;
184d66b969bSJason Wang     uint64_t gfn_tlb = (info->addr & entry->mask) >> VTD_PAGE_SHIFT_4K;
185b5a280c0SLe Tan     return (entry->domain_id == info->domain_id) &&
186d66b969bSJason Wang             (((entry->gfn & info->mask) == gfn) ||
187d66b969bSJason Wang              (entry->gfn == gfn_tlb));
188b5a280c0SLe Tan }
189b5a280c0SLe Tan 
190d92fa2dcSLe Tan /* Reset all the gen of VTDAddressSpace to zero and set the gen of
1911d9efa73SPeter Xu  * IntelIOMMUState to 1.  Must be called with IOMMU lock held.
192d92fa2dcSLe Tan  */
1931d9efa73SPeter Xu static void vtd_reset_context_cache_locked(IntelIOMMUState *s)
194d92fa2dcSLe Tan {
195d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1967df953bdSKnut Omang     VTDBus *vtd_bus;
1977df953bdSKnut Omang     GHashTableIter bus_it;
198d92fa2dcSLe Tan     uint32_t devfn_it;
199d92fa2dcSLe Tan 
2007feb51b7SPeter Xu     trace_vtd_context_cache_reset();
2017feb51b7SPeter Xu 
2027df953bdSKnut Omang     g_hash_table_iter_init(&bus_it, s->vtd_as_by_busptr);
2037df953bdSKnut Omang 
2047df953bdSKnut Omang     while (g_hash_table_iter_next (&bus_it, NULL, (void**)&vtd_bus)) {
205bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
2067df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
207d92fa2dcSLe Tan             if (!vtd_as) {
208d92fa2dcSLe Tan                 continue;
209d92fa2dcSLe Tan             }
210d92fa2dcSLe Tan             vtd_as->context_cache_entry.context_cache_gen = 0;
211d92fa2dcSLe Tan         }
212d92fa2dcSLe Tan     }
213d92fa2dcSLe Tan     s->context_cache_gen = 1;
214d92fa2dcSLe Tan }
215d92fa2dcSLe Tan 
2161d9efa73SPeter Xu /* Must be called with IOMMU lock held. */
2171d9efa73SPeter Xu static void vtd_reset_iotlb_locked(IntelIOMMUState *s)
218b5a280c0SLe Tan {
219b5a280c0SLe Tan     assert(s->iotlb);
220b5a280c0SLe Tan     g_hash_table_remove_all(s->iotlb);
221b5a280c0SLe Tan }
222b5a280c0SLe Tan 
2231d9efa73SPeter Xu static void vtd_reset_iotlb(IntelIOMMUState *s)
2241d9efa73SPeter Xu {
2251d9efa73SPeter Xu     vtd_iommu_lock(s);
2261d9efa73SPeter Xu     vtd_reset_iotlb_locked(s);
2271d9efa73SPeter Xu     vtd_iommu_unlock(s);
2281d9efa73SPeter Xu }
2291d9efa73SPeter Xu 
230bacabb0aSJason Wang static uint64_t vtd_get_iotlb_key(uint64_t gfn, uint16_t source_id,
231d66b969bSJason Wang                                   uint32_t level)
232d66b969bSJason Wang {
233d66b969bSJason Wang     return gfn | ((uint64_t)(source_id) << VTD_IOTLB_SID_SHIFT) |
234d66b969bSJason Wang            ((uint64_t)(level) << VTD_IOTLB_LVL_SHIFT);
235d66b969bSJason Wang }
236d66b969bSJason Wang 
237d66b969bSJason Wang static uint64_t vtd_get_iotlb_gfn(hwaddr addr, uint32_t level)
238d66b969bSJason Wang {
239d66b969bSJason Wang     return (addr & vtd_slpt_level_page_mask(level)) >> VTD_PAGE_SHIFT_4K;
240d66b969bSJason Wang }
241d66b969bSJason Wang 
2421d9efa73SPeter Xu /* Must be called with IOMMU lock held */
243b5a280c0SLe Tan static VTDIOTLBEntry *vtd_lookup_iotlb(IntelIOMMUState *s, uint16_t source_id,
244b5a280c0SLe Tan                                        hwaddr addr)
245b5a280c0SLe Tan {
246d66b969bSJason Wang     VTDIOTLBEntry *entry;
247b5a280c0SLe Tan     uint64_t key;
248d66b969bSJason Wang     int level;
249b5a280c0SLe Tan 
250d66b969bSJason Wang     for (level = VTD_SL_PT_LEVEL; level < VTD_SL_PML4_LEVEL; level++) {
251d66b969bSJason Wang         key = vtd_get_iotlb_key(vtd_get_iotlb_gfn(addr, level),
252d66b969bSJason Wang                                 source_id, level);
253d66b969bSJason Wang         entry = g_hash_table_lookup(s->iotlb, &key);
254d66b969bSJason Wang         if (entry) {
255d66b969bSJason Wang             goto out;
256d66b969bSJason Wang         }
257d66b969bSJason Wang     }
258b5a280c0SLe Tan 
259d66b969bSJason Wang out:
260d66b969bSJason Wang     return entry;
261b5a280c0SLe Tan }
262b5a280c0SLe Tan 
2631d9efa73SPeter Xu /* Must be with IOMMU lock held */
264b5a280c0SLe Tan static void vtd_update_iotlb(IntelIOMMUState *s, uint16_t source_id,
265b5a280c0SLe Tan                              uint16_t domain_id, hwaddr addr, uint64_t slpte,
26607f7b733SPeter Xu                              uint8_t access_flags, uint32_t level)
267b5a280c0SLe Tan {
268b5a280c0SLe Tan     VTDIOTLBEntry *entry = g_malloc(sizeof(*entry));
269b5a280c0SLe Tan     uint64_t *key = g_malloc(sizeof(*key));
270d66b969bSJason Wang     uint64_t gfn = vtd_get_iotlb_gfn(addr, level);
271b5a280c0SLe Tan 
2726c441e1dSPeter Xu     trace_vtd_iotlb_page_update(source_id, addr, slpte, domain_id);
273b5a280c0SLe Tan     if (g_hash_table_size(s->iotlb) >= VTD_IOTLB_MAX_SIZE) {
2746c441e1dSPeter Xu         trace_vtd_iotlb_reset("iotlb exceeds size limit");
2751d9efa73SPeter Xu         vtd_reset_iotlb_locked(s);
276b5a280c0SLe Tan     }
277b5a280c0SLe Tan 
278b5a280c0SLe Tan     entry->gfn = gfn;
279b5a280c0SLe Tan     entry->domain_id = domain_id;
280b5a280c0SLe Tan     entry->slpte = slpte;
28107f7b733SPeter Xu     entry->access_flags = access_flags;
282d66b969bSJason Wang     entry->mask = vtd_slpt_level_page_mask(level);
283d66b969bSJason Wang     *key = vtd_get_iotlb_key(gfn, source_id, level);
284b5a280c0SLe Tan     g_hash_table_replace(s->iotlb, key, entry);
285b5a280c0SLe Tan }
286b5a280c0SLe Tan 
2871da12ec4SLe Tan /* Given the reg addr of both the message data and address, generate an
2881da12ec4SLe Tan  * interrupt via MSI.
2891da12ec4SLe Tan  */
2901da12ec4SLe Tan static void vtd_generate_interrupt(IntelIOMMUState *s, hwaddr mesg_addr_reg,
2911da12ec4SLe Tan                                    hwaddr mesg_data_reg)
2921da12ec4SLe Tan {
29332946019SRadim Krčmář     MSIMessage msi;
2941da12ec4SLe Tan 
2951da12ec4SLe Tan     assert(mesg_data_reg < DMAR_REG_SIZE);
2961da12ec4SLe Tan     assert(mesg_addr_reg < DMAR_REG_SIZE);
2971da12ec4SLe Tan 
29832946019SRadim Krčmář     msi.address = vtd_get_long_raw(s, mesg_addr_reg);
29932946019SRadim Krčmář     msi.data = vtd_get_long_raw(s, mesg_data_reg);
3001da12ec4SLe Tan 
3017feb51b7SPeter Xu     trace_vtd_irq_generate(msi.address, msi.data);
3027feb51b7SPeter Xu 
30332946019SRadim Krčmář     apic_get_class()->send_msi(&msi);
3041da12ec4SLe Tan }
3051da12ec4SLe Tan 
3061da12ec4SLe Tan /* Generate a fault event to software via MSI if conditions are met.
3071da12ec4SLe Tan  * Notice that the value of FSTS_REG being passed to it should be the one
3081da12ec4SLe Tan  * before any update.
3091da12ec4SLe Tan  */
3101da12ec4SLe Tan static void vtd_generate_fault_event(IntelIOMMUState *s, uint32_t pre_fsts)
3111da12ec4SLe Tan {
3121da12ec4SLe Tan     if (pre_fsts & VTD_FSTS_PPF || pre_fsts & VTD_FSTS_PFO ||
3131da12ec4SLe Tan         pre_fsts & VTD_FSTS_IQE) {
3147feb51b7SPeter Xu         trace_vtd_err("There are previous interrupt conditions "
3157feb51b7SPeter Xu                       "to be serviced by software, fault event "
3167feb51b7SPeter Xu                       "is not generated.");
3171da12ec4SLe Tan         return;
3181da12ec4SLe Tan     }
3191da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FECTL_REG, 0, VTD_FECTL_IP);
3201da12ec4SLe Tan     if (vtd_get_long_raw(s, DMAR_FECTL_REG) & VTD_FECTL_IM) {
3217feb51b7SPeter Xu         trace_vtd_err("Interrupt Mask set, irq is not generated.");
3221da12ec4SLe Tan     } else {
3231da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
3241da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
3251da12ec4SLe Tan     }
3261da12ec4SLe Tan }
3271da12ec4SLe Tan 
3281da12ec4SLe Tan /* Check if the Fault (F) field of the Fault Recording Register referenced by
3291da12ec4SLe Tan  * @index is Set.
3301da12ec4SLe Tan  */
3311da12ec4SLe Tan static bool vtd_is_frcd_set(IntelIOMMUState *s, uint16_t index)
3321da12ec4SLe Tan {
3331da12ec4SLe Tan     /* Each reg is 128-bit */
3341da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3351da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3361da12ec4SLe Tan 
3371da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3381da12ec4SLe Tan 
3391da12ec4SLe Tan     return vtd_get_quad_raw(s, addr) & VTD_FRCD_F;
3401da12ec4SLe Tan }
3411da12ec4SLe Tan 
3421da12ec4SLe Tan /* Update the PPF field of Fault Status Register.
3431da12ec4SLe Tan  * Should be called whenever change the F field of any fault recording
3441da12ec4SLe Tan  * registers.
3451da12ec4SLe Tan  */
3461da12ec4SLe Tan static void vtd_update_fsts_ppf(IntelIOMMUState *s)
3471da12ec4SLe Tan {
3481da12ec4SLe Tan     uint32_t i;
3491da12ec4SLe Tan     uint32_t ppf_mask = 0;
3501da12ec4SLe Tan 
3511da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
3521da12ec4SLe Tan         if (vtd_is_frcd_set(s, i)) {
3531da12ec4SLe Tan             ppf_mask = VTD_FSTS_PPF;
3541da12ec4SLe Tan             break;
3551da12ec4SLe Tan         }
3561da12ec4SLe Tan     }
3571da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_PPF, ppf_mask);
3587feb51b7SPeter Xu     trace_vtd_fsts_ppf(!!ppf_mask);
3591da12ec4SLe Tan }
3601da12ec4SLe Tan 
3611da12ec4SLe Tan static void vtd_set_frcd_and_update_ppf(IntelIOMMUState *s, uint16_t index)
3621da12ec4SLe Tan {
3631da12ec4SLe Tan     /* Each reg is 128-bit */
3641da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3651da12ec4SLe Tan     addr += 8; /* Access the high 64-bit half */
3661da12ec4SLe Tan 
3671da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3681da12ec4SLe Tan 
3691da12ec4SLe Tan     vtd_set_clear_mask_quad(s, addr, 0, VTD_FRCD_F);
3701da12ec4SLe Tan     vtd_update_fsts_ppf(s);
3711da12ec4SLe Tan }
3721da12ec4SLe Tan 
3731da12ec4SLe Tan /* Must not update F field now, should be done later */
3741da12ec4SLe Tan static void vtd_record_frcd(IntelIOMMUState *s, uint16_t index,
3751da12ec4SLe Tan                             uint16_t source_id, hwaddr addr,
3761da12ec4SLe Tan                             VTDFaultReason fault, bool is_write)
3771da12ec4SLe Tan {
3781da12ec4SLe Tan     uint64_t hi = 0, lo;
3791da12ec4SLe Tan     hwaddr frcd_reg_addr = DMAR_FRCD_REG_OFFSET + (((uint64_t)index) << 4);
3801da12ec4SLe Tan 
3811da12ec4SLe Tan     assert(index < DMAR_FRCD_REG_NR);
3821da12ec4SLe Tan 
3831da12ec4SLe Tan     lo = VTD_FRCD_FI(addr);
3841da12ec4SLe Tan     hi = VTD_FRCD_SID(source_id) | VTD_FRCD_FR(fault);
3851da12ec4SLe Tan     if (!is_write) {
3861da12ec4SLe Tan         hi |= VTD_FRCD_T;
3871da12ec4SLe Tan     }
3881da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr, lo);
3891da12ec4SLe Tan     vtd_set_quad_raw(s, frcd_reg_addr + 8, hi);
3907feb51b7SPeter Xu 
3917feb51b7SPeter Xu     trace_vtd_frr_new(index, hi, lo);
3921da12ec4SLe Tan }
3931da12ec4SLe Tan 
3941da12ec4SLe Tan /* Try to collapse multiple pending faults from the same requester */
3951da12ec4SLe Tan static bool vtd_try_collapse_fault(IntelIOMMUState *s, uint16_t source_id)
3961da12ec4SLe Tan {
3971da12ec4SLe Tan     uint32_t i;
3981da12ec4SLe Tan     uint64_t frcd_reg;
3991da12ec4SLe Tan     hwaddr addr = DMAR_FRCD_REG_OFFSET + 8; /* The high 64-bit half */
4001da12ec4SLe Tan 
4011da12ec4SLe Tan     for (i = 0; i < DMAR_FRCD_REG_NR; i++) {
4021da12ec4SLe Tan         frcd_reg = vtd_get_quad_raw(s, addr);
4031da12ec4SLe Tan         if ((frcd_reg & VTD_FRCD_F) &&
4041da12ec4SLe Tan             ((frcd_reg & VTD_FRCD_SID_MASK) == source_id)) {
4051da12ec4SLe Tan             return true;
4061da12ec4SLe Tan         }
4071da12ec4SLe Tan         addr += 16; /* 128-bit for each */
4081da12ec4SLe Tan     }
4091da12ec4SLe Tan     return false;
4101da12ec4SLe Tan }
4111da12ec4SLe Tan 
4121da12ec4SLe Tan /* Log and report an DMAR (address translation) fault to software */
4131da12ec4SLe Tan static void vtd_report_dmar_fault(IntelIOMMUState *s, uint16_t source_id,
4141da12ec4SLe Tan                                   hwaddr addr, VTDFaultReason fault,
4151da12ec4SLe Tan                                   bool is_write)
4161da12ec4SLe Tan {
4171da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
4181da12ec4SLe Tan 
4191da12ec4SLe Tan     assert(fault < VTD_FR_MAX);
4201da12ec4SLe Tan 
4211da12ec4SLe Tan     if (fault == VTD_FR_RESERVED_ERR) {
4221da12ec4SLe Tan         /* This is not a normal fault reason case. Drop it. */
4231da12ec4SLe Tan         return;
4241da12ec4SLe Tan     }
4257feb51b7SPeter Xu 
4267feb51b7SPeter Xu     trace_vtd_dmar_fault(source_id, fault, addr, is_write);
4277feb51b7SPeter Xu 
4281da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PFO) {
4297feb51b7SPeter Xu         trace_vtd_err("New fault is not recorded due to "
4307feb51b7SPeter Xu                       "Primary Fault Overflow.");
4311da12ec4SLe Tan         return;
4321da12ec4SLe Tan     }
4337feb51b7SPeter Xu 
4341da12ec4SLe Tan     if (vtd_try_collapse_fault(s, source_id)) {
4357feb51b7SPeter Xu         trace_vtd_err("New fault is not recorded due to "
4367feb51b7SPeter Xu                       "compression of faults.");
4371da12ec4SLe Tan         return;
4381da12ec4SLe Tan     }
4397feb51b7SPeter Xu 
4401da12ec4SLe Tan     if (vtd_is_frcd_set(s, s->next_frcd_reg)) {
4417feb51b7SPeter Xu         trace_vtd_err("Next Fault Recording Reg is used, "
4427feb51b7SPeter Xu                       "new fault is not recorded, set PFO field.");
4431da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_PFO);
4441da12ec4SLe Tan         return;
4451da12ec4SLe Tan     }
4461da12ec4SLe Tan 
4471da12ec4SLe Tan     vtd_record_frcd(s, s->next_frcd_reg, source_id, addr, fault, is_write);
4481da12ec4SLe Tan 
4491da12ec4SLe Tan     if (fsts_reg & VTD_FSTS_PPF) {
4507feb51b7SPeter Xu         trace_vtd_err("There are pending faults already, "
4517feb51b7SPeter Xu                       "fault event is not generated.");
4521da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg);
4531da12ec4SLe Tan         s->next_frcd_reg++;
4541da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4551da12ec4SLe Tan             s->next_frcd_reg = 0;
4561da12ec4SLe Tan         }
4571da12ec4SLe Tan     } else {
4581da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FSTS_REG, VTD_FSTS_FRI_MASK,
4591da12ec4SLe Tan                                 VTD_FSTS_FRI(s->next_frcd_reg));
4601da12ec4SLe Tan         vtd_set_frcd_and_update_ppf(s, s->next_frcd_reg); /* Will set PPF */
4611da12ec4SLe Tan         s->next_frcd_reg++;
4621da12ec4SLe Tan         if (s->next_frcd_reg == DMAR_FRCD_REG_NR) {
4631da12ec4SLe Tan             s->next_frcd_reg = 0;
4641da12ec4SLe Tan         }
4651da12ec4SLe Tan         /* This case actually cause the PPF to be Set.
4661da12ec4SLe Tan          * So generate fault event (interrupt).
4671da12ec4SLe Tan          */
4681da12ec4SLe Tan          vtd_generate_fault_event(s, fsts_reg);
4691da12ec4SLe Tan     }
4701da12ec4SLe Tan }
4711da12ec4SLe Tan 
472ed7b8fbcSLe Tan /* Handle Invalidation Queue Errors of queued invalidation interface error
473ed7b8fbcSLe Tan  * conditions.
474ed7b8fbcSLe Tan  */
475ed7b8fbcSLe Tan static void vtd_handle_inv_queue_error(IntelIOMMUState *s)
476ed7b8fbcSLe Tan {
477ed7b8fbcSLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
478ed7b8fbcSLe Tan 
479ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_FSTS_REG, 0, VTD_FSTS_IQE);
480ed7b8fbcSLe Tan     vtd_generate_fault_event(s, fsts_reg);
481ed7b8fbcSLe Tan }
482ed7b8fbcSLe Tan 
483ed7b8fbcSLe Tan /* Set the IWC field and try to generate an invalidation completion interrupt */
484ed7b8fbcSLe Tan static void vtd_generate_completion_event(IntelIOMMUState *s)
485ed7b8fbcSLe Tan {
486ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_ICS_REG) & VTD_ICS_IWC) {
487bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("One pending, skip current");
488ed7b8fbcSLe Tan         return;
489ed7b8fbcSLe Tan     }
490ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_ICS_REG, 0, VTD_ICS_IWC);
491ed7b8fbcSLe Tan     vtd_set_clear_mask_long(s, DMAR_IECTL_REG, 0, VTD_IECTL_IP);
492ed7b8fbcSLe Tan     if (vtd_get_long_raw(s, DMAR_IECTL_REG) & VTD_IECTL_IM) {
493bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("IM in IECTL_REG is set, "
494bc535e59SPeter Xu                                     "new event not generated");
495ed7b8fbcSLe Tan         return;
496ed7b8fbcSLe Tan     } else {
497ed7b8fbcSLe Tan         /* Generate the interrupt event */
498bc535e59SPeter Xu         trace_vtd_inv_desc_wait_irq("Generating complete event");
499ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
500ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
501ed7b8fbcSLe Tan     }
502ed7b8fbcSLe Tan }
503ed7b8fbcSLe Tan 
5041da12ec4SLe Tan static inline bool vtd_root_entry_present(VTDRootEntry *root)
5051da12ec4SLe Tan {
5061da12ec4SLe Tan     return root->val & VTD_ROOT_ENTRY_P;
5071da12ec4SLe Tan }
5081da12ec4SLe Tan 
5091da12ec4SLe Tan static int vtd_get_root_entry(IntelIOMMUState *s, uint8_t index,
5101da12ec4SLe Tan                               VTDRootEntry *re)
5111da12ec4SLe Tan {
5121da12ec4SLe Tan     dma_addr_t addr;
5131da12ec4SLe Tan 
5141da12ec4SLe Tan     addr = s->root + index * sizeof(*re);
5151da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, re, sizeof(*re))) {
5166c441e1dSPeter Xu         trace_vtd_re_invalid(re->rsvd, re->val);
5171da12ec4SLe Tan         re->val = 0;
5181da12ec4SLe Tan         return -VTD_FR_ROOT_TABLE_INV;
5191da12ec4SLe Tan     }
5201da12ec4SLe Tan     re->val = le64_to_cpu(re->val);
5211da12ec4SLe Tan     return 0;
5221da12ec4SLe Tan }
5231da12ec4SLe Tan 
5248f7d7161SPeter Xu static inline bool vtd_ce_present(VTDContextEntry *context)
5251da12ec4SLe Tan {
5261da12ec4SLe Tan     return context->lo & VTD_CONTEXT_ENTRY_P;
5271da12ec4SLe Tan }
5281da12ec4SLe Tan 
5291da12ec4SLe Tan static int vtd_get_context_entry_from_root(VTDRootEntry *root, uint8_t index,
5301da12ec4SLe Tan                                            VTDContextEntry *ce)
5311da12ec4SLe Tan {
5321da12ec4SLe Tan     dma_addr_t addr;
5331da12ec4SLe Tan 
5346c441e1dSPeter Xu     /* we have checked that root entry is present */
5351da12ec4SLe Tan     addr = (root->val & VTD_ROOT_ENTRY_CTP) + index * sizeof(*ce);
5361da12ec4SLe Tan     if (dma_memory_read(&address_space_memory, addr, ce, sizeof(*ce))) {
5376c441e1dSPeter Xu         trace_vtd_re_invalid(root->rsvd, root->val);
5381da12ec4SLe Tan         return -VTD_FR_CONTEXT_TABLE_INV;
5391da12ec4SLe Tan     }
5401da12ec4SLe Tan     ce->lo = le64_to_cpu(ce->lo);
5411da12ec4SLe Tan     ce->hi = le64_to_cpu(ce->hi);
5421da12ec4SLe Tan     return 0;
5431da12ec4SLe Tan }
5441da12ec4SLe Tan 
5458f7d7161SPeter Xu static inline dma_addr_t vtd_ce_get_slpt_base(VTDContextEntry *ce)
5461da12ec4SLe Tan {
5471da12ec4SLe Tan     return ce->lo & VTD_CONTEXT_ENTRY_SLPTPTR;
5481da12ec4SLe Tan }
5491da12ec4SLe Tan 
55037f51384SPrasad Singamsetty static inline uint64_t vtd_get_slpte_addr(uint64_t slpte, uint8_t aw)
5511da12ec4SLe Tan {
55237f51384SPrasad Singamsetty     return slpte & VTD_SL_PT_BASE_ADDR_MASK(aw);
5531da12ec4SLe Tan }
5541da12ec4SLe Tan 
5551da12ec4SLe Tan /* Whether the pte indicates the address of the page frame */
5561da12ec4SLe Tan static inline bool vtd_is_last_slpte(uint64_t slpte, uint32_t level)
5571da12ec4SLe Tan {
5581da12ec4SLe Tan     return level == VTD_SL_PT_LEVEL || (slpte & VTD_SL_PT_PAGE_SIZE_MASK);
5591da12ec4SLe Tan }
5601da12ec4SLe Tan 
5611da12ec4SLe Tan /* Get the content of a spte located in @base_addr[@index] */
5621da12ec4SLe Tan static uint64_t vtd_get_slpte(dma_addr_t base_addr, uint32_t index)
5631da12ec4SLe Tan {
5641da12ec4SLe Tan     uint64_t slpte;
5651da12ec4SLe Tan 
5661da12ec4SLe Tan     assert(index < VTD_SL_PT_ENTRY_NR);
5671da12ec4SLe Tan 
5681da12ec4SLe Tan     if (dma_memory_read(&address_space_memory,
5691da12ec4SLe Tan                         base_addr + index * sizeof(slpte), &slpte,
5701da12ec4SLe Tan                         sizeof(slpte))) {
5711da12ec4SLe Tan         slpte = (uint64_t)-1;
5721da12ec4SLe Tan         return slpte;
5731da12ec4SLe Tan     }
5741da12ec4SLe Tan     slpte = le64_to_cpu(slpte);
5751da12ec4SLe Tan     return slpte;
5761da12ec4SLe Tan }
5771da12ec4SLe Tan 
5786e905564SPeter Xu /* Given an iova and the level of paging structure, return the offset
5796e905564SPeter Xu  * of current level.
5801da12ec4SLe Tan  */
5816e905564SPeter Xu static inline uint32_t vtd_iova_level_offset(uint64_t iova, uint32_t level)
5821da12ec4SLe Tan {
5836e905564SPeter Xu     return (iova >> vtd_slpt_level_shift(level)) &
5841da12ec4SLe Tan             ((1ULL << VTD_SL_LEVEL_BITS) - 1);
5851da12ec4SLe Tan }
5861da12ec4SLe Tan 
5871da12ec4SLe Tan /* Check Capability Register to see if the @level of page-table is supported */
5881da12ec4SLe Tan static inline bool vtd_is_level_supported(IntelIOMMUState *s, uint32_t level)
5891da12ec4SLe Tan {
5901da12ec4SLe Tan     return VTD_CAP_SAGAW_MASK & s->cap &
5911da12ec4SLe Tan            (1ULL << (level - 2 + VTD_CAP_SAGAW_SHIFT));
5921da12ec4SLe Tan }
5931da12ec4SLe Tan 
5941da12ec4SLe Tan /* Get the page-table level that hardware should use for the second-level
5951da12ec4SLe Tan  * page-table walk from the Address Width field of context-entry.
5961da12ec4SLe Tan  */
5978f7d7161SPeter Xu static inline uint32_t vtd_ce_get_level(VTDContextEntry *ce)
5981da12ec4SLe Tan {
5991da12ec4SLe Tan     return 2 + (ce->hi & VTD_CONTEXT_ENTRY_AW);
6001da12ec4SLe Tan }
6011da12ec4SLe Tan 
6028f7d7161SPeter Xu static inline uint32_t vtd_ce_get_agaw(VTDContextEntry *ce)
6031da12ec4SLe Tan {
6041da12ec4SLe Tan     return 30 + (ce->hi & VTD_CONTEXT_ENTRY_AW) * 9;
6051da12ec4SLe Tan }
6061da12ec4SLe Tan 
607127ff5c3SPeter Xu static inline uint32_t vtd_ce_get_type(VTDContextEntry *ce)
608127ff5c3SPeter Xu {
609127ff5c3SPeter Xu     return ce->lo & VTD_CONTEXT_ENTRY_TT;
610127ff5c3SPeter Xu }
611127ff5c3SPeter Xu 
612f80c9874SPeter Xu /* Return true if check passed, otherwise false */
613f80c9874SPeter Xu static inline bool vtd_ce_type_check(X86IOMMUState *x86_iommu,
614f80c9874SPeter Xu                                      VTDContextEntry *ce)
615f80c9874SPeter Xu {
616f80c9874SPeter Xu     switch (vtd_ce_get_type(ce)) {
617f80c9874SPeter Xu     case VTD_CONTEXT_TT_MULTI_LEVEL:
618f80c9874SPeter Xu         /* Always supported */
619f80c9874SPeter Xu         break;
620f80c9874SPeter Xu     case VTD_CONTEXT_TT_DEV_IOTLB:
621f80c9874SPeter Xu         if (!x86_iommu->dt_supported) {
622f80c9874SPeter Xu             return false;
623f80c9874SPeter Xu         }
624f80c9874SPeter Xu         break;
625dbaabb25SPeter Xu     case VTD_CONTEXT_TT_PASS_THROUGH:
626dbaabb25SPeter Xu         if (!x86_iommu->pt_supported) {
627dbaabb25SPeter Xu             return false;
628dbaabb25SPeter Xu         }
629dbaabb25SPeter Xu         break;
630f80c9874SPeter Xu     default:
631f80c9874SPeter Xu         /* Unknwon type */
632f80c9874SPeter Xu         return false;
633f80c9874SPeter Xu     }
634f80c9874SPeter Xu     return true;
635f80c9874SPeter Xu }
636f80c9874SPeter Xu 
63737f51384SPrasad Singamsetty static inline uint64_t vtd_iova_limit(VTDContextEntry *ce, uint8_t aw)
638f06a696dSPeter Xu {
6398f7d7161SPeter Xu     uint32_t ce_agaw = vtd_ce_get_agaw(ce);
64037f51384SPrasad Singamsetty     return 1ULL << MIN(ce_agaw, aw);
641f06a696dSPeter Xu }
642f06a696dSPeter Xu 
643f06a696dSPeter Xu /* Return true if IOVA passes range check, otherwise false. */
64437f51384SPrasad Singamsetty static inline bool vtd_iova_range_check(uint64_t iova, VTDContextEntry *ce,
64537f51384SPrasad Singamsetty                                         uint8_t aw)
646f06a696dSPeter Xu {
647f06a696dSPeter Xu     /*
648f06a696dSPeter Xu      * Check if @iova is above 2^X-1, where X is the minimum of MGAW
649f06a696dSPeter Xu      * in CAP_REG and AW in context-entry.
650f06a696dSPeter Xu      */
65137f51384SPrasad Singamsetty     return !(iova & ~(vtd_iova_limit(ce, aw) - 1));
652f06a696dSPeter Xu }
653f06a696dSPeter Xu 
65492e5d85eSPrasad Singamsetty /*
65592e5d85eSPrasad Singamsetty  * Rsvd field masks for spte:
65692e5d85eSPrasad Singamsetty  *     Index [1] to [4] 4k pages
65792e5d85eSPrasad Singamsetty  *     Index [5] to [8] large pages
65892e5d85eSPrasad Singamsetty  */
65992e5d85eSPrasad Singamsetty static uint64_t vtd_paging_entry_rsvd_field[9];
6601da12ec4SLe Tan 
6611da12ec4SLe Tan static bool vtd_slpte_nonzero_rsvd(uint64_t slpte, uint32_t level)
6621da12ec4SLe Tan {
6631da12ec4SLe Tan     if (slpte & VTD_SL_PT_PAGE_SIZE_MASK) {
6641da12ec4SLe Tan         /* Maybe large page */
6651da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level + 4];
6661da12ec4SLe Tan     } else {
6671da12ec4SLe Tan         return slpte & vtd_paging_entry_rsvd_field[level];
6681da12ec4SLe Tan     }
6691da12ec4SLe Tan }
6701da12ec4SLe Tan 
671dbaabb25SPeter Xu /* Find the VTD address space associated with a given bus number */
672dbaabb25SPeter Xu static VTDBus *vtd_find_as_from_bus_num(IntelIOMMUState *s, uint8_t bus_num)
673dbaabb25SPeter Xu {
674dbaabb25SPeter Xu     VTDBus *vtd_bus = s->vtd_as_by_bus_num[bus_num];
675dbaabb25SPeter Xu     if (!vtd_bus) {
676dbaabb25SPeter Xu         /*
677dbaabb25SPeter Xu          * Iterate over the registered buses to find the one which
678dbaabb25SPeter Xu          * currently hold this bus number, and update the bus_num
679dbaabb25SPeter Xu          * lookup table:
680dbaabb25SPeter Xu          */
681dbaabb25SPeter Xu         GHashTableIter iter;
682dbaabb25SPeter Xu 
683dbaabb25SPeter Xu         g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
684dbaabb25SPeter Xu         while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
685dbaabb25SPeter Xu             if (pci_bus_num(vtd_bus->bus) == bus_num) {
686dbaabb25SPeter Xu                 s->vtd_as_by_bus_num[bus_num] = vtd_bus;
687dbaabb25SPeter Xu                 return vtd_bus;
688dbaabb25SPeter Xu             }
689dbaabb25SPeter Xu         }
690dbaabb25SPeter Xu     }
691dbaabb25SPeter Xu     return vtd_bus;
692dbaabb25SPeter Xu }
693dbaabb25SPeter Xu 
6946e905564SPeter Xu /* Given the @iova, get relevant @slptep. @slpte_level will be the last level
6951da12ec4SLe Tan  * of the translation, can be used for deciding the size of large page.
6961da12ec4SLe Tan  */
6976e905564SPeter Xu static int vtd_iova_to_slpte(VTDContextEntry *ce, uint64_t iova, bool is_write,
6981da12ec4SLe Tan                              uint64_t *slptep, uint32_t *slpte_level,
69937f51384SPrasad Singamsetty                              bool *reads, bool *writes, uint8_t aw_bits)
7001da12ec4SLe Tan {
7018f7d7161SPeter Xu     dma_addr_t addr = vtd_ce_get_slpt_base(ce);
7028f7d7161SPeter Xu     uint32_t level = vtd_ce_get_level(ce);
7031da12ec4SLe Tan     uint32_t offset;
7041da12ec4SLe Tan     uint64_t slpte;
7051da12ec4SLe Tan     uint64_t access_right_check;
7061da12ec4SLe Tan 
70737f51384SPrasad Singamsetty     if (!vtd_iova_range_check(iova, ce, aw_bits)) {
7087feb51b7SPeter Xu         trace_vtd_err_dmar_iova_overflow(iova);
7091da12ec4SLe Tan         return -VTD_FR_ADDR_BEYOND_MGAW;
7101da12ec4SLe Tan     }
7111da12ec4SLe Tan 
7121da12ec4SLe Tan     /* FIXME: what is the Atomics request here? */
7131da12ec4SLe Tan     access_right_check = is_write ? VTD_SL_W : VTD_SL_R;
7141da12ec4SLe Tan 
7151da12ec4SLe Tan     while (true) {
7166e905564SPeter Xu         offset = vtd_iova_level_offset(iova, level);
7171da12ec4SLe Tan         slpte = vtd_get_slpte(addr, offset);
7181da12ec4SLe Tan 
7191da12ec4SLe Tan         if (slpte == (uint64_t)-1) {
7207feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_read_error(iova, level);
7218f7d7161SPeter Xu             if (level == vtd_ce_get_level(ce)) {
7221da12ec4SLe Tan                 /* Invalid programming of context-entry */
7231da12ec4SLe Tan                 return -VTD_FR_CONTEXT_ENTRY_INV;
7241da12ec4SLe Tan             } else {
7251da12ec4SLe Tan                 return -VTD_FR_PAGING_ENTRY_INV;
7261da12ec4SLe Tan             }
7271da12ec4SLe Tan         }
7281da12ec4SLe Tan         *reads = (*reads) && (slpte & VTD_SL_R);
7291da12ec4SLe Tan         *writes = (*writes) && (slpte & VTD_SL_W);
7301da12ec4SLe Tan         if (!(slpte & access_right_check)) {
7317feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_perm_error(iova, level, slpte, is_write);
7321da12ec4SLe Tan             return is_write ? -VTD_FR_WRITE : -VTD_FR_READ;
7331da12ec4SLe Tan         }
7341da12ec4SLe Tan         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
7357feb51b7SPeter Xu             trace_vtd_err_dmar_slpte_resv_error(iova, level, slpte);
7361da12ec4SLe Tan             return -VTD_FR_PAGING_ENTRY_RSVD;
7371da12ec4SLe Tan         }
7381da12ec4SLe Tan 
7391da12ec4SLe Tan         if (vtd_is_last_slpte(slpte, level)) {
7401da12ec4SLe Tan             *slptep = slpte;
7411da12ec4SLe Tan             *slpte_level = level;
7421da12ec4SLe Tan             return 0;
7431da12ec4SLe Tan         }
74437f51384SPrasad Singamsetty         addr = vtd_get_slpte_addr(slpte, aw_bits);
7451da12ec4SLe Tan         level--;
7461da12ec4SLe Tan     }
7471da12ec4SLe Tan }
7481da12ec4SLe Tan 
749f06a696dSPeter Xu typedef int (*vtd_page_walk_hook)(IOMMUTLBEntry *entry, void *private);
750f06a696dSPeter Xu 
751fe215b0cSPeter Xu /**
752fe215b0cSPeter Xu  * Constant information used during page walking
753fe215b0cSPeter Xu  *
754fe215b0cSPeter Xu  * @hook_fn: hook func to be called when detected page
755fe215b0cSPeter Xu  * @private: private data to be passed into hook func
756fe215b0cSPeter Xu  * @notify_unmap: whether we should notify invalid entries
7572f764fa8SPeter Xu  * @as: VT-d address space of the device
758fe215b0cSPeter Xu  * @aw: maximum address width
759d118c06eSPeter Xu  * @domain: domain ID of the page walk
760fe215b0cSPeter Xu  */
761fe215b0cSPeter Xu typedef struct {
7622f764fa8SPeter Xu     VTDAddressSpace *as;
763fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn;
764fe215b0cSPeter Xu     void *private;
765fe215b0cSPeter Xu     bool notify_unmap;
766fe215b0cSPeter Xu     uint8_t aw;
767d118c06eSPeter Xu     uint16_t domain_id;
768fe215b0cSPeter Xu } vtd_page_walk_info;
769fe215b0cSPeter Xu 
770d118c06eSPeter Xu static int vtd_page_walk_one(IOMMUTLBEntry *entry, vtd_page_walk_info *info)
77136d2d52bSPeter Xu {
77263b88968SPeter Xu     VTDAddressSpace *as = info->as;
773fe215b0cSPeter Xu     vtd_page_walk_hook hook_fn = info->hook_fn;
774fe215b0cSPeter Xu     void *private = info->private;
77563b88968SPeter Xu     DMAMap target = {
77663b88968SPeter Xu         .iova = entry->iova,
77763b88968SPeter Xu         .size = entry->addr_mask,
77863b88968SPeter Xu         .translated_addr = entry->translated_addr,
77963b88968SPeter Xu         .perm = entry->perm,
78063b88968SPeter Xu     };
78163b88968SPeter Xu     DMAMap *mapped = iova_tree_find(as->iova_tree, &target);
78263b88968SPeter Xu 
78363b88968SPeter Xu     if (entry->perm == IOMMU_NONE && !info->notify_unmap) {
78463b88968SPeter Xu         trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
78563b88968SPeter Xu         return 0;
78663b88968SPeter Xu     }
787fe215b0cSPeter Xu 
78836d2d52bSPeter Xu     assert(hook_fn);
78963b88968SPeter Xu 
79063b88968SPeter Xu     /* Update local IOVA mapped ranges */
79163b88968SPeter Xu     if (entry->perm) {
79263b88968SPeter Xu         if (mapped) {
79363b88968SPeter Xu             /* If it's exactly the same translation, skip */
79463b88968SPeter Xu             if (!memcmp(mapped, &target, sizeof(target))) {
79563b88968SPeter Xu                 trace_vtd_page_walk_one_skip_map(entry->iova, entry->addr_mask,
79663b88968SPeter Xu                                                  entry->translated_addr);
79763b88968SPeter Xu                 return 0;
79863b88968SPeter Xu             } else {
79963b88968SPeter Xu                 /*
80063b88968SPeter Xu                  * Translation changed.  Normally this should not
80163b88968SPeter Xu                  * happen, but it can happen when with buggy guest
80263b88968SPeter Xu                  * OSes.  Note that there will be a small window that
80363b88968SPeter Xu                  * we don't have map at all.  But that's the best
80463b88968SPeter Xu                  * effort we can do.  The ideal way to emulate this is
80563b88968SPeter Xu                  * atomically modify the PTE to follow what has
80663b88968SPeter Xu                  * changed, but we can't.  One example is that vfio
80763b88968SPeter Xu                  * driver only has VFIO_IOMMU_[UN]MAP_DMA but no
80863b88968SPeter Xu                  * interface to modify a mapping (meanwhile it seems
80963b88968SPeter Xu                  * meaningless to even provide one).  Anyway, let's
81063b88968SPeter Xu                  * mark this as a TODO in case one day we'll have
81163b88968SPeter Xu                  * a better solution.
81263b88968SPeter Xu                  */
81363b88968SPeter Xu                 IOMMUAccessFlags cache_perm = entry->perm;
81463b88968SPeter Xu                 int ret;
81563b88968SPeter Xu 
81663b88968SPeter Xu                 /* Emulate an UNMAP */
81763b88968SPeter Xu                 entry->perm = IOMMU_NONE;
81863b88968SPeter Xu                 trace_vtd_page_walk_one(info->domain_id,
81963b88968SPeter Xu                                         entry->iova,
82063b88968SPeter Xu                                         entry->translated_addr,
82163b88968SPeter Xu                                         entry->addr_mask,
82263b88968SPeter Xu                                         entry->perm);
82363b88968SPeter Xu                 ret = hook_fn(entry, private);
82463b88968SPeter Xu                 if (ret) {
82563b88968SPeter Xu                     return ret;
82663b88968SPeter Xu                 }
82763b88968SPeter Xu                 /* Drop any existing mapping */
82863b88968SPeter Xu                 iova_tree_remove(as->iova_tree, &target);
82963b88968SPeter Xu                 /* Recover the correct permission */
83063b88968SPeter Xu                 entry->perm = cache_perm;
83163b88968SPeter Xu             }
83263b88968SPeter Xu         }
83363b88968SPeter Xu         iova_tree_insert(as->iova_tree, &target);
83463b88968SPeter Xu     } else {
83563b88968SPeter Xu         if (!mapped) {
83663b88968SPeter Xu             /* Skip since we didn't map this range at all */
83763b88968SPeter Xu             trace_vtd_page_walk_one_skip_unmap(entry->iova, entry->addr_mask);
83863b88968SPeter Xu             return 0;
83963b88968SPeter Xu         }
84063b88968SPeter Xu         iova_tree_remove(as->iova_tree, &target);
84163b88968SPeter Xu     }
84263b88968SPeter Xu 
843d118c06eSPeter Xu     trace_vtd_page_walk_one(info->domain_id, entry->iova,
844d118c06eSPeter Xu                             entry->translated_addr, entry->addr_mask,
845d118c06eSPeter Xu                             entry->perm);
84636d2d52bSPeter Xu     return hook_fn(entry, private);
84736d2d52bSPeter Xu }
84836d2d52bSPeter Xu 
849f06a696dSPeter Xu /**
850f06a696dSPeter Xu  * vtd_page_walk_level - walk over specific level for IOVA range
851f06a696dSPeter Xu  *
852f06a696dSPeter Xu  * @addr: base GPA addr to start the walk
853f06a696dSPeter Xu  * @start: IOVA range start address
854f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
855f06a696dSPeter Xu  * @read: whether parent level has read permission
856f06a696dSPeter Xu  * @write: whether parent level has write permission
857fe215b0cSPeter Xu  * @info: constant information for the page walk
858f06a696dSPeter Xu  */
859f06a696dSPeter Xu static int vtd_page_walk_level(dma_addr_t addr, uint64_t start,
860fe215b0cSPeter Xu                                uint64_t end, uint32_t level, bool read,
861fe215b0cSPeter Xu                                bool write, vtd_page_walk_info *info)
862f06a696dSPeter Xu {
863f06a696dSPeter Xu     bool read_cur, write_cur, entry_valid;
864f06a696dSPeter Xu     uint32_t offset;
865f06a696dSPeter Xu     uint64_t slpte;
866f06a696dSPeter Xu     uint64_t subpage_size, subpage_mask;
867f06a696dSPeter Xu     IOMMUTLBEntry entry;
868f06a696dSPeter Xu     uint64_t iova = start;
869f06a696dSPeter Xu     uint64_t iova_next;
870f06a696dSPeter Xu     int ret = 0;
871f06a696dSPeter Xu 
872f06a696dSPeter Xu     trace_vtd_page_walk_level(addr, level, start, end);
873f06a696dSPeter Xu 
874f06a696dSPeter Xu     subpage_size = 1ULL << vtd_slpt_level_shift(level);
875f06a696dSPeter Xu     subpage_mask = vtd_slpt_level_page_mask(level);
876f06a696dSPeter Xu 
877f06a696dSPeter Xu     while (iova < end) {
878f06a696dSPeter Xu         iova_next = (iova & subpage_mask) + subpage_size;
879f06a696dSPeter Xu 
880f06a696dSPeter Xu         offset = vtd_iova_level_offset(iova, level);
881f06a696dSPeter Xu         slpte = vtd_get_slpte(addr, offset);
882f06a696dSPeter Xu 
883f06a696dSPeter Xu         if (slpte == (uint64_t)-1) {
884f06a696dSPeter Xu             trace_vtd_page_walk_skip_read(iova, iova_next);
885f06a696dSPeter Xu             goto next;
886f06a696dSPeter Xu         }
887f06a696dSPeter Xu 
888f06a696dSPeter Xu         if (vtd_slpte_nonzero_rsvd(slpte, level)) {
889f06a696dSPeter Xu             trace_vtd_page_walk_skip_reserve(iova, iova_next);
890f06a696dSPeter Xu             goto next;
891f06a696dSPeter Xu         }
892f06a696dSPeter Xu 
893f06a696dSPeter Xu         /* Permissions are stacked with parents' */
894f06a696dSPeter Xu         read_cur = read && (slpte & VTD_SL_R);
895f06a696dSPeter Xu         write_cur = write && (slpte & VTD_SL_W);
896f06a696dSPeter Xu 
897f06a696dSPeter Xu         /*
898f06a696dSPeter Xu          * As long as we have either read/write permission, this is a
899f06a696dSPeter Xu          * valid entry. The rule works for both page entries and page
900f06a696dSPeter Xu          * table entries.
901f06a696dSPeter Xu          */
902f06a696dSPeter Xu         entry_valid = read_cur | write_cur;
903f06a696dSPeter Xu 
90463b88968SPeter Xu         if (!vtd_is_last_slpte(slpte, level) && entry_valid) {
90563b88968SPeter Xu             /*
90663b88968SPeter Xu              * This is a valid PDE (or even bigger than PDE).  We need
90763b88968SPeter Xu              * to walk one further level.
90863b88968SPeter Xu              */
90963b88968SPeter Xu             ret = vtd_page_walk_level(vtd_get_slpte_addr(slpte, info->aw),
91063b88968SPeter Xu                                       iova, MIN(iova_next, end), level - 1,
91163b88968SPeter Xu                                       read_cur, write_cur, info);
91263b88968SPeter Xu         } else {
91363b88968SPeter Xu             /*
91463b88968SPeter Xu              * This means we are either:
91563b88968SPeter Xu              *
91663b88968SPeter Xu              * (1) the real page entry (either 4K page, or huge page)
91763b88968SPeter Xu              * (2) the whole range is invalid
91863b88968SPeter Xu              *
91963b88968SPeter Xu              * In either case, we send an IOTLB notification down.
92063b88968SPeter Xu              */
921f06a696dSPeter Xu             entry.target_as = &address_space_memory;
922f06a696dSPeter Xu             entry.iova = iova & subpage_mask;
92336d2d52bSPeter Xu             entry.perm = IOMMU_ACCESS_FLAG(read_cur, write_cur);
92436d2d52bSPeter Xu             entry.addr_mask = ~subpage_mask;
925f06a696dSPeter Xu             /* NOTE: this is only meaningful if entry_valid == true */
926fe215b0cSPeter Xu             entry.translated_addr = vtd_get_slpte_addr(slpte, info->aw);
927d118c06eSPeter Xu             ret = vtd_page_walk_one(&entry, info);
92863b88968SPeter Xu         }
92963b88968SPeter Xu 
930f06a696dSPeter Xu         if (ret < 0) {
931f06a696dSPeter Xu             return ret;
932f06a696dSPeter Xu         }
933f06a696dSPeter Xu 
934f06a696dSPeter Xu next:
935f06a696dSPeter Xu         iova = iova_next;
936f06a696dSPeter Xu     }
937f06a696dSPeter Xu 
938f06a696dSPeter Xu     return 0;
939f06a696dSPeter Xu }
940f06a696dSPeter Xu 
941f06a696dSPeter Xu /**
942f06a696dSPeter Xu  * vtd_page_walk - walk specific IOVA range, and call the hook
943f06a696dSPeter Xu  *
944f06a696dSPeter Xu  * @ce: context entry to walk upon
945f06a696dSPeter Xu  * @start: IOVA address to start the walk
946f06a696dSPeter Xu  * @end: IOVA range end address (start <= addr < end)
947fe215b0cSPeter Xu  * @info: page walking information struct
948f06a696dSPeter Xu  */
949f06a696dSPeter Xu static int vtd_page_walk(VTDContextEntry *ce, uint64_t start, uint64_t end,
950fe215b0cSPeter Xu                          vtd_page_walk_info *info)
951f06a696dSPeter Xu {
9528f7d7161SPeter Xu     dma_addr_t addr = vtd_ce_get_slpt_base(ce);
9538f7d7161SPeter Xu     uint32_t level = vtd_ce_get_level(ce);
954f06a696dSPeter Xu 
955fe215b0cSPeter Xu     if (!vtd_iova_range_check(start, ce, info->aw)) {
956f06a696dSPeter Xu         return -VTD_FR_ADDR_BEYOND_MGAW;
957f06a696dSPeter Xu     }
958f06a696dSPeter Xu 
959fe215b0cSPeter Xu     if (!vtd_iova_range_check(end, ce, info->aw)) {
960f06a696dSPeter Xu         /* Fix end so that it reaches the maximum */
961fe215b0cSPeter Xu         end = vtd_iova_limit(ce, info->aw);
962f06a696dSPeter Xu     }
963f06a696dSPeter Xu 
964fe215b0cSPeter Xu     return vtd_page_walk_level(addr, start, end, level, true, true, info);
965f06a696dSPeter Xu }
966f06a696dSPeter Xu 
9671da12ec4SLe Tan /* Map a device to its corresponding domain (context-entry) */
9681da12ec4SLe Tan static int vtd_dev_to_context_entry(IntelIOMMUState *s, uint8_t bus_num,
9691da12ec4SLe Tan                                     uint8_t devfn, VTDContextEntry *ce)
9701da12ec4SLe Tan {
9711da12ec4SLe Tan     VTDRootEntry re;
9721da12ec4SLe Tan     int ret_fr;
973f80c9874SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
9741da12ec4SLe Tan 
9751da12ec4SLe Tan     ret_fr = vtd_get_root_entry(s, bus_num, &re);
9761da12ec4SLe Tan     if (ret_fr) {
9771da12ec4SLe Tan         return ret_fr;
9781da12ec4SLe Tan     }
9791da12ec4SLe Tan 
9801da12ec4SLe Tan     if (!vtd_root_entry_present(&re)) {
9816c441e1dSPeter Xu         /* Not error - it's okay we don't have root entry. */
9826c441e1dSPeter Xu         trace_vtd_re_not_present(bus_num);
9831da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_P;
984f80c9874SPeter Xu     }
985f80c9874SPeter Xu 
98637f51384SPrasad Singamsetty     if (re.rsvd || (re.val & VTD_ROOT_ENTRY_RSVD(s->aw_bits))) {
9876c441e1dSPeter Xu         trace_vtd_re_invalid(re.rsvd, re.val);
9881da12ec4SLe Tan         return -VTD_FR_ROOT_ENTRY_RSVD;
9891da12ec4SLe Tan     }
9901da12ec4SLe Tan 
9911da12ec4SLe Tan     ret_fr = vtd_get_context_entry_from_root(&re, devfn, ce);
9921da12ec4SLe Tan     if (ret_fr) {
9931da12ec4SLe Tan         return ret_fr;
9941da12ec4SLe Tan     }
9951da12ec4SLe Tan 
9968f7d7161SPeter Xu     if (!vtd_ce_present(ce)) {
9976c441e1dSPeter Xu         /* Not error - it's okay we don't have context entry. */
9986c441e1dSPeter Xu         trace_vtd_ce_not_present(bus_num, devfn);
9991da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_P;
1000f80c9874SPeter Xu     }
1001f80c9874SPeter Xu 
1002f80c9874SPeter Xu     if ((ce->hi & VTD_CONTEXT_ENTRY_RSVD_HI) ||
100337f51384SPrasad Singamsetty                (ce->lo & VTD_CONTEXT_ENTRY_RSVD_LO(s->aw_bits))) {
10046c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
10051da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_RSVD;
10061da12ec4SLe Tan     }
1007f80c9874SPeter Xu 
10081da12ec4SLe Tan     /* Check if the programming of context-entry is valid */
10098f7d7161SPeter Xu     if (!vtd_is_level_supported(s, vtd_ce_get_level(ce))) {
10106c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
10111da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
1012f80c9874SPeter Xu     }
1013f80c9874SPeter Xu 
1014f80c9874SPeter Xu     /* Do translation type check */
1015f80c9874SPeter Xu     if (!vtd_ce_type_check(x86_iommu, ce)) {
10166c441e1dSPeter Xu         trace_vtd_ce_invalid(ce->hi, ce->lo);
10171da12ec4SLe Tan         return -VTD_FR_CONTEXT_ENTRY_INV;
10181da12ec4SLe Tan     }
1019f80c9874SPeter Xu 
10201da12ec4SLe Tan     return 0;
10211da12ec4SLe Tan }
10221da12ec4SLe Tan 
102363b88968SPeter Xu static int vtd_sync_shadow_page_hook(IOMMUTLBEntry *entry,
102463b88968SPeter Xu                                      void *private)
102563b88968SPeter Xu {
1026cb1efcf4SPeter Maydell     memory_region_notify_iommu((IOMMUMemoryRegion *)private, 0, *entry);
102763b88968SPeter Xu     return 0;
102863b88968SPeter Xu }
102963b88968SPeter Xu 
103063b88968SPeter Xu /* If context entry is NULL, we'll try to fetch it on our own. */
103163b88968SPeter Xu static int vtd_sync_shadow_page_table_range(VTDAddressSpace *vtd_as,
103263b88968SPeter Xu                                             VTDContextEntry *ce,
103363b88968SPeter Xu                                             hwaddr addr, hwaddr size)
103463b88968SPeter Xu {
103563b88968SPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
103663b88968SPeter Xu     vtd_page_walk_info info = {
103763b88968SPeter Xu         .hook_fn = vtd_sync_shadow_page_hook,
103863b88968SPeter Xu         .private = (void *)&vtd_as->iommu,
103963b88968SPeter Xu         .notify_unmap = true,
104063b88968SPeter Xu         .aw = s->aw_bits,
104163b88968SPeter Xu         .as = vtd_as,
104263b88968SPeter Xu     };
104363b88968SPeter Xu     VTDContextEntry ce_cache;
104463b88968SPeter Xu     int ret;
104563b88968SPeter Xu 
104663b88968SPeter Xu     if (ce) {
104763b88968SPeter Xu         /* If the caller provided context entry, use it */
104863b88968SPeter Xu         ce_cache = *ce;
104963b88968SPeter Xu     } else {
105063b88968SPeter Xu         /* If the caller didn't provide ce, try to fetch */
105163b88968SPeter Xu         ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
105263b88968SPeter Xu                                        vtd_as->devfn, &ce_cache);
105363b88968SPeter Xu         if (ret) {
105463b88968SPeter Xu             /*
105563b88968SPeter Xu              * This should not really happen, but in case it happens,
105663b88968SPeter Xu              * we just skip the sync for this time.  After all we even
105763b88968SPeter Xu              * don't have the root table pointer!
105863b88968SPeter Xu              */
105963b88968SPeter Xu             trace_vtd_err("Detected invalid context entry when "
106063b88968SPeter Xu                           "trying to sync shadow page table");
106163b88968SPeter Xu             return 0;
106263b88968SPeter Xu         }
106363b88968SPeter Xu     }
106463b88968SPeter Xu 
106563b88968SPeter Xu     info.domain_id = VTD_CONTEXT_ENTRY_DID(ce_cache.hi);
106663b88968SPeter Xu 
106763b88968SPeter Xu     return vtd_page_walk(&ce_cache, addr, addr + size, &info);
106863b88968SPeter Xu }
106963b88968SPeter Xu 
107063b88968SPeter Xu static int vtd_sync_shadow_page_table(VTDAddressSpace *vtd_as)
107163b88968SPeter Xu {
107263b88968SPeter Xu     return vtd_sync_shadow_page_table_range(vtd_as, NULL, 0, UINT64_MAX);
107363b88968SPeter Xu }
107463b88968SPeter Xu 
1075dbaabb25SPeter Xu /*
1076dbaabb25SPeter Xu  * Fetch translation type for specific device. Returns <0 if error
1077dbaabb25SPeter Xu  * happens, otherwise return the shifted type to check against
1078dbaabb25SPeter Xu  * VTD_CONTEXT_TT_*.
1079dbaabb25SPeter Xu  */
1080dbaabb25SPeter Xu static int vtd_dev_get_trans_type(VTDAddressSpace *as)
1081dbaabb25SPeter Xu {
1082dbaabb25SPeter Xu     IntelIOMMUState *s;
1083dbaabb25SPeter Xu     VTDContextEntry ce;
1084dbaabb25SPeter Xu     int ret;
1085dbaabb25SPeter Xu 
1086dbaabb25SPeter Xu     s = as->iommu_state;
1087dbaabb25SPeter Xu 
1088dbaabb25SPeter Xu     ret = vtd_dev_to_context_entry(s, pci_bus_num(as->bus),
1089dbaabb25SPeter Xu                                    as->devfn, &ce);
1090dbaabb25SPeter Xu     if (ret) {
1091dbaabb25SPeter Xu         return ret;
1092dbaabb25SPeter Xu     }
1093dbaabb25SPeter Xu 
1094dbaabb25SPeter Xu     return vtd_ce_get_type(&ce);
1095dbaabb25SPeter Xu }
1096dbaabb25SPeter Xu 
1097dbaabb25SPeter Xu static bool vtd_dev_pt_enabled(VTDAddressSpace *as)
1098dbaabb25SPeter Xu {
1099dbaabb25SPeter Xu     int ret;
1100dbaabb25SPeter Xu 
1101dbaabb25SPeter Xu     assert(as);
1102dbaabb25SPeter Xu 
1103dbaabb25SPeter Xu     ret = vtd_dev_get_trans_type(as);
1104dbaabb25SPeter Xu     if (ret < 0) {
1105dbaabb25SPeter Xu         /*
1106dbaabb25SPeter Xu          * Possibly failed to parse the context entry for some reason
1107dbaabb25SPeter Xu          * (e.g., during init, or any guest configuration errors on
1108dbaabb25SPeter Xu          * context entries). We should assume PT not enabled for
1109dbaabb25SPeter Xu          * safety.
1110dbaabb25SPeter Xu          */
1111dbaabb25SPeter Xu         return false;
1112dbaabb25SPeter Xu     }
1113dbaabb25SPeter Xu 
1114dbaabb25SPeter Xu     return ret == VTD_CONTEXT_TT_PASS_THROUGH;
1115dbaabb25SPeter Xu }
1116dbaabb25SPeter Xu 
1117dbaabb25SPeter Xu /* Return whether the device is using IOMMU translation. */
1118dbaabb25SPeter Xu static bool vtd_switch_address_space(VTDAddressSpace *as)
1119dbaabb25SPeter Xu {
1120dbaabb25SPeter Xu     bool use_iommu;
112166a4a031SPeter Xu     /* Whether we need to take the BQL on our own */
112266a4a031SPeter Xu     bool take_bql = !qemu_mutex_iothread_locked();
1123dbaabb25SPeter Xu 
1124dbaabb25SPeter Xu     assert(as);
1125dbaabb25SPeter Xu 
1126dbaabb25SPeter Xu     use_iommu = as->iommu_state->dmar_enabled & !vtd_dev_pt_enabled(as);
1127dbaabb25SPeter Xu 
1128dbaabb25SPeter Xu     trace_vtd_switch_address_space(pci_bus_num(as->bus),
1129dbaabb25SPeter Xu                                    VTD_PCI_SLOT(as->devfn),
1130dbaabb25SPeter Xu                                    VTD_PCI_FUNC(as->devfn),
1131dbaabb25SPeter Xu                                    use_iommu);
1132dbaabb25SPeter Xu 
113366a4a031SPeter Xu     /*
113466a4a031SPeter Xu      * It's possible that we reach here without BQL, e.g., when called
113566a4a031SPeter Xu      * from vtd_pt_enable_fast_path(). However the memory APIs need
113666a4a031SPeter Xu      * it. We'd better make sure we have had it already, or, take it.
113766a4a031SPeter Xu      */
113866a4a031SPeter Xu     if (take_bql) {
113966a4a031SPeter Xu         qemu_mutex_lock_iothread();
114066a4a031SPeter Xu     }
114166a4a031SPeter Xu 
1142dbaabb25SPeter Xu     /* Turn off first then on the other */
1143dbaabb25SPeter Xu     if (use_iommu) {
1144dbaabb25SPeter Xu         memory_region_set_enabled(&as->sys_alias, false);
11453df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), true);
1146dbaabb25SPeter Xu     } else {
11473df9d748SAlexey Kardashevskiy         memory_region_set_enabled(MEMORY_REGION(&as->iommu), false);
1148dbaabb25SPeter Xu         memory_region_set_enabled(&as->sys_alias, true);
1149dbaabb25SPeter Xu     }
1150dbaabb25SPeter Xu 
115166a4a031SPeter Xu     if (take_bql) {
115266a4a031SPeter Xu         qemu_mutex_unlock_iothread();
115366a4a031SPeter Xu     }
115466a4a031SPeter Xu 
1155dbaabb25SPeter Xu     return use_iommu;
1156dbaabb25SPeter Xu }
1157dbaabb25SPeter Xu 
1158dbaabb25SPeter Xu static void vtd_switch_address_space_all(IntelIOMMUState *s)
1159dbaabb25SPeter Xu {
1160dbaabb25SPeter Xu     GHashTableIter iter;
1161dbaabb25SPeter Xu     VTDBus *vtd_bus;
1162dbaabb25SPeter Xu     int i;
1163dbaabb25SPeter Xu 
1164dbaabb25SPeter Xu     g_hash_table_iter_init(&iter, s->vtd_as_by_busptr);
1165dbaabb25SPeter Xu     while (g_hash_table_iter_next(&iter, NULL, (void **)&vtd_bus)) {
1166bf33cc75SPeter Xu         for (i = 0; i < PCI_DEVFN_MAX; i++) {
1167dbaabb25SPeter Xu             if (!vtd_bus->dev_as[i]) {
1168dbaabb25SPeter Xu                 continue;
1169dbaabb25SPeter Xu             }
1170dbaabb25SPeter Xu             vtd_switch_address_space(vtd_bus->dev_as[i]);
1171dbaabb25SPeter Xu         }
1172dbaabb25SPeter Xu     }
1173dbaabb25SPeter Xu }
1174dbaabb25SPeter Xu 
11751da12ec4SLe Tan static inline uint16_t vtd_make_source_id(uint8_t bus_num, uint8_t devfn)
11761da12ec4SLe Tan {
11771da12ec4SLe Tan     return ((bus_num & 0xffUL) << 8) | (devfn & 0xffUL);
11781da12ec4SLe Tan }
11791da12ec4SLe Tan 
11801da12ec4SLe Tan static const bool vtd_qualified_faults[] = {
11811da12ec4SLe Tan     [VTD_FR_RESERVED] = false,
11821da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_P] = false,
11831da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_P] = true,
11841da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_INV] = true,
11851da12ec4SLe Tan     [VTD_FR_ADDR_BEYOND_MGAW] = true,
11861da12ec4SLe Tan     [VTD_FR_WRITE] = true,
11871da12ec4SLe Tan     [VTD_FR_READ] = true,
11881da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_INV] = true,
11891da12ec4SLe Tan     [VTD_FR_ROOT_TABLE_INV] = false,
11901da12ec4SLe Tan     [VTD_FR_CONTEXT_TABLE_INV] = false,
11911da12ec4SLe Tan     [VTD_FR_ROOT_ENTRY_RSVD] = false,
11921da12ec4SLe Tan     [VTD_FR_PAGING_ENTRY_RSVD] = true,
11931da12ec4SLe Tan     [VTD_FR_CONTEXT_ENTRY_TT] = true,
11941da12ec4SLe Tan     [VTD_FR_RESERVED_ERR] = false,
11951da12ec4SLe Tan     [VTD_FR_MAX] = false,
11961da12ec4SLe Tan };
11971da12ec4SLe Tan 
11981da12ec4SLe Tan /* To see if a fault condition is "qualified", which is reported to software
11991da12ec4SLe Tan  * only if the FPD field in the context-entry used to process the faulting
12001da12ec4SLe Tan  * request is 0.
12011da12ec4SLe Tan  */
12021da12ec4SLe Tan static inline bool vtd_is_qualified_fault(VTDFaultReason fault)
12031da12ec4SLe Tan {
12041da12ec4SLe Tan     return vtd_qualified_faults[fault];
12051da12ec4SLe Tan }
12061da12ec4SLe Tan 
12071da12ec4SLe Tan static inline bool vtd_is_interrupt_addr(hwaddr addr)
12081da12ec4SLe Tan {
12091da12ec4SLe Tan     return VTD_INTERRUPT_ADDR_FIRST <= addr && addr <= VTD_INTERRUPT_ADDR_LAST;
12101da12ec4SLe Tan }
12111da12ec4SLe Tan 
1212dbaabb25SPeter Xu static void vtd_pt_enable_fast_path(IntelIOMMUState *s, uint16_t source_id)
1213dbaabb25SPeter Xu {
1214dbaabb25SPeter Xu     VTDBus *vtd_bus;
1215dbaabb25SPeter Xu     VTDAddressSpace *vtd_as;
1216dbaabb25SPeter Xu     bool success = false;
1217dbaabb25SPeter Xu 
1218dbaabb25SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, VTD_SID_TO_BUS(source_id));
1219dbaabb25SPeter Xu     if (!vtd_bus) {
1220dbaabb25SPeter Xu         goto out;
1221dbaabb25SPeter Xu     }
1222dbaabb25SPeter Xu 
1223dbaabb25SPeter Xu     vtd_as = vtd_bus->dev_as[VTD_SID_TO_DEVFN(source_id)];
1224dbaabb25SPeter Xu     if (!vtd_as) {
1225dbaabb25SPeter Xu         goto out;
1226dbaabb25SPeter Xu     }
1227dbaabb25SPeter Xu 
1228dbaabb25SPeter Xu     if (vtd_switch_address_space(vtd_as) == false) {
1229dbaabb25SPeter Xu         /* We switched off IOMMU region successfully. */
1230dbaabb25SPeter Xu         success = true;
1231dbaabb25SPeter Xu     }
1232dbaabb25SPeter Xu 
1233dbaabb25SPeter Xu out:
1234dbaabb25SPeter Xu     trace_vtd_pt_enable_fast_path(source_id, success);
1235dbaabb25SPeter Xu }
1236dbaabb25SPeter Xu 
12371da12ec4SLe Tan /* Map dev to context-entry then do a paging-structures walk to do a iommu
12381da12ec4SLe Tan  * translation.
123979e2b9aeSPaolo Bonzini  *
124079e2b9aeSPaolo Bonzini  * Called from RCU critical section.
124179e2b9aeSPaolo Bonzini  *
12421da12ec4SLe Tan  * @bus_num: The bus number
12431da12ec4SLe Tan  * @devfn: The devfn, which is the  combined of device and function number
12441da12ec4SLe Tan  * @is_write: The access is a write operation
12451da12ec4SLe Tan  * @entry: IOMMUTLBEntry that contain the addr to be translated and result
1246b9313021SPeter Xu  *
1247b9313021SPeter Xu  * Returns true if translation is successful, otherwise false.
12481da12ec4SLe Tan  */
1249b9313021SPeter Xu static bool vtd_do_iommu_translate(VTDAddressSpace *vtd_as, PCIBus *bus,
12501da12ec4SLe Tan                                    uint8_t devfn, hwaddr addr, bool is_write,
12511da12ec4SLe Tan                                    IOMMUTLBEntry *entry)
12521da12ec4SLe Tan {
1253d92fa2dcSLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
12541da12ec4SLe Tan     VTDContextEntry ce;
12557df953bdSKnut Omang     uint8_t bus_num = pci_bus_num(bus);
12561d9efa73SPeter Xu     VTDContextCacheEntry *cc_entry;
1257d66b969bSJason Wang     uint64_t slpte, page_mask;
12581da12ec4SLe Tan     uint32_t level;
12591da12ec4SLe Tan     uint16_t source_id = vtd_make_source_id(bus_num, devfn);
12601da12ec4SLe Tan     int ret_fr;
12611da12ec4SLe Tan     bool is_fpd_set = false;
12621da12ec4SLe Tan     bool reads = true;
12631da12ec4SLe Tan     bool writes = true;
126407f7b733SPeter Xu     uint8_t access_flags;
1265b5a280c0SLe Tan     VTDIOTLBEntry *iotlb_entry;
12661da12ec4SLe Tan 
1267046ab7e9SPeter Xu     /*
1268046ab7e9SPeter Xu      * We have standalone memory region for interrupt addresses, we
1269046ab7e9SPeter Xu      * should never receive translation requests in this region.
12701da12ec4SLe Tan      */
1271046ab7e9SPeter Xu     assert(!vtd_is_interrupt_addr(addr));
1272046ab7e9SPeter Xu 
12731d9efa73SPeter Xu     vtd_iommu_lock(s);
12741d9efa73SPeter Xu 
12751d9efa73SPeter Xu     cc_entry = &vtd_as->context_cache_entry;
12761d9efa73SPeter Xu 
1277b5a280c0SLe Tan     /* Try to fetch slpte form IOTLB */
1278b5a280c0SLe Tan     iotlb_entry = vtd_lookup_iotlb(s, source_id, addr);
1279b5a280c0SLe Tan     if (iotlb_entry) {
12806c441e1dSPeter Xu         trace_vtd_iotlb_page_hit(source_id, addr, iotlb_entry->slpte,
12816c441e1dSPeter Xu                                  iotlb_entry->domain_id);
1282b5a280c0SLe Tan         slpte = iotlb_entry->slpte;
128307f7b733SPeter Xu         access_flags = iotlb_entry->access_flags;
1284d66b969bSJason Wang         page_mask = iotlb_entry->mask;
1285b5a280c0SLe Tan         goto out;
1286b5a280c0SLe Tan     }
1287b9313021SPeter Xu 
1288d92fa2dcSLe Tan     /* Try to fetch context-entry from cache first */
1289d92fa2dcSLe Tan     if (cc_entry->context_cache_gen == s->context_cache_gen) {
12906c441e1dSPeter Xu         trace_vtd_iotlb_cc_hit(bus_num, devfn, cc_entry->context_entry.hi,
12916c441e1dSPeter Xu                                cc_entry->context_entry.lo,
12926c441e1dSPeter Xu                                cc_entry->context_cache_gen);
1293d92fa2dcSLe Tan         ce = cc_entry->context_entry;
1294d92fa2dcSLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
1295d92fa2dcSLe Tan     } else {
12961da12ec4SLe Tan         ret_fr = vtd_dev_to_context_entry(s, bus_num, devfn, &ce);
12971da12ec4SLe Tan         is_fpd_set = ce.lo & VTD_CONTEXT_ENTRY_FPD;
12981da12ec4SLe Tan         if (ret_fr) {
12991da12ec4SLe Tan             ret_fr = -ret_fr;
13001da12ec4SLe Tan             if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
13016c441e1dSPeter Xu                 trace_vtd_fault_disabled();
13021da12ec4SLe Tan             } else {
13031da12ec4SLe Tan                 vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
13041da12ec4SLe Tan             }
1305b9313021SPeter Xu             goto error;
13061da12ec4SLe Tan         }
1307d92fa2dcSLe Tan         /* Update context-cache */
13086c441e1dSPeter Xu         trace_vtd_iotlb_cc_update(bus_num, devfn, ce.hi, ce.lo,
13096c441e1dSPeter Xu                                   cc_entry->context_cache_gen,
13106c441e1dSPeter Xu                                   s->context_cache_gen);
1311d92fa2dcSLe Tan         cc_entry->context_entry = ce;
1312d92fa2dcSLe Tan         cc_entry->context_cache_gen = s->context_cache_gen;
1313d92fa2dcSLe Tan     }
13141da12ec4SLe Tan 
1315dbaabb25SPeter Xu     /*
1316dbaabb25SPeter Xu      * We don't need to translate for pass-through context entries.
1317dbaabb25SPeter Xu      * Also, let's ignore IOTLB caching as well for PT devices.
1318dbaabb25SPeter Xu      */
1319dbaabb25SPeter Xu     if (vtd_ce_get_type(&ce) == VTD_CONTEXT_TT_PASS_THROUGH) {
1320892721d9SPeter Xu         entry->iova = addr & VTD_PAGE_MASK_4K;
1321dbaabb25SPeter Xu         entry->translated_addr = entry->iova;
1322892721d9SPeter Xu         entry->addr_mask = ~VTD_PAGE_MASK_4K;
1323dbaabb25SPeter Xu         entry->perm = IOMMU_RW;
1324dbaabb25SPeter Xu         trace_vtd_translate_pt(source_id, entry->iova);
1325dbaabb25SPeter Xu 
1326dbaabb25SPeter Xu         /*
1327dbaabb25SPeter Xu          * When this happens, it means firstly caching-mode is not
1328dbaabb25SPeter Xu          * enabled, and this is the first passthrough translation for
1329dbaabb25SPeter Xu          * the device. Let's enable the fast path for passthrough.
1330dbaabb25SPeter Xu          *
1331dbaabb25SPeter Xu          * When passthrough is disabled again for the device, we can
1332dbaabb25SPeter Xu          * capture it via the context entry invalidation, then the
1333dbaabb25SPeter Xu          * IOMMU region can be swapped back.
1334dbaabb25SPeter Xu          */
1335dbaabb25SPeter Xu         vtd_pt_enable_fast_path(s, source_id);
13361d9efa73SPeter Xu         vtd_iommu_unlock(s);
1337b9313021SPeter Xu         return true;
1338dbaabb25SPeter Xu     }
1339dbaabb25SPeter Xu 
13406e905564SPeter Xu     ret_fr = vtd_iova_to_slpte(&ce, addr, is_write, &slpte, &level,
134137f51384SPrasad Singamsetty                                &reads, &writes, s->aw_bits);
13421da12ec4SLe Tan     if (ret_fr) {
13431da12ec4SLe Tan         ret_fr = -ret_fr;
13441da12ec4SLe Tan         if (is_fpd_set && vtd_is_qualified_fault(ret_fr)) {
13456c441e1dSPeter Xu             trace_vtd_fault_disabled();
13461da12ec4SLe Tan         } else {
13471da12ec4SLe Tan             vtd_report_dmar_fault(s, source_id, addr, ret_fr, is_write);
13481da12ec4SLe Tan         }
1349b9313021SPeter Xu         goto error;
13501da12ec4SLe Tan     }
13511da12ec4SLe Tan 
1352d66b969bSJason Wang     page_mask = vtd_slpt_level_page_mask(level);
135307f7b733SPeter Xu     access_flags = IOMMU_ACCESS_FLAG(reads, writes);
1354b5a280c0SLe Tan     vtd_update_iotlb(s, source_id, VTD_CONTEXT_ENTRY_DID(ce.hi), addr, slpte,
135507f7b733SPeter Xu                      access_flags, level);
1356b5a280c0SLe Tan out:
13571d9efa73SPeter Xu     vtd_iommu_unlock(s);
1358d66b969bSJason Wang     entry->iova = addr & page_mask;
135937f51384SPrasad Singamsetty     entry->translated_addr = vtd_get_slpte_addr(slpte, s->aw_bits) & page_mask;
1360d66b969bSJason Wang     entry->addr_mask = ~page_mask;
136107f7b733SPeter Xu     entry->perm = access_flags;
1362b9313021SPeter Xu     return true;
1363b9313021SPeter Xu 
1364b9313021SPeter Xu error:
13651d9efa73SPeter Xu     vtd_iommu_unlock(s);
1366b9313021SPeter Xu     entry->iova = 0;
1367b9313021SPeter Xu     entry->translated_addr = 0;
1368b9313021SPeter Xu     entry->addr_mask = 0;
1369b9313021SPeter Xu     entry->perm = IOMMU_NONE;
1370b9313021SPeter Xu     return false;
13711da12ec4SLe Tan }
13721da12ec4SLe Tan 
13731da12ec4SLe Tan static void vtd_root_table_setup(IntelIOMMUState *s)
13741da12ec4SLe Tan {
13751da12ec4SLe Tan     s->root = vtd_get_quad_raw(s, DMAR_RTADDR_REG);
13761da12ec4SLe Tan     s->root_extended = s->root & VTD_RTADDR_RTT;
137737f51384SPrasad Singamsetty     s->root &= VTD_RTADDR_ADDR_MASK(s->aw_bits);
13781da12ec4SLe Tan 
13797feb51b7SPeter Xu     trace_vtd_reg_dmar_root(s->root, s->root_extended);
13801da12ec4SLe Tan }
13811da12ec4SLe Tan 
138202a2cbc8SPeter Xu static void vtd_iec_notify_all(IntelIOMMUState *s, bool global,
138302a2cbc8SPeter Xu                                uint32_t index, uint32_t mask)
138402a2cbc8SPeter Xu {
138502a2cbc8SPeter Xu     x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask);
138602a2cbc8SPeter Xu }
138702a2cbc8SPeter Xu 
1388a5861439SPeter Xu static void vtd_interrupt_remap_table_setup(IntelIOMMUState *s)
1389a5861439SPeter Xu {
1390a5861439SPeter Xu     uint64_t value = 0;
1391a5861439SPeter Xu     value = vtd_get_quad_raw(s, DMAR_IRTA_REG);
1392a5861439SPeter Xu     s->intr_size = 1UL << ((value & VTD_IRTA_SIZE_MASK) + 1);
139337f51384SPrasad Singamsetty     s->intr_root = value & VTD_IRTA_ADDR_MASK(s->aw_bits);
139428589311SJan Kiszka     s->intr_eime = value & VTD_IRTA_EIME;
1395a5861439SPeter Xu 
139602a2cbc8SPeter Xu     /* Notify global invalidation */
139702a2cbc8SPeter Xu     vtd_iec_notify_all(s, true, 0, 0);
1398a5861439SPeter Xu 
13997feb51b7SPeter Xu     trace_vtd_reg_ir_root(s->intr_root, s->intr_size);
1400a5861439SPeter Xu }
1401a5861439SPeter Xu 
1402dd4d607eSPeter Xu static void vtd_iommu_replay_all(IntelIOMMUState *s)
1403dd4d607eSPeter Xu {
1404b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
1405dd4d607eSPeter Xu 
1406b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
140763b88968SPeter Xu         vtd_sync_shadow_page_table(vtd_as);
1408dd4d607eSPeter Xu     }
1409dd4d607eSPeter Xu }
1410dd4d607eSPeter Xu 
1411d92fa2dcSLe Tan static void vtd_context_global_invalidate(IntelIOMMUState *s)
1412d92fa2dcSLe Tan {
1413bc535e59SPeter Xu     trace_vtd_inv_desc_cc_global();
14141d9efa73SPeter Xu     /* Protects context cache */
14151d9efa73SPeter Xu     vtd_iommu_lock(s);
1416d92fa2dcSLe Tan     s->context_cache_gen++;
1417d92fa2dcSLe Tan     if (s->context_cache_gen == VTD_CONTEXT_CACHE_GEN_MAX) {
14181d9efa73SPeter Xu         vtd_reset_context_cache_locked(s);
1419d92fa2dcSLe Tan     }
14201d9efa73SPeter Xu     vtd_iommu_unlock(s);
1421dbaabb25SPeter Xu     vtd_switch_address_space_all(s);
1422dd4d607eSPeter Xu     /*
1423dd4d607eSPeter Xu      * From VT-d spec 6.5.2.1, a global context entry invalidation
1424dd4d607eSPeter Xu      * should be followed by a IOTLB global invalidation, so we should
1425dd4d607eSPeter Xu      * be safe even without this. Hoewever, let's replay the region as
1426dd4d607eSPeter Xu      * well to be safer, and go back here when we need finer tunes for
1427dd4d607eSPeter Xu      * VT-d emulation codes.
1428dd4d607eSPeter Xu      */
1429dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1430d92fa2dcSLe Tan }
1431d92fa2dcSLe Tan 
1432d92fa2dcSLe Tan /* Do a context-cache device-selective invalidation.
1433d92fa2dcSLe Tan  * @func_mask: FM field after shifting
1434d92fa2dcSLe Tan  */
1435d92fa2dcSLe Tan static void vtd_context_device_invalidate(IntelIOMMUState *s,
1436d92fa2dcSLe Tan                                           uint16_t source_id,
1437d92fa2dcSLe Tan                                           uint16_t func_mask)
1438d92fa2dcSLe Tan {
1439d92fa2dcSLe Tan     uint16_t mask;
14407df953bdSKnut Omang     VTDBus *vtd_bus;
1441d92fa2dcSLe Tan     VTDAddressSpace *vtd_as;
1442bc535e59SPeter Xu     uint8_t bus_n, devfn;
1443d92fa2dcSLe Tan     uint16_t devfn_it;
1444d92fa2dcSLe Tan 
1445bc535e59SPeter Xu     trace_vtd_inv_desc_cc_devices(source_id, func_mask);
1446bc535e59SPeter Xu 
1447d92fa2dcSLe Tan     switch (func_mask & 3) {
1448d92fa2dcSLe Tan     case 0:
1449d92fa2dcSLe Tan         mask = 0;   /* No bits in the SID field masked */
1450d92fa2dcSLe Tan         break;
1451d92fa2dcSLe Tan     case 1:
1452d92fa2dcSLe Tan         mask = 4;   /* Mask bit 2 in the SID field */
1453d92fa2dcSLe Tan         break;
1454d92fa2dcSLe Tan     case 2:
1455d92fa2dcSLe Tan         mask = 6;   /* Mask bit 2:1 in the SID field */
1456d92fa2dcSLe Tan         break;
1457d92fa2dcSLe Tan     case 3:
1458d92fa2dcSLe Tan         mask = 7;   /* Mask bit 2:0 in the SID field */
1459d92fa2dcSLe Tan         break;
1460d92fa2dcSLe Tan     }
14616cb99accSPeter Xu     mask = ~mask;
1462bc535e59SPeter Xu 
1463bc535e59SPeter Xu     bus_n = VTD_SID_TO_BUS(source_id);
1464bc535e59SPeter Xu     vtd_bus = vtd_find_as_from_bus_num(s, bus_n);
14657df953bdSKnut Omang     if (vtd_bus) {
1466d92fa2dcSLe Tan         devfn = VTD_SID_TO_DEVFN(source_id);
1467bf33cc75SPeter Xu         for (devfn_it = 0; devfn_it < PCI_DEVFN_MAX; ++devfn_it) {
14687df953bdSKnut Omang             vtd_as = vtd_bus->dev_as[devfn_it];
1469d92fa2dcSLe Tan             if (vtd_as && ((devfn_it & mask) == (devfn & mask))) {
1470bc535e59SPeter Xu                 trace_vtd_inv_desc_cc_device(bus_n, VTD_PCI_SLOT(devfn_it),
1471bc535e59SPeter Xu                                              VTD_PCI_FUNC(devfn_it));
14721d9efa73SPeter Xu                 vtd_iommu_lock(s);
1473d92fa2dcSLe Tan                 vtd_as->context_cache_entry.context_cache_gen = 0;
14741d9efa73SPeter Xu                 vtd_iommu_unlock(s);
1475dd4d607eSPeter Xu                 /*
1476dbaabb25SPeter Xu                  * Do switch address space when needed, in case if the
1477dbaabb25SPeter Xu                  * device passthrough bit is switched.
1478dbaabb25SPeter Xu                  */
1479dbaabb25SPeter Xu                 vtd_switch_address_space(vtd_as);
1480dbaabb25SPeter Xu                 /*
1481dd4d607eSPeter Xu                  * So a device is moving out of (or moving into) a
148263b88968SPeter Xu                  * domain, resync the shadow page table.
1483dd4d607eSPeter Xu                  * This won't bring bad even if we have no such
1484dd4d607eSPeter Xu                  * notifier registered - the IOMMU notification
1485dd4d607eSPeter Xu                  * framework will skip MAP notifications if that
1486dd4d607eSPeter Xu                  * happened.
1487dd4d607eSPeter Xu                  */
148863b88968SPeter Xu                 vtd_sync_shadow_page_table(vtd_as);
1489d92fa2dcSLe Tan             }
1490d92fa2dcSLe Tan         }
1491d92fa2dcSLe Tan     }
1492d92fa2dcSLe Tan }
1493d92fa2dcSLe Tan 
14941da12ec4SLe Tan /* Context-cache invalidation
14951da12ec4SLe Tan  * Returns the Context Actual Invalidation Granularity.
14961da12ec4SLe Tan  * @val: the content of the CCMD_REG
14971da12ec4SLe Tan  */
14981da12ec4SLe Tan static uint64_t vtd_context_cache_invalidate(IntelIOMMUState *s, uint64_t val)
14991da12ec4SLe Tan {
15001da12ec4SLe Tan     uint64_t caig;
15011da12ec4SLe Tan     uint64_t type = val & VTD_CCMD_CIRG_MASK;
15021da12ec4SLe Tan 
15031da12ec4SLe Tan     switch (type) {
15041da12ec4SLe Tan     case VTD_CCMD_DOMAIN_INVL:
1505d92fa2dcSLe Tan         /* Fall through */
1506d92fa2dcSLe Tan     case VTD_CCMD_GLOBAL_INVL:
1507d92fa2dcSLe Tan         caig = VTD_CCMD_GLOBAL_INVL_A;
1508d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
15091da12ec4SLe Tan         break;
15101da12ec4SLe Tan 
15111da12ec4SLe Tan     case VTD_CCMD_DEVICE_INVL:
15121da12ec4SLe Tan         caig = VTD_CCMD_DEVICE_INVL_A;
1513d92fa2dcSLe Tan         vtd_context_device_invalidate(s, VTD_CCMD_SID(val), VTD_CCMD_FM(val));
15141da12ec4SLe Tan         break;
15151da12ec4SLe Tan 
15161da12ec4SLe Tan     default:
15177feb51b7SPeter Xu         trace_vtd_err("Context cache invalidate type error.");
15181da12ec4SLe Tan         caig = 0;
15191da12ec4SLe Tan     }
15201da12ec4SLe Tan     return caig;
15211da12ec4SLe Tan }
15221da12ec4SLe Tan 
1523b5a280c0SLe Tan static void vtd_iotlb_global_invalidate(IntelIOMMUState *s)
1524b5a280c0SLe Tan {
15257feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_global();
1526b5a280c0SLe Tan     vtd_reset_iotlb(s);
1527dd4d607eSPeter Xu     vtd_iommu_replay_all(s);
1528b5a280c0SLe Tan }
1529b5a280c0SLe Tan 
1530b5a280c0SLe Tan static void vtd_iotlb_domain_invalidate(IntelIOMMUState *s, uint16_t domain_id)
1531b5a280c0SLe Tan {
1532dd4d607eSPeter Xu     VTDContextEntry ce;
1533dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
1534dd4d607eSPeter Xu 
15357feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_domain(domain_id);
15367feb51b7SPeter Xu 
15371d9efa73SPeter Xu     vtd_iommu_lock(s);
1538b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_domain,
1539b5a280c0SLe Tan                                 &domain_id);
15401d9efa73SPeter Xu     vtd_iommu_unlock(s);
1541dd4d607eSPeter Xu 
1542b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
1543dd4d607eSPeter Xu         if (!vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1544dd4d607eSPeter Xu                                       vtd_as->devfn, &ce) &&
1545dd4d607eSPeter Xu             domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) {
154663b88968SPeter Xu             vtd_sync_shadow_page_table(vtd_as);
1547dd4d607eSPeter Xu         }
1548dd4d607eSPeter Xu     }
1549dd4d607eSPeter Xu }
1550dd4d607eSPeter Xu 
1551dd4d607eSPeter Xu static void vtd_iotlb_page_invalidate_notify(IntelIOMMUState *s,
1552dd4d607eSPeter Xu                                            uint16_t domain_id, hwaddr addr,
1553dd4d607eSPeter Xu                                            uint8_t am)
1554dd4d607eSPeter Xu {
1555b4a4ba0dSPeter Xu     VTDAddressSpace *vtd_as;
1556dd4d607eSPeter Xu     VTDContextEntry ce;
1557dd4d607eSPeter Xu     int ret;
15584f8a62a9SPeter Xu     hwaddr size = (1 << am) * VTD_PAGE_SIZE;
1559dd4d607eSPeter Xu 
1560b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &(s->vtd_as_with_notifiers), next) {
1561dd4d607eSPeter Xu         ret = vtd_dev_to_context_entry(s, pci_bus_num(vtd_as->bus),
1562dd4d607eSPeter Xu                                        vtd_as->devfn, &ce);
1563dd4d607eSPeter Xu         if (!ret && domain_id == VTD_CONTEXT_ENTRY_DID(ce.hi)) {
15644f8a62a9SPeter Xu             if (vtd_as_has_map_notifier(vtd_as)) {
15654f8a62a9SPeter Xu                 /*
15664f8a62a9SPeter Xu                  * As long as we have MAP notifications registered in
15674f8a62a9SPeter Xu                  * any of our IOMMU notifiers, we need to sync the
15684f8a62a9SPeter Xu                  * shadow page table.
15694f8a62a9SPeter Xu                  */
157063b88968SPeter Xu                 vtd_sync_shadow_page_table_range(vtd_as, &ce, addr, size);
15714f8a62a9SPeter Xu             } else {
15724f8a62a9SPeter Xu                 /*
15734f8a62a9SPeter Xu                  * For UNMAP-only notifiers, we don't need to walk the
15744f8a62a9SPeter Xu                  * page tables.  We just deliver the PSI down to
15754f8a62a9SPeter Xu                  * invalidate caches.
15764f8a62a9SPeter Xu                  */
15774f8a62a9SPeter Xu                 IOMMUTLBEntry entry = {
15784f8a62a9SPeter Xu                     .target_as = &address_space_memory,
15794f8a62a9SPeter Xu                     .iova = addr,
15804f8a62a9SPeter Xu                     .translated_addr = 0,
15814f8a62a9SPeter Xu                     .addr_mask = size - 1,
15824f8a62a9SPeter Xu                     .perm = IOMMU_NONE,
15834f8a62a9SPeter Xu                 };
1584cb1efcf4SPeter Maydell                 memory_region_notify_iommu(&vtd_as->iommu, 0, entry);
15854f8a62a9SPeter Xu             }
1586dd4d607eSPeter Xu         }
1587dd4d607eSPeter Xu     }
1588b5a280c0SLe Tan }
1589b5a280c0SLe Tan 
1590b5a280c0SLe Tan static void vtd_iotlb_page_invalidate(IntelIOMMUState *s, uint16_t domain_id,
1591b5a280c0SLe Tan                                       hwaddr addr, uint8_t am)
1592b5a280c0SLe Tan {
1593b5a280c0SLe Tan     VTDIOTLBPageInvInfo info;
1594b5a280c0SLe Tan 
15957feb51b7SPeter Xu     trace_vtd_inv_desc_iotlb_pages(domain_id, addr, am);
15967feb51b7SPeter Xu 
1597b5a280c0SLe Tan     assert(am <= VTD_MAMV);
1598b5a280c0SLe Tan     info.domain_id = domain_id;
1599d66b969bSJason Wang     info.addr = addr;
1600b5a280c0SLe Tan     info.mask = ~((1 << am) - 1);
16011d9efa73SPeter Xu     vtd_iommu_lock(s);
1602b5a280c0SLe Tan     g_hash_table_foreach_remove(s->iotlb, vtd_hash_remove_by_page, &info);
16031d9efa73SPeter Xu     vtd_iommu_unlock(s);
1604dd4d607eSPeter Xu     vtd_iotlb_page_invalidate_notify(s, domain_id, addr, am);
1605b5a280c0SLe Tan }
1606b5a280c0SLe Tan 
16071da12ec4SLe Tan /* Flush IOTLB
16081da12ec4SLe Tan  * Returns the IOTLB Actual Invalidation Granularity.
16091da12ec4SLe Tan  * @val: the content of the IOTLB_REG
16101da12ec4SLe Tan  */
16111da12ec4SLe Tan static uint64_t vtd_iotlb_flush(IntelIOMMUState *s, uint64_t val)
16121da12ec4SLe Tan {
16131da12ec4SLe Tan     uint64_t iaig;
16141da12ec4SLe Tan     uint64_t type = val & VTD_TLB_FLUSH_GRANU_MASK;
1615b5a280c0SLe Tan     uint16_t domain_id;
1616b5a280c0SLe Tan     hwaddr addr;
1617b5a280c0SLe Tan     uint8_t am;
16181da12ec4SLe Tan 
16191da12ec4SLe Tan     switch (type) {
16201da12ec4SLe Tan     case VTD_TLB_GLOBAL_FLUSH:
16211da12ec4SLe Tan         iaig = VTD_TLB_GLOBAL_FLUSH_A;
1622b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
16231da12ec4SLe Tan         break;
16241da12ec4SLe Tan 
16251da12ec4SLe Tan     case VTD_TLB_DSI_FLUSH:
1626b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
16271da12ec4SLe Tan         iaig = VTD_TLB_DSI_FLUSH_A;
1628b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
16291da12ec4SLe Tan         break;
16301da12ec4SLe Tan 
16311da12ec4SLe Tan     case VTD_TLB_PSI_FLUSH:
1632b5a280c0SLe Tan         domain_id = VTD_TLB_DID(val);
1633b5a280c0SLe Tan         addr = vtd_get_quad_raw(s, DMAR_IVA_REG);
1634b5a280c0SLe Tan         am = VTD_IVA_AM(addr);
1635b5a280c0SLe Tan         addr = VTD_IVA_ADDR(addr);
1636b5a280c0SLe Tan         if (am > VTD_MAMV) {
16377feb51b7SPeter Xu             trace_vtd_err("IOTLB PSI flush: address mask overflow.");
1638b5a280c0SLe Tan             iaig = 0;
1639b5a280c0SLe Tan             break;
1640b5a280c0SLe Tan         }
16411da12ec4SLe Tan         iaig = VTD_TLB_PSI_FLUSH_A;
1642b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
16431da12ec4SLe Tan         break;
16441da12ec4SLe Tan 
16451da12ec4SLe Tan     default:
16467feb51b7SPeter Xu         trace_vtd_err("IOTLB flush: invalid granularity.");
16471da12ec4SLe Tan         iaig = 0;
16481da12ec4SLe Tan     }
16491da12ec4SLe Tan     return iaig;
16501da12ec4SLe Tan }
16511da12ec4SLe Tan 
16528991c460SLadi Prosek static void vtd_fetch_inv_desc(IntelIOMMUState *s);
1653ed7b8fbcSLe Tan 
1654ed7b8fbcSLe Tan static inline bool vtd_queued_inv_disable_check(IntelIOMMUState *s)
1655ed7b8fbcSLe Tan {
1656ed7b8fbcSLe Tan     return s->qi_enabled && (s->iq_tail == s->iq_head) &&
1657ed7b8fbcSLe Tan            (s->iq_last_desc_type == VTD_INV_DESC_WAIT);
1658ed7b8fbcSLe Tan }
1659ed7b8fbcSLe Tan 
1660ed7b8fbcSLe Tan static void vtd_handle_gcmd_qie(IntelIOMMUState *s, bool en)
1661ed7b8fbcSLe Tan {
1662ed7b8fbcSLe Tan     uint64_t iqa_val = vtd_get_quad_raw(s, DMAR_IQA_REG);
1663ed7b8fbcSLe Tan 
16647feb51b7SPeter Xu     trace_vtd_inv_qi_enable(en);
16657feb51b7SPeter Xu 
1666ed7b8fbcSLe Tan     if (en) {
166737f51384SPrasad Singamsetty         s->iq = iqa_val & VTD_IQA_IQA_MASK(s->aw_bits);
1668ed7b8fbcSLe Tan         /* 2^(x+8) entries */
1669ed7b8fbcSLe Tan         s->iq_size = 1UL << ((iqa_val & VTD_IQA_QS) + 8);
1670ed7b8fbcSLe Tan         s->qi_enabled = true;
16717feb51b7SPeter Xu         trace_vtd_inv_qi_setup(s->iq, s->iq_size);
1672ed7b8fbcSLe Tan         /* Ok - report back to driver */
1673ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_QIES);
16748991c460SLadi Prosek 
16758991c460SLadi Prosek         if (s->iq_tail != 0) {
16768991c460SLadi Prosek             /*
16778991c460SLadi Prosek              * This is a spec violation but Windows guests are known to set up
16788991c460SLadi Prosek              * Queued Invalidation this way so we allow the write and process
16798991c460SLadi Prosek              * Invalidation Descriptors right away.
16808991c460SLadi Prosek              */
16818991c460SLadi Prosek             trace_vtd_warn_invalid_qi_tail(s->iq_tail);
16828991c460SLadi Prosek             if (!(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
16838991c460SLadi Prosek                 vtd_fetch_inv_desc(s);
16848991c460SLadi Prosek             }
1685ed7b8fbcSLe Tan         }
1686ed7b8fbcSLe Tan     } else {
1687ed7b8fbcSLe Tan         if (vtd_queued_inv_disable_check(s)) {
1688ed7b8fbcSLe Tan             /* disable Queued Invalidation */
1689ed7b8fbcSLe Tan             vtd_set_quad_raw(s, DMAR_IQH_REG, 0);
1690ed7b8fbcSLe Tan             s->iq_head = 0;
1691ed7b8fbcSLe Tan             s->qi_enabled = false;
1692ed7b8fbcSLe Tan             /* Ok - report back to driver */
1693ed7b8fbcSLe Tan             vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_QIES, 0);
1694ed7b8fbcSLe Tan         } else {
16957feb51b7SPeter Xu             trace_vtd_err_qi_disable(s->iq_head, s->iq_tail, s->iq_last_desc_type);
1696ed7b8fbcSLe Tan         }
1697ed7b8fbcSLe Tan     }
1698ed7b8fbcSLe Tan }
1699ed7b8fbcSLe Tan 
17001da12ec4SLe Tan /* Set Root Table Pointer */
17011da12ec4SLe Tan static void vtd_handle_gcmd_srtp(IntelIOMMUState *s)
17021da12ec4SLe Tan {
17031da12ec4SLe Tan     vtd_root_table_setup(s);
17041da12ec4SLe Tan     /* Ok - report back to driver */
17051da12ec4SLe Tan     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_RTPS);
17061da12ec4SLe Tan }
17071da12ec4SLe Tan 
1708a5861439SPeter Xu /* Set Interrupt Remap Table Pointer */
1709a5861439SPeter Xu static void vtd_handle_gcmd_sirtp(IntelIOMMUState *s)
1710a5861439SPeter Xu {
1711a5861439SPeter Xu     vtd_interrupt_remap_table_setup(s);
1712a5861439SPeter Xu     /* Ok - report back to driver */
1713a5861439SPeter Xu     vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRTPS);
1714a5861439SPeter Xu }
1715a5861439SPeter Xu 
17161da12ec4SLe Tan /* Handle Translation Enable/Disable */
17171da12ec4SLe Tan static void vtd_handle_gcmd_te(IntelIOMMUState *s, bool en)
17181da12ec4SLe Tan {
1719558e0024SPeter Xu     if (s->dmar_enabled == en) {
1720558e0024SPeter Xu         return;
1721558e0024SPeter Xu     }
1722558e0024SPeter Xu 
17237feb51b7SPeter Xu     trace_vtd_dmar_enable(en);
17241da12ec4SLe Tan 
17251da12ec4SLe Tan     if (en) {
17261da12ec4SLe Tan         s->dmar_enabled = true;
17271da12ec4SLe Tan         /* Ok - report back to driver */
17281da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_TES);
17291da12ec4SLe Tan     } else {
17301da12ec4SLe Tan         s->dmar_enabled = false;
17311da12ec4SLe Tan 
17321da12ec4SLe Tan         /* Clear the index of Fault Recording Register */
17331da12ec4SLe Tan         s->next_frcd_reg = 0;
17341da12ec4SLe Tan         /* Ok - report back to driver */
17351da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_TES, 0);
17361da12ec4SLe Tan     }
1737558e0024SPeter Xu 
1738558e0024SPeter Xu     vtd_switch_address_space_all(s);
17391da12ec4SLe Tan }
17401da12ec4SLe Tan 
174180de52baSPeter Xu /* Handle Interrupt Remap Enable/Disable */
174280de52baSPeter Xu static void vtd_handle_gcmd_ire(IntelIOMMUState *s, bool en)
174380de52baSPeter Xu {
17447feb51b7SPeter Xu     trace_vtd_ir_enable(en);
174580de52baSPeter Xu 
174680de52baSPeter Xu     if (en) {
174780de52baSPeter Xu         s->intr_enabled = true;
174880de52baSPeter Xu         /* Ok - report back to driver */
174980de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, 0, VTD_GSTS_IRES);
175080de52baSPeter Xu     } else {
175180de52baSPeter Xu         s->intr_enabled = false;
175280de52baSPeter Xu         /* Ok - report back to driver */
175380de52baSPeter Xu         vtd_set_clear_mask_long(s, DMAR_GSTS_REG, VTD_GSTS_IRES, 0);
175480de52baSPeter Xu     }
175580de52baSPeter Xu }
175680de52baSPeter Xu 
17571da12ec4SLe Tan /* Handle write to Global Command Register */
17581da12ec4SLe Tan static void vtd_handle_gcmd_write(IntelIOMMUState *s)
17591da12ec4SLe Tan {
17601da12ec4SLe Tan     uint32_t status = vtd_get_long_raw(s, DMAR_GSTS_REG);
17611da12ec4SLe Tan     uint32_t val = vtd_get_long_raw(s, DMAR_GCMD_REG);
17621da12ec4SLe Tan     uint32_t changed = status ^ val;
17631da12ec4SLe Tan 
17647feb51b7SPeter Xu     trace_vtd_reg_write_gcmd(status, val);
17651da12ec4SLe Tan     if (changed & VTD_GCMD_TE) {
17661da12ec4SLe Tan         /* Translation enable/disable */
17671da12ec4SLe Tan         vtd_handle_gcmd_te(s, val & VTD_GCMD_TE);
17681da12ec4SLe Tan     }
17691da12ec4SLe Tan     if (val & VTD_GCMD_SRTP) {
17701da12ec4SLe Tan         /* Set/update the root-table pointer */
17711da12ec4SLe Tan         vtd_handle_gcmd_srtp(s);
17721da12ec4SLe Tan     }
1773ed7b8fbcSLe Tan     if (changed & VTD_GCMD_QIE) {
1774ed7b8fbcSLe Tan         /* Queued Invalidation Enable */
1775ed7b8fbcSLe Tan         vtd_handle_gcmd_qie(s, val & VTD_GCMD_QIE);
1776ed7b8fbcSLe Tan     }
1777a5861439SPeter Xu     if (val & VTD_GCMD_SIRTP) {
1778a5861439SPeter Xu         /* Set/update the interrupt remapping root-table pointer */
1779a5861439SPeter Xu         vtd_handle_gcmd_sirtp(s);
1780a5861439SPeter Xu     }
178180de52baSPeter Xu     if (changed & VTD_GCMD_IRE) {
178280de52baSPeter Xu         /* Interrupt remap enable/disable */
178380de52baSPeter Xu         vtd_handle_gcmd_ire(s, val & VTD_GCMD_IRE);
178480de52baSPeter Xu     }
17851da12ec4SLe Tan }
17861da12ec4SLe Tan 
17871da12ec4SLe Tan /* Handle write to Context Command Register */
17881da12ec4SLe Tan static void vtd_handle_ccmd_write(IntelIOMMUState *s)
17891da12ec4SLe Tan {
17901da12ec4SLe Tan     uint64_t ret;
17911da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_CCMD_REG);
17921da12ec4SLe Tan 
17931da12ec4SLe Tan     /* Context-cache invalidation request */
17941da12ec4SLe Tan     if (val & VTD_CCMD_ICC) {
1795ed7b8fbcSLe Tan         if (s->qi_enabled) {
17967feb51b7SPeter Xu             trace_vtd_err("Queued Invalidation enabled, "
1797ed7b8fbcSLe Tan                           "should not use register-based invalidation");
1798ed7b8fbcSLe Tan             return;
1799ed7b8fbcSLe Tan         }
18001da12ec4SLe Tan         ret = vtd_context_cache_invalidate(s, val);
18011da12ec4SLe Tan         /* Invalidation completed. Change something to show */
18021da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_ICC, 0ULL);
18031da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_CCMD_REG, VTD_CCMD_CAIG_MASK,
18041da12ec4SLe Tan                                       ret);
18051da12ec4SLe Tan     }
18061da12ec4SLe Tan }
18071da12ec4SLe Tan 
18081da12ec4SLe Tan /* Handle write to IOTLB Invalidation Register */
18091da12ec4SLe Tan static void vtd_handle_iotlb_write(IntelIOMMUState *s)
18101da12ec4SLe Tan {
18111da12ec4SLe Tan     uint64_t ret;
18121da12ec4SLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IOTLB_REG);
18131da12ec4SLe Tan 
18141da12ec4SLe Tan     /* IOTLB invalidation request */
18151da12ec4SLe Tan     if (val & VTD_TLB_IVT) {
1816ed7b8fbcSLe Tan         if (s->qi_enabled) {
18177feb51b7SPeter Xu             trace_vtd_err("Queued Invalidation enabled, "
18187feb51b7SPeter Xu                           "should not use register-based invalidation.");
1819ed7b8fbcSLe Tan             return;
1820ed7b8fbcSLe Tan         }
18211da12ec4SLe Tan         ret = vtd_iotlb_flush(s, val);
18221da12ec4SLe Tan         /* Invalidation completed. Change something to show */
18231da12ec4SLe Tan         vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG, VTD_TLB_IVT, 0ULL);
18241da12ec4SLe Tan         ret = vtd_set_clear_mask_quad(s, DMAR_IOTLB_REG,
18251da12ec4SLe Tan                                       VTD_TLB_FLUSH_GRANU_MASK_A, ret);
18261da12ec4SLe Tan     }
18271da12ec4SLe Tan }
18281da12ec4SLe Tan 
1829ed7b8fbcSLe Tan /* Fetch an Invalidation Descriptor from the Invalidation Queue */
1830ed7b8fbcSLe Tan static bool vtd_get_inv_desc(dma_addr_t base_addr, uint32_t offset,
1831ed7b8fbcSLe Tan                              VTDInvDesc *inv_desc)
1832ed7b8fbcSLe Tan {
1833ed7b8fbcSLe Tan     dma_addr_t addr = base_addr + offset * sizeof(*inv_desc);
1834ed7b8fbcSLe Tan     if (dma_memory_read(&address_space_memory, addr, inv_desc,
1835ed7b8fbcSLe Tan         sizeof(*inv_desc))) {
18367feb51b7SPeter Xu         trace_vtd_err("Read INV DESC failed.");
1837ed7b8fbcSLe Tan         inv_desc->lo = 0;
1838ed7b8fbcSLe Tan         inv_desc->hi = 0;
1839ed7b8fbcSLe Tan         return false;
1840ed7b8fbcSLe Tan     }
1841ed7b8fbcSLe Tan     inv_desc->lo = le64_to_cpu(inv_desc->lo);
1842ed7b8fbcSLe Tan     inv_desc->hi = le64_to_cpu(inv_desc->hi);
1843ed7b8fbcSLe Tan     return true;
1844ed7b8fbcSLe Tan }
1845ed7b8fbcSLe Tan 
1846ed7b8fbcSLe Tan static bool vtd_process_wait_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1847ed7b8fbcSLe Tan {
1848ed7b8fbcSLe Tan     if ((inv_desc->hi & VTD_INV_DESC_WAIT_RSVD_HI) ||
1849ed7b8fbcSLe Tan         (inv_desc->lo & VTD_INV_DESC_WAIT_RSVD_LO)) {
1850bc535e59SPeter Xu         trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo);
1851ed7b8fbcSLe Tan         return false;
1852ed7b8fbcSLe Tan     }
1853ed7b8fbcSLe Tan     if (inv_desc->lo & VTD_INV_DESC_WAIT_SW) {
1854ed7b8fbcSLe Tan         /* Status Write */
1855ed7b8fbcSLe Tan         uint32_t status_data = (uint32_t)(inv_desc->lo >>
1856ed7b8fbcSLe Tan                                VTD_INV_DESC_WAIT_DATA_SHIFT);
1857ed7b8fbcSLe Tan 
1858ed7b8fbcSLe Tan         assert(!(inv_desc->lo & VTD_INV_DESC_WAIT_IF));
1859ed7b8fbcSLe Tan 
1860ed7b8fbcSLe Tan         /* FIXME: need to be masked with HAW? */
1861ed7b8fbcSLe Tan         dma_addr_t status_addr = inv_desc->hi;
1862bc535e59SPeter Xu         trace_vtd_inv_desc_wait_sw(status_addr, status_data);
1863ed7b8fbcSLe Tan         status_data = cpu_to_le32(status_data);
1864ed7b8fbcSLe Tan         if (dma_memory_write(&address_space_memory, status_addr, &status_data,
1865ed7b8fbcSLe Tan                              sizeof(status_data))) {
1866bc535e59SPeter Xu             trace_vtd_inv_desc_wait_write_fail(inv_desc->hi, inv_desc->lo);
1867ed7b8fbcSLe Tan             return false;
1868ed7b8fbcSLe Tan         }
1869ed7b8fbcSLe Tan     } else if (inv_desc->lo & VTD_INV_DESC_WAIT_IF) {
1870ed7b8fbcSLe Tan         /* Interrupt flag */
1871ed7b8fbcSLe Tan         vtd_generate_completion_event(s);
1872ed7b8fbcSLe Tan     } else {
1873bc535e59SPeter Xu         trace_vtd_inv_desc_wait_invalid(inv_desc->hi, inv_desc->lo);
1874ed7b8fbcSLe Tan         return false;
1875ed7b8fbcSLe Tan     }
1876ed7b8fbcSLe Tan     return true;
1877ed7b8fbcSLe Tan }
1878ed7b8fbcSLe Tan 
1879d92fa2dcSLe Tan static bool vtd_process_context_cache_desc(IntelIOMMUState *s,
1880d92fa2dcSLe Tan                                            VTDInvDesc *inv_desc)
1881d92fa2dcSLe Tan {
1882bc535e59SPeter Xu     uint16_t sid, fmask;
1883bc535e59SPeter Xu 
1884d92fa2dcSLe Tan     if ((inv_desc->lo & VTD_INV_DESC_CC_RSVD) || inv_desc->hi) {
1885bc535e59SPeter Xu         trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo);
1886d92fa2dcSLe Tan         return false;
1887d92fa2dcSLe Tan     }
1888d92fa2dcSLe Tan     switch (inv_desc->lo & VTD_INV_DESC_CC_G) {
1889d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DOMAIN:
1890bc535e59SPeter Xu         trace_vtd_inv_desc_cc_domain(
1891d92fa2dcSLe Tan             (uint16_t)VTD_INV_DESC_CC_DID(inv_desc->lo));
1892d92fa2dcSLe Tan         /* Fall through */
1893d92fa2dcSLe Tan     case VTD_INV_DESC_CC_GLOBAL:
1894d92fa2dcSLe Tan         vtd_context_global_invalidate(s);
1895d92fa2dcSLe Tan         break;
1896d92fa2dcSLe Tan 
1897d92fa2dcSLe Tan     case VTD_INV_DESC_CC_DEVICE:
1898bc535e59SPeter Xu         sid = VTD_INV_DESC_CC_SID(inv_desc->lo);
1899bc535e59SPeter Xu         fmask = VTD_INV_DESC_CC_FM(inv_desc->lo);
1900bc535e59SPeter Xu         vtd_context_device_invalidate(s, sid, fmask);
1901d92fa2dcSLe Tan         break;
1902d92fa2dcSLe Tan 
1903d92fa2dcSLe Tan     default:
1904bc535e59SPeter Xu         trace_vtd_inv_desc_cc_invalid(inv_desc->hi, inv_desc->lo);
1905d92fa2dcSLe Tan         return false;
1906d92fa2dcSLe Tan     }
1907d92fa2dcSLe Tan     return true;
1908d92fa2dcSLe Tan }
1909d92fa2dcSLe Tan 
1910b5a280c0SLe Tan static bool vtd_process_iotlb_desc(IntelIOMMUState *s, VTDInvDesc *inv_desc)
1911b5a280c0SLe Tan {
1912b5a280c0SLe Tan     uint16_t domain_id;
1913b5a280c0SLe Tan     uint8_t am;
1914b5a280c0SLe Tan     hwaddr addr;
1915b5a280c0SLe Tan 
1916b5a280c0SLe Tan     if ((inv_desc->lo & VTD_INV_DESC_IOTLB_RSVD_LO) ||
1917b5a280c0SLe Tan         (inv_desc->hi & VTD_INV_DESC_IOTLB_RSVD_HI)) {
1918bc535e59SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1919b5a280c0SLe Tan         return false;
1920b5a280c0SLe Tan     }
1921b5a280c0SLe Tan 
1922b5a280c0SLe Tan     switch (inv_desc->lo & VTD_INV_DESC_IOTLB_G) {
1923b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_GLOBAL:
1924b5a280c0SLe Tan         vtd_iotlb_global_invalidate(s);
1925b5a280c0SLe Tan         break;
1926b5a280c0SLe Tan 
1927b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_DOMAIN:
1928b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1929b5a280c0SLe Tan         vtd_iotlb_domain_invalidate(s, domain_id);
1930b5a280c0SLe Tan         break;
1931b5a280c0SLe Tan 
1932b5a280c0SLe Tan     case VTD_INV_DESC_IOTLB_PAGE:
1933b5a280c0SLe Tan         domain_id = VTD_INV_DESC_IOTLB_DID(inv_desc->lo);
1934b5a280c0SLe Tan         addr = VTD_INV_DESC_IOTLB_ADDR(inv_desc->hi);
1935b5a280c0SLe Tan         am = VTD_INV_DESC_IOTLB_AM(inv_desc->hi);
1936b5a280c0SLe Tan         if (am > VTD_MAMV) {
1937bc535e59SPeter Xu             trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1938b5a280c0SLe Tan             return false;
1939b5a280c0SLe Tan         }
1940b5a280c0SLe Tan         vtd_iotlb_page_invalidate(s, domain_id, addr, am);
1941b5a280c0SLe Tan         break;
1942b5a280c0SLe Tan 
1943b5a280c0SLe Tan     default:
1944bc535e59SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1945b5a280c0SLe Tan         return false;
1946b5a280c0SLe Tan     }
1947b5a280c0SLe Tan     return true;
1948b5a280c0SLe Tan }
1949b5a280c0SLe Tan 
195002a2cbc8SPeter Xu static bool vtd_process_inv_iec_desc(IntelIOMMUState *s,
195102a2cbc8SPeter Xu                                      VTDInvDesc *inv_desc)
195202a2cbc8SPeter Xu {
19537feb51b7SPeter Xu     trace_vtd_inv_desc_iec(inv_desc->iec.granularity,
195402a2cbc8SPeter Xu                            inv_desc->iec.index,
195502a2cbc8SPeter Xu                            inv_desc->iec.index_mask);
195602a2cbc8SPeter Xu 
195702a2cbc8SPeter Xu     vtd_iec_notify_all(s, !inv_desc->iec.granularity,
195802a2cbc8SPeter Xu                        inv_desc->iec.index,
195902a2cbc8SPeter Xu                        inv_desc->iec.index_mask);
1960554f5e16SJason Wang     return true;
1961554f5e16SJason Wang }
196202a2cbc8SPeter Xu 
1963554f5e16SJason Wang static bool vtd_process_device_iotlb_desc(IntelIOMMUState *s,
1964554f5e16SJason Wang                                           VTDInvDesc *inv_desc)
1965554f5e16SJason Wang {
1966554f5e16SJason Wang     VTDAddressSpace *vtd_dev_as;
1967554f5e16SJason Wang     IOMMUTLBEntry entry;
1968554f5e16SJason Wang     struct VTDBus *vtd_bus;
1969554f5e16SJason Wang     hwaddr addr;
1970554f5e16SJason Wang     uint64_t sz;
1971554f5e16SJason Wang     uint16_t sid;
1972554f5e16SJason Wang     uint8_t devfn;
1973554f5e16SJason Wang     bool size;
1974554f5e16SJason Wang     uint8_t bus_num;
1975554f5e16SJason Wang 
1976554f5e16SJason Wang     addr = VTD_INV_DESC_DEVICE_IOTLB_ADDR(inv_desc->hi);
1977554f5e16SJason Wang     sid = VTD_INV_DESC_DEVICE_IOTLB_SID(inv_desc->lo);
1978554f5e16SJason Wang     devfn = sid & 0xff;
1979554f5e16SJason Wang     bus_num = sid >> 8;
1980554f5e16SJason Wang     size = VTD_INV_DESC_DEVICE_IOTLB_SIZE(inv_desc->hi);
1981554f5e16SJason Wang 
1982554f5e16SJason Wang     if ((inv_desc->lo & VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO) ||
1983554f5e16SJason Wang         (inv_desc->hi & VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI)) {
19847feb51b7SPeter Xu         trace_vtd_inv_desc_iotlb_invalid(inv_desc->hi, inv_desc->lo);
1985554f5e16SJason Wang         return false;
1986554f5e16SJason Wang     }
1987554f5e16SJason Wang 
1988554f5e16SJason Wang     vtd_bus = vtd_find_as_from_bus_num(s, bus_num);
1989554f5e16SJason Wang     if (!vtd_bus) {
1990554f5e16SJason Wang         goto done;
1991554f5e16SJason Wang     }
1992554f5e16SJason Wang 
1993554f5e16SJason Wang     vtd_dev_as = vtd_bus->dev_as[devfn];
1994554f5e16SJason Wang     if (!vtd_dev_as) {
1995554f5e16SJason Wang         goto done;
1996554f5e16SJason Wang     }
1997554f5e16SJason Wang 
199804eb6247SJason Wang     /* According to ATS spec table 2.4:
199904eb6247SJason Wang      * S = 0, bits 15:12 = xxxx     range size: 4K
200004eb6247SJason Wang      * S = 1, bits 15:12 = xxx0     range size: 8K
200104eb6247SJason Wang      * S = 1, bits 15:12 = xx01     range size: 16K
200204eb6247SJason Wang      * S = 1, bits 15:12 = x011     range size: 32K
200304eb6247SJason Wang      * S = 1, bits 15:12 = 0111     range size: 64K
200404eb6247SJason Wang      * ...
200504eb6247SJason Wang      */
2006554f5e16SJason Wang     if (size) {
200704eb6247SJason Wang         sz = (VTD_PAGE_SIZE * 2) << cto64(addr >> VTD_PAGE_SHIFT);
2008554f5e16SJason Wang         addr &= ~(sz - 1);
2009554f5e16SJason Wang     } else {
2010554f5e16SJason Wang         sz = VTD_PAGE_SIZE;
2011554f5e16SJason Wang     }
2012554f5e16SJason Wang 
2013554f5e16SJason Wang     entry.target_as = &vtd_dev_as->as;
2014554f5e16SJason Wang     entry.addr_mask = sz - 1;
2015554f5e16SJason Wang     entry.iova = addr;
2016554f5e16SJason Wang     entry.perm = IOMMU_NONE;
2017554f5e16SJason Wang     entry.translated_addr = 0;
2018cb1efcf4SPeter Maydell     memory_region_notify_iommu(&vtd_dev_as->iommu, 0, entry);
2019554f5e16SJason Wang 
2020554f5e16SJason Wang done:
202102a2cbc8SPeter Xu     return true;
202202a2cbc8SPeter Xu }
202302a2cbc8SPeter Xu 
2024ed7b8fbcSLe Tan static bool vtd_process_inv_desc(IntelIOMMUState *s)
2025ed7b8fbcSLe Tan {
2026ed7b8fbcSLe Tan     VTDInvDesc inv_desc;
2027ed7b8fbcSLe Tan     uint8_t desc_type;
2028ed7b8fbcSLe Tan 
20297feb51b7SPeter Xu     trace_vtd_inv_qi_head(s->iq_head);
2030ed7b8fbcSLe Tan     if (!vtd_get_inv_desc(s->iq, s->iq_head, &inv_desc)) {
2031ed7b8fbcSLe Tan         s->iq_last_desc_type = VTD_INV_DESC_NONE;
2032ed7b8fbcSLe Tan         return false;
2033ed7b8fbcSLe Tan     }
2034ed7b8fbcSLe Tan     desc_type = inv_desc.lo & VTD_INV_DESC_TYPE;
2035ed7b8fbcSLe Tan     /* FIXME: should update at first or at last? */
2036ed7b8fbcSLe Tan     s->iq_last_desc_type = desc_type;
2037ed7b8fbcSLe Tan 
2038ed7b8fbcSLe Tan     switch (desc_type) {
2039ed7b8fbcSLe Tan     case VTD_INV_DESC_CC:
2040bc535e59SPeter Xu         trace_vtd_inv_desc("context-cache", inv_desc.hi, inv_desc.lo);
2041d92fa2dcSLe Tan         if (!vtd_process_context_cache_desc(s, &inv_desc)) {
2042d92fa2dcSLe Tan             return false;
2043d92fa2dcSLe Tan         }
2044ed7b8fbcSLe Tan         break;
2045ed7b8fbcSLe Tan 
2046ed7b8fbcSLe Tan     case VTD_INV_DESC_IOTLB:
2047bc535e59SPeter Xu         trace_vtd_inv_desc("iotlb", inv_desc.hi, inv_desc.lo);
2048b5a280c0SLe Tan         if (!vtd_process_iotlb_desc(s, &inv_desc)) {
2049b5a280c0SLe Tan             return false;
2050b5a280c0SLe Tan         }
2051ed7b8fbcSLe Tan         break;
2052ed7b8fbcSLe Tan 
2053ed7b8fbcSLe Tan     case VTD_INV_DESC_WAIT:
2054bc535e59SPeter Xu         trace_vtd_inv_desc("wait", inv_desc.hi, inv_desc.lo);
2055ed7b8fbcSLe Tan         if (!vtd_process_wait_desc(s, &inv_desc)) {
2056ed7b8fbcSLe Tan             return false;
2057ed7b8fbcSLe Tan         }
2058ed7b8fbcSLe Tan         break;
2059ed7b8fbcSLe Tan 
2060b7910472SPeter Xu     case VTD_INV_DESC_IEC:
2061bc535e59SPeter Xu         trace_vtd_inv_desc("iec", inv_desc.hi, inv_desc.lo);
206202a2cbc8SPeter Xu         if (!vtd_process_inv_iec_desc(s, &inv_desc)) {
206302a2cbc8SPeter Xu             return false;
206402a2cbc8SPeter Xu         }
2065b7910472SPeter Xu         break;
2066b7910472SPeter Xu 
2067554f5e16SJason Wang     case VTD_INV_DESC_DEVICE:
20687feb51b7SPeter Xu         trace_vtd_inv_desc("device", inv_desc.hi, inv_desc.lo);
2069554f5e16SJason Wang         if (!vtd_process_device_iotlb_desc(s, &inv_desc)) {
2070554f5e16SJason Wang             return false;
2071554f5e16SJason Wang         }
2072554f5e16SJason Wang         break;
2073554f5e16SJason Wang 
2074ed7b8fbcSLe Tan     default:
2075bc535e59SPeter Xu         trace_vtd_inv_desc_invalid(inv_desc.hi, inv_desc.lo);
2076ed7b8fbcSLe Tan         return false;
2077ed7b8fbcSLe Tan     }
2078ed7b8fbcSLe Tan     s->iq_head++;
2079ed7b8fbcSLe Tan     if (s->iq_head == s->iq_size) {
2080ed7b8fbcSLe Tan         s->iq_head = 0;
2081ed7b8fbcSLe Tan     }
2082ed7b8fbcSLe Tan     return true;
2083ed7b8fbcSLe Tan }
2084ed7b8fbcSLe Tan 
2085ed7b8fbcSLe Tan /* Try to fetch and process more Invalidation Descriptors */
2086ed7b8fbcSLe Tan static void vtd_fetch_inv_desc(IntelIOMMUState *s)
2087ed7b8fbcSLe Tan {
20887feb51b7SPeter Xu     trace_vtd_inv_qi_fetch();
20897feb51b7SPeter Xu 
2090ed7b8fbcSLe Tan     if (s->iq_tail >= s->iq_size) {
2091ed7b8fbcSLe Tan         /* Detects an invalid Tail pointer */
20927feb51b7SPeter Xu         trace_vtd_err_qi_tail(s->iq_tail, s->iq_size);
2093ed7b8fbcSLe Tan         vtd_handle_inv_queue_error(s);
2094ed7b8fbcSLe Tan         return;
2095ed7b8fbcSLe Tan     }
2096ed7b8fbcSLe Tan     while (s->iq_head != s->iq_tail) {
2097ed7b8fbcSLe Tan         if (!vtd_process_inv_desc(s)) {
2098ed7b8fbcSLe Tan             /* Invalidation Queue Errors */
2099ed7b8fbcSLe Tan             vtd_handle_inv_queue_error(s);
2100ed7b8fbcSLe Tan             break;
2101ed7b8fbcSLe Tan         }
2102ed7b8fbcSLe Tan         /* Must update the IQH_REG in time */
2103ed7b8fbcSLe Tan         vtd_set_quad_raw(s, DMAR_IQH_REG,
2104ed7b8fbcSLe Tan                          (((uint64_t)(s->iq_head)) << VTD_IQH_QH_SHIFT) &
2105ed7b8fbcSLe Tan                          VTD_IQH_QH_MASK);
2106ed7b8fbcSLe Tan     }
2107ed7b8fbcSLe Tan }
2108ed7b8fbcSLe Tan 
2109ed7b8fbcSLe Tan /* Handle write to Invalidation Queue Tail Register */
2110ed7b8fbcSLe Tan static void vtd_handle_iqt_write(IntelIOMMUState *s)
2111ed7b8fbcSLe Tan {
2112ed7b8fbcSLe Tan     uint64_t val = vtd_get_quad_raw(s, DMAR_IQT_REG);
2113ed7b8fbcSLe Tan 
2114ed7b8fbcSLe Tan     s->iq_tail = VTD_IQT_QT(val);
21157feb51b7SPeter Xu     trace_vtd_inv_qi_tail(s->iq_tail);
21167feb51b7SPeter Xu 
2117ed7b8fbcSLe Tan     if (s->qi_enabled && !(vtd_get_long_raw(s, DMAR_FSTS_REG) & VTD_FSTS_IQE)) {
2118ed7b8fbcSLe Tan         /* Process Invalidation Queue here */
2119ed7b8fbcSLe Tan         vtd_fetch_inv_desc(s);
2120ed7b8fbcSLe Tan     }
2121ed7b8fbcSLe Tan }
2122ed7b8fbcSLe Tan 
21231da12ec4SLe Tan static void vtd_handle_fsts_write(IntelIOMMUState *s)
21241da12ec4SLe Tan {
21251da12ec4SLe Tan     uint32_t fsts_reg = vtd_get_long_raw(s, DMAR_FSTS_REG);
21261da12ec4SLe Tan     uint32_t fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
21271da12ec4SLe Tan     uint32_t status_fields = VTD_FSTS_PFO | VTD_FSTS_PPF | VTD_FSTS_IQE;
21281da12ec4SLe Tan 
21291da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fsts_reg & status_fields)) {
21301da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
21317feb51b7SPeter Xu         trace_vtd_fsts_clear_ip();
21321da12ec4SLe Tan     }
2133ed7b8fbcSLe Tan     /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
2134ed7b8fbcSLe Tan      * Descriptors if there are any when Queued Invalidation is enabled?
2135ed7b8fbcSLe Tan      */
21361da12ec4SLe Tan }
21371da12ec4SLe Tan 
21381da12ec4SLe Tan static void vtd_handle_fectl_write(IntelIOMMUState *s)
21391da12ec4SLe Tan {
21401da12ec4SLe Tan     uint32_t fectl_reg;
21411da12ec4SLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
21421da12ec4SLe Tan      * need to compare the old value and the new value to conclude that
21431da12ec4SLe Tan      * software clears the IM field? Or just check if the IM field is zero?
21441da12ec4SLe Tan      */
21451da12ec4SLe Tan     fectl_reg = vtd_get_long_raw(s, DMAR_FECTL_REG);
21467feb51b7SPeter Xu 
21477feb51b7SPeter Xu     trace_vtd_reg_write_fectl(fectl_reg);
21487feb51b7SPeter Xu 
21491da12ec4SLe Tan     if ((fectl_reg & VTD_FECTL_IP) && !(fectl_reg & VTD_FECTL_IM)) {
21501da12ec4SLe Tan         vtd_generate_interrupt(s, DMAR_FEADDR_REG, DMAR_FEDATA_REG);
21511da12ec4SLe Tan         vtd_set_clear_mask_long(s, DMAR_FECTL_REG, VTD_FECTL_IP, 0);
21521da12ec4SLe Tan     }
21531da12ec4SLe Tan }
21541da12ec4SLe Tan 
2155ed7b8fbcSLe Tan static void vtd_handle_ics_write(IntelIOMMUState *s)
2156ed7b8fbcSLe Tan {
2157ed7b8fbcSLe Tan     uint32_t ics_reg = vtd_get_long_raw(s, DMAR_ICS_REG);
2158ed7b8fbcSLe Tan     uint32_t iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
2159ed7b8fbcSLe Tan 
2160ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(ics_reg & VTD_ICS_IWC)) {
21617feb51b7SPeter Xu         trace_vtd_reg_ics_clear_ip();
2162ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2163ed7b8fbcSLe Tan     }
2164ed7b8fbcSLe Tan }
2165ed7b8fbcSLe Tan 
2166ed7b8fbcSLe Tan static void vtd_handle_iectl_write(IntelIOMMUState *s)
2167ed7b8fbcSLe Tan {
2168ed7b8fbcSLe Tan     uint32_t iectl_reg;
2169ed7b8fbcSLe Tan     /* FIXME: when software clears the IM field, check the IP field. But do we
2170ed7b8fbcSLe Tan      * need to compare the old value and the new value to conclude that
2171ed7b8fbcSLe Tan      * software clears the IM field? Or just check if the IM field is zero?
2172ed7b8fbcSLe Tan      */
2173ed7b8fbcSLe Tan     iectl_reg = vtd_get_long_raw(s, DMAR_IECTL_REG);
21747feb51b7SPeter Xu 
21757feb51b7SPeter Xu     trace_vtd_reg_write_iectl(iectl_reg);
21767feb51b7SPeter Xu 
2177ed7b8fbcSLe Tan     if ((iectl_reg & VTD_IECTL_IP) && !(iectl_reg & VTD_IECTL_IM)) {
2178ed7b8fbcSLe Tan         vtd_generate_interrupt(s, DMAR_IEADDR_REG, DMAR_IEDATA_REG);
2179ed7b8fbcSLe Tan         vtd_set_clear_mask_long(s, DMAR_IECTL_REG, VTD_IECTL_IP, 0);
2180ed7b8fbcSLe Tan     }
2181ed7b8fbcSLe Tan }
2182ed7b8fbcSLe Tan 
21831da12ec4SLe Tan static uint64_t vtd_mem_read(void *opaque, hwaddr addr, unsigned size)
21841da12ec4SLe Tan {
21851da12ec4SLe Tan     IntelIOMMUState *s = opaque;
21861da12ec4SLe Tan     uint64_t val;
21871da12ec4SLe Tan 
21887feb51b7SPeter Xu     trace_vtd_reg_read(addr, size);
21897feb51b7SPeter Xu 
21901da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
21917feb51b7SPeter Xu         trace_vtd_err("Read MMIO over range.");
21921da12ec4SLe Tan         return (uint64_t)-1;
21931da12ec4SLe Tan     }
21941da12ec4SLe Tan 
21951da12ec4SLe Tan     switch (addr) {
21961da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
21971da12ec4SLe Tan     case DMAR_RTADDR_REG:
21981da12ec4SLe Tan         if (size == 4) {
21991da12ec4SLe Tan             val = s->root & ((1ULL << 32) - 1);
22001da12ec4SLe Tan         } else {
22011da12ec4SLe Tan             val = s->root;
22021da12ec4SLe Tan         }
22031da12ec4SLe Tan         break;
22041da12ec4SLe Tan 
22051da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
22061da12ec4SLe Tan         assert(size == 4);
22071da12ec4SLe Tan         val = s->root >> 32;
22081da12ec4SLe Tan         break;
22091da12ec4SLe Tan 
2210ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2211ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2212ed7b8fbcSLe Tan         val = s->iq | (vtd_get_quad(s, DMAR_IQA_REG) & VTD_IQA_QS);
2213ed7b8fbcSLe Tan         if (size == 4) {
2214ed7b8fbcSLe Tan             val = val & ((1ULL << 32) - 1);
2215ed7b8fbcSLe Tan         }
2216ed7b8fbcSLe Tan         break;
2217ed7b8fbcSLe Tan 
2218ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2219ed7b8fbcSLe Tan         assert(size == 4);
2220ed7b8fbcSLe Tan         val = s->iq >> 32;
2221ed7b8fbcSLe Tan         break;
2222ed7b8fbcSLe Tan 
22231da12ec4SLe Tan     default:
22241da12ec4SLe Tan         if (size == 4) {
22251da12ec4SLe Tan             val = vtd_get_long(s, addr);
22261da12ec4SLe Tan         } else {
22271da12ec4SLe Tan             val = vtd_get_quad(s, addr);
22281da12ec4SLe Tan         }
22291da12ec4SLe Tan     }
22307feb51b7SPeter Xu 
22311da12ec4SLe Tan     return val;
22321da12ec4SLe Tan }
22331da12ec4SLe Tan 
22341da12ec4SLe Tan static void vtd_mem_write(void *opaque, hwaddr addr,
22351da12ec4SLe Tan                           uint64_t val, unsigned size)
22361da12ec4SLe Tan {
22371da12ec4SLe Tan     IntelIOMMUState *s = opaque;
22381da12ec4SLe Tan 
22397feb51b7SPeter Xu     trace_vtd_reg_write(addr, size, val);
22407feb51b7SPeter Xu 
22411da12ec4SLe Tan     if (addr + size > DMAR_REG_SIZE) {
22427feb51b7SPeter Xu         trace_vtd_err("Write MMIO over range.");
22431da12ec4SLe Tan         return;
22441da12ec4SLe Tan     }
22451da12ec4SLe Tan 
22461da12ec4SLe Tan     switch (addr) {
22471da12ec4SLe Tan     /* Global Command Register, 32-bit */
22481da12ec4SLe Tan     case DMAR_GCMD_REG:
22491da12ec4SLe Tan         vtd_set_long(s, addr, val);
22501da12ec4SLe Tan         vtd_handle_gcmd_write(s);
22511da12ec4SLe Tan         break;
22521da12ec4SLe Tan 
22531da12ec4SLe Tan     /* Context Command Register, 64-bit */
22541da12ec4SLe Tan     case DMAR_CCMD_REG:
22551da12ec4SLe Tan         if (size == 4) {
22561da12ec4SLe Tan             vtd_set_long(s, addr, val);
22571da12ec4SLe Tan         } else {
22581da12ec4SLe Tan             vtd_set_quad(s, addr, val);
22591da12ec4SLe Tan             vtd_handle_ccmd_write(s);
22601da12ec4SLe Tan         }
22611da12ec4SLe Tan         break;
22621da12ec4SLe Tan 
22631da12ec4SLe Tan     case DMAR_CCMD_REG_HI:
22641da12ec4SLe Tan         assert(size == 4);
22651da12ec4SLe Tan         vtd_set_long(s, addr, val);
22661da12ec4SLe Tan         vtd_handle_ccmd_write(s);
22671da12ec4SLe Tan         break;
22681da12ec4SLe Tan 
22691da12ec4SLe Tan     /* IOTLB Invalidation Register, 64-bit */
22701da12ec4SLe Tan     case DMAR_IOTLB_REG:
22711da12ec4SLe Tan         if (size == 4) {
22721da12ec4SLe Tan             vtd_set_long(s, addr, val);
22731da12ec4SLe Tan         } else {
22741da12ec4SLe Tan             vtd_set_quad(s, addr, val);
22751da12ec4SLe Tan             vtd_handle_iotlb_write(s);
22761da12ec4SLe Tan         }
22771da12ec4SLe Tan         break;
22781da12ec4SLe Tan 
22791da12ec4SLe Tan     case DMAR_IOTLB_REG_HI:
22801da12ec4SLe Tan         assert(size == 4);
22811da12ec4SLe Tan         vtd_set_long(s, addr, val);
22821da12ec4SLe Tan         vtd_handle_iotlb_write(s);
22831da12ec4SLe Tan         break;
22841da12ec4SLe Tan 
2285b5a280c0SLe Tan     /* Invalidate Address Register, 64-bit */
2286b5a280c0SLe Tan     case DMAR_IVA_REG:
2287b5a280c0SLe Tan         if (size == 4) {
2288b5a280c0SLe Tan             vtd_set_long(s, addr, val);
2289b5a280c0SLe Tan         } else {
2290b5a280c0SLe Tan             vtd_set_quad(s, addr, val);
2291b5a280c0SLe Tan         }
2292b5a280c0SLe Tan         break;
2293b5a280c0SLe Tan 
2294b5a280c0SLe Tan     case DMAR_IVA_REG_HI:
2295b5a280c0SLe Tan         assert(size == 4);
2296b5a280c0SLe Tan         vtd_set_long(s, addr, val);
2297b5a280c0SLe Tan         break;
2298b5a280c0SLe Tan 
22991da12ec4SLe Tan     /* Fault Status Register, 32-bit */
23001da12ec4SLe Tan     case DMAR_FSTS_REG:
23011da12ec4SLe Tan         assert(size == 4);
23021da12ec4SLe Tan         vtd_set_long(s, addr, val);
23031da12ec4SLe Tan         vtd_handle_fsts_write(s);
23041da12ec4SLe Tan         break;
23051da12ec4SLe Tan 
23061da12ec4SLe Tan     /* Fault Event Control Register, 32-bit */
23071da12ec4SLe Tan     case DMAR_FECTL_REG:
23081da12ec4SLe Tan         assert(size == 4);
23091da12ec4SLe Tan         vtd_set_long(s, addr, val);
23101da12ec4SLe Tan         vtd_handle_fectl_write(s);
23111da12ec4SLe Tan         break;
23121da12ec4SLe Tan 
23131da12ec4SLe Tan     /* Fault Event Data Register, 32-bit */
23141da12ec4SLe Tan     case DMAR_FEDATA_REG:
23151da12ec4SLe Tan         assert(size == 4);
23161da12ec4SLe Tan         vtd_set_long(s, addr, val);
23171da12ec4SLe Tan         break;
23181da12ec4SLe Tan 
23191da12ec4SLe Tan     /* Fault Event Address Register, 32-bit */
23201da12ec4SLe Tan     case DMAR_FEADDR_REG:
2321b7a7bb35SJan Kiszka         if (size == 4) {
23221da12ec4SLe Tan             vtd_set_long(s, addr, val);
2323b7a7bb35SJan Kiszka         } else {
2324b7a7bb35SJan Kiszka             /*
2325b7a7bb35SJan Kiszka              * While the register is 32-bit only, some guests (Xen...) write to
2326b7a7bb35SJan Kiszka              * it with 64-bit.
2327b7a7bb35SJan Kiszka              */
2328b7a7bb35SJan Kiszka             vtd_set_quad(s, addr, val);
2329b7a7bb35SJan Kiszka         }
23301da12ec4SLe Tan         break;
23311da12ec4SLe Tan 
23321da12ec4SLe Tan     /* Fault Event Upper Address Register, 32-bit */
23331da12ec4SLe Tan     case DMAR_FEUADDR_REG:
23341da12ec4SLe Tan         assert(size == 4);
23351da12ec4SLe Tan         vtd_set_long(s, addr, val);
23361da12ec4SLe Tan         break;
23371da12ec4SLe Tan 
23381da12ec4SLe Tan     /* Protected Memory Enable Register, 32-bit */
23391da12ec4SLe Tan     case DMAR_PMEN_REG:
23401da12ec4SLe Tan         assert(size == 4);
23411da12ec4SLe Tan         vtd_set_long(s, addr, val);
23421da12ec4SLe Tan         break;
23431da12ec4SLe Tan 
23441da12ec4SLe Tan     /* Root Table Address Register, 64-bit */
23451da12ec4SLe Tan     case DMAR_RTADDR_REG:
23461da12ec4SLe Tan         if (size == 4) {
23471da12ec4SLe Tan             vtd_set_long(s, addr, val);
23481da12ec4SLe Tan         } else {
23491da12ec4SLe Tan             vtd_set_quad(s, addr, val);
23501da12ec4SLe Tan         }
23511da12ec4SLe Tan         break;
23521da12ec4SLe Tan 
23531da12ec4SLe Tan     case DMAR_RTADDR_REG_HI:
23541da12ec4SLe Tan         assert(size == 4);
23551da12ec4SLe Tan         vtd_set_long(s, addr, val);
23561da12ec4SLe Tan         break;
23571da12ec4SLe Tan 
2358ed7b8fbcSLe Tan     /* Invalidation Queue Tail Register, 64-bit */
2359ed7b8fbcSLe Tan     case DMAR_IQT_REG:
2360ed7b8fbcSLe Tan         if (size == 4) {
2361ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2362ed7b8fbcSLe Tan         } else {
2363ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2364ed7b8fbcSLe Tan         }
2365ed7b8fbcSLe Tan         vtd_handle_iqt_write(s);
2366ed7b8fbcSLe Tan         break;
2367ed7b8fbcSLe Tan 
2368ed7b8fbcSLe Tan     case DMAR_IQT_REG_HI:
2369ed7b8fbcSLe Tan         assert(size == 4);
2370ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2371ed7b8fbcSLe Tan         /* 19:63 of IQT_REG is RsvdZ, do nothing here */
2372ed7b8fbcSLe Tan         break;
2373ed7b8fbcSLe Tan 
2374ed7b8fbcSLe Tan     /* Invalidation Queue Address Register, 64-bit */
2375ed7b8fbcSLe Tan     case DMAR_IQA_REG:
2376ed7b8fbcSLe Tan         if (size == 4) {
2377ed7b8fbcSLe Tan             vtd_set_long(s, addr, val);
2378ed7b8fbcSLe Tan         } else {
2379ed7b8fbcSLe Tan             vtd_set_quad(s, addr, val);
2380ed7b8fbcSLe Tan         }
2381ed7b8fbcSLe Tan         break;
2382ed7b8fbcSLe Tan 
2383ed7b8fbcSLe Tan     case DMAR_IQA_REG_HI:
2384ed7b8fbcSLe Tan         assert(size == 4);
2385ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2386ed7b8fbcSLe Tan         break;
2387ed7b8fbcSLe Tan 
2388ed7b8fbcSLe Tan     /* Invalidation Completion Status Register, 32-bit */
2389ed7b8fbcSLe Tan     case DMAR_ICS_REG:
2390ed7b8fbcSLe Tan         assert(size == 4);
2391ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2392ed7b8fbcSLe Tan         vtd_handle_ics_write(s);
2393ed7b8fbcSLe Tan         break;
2394ed7b8fbcSLe Tan 
2395ed7b8fbcSLe Tan     /* Invalidation Event Control Register, 32-bit */
2396ed7b8fbcSLe Tan     case DMAR_IECTL_REG:
2397ed7b8fbcSLe Tan         assert(size == 4);
2398ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2399ed7b8fbcSLe Tan         vtd_handle_iectl_write(s);
2400ed7b8fbcSLe Tan         break;
2401ed7b8fbcSLe Tan 
2402ed7b8fbcSLe Tan     /* Invalidation Event Data Register, 32-bit */
2403ed7b8fbcSLe Tan     case DMAR_IEDATA_REG:
2404ed7b8fbcSLe Tan         assert(size == 4);
2405ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2406ed7b8fbcSLe Tan         break;
2407ed7b8fbcSLe Tan 
2408ed7b8fbcSLe Tan     /* Invalidation Event Address Register, 32-bit */
2409ed7b8fbcSLe Tan     case DMAR_IEADDR_REG:
2410ed7b8fbcSLe Tan         assert(size == 4);
2411ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2412ed7b8fbcSLe Tan         break;
2413ed7b8fbcSLe Tan 
2414ed7b8fbcSLe Tan     /* Invalidation Event Upper Address Register, 32-bit */
2415ed7b8fbcSLe Tan     case DMAR_IEUADDR_REG:
2416ed7b8fbcSLe Tan         assert(size == 4);
2417ed7b8fbcSLe Tan         vtd_set_long(s, addr, val);
2418ed7b8fbcSLe Tan         break;
2419ed7b8fbcSLe Tan 
24201da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
24211da12ec4SLe Tan     case DMAR_FRCD_REG_0_0:
24221da12ec4SLe Tan         if (size == 4) {
24231da12ec4SLe Tan             vtd_set_long(s, addr, val);
24241da12ec4SLe Tan         } else {
24251da12ec4SLe Tan             vtd_set_quad(s, addr, val);
24261da12ec4SLe Tan         }
24271da12ec4SLe Tan         break;
24281da12ec4SLe Tan 
24291da12ec4SLe Tan     case DMAR_FRCD_REG_0_1:
24301da12ec4SLe Tan         assert(size == 4);
24311da12ec4SLe Tan         vtd_set_long(s, addr, val);
24321da12ec4SLe Tan         break;
24331da12ec4SLe Tan 
24341da12ec4SLe Tan     case DMAR_FRCD_REG_0_2:
24351da12ec4SLe Tan         if (size == 4) {
24361da12ec4SLe Tan             vtd_set_long(s, addr, val);
24371da12ec4SLe Tan         } else {
24381da12ec4SLe Tan             vtd_set_quad(s, addr, val);
24391da12ec4SLe Tan             /* May clear bit 127 (Fault), update PPF */
24401da12ec4SLe Tan             vtd_update_fsts_ppf(s);
24411da12ec4SLe Tan         }
24421da12ec4SLe Tan         break;
24431da12ec4SLe Tan 
24441da12ec4SLe Tan     case DMAR_FRCD_REG_0_3:
24451da12ec4SLe Tan         assert(size == 4);
24461da12ec4SLe Tan         vtd_set_long(s, addr, val);
24471da12ec4SLe Tan         /* May clear bit 127 (Fault), update PPF */
24481da12ec4SLe Tan         vtd_update_fsts_ppf(s);
24491da12ec4SLe Tan         break;
24501da12ec4SLe Tan 
2451a5861439SPeter Xu     case DMAR_IRTA_REG:
2452a5861439SPeter Xu         if (size == 4) {
2453a5861439SPeter Xu             vtd_set_long(s, addr, val);
2454a5861439SPeter Xu         } else {
2455a5861439SPeter Xu             vtd_set_quad(s, addr, val);
2456a5861439SPeter Xu         }
2457a5861439SPeter Xu         break;
2458a5861439SPeter Xu 
2459a5861439SPeter Xu     case DMAR_IRTA_REG_HI:
2460a5861439SPeter Xu         assert(size == 4);
2461a5861439SPeter Xu         vtd_set_long(s, addr, val);
2462a5861439SPeter Xu         break;
2463a5861439SPeter Xu 
24641da12ec4SLe Tan     default:
24651da12ec4SLe Tan         if (size == 4) {
24661da12ec4SLe Tan             vtd_set_long(s, addr, val);
24671da12ec4SLe Tan         } else {
24681da12ec4SLe Tan             vtd_set_quad(s, addr, val);
24691da12ec4SLe Tan         }
24701da12ec4SLe Tan     }
24711da12ec4SLe Tan }
24721da12ec4SLe Tan 
24733df9d748SAlexey Kardashevskiy static IOMMUTLBEntry vtd_iommu_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
2474*2c91bcf2SPeter Maydell                                          IOMMUAccessFlags flag, int iommu_idx)
24751da12ec4SLe Tan {
24761da12ec4SLe Tan     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
24771da12ec4SLe Tan     IntelIOMMUState *s = vtd_as->iommu_state;
2478b9313021SPeter Xu     IOMMUTLBEntry iotlb = {
2479b9313021SPeter Xu         /* We'll fill in the rest later. */
24801da12ec4SLe Tan         .target_as = &address_space_memory,
24811da12ec4SLe Tan     };
2482b9313021SPeter Xu     bool success;
24831da12ec4SLe Tan 
2484b9313021SPeter Xu     if (likely(s->dmar_enabled)) {
2485b9313021SPeter Xu         success = vtd_do_iommu_translate(vtd_as, vtd_as->bus, vtd_as->devfn,
2486b9313021SPeter Xu                                          addr, flag & IOMMU_WO, &iotlb);
2487b9313021SPeter Xu     } else {
24881da12ec4SLe Tan         /* DMAR disabled, passthrough, use 4k-page*/
2489b9313021SPeter Xu         iotlb.iova = addr & VTD_PAGE_MASK_4K;
2490b9313021SPeter Xu         iotlb.translated_addr = addr & VTD_PAGE_MASK_4K;
2491b9313021SPeter Xu         iotlb.addr_mask = ~VTD_PAGE_MASK_4K;
2492b9313021SPeter Xu         iotlb.perm = IOMMU_RW;
2493b9313021SPeter Xu         success = true;
24941da12ec4SLe Tan     }
24951da12ec4SLe Tan 
2496b9313021SPeter Xu     if (likely(success)) {
24977feb51b7SPeter Xu         trace_vtd_dmar_translate(pci_bus_num(vtd_as->bus),
24987feb51b7SPeter Xu                                  VTD_PCI_SLOT(vtd_as->devfn),
24997feb51b7SPeter Xu                                  VTD_PCI_FUNC(vtd_as->devfn),
2500b9313021SPeter Xu                                  iotlb.iova, iotlb.translated_addr,
2501b9313021SPeter Xu                                  iotlb.addr_mask);
2502b9313021SPeter Xu     } else {
2503b9313021SPeter Xu         trace_vtd_err_dmar_translate(pci_bus_num(vtd_as->bus),
2504b9313021SPeter Xu                                      VTD_PCI_SLOT(vtd_as->devfn),
2505b9313021SPeter Xu                                      VTD_PCI_FUNC(vtd_as->devfn),
2506b9313021SPeter Xu                                      iotlb.iova);
2507b9313021SPeter Xu     }
25087feb51b7SPeter Xu 
2509b9313021SPeter Xu     return iotlb;
25101da12ec4SLe Tan }
25111da12ec4SLe Tan 
25123df9d748SAlexey Kardashevskiy static void vtd_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu,
25135bf3d319SPeter Xu                                           IOMMUNotifierFlag old,
25145bf3d319SPeter Xu                                           IOMMUNotifierFlag new)
25153cb3b154SAlex Williamson {
25163cb3b154SAlex Williamson     VTDAddressSpace *vtd_as = container_of(iommu, VTDAddressSpace, iommu);
2517dd4d607eSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
25183cb3b154SAlex Williamson 
2519dd4d607eSPeter Xu     if (!s->caching_mode && new & IOMMU_NOTIFIER_MAP) {
25204c427a4cSPeter Xu         error_report("We need to set caching-mode=1 for intel-iommu to enable "
2521dd4d607eSPeter Xu                      "device assignment with IOMMU protection.");
2522a3276f78SPeter Xu         exit(1);
2523a3276f78SPeter Xu     }
2524dd4d607eSPeter Xu 
25254f8a62a9SPeter Xu     /* Update per-address-space notifier flags */
25264f8a62a9SPeter Xu     vtd_as->notifier_flags = new;
25274f8a62a9SPeter Xu 
2528dd4d607eSPeter Xu     if (old == IOMMU_NOTIFIER_NONE) {
2529b4a4ba0dSPeter Xu         QLIST_INSERT_HEAD(&s->vtd_as_with_notifiers, vtd_as, next);
2530b4a4ba0dSPeter Xu     } else if (new == IOMMU_NOTIFIER_NONE) {
2531b4a4ba0dSPeter Xu         QLIST_REMOVE(vtd_as, next);
2532dd4d607eSPeter Xu     }
25333cb3b154SAlex Williamson }
25343cb3b154SAlex Williamson 
2535552a1e01SPeter Xu static int vtd_post_load(void *opaque, int version_id)
2536552a1e01SPeter Xu {
2537552a1e01SPeter Xu     IntelIOMMUState *iommu = opaque;
2538552a1e01SPeter Xu 
2539552a1e01SPeter Xu     /*
2540552a1e01SPeter Xu      * Memory regions are dynamically turned on/off depending on
2541552a1e01SPeter Xu      * context entry configurations from the guest. After migration,
2542552a1e01SPeter Xu      * we need to make sure the memory regions are still correct.
2543552a1e01SPeter Xu      */
2544552a1e01SPeter Xu     vtd_switch_address_space_all(iommu);
2545552a1e01SPeter Xu 
2546552a1e01SPeter Xu     return 0;
2547552a1e01SPeter Xu }
2548552a1e01SPeter Xu 
25491da12ec4SLe Tan static const VMStateDescription vtd_vmstate = {
25501da12ec4SLe Tan     .name = "iommu-intel",
25518cdcf3c1SPeter Xu     .version_id = 1,
25528cdcf3c1SPeter Xu     .minimum_version_id = 1,
25538cdcf3c1SPeter Xu     .priority = MIG_PRI_IOMMU,
2554552a1e01SPeter Xu     .post_load = vtd_post_load,
25558cdcf3c1SPeter Xu     .fields = (VMStateField[]) {
25568cdcf3c1SPeter Xu         VMSTATE_UINT64(root, IntelIOMMUState),
25578cdcf3c1SPeter Xu         VMSTATE_UINT64(intr_root, IntelIOMMUState),
25588cdcf3c1SPeter Xu         VMSTATE_UINT64(iq, IntelIOMMUState),
25598cdcf3c1SPeter Xu         VMSTATE_UINT32(intr_size, IntelIOMMUState),
25608cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_head, IntelIOMMUState),
25618cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_tail, IntelIOMMUState),
25628cdcf3c1SPeter Xu         VMSTATE_UINT16(iq_size, IntelIOMMUState),
25638cdcf3c1SPeter Xu         VMSTATE_UINT16(next_frcd_reg, IntelIOMMUState),
25648cdcf3c1SPeter Xu         VMSTATE_UINT8_ARRAY(csr, IntelIOMMUState, DMAR_REG_SIZE),
25658cdcf3c1SPeter Xu         VMSTATE_UINT8(iq_last_desc_type, IntelIOMMUState),
25668cdcf3c1SPeter Xu         VMSTATE_BOOL(root_extended, IntelIOMMUState),
25678cdcf3c1SPeter Xu         VMSTATE_BOOL(dmar_enabled, IntelIOMMUState),
25688cdcf3c1SPeter Xu         VMSTATE_BOOL(qi_enabled, IntelIOMMUState),
25698cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_enabled, IntelIOMMUState),
25708cdcf3c1SPeter Xu         VMSTATE_BOOL(intr_eime, IntelIOMMUState),
25718cdcf3c1SPeter Xu         VMSTATE_END_OF_LIST()
25728cdcf3c1SPeter Xu     }
25731da12ec4SLe Tan };
25741da12ec4SLe Tan 
25751da12ec4SLe Tan static const MemoryRegionOps vtd_mem_ops = {
25761da12ec4SLe Tan     .read = vtd_mem_read,
25771da12ec4SLe Tan     .write = vtd_mem_write,
25781da12ec4SLe Tan     .endianness = DEVICE_LITTLE_ENDIAN,
25791da12ec4SLe Tan     .impl = {
25801da12ec4SLe Tan         .min_access_size = 4,
25811da12ec4SLe Tan         .max_access_size = 8,
25821da12ec4SLe Tan     },
25831da12ec4SLe Tan     .valid = {
25841da12ec4SLe Tan         .min_access_size = 4,
25851da12ec4SLe Tan         .max_access_size = 8,
25861da12ec4SLe Tan     },
25871da12ec4SLe Tan };
25881da12ec4SLe Tan 
25891da12ec4SLe Tan static Property vtd_properties[] = {
25901da12ec4SLe Tan     DEFINE_PROP_UINT32("version", IntelIOMMUState, version, 0),
2591e6b6af05SRadim Krčmář     DEFINE_PROP_ON_OFF_AUTO("eim", IntelIOMMUState, intr_eim,
2592e6b6af05SRadim Krčmář                             ON_OFF_AUTO_AUTO),
2593fb506e70SRadim Krčmář     DEFINE_PROP_BOOL("x-buggy-eim", IntelIOMMUState, buggy_eim, false),
259437f51384SPrasad Singamsetty     DEFINE_PROP_UINT8("x-aw-bits", IntelIOMMUState, aw_bits,
259537f51384SPrasad Singamsetty                       VTD_HOST_ADDRESS_WIDTH),
25963b40f0e5SAviv Ben-David     DEFINE_PROP_BOOL("caching-mode", IntelIOMMUState, caching_mode, FALSE),
25971da12ec4SLe Tan     DEFINE_PROP_END_OF_LIST(),
25981da12ec4SLe Tan };
25991da12ec4SLe Tan 
2600651e4cefSPeter Xu /* Read IRTE entry with specific index */
2601651e4cefSPeter Xu static int vtd_irte_get(IntelIOMMUState *iommu, uint16_t index,
2602bc38ee10SMichael S. Tsirkin                         VTD_IR_TableEntry *entry, uint16_t sid)
2603651e4cefSPeter Xu {
2604ede9c94aSPeter Xu     static const uint16_t vtd_svt_mask[VTD_SQ_MAX] = \
2605ede9c94aSPeter Xu         {0xffff, 0xfffb, 0xfff9, 0xfff8};
2606651e4cefSPeter Xu     dma_addr_t addr = 0x00;
2607ede9c94aSPeter Xu     uint16_t mask, source_id;
2608ede9c94aSPeter Xu     uint8_t bus, bus_max, bus_min;
2609651e4cefSPeter Xu 
2610651e4cefSPeter Xu     addr = iommu->intr_root + index * sizeof(*entry);
2611651e4cefSPeter Xu     if (dma_memory_read(&address_space_memory, addr, entry,
2612651e4cefSPeter Xu                         sizeof(*entry))) {
26137feb51b7SPeter Xu         trace_vtd_err("Memory read failed for IRTE.");
2614651e4cefSPeter Xu         return -VTD_FR_IR_ROOT_INVAL;
2615651e4cefSPeter Xu     }
2616651e4cefSPeter Xu 
26177feb51b7SPeter Xu     trace_vtd_ir_irte_get(index, le64_to_cpu(entry->data[1]),
26187feb51b7SPeter Xu                           le64_to_cpu(entry->data[0]));
26197feb51b7SPeter Xu 
2620bc38ee10SMichael S. Tsirkin     if (!entry->irte.present) {
26217feb51b7SPeter Xu         trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]),
2622651e4cefSPeter Xu                            le64_to_cpu(entry->data[0]));
2623651e4cefSPeter Xu         return -VTD_FR_IR_ENTRY_P;
2624651e4cefSPeter Xu     }
2625651e4cefSPeter Xu 
2626bc38ee10SMichael S. Tsirkin     if (entry->irte.__reserved_0 || entry->irte.__reserved_1 ||
2627bc38ee10SMichael S. Tsirkin         entry->irte.__reserved_2) {
26287feb51b7SPeter Xu         trace_vtd_err_irte(index, le64_to_cpu(entry->data[1]),
2629651e4cefSPeter Xu                            le64_to_cpu(entry->data[0]));
2630651e4cefSPeter Xu         return -VTD_FR_IR_IRTE_RSVD;
2631651e4cefSPeter Xu     }
2632651e4cefSPeter Xu 
2633ede9c94aSPeter Xu     if (sid != X86_IOMMU_SID_INVALID) {
2634ede9c94aSPeter Xu         /* Validate IRTE SID */
2635bc38ee10SMichael S. Tsirkin         source_id = le32_to_cpu(entry->irte.source_id);
2636bc38ee10SMichael S. Tsirkin         switch (entry->irte.sid_vtype) {
2637ede9c94aSPeter Xu         case VTD_SVT_NONE:
2638ede9c94aSPeter Xu             break;
2639ede9c94aSPeter Xu 
2640ede9c94aSPeter Xu         case VTD_SVT_ALL:
2641bc38ee10SMichael S. Tsirkin             mask = vtd_svt_mask[entry->irte.sid_q];
2642ede9c94aSPeter Xu             if ((source_id & mask) != (sid & mask)) {
26437feb51b7SPeter Xu                 trace_vtd_err_irte_sid(index, sid, source_id);
2644ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
2645ede9c94aSPeter Xu             }
2646ede9c94aSPeter Xu             break;
2647ede9c94aSPeter Xu 
2648ede9c94aSPeter Xu         case VTD_SVT_BUS:
2649ede9c94aSPeter Xu             bus_max = source_id >> 8;
2650ede9c94aSPeter Xu             bus_min = source_id & 0xff;
2651ede9c94aSPeter Xu             bus = sid >> 8;
2652ede9c94aSPeter Xu             if (bus > bus_max || bus < bus_min) {
26537feb51b7SPeter Xu                 trace_vtd_err_irte_sid_bus(index, bus, bus_min, bus_max);
2654ede9c94aSPeter Xu                 return -VTD_FR_IR_SID_ERR;
2655ede9c94aSPeter Xu             }
2656ede9c94aSPeter Xu             break;
2657ede9c94aSPeter Xu 
2658ede9c94aSPeter Xu         default:
26597feb51b7SPeter Xu             trace_vtd_err_irte_svt(index, entry->irte.sid_vtype);
2660ede9c94aSPeter Xu             /* Take this as verification failure. */
2661ede9c94aSPeter Xu             return -VTD_FR_IR_SID_ERR;
2662ede9c94aSPeter Xu             break;
2663ede9c94aSPeter Xu         }
2664ede9c94aSPeter Xu     }
2665651e4cefSPeter Xu 
2666651e4cefSPeter Xu     return 0;
2667651e4cefSPeter Xu }
2668651e4cefSPeter Xu 
2669651e4cefSPeter Xu /* Fetch IRQ information of specific IR index */
2670ede9c94aSPeter Xu static int vtd_remap_irq_get(IntelIOMMUState *iommu, uint16_t index,
2671ede9c94aSPeter Xu                              VTDIrq *irq, uint16_t sid)
2672651e4cefSPeter Xu {
2673bc38ee10SMichael S. Tsirkin     VTD_IR_TableEntry irte = {};
2674651e4cefSPeter Xu     int ret = 0;
2675651e4cefSPeter Xu 
2676ede9c94aSPeter Xu     ret = vtd_irte_get(iommu, index, &irte, sid);
2677651e4cefSPeter Xu     if (ret) {
2678651e4cefSPeter Xu         return ret;
2679651e4cefSPeter Xu     }
2680651e4cefSPeter Xu 
2681bc38ee10SMichael S. Tsirkin     irq->trigger_mode = irte.irte.trigger_mode;
2682bc38ee10SMichael S. Tsirkin     irq->vector = irte.irte.vector;
2683bc38ee10SMichael S. Tsirkin     irq->delivery_mode = irte.irte.delivery_mode;
2684bc38ee10SMichael S. Tsirkin     irq->dest = le32_to_cpu(irte.irte.dest_id);
268528589311SJan Kiszka     if (!iommu->intr_eime) {
2686651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_MASK         (0xff00ULL)
2687651e4cefSPeter Xu #define  VTD_IR_APIC_DEST_SHIFT        (8)
268828589311SJan Kiszka         irq->dest = (irq->dest & VTD_IR_APIC_DEST_MASK) >>
2689651e4cefSPeter Xu             VTD_IR_APIC_DEST_SHIFT;
269028589311SJan Kiszka     }
2691bc38ee10SMichael S. Tsirkin     irq->dest_mode = irte.irte.dest_mode;
2692bc38ee10SMichael S. Tsirkin     irq->redir_hint = irte.irte.redir_hint;
2693651e4cefSPeter Xu 
26947feb51b7SPeter Xu     trace_vtd_ir_remap(index, irq->trigger_mode, irq->vector,
26957feb51b7SPeter Xu                        irq->delivery_mode, irq->dest, irq->dest_mode);
2696651e4cefSPeter Xu 
2697651e4cefSPeter Xu     return 0;
2698651e4cefSPeter Xu }
2699651e4cefSPeter Xu 
2700651e4cefSPeter Xu /* Generate one MSI message from VTDIrq info */
2701651e4cefSPeter Xu static void vtd_generate_msi_message(VTDIrq *irq, MSIMessage *msg_out)
2702651e4cefSPeter Xu {
2703651e4cefSPeter Xu     VTD_MSIMessage msg = {};
2704651e4cefSPeter Xu 
2705651e4cefSPeter Xu     /* Generate address bits */
2706651e4cefSPeter Xu     msg.dest_mode = irq->dest_mode;
2707651e4cefSPeter Xu     msg.redir_hint = irq->redir_hint;
2708651e4cefSPeter Xu     msg.dest = irq->dest;
270932946019SRadim Krčmář     msg.__addr_hi = irq->dest & 0xffffff00;
2710651e4cefSPeter Xu     msg.__addr_head = cpu_to_le32(0xfee);
2711651e4cefSPeter Xu     /* Keep this from original MSI address bits */
2712651e4cefSPeter Xu     msg.__not_used = irq->msi_addr_last_bits;
2713651e4cefSPeter Xu 
2714651e4cefSPeter Xu     /* Generate data bits */
2715651e4cefSPeter Xu     msg.vector = irq->vector;
2716651e4cefSPeter Xu     msg.delivery_mode = irq->delivery_mode;
2717651e4cefSPeter Xu     msg.level = 1;
2718651e4cefSPeter Xu     msg.trigger_mode = irq->trigger_mode;
2719651e4cefSPeter Xu 
2720651e4cefSPeter Xu     msg_out->address = msg.msi_addr;
2721651e4cefSPeter Xu     msg_out->data = msg.msi_data;
2722651e4cefSPeter Xu }
2723651e4cefSPeter Xu 
2724651e4cefSPeter Xu /* Interrupt remapping for MSI/MSI-X entry */
2725651e4cefSPeter Xu static int vtd_interrupt_remap_msi(IntelIOMMUState *iommu,
2726651e4cefSPeter Xu                                    MSIMessage *origin,
2727ede9c94aSPeter Xu                                    MSIMessage *translated,
2728ede9c94aSPeter Xu                                    uint16_t sid)
2729651e4cefSPeter Xu {
2730651e4cefSPeter Xu     int ret = 0;
2731651e4cefSPeter Xu     VTD_IR_MSIAddress addr;
2732651e4cefSPeter Xu     uint16_t index;
273309cd058aSMichael S. Tsirkin     VTDIrq irq = {};
2734651e4cefSPeter Xu 
2735651e4cefSPeter Xu     assert(origin && translated);
2736651e4cefSPeter Xu 
27377feb51b7SPeter Xu     trace_vtd_ir_remap_msi_req(origin->address, origin->data);
27387feb51b7SPeter Xu 
2739651e4cefSPeter Xu     if (!iommu || !iommu->intr_enabled) {
2740e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
2741e7a3b91fSPeter Xu         goto out;
2742651e4cefSPeter Xu     }
2743651e4cefSPeter Xu 
2744651e4cefSPeter Xu     if (origin->address & VTD_MSI_ADDR_HI_MASK) {
27457feb51b7SPeter Xu         trace_vtd_err("MSI address high 32 bits non-zero when "
27467feb51b7SPeter Xu                       "Interrupt Remapping enabled.");
2747651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2748651e4cefSPeter Xu     }
2749651e4cefSPeter Xu 
2750651e4cefSPeter Xu     addr.data = origin->address & VTD_MSI_ADDR_LO_MASK;
27511a43713bSPeter Xu     if (addr.addr.__head != 0xfee) {
27527feb51b7SPeter Xu         trace_vtd_err("MSI addr low 32 bit invalid.");
2753651e4cefSPeter Xu         return -VTD_FR_IR_REQ_RSVD;
2754651e4cefSPeter Xu     }
2755651e4cefSPeter Xu 
2756651e4cefSPeter Xu     /* This is compatible mode. */
2757bc38ee10SMichael S. Tsirkin     if (addr.addr.int_mode != VTD_IR_INT_FORMAT_REMAP) {
2758e7a3b91fSPeter Xu         memcpy(translated, origin, sizeof(*origin));
2759e7a3b91fSPeter Xu         goto out;
2760651e4cefSPeter Xu     }
2761651e4cefSPeter Xu 
2762bc38ee10SMichael S. Tsirkin     index = addr.addr.index_h << 15 | le16_to_cpu(addr.addr.index_l);
2763651e4cefSPeter Xu 
2764651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_SUBHANDLE       (0x0000ffff)
2765651e4cefSPeter Xu #define  VTD_IR_MSI_DATA_RESERVED        (0xffff0000)
2766651e4cefSPeter Xu 
2767bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
2768651e4cefSPeter Xu         /* See VT-d spec 5.1.2.2 and 5.1.3 on subhandle */
2769651e4cefSPeter Xu         index += origin->data & VTD_IR_MSI_DATA_SUBHANDLE;
2770651e4cefSPeter Xu     }
2771651e4cefSPeter Xu 
2772ede9c94aSPeter Xu     ret = vtd_remap_irq_get(iommu, index, &irq, sid);
2773651e4cefSPeter Xu     if (ret) {
2774651e4cefSPeter Xu         return ret;
2775651e4cefSPeter Xu     }
2776651e4cefSPeter Xu 
2777bc38ee10SMichael S. Tsirkin     if (addr.addr.sub_valid) {
27787feb51b7SPeter Xu         trace_vtd_ir_remap_type("MSI");
2779651e4cefSPeter Xu         if (origin->data & VTD_IR_MSI_DATA_RESERVED) {
27807feb51b7SPeter Xu             trace_vtd_err_ir_msi_invalid(sid, origin->address, origin->data);
2781651e4cefSPeter Xu             return -VTD_FR_IR_REQ_RSVD;
2782651e4cefSPeter Xu         }
2783651e4cefSPeter Xu     } else {
2784651e4cefSPeter Xu         uint8_t vector = origin->data & 0xff;
2785dea651a9SFeng Wu         uint8_t trigger_mode = (origin->data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
2786dea651a9SFeng Wu 
27877feb51b7SPeter Xu         trace_vtd_ir_remap_type("IOAPIC");
2788651e4cefSPeter Xu         /* IOAPIC entry vector should be aligned with IRTE vector
2789651e4cefSPeter Xu          * (see vt-d spec 5.1.5.1). */
2790651e4cefSPeter Xu         if (vector != irq.vector) {
27917feb51b7SPeter Xu             trace_vtd_warn_ir_vector(sid, index, vector, irq.vector);
2792651e4cefSPeter Xu         }
2793dea651a9SFeng Wu 
2794dea651a9SFeng Wu         /* The Trigger Mode field must match the Trigger Mode in the IRTE.
2795dea651a9SFeng Wu          * (see vt-d spec 5.1.5.1). */
2796dea651a9SFeng Wu         if (trigger_mode != irq.trigger_mode) {
27977feb51b7SPeter Xu             trace_vtd_warn_ir_trigger(sid, index, trigger_mode,
27987feb51b7SPeter Xu                                       irq.trigger_mode);
2799dea651a9SFeng Wu         }
2800651e4cefSPeter Xu     }
2801651e4cefSPeter Xu 
2802651e4cefSPeter Xu     /*
2803651e4cefSPeter Xu      * We'd better keep the last two bits, assuming that guest OS
2804651e4cefSPeter Xu      * might modify it. Keep it does not hurt after all.
2805651e4cefSPeter Xu      */
2806bc38ee10SMichael S. Tsirkin     irq.msi_addr_last_bits = addr.addr.__not_care;
2807651e4cefSPeter Xu 
2808651e4cefSPeter Xu     /* Translate VTDIrq to MSI message */
2809651e4cefSPeter Xu     vtd_generate_msi_message(&irq, translated);
2810651e4cefSPeter Xu 
2811e7a3b91fSPeter Xu out:
28127feb51b7SPeter Xu     trace_vtd_ir_remap_msi(origin->address, origin->data,
2813651e4cefSPeter Xu                            translated->address, translated->data);
2814651e4cefSPeter Xu     return 0;
2815651e4cefSPeter Xu }
2816651e4cefSPeter Xu 
28178b5ed7dfSPeter Xu static int vtd_int_remap(X86IOMMUState *iommu, MSIMessage *src,
28188b5ed7dfSPeter Xu                          MSIMessage *dst, uint16_t sid)
28198b5ed7dfSPeter Xu {
2820ede9c94aSPeter Xu     return vtd_interrupt_remap_msi(INTEL_IOMMU_DEVICE(iommu),
2821ede9c94aSPeter Xu                                    src, dst, sid);
28228b5ed7dfSPeter Xu }
28238b5ed7dfSPeter Xu 
2824651e4cefSPeter Xu static MemTxResult vtd_mem_ir_read(void *opaque, hwaddr addr,
2825651e4cefSPeter Xu                                    uint64_t *data, unsigned size,
2826651e4cefSPeter Xu                                    MemTxAttrs attrs)
2827651e4cefSPeter Xu {
2828651e4cefSPeter Xu     return MEMTX_OK;
2829651e4cefSPeter Xu }
2830651e4cefSPeter Xu 
2831651e4cefSPeter Xu static MemTxResult vtd_mem_ir_write(void *opaque, hwaddr addr,
2832651e4cefSPeter Xu                                     uint64_t value, unsigned size,
2833651e4cefSPeter Xu                                     MemTxAttrs attrs)
2834651e4cefSPeter Xu {
2835651e4cefSPeter Xu     int ret = 0;
283609cd058aSMichael S. Tsirkin     MSIMessage from = {}, to = {};
2837ede9c94aSPeter Xu     uint16_t sid = X86_IOMMU_SID_INVALID;
2838651e4cefSPeter Xu 
2839651e4cefSPeter Xu     from.address = (uint64_t) addr + VTD_INTERRUPT_ADDR_FIRST;
2840651e4cefSPeter Xu     from.data = (uint32_t) value;
2841651e4cefSPeter Xu 
2842ede9c94aSPeter Xu     if (!attrs.unspecified) {
2843ede9c94aSPeter Xu         /* We have explicit Source ID */
2844ede9c94aSPeter Xu         sid = attrs.requester_id;
2845ede9c94aSPeter Xu     }
2846ede9c94aSPeter Xu 
2847ede9c94aSPeter Xu     ret = vtd_interrupt_remap_msi(opaque, &from, &to, sid);
2848651e4cefSPeter Xu     if (ret) {
2849651e4cefSPeter Xu         /* TODO: report error */
2850651e4cefSPeter Xu         /* Drop this interrupt */
2851651e4cefSPeter Xu         return MEMTX_ERROR;
2852651e4cefSPeter Xu     }
2853651e4cefSPeter Xu 
285432946019SRadim Krčmář     apic_get_class()->send_msi(&to);
2855651e4cefSPeter Xu 
2856651e4cefSPeter Xu     return MEMTX_OK;
2857651e4cefSPeter Xu }
2858651e4cefSPeter Xu 
2859651e4cefSPeter Xu static const MemoryRegionOps vtd_mem_ir_ops = {
2860651e4cefSPeter Xu     .read_with_attrs = vtd_mem_ir_read,
2861651e4cefSPeter Xu     .write_with_attrs = vtd_mem_ir_write,
2862651e4cefSPeter Xu     .endianness = DEVICE_LITTLE_ENDIAN,
2863651e4cefSPeter Xu     .impl = {
2864651e4cefSPeter Xu         .min_access_size = 4,
2865651e4cefSPeter Xu         .max_access_size = 4,
2866651e4cefSPeter Xu     },
2867651e4cefSPeter Xu     .valid = {
2868651e4cefSPeter Xu         .min_access_size = 4,
2869651e4cefSPeter Xu         .max_access_size = 4,
2870651e4cefSPeter Xu     },
2871651e4cefSPeter Xu };
28727df953bdSKnut Omang 
28737df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn)
28747df953bdSKnut Omang {
28757df953bdSKnut Omang     uintptr_t key = (uintptr_t)bus;
28767df953bdSKnut Omang     VTDBus *vtd_bus = g_hash_table_lookup(s->vtd_as_by_busptr, &key);
28777df953bdSKnut Omang     VTDAddressSpace *vtd_dev_as;
2878e0a3c8ccSJason Wang     char name[128];
28797df953bdSKnut Omang 
28807df953bdSKnut Omang     if (!vtd_bus) {
28812d3fc581SJason Wang         uintptr_t *new_key = g_malloc(sizeof(*new_key));
28822d3fc581SJason Wang         *new_key = (uintptr_t)bus;
28837df953bdSKnut Omang         /* No corresponding free() */
288404af0e18SPeter Xu         vtd_bus = g_malloc0(sizeof(VTDBus) + sizeof(VTDAddressSpace *) * \
2885bf33cc75SPeter Xu                             PCI_DEVFN_MAX);
28867df953bdSKnut Omang         vtd_bus->bus = bus;
28872d3fc581SJason Wang         g_hash_table_insert(s->vtd_as_by_busptr, new_key, vtd_bus);
28887df953bdSKnut Omang     }
28897df953bdSKnut Omang 
28907df953bdSKnut Omang     vtd_dev_as = vtd_bus->dev_as[devfn];
28917df953bdSKnut Omang 
28927df953bdSKnut Omang     if (!vtd_dev_as) {
2893e0a3c8ccSJason Wang         snprintf(name, sizeof(name), "intel_iommu_devfn_%d", devfn);
28947df953bdSKnut Omang         vtd_bus->dev_as[devfn] = vtd_dev_as = g_malloc0(sizeof(VTDAddressSpace));
28957df953bdSKnut Omang 
28967df953bdSKnut Omang         vtd_dev_as->bus = bus;
28977df953bdSKnut Omang         vtd_dev_as->devfn = (uint8_t)devfn;
28987df953bdSKnut Omang         vtd_dev_as->iommu_state = s;
28997df953bdSKnut Omang         vtd_dev_as->context_cache_entry.context_cache_gen = 0;
290063b88968SPeter Xu         vtd_dev_as->iova_tree = iova_tree_new();
2901558e0024SPeter Xu 
2902558e0024SPeter Xu         /*
2903558e0024SPeter Xu          * Memory region relationships looks like (Address range shows
2904558e0024SPeter Xu          * only lower 32 bits to make it short in length...):
2905558e0024SPeter Xu          *
2906558e0024SPeter Xu          * |-----------------+-------------------+----------|
2907558e0024SPeter Xu          * | Name            | Address range     | Priority |
2908558e0024SPeter Xu          * |-----------------+-------------------+----------+
2909558e0024SPeter Xu          * | vtd_root        | 00000000-ffffffff |        0 |
2910558e0024SPeter Xu          * |  intel_iommu    | 00000000-ffffffff |        1 |
2911558e0024SPeter Xu          * |  vtd_sys_alias  | 00000000-ffffffff |        1 |
2912558e0024SPeter Xu          * |  intel_iommu_ir | fee00000-feefffff |       64 |
2913558e0024SPeter Xu          * |-----------------+-------------------+----------|
2914558e0024SPeter Xu          *
2915558e0024SPeter Xu          * We enable/disable DMAR by switching enablement for
2916558e0024SPeter Xu          * vtd_sys_alias and intel_iommu regions. IR region is always
2917558e0024SPeter Xu          * enabled.
2918558e0024SPeter Xu          */
29191221a474SAlexey Kardashevskiy         memory_region_init_iommu(&vtd_dev_as->iommu, sizeof(vtd_dev_as->iommu),
29201221a474SAlexey Kardashevskiy                                  TYPE_INTEL_IOMMU_MEMORY_REGION, OBJECT(s),
29211221a474SAlexey Kardashevskiy                                  "intel_iommu_dmar",
2922558e0024SPeter Xu                                  UINT64_MAX);
2923558e0024SPeter Xu         memory_region_init_alias(&vtd_dev_as->sys_alias, OBJECT(s),
2924558e0024SPeter Xu                                  "vtd_sys_alias", get_system_memory(),
2925558e0024SPeter Xu                                  0, memory_region_size(get_system_memory()));
2926651e4cefSPeter Xu         memory_region_init_io(&vtd_dev_as->iommu_ir, OBJECT(s),
2927651e4cefSPeter Xu                               &vtd_mem_ir_ops, s, "intel_iommu_ir",
2928651e4cefSPeter Xu                               VTD_INTERRUPT_ADDR_SIZE);
2929558e0024SPeter Xu         memory_region_init(&vtd_dev_as->root, OBJECT(s),
2930558e0024SPeter Xu                            "vtd_root", UINT64_MAX);
2931558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root,
2932558e0024SPeter Xu                                             VTD_INTERRUPT_ADDR_FIRST,
2933558e0024SPeter Xu                                             &vtd_dev_as->iommu_ir, 64);
2934558e0024SPeter Xu         address_space_init(&vtd_dev_as->as, &vtd_dev_as->root, name);
2935558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
2936558e0024SPeter Xu                                             &vtd_dev_as->sys_alias, 1);
2937558e0024SPeter Xu         memory_region_add_subregion_overlap(&vtd_dev_as->root, 0,
29383df9d748SAlexey Kardashevskiy                                             MEMORY_REGION(&vtd_dev_as->iommu),
29393df9d748SAlexey Kardashevskiy                                             1);
2940558e0024SPeter Xu         vtd_switch_address_space(vtd_dev_as);
29417df953bdSKnut Omang     }
29427df953bdSKnut Omang     return vtd_dev_as;
29437df953bdSKnut Omang }
29447df953bdSKnut Omang 
2945dd4d607eSPeter Xu /* Unmap the whole range in the notifier's scope. */
2946dd4d607eSPeter Xu static void vtd_address_space_unmap(VTDAddressSpace *as, IOMMUNotifier *n)
2947dd4d607eSPeter Xu {
2948dd4d607eSPeter Xu     IOMMUTLBEntry entry;
2949dd4d607eSPeter Xu     hwaddr size;
2950dd4d607eSPeter Xu     hwaddr start = n->start;
2951dd4d607eSPeter Xu     hwaddr end = n->end;
295237f51384SPrasad Singamsetty     IntelIOMMUState *s = as->iommu_state;
295363b88968SPeter Xu     DMAMap map;
2954dd4d607eSPeter Xu 
2955dd4d607eSPeter Xu     /*
2956dd4d607eSPeter Xu      * Note: all the codes in this function has a assumption that IOVA
2957dd4d607eSPeter Xu      * bits are no more than VTD_MGAW bits (which is restricted by
2958dd4d607eSPeter Xu      * VT-d spec), otherwise we need to consider overflow of 64 bits.
2959dd4d607eSPeter Xu      */
2960dd4d607eSPeter Xu 
296137f51384SPrasad Singamsetty     if (end > VTD_ADDRESS_SIZE(s->aw_bits)) {
2962dd4d607eSPeter Xu         /*
2963dd4d607eSPeter Xu          * Don't need to unmap regions that is bigger than the whole
2964dd4d607eSPeter Xu          * VT-d supported address space size
2965dd4d607eSPeter Xu          */
296637f51384SPrasad Singamsetty         end = VTD_ADDRESS_SIZE(s->aw_bits);
2967dd4d607eSPeter Xu     }
2968dd4d607eSPeter Xu 
2969dd4d607eSPeter Xu     assert(start <= end);
2970dd4d607eSPeter Xu     size = end - start;
2971dd4d607eSPeter Xu 
2972dd4d607eSPeter Xu     if (ctpop64(size) != 1) {
2973dd4d607eSPeter Xu         /*
2974dd4d607eSPeter Xu          * This size cannot format a correct mask. Let's enlarge it to
2975dd4d607eSPeter Xu          * suite the minimum available mask.
2976dd4d607eSPeter Xu          */
2977dd4d607eSPeter Xu         int n = 64 - clz64(size);
297837f51384SPrasad Singamsetty         if (n > s->aw_bits) {
2979dd4d607eSPeter Xu             /* should not happen, but in case it happens, limit it */
298037f51384SPrasad Singamsetty             n = s->aw_bits;
2981dd4d607eSPeter Xu         }
2982dd4d607eSPeter Xu         size = 1ULL << n;
2983dd4d607eSPeter Xu     }
2984dd4d607eSPeter Xu 
2985dd4d607eSPeter Xu     entry.target_as = &address_space_memory;
2986dd4d607eSPeter Xu     /* Adjust iova for the size */
2987dd4d607eSPeter Xu     entry.iova = n->start & ~(size - 1);
2988dd4d607eSPeter Xu     /* This field is meaningless for unmap */
2989dd4d607eSPeter Xu     entry.translated_addr = 0;
2990dd4d607eSPeter Xu     entry.perm = IOMMU_NONE;
2991dd4d607eSPeter Xu     entry.addr_mask = size - 1;
2992dd4d607eSPeter Xu 
2993dd4d607eSPeter Xu     trace_vtd_as_unmap_whole(pci_bus_num(as->bus),
2994dd4d607eSPeter Xu                              VTD_PCI_SLOT(as->devfn),
2995dd4d607eSPeter Xu                              VTD_PCI_FUNC(as->devfn),
2996dd4d607eSPeter Xu                              entry.iova, size);
2997dd4d607eSPeter Xu 
299863b88968SPeter Xu     map.iova = entry.iova;
299963b88968SPeter Xu     map.size = entry.addr_mask;
300063b88968SPeter Xu     iova_tree_remove(as->iova_tree, &map);
300163b88968SPeter Xu 
3002dd4d607eSPeter Xu     memory_region_notify_one(n, &entry);
3003dd4d607eSPeter Xu }
3004dd4d607eSPeter Xu 
3005dd4d607eSPeter Xu static void vtd_address_space_unmap_all(IntelIOMMUState *s)
3006dd4d607eSPeter Xu {
3007dd4d607eSPeter Xu     VTDAddressSpace *vtd_as;
3008dd4d607eSPeter Xu     IOMMUNotifier *n;
3009dd4d607eSPeter Xu 
3010b4a4ba0dSPeter Xu     QLIST_FOREACH(vtd_as, &s->vtd_as_with_notifiers, next) {
3011dd4d607eSPeter Xu         IOMMU_NOTIFIER_FOREACH(n, &vtd_as->iommu) {
3012dd4d607eSPeter Xu             vtd_address_space_unmap(vtd_as, n);
3013dd4d607eSPeter Xu         }
3014dd4d607eSPeter Xu     }
3015dd4d607eSPeter Xu }
3016dd4d607eSPeter Xu 
3017f06a696dSPeter Xu static int vtd_replay_hook(IOMMUTLBEntry *entry, void *private)
3018f06a696dSPeter Xu {
3019f06a696dSPeter Xu     memory_region_notify_one((IOMMUNotifier *)private, entry);
3020f06a696dSPeter Xu     return 0;
3021f06a696dSPeter Xu }
3022f06a696dSPeter Xu 
30233df9d748SAlexey Kardashevskiy static void vtd_iommu_replay(IOMMUMemoryRegion *iommu_mr, IOMMUNotifier *n)
3024f06a696dSPeter Xu {
30253df9d748SAlexey Kardashevskiy     VTDAddressSpace *vtd_as = container_of(iommu_mr, VTDAddressSpace, iommu);
3026f06a696dSPeter Xu     IntelIOMMUState *s = vtd_as->iommu_state;
3027f06a696dSPeter Xu     uint8_t bus_n = pci_bus_num(vtd_as->bus);
3028f06a696dSPeter Xu     VTDContextEntry ce;
3029f06a696dSPeter Xu 
3030f06a696dSPeter Xu     /*
3031dd4d607eSPeter Xu      * The replay can be triggered by either a invalidation or a newly
3032dd4d607eSPeter Xu      * created entry. No matter what, we release existing mappings
3033dd4d607eSPeter Xu      * (it means flushing caches for UNMAP-only registers).
3034f06a696dSPeter Xu      */
3035dd4d607eSPeter Xu     vtd_address_space_unmap(vtd_as, n);
3036dd4d607eSPeter Xu 
3037dd4d607eSPeter Xu     if (vtd_dev_to_context_entry(s, bus_n, vtd_as->devfn, &ce) == 0) {
3038f06a696dSPeter Xu         trace_vtd_replay_ce_valid(bus_n, PCI_SLOT(vtd_as->devfn),
3039f06a696dSPeter Xu                                   PCI_FUNC(vtd_as->devfn),
3040f06a696dSPeter Xu                                   VTD_CONTEXT_ENTRY_DID(ce.hi),
3041f06a696dSPeter Xu                                   ce.hi, ce.lo);
30424f8a62a9SPeter Xu         if (vtd_as_has_map_notifier(vtd_as)) {
30434f8a62a9SPeter Xu             /* This is required only for MAP typed notifiers */
3044fe215b0cSPeter Xu             vtd_page_walk_info info = {
3045fe215b0cSPeter Xu                 .hook_fn = vtd_replay_hook,
3046fe215b0cSPeter Xu                 .private = (void *)n,
3047fe215b0cSPeter Xu                 .notify_unmap = false,
3048fe215b0cSPeter Xu                 .aw = s->aw_bits,
30492f764fa8SPeter Xu                 .as = vtd_as,
3050d118c06eSPeter Xu                 .domain_id = VTD_CONTEXT_ENTRY_DID(ce.hi),
3051fe215b0cSPeter Xu             };
3052fe215b0cSPeter Xu 
3053fe215b0cSPeter Xu             vtd_page_walk(&ce, 0, ~0ULL, &info);
30544f8a62a9SPeter Xu         }
3055f06a696dSPeter Xu     } else {
3056f06a696dSPeter Xu         trace_vtd_replay_ce_invalid(bus_n, PCI_SLOT(vtd_as->devfn),
3057f06a696dSPeter Xu                                     PCI_FUNC(vtd_as->devfn));
3058f06a696dSPeter Xu     }
3059f06a696dSPeter Xu 
3060f06a696dSPeter Xu     return;
3061f06a696dSPeter Xu }
3062f06a696dSPeter Xu 
30631da12ec4SLe Tan /* Do the initialization. It will also be called when reset, so pay
30641da12ec4SLe Tan  * attention when adding new initialization stuff.
30651da12ec4SLe Tan  */
30661da12ec4SLe Tan static void vtd_init(IntelIOMMUState *s)
30671da12ec4SLe Tan {
3068d54bd7f8SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3069d54bd7f8SPeter Xu 
30701da12ec4SLe Tan     memset(s->csr, 0, DMAR_REG_SIZE);
30711da12ec4SLe Tan     memset(s->wmask, 0, DMAR_REG_SIZE);
30721da12ec4SLe Tan     memset(s->w1cmask, 0, DMAR_REG_SIZE);
30731da12ec4SLe Tan     memset(s->womask, 0, DMAR_REG_SIZE);
30741da12ec4SLe Tan 
30751da12ec4SLe Tan     s->root = 0;
30761da12ec4SLe Tan     s->root_extended = false;
30771da12ec4SLe Tan     s->dmar_enabled = false;
30781da12ec4SLe Tan     s->iq_head = 0;
30791da12ec4SLe Tan     s->iq_tail = 0;
30801da12ec4SLe Tan     s->iq = 0;
30811da12ec4SLe Tan     s->iq_size = 0;
30821da12ec4SLe Tan     s->qi_enabled = false;
30831da12ec4SLe Tan     s->iq_last_desc_type = VTD_INV_DESC_NONE;
30841da12ec4SLe Tan     s->next_frcd_reg = 0;
308592e5d85eSPrasad Singamsetty     s->cap = VTD_CAP_FRO | VTD_CAP_NFR | VTD_CAP_ND |
308692e5d85eSPrasad Singamsetty              VTD_CAP_MAMV | VTD_CAP_PSI | VTD_CAP_SLLPS |
308737f51384SPrasad Singamsetty              VTD_CAP_SAGAW_39bit | VTD_CAP_MGAW(s->aw_bits);
308837f51384SPrasad Singamsetty     if (s->aw_bits == VTD_HOST_AW_48BIT) {
308937f51384SPrasad Singamsetty         s->cap |= VTD_CAP_SAGAW_48bit;
309037f51384SPrasad Singamsetty     }
3091ed7b8fbcSLe Tan     s->ecap = VTD_ECAP_QI | VTD_ECAP_IRO;
30921da12ec4SLe Tan 
309392e5d85eSPrasad Singamsetty     /*
309492e5d85eSPrasad Singamsetty      * Rsvd field masks for spte
309592e5d85eSPrasad Singamsetty      */
309692e5d85eSPrasad Singamsetty     vtd_paging_entry_rsvd_field[0] = ~0ULL;
309737f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[1] = VTD_SPTE_PAGE_L1_RSVD_MASK(s->aw_bits);
309837f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[2] = VTD_SPTE_PAGE_L2_RSVD_MASK(s->aw_bits);
309937f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[3] = VTD_SPTE_PAGE_L3_RSVD_MASK(s->aw_bits);
310037f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[4] = VTD_SPTE_PAGE_L4_RSVD_MASK(s->aw_bits);
310137f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[5] = VTD_SPTE_LPAGE_L1_RSVD_MASK(s->aw_bits);
310237f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[6] = VTD_SPTE_LPAGE_L2_RSVD_MASK(s->aw_bits);
310337f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[7] = VTD_SPTE_LPAGE_L3_RSVD_MASK(s->aw_bits);
310437f51384SPrasad Singamsetty     vtd_paging_entry_rsvd_field[8] = VTD_SPTE_LPAGE_L4_RSVD_MASK(s->aw_bits);
310592e5d85eSPrasad Singamsetty 
3106d54bd7f8SPeter Xu     if (x86_iommu->intr_supported) {
3107e6b6af05SRadim Krčmář         s->ecap |= VTD_ECAP_IR | VTD_ECAP_MHMV;
3108e6b6af05SRadim Krčmář         if (s->intr_eim == ON_OFF_AUTO_ON) {
3109e6b6af05SRadim Krčmář             s->ecap |= VTD_ECAP_EIM;
3110e6b6af05SRadim Krčmář         }
3111e6b6af05SRadim Krčmář         assert(s->intr_eim != ON_OFF_AUTO_AUTO);
3112d54bd7f8SPeter Xu     }
3113d54bd7f8SPeter Xu 
3114554f5e16SJason Wang     if (x86_iommu->dt_supported) {
3115554f5e16SJason Wang         s->ecap |= VTD_ECAP_DT;
3116554f5e16SJason Wang     }
3117554f5e16SJason Wang 
3118dbaabb25SPeter Xu     if (x86_iommu->pt_supported) {
3119dbaabb25SPeter Xu         s->ecap |= VTD_ECAP_PT;
3120dbaabb25SPeter Xu     }
3121dbaabb25SPeter Xu 
31223b40f0e5SAviv Ben-David     if (s->caching_mode) {
31233b40f0e5SAviv Ben-David         s->cap |= VTD_CAP_CM;
31243b40f0e5SAviv Ben-David     }
31253b40f0e5SAviv Ben-David 
31261d9efa73SPeter Xu     vtd_iommu_lock(s);
31271d9efa73SPeter Xu     vtd_reset_context_cache_locked(s);
31281d9efa73SPeter Xu     vtd_reset_iotlb_locked(s);
31291d9efa73SPeter Xu     vtd_iommu_unlock(s);
3130d92fa2dcSLe Tan 
31311da12ec4SLe Tan     /* Define registers with default values and bit semantics */
31321da12ec4SLe Tan     vtd_define_long(s, DMAR_VER_REG, 0x10UL, 0, 0);
31331da12ec4SLe Tan     vtd_define_quad(s, DMAR_CAP_REG, s->cap, 0, 0);
31341da12ec4SLe Tan     vtd_define_quad(s, DMAR_ECAP_REG, s->ecap, 0, 0);
31351da12ec4SLe Tan     vtd_define_long(s, DMAR_GCMD_REG, 0, 0xff800000UL, 0);
31361da12ec4SLe Tan     vtd_define_long_wo(s, DMAR_GCMD_REG, 0xff800000UL);
31371da12ec4SLe Tan     vtd_define_long(s, DMAR_GSTS_REG, 0, 0, 0);
31381da12ec4SLe Tan     vtd_define_quad(s, DMAR_RTADDR_REG, 0, 0xfffffffffffff000ULL, 0);
31391da12ec4SLe Tan     vtd_define_quad(s, DMAR_CCMD_REG, 0, 0xe0000003ffffffffULL, 0);
31401da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_CCMD_REG, 0x3ffff0000ULL);
31411da12ec4SLe Tan 
31421da12ec4SLe Tan     /* Advanced Fault Logging not supported */
31431da12ec4SLe Tan     vtd_define_long(s, DMAR_FSTS_REG, 0, 0, 0x11UL);
31441da12ec4SLe Tan     vtd_define_long(s, DMAR_FECTL_REG, 0x80000000UL, 0x80000000UL, 0);
31451da12ec4SLe Tan     vtd_define_long(s, DMAR_FEDATA_REG, 0, 0x0000ffffUL, 0);
31461da12ec4SLe Tan     vtd_define_long(s, DMAR_FEADDR_REG, 0, 0xfffffffcUL, 0);
31471da12ec4SLe Tan 
31481da12ec4SLe Tan     /* Treated as RsvdZ when EIM in ECAP_REG is not supported
31491da12ec4SLe Tan      * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
31501da12ec4SLe Tan      */
31511da12ec4SLe Tan     vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0, 0);
31521da12ec4SLe Tan 
31531da12ec4SLe Tan     /* Treated as RO for implementations that PLMR and PHMR fields reported
31541da12ec4SLe Tan      * as Clear in the CAP_REG.
31551da12ec4SLe Tan      * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
31561da12ec4SLe Tan      */
31571da12ec4SLe Tan     vtd_define_long(s, DMAR_PMEN_REG, 0, 0, 0);
31581da12ec4SLe Tan 
3159ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQH_REG, 0, 0, 0);
3160ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQT_REG, 0, 0x7fff0ULL, 0);
3161ed7b8fbcSLe Tan     vtd_define_quad(s, DMAR_IQA_REG, 0, 0xfffffffffffff007ULL, 0);
3162ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_ICS_REG, 0, 0, 0x1UL);
3163ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IECTL_REG, 0x80000000UL, 0x80000000UL, 0);
3164ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEDATA_REG, 0, 0xffffffffUL, 0);
3165ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEADDR_REG, 0, 0xfffffffcUL, 0);
3166ed7b8fbcSLe Tan     /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
3167ed7b8fbcSLe Tan     vtd_define_long(s, DMAR_IEUADDR_REG, 0, 0, 0);
3168ed7b8fbcSLe Tan 
31691da12ec4SLe Tan     /* IOTLB registers */
31701da12ec4SLe Tan     vtd_define_quad(s, DMAR_IOTLB_REG, 0, 0Xb003ffff00000000ULL, 0);
31711da12ec4SLe Tan     vtd_define_quad(s, DMAR_IVA_REG, 0, 0xfffffffffffff07fULL, 0);
31721da12ec4SLe Tan     vtd_define_quad_wo(s, DMAR_IVA_REG, 0xfffffffffffff07fULL);
31731da12ec4SLe Tan 
31741da12ec4SLe Tan     /* Fault Recording Registers, 128-bit */
31751da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_0, 0, 0, 0);
31761da12ec4SLe Tan     vtd_define_quad(s, DMAR_FRCD_REG_0_2, 0, 0, 0x8000000000000000ULL);
3177a5861439SPeter Xu 
3178a5861439SPeter Xu     /*
317928589311SJan Kiszka      * Interrupt remapping registers.
3180a5861439SPeter Xu      */
318128589311SJan Kiszka     vtd_define_quad(s, DMAR_IRTA_REG, 0, 0xfffffffffffff80fULL, 0);
31821da12ec4SLe Tan }
31831da12ec4SLe Tan 
31841da12ec4SLe Tan /* Should not reset address_spaces when reset because devices will still use
31851da12ec4SLe Tan  * the address space they got at first (won't ask the bus again).
31861da12ec4SLe Tan  */
31871da12ec4SLe Tan static void vtd_reset(DeviceState *dev)
31881da12ec4SLe Tan {
31891da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
31901da12ec4SLe Tan 
31911da12ec4SLe Tan     vtd_init(s);
3192dd4d607eSPeter Xu 
3193dd4d607eSPeter Xu     /*
3194dd4d607eSPeter Xu      * When device reset, throw away all mappings and external caches
3195dd4d607eSPeter Xu      */
3196dd4d607eSPeter Xu     vtd_address_space_unmap_all(s);
31971da12ec4SLe Tan }
31981da12ec4SLe Tan 
3199621d983aSMarcel Apfelbaum static AddressSpace *vtd_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
3200621d983aSMarcel Apfelbaum {
3201621d983aSMarcel Apfelbaum     IntelIOMMUState *s = opaque;
3202621d983aSMarcel Apfelbaum     VTDAddressSpace *vtd_as;
3203621d983aSMarcel Apfelbaum 
3204bf33cc75SPeter Xu     assert(0 <= devfn && devfn < PCI_DEVFN_MAX);
3205621d983aSMarcel Apfelbaum 
3206621d983aSMarcel Apfelbaum     vtd_as = vtd_find_add_as(s, bus, devfn);
3207621d983aSMarcel Apfelbaum     return &vtd_as->as;
3208621d983aSMarcel Apfelbaum }
3209621d983aSMarcel Apfelbaum 
3210e6b6af05SRadim Krčmář static bool vtd_decide_config(IntelIOMMUState *s, Error **errp)
32116333e93cSRadim Krčmář {
3212e6b6af05SRadim Krčmář     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
3213e6b6af05SRadim Krčmář 
32146333e93cSRadim Krčmář     /* Currently Intel IOMMU IR only support "kernel-irqchip={off|split}" */
32156333e93cSRadim Krčmář     if (x86_iommu->intr_supported && kvm_irqchip_in_kernel() &&
32166333e93cSRadim Krčmář         !kvm_irqchip_is_split()) {
32176333e93cSRadim Krčmář         error_setg(errp, "Intel Interrupt Remapping cannot work with "
32186333e93cSRadim Krčmář                          "kernel-irqchip=on, please use 'split|off'.");
32196333e93cSRadim Krčmář         return false;
32206333e93cSRadim Krčmář     }
3221e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !x86_iommu->intr_supported) {
3222e6b6af05SRadim Krčmář         error_setg(errp, "eim=on cannot be selected without intremap=on");
3223e6b6af05SRadim Krčmář         return false;
3224e6b6af05SRadim Krčmář     }
3225e6b6af05SRadim Krčmář 
3226e6b6af05SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_AUTO) {
3227fb506e70SRadim Krčmář         s->intr_eim = (kvm_irqchip_in_kernel() || s->buggy_eim)
3228fb506e70SRadim Krčmář                       && x86_iommu->intr_supported ?
3229e6b6af05SRadim Krčmář                                               ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF;
3230e6b6af05SRadim Krčmář     }
3231fb506e70SRadim Krčmář     if (s->intr_eim == ON_OFF_AUTO_ON && !s->buggy_eim) {
3232fb506e70SRadim Krčmář         if (!kvm_irqchip_in_kernel()) {
3233fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires accel=kvm,kernel-irqchip=split");
3234fb506e70SRadim Krčmář             return false;
3235fb506e70SRadim Krčmář         }
3236fb506e70SRadim Krčmář         if (!kvm_enable_x2apic()) {
3237fb506e70SRadim Krčmář             error_setg(errp, "eim=on requires support on the KVM side"
3238fb506e70SRadim Krčmář                              "(X2APIC_API, first shipped in v4.7)");
3239fb506e70SRadim Krčmář             return false;
3240fb506e70SRadim Krčmář         }
3241fb506e70SRadim Krčmář     }
3242e6b6af05SRadim Krčmář 
324337f51384SPrasad Singamsetty     /* Currently only address widths supported are 39 and 48 bits */
324437f51384SPrasad Singamsetty     if ((s->aw_bits != VTD_HOST_AW_39BIT) &&
324537f51384SPrasad Singamsetty         (s->aw_bits != VTD_HOST_AW_48BIT)) {
324637f51384SPrasad Singamsetty         error_setg(errp, "Supported values for x-aw-bits are: %d, %d",
324737f51384SPrasad Singamsetty                    VTD_HOST_AW_39BIT, VTD_HOST_AW_48BIT);
324837f51384SPrasad Singamsetty         return false;
324937f51384SPrasad Singamsetty     }
325037f51384SPrasad Singamsetty 
32516333e93cSRadim Krčmář     return true;
32526333e93cSRadim Krčmář }
32536333e93cSRadim Krčmář 
32541da12ec4SLe Tan static void vtd_realize(DeviceState *dev, Error **errp)
32551da12ec4SLe Tan {
3256ef0e8fc7SEduardo Habkost     MachineState *ms = MACHINE(qdev_get_machine());
325729396ed9SMohammed Gamal     PCMachineState *pcms = PC_MACHINE(ms);
325829396ed9SMohammed Gamal     PCIBus *bus = pcms->bus;
32591da12ec4SLe Tan     IntelIOMMUState *s = INTEL_IOMMU_DEVICE(dev);
32604684a204SPeter Xu     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(dev);
32611da12ec4SLe Tan 
3262fb9f5926SDavid Kiarie     x86_iommu->type = TYPE_INTEL;
32636333e93cSRadim Krčmář 
3264e6b6af05SRadim Krčmář     if (!vtd_decide_config(s, errp)) {
32656333e93cSRadim Krčmář         return;
32666333e93cSRadim Krčmář     }
32676333e93cSRadim Krčmář 
3268b4a4ba0dSPeter Xu     QLIST_INIT(&s->vtd_as_with_notifiers);
32691d9efa73SPeter Xu     qemu_mutex_init(&s->iommu_lock);
32707df953bdSKnut Omang     memset(s->vtd_as_by_bus_num, 0, sizeof(s->vtd_as_by_bus_num));
32711da12ec4SLe Tan     memory_region_init_io(&s->csrmem, OBJECT(s), &vtd_mem_ops, s,
32721da12ec4SLe Tan                           "intel_iommu", DMAR_REG_SIZE);
32731da12ec4SLe Tan     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->csrmem);
3274b5a280c0SLe Tan     /* No corresponding destroy */
3275b5a280c0SLe Tan     s->iotlb = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
3276b5a280c0SLe Tan                                      g_free, g_free);
32777df953bdSKnut Omang     s->vtd_as_by_busptr = g_hash_table_new_full(vtd_uint64_hash, vtd_uint64_equal,
32787df953bdSKnut Omang                                               g_free, g_free);
32791da12ec4SLe Tan     vtd_init(s);
3280621d983aSMarcel Apfelbaum     sysbus_mmio_map(SYS_BUS_DEVICE(s), 0, Q35_HOST_BRIDGE_IOMMU_ADDR);
3281621d983aSMarcel Apfelbaum     pci_setup_iommu(bus, vtd_host_dma_iommu, dev);
3282cb135f59SPeter Xu     /* Pseudo address space under root PCI bus. */
3283cb135f59SPeter Xu     pcms->ioapic_as = vtd_host_dma_iommu(bus, s, Q35_PSEUDO_DEVFN_IOAPIC);
32841da12ec4SLe Tan }
32851da12ec4SLe Tan 
32861da12ec4SLe Tan static void vtd_class_init(ObjectClass *klass, void *data)
32871da12ec4SLe Tan {
32881da12ec4SLe Tan     DeviceClass *dc = DEVICE_CLASS(klass);
32891c7955c4SPeter Xu     X86IOMMUClass *x86_class = X86_IOMMU_CLASS(klass);
32901da12ec4SLe Tan 
32911da12ec4SLe Tan     dc->reset = vtd_reset;
32921da12ec4SLe Tan     dc->vmsd = &vtd_vmstate;
32931da12ec4SLe Tan     dc->props = vtd_properties;
3294621d983aSMarcel Apfelbaum     dc->hotpluggable = false;
32951c7955c4SPeter Xu     x86_class->realize = vtd_realize;
32968b5ed7dfSPeter Xu     x86_class->int_remap = vtd_int_remap;
32978ab5700cSEduardo Habkost     /* Supported by the pc-q35-* machine types */
3298e4f4fb1eSEduardo Habkost     dc->user_creatable = true;
32991da12ec4SLe Tan }
33001da12ec4SLe Tan 
33011da12ec4SLe Tan static const TypeInfo vtd_info = {
33021da12ec4SLe Tan     .name          = TYPE_INTEL_IOMMU_DEVICE,
33031c7955c4SPeter Xu     .parent        = TYPE_X86_IOMMU_DEVICE,
33041da12ec4SLe Tan     .instance_size = sizeof(IntelIOMMUState),
33051da12ec4SLe Tan     .class_init    = vtd_class_init,
33061da12ec4SLe Tan };
33071da12ec4SLe Tan 
33081221a474SAlexey Kardashevskiy static void vtd_iommu_memory_region_class_init(ObjectClass *klass,
33091221a474SAlexey Kardashevskiy                                                      void *data)
33101221a474SAlexey Kardashevskiy {
33111221a474SAlexey Kardashevskiy     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
33121221a474SAlexey Kardashevskiy 
33131221a474SAlexey Kardashevskiy     imrc->translate = vtd_iommu_translate;
33141221a474SAlexey Kardashevskiy     imrc->notify_flag_changed = vtd_iommu_notify_flag_changed;
33151221a474SAlexey Kardashevskiy     imrc->replay = vtd_iommu_replay;
33161221a474SAlexey Kardashevskiy }
33171221a474SAlexey Kardashevskiy 
33181221a474SAlexey Kardashevskiy static const TypeInfo vtd_iommu_memory_region_info = {
33191221a474SAlexey Kardashevskiy     .parent = TYPE_IOMMU_MEMORY_REGION,
33201221a474SAlexey Kardashevskiy     .name = TYPE_INTEL_IOMMU_MEMORY_REGION,
33211221a474SAlexey Kardashevskiy     .class_init = vtd_iommu_memory_region_class_init,
33221221a474SAlexey Kardashevskiy };
33231221a474SAlexey Kardashevskiy 
33241da12ec4SLe Tan static void vtd_register_types(void)
33251da12ec4SLe Tan {
33261da12ec4SLe Tan     type_register_static(&vtd_info);
33271221a474SAlexey Kardashevskiy     type_register_static(&vtd_iommu_memory_region_info);
33281da12ec4SLe Tan }
33291da12ec4SLe Tan 
33301da12ec4SLe Tan type_init(vtd_register_types)
3331