xref: /openbmc/qemu/hw/i386/amd_iommu.c (revision 72b88908d12ee9347d13539c7dd9a252625158d1)
1d29a09caSDavid Kiarie /*
2d29a09caSDavid Kiarie  * QEMU emulation of AMD IOMMU (AMD-Vi)
3d29a09caSDavid Kiarie  *
4d29a09caSDavid Kiarie  * Copyright (C) 2011 Eduard - Gabriel Munteanu
5c8350ebdSDavid Kiarie  * Copyright (C) 2015, 2016 David Kiarie Kahurani
6d29a09caSDavid Kiarie  *
7d29a09caSDavid Kiarie  * This program is free software; you can redistribute it and/or modify
8d29a09caSDavid Kiarie  * it under the terms of the GNU General Public License as published by
9d29a09caSDavid Kiarie  * the Free Software Foundation; either version 2 of the License, or
10d29a09caSDavid Kiarie  * (at your option) any later version.
11d29a09caSDavid Kiarie 
12d29a09caSDavid Kiarie  * This program is distributed in the hope that it will be useful,
13d29a09caSDavid Kiarie  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14d29a09caSDavid Kiarie  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15d29a09caSDavid Kiarie  * GNU General Public License for more details.
16d29a09caSDavid Kiarie 
17d29a09caSDavid Kiarie  * You should have received a copy of the GNU General Public License along
18d29a09caSDavid Kiarie  * with this program; if not, see <http://www.gnu.org/licenses/>.
19d29a09caSDavid Kiarie  *
20d29a09caSDavid Kiarie  * Cache implementation inspired by hw/i386/intel_iommu.c
21d29a09caSDavid Kiarie  */
22d6454270SMarkus Armbruster 
23d29a09caSDavid Kiarie #include "qemu/osdep.h"
24433545d5SPhilippe Mathieu-Daudé #include "hw/i386/pc.h"
25433545d5SPhilippe Mathieu-Daudé #include "hw/pci/msi.h"
26433545d5SPhilippe Mathieu-Daudé #include "hw/pci/pci_bus.h"
27d6454270SMarkus Armbruster #include "migration/vmstate.h"
28433545d5SPhilippe Mathieu-Daudé #include "amd_iommu.h"
29ef0e8fc7SEduardo Habkost #include "qapi/error.h"
30a3276f78SPeter Xu #include "qemu/error-report.h"
31577c470fSSingh, Brijesh #include "hw/i386/apic_internal.h"
32d29a09caSDavid Kiarie #include "trace.h"
33b44159feSSingh, Brijesh #include "hw/i386/apic-msidef.h"
34328a11a0SBui Quang Minh #include "hw/qdev-properties.h"
35b12cb381SSuravee Suthikulpanit #include "kvm/kvm_i386.h"
36d29a09caSDavid Kiarie 
37d29a09caSDavid Kiarie /* used AMD-Vi MMIO registers */
38d29a09caSDavid Kiarie const char *amdvi_mmio_low[] = {
39d29a09caSDavid Kiarie     "AMDVI_MMIO_DEVTAB_BASE",
40d29a09caSDavid Kiarie     "AMDVI_MMIO_CMDBUF_BASE",
41d29a09caSDavid Kiarie     "AMDVI_MMIO_EVTLOG_BASE",
42d29a09caSDavid Kiarie     "AMDVI_MMIO_CONTROL",
43d29a09caSDavid Kiarie     "AMDVI_MMIO_EXCL_BASE",
44d29a09caSDavid Kiarie     "AMDVI_MMIO_EXCL_LIMIT",
45d29a09caSDavid Kiarie     "AMDVI_MMIO_EXT_FEATURES",
46d29a09caSDavid Kiarie     "AMDVI_MMIO_PPR_BASE",
47d29a09caSDavid Kiarie     "UNHANDLED"
48d29a09caSDavid Kiarie };
49d29a09caSDavid Kiarie const char *amdvi_mmio_high[] = {
50d29a09caSDavid Kiarie     "AMDVI_MMIO_COMMAND_HEAD",
51d29a09caSDavid Kiarie     "AMDVI_MMIO_COMMAND_TAIL",
52d29a09caSDavid Kiarie     "AMDVI_MMIO_EVTLOG_HEAD",
53d29a09caSDavid Kiarie     "AMDVI_MMIO_EVTLOG_TAIL",
54d29a09caSDavid Kiarie     "AMDVI_MMIO_STATUS",
55d29a09caSDavid Kiarie     "AMDVI_MMIO_PPR_HEAD",
56d29a09caSDavid Kiarie     "AMDVI_MMIO_PPR_TAIL",
57d29a09caSDavid Kiarie     "UNHANDLED"
58d29a09caSDavid Kiarie };
59d29a09caSDavid Kiarie 
60d29a09caSDavid Kiarie struct AMDVIAddressSpace {
61d29a09caSDavid Kiarie     uint8_t bus_num;            /* bus number                           */
62d29a09caSDavid Kiarie     uint8_t devfn;              /* device function                      */
63d29a09caSDavid Kiarie     AMDVIState *iommu_state;    /* AMDVI - one per machine              */
6453244386SSingh, Brijesh     MemoryRegion root;          /* AMDVI Root memory map region         */
653df9d748SAlexey Kardashevskiy     IOMMUMemoryRegion iommu;    /* Device's address translation region  */
66c1f46999SSuravee Suthikulpanit     MemoryRegion iommu_nodma;   /* Alias of shared nodma memory region  */
67d29a09caSDavid Kiarie     MemoryRegion iommu_ir;      /* Device's interrupt remapping region  */
68d29a09caSDavid Kiarie     AddressSpace as;            /* device's corresponding address space */
69d29a09caSDavid Kiarie };
70d29a09caSDavid Kiarie 
71d29a09caSDavid Kiarie /* AMDVI cache entry */
72d29a09caSDavid Kiarie typedef struct AMDVIIOTLBEntry {
73d29a09caSDavid Kiarie     uint16_t domid;             /* assigned domain id  */
74d29a09caSDavid Kiarie     uint16_t devid;             /* device owning entry */
75d29a09caSDavid Kiarie     uint64_t perms;             /* access permissions  */
76d29a09caSDavid Kiarie     uint64_t translated_addr;   /* translated address  */
77d29a09caSDavid Kiarie     uint64_t page_mask;         /* physical page size  */
78d29a09caSDavid Kiarie } AMDVIIOTLBEntry;
79d29a09caSDavid Kiarie 
amdvi_extended_feature_register(AMDVIState * s)80328a11a0SBui Quang Minh uint64_t amdvi_extended_feature_register(AMDVIState *s)
81328a11a0SBui Quang Minh {
82328a11a0SBui Quang Minh     uint64_t feature = AMDVI_DEFAULT_EXT_FEATURES;
83328a11a0SBui Quang Minh     if (s->xtsup) {
84328a11a0SBui Quang Minh         feature |= AMDVI_FEATURE_XT;
85328a11a0SBui Quang Minh     }
86328a11a0SBui Quang Minh 
87328a11a0SBui Quang Minh     return feature;
88328a11a0SBui Quang Minh }
89328a11a0SBui Quang Minh 
90d29a09caSDavid Kiarie /* configure MMIO registers at startup/reset */
amdvi_set_quad(AMDVIState * s,hwaddr addr,uint64_t val,uint64_t romask,uint64_t w1cmask)91d29a09caSDavid Kiarie static void amdvi_set_quad(AMDVIState *s, hwaddr addr, uint64_t val,
92d29a09caSDavid Kiarie                            uint64_t romask, uint64_t w1cmask)
93d29a09caSDavid Kiarie {
94d29a09caSDavid Kiarie     stq_le_p(&s->mmior[addr], val);
95d29a09caSDavid Kiarie     stq_le_p(&s->romask[addr], romask);
96d29a09caSDavid Kiarie     stq_le_p(&s->w1cmask[addr], w1cmask);
97d29a09caSDavid Kiarie }
98d29a09caSDavid Kiarie 
amdvi_readw(AMDVIState * s,hwaddr addr)99d29a09caSDavid Kiarie static uint16_t amdvi_readw(AMDVIState *s, hwaddr addr)
100d29a09caSDavid Kiarie {
101d29a09caSDavid Kiarie     return lduw_le_p(&s->mmior[addr]);
102d29a09caSDavid Kiarie }
103d29a09caSDavid Kiarie 
amdvi_readl(AMDVIState * s,hwaddr addr)104d29a09caSDavid Kiarie static uint32_t amdvi_readl(AMDVIState *s, hwaddr addr)
105d29a09caSDavid Kiarie {
106d29a09caSDavid Kiarie     return ldl_le_p(&s->mmior[addr]);
107d29a09caSDavid Kiarie }
108d29a09caSDavid Kiarie 
amdvi_readq(AMDVIState * s,hwaddr addr)109d29a09caSDavid Kiarie static uint64_t amdvi_readq(AMDVIState *s, hwaddr addr)
110d29a09caSDavid Kiarie {
111d29a09caSDavid Kiarie     return ldq_le_p(&s->mmior[addr]);
112d29a09caSDavid Kiarie }
113d29a09caSDavid Kiarie 
114d29a09caSDavid Kiarie /* internal write */
amdvi_writeq_raw(AMDVIState * s,hwaddr addr,uint64_t val)115e526ab61SRoman Kapl static void amdvi_writeq_raw(AMDVIState *s, hwaddr addr, uint64_t val)
116d29a09caSDavid Kiarie {
117d29a09caSDavid Kiarie     stq_le_p(&s->mmior[addr], val);
118d29a09caSDavid Kiarie }
119d29a09caSDavid Kiarie 
120d29a09caSDavid Kiarie /* external write */
amdvi_writew(AMDVIState * s,hwaddr addr,uint16_t val)121d29a09caSDavid Kiarie static void amdvi_writew(AMDVIState *s, hwaddr addr, uint16_t val)
122d29a09caSDavid Kiarie {
123d29a09caSDavid Kiarie     uint16_t romask = lduw_le_p(&s->romask[addr]);
124d29a09caSDavid Kiarie     uint16_t w1cmask = lduw_le_p(&s->w1cmask[addr]);
125d29a09caSDavid Kiarie     uint16_t oldval = lduw_le_p(&s->mmior[addr]);
126d29a09caSDavid Kiarie     stw_le_p(&s->mmior[addr],
127d29a09caSDavid Kiarie             ((oldval & romask) | (val & ~romask)) & ~(val & w1cmask));
128d29a09caSDavid Kiarie }
129d29a09caSDavid Kiarie 
amdvi_writel(AMDVIState * s,hwaddr addr,uint32_t val)130d29a09caSDavid Kiarie static void amdvi_writel(AMDVIState *s, hwaddr addr, uint32_t val)
131d29a09caSDavid Kiarie {
132d29a09caSDavid Kiarie     uint32_t romask = ldl_le_p(&s->romask[addr]);
133d29a09caSDavid Kiarie     uint32_t w1cmask = ldl_le_p(&s->w1cmask[addr]);
134d29a09caSDavid Kiarie     uint32_t oldval = ldl_le_p(&s->mmior[addr]);
135d29a09caSDavid Kiarie     stl_le_p(&s->mmior[addr],
136d29a09caSDavid Kiarie             ((oldval & romask) | (val & ~romask)) & ~(val & w1cmask));
137d29a09caSDavid Kiarie }
138d29a09caSDavid Kiarie 
amdvi_writeq(AMDVIState * s,hwaddr addr,uint64_t val)139d29a09caSDavid Kiarie static void amdvi_writeq(AMDVIState *s, hwaddr addr, uint64_t val)
140d29a09caSDavid Kiarie {
141d29a09caSDavid Kiarie     uint64_t romask = ldq_le_p(&s->romask[addr]);
142d29a09caSDavid Kiarie     uint64_t w1cmask = ldq_le_p(&s->w1cmask[addr]);
143d29a09caSDavid Kiarie     uint32_t oldval = ldq_le_p(&s->mmior[addr]);
144d29a09caSDavid Kiarie     stq_le_p(&s->mmior[addr],
145d29a09caSDavid Kiarie             ((oldval & romask) | (val & ~romask)) & ~(val & w1cmask));
146d29a09caSDavid Kiarie }
147d29a09caSDavid Kiarie 
148d29a09caSDavid Kiarie /* OR a 64-bit register with a 64-bit value */
amdvi_test_mask(AMDVIState * s,hwaddr addr,uint64_t val)149d29a09caSDavid Kiarie static bool amdvi_test_mask(AMDVIState *s, hwaddr addr, uint64_t val)
150d29a09caSDavid Kiarie {
151d29a09caSDavid Kiarie     return amdvi_readq(s, addr) | val;
152d29a09caSDavid Kiarie }
153d29a09caSDavid Kiarie 
154d29a09caSDavid Kiarie /* OR a 64-bit register with a 64-bit value storing result in the register */
amdvi_assign_orq(AMDVIState * s,hwaddr addr,uint64_t val)155d29a09caSDavid Kiarie static void amdvi_assign_orq(AMDVIState *s, hwaddr addr, uint64_t val)
156d29a09caSDavid Kiarie {
157d29a09caSDavid Kiarie     amdvi_writeq_raw(s, addr, amdvi_readq(s, addr) | val);
158d29a09caSDavid Kiarie }
159d29a09caSDavid Kiarie 
160d29a09caSDavid Kiarie /* AND a 64-bit register with a 64-bit value storing result in the register */
amdvi_assign_andq(AMDVIState * s,hwaddr addr,uint64_t val)161d29a09caSDavid Kiarie static void amdvi_assign_andq(AMDVIState *s, hwaddr addr, uint64_t val)
162d29a09caSDavid Kiarie {
163d29a09caSDavid Kiarie    amdvi_writeq_raw(s, addr, amdvi_readq(s, addr) & val);
164d29a09caSDavid Kiarie }
165d29a09caSDavid Kiarie 
amdvi_generate_msi_interrupt(AMDVIState * s)166d29a09caSDavid Kiarie static void amdvi_generate_msi_interrupt(AMDVIState *s)
167d29a09caSDavid Kiarie {
1681d5b128cSDavid Kiarie     MSIMessage msg = {};
1691d5b128cSDavid Kiarie     MemTxAttrs attrs = {
1701d5b128cSDavid Kiarie         .requester_id = pci_requester_id(&s->pci.dev)
1711d5b128cSDavid Kiarie     };
172d29a09caSDavid Kiarie 
173d29a09caSDavid Kiarie     if (msi_enabled(&s->pci.dev)) {
174d29a09caSDavid Kiarie         msg = msi_get_message(&s->pci.dev, 0);
175d29a09caSDavid Kiarie         address_space_stl_le(&address_space_memory, msg.address, msg.data,
176d29a09caSDavid Kiarie                              attrs, NULL);
177d29a09caSDavid Kiarie     }
178d29a09caSDavid Kiarie }
179d29a09caSDavid Kiarie 
amdvi_log_event(AMDVIState * s,uint64_t * evt)180d29a09caSDavid Kiarie static void amdvi_log_event(AMDVIState *s, uint64_t *evt)
181d29a09caSDavid Kiarie {
182d29a09caSDavid Kiarie     /* event logging not enabled */
183d29a09caSDavid Kiarie     if (!s->evtlog_enabled || amdvi_test_mask(s, AMDVI_MMIO_STATUS,
184d29a09caSDavid Kiarie         AMDVI_MMIO_STATUS_EVT_OVF)) {
185d29a09caSDavid Kiarie         return;
186d29a09caSDavid Kiarie     }
187d29a09caSDavid Kiarie 
188d29a09caSDavid Kiarie     /* event log buffer full */
189d29a09caSDavid Kiarie     if (s->evtlog_tail >= s->evtlog_len) {
190d29a09caSDavid Kiarie         amdvi_assign_orq(s, AMDVI_MMIO_STATUS, AMDVI_MMIO_STATUS_EVT_OVF);
191d29a09caSDavid Kiarie         /* generate interrupt */
192d29a09caSDavid Kiarie         amdvi_generate_msi_interrupt(s);
193d29a09caSDavid Kiarie         return;
194d29a09caSDavid Kiarie     }
195d29a09caSDavid Kiarie 
196d29a09caSDavid Kiarie     if (dma_memory_write(&address_space_memory, s->evtlog + s->evtlog_tail,
197ba06fe8aSPhilippe Mathieu-Daudé                          evt, AMDVI_EVENT_LEN, MEMTXATTRS_UNSPECIFIED)) {
198d29a09caSDavid Kiarie         trace_amdvi_evntlog_fail(s->evtlog, s->evtlog_tail);
199d29a09caSDavid Kiarie     }
200d29a09caSDavid Kiarie 
201d29a09caSDavid Kiarie     s->evtlog_tail += AMDVI_EVENT_LEN;
202d29a09caSDavid Kiarie     amdvi_assign_orq(s, AMDVI_MMIO_STATUS, AMDVI_MMIO_STATUS_COMP_INT);
203d29a09caSDavid Kiarie     amdvi_generate_msi_interrupt(s);
204d29a09caSDavid Kiarie }
205d29a09caSDavid Kiarie 
amdvi_setevent_bits(uint64_t * buffer,uint64_t value,int start,int length)206d29a09caSDavid Kiarie static void amdvi_setevent_bits(uint64_t *buffer, uint64_t value, int start,
207d29a09caSDavid Kiarie                                 int length)
208d29a09caSDavid Kiarie {
209d29a09caSDavid Kiarie     int index = start / 64, bitpos = start % 64;
2101d5b128cSDavid Kiarie     uint64_t mask = MAKE_64BIT_MASK(start, length);
211d29a09caSDavid Kiarie     buffer[index] &= ~mask;
212d29a09caSDavid Kiarie     buffer[index] |= (value << bitpos) & mask;
213d29a09caSDavid Kiarie }
214d29a09caSDavid Kiarie /*
215d29a09caSDavid Kiarie  * AMDVi event structure
216d29a09caSDavid Kiarie  *    0:15   -> DeviceID
21718aa91cdSWei Huang  *    48:63  -> event type + miscellaneous info
21818aa91cdSWei Huang  *    64:127 -> related address
219d29a09caSDavid Kiarie  */
amdvi_encode_event(uint64_t * evt,uint16_t devid,uint64_t addr,uint16_t info)220d29a09caSDavid Kiarie static void amdvi_encode_event(uint64_t *evt, uint16_t devid, uint64_t addr,
221d29a09caSDavid Kiarie                                uint16_t info)
222d29a09caSDavid Kiarie {
22318aa91cdSWei Huang     evt[0] = 0;
22418aa91cdSWei Huang     evt[1] = 0;
22518aa91cdSWei Huang 
226d29a09caSDavid Kiarie     amdvi_setevent_bits(evt, devid, 0, 16);
22718aa91cdSWei Huang     amdvi_setevent_bits(evt, info, 48, 16);
22818aa91cdSWei Huang     amdvi_setevent_bits(evt, addr, 64, 64);
229d29a09caSDavid Kiarie }
230d29a09caSDavid Kiarie /* log an error encountered during a page walk
231d29a09caSDavid Kiarie  *
232d29a09caSDavid Kiarie  * @addr: virtual address in translation request
233d29a09caSDavid Kiarie  */
amdvi_page_fault(AMDVIState * s,uint16_t devid,hwaddr addr,uint16_t info)234d29a09caSDavid Kiarie static void amdvi_page_fault(AMDVIState *s, uint16_t devid,
235d29a09caSDavid Kiarie                              hwaddr addr, uint16_t info)
236d29a09caSDavid Kiarie {
23718aa91cdSWei Huang     uint64_t evt[2];
238d29a09caSDavid Kiarie 
239d29a09caSDavid Kiarie     info |= AMDVI_EVENT_IOPF_I | AMDVI_EVENT_IOPF;
240d29a09caSDavid Kiarie     amdvi_encode_event(evt, devid, addr, info);
241d29a09caSDavid Kiarie     amdvi_log_event(s, evt);
242d29a09caSDavid Kiarie     pci_word_test_and_set_mask(s->pci.dev.config + PCI_STATUS,
243d29a09caSDavid Kiarie             PCI_STATUS_SIG_TARGET_ABORT);
244d29a09caSDavid Kiarie }
245d29a09caSDavid Kiarie /*
246d29a09caSDavid Kiarie  * log a master abort accessing device table
247d29a09caSDavid Kiarie  *  @devtab : address of device table entry
248d29a09caSDavid Kiarie  *  @info : error flags
249d29a09caSDavid Kiarie  */
amdvi_log_devtab_error(AMDVIState * s,uint16_t devid,hwaddr devtab,uint16_t info)250d29a09caSDavid Kiarie static void amdvi_log_devtab_error(AMDVIState *s, uint16_t devid,
251d29a09caSDavid Kiarie                                    hwaddr devtab, uint16_t info)
252d29a09caSDavid Kiarie {
25318aa91cdSWei Huang     uint64_t evt[2];
254d29a09caSDavid Kiarie 
255d29a09caSDavid Kiarie     info |= AMDVI_EVENT_DEV_TAB_HW_ERROR;
256d29a09caSDavid Kiarie 
257d29a09caSDavid Kiarie     amdvi_encode_event(evt, devid, devtab, info);
258d29a09caSDavid Kiarie     amdvi_log_event(s, evt);
259d29a09caSDavid Kiarie     pci_word_test_and_set_mask(s->pci.dev.config + PCI_STATUS,
260d29a09caSDavid Kiarie             PCI_STATUS_SIG_TARGET_ABORT);
261d29a09caSDavid Kiarie }
262d29a09caSDavid Kiarie /* log an event trying to access command buffer
263d29a09caSDavid Kiarie  *   @addr : address that couldn't be accessed
264d29a09caSDavid Kiarie  */
amdvi_log_command_error(AMDVIState * s,hwaddr addr)265d29a09caSDavid Kiarie static void amdvi_log_command_error(AMDVIState *s, hwaddr addr)
266d29a09caSDavid Kiarie {
26718aa91cdSWei Huang     uint64_t evt[2];
26818aa91cdSWei Huang     uint16_t info = AMDVI_EVENT_COMMAND_HW_ERROR;
269d29a09caSDavid Kiarie 
270d29a09caSDavid Kiarie     amdvi_encode_event(evt, 0, addr, info);
271d29a09caSDavid Kiarie     amdvi_log_event(s, evt);
272d29a09caSDavid Kiarie     pci_word_test_and_set_mask(s->pci.dev.config + PCI_STATUS,
273d29a09caSDavid Kiarie             PCI_STATUS_SIG_TARGET_ABORT);
274d29a09caSDavid Kiarie }
275bad5cfcdSMichael Tokarev /* log an illegal command event
276d29a09caSDavid Kiarie  *   @addr : address of illegal command
277d29a09caSDavid Kiarie  */
amdvi_log_illegalcom_error(AMDVIState * s,uint16_t info,hwaddr addr)278d29a09caSDavid Kiarie static void amdvi_log_illegalcom_error(AMDVIState *s, uint16_t info,
279d29a09caSDavid Kiarie                                        hwaddr addr)
280d29a09caSDavid Kiarie {
28118aa91cdSWei Huang     uint64_t evt[2];
282d29a09caSDavid Kiarie 
283d29a09caSDavid Kiarie     info |= AMDVI_EVENT_ILLEGAL_COMMAND_ERROR;
284d29a09caSDavid Kiarie     amdvi_encode_event(evt, 0, addr, info);
285d29a09caSDavid Kiarie     amdvi_log_event(s, evt);
286d29a09caSDavid Kiarie }
287d29a09caSDavid Kiarie /* log an error accessing device table
288d29a09caSDavid Kiarie  *
289d29a09caSDavid Kiarie  *  @devid : device owning the table entry
290d29a09caSDavid Kiarie  *  @devtab : address of device table entry
291d29a09caSDavid Kiarie  *  @info : error flags
292d29a09caSDavid Kiarie  */
amdvi_log_illegaldevtab_error(AMDVIState * s,uint16_t devid,hwaddr addr,uint16_t info)293d29a09caSDavid Kiarie static void amdvi_log_illegaldevtab_error(AMDVIState *s, uint16_t devid,
294d29a09caSDavid Kiarie                                           hwaddr addr, uint16_t info)
295d29a09caSDavid Kiarie {
29618aa91cdSWei Huang     uint64_t evt[2];
297d29a09caSDavid Kiarie 
298d29a09caSDavid Kiarie     info |= AMDVI_EVENT_ILLEGAL_DEVTAB_ENTRY;
299d29a09caSDavid Kiarie     amdvi_encode_event(evt, devid, addr, info);
300d29a09caSDavid Kiarie     amdvi_log_event(s, evt);
301d29a09caSDavid Kiarie }
302d29a09caSDavid Kiarie /* log an error accessing a PTE entry
303d29a09caSDavid Kiarie  * @addr : address that couldn't be accessed
304d29a09caSDavid Kiarie  */
amdvi_log_pagetab_error(AMDVIState * s,uint16_t devid,hwaddr addr,uint16_t info)305d29a09caSDavid Kiarie static void amdvi_log_pagetab_error(AMDVIState *s, uint16_t devid,
306d29a09caSDavid Kiarie                                     hwaddr addr, uint16_t info)
307d29a09caSDavid Kiarie {
30818aa91cdSWei Huang     uint64_t evt[2];
309d29a09caSDavid Kiarie 
310d29a09caSDavid Kiarie     info |= AMDVI_EVENT_PAGE_TAB_HW_ERROR;
311d29a09caSDavid Kiarie     amdvi_encode_event(evt, devid, addr, info);
312d29a09caSDavid Kiarie     amdvi_log_event(s, evt);
313d29a09caSDavid Kiarie     pci_word_test_and_set_mask(s->pci.dev.config + PCI_STATUS,
314d29a09caSDavid Kiarie              PCI_STATUS_SIG_TARGET_ABORT);
315d29a09caSDavid Kiarie }
316d29a09caSDavid Kiarie 
amdvi_uint64_equal(gconstpointer v1,gconstpointer v2)317d29a09caSDavid Kiarie static gboolean amdvi_uint64_equal(gconstpointer v1, gconstpointer v2)
318d29a09caSDavid Kiarie {
319d29a09caSDavid Kiarie     return *((const uint64_t *)v1) == *((const uint64_t *)v2);
320d29a09caSDavid Kiarie }
321d29a09caSDavid Kiarie 
amdvi_uint64_hash(gconstpointer v)322d29a09caSDavid Kiarie static guint amdvi_uint64_hash(gconstpointer v)
323d29a09caSDavid Kiarie {
324d29a09caSDavid Kiarie     return (guint)*(const uint64_t *)v;
325d29a09caSDavid Kiarie }
326d29a09caSDavid Kiarie 
amdvi_iotlb_lookup(AMDVIState * s,hwaddr addr,uint64_t devid)327d29a09caSDavid Kiarie static AMDVIIOTLBEntry *amdvi_iotlb_lookup(AMDVIState *s, hwaddr addr,
328d29a09caSDavid Kiarie                                            uint64_t devid)
329d29a09caSDavid Kiarie {
330d29a09caSDavid Kiarie     uint64_t key = (addr >> AMDVI_PAGE_SHIFT_4K) |
331d29a09caSDavid Kiarie                    ((uint64_t)(devid) << AMDVI_DEVID_SHIFT);
332d29a09caSDavid Kiarie     return g_hash_table_lookup(s->iotlb, &key);
333d29a09caSDavid Kiarie }
334d29a09caSDavid Kiarie 
amdvi_iotlb_reset(AMDVIState * s)335d29a09caSDavid Kiarie static void amdvi_iotlb_reset(AMDVIState *s)
336d29a09caSDavid Kiarie {
337d29a09caSDavid Kiarie     assert(s->iotlb);
338d29a09caSDavid Kiarie     trace_amdvi_iotlb_reset();
339d29a09caSDavid Kiarie     g_hash_table_remove_all(s->iotlb);
340d29a09caSDavid Kiarie }
341d29a09caSDavid Kiarie 
amdvi_iotlb_remove_by_devid(gpointer key,gpointer value,gpointer user_data)342d29a09caSDavid Kiarie static gboolean amdvi_iotlb_remove_by_devid(gpointer key, gpointer value,
343d29a09caSDavid Kiarie                                             gpointer user_data)
344d29a09caSDavid Kiarie {
345d29a09caSDavid Kiarie     AMDVIIOTLBEntry *entry = (AMDVIIOTLBEntry *)value;
346d29a09caSDavid Kiarie     uint16_t devid = *(uint16_t *)user_data;
347d29a09caSDavid Kiarie     return entry->devid == devid;
348d29a09caSDavid Kiarie }
349d29a09caSDavid Kiarie 
amdvi_iotlb_remove_page(AMDVIState * s,hwaddr addr,uint64_t devid)350d29a09caSDavid Kiarie static void amdvi_iotlb_remove_page(AMDVIState *s, hwaddr addr,
351d29a09caSDavid Kiarie                                     uint64_t devid)
352d29a09caSDavid Kiarie {
353d29a09caSDavid Kiarie     uint64_t key = (addr >> AMDVI_PAGE_SHIFT_4K) |
354d29a09caSDavid Kiarie                    ((uint64_t)(devid) << AMDVI_DEVID_SHIFT);
355d29a09caSDavid Kiarie     g_hash_table_remove(s->iotlb, &key);
356d29a09caSDavid Kiarie }
357d29a09caSDavid Kiarie 
amdvi_update_iotlb(AMDVIState * s,uint16_t devid,uint64_t gpa,IOMMUTLBEntry to_cache,uint16_t domid)358d29a09caSDavid Kiarie static void amdvi_update_iotlb(AMDVIState *s, uint16_t devid,
359d29a09caSDavid Kiarie                                uint64_t gpa, IOMMUTLBEntry to_cache,
360d29a09caSDavid Kiarie                                uint16_t domid)
361d29a09caSDavid Kiarie {
3629a45b076SPeter Maydell     /* don't cache erroneous translations */
3639a45b076SPeter Maydell     if (to_cache.perm != IOMMU_NONE) {
3641d5b128cSDavid Kiarie         AMDVIIOTLBEntry *entry = g_new(AMDVIIOTLBEntry, 1);
3651d5b128cSDavid Kiarie         uint64_t *key = g_new(uint64_t, 1);
366d29a09caSDavid Kiarie         uint64_t gfn = gpa >> AMDVI_PAGE_SHIFT_4K;
367d29a09caSDavid Kiarie 
368d29a09caSDavid Kiarie         trace_amdvi_cache_update(domid, PCI_BUS_NUM(devid), PCI_SLOT(devid),
369d29a09caSDavid Kiarie                 PCI_FUNC(devid), gpa, to_cache.translated_addr);
370d29a09caSDavid Kiarie 
371d29a09caSDavid Kiarie         if (g_hash_table_size(s->iotlb) >= AMDVI_IOTLB_MAX_SIZE) {
372d29a09caSDavid Kiarie             amdvi_iotlb_reset(s);
373d29a09caSDavid Kiarie         }
374d29a09caSDavid Kiarie 
375d29a09caSDavid Kiarie         entry->domid = domid;
376d29a09caSDavid Kiarie         entry->perms = to_cache.perm;
377d29a09caSDavid Kiarie         entry->translated_addr = to_cache.translated_addr;
378d29a09caSDavid Kiarie         entry->page_mask = to_cache.addr_mask;
379d29a09caSDavid Kiarie         *key = gfn | ((uint64_t)(devid) << AMDVI_DEVID_SHIFT);
380d29a09caSDavid Kiarie         g_hash_table_replace(s->iotlb, key, entry);
381d29a09caSDavid Kiarie     }
382d29a09caSDavid Kiarie }
383d29a09caSDavid Kiarie 
amdvi_completion_wait(AMDVIState * s,uint64_t * cmd)384d29a09caSDavid Kiarie static void amdvi_completion_wait(AMDVIState *s, uint64_t *cmd)
385d29a09caSDavid Kiarie {
386d29a09caSDavid Kiarie     /* pad the last 3 bits */
387d29a09caSDavid Kiarie     hwaddr addr = cpu_to_le64(extract64(cmd[0], 3, 49)) << 3;
388d29a09caSDavid Kiarie     uint64_t data = cpu_to_le64(cmd[1]);
389d29a09caSDavid Kiarie 
3902356ff85SWei Huang     if (extract64(cmd[0], 52, 8)) {
391d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
392d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
393d29a09caSDavid Kiarie     }
394d29a09caSDavid Kiarie     if (extract64(cmd[0], 0, 1)) {
395d29a09caSDavid Kiarie         if (dma_memory_write(&address_space_memory, addr, &data,
396ba06fe8aSPhilippe Mathieu-Daudé                              AMDVI_COMPLETION_DATA_SIZE,
397ba06fe8aSPhilippe Mathieu-Daudé                              MEMTXATTRS_UNSPECIFIED)) {
398d29a09caSDavid Kiarie             trace_amdvi_completion_wait_fail(addr);
399d29a09caSDavid Kiarie         }
400d29a09caSDavid Kiarie     }
401d29a09caSDavid Kiarie     /* set completion interrupt */
402d29a09caSDavid Kiarie     if (extract64(cmd[0], 1, 1)) {
403e526ab61SRoman Kapl         amdvi_assign_orq(s, AMDVI_MMIO_STATUS, AMDVI_MMIO_STATUS_COMP_INT);
404d29a09caSDavid Kiarie         /* generate interrupt */
405d29a09caSDavid Kiarie         amdvi_generate_msi_interrupt(s);
406d29a09caSDavid Kiarie     }
407d29a09caSDavid Kiarie     trace_amdvi_completion_wait(addr, data);
408d29a09caSDavid Kiarie }
409d29a09caSDavid Kiarie 
410d29a09caSDavid Kiarie /* log error without aborting since linux seems to be using reserved bits */
amdvi_inval_devtab_entry(AMDVIState * s,uint64_t * cmd)411d29a09caSDavid Kiarie static void amdvi_inval_devtab_entry(AMDVIState *s, uint64_t *cmd)
412d29a09caSDavid Kiarie {
413d29a09caSDavid Kiarie     uint16_t devid = cpu_to_le16((uint16_t)extract64(cmd[0], 0, 16));
414d29a09caSDavid Kiarie 
415d29a09caSDavid Kiarie     /* This command should invalidate internal caches of which there isn't */
4162356ff85SWei Huang     if (extract64(cmd[0], 16, 44) || cmd[1]) {
417d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
418d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
419d29a09caSDavid Kiarie     }
420d29a09caSDavid Kiarie     trace_amdvi_devtab_inval(PCI_BUS_NUM(devid), PCI_SLOT(devid),
421d29a09caSDavid Kiarie                              PCI_FUNC(devid));
422d29a09caSDavid Kiarie }
423d29a09caSDavid Kiarie 
amdvi_complete_ppr(AMDVIState * s,uint64_t * cmd)424d29a09caSDavid Kiarie static void amdvi_complete_ppr(AMDVIState *s, uint64_t *cmd)
425d29a09caSDavid Kiarie {
4262356ff85SWei Huang     if (extract64(cmd[0], 16, 16) ||  extract64(cmd[0], 52, 8) ||
427d29a09caSDavid Kiarie         extract64(cmd[1], 0, 2) || extract64(cmd[1], 3, 29)
4282356ff85SWei Huang         || extract64(cmd[1], 48, 16)) {
429d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
430d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
431d29a09caSDavid Kiarie     }
432d29a09caSDavid Kiarie     trace_amdvi_ppr_exec();
433d29a09caSDavid Kiarie }
434d29a09caSDavid Kiarie 
amdvi_intremap_inval_notify_all(AMDVIState * s,bool global,uint32_t index,uint32_t mask)435f84aad4dSSuravee Suthikulpanit static void amdvi_intremap_inval_notify_all(AMDVIState *s, bool global,
436f84aad4dSSuravee Suthikulpanit                                uint32_t index, uint32_t mask)
437f84aad4dSSuravee Suthikulpanit {
438f84aad4dSSuravee Suthikulpanit     x86_iommu_iec_notify_all(X86_IOMMU_DEVICE(s), global, index, mask);
439f84aad4dSSuravee Suthikulpanit }
440f84aad4dSSuravee Suthikulpanit 
amdvi_inval_all(AMDVIState * s,uint64_t * cmd)441d29a09caSDavid Kiarie static void amdvi_inval_all(AMDVIState *s, uint64_t *cmd)
442d29a09caSDavid Kiarie {
443d29a09caSDavid Kiarie     if (extract64(cmd[0], 0, 60) || cmd[1]) {
444d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
445d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
446d29a09caSDavid Kiarie     }
447d29a09caSDavid Kiarie 
448f84aad4dSSuravee Suthikulpanit     /* Notify global invalidation */
449f84aad4dSSuravee Suthikulpanit     amdvi_intremap_inval_notify_all(s, true, 0, 0);
450f84aad4dSSuravee Suthikulpanit 
451d29a09caSDavid Kiarie     amdvi_iotlb_reset(s);
452d29a09caSDavid Kiarie     trace_amdvi_all_inval();
453d29a09caSDavid Kiarie }
454d29a09caSDavid Kiarie 
amdvi_iotlb_remove_by_domid(gpointer key,gpointer value,gpointer user_data)455d29a09caSDavid Kiarie static gboolean amdvi_iotlb_remove_by_domid(gpointer key, gpointer value,
456d29a09caSDavid Kiarie                                             gpointer user_data)
457d29a09caSDavid Kiarie {
458d29a09caSDavid Kiarie     AMDVIIOTLBEntry *entry = (AMDVIIOTLBEntry *)value;
459d29a09caSDavid Kiarie     uint16_t domid = *(uint16_t *)user_data;
460d29a09caSDavid Kiarie     return entry->domid == domid;
461d29a09caSDavid Kiarie }
462d29a09caSDavid Kiarie 
463d29a09caSDavid Kiarie /* we don't have devid - we can't remove pages by address */
amdvi_inval_pages(AMDVIState * s,uint64_t * cmd)464d29a09caSDavid Kiarie static void amdvi_inval_pages(AMDVIState *s, uint64_t *cmd)
465d29a09caSDavid Kiarie {
466d29a09caSDavid Kiarie     uint16_t domid = cpu_to_le16((uint16_t)extract64(cmd[0], 32, 16));
467d29a09caSDavid Kiarie 
4682356ff85SWei Huang     if (extract64(cmd[0], 20, 12) || extract64(cmd[0], 48, 12) ||
4692356ff85SWei Huang         extract64(cmd[1], 3, 9)) {
470d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
471d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
472d29a09caSDavid Kiarie     }
473d29a09caSDavid Kiarie 
474d29a09caSDavid Kiarie     g_hash_table_foreach_remove(s->iotlb, amdvi_iotlb_remove_by_domid,
475d29a09caSDavid Kiarie                                 &domid);
476d29a09caSDavid Kiarie     trace_amdvi_pages_inval(domid);
477d29a09caSDavid Kiarie }
478d29a09caSDavid Kiarie 
amdvi_prefetch_pages(AMDVIState * s,uint64_t * cmd)479d29a09caSDavid Kiarie static void amdvi_prefetch_pages(AMDVIState *s, uint64_t *cmd)
480d29a09caSDavid Kiarie {
4812356ff85SWei Huang     if (extract64(cmd[0], 16, 8) || extract64(cmd[0], 52, 8) ||
482d29a09caSDavid Kiarie         extract64(cmd[1], 1, 1) || extract64(cmd[1], 3, 1) ||
483d29a09caSDavid Kiarie         extract64(cmd[1], 5, 7)) {
484d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
485d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
486d29a09caSDavid Kiarie     }
487d29a09caSDavid Kiarie 
488d29a09caSDavid Kiarie     trace_amdvi_prefetch_pages();
489d29a09caSDavid Kiarie }
490d29a09caSDavid Kiarie 
amdvi_inval_inttable(AMDVIState * s,uint64_t * cmd)491d29a09caSDavid Kiarie static void amdvi_inval_inttable(AMDVIState *s, uint64_t *cmd)
492d29a09caSDavid Kiarie {
4932356ff85SWei Huang     if (extract64(cmd[0], 16, 44) || cmd[1]) {
494d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
495d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
496d29a09caSDavid Kiarie         return;
497d29a09caSDavid Kiarie     }
498d29a09caSDavid Kiarie 
499f84aad4dSSuravee Suthikulpanit     /* Notify global invalidation */
500f84aad4dSSuravee Suthikulpanit     amdvi_intremap_inval_notify_all(s, true, 0, 0);
501f84aad4dSSuravee Suthikulpanit 
502d29a09caSDavid Kiarie     trace_amdvi_intr_inval();
503d29a09caSDavid Kiarie }
504d29a09caSDavid Kiarie 
505d29a09caSDavid Kiarie /* FIXME: Try to work with the specified size instead of all the pages
506d29a09caSDavid Kiarie  * when the S bit is on
507d29a09caSDavid Kiarie  */
iommu_inval_iotlb(AMDVIState * s,uint64_t * cmd)508d29a09caSDavid Kiarie static void iommu_inval_iotlb(AMDVIState *s, uint64_t *cmd)
509d29a09caSDavid Kiarie {
510d29a09caSDavid Kiarie 
511d29a09caSDavid Kiarie     uint16_t devid = extract64(cmd[0], 0, 16);
5122356ff85SWei Huang     if (extract64(cmd[1], 1, 1) || extract64(cmd[1], 3, 1) ||
5132356ff85SWei Huang         extract64(cmd[1], 6, 6)) {
514d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[0], 60, 4),
515d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
516d29a09caSDavid Kiarie         return;
517d29a09caSDavid Kiarie     }
518d29a09caSDavid Kiarie 
519d29a09caSDavid Kiarie     if (extract64(cmd[1], 0, 1)) {
520d29a09caSDavid Kiarie         g_hash_table_foreach_remove(s->iotlb, amdvi_iotlb_remove_by_devid,
521d29a09caSDavid Kiarie                                     &devid);
522d29a09caSDavid Kiarie     } else {
523d29a09caSDavid Kiarie         amdvi_iotlb_remove_page(s, cpu_to_le64(extract64(cmd[1], 12, 52)) << 12,
524d29a09caSDavid Kiarie                                 cpu_to_le16(extract64(cmd[1], 0, 16)));
525d29a09caSDavid Kiarie     }
526d29a09caSDavid Kiarie     trace_amdvi_iotlb_inval();
527d29a09caSDavid Kiarie }
528d29a09caSDavid Kiarie 
529d29a09caSDavid Kiarie /* not honouring reserved bits is regarded as an illegal command */
amdvi_cmdbuf_exec(AMDVIState * s)530d29a09caSDavid Kiarie static void amdvi_cmdbuf_exec(AMDVIState *s)
531d29a09caSDavid Kiarie {
532d29a09caSDavid Kiarie     uint64_t cmd[2];
533d29a09caSDavid Kiarie 
534d29a09caSDavid Kiarie     if (dma_memory_read(&address_space_memory, s->cmdbuf + s->cmdbuf_head,
535ba06fe8aSPhilippe Mathieu-Daudé                         cmd, AMDVI_COMMAND_SIZE, MEMTXATTRS_UNSPECIFIED)) {
536d29a09caSDavid Kiarie         trace_amdvi_command_read_fail(s->cmdbuf, s->cmdbuf_head);
537d29a09caSDavid Kiarie         amdvi_log_command_error(s, s->cmdbuf + s->cmdbuf_head);
538d29a09caSDavid Kiarie         return;
539d29a09caSDavid Kiarie     }
540d29a09caSDavid Kiarie 
541d29a09caSDavid Kiarie     switch (extract64(cmd[0], 60, 4)) {
542d29a09caSDavid Kiarie     case AMDVI_CMD_COMPLETION_WAIT:
543d29a09caSDavid Kiarie         amdvi_completion_wait(s, cmd);
544d29a09caSDavid Kiarie         break;
545d29a09caSDavid Kiarie     case AMDVI_CMD_INVAL_DEVTAB_ENTRY:
546d29a09caSDavid Kiarie         amdvi_inval_devtab_entry(s, cmd);
547d29a09caSDavid Kiarie         break;
548d29a09caSDavid Kiarie     case AMDVI_CMD_INVAL_AMDVI_PAGES:
549d29a09caSDavid Kiarie         amdvi_inval_pages(s, cmd);
550d29a09caSDavid Kiarie         break;
551d29a09caSDavid Kiarie     case AMDVI_CMD_INVAL_IOTLB_PAGES:
552d29a09caSDavid Kiarie         iommu_inval_iotlb(s, cmd);
553d29a09caSDavid Kiarie         break;
554d29a09caSDavid Kiarie     case AMDVI_CMD_INVAL_INTR_TABLE:
555d29a09caSDavid Kiarie         amdvi_inval_inttable(s, cmd);
556d29a09caSDavid Kiarie         break;
557d29a09caSDavid Kiarie     case AMDVI_CMD_PREFETCH_AMDVI_PAGES:
558d29a09caSDavid Kiarie         amdvi_prefetch_pages(s, cmd);
559d29a09caSDavid Kiarie         break;
560d29a09caSDavid Kiarie     case AMDVI_CMD_COMPLETE_PPR_REQUEST:
561d29a09caSDavid Kiarie         amdvi_complete_ppr(s, cmd);
562d29a09caSDavid Kiarie         break;
563d29a09caSDavid Kiarie     case AMDVI_CMD_INVAL_AMDVI_ALL:
564d29a09caSDavid Kiarie         amdvi_inval_all(s, cmd);
565d29a09caSDavid Kiarie         break;
566d29a09caSDavid Kiarie     default:
567d29a09caSDavid Kiarie         trace_amdvi_unhandled_command(extract64(cmd[1], 60, 4));
568d29a09caSDavid Kiarie         /* log illegal command */
569d29a09caSDavid Kiarie         amdvi_log_illegalcom_error(s, extract64(cmd[1], 60, 4),
570d29a09caSDavid Kiarie                                    s->cmdbuf + s->cmdbuf_head);
571d29a09caSDavid Kiarie     }
572d29a09caSDavid Kiarie }
573d29a09caSDavid Kiarie 
amdvi_cmdbuf_run(AMDVIState * s)574d29a09caSDavid Kiarie static void amdvi_cmdbuf_run(AMDVIState *s)
575d29a09caSDavid Kiarie {
576d29a09caSDavid Kiarie     if (!s->cmdbuf_enabled) {
577d29a09caSDavid Kiarie         trace_amdvi_command_error(amdvi_readq(s, AMDVI_MMIO_CONTROL));
578d29a09caSDavid Kiarie         return;
579d29a09caSDavid Kiarie     }
580d29a09caSDavid Kiarie 
581d29a09caSDavid Kiarie     /* check if there is work to do. */
582d29a09caSDavid Kiarie     while (s->cmdbuf_head != s->cmdbuf_tail) {
583d29a09caSDavid Kiarie         trace_amdvi_command_exec(s->cmdbuf_head, s->cmdbuf_tail, s->cmdbuf);
584d29a09caSDavid Kiarie         amdvi_cmdbuf_exec(s);
585d29a09caSDavid Kiarie         s->cmdbuf_head += AMDVI_COMMAND_SIZE;
586e526ab61SRoman Kapl         amdvi_writeq_raw(s, AMDVI_MMIO_COMMAND_HEAD, s->cmdbuf_head);
587d29a09caSDavid Kiarie 
588d29a09caSDavid Kiarie         /* wrap head pointer */
589d29a09caSDavid Kiarie         if (s->cmdbuf_head >= s->cmdbuf_len * AMDVI_COMMAND_SIZE) {
590d29a09caSDavid Kiarie             s->cmdbuf_head = 0;
591d29a09caSDavid Kiarie         }
592d29a09caSDavid Kiarie     }
593d29a09caSDavid Kiarie }
594d29a09caSDavid Kiarie 
amdvi_mmio_trace(hwaddr addr,unsigned size)595d29a09caSDavid Kiarie static void amdvi_mmio_trace(hwaddr addr, unsigned size)
596d29a09caSDavid Kiarie {
597d29a09caSDavid Kiarie     uint8_t index = (addr & ~0x2000) / 8;
598d29a09caSDavid Kiarie 
599d29a09caSDavid Kiarie     if ((addr & 0x2000)) {
600d29a09caSDavid Kiarie         /* high table */
601d29a09caSDavid Kiarie         index = index >= AMDVI_MMIO_REGS_HIGH ? AMDVI_MMIO_REGS_HIGH : index;
602d29a09caSDavid Kiarie         trace_amdvi_mmio_read(amdvi_mmio_high[index], addr, size, addr & ~0x07);
603d29a09caSDavid Kiarie     } else {
604d29a09caSDavid Kiarie         index = index >= AMDVI_MMIO_REGS_LOW ? AMDVI_MMIO_REGS_LOW : index;
605d9429b84SPrasad J Pandit         trace_amdvi_mmio_read(amdvi_mmio_low[index], addr, size, addr & ~0x07);
606d29a09caSDavid Kiarie     }
607d29a09caSDavid Kiarie }
608d29a09caSDavid Kiarie 
amdvi_mmio_read(void * opaque,hwaddr addr,unsigned size)609d29a09caSDavid Kiarie static uint64_t amdvi_mmio_read(void *opaque, hwaddr addr, unsigned size)
610d29a09caSDavid Kiarie {
611d29a09caSDavid Kiarie     AMDVIState *s = opaque;
612d29a09caSDavid Kiarie 
613d29a09caSDavid Kiarie     uint64_t val = -1;
614d29a09caSDavid Kiarie     if (addr + size > AMDVI_MMIO_SIZE) {
6150d3ef788SEric Blake         trace_amdvi_mmio_read_invalid(AMDVI_MMIO_SIZE, addr, size);
616d29a09caSDavid Kiarie         return (uint64_t)-1;
617d29a09caSDavid Kiarie     }
618d29a09caSDavid Kiarie 
619d29a09caSDavid Kiarie     if (size == 2) {
620d29a09caSDavid Kiarie         val = amdvi_readw(s, addr);
621d29a09caSDavid Kiarie     } else if (size == 4) {
622d29a09caSDavid Kiarie         val = amdvi_readl(s, addr);
623d29a09caSDavid Kiarie     } else if (size == 8) {
624d29a09caSDavid Kiarie         val = amdvi_readq(s, addr);
625d29a09caSDavid Kiarie     }
626d29a09caSDavid Kiarie     amdvi_mmio_trace(addr, size);
627d29a09caSDavid Kiarie 
628d29a09caSDavid Kiarie     return val;
629d29a09caSDavid Kiarie }
630d29a09caSDavid Kiarie 
amdvi_handle_control_write(AMDVIState * s)631d29a09caSDavid Kiarie static void amdvi_handle_control_write(AMDVIState *s)
632d29a09caSDavid Kiarie {
633d29a09caSDavid Kiarie     unsigned long control = amdvi_readq(s, AMDVI_MMIO_CONTROL);
634d29a09caSDavid Kiarie     s->enabled = !!(control & AMDVI_MMIO_CONTROL_AMDVIEN);
635d29a09caSDavid Kiarie 
636d29a09caSDavid Kiarie     s->ats_enabled = !!(control & AMDVI_MMIO_CONTROL_HTTUNEN);
637d29a09caSDavid Kiarie     s->evtlog_enabled = s->enabled && !!(control &
638d29a09caSDavid Kiarie                         AMDVI_MMIO_CONTROL_EVENTLOGEN);
639d29a09caSDavid Kiarie 
640d29a09caSDavid Kiarie     s->evtlog_intr = !!(control & AMDVI_MMIO_CONTROL_EVENTINTEN);
641d29a09caSDavid Kiarie     s->completion_wait_intr = !!(control & AMDVI_MMIO_CONTROL_COMWAITINTEN);
642d29a09caSDavid Kiarie     s->cmdbuf_enabled = s->enabled && !!(control &
643d29a09caSDavid Kiarie                         AMDVI_MMIO_CONTROL_CMDBUFLEN);
644135f866eSSingh, Brijesh     s->ga_enabled = !!(control & AMDVI_MMIO_CONTROL_GAEN);
645d29a09caSDavid Kiarie 
646d29a09caSDavid Kiarie     /* update the flags depending on the control register */
647d29a09caSDavid Kiarie     if (s->cmdbuf_enabled) {
648d29a09caSDavid Kiarie         amdvi_assign_orq(s, AMDVI_MMIO_STATUS, AMDVI_MMIO_STATUS_CMDBUF_RUN);
649d29a09caSDavid Kiarie     } else {
650d29a09caSDavid Kiarie         amdvi_assign_andq(s, AMDVI_MMIO_STATUS, ~AMDVI_MMIO_STATUS_CMDBUF_RUN);
651d29a09caSDavid Kiarie     }
652d29a09caSDavid Kiarie     if (s->evtlog_enabled) {
653d29a09caSDavid Kiarie         amdvi_assign_orq(s, AMDVI_MMIO_STATUS, AMDVI_MMIO_STATUS_EVT_RUN);
654d29a09caSDavid Kiarie     } else {
655d29a09caSDavid Kiarie         amdvi_assign_andq(s, AMDVI_MMIO_STATUS, ~AMDVI_MMIO_STATUS_EVT_RUN);
656d29a09caSDavid Kiarie     }
657d29a09caSDavid Kiarie 
658d29a09caSDavid Kiarie     trace_amdvi_control_status(control);
659d29a09caSDavid Kiarie     amdvi_cmdbuf_run(s);
660d29a09caSDavid Kiarie }
661d29a09caSDavid Kiarie 
amdvi_handle_devtab_write(AMDVIState * s)662d29a09caSDavid Kiarie static inline void amdvi_handle_devtab_write(AMDVIState *s)
663d29a09caSDavid Kiarie 
664d29a09caSDavid Kiarie {
665d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_DEVICE_TABLE);
666d29a09caSDavid Kiarie     s->devtab = (val & AMDVI_MMIO_DEVTAB_BASE_MASK);
667d29a09caSDavid Kiarie 
668d29a09caSDavid Kiarie     /* set device table length */
669d29a09caSDavid Kiarie     s->devtab_len = ((val & AMDVI_MMIO_DEVTAB_SIZE_MASK) + 1 *
670d29a09caSDavid Kiarie                     (AMDVI_MMIO_DEVTAB_SIZE_UNIT /
671d29a09caSDavid Kiarie                      AMDVI_MMIO_DEVTAB_ENTRY_SIZE));
672d29a09caSDavid Kiarie }
673d29a09caSDavid Kiarie 
amdvi_handle_cmdhead_write(AMDVIState * s)674d29a09caSDavid Kiarie static inline void amdvi_handle_cmdhead_write(AMDVIState *s)
675d29a09caSDavid Kiarie {
676d29a09caSDavid Kiarie     s->cmdbuf_head = amdvi_readq(s, AMDVI_MMIO_COMMAND_HEAD)
677d29a09caSDavid Kiarie                      & AMDVI_MMIO_CMDBUF_HEAD_MASK;
678d29a09caSDavid Kiarie     amdvi_cmdbuf_run(s);
679d29a09caSDavid Kiarie }
680d29a09caSDavid Kiarie 
amdvi_handle_cmdbase_write(AMDVIState * s)681d29a09caSDavid Kiarie static inline void amdvi_handle_cmdbase_write(AMDVIState *s)
682d29a09caSDavid Kiarie {
683d29a09caSDavid Kiarie     s->cmdbuf = amdvi_readq(s, AMDVI_MMIO_COMMAND_BASE)
684d29a09caSDavid Kiarie                 & AMDVI_MMIO_CMDBUF_BASE_MASK;
685d29a09caSDavid Kiarie     s->cmdbuf_len = 1UL << (amdvi_readq(s, AMDVI_MMIO_CMDBUF_SIZE_BYTE)
686d29a09caSDavid Kiarie                     & AMDVI_MMIO_CMDBUF_SIZE_MASK);
687d29a09caSDavid Kiarie     s->cmdbuf_head = s->cmdbuf_tail = 0;
688d29a09caSDavid Kiarie }
689d29a09caSDavid Kiarie 
amdvi_handle_cmdtail_write(AMDVIState * s)690d29a09caSDavid Kiarie static inline void amdvi_handle_cmdtail_write(AMDVIState *s)
691d29a09caSDavid Kiarie {
692d29a09caSDavid Kiarie     s->cmdbuf_tail = amdvi_readq(s, AMDVI_MMIO_COMMAND_TAIL)
693d29a09caSDavid Kiarie                      & AMDVI_MMIO_CMDBUF_TAIL_MASK;
694d29a09caSDavid Kiarie     amdvi_cmdbuf_run(s);
695d29a09caSDavid Kiarie }
696d29a09caSDavid Kiarie 
amdvi_handle_excllim_write(AMDVIState * s)697d29a09caSDavid Kiarie static inline void amdvi_handle_excllim_write(AMDVIState *s)
698d29a09caSDavid Kiarie {
699d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_EXCL_LIMIT);
700d29a09caSDavid Kiarie     s->excl_limit = (val & AMDVI_MMIO_EXCL_LIMIT_MASK) |
701d29a09caSDavid Kiarie                     AMDVI_MMIO_EXCL_LIMIT_LOW;
702d29a09caSDavid Kiarie }
703d29a09caSDavid Kiarie 
amdvi_handle_evtbase_write(AMDVIState * s)704d29a09caSDavid Kiarie static inline void amdvi_handle_evtbase_write(AMDVIState *s)
705d29a09caSDavid Kiarie {
706d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_EVENT_BASE);
707d29a09caSDavid Kiarie     s->evtlog = val & AMDVI_MMIO_EVTLOG_BASE_MASK;
708d29a09caSDavid Kiarie     s->evtlog_len = 1UL << (amdvi_readq(s, AMDVI_MMIO_EVTLOG_SIZE_BYTE)
709d29a09caSDavid Kiarie                     & AMDVI_MMIO_EVTLOG_SIZE_MASK);
710d29a09caSDavid Kiarie }
711d29a09caSDavid Kiarie 
amdvi_handle_evttail_write(AMDVIState * s)712d29a09caSDavid Kiarie static inline void amdvi_handle_evttail_write(AMDVIState *s)
713d29a09caSDavid Kiarie {
714d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_EVENT_TAIL);
715d29a09caSDavid Kiarie     s->evtlog_tail = val & AMDVI_MMIO_EVTLOG_TAIL_MASK;
716d29a09caSDavid Kiarie }
717d29a09caSDavid Kiarie 
amdvi_handle_evthead_write(AMDVIState * s)718d29a09caSDavid Kiarie static inline void amdvi_handle_evthead_write(AMDVIState *s)
719d29a09caSDavid Kiarie {
720d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_EVENT_HEAD);
721d29a09caSDavid Kiarie     s->evtlog_head = val & AMDVI_MMIO_EVTLOG_HEAD_MASK;
722d29a09caSDavid Kiarie }
723d29a09caSDavid Kiarie 
amdvi_handle_pprbase_write(AMDVIState * s)724d29a09caSDavid Kiarie static inline void amdvi_handle_pprbase_write(AMDVIState *s)
725d29a09caSDavid Kiarie {
726d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_PPR_BASE);
727d29a09caSDavid Kiarie     s->ppr_log = val & AMDVI_MMIO_PPRLOG_BASE_MASK;
728d29a09caSDavid Kiarie     s->pprlog_len = 1UL << (amdvi_readq(s, AMDVI_MMIO_PPRLOG_SIZE_BYTE)
729d29a09caSDavid Kiarie                     & AMDVI_MMIO_PPRLOG_SIZE_MASK);
730d29a09caSDavid Kiarie }
731d29a09caSDavid Kiarie 
amdvi_handle_pprhead_write(AMDVIState * s)732d29a09caSDavid Kiarie static inline void amdvi_handle_pprhead_write(AMDVIState *s)
733d29a09caSDavid Kiarie {
734d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_PPR_HEAD);
735d29a09caSDavid Kiarie     s->pprlog_head = val & AMDVI_MMIO_PPRLOG_HEAD_MASK;
736d29a09caSDavid Kiarie }
737d29a09caSDavid Kiarie 
amdvi_handle_pprtail_write(AMDVIState * s)738d29a09caSDavid Kiarie static inline void amdvi_handle_pprtail_write(AMDVIState *s)
739d29a09caSDavid Kiarie {
740d29a09caSDavid Kiarie     uint64_t val = amdvi_readq(s, AMDVI_MMIO_PPR_TAIL);
741d29a09caSDavid Kiarie     s->pprlog_tail = val & AMDVI_MMIO_PPRLOG_TAIL_MASK;
742d29a09caSDavid Kiarie }
743d29a09caSDavid Kiarie 
744d29a09caSDavid Kiarie /* FIXME: something might go wrong if System Software writes in chunks
745d29a09caSDavid Kiarie  * of one byte but linux writes in chunks of 4 bytes so currently it
746d29a09caSDavid Kiarie  * works correctly with linux but will definitely be busted if software
747d29a09caSDavid Kiarie  * reads/writes 8 bytes
748d29a09caSDavid Kiarie  */
amdvi_mmio_reg_write(AMDVIState * s,unsigned size,uint64_t val,hwaddr addr)749d29a09caSDavid Kiarie static void amdvi_mmio_reg_write(AMDVIState *s, unsigned size, uint64_t val,
750d29a09caSDavid Kiarie                                  hwaddr addr)
751d29a09caSDavid Kiarie {
752d29a09caSDavid Kiarie     if (size == 2) {
753d29a09caSDavid Kiarie         amdvi_writew(s, addr, val);
754d29a09caSDavid Kiarie     } else if (size == 4) {
755d29a09caSDavid Kiarie         amdvi_writel(s, addr, val);
756d29a09caSDavid Kiarie     } else if (size == 8) {
757d29a09caSDavid Kiarie         amdvi_writeq(s, addr, val);
758d29a09caSDavid Kiarie     }
759d29a09caSDavid Kiarie }
760d29a09caSDavid Kiarie 
amdvi_mmio_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)761d29a09caSDavid Kiarie static void amdvi_mmio_write(void *opaque, hwaddr addr, uint64_t val,
762d29a09caSDavid Kiarie                              unsigned size)
763d29a09caSDavid Kiarie {
764d29a09caSDavid Kiarie     AMDVIState *s = opaque;
765d29a09caSDavid Kiarie     unsigned long offset = addr & 0x07;
766d29a09caSDavid Kiarie 
767d29a09caSDavid Kiarie     if (addr + size > AMDVI_MMIO_SIZE) {
768d29a09caSDavid Kiarie         trace_amdvi_mmio_write("error: addr outside region: max ",
769d29a09caSDavid Kiarie                 (uint64_t)AMDVI_MMIO_SIZE, size, val, offset);
770d29a09caSDavid Kiarie         return;
771d29a09caSDavid Kiarie     }
772d29a09caSDavid Kiarie 
773d29a09caSDavid Kiarie     amdvi_mmio_trace(addr, size);
774d29a09caSDavid Kiarie     switch (addr & ~0x07) {
775d29a09caSDavid Kiarie     case AMDVI_MMIO_CONTROL:
776d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
777d29a09caSDavid Kiarie         amdvi_handle_control_write(s);
778d29a09caSDavid Kiarie         break;
779d29a09caSDavid Kiarie     case AMDVI_MMIO_DEVICE_TABLE:
780d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
781d29a09caSDavid Kiarie        /*  set device table address
782d29a09caSDavid Kiarie         *   This also suffers from inability to tell whether software
783d29a09caSDavid Kiarie         *   is done writing
784d29a09caSDavid Kiarie         */
785d29a09caSDavid Kiarie         if (offset || (size == 8)) {
786d29a09caSDavid Kiarie             amdvi_handle_devtab_write(s);
787d29a09caSDavid Kiarie         }
788d29a09caSDavid Kiarie         break;
789d29a09caSDavid Kiarie     case AMDVI_MMIO_COMMAND_HEAD:
790d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
791d29a09caSDavid Kiarie         amdvi_handle_cmdhead_write(s);
792d29a09caSDavid Kiarie         break;
793d29a09caSDavid Kiarie     case AMDVI_MMIO_COMMAND_BASE:
794d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
795d29a09caSDavid Kiarie         /* FIXME - make sure System Software has finished writing in case
796d29a09caSDavid Kiarie          * it writes in chucks less than 8 bytes in a robust way.As for
797d29a09caSDavid Kiarie          * now, this hacks works for the linux driver
798d29a09caSDavid Kiarie          */
799d29a09caSDavid Kiarie         if (offset || (size == 8)) {
800d29a09caSDavid Kiarie             amdvi_handle_cmdbase_write(s);
801d29a09caSDavid Kiarie         }
802d29a09caSDavid Kiarie         break;
803d29a09caSDavid Kiarie     case AMDVI_MMIO_COMMAND_TAIL:
804d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
805d29a09caSDavid Kiarie         amdvi_handle_cmdtail_write(s);
806d29a09caSDavid Kiarie         break;
807d29a09caSDavid Kiarie     case AMDVI_MMIO_EVENT_BASE:
808d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
809d29a09caSDavid Kiarie         amdvi_handle_evtbase_write(s);
810d29a09caSDavid Kiarie         break;
811d29a09caSDavid Kiarie     case AMDVI_MMIO_EVENT_HEAD:
812d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
813d29a09caSDavid Kiarie         amdvi_handle_evthead_write(s);
814d29a09caSDavid Kiarie         break;
815d29a09caSDavid Kiarie     case AMDVI_MMIO_EVENT_TAIL:
816d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
817d29a09caSDavid Kiarie         amdvi_handle_evttail_write(s);
818d29a09caSDavid Kiarie         break;
819d29a09caSDavid Kiarie     case AMDVI_MMIO_EXCL_LIMIT:
820d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
821d29a09caSDavid Kiarie         amdvi_handle_excllim_write(s);
822d29a09caSDavid Kiarie         break;
823d29a09caSDavid Kiarie         /* PPR log base - unused for now */
824d29a09caSDavid Kiarie     case AMDVI_MMIO_PPR_BASE:
825d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
826d29a09caSDavid Kiarie         amdvi_handle_pprbase_write(s);
827d29a09caSDavid Kiarie         break;
828d29a09caSDavid Kiarie         /* PPR log head - also unused for now */
829d29a09caSDavid Kiarie     case AMDVI_MMIO_PPR_HEAD:
830d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
831d29a09caSDavid Kiarie         amdvi_handle_pprhead_write(s);
832d29a09caSDavid Kiarie         break;
833d29a09caSDavid Kiarie         /* PPR log tail - unused for now */
834d29a09caSDavid Kiarie     case AMDVI_MMIO_PPR_TAIL:
835d29a09caSDavid Kiarie         amdvi_mmio_reg_write(s, size, val, addr);
836d29a09caSDavid Kiarie         amdvi_handle_pprtail_write(s);
837d29a09caSDavid Kiarie         break;
838d29a09caSDavid Kiarie     }
839d29a09caSDavid Kiarie }
840d29a09caSDavid Kiarie 
amdvi_get_perms(uint64_t entry)841d29a09caSDavid Kiarie static inline uint64_t amdvi_get_perms(uint64_t entry)
842d29a09caSDavid Kiarie {
843d29a09caSDavid Kiarie     return (entry & (AMDVI_DEV_PERM_READ | AMDVI_DEV_PERM_WRITE)) >>
844d29a09caSDavid Kiarie            AMDVI_DEV_PERM_SHIFT;
845d29a09caSDavid Kiarie }
846d29a09caSDavid Kiarie 
847470506b5SSingh, Brijesh /* validate that reserved bits are honoured */
amdvi_validate_dte(AMDVIState * s,uint16_t devid,uint64_t * dte)848d29a09caSDavid Kiarie static bool amdvi_validate_dte(AMDVIState *s, uint16_t devid,
849d29a09caSDavid Kiarie                                uint64_t *dte)
850d29a09caSDavid Kiarie {
851d29a09caSDavid Kiarie     if ((dte[0] & AMDVI_DTE_LOWER_QUAD_RESERVED)
852d29a09caSDavid Kiarie         || (dte[1] & AMDVI_DTE_MIDDLE_QUAD_RESERVED)
853d29a09caSDavid Kiarie         || (dte[2] & AMDVI_DTE_UPPER_QUAD_RESERVED) || dte[3]) {
854d29a09caSDavid Kiarie         amdvi_log_illegaldevtab_error(s, devid,
855d29a09caSDavid Kiarie                                       s->devtab +
856d29a09caSDavid Kiarie                                       devid * AMDVI_DEVTAB_ENTRY_SIZE, 0);
857d29a09caSDavid Kiarie         return false;
858d29a09caSDavid Kiarie     }
859d29a09caSDavid Kiarie 
860470506b5SSingh, Brijesh     return true;
861d29a09caSDavid Kiarie }
862d29a09caSDavid Kiarie 
863d29a09caSDavid Kiarie /* get a device table entry given the devid */
amdvi_get_dte(AMDVIState * s,int devid,uint64_t * entry)864d29a09caSDavid Kiarie static bool amdvi_get_dte(AMDVIState *s, int devid, uint64_t *entry)
865d29a09caSDavid Kiarie {
866d29a09caSDavid Kiarie     uint32_t offset = devid * AMDVI_DEVTAB_ENTRY_SIZE;
867d29a09caSDavid Kiarie 
868d29a09caSDavid Kiarie     if (dma_memory_read(&address_space_memory, s->devtab + offset, entry,
869ba06fe8aSPhilippe Mathieu-Daudé                         AMDVI_DEVTAB_ENTRY_SIZE, MEMTXATTRS_UNSPECIFIED)) {
870d29a09caSDavid Kiarie         trace_amdvi_dte_get_fail(s->devtab, offset);
871d29a09caSDavid Kiarie         /* log error accessing dte */
872d29a09caSDavid Kiarie         amdvi_log_devtab_error(s, devid, s->devtab + offset, 0);
873d29a09caSDavid Kiarie         return false;
874d29a09caSDavid Kiarie     }
875d29a09caSDavid Kiarie 
876d29a09caSDavid Kiarie     *entry = le64_to_cpu(*entry);
877d29a09caSDavid Kiarie     if (!amdvi_validate_dte(s, devid, entry)) {
878d29a09caSDavid Kiarie         trace_amdvi_invalid_dte(entry[0]);
879d29a09caSDavid Kiarie         return false;
880d29a09caSDavid Kiarie     }
881d29a09caSDavid Kiarie 
882d29a09caSDavid Kiarie     return true;
883d29a09caSDavid Kiarie }
884d29a09caSDavid Kiarie 
885d29a09caSDavid Kiarie /* get pte translation mode */
get_pte_translation_mode(uint64_t pte)886d29a09caSDavid Kiarie static inline uint8_t get_pte_translation_mode(uint64_t pte)
887d29a09caSDavid Kiarie {
888d29a09caSDavid Kiarie     return (pte >> AMDVI_DEV_MODE_RSHIFT) & AMDVI_DEV_MODE_MASK;
889d29a09caSDavid Kiarie }
890d29a09caSDavid Kiarie 
pte_override_page_mask(uint64_t pte)891d29a09caSDavid Kiarie static inline uint64_t pte_override_page_mask(uint64_t pte)
892d29a09caSDavid Kiarie {
8935d31e1e5SJean-Philippe Brucker     uint8_t page_mask = 13;
8945d31e1e5SJean-Philippe Brucker     uint64_t addr = (pte & AMDVI_DEV_PT_ROOT_MASK) >> 12;
895d29a09caSDavid Kiarie     /* find the first zero bit */
896d29a09caSDavid Kiarie     while (addr & 1) {
897d29a09caSDavid Kiarie         page_mask++;
898d29a09caSDavid Kiarie         addr = addr >> 1;
899d29a09caSDavid Kiarie     }
900d29a09caSDavid Kiarie 
901d29a09caSDavid Kiarie     return ~((1ULL << page_mask) - 1);
902d29a09caSDavid Kiarie }
903d29a09caSDavid Kiarie 
pte_get_page_mask(uint64_t oldlevel)904d29a09caSDavid Kiarie static inline uint64_t pte_get_page_mask(uint64_t oldlevel)
905d29a09caSDavid Kiarie {
906d29a09caSDavid Kiarie     return ~((1UL << ((oldlevel * 9) + 3)) - 1);
907d29a09caSDavid Kiarie }
908d29a09caSDavid Kiarie 
amdvi_get_pte_entry(AMDVIState * s,uint64_t pte_addr,uint16_t devid)909d29a09caSDavid Kiarie static inline uint64_t amdvi_get_pte_entry(AMDVIState *s, uint64_t pte_addr,
910d29a09caSDavid Kiarie                                           uint16_t devid)
911d29a09caSDavid Kiarie {
912d29a09caSDavid Kiarie     uint64_t pte;
913d29a09caSDavid Kiarie 
914ba06fe8aSPhilippe Mathieu-Daudé     if (dma_memory_read(&address_space_memory, pte_addr,
915ba06fe8aSPhilippe Mathieu-Daudé                         &pte, sizeof(pte), MEMTXATTRS_UNSPECIFIED)) {
916d29a09caSDavid Kiarie         trace_amdvi_get_pte_hwerror(pte_addr);
917d29a09caSDavid Kiarie         amdvi_log_pagetab_error(s, devid, pte_addr, 0);
918d29a09caSDavid Kiarie         pte = 0;
919d29a09caSDavid Kiarie         return pte;
920d29a09caSDavid Kiarie     }
921d29a09caSDavid Kiarie 
922d29a09caSDavid Kiarie     pte = le64_to_cpu(pte);
923d29a09caSDavid Kiarie     return pte;
924d29a09caSDavid Kiarie }
925d29a09caSDavid Kiarie 
amdvi_page_walk(AMDVIAddressSpace * as,uint64_t * dte,IOMMUTLBEntry * ret,unsigned perms,hwaddr addr)926d29a09caSDavid Kiarie static void amdvi_page_walk(AMDVIAddressSpace *as, uint64_t *dte,
927d29a09caSDavid Kiarie                             IOMMUTLBEntry *ret, unsigned perms,
928d29a09caSDavid Kiarie                             hwaddr addr)
929d29a09caSDavid Kiarie {
930d29a09caSDavid Kiarie     unsigned level, present, pte_perms, oldlevel;
931d29a09caSDavid Kiarie     uint64_t pte = dte[0], pte_addr, page_mask;
932d29a09caSDavid Kiarie 
933d29a09caSDavid Kiarie     /* make sure the DTE has TV = 1 */
934d29a09caSDavid Kiarie     if (pte & AMDVI_DEV_TRANSLATION_VALID) {
935d29a09caSDavid Kiarie         level = get_pte_translation_mode(pte);
936d29a09caSDavid Kiarie         if (level >= 7) {
937d29a09caSDavid Kiarie             trace_amdvi_mode_invalid(level, addr);
938d29a09caSDavid Kiarie             return;
939d29a09caSDavid Kiarie         }
940d29a09caSDavid Kiarie         if (level == 0) {
941d29a09caSDavid Kiarie             goto no_remap;
942d29a09caSDavid Kiarie         }
943d29a09caSDavid Kiarie 
944d29a09caSDavid Kiarie         /* we are at the leaf page table or page table encodes a huge page */
94517e6ffa6SPaolo Bonzini         do {
946d29a09caSDavid Kiarie             pte_perms = amdvi_get_perms(pte);
947d29a09caSDavid Kiarie             present = pte & 1;
948d29a09caSDavid Kiarie             if (!present || perms != (perms & pte_perms)) {
949d29a09caSDavid Kiarie                 amdvi_page_fault(as->iommu_state, as->devfn, addr, perms);
950d29a09caSDavid Kiarie                 trace_amdvi_page_fault(addr);
951d29a09caSDavid Kiarie                 return;
952d29a09caSDavid Kiarie             }
953d29a09caSDavid Kiarie 
954d29a09caSDavid Kiarie             /* go to the next lower level */
955d29a09caSDavid Kiarie             pte_addr = pte & AMDVI_DEV_PT_ROOT_MASK;
956d29a09caSDavid Kiarie             /* add offset and load pte */
957d29a09caSDavid Kiarie             pte_addr += ((addr >> (3 + 9 * level)) & 0x1FF) << 3;
958d29a09caSDavid Kiarie             pte = amdvi_get_pte_entry(as->iommu_state, pte_addr, as->devfn);
959d29a09caSDavid Kiarie             if (!pte) {
960d29a09caSDavid Kiarie                 return;
961d29a09caSDavid Kiarie             }
962d29a09caSDavid Kiarie             oldlevel = level;
963d29a09caSDavid Kiarie             level = get_pte_translation_mode(pte);
96417e6ffa6SPaolo Bonzini         } while (level > 0 && level < 7);
965d29a09caSDavid Kiarie 
966d29a09caSDavid Kiarie         if (level == 0x7) {
967d29a09caSDavid Kiarie             page_mask = pte_override_page_mask(pte);
968d29a09caSDavid Kiarie         } else {
969d29a09caSDavid Kiarie             page_mask = pte_get_page_mask(oldlevel);
970d29a09caSDavid Kiarie         }
971d29a09caSDavid Kiarie 
972d29a09caSDavid Kiarie         /* get access permissions from pte */
973d29a09caSDavid Kiarie         ret->iova = addr & page_mask;
974d29a09caSDavid Kiarie         ret->translated_addr = (pte & AMDVI_DEV_PT_ROOT_MASK) & page_mask;
975d29a09caSDavid Kiarie         ret->addr_mask = ~page_mask;
976d29a09caSDavid Kiarie         ret->perm = amdvi_get_perms(pte);
977d29a09caSDavid Kiarie         return;
978d29a09caSDavid Kiarie     }
979d29a09caSDavid Kiarie no_remap:
980d29a09caSDavid Kiarie     ret->iova = addr & AMDVI_PAGE_MASK_4K;
981d29a09caSDavid Kiarie     ret->translated_addr = addr & AMDVI_PAGE_MASK_4K;
982d29a09caSDavid Kiarie     ret->addr_mask = ~AMDVI_PAGE_MASK_4K;
983d29a09caSDavid Kiarie     ret->perm = amdvi_get_perms(pte);
984d29a09caSDavid Kiarie }
985d29a09caSDavid Kiarie 
amdvi_do_translate(AMDVIAddressSpace * as,hwaddr addr,bool is_write,IOMMUTLBEntry * ret)986d29a09caSDavid Kiarie static void amdvi_do_translate(AMDVIAddressSpace *as, hwaddr addr,
987d29a09caSDavid Kiarie                                bool is_write, IOMMUTLBEntry *ret)
988d29a09caSDavid Kiarie {
989d29a09caSDavid Kiarie     AMDVIState *s = as->iommu_state;
990d29a09caSDavid Kiarie     uint16_t devid = PCI_BUILD_BDF(as->bus_num, as->devfn);
991d29a09caSDavid Kiarie     AMDVIIOTLBEntry *iotlb_entry = amdvi_iotlb_lookup(s, addr, devid);
992d29a09caSDavid Kiarie     uint64_t entry[4];
993d29a09caSDavid Kiarie 
994d29a09caSDavid Kiarie     if (iotlb_entry) {
995d29a09caSDavid Kiarie         trace_amdvi_iotlb_hit(PCI_BUS_NUM(devid), PCI_SLOT(devid),
996d29a09caSDavid Kiarie                 PCI_FUNC(devid), addr, iotlb_entry->translated_addr);
997d29a09caSDavid Kiarie         ret->iova = addr & ~iotlb_entry->page_mask;
998d29a09caSDavid Kiarie         ret->translated_addr = iotlb_entry->translated_addr;
999d29a09caSDavid Kiarie         ret->addr_mask = iotlb_entry->page_mask;
1000d29a09caSDavid Kiarie         ret->perm = iotlb_entry->perms;
1001d29a09caSDavid Kiarie         return;
1002d29a09caSDavid Kiarie     }
1003d29a09caSDavid Kiarie 
1004d29a09caSDavid Kiarie     if (!amdvi_get_dte(s, devid, entry)) {
1005470506b5SSingh, Brijesh         return;
1006470506b5SSingh, Brijesh     }
1007470506b5SSingh, Brijesh 
1008470506b5SSingh, Brijesh     /* devices with V = 0 are not translated */
1009470506b5SSingh, Brijesh     if (!(entry[0] & AMDVI_DEV_VALID)) {
1010d29a09caSDavid Kiarie         goto out;
1011d29a09caSDavid Kiarie     }
1012d29a09caSDavid Kiarie 
1013d29a09caSDavid Kiarie     amdvi_page_walk(as, entry, ret,
1014d29a09caSDavid Kiarie                     is_write ? AMDVI_PERM_WRITE : AMDVI_PERM_READ, addr);
1015d29a09caSDavid Kiarie 
1016d29a09caSDavid Kiarie     amdvi_update_iotlb(s, devid, addr, *ret,
1017d29a09caSDavid Kiarie                        entry[1] & AMDVI_DEV_DOMID_ID_MASK);
1018d29a09caSDavid Kiarie     return;
1019d29a09caSDavid Kiarie 
1020d29a09caSDavid Kiarie out:
1021d29a09caSDavid Kiarie     ret->iova = addr & AMDVI_PAGE_MASK_4K;
1022d29a09caSDavid Kiarie     ret->translated_addr = addr & AMDVI_PAGE_MASK_4K;
1023d29a09caSDavid Kiarie     ret->addr_mask = ~AMDVI_PAGE_MASK_4K;
1024d29a09caSDavid Kiarie     ret->perm = IOMMU_RW;
1025d29a09caSDavid Kiarie }
1026d29a09caSDavid Kiarie 
amdvi_is_interrupt_addr(hwaddr addr)1027d29a09caSDavid Kiarie static inline bool amdvi_is_interrupt_addr(hwaddr addr)
1028d29a09caSDavid Kiarie {
1029d29a09caSDavid Kiarie     return addr >= AMDVI_INT_ADDR_FIRST && addr <= AMDVI_INT_ADDR_LAST;
1030d29a09caSDavid Kiarie }
1031d29a09caSDavid Kiarie 
amdvi_translate(IOMMUMemoryRegion * iommu,hwaddr addr,IOMMUAccessFlags flag,int iommu_idx)10323df9d748SAlexey Kardashevskiy static IOMMUTLBEntry amdvi_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
10332c91bcf2SPeter Maydell                                      IOMMUAccessFlags flag, int iommu_idx)
1034d29a09caSDavid Kiarie {
1035d29a09caSDavid Kiarie     AMDVIAddressSpace *as = container_of(iommu, AMDVIAddressSpace, iommu);
1036d29a09caSDavid Kiarie     AMDVIState *s = as->iommu_state;
1037d29a09caSDavid Kiarie     IOMMUTLBEntry ret = {
1038d29a09caSDavid Kiarie         .target_as = &address_space_memory,
1039d29a09caSDavid Kiarie         .iova = addr,
1040d29a09caSDavid Kiarie         .translated_addr = 0,
1041d29a09caSDavid Kiarie         .addr_mask = ~(hwaddr)0,
1042d29a09caSDavid Kiarie         .perm = IOMMU_NONE
1043d29a09caSDavid Kiarie     };
1044d29a09caSDavid Kiarie 
1045d29a09caSDavid Kiarie     if (!s->enabled) {
1046d29a09caSDavid Kiarie         /* AMDVI disabled - corresponds to iommu=off not
1047d29a09caSDavid Kiarie          * failure to provide any parameter
1048d29a09caSDavid Kiarie          */
1049d29a09caSDavid Kiarie         ret.iova = addr & AMDVI_PAGE_MASK_4K;
1050d29a09caSDavid Kiarie         ret.translated_addr = addr & AMDVI_PAGE_MASK_4K;
1051d29a09caSDavid Kiarie         ret.addr_mask = ~AMDVI_PAGE_MASK_4K;
1052d29a09caSDavid Kiarie         ret.perm = IOMMU_RW;
1053d29a09caSDavid Kiarie         return ret;
1054d29a09caSDavid Kiarie     } else if (amdvi_is_interrupt_addr(addr)) {
1055d29a09caSDavid Kiarie         ret.iova = addr & AMDVI_PAGE_MASK_4K;
1056d29a09caSDavid Kiarie         ret.translated_addr = addr & AMDVI_PAGE_MASK_4K;
1057d29a09caSDavid Kiarie         ret.addr_mask = ~AMDVI_PAGE_MASK_4K;
1058d29a09caSDavid Kiarie         ret.perm = IOMMU_WO;
1059d29a09caSDavid Kiarie         return ret;
1060d29a09caSDavid Kiarie     }
1061d29a09caSDavid Kiarie 
1062bf55b7afSPeter Xu     amdvi_do_translate(as, addr, flag & IOMMU_WO, &ret);
1063d29a09caSDavid Kiarie     trace_amdvi_translation_result(as->bus_num, PCI_SLOT(as->devfn),
1064d29a09caSDavid Kiarie             PCI_FUNC(as->devfn), addr, ret.translated_addr);
1065d29a09caSDavid Kiarie     return ret;
1066d29a09caSDavid Kiarie }
1067d29a09caSDavid Kiarie 
amdvi_get_irte(AMDVIState * s,MSIMessage * origin,uint64_t * dte,union irte * irte,uint16_t devid)1068b44159feSSingh, Brijesh static int amdvi_get_irte(AMDVIState *s, MSIMessage *origin, uint64_t *dte,
1069b44159feSSingh, Brijesh                           union irte *irte, uint16_t devid)
1070b44159feSSingh, Brijesh {
1071b44159feSSingh, Brijesh     uint64_t irte_root, offset;
1072b44159feSSingh, Brijesh 
1073b44159feSSingh, Brijesh     irte_root = dte[2] & AMDVI_IR_PHYS_ADDR_MASK;
1074b44159feSSingh, Brijesh     offset = (origin->data & AMDVI_IRTE_OFFSET) << 2;
1075b44159feSSingh, Brijesh 
1076b44159feSSingh, Brijesh     trace_amdvi_ir_irte(irte_root, offset);
1077b44159feSSingh, Brijesh 
1078b44159feSSingh, Brijesh     if (dma_memory_read(&address_space_memory, irte_root + offset,
1079ba06fe8aSPhilippe Mathieu-Daudé                         irte, sizeof(*irte), MEMTXATTRS_UNSPECIFIED)) {
1080b44159feSSingh, Brijesh         trace_amdvi_ir_err("failed to get irte");
1081b44159feSSingh, Brijesh         return -AMDVI_IR_GET_IRTE;
1082b44159feSSingh, Brijesh     }
1083b44159feSSingh, Brijesh 
1084b44159feSSingh, Brijesh     trace_amdvi_ir_irte_val(irte->val);
1085b44159feSSingh, Brijesh 
1086b44159feSSingh, Brijesh     return 0;
1087b44159feSSingh, Brijesh }
1088b44159feSSingh, Brijesh 
amdvi_int_remap_legacy(AMDVIState * iommu,MSIMessage * origin,MSIMessage * translated,uint64_t * dte,X86IOMMUIrq * irq,uint16_t sid)1089b44159feSSingh, Brijesh static int amdvi_int_remap_legacy(AMDVIState *iommu,
1090b44159feSSingh, Brijesh                                   MSIMessage *origin,
1091b44159feSSingh, Brijesh                                   MSIMessage *translated,
1092b44159feSSingh, Brijesh                                   uint64_t *dte,
1093b44159feSSingh, Brijesh                                   X86IOMMUIrq *irq,
1094b44159feSSingh, Brijesh                                   uint16_t sid)
1095b44159feSSingh, Brijesh {
1096b44159feSSingh, Brijesh     int ret;
1097b44159feSSingh, Brijesh     union irte irte;
1098b44159feSSingh, Brijesh 
1099b44159feSSingh, Brijesh     /* get interrupt remapping table */
1100b44159feSSingh, Brijesh     ret = amdvi_get_irte(iommu, origin, dte, &irte, sid);
1101b44159feSSingh, Brijesh     if (ret < 0) {
1102b44159feSSingh, Brijesh         return ret;
1103b44159feSSingh, Brijesh     }
1104b44159feSSingh, Brijesh 
1105b44159feSSingh, Brijesh     if (!irte.fields.valid) {
1106b44159feSSingh, Brijesh         trace_amdvi_ir_target_abort("RemapEn is disabled");
1107b44159feSSingh, Brijesh         return -AMDVI_IR_TARGET_ABORT;
1108b44159feSSingh, Brijesh     }
1109b44159feSSingh, Brijesh 
1110b44159feSSingh, Brijesh     if (irte.fields.guest_mode) {
1111b44159feSSingh, Brijesh         error_report_once("guest mode is not zero");
1112b44159feSSingh, Brijesh         return -AMDVI_IR_ERR;
1113b44159feSSingh, Brijesh     }
1114b44159feSSingh, Brijesh 
1115b44159feSSingh, Brijesh     if (irte.fields.int_type > AMDVI_IOAPIC_INT_TYPE_ARBITRATED) {
1116b44159feSSingh, Brijesh         error_report_once("reserved int_type");
1117b44159feSSingh, Brijesh         return -AMDVI_IR_ERR;
1118b44159feSSingh, Brijesh     }
1119b44159feSSingh, Brijesh 
1120b44159feSSingh, Brijesh     irq->delivery_mode = irte.fields.int_type;
1121b44159feSSingh, Brijesh     irq->vector = irte.fields.vector;
1122b44159feSSingh, Brijesh     irq->dest_mode = irte.fields.dm;
1123b44159feSSingh, Brijesh     irq->redir_hint = irte.fields.rq_eoi;
1124b44159feSSingh, Brijesh     irq->dest = irte.fields.destination;
1125b44159feSSingh, Brijesh 
1126b44159feSSingh, Brijesh     return 0;
1127b44159feSSingh, Brijesh }
1128b44159feSSingh, Brijesh 
amdvi_get_irte_ga(AMDVIState * s,MSIMessage * origin,uint64_t * dte,struct irte_ga * irte,uint16_t devid)1129135f866eSSingh, Brijesh static int amdvi_get_irte_ga(AMDVIState *s, MSIMessage *origin, uint64_t *dte,
1130135f866eSSingh, Brijesh                              struct irte_ga *irte, uint16_t devid)
1131135f866eSSingh, Brijesh {
1132135f866eSSingh, Brijesh     uint64_t irte_root, offset;
1133135f866eSSingh, Brijesh 
1134135f866eSSingh, Brijesh     irte_root = dte[2] & AMDVI_IR_PHYS_ADDR_MASK;
1135135f866eSSingh, Brijesh     offset = (origin->data & AMDVI_IRTE_OFFSET) << 4;
1136135f866eSSingh, Brijesh     trace_amdvi_ir_irte(irte_root, offset);
1137135f866eSSingh, Brijesh 
1138135f866eSSingh, Brijesh     if (dma_memory_read(&address_space_memory, irte_root + offset,
1139ba06fe8aSPhilippe Mathieu-Daudé                         irte, sizeof(*irte), MEMTXATTRS_UNSPECIFIED)) {
1140135f866eSSingh, Brijesh         trace_amdvi_ir_err("failed to get irte_ga");
1141135f866eSSingh, Brijesh         return -AMDVI_IR_GET_IRTE;
1142135f866eSSingh, Brijesh     }
1143135f866eSSingh, Brijesh 
1144135f866eSSingh, Brijesh     trace_amdvi_ir_irte_ga_val(irte->hi.val, irte->lo.val);
1145135f866eSSingh, Brijesh     return 0;
1146135f866eSSingh, Brijesh }
1147135f866eSSingh, Brijesh 
amdvi_int_remap_ga(AMDVIState * iommu,MSIMessage * origin,MSIMessage * translated,uint64_t * dte,X86IOMMUIrq * irq,uint16_t sid)1148135f866eSSingh, Brijesh static int amdvi_int_remap_ga(AMDVIState *iommu,
1149135f866eSSingh, Brijesh                               MSIMessage *origin,
1150135f866eSSingh, Brijesh                               MSIMessage *translated,
1151135f866eSSingh, Brijesh                               uint64_t *dte,
1152135f866eSSingh, Brijesh                               X86IOMMUIrq *irq,
1153135f866eSSingh, Brijesh                               uint16_t sid)
1154135f866eSSingh, Brijesh {
1155135f866eSSingh, Brijesh     int ret;
1156135f866eSSingh, Brijesh     struct irte_ga irte;
1157135f866eSSingh, Brijesh 
1158135f866eSSingh, Brijesh     /* get interrupt remapping table */
1159135f866eSSingh, Brijesh     ret = amdvi_get_irte_ga(iommu, origin, dte, &irte, sid);
1160135f866eSSingh, Brijesh     if (ret < 0) {
1161135f866eSSingh, Brijesh         return ret;
1162135f866eSSingh, Brijesh     }
1163135f866eSSingh, Brijesh 
1164135f866eSSingh, Brijesh     if (!irte.lo.fields_remap.valid) {
1165135f866eSSingh, Brijesh         trace_amdvi_ir_target_abort("RemapEn is disabled");
1166135f866eSSingh, Brijesh         return -AMDVI_IR_TARGET_ABORT;
1167135f866eSSingh, Brijesh     }
1168135f866eSSingh, Brijesh 
1169135f866eSSingh, Brijesh     if (irte.lo.fields_remap.guest_mode) {
1170135f866eSSingh, Brijesh         error_report_once("guest mode is not zero");
1171135f866eSSingh, Brijesh         return -AMDVI_IR_ERR;
1172135f866eSSingh, Brijesh     }
1173135f866eSSingh, Brijesh 
1174135f866eSSingh, Brijesh     if (irte.lo.fields_remap.int_type > AMDVI_IOAPIC_INT_TYPE_ARBITRATED) {
1175135f866eSSingh, Brijesh         error_report_once("reserved int_type is set");
1176135f866eSSingh, Brijesh         return -AMDVI_IR_ERR;
1177135f866eSSingh, Brijesh     }
1178135f866eSSingh, Brijesh 
1179135f866eSSingh, Brijesh     irq->delivery_mode = irte.lo.fields_remap.int_type;
1180135f866eSSingh, Brijesh     irq->vector = irte.hi.fields.vector;
1181135f866eSSingh, Brijesh     irq->dest_mode = irte.lo.fields_remap.dm;
1182135f866eSSingh, Brijesh     irq->redir_hint = irte.lo.fields_remap.rq_eoi;
1183328a11a0SBui Quang Minh     if (iommu->xtsup) {
1184328a11a0SBui Quang Minh         irq->dest = irte.lo.fields_remap.destination |
1185328a11a0SBui Quang Minh                     (irte.hi.fields.destination_hi << 24);
1186328a11a0SBui Quang Minh     } else {
1187328a11a0SBui Quang Minh         irq->dest = irte.lo.fields_remap.destination & 0xff;
1188328a11a0SBui Quang Minh     }
1189135f866eSSingh, Brijesh 
1190135f866eSSingh, Brijesh     return 0;
1191135f866eSSingh, Brijesh }
1192135f866eSSingh, Brijesh 
__amdvi_int_remap_msi(AMDVIState * iommu,MSIMessage * origin,MSIMessage * translated,uint64_t * dte,X86IOMMUIrq * irq,uint16_t sid)1193b44159feSSingh, Brijesh static int __amdvi_int_remap_msi(AMDVIState *iommu,
1194b44159feSSingh, Brijesh                                  MSIMessage *origin,
1195b44159feSSingh, Brijesh                                  MSIMessage *translated,
1196b44159feSSingh, Brijesh                                  uint64_t *dte,
1197b44159feSSingh, Brijesh                                  X86IOMMUIrq *irq,
1198b44159feSSingh, Brijesh                                  uint16_t sid)
1199b44159feSSingh, Brijesh {
1200135f866eSSingh, Brijesh     int ret;
1201b44159feSSingh, Brijesh     uint8_t int_ctl;
1202b44159feSSingh, Brijesh 
1203b44159feSSingh, Brijesh     int_ctl = (dte[2] >> AMDVI_IR_INTCTL_SHIFT) & 3;
1204b44159feSSingh, Brijesh     trace_amdvi_ir_intctl(int_ctl);
1205b44159feSSingh, Brijesh 
1206b44159feSSingh, Brijesh     switch (int_ctl) {
1207b44159feSSingh, Brijesh     case AMDVI_IR_INTCTL_PASS:
1208b44159feSSingh, Brijesh         memcpy(translated, origin, sizeof(*origin));
1209b44159feSSingh, Brijesh         return 0;
1210b44159feSSingh, Brijesh     case AMDVI_IR_INTCTL_REMAP:
1211b44159feSSingh, Brijesh         break;
1212b44159feSSingh, Brijesh     case AMDVI_IR_INTCTL_ABORT:
1213b44159feSSingh, Brijesh         trace_amdvi_ir_target_abort("int_ctl abort");
1214b44159feSSingh, Brijesh         return -AMDVI_IR_TARGET_ABORT;
1215b44159feSSingh, Brijesh     default:
1216b44159feSSingh, Brijesh         trace_amdvi_ir_err("int_ctl reserved");
1217b44159feSSingh, Brijesh         return -AMDVI_IR_ERR;
1218b44159feSSingh, Brijesh     }
1219b44159feSSingh, Brijesh 
1220135f866eSSingh, Brijesh     if (iommu->ga_enabled) {
1221135f866eSSingh, Brijesh         ret = amdvi_int_remap_ga(iommu, origin, translated, dte, irq, sid);
1222135f866eSSingh, Brijesh     } else {
1223135f866eSSingh, Brijesh         ret = amdvi_int_remap_legacy(iommu, origin, translated, dte, irq, sid);
1224135f866eSSingh, Brijesh     }
1225135f866eSSingh, Brijesh 
1226135f866eSSingh, Brijesh     return ret;
1227b44159feSSingh, Brijesh }
1228b44159feSSingh, Brijesh 
1229577c470fSSingh, Brijesh /* Interrupt remapping for MSI/MSI-X entry */
amdvi_int_remap_msi(AMDVIState * iommu,MSIMessage * origin,MSIMessage * translated,uint16_t sid)1230577c470fSSingh, Brijesh static int amdvi_int_remap_msi(AMDVIState *iommu,
1231577c470fSSingh, Brijesh                                MSIMessage *origin,
1232577c470fSSingh, Brijesh                                MSIMessage *translated,
1233577c470fSSingh, Brijesh                                uint16_t sid)
1234577c470fSSingh, Brijesh {
1235b44159feSSingh, Brijesh     int ret = 0;
1236b44159feSSingh, Brijesh     uint64_t pass = 0;
1237b44159feSSingh, Brijesh     uint64_t dte[4] = { 0 };
1238b44159feSSingh, Brijesh     X86IOMMUIrq irq = { 0 };
1239b44159feSSingh, Brijesh     uint8_t dest_mode, delivery_mode;
1240b44159feSSingh, Brijesh 
1241577c470fSSingh, Brijesh     assert(origin && translated);
1242577c470fSSingh, Brijesh 
1243b44159feSSingh, Brijesh     /*
1244b44159feSSingh, Brijesh      * When IOMMU is enabled, interrupt remap request will come either from
1245b44159feSSingh, Brijesh      * IO-APIC or PCI device. If interrupt is from PCI device then it will
1246b44159feSSingh, Brijesh      * have a valid requester id but if the interrupt is from IO-APIC
1247b44159feSSingh, Brijesh      * then requester id will be invalid.
1248b44159feSSingh, Brijesh      */
1249b44159feSSingh, Brijesh     if (sid == X86_IOMMU_SID_INVALID) {
1250b44159feSSingh, Brijesh         sid = AMDVI_IOAPIC_SB_DEVID;
1251b44159feSSingh, Brijesh     }
1252b44159feSSingh, Brijesh 
1253577c470fSSingh, Brijesh     trace_amdvi_ir_remap_msi_req(origin->address, origin->data, sid);
1254577c470fSSingh, Brijesh 
1255b44159feSSingh, Brijesh     /* check if device table entry is set before we go further. */
1256b44159feSSingh, Brijesh     if (!iommu || !iommu->devtab_len) {
1257577c470fSSingh, Brijesh         memcpy(translated, origin, sizeof(*origin));
1258577c470fSSingh, Brijesh         goto out;
1259577c470fSSingh, Brijesh     }
1260577c470fSSingh, Brijesh 
1261b44159feSSingh, Brijesh     if (!amdvi_get_dte(iommu, sid, dte)) {
1262b44159feSSingh, Brijesh         return -AMDVI_IR_ERR;
1263b44159feSSingh, Brijesh     }
1264b44159feSSingh, Brijesh 
1265b44159feSSingh, Brijesh     /* Check if IR is enabled in DTE */
1266b44159feSSingh, Brijesh     if (!(dte[2] & AMDVI_IR_REMAP_ENABLE)) {
1267b44159feSSingh, Brijesh         memcpy(translated, origin, sizeof(*origin));
1268b44159feSSingh, Brijesh         goto out;
1269b44159feSSingh, Brijesh     }
1270b44159feSSingh, Brijesh 
1271b44159feSSingh, Brijesh     /* validate that we are configure with intremap=on */
1272a924b3d8SPeter Xu     if (!x86_iommu_ir_supported(X86_IOMMU_DEVICE(iommu))) {
1273b44159feSSingh, Brijesh         trace_amdvi_err("Interrupt remapping is enabled in the guest but "
1274b44159feSSingh, Brijesh                         "not in the host. Use intremap=on to enable interrupt "
1275b44159feSSingh, Brijesh                         "remapping in amd-iommu.");
1276b44159feSSingh, Brijesh         return -AMDVI_IR_ERR;
1277b44159feSSingh, Brijesh     }
1278b44159feSSingh, Brijesh 
12790114c451SAkihiko Odaki     if (origin->address < AMDVI_INT_ADDR_FIRST ||
12800114c451SAkihiko Odaki         origin->address + sizeof(origin->data) > AMDVI_INT_ADDR_LAST + 1) {
1281577c470fSSingh, Brijesh         trace_amdvi_err("MSI is not from IOAPIC.");
1282577c470fSSingh, Brijesh         return -AMDVI_IR_ERR;
1283577c470fSSingh, Brijesh     }
1284577c470fSSingh, Brijesh 
1285b44159feSSingh, Brijesh     /*
1286b44159feSSingh, Brijesh      * The MSI data register [10:8] are used to get the upstream interrupt type.
1287b44159feSSingh, Brijesh      *
1288b44159feSSingh, Brijesh      * See MSI/MSI-X format:
1289b44159feSSingh, Brijesh      * https://pdfs.semanticscholar.org/presentation/9420/c279e942eca568157711ef5c92b800c40a79.pdf
1290b44159feSSingh, Brijesh      * (page 5)
1291b44159feSSingh, Brijesh      */
1292b44159feSSingh, Brijesh     delivery_mode = (origin->data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 7;
1293b44159feSSingh, Brijesh 
1294b44159feSSingh, Brijesh     switch (delivery_mode) {
1295b44159feSSingh, Brijesh     case AMDVI_IOAPIC_INT_TYPE_FIXED:
1296b44159feSSingh, Brijesh     case AMDVI_IOAPIC_INT_TYPE_ARBITRATED:
1297b44159feSSingh, Brijesh         trace_amdvi_ir_delivery_mode("fixed/arbitrated");
1298b44159feSSingh, Brijesh         ret = __amdvi_int_remap_msi(iommu, origin, translated, dte, &irq, sid);
1299b44159feSSingh, Brijesh         if (ret < 0) {
1300b44159feSSingh, Brijesh             goto remap_fail;
1301b44159feSSingh, Brijesh         } else {
1302b44159feSSingh, Brijesh             /* Translate IRQ to MSI messages */
1303b44159feSSingh, Brijesh             x86_iommu_irq_to_msi_message(&irq, translated);
1304b44159feSSingh, Brijesh             goto out;
1305b44159feSSingh, Brijesh         }
1306b44159feSSingh, Brijesh         break;
1307b44159feSSingh, Brijesh     case AMDVI_IOAPIC_INT_TYPE_SMI:
1308b44159feSSingh, Brijesh         error_report("SMI is not supported!");
1309b44159feSSingh, Brijesh         ret = -AMDVI_IR_ERR;
1310b44159feSSingh, Brijesh         break;
1311b44159feSSingh, Brijesh     case AMDVI_IOAPIC_INT_TYPE_NMI:
1312b44159feSSingh, Brijesh         pass = dte[3] & AMDVI_DEV_NMI_PASS_MASK;
1313b44159feSSingh, Brijesh         trace_amdvi_ir_delivery_mode("nmi");
1314b44159feSSingh, Brijesh         break;
1315b44159feSSingh, Brijesh     case AMDVI_IOAPIC_INT_TYPE_INIT:
1316b44159feSSingh, Brijesh         pass = dte[3] & AMDVI_DEV_INT_PASS_MASK;
1317b44159feSSingh, Brijesh         trace_amdvi_ir_delivery_mode("init");
1318b44159feSSingh, Brijesh         break;
1319b44159feSSingh, Brijesh     case AMDVI_IOAPIC_INT_TYPE_EINT:
1320b44159feSSingh, Brijesh         pass = dte[3] & AMDVI_DEV_EINT_PASS_MASK;
1321b44159feSSingh, Brijesh         trace_amdvi_ir_delivery_mode("eint");
1322b44159feSSingh, Brijesh         break;
1323b44159feSSingh, Brijesh     default:
1324b44159feSSingh, Brijesh         trace_amdvi_ir_delivery_mode("unsupported delivery_mode");
1325b44159feSSingh, Brijesh         ret = -AMDVI_IR_ERR;
1326b44159feSSingh, Brijesh         break;
1327b44159feSSingh, Brijesh     }
1328b44159feSSingh, Brijesh 
1329b44159feSSingh, Brijesh     if (ret < 0) {
1330b44159feSSingh, Brijesh         goto remap_fail;
1331b44159feSSingh, Brijesh     }
1332b44159feSSingh, Brijesh 
1333b44159feSSingh, Brijesh     /*
1334b44159feSSingh, Brijesh      * The MSI address register bit[2] is used to get the destination
1335b44159feSSingh, Brijesh      * mode. The dest_mode 1 is valid for fixed and arbitrated interrupts
1336b44159feSSingh, Brijesh      * only.
1337b44159feSSingh, Brijesh      */
1338b44159feSSingh, Brijesh     dest_mode = (origin->address >> MSI_ADDR_DEST_MODE_SHIFT) & 1;
1339b44159feSSingh, Brijesh     if (dest_mode) {
1340b44159feSSingh, Brijesh         trace_amdvi_ir_err("invalid dest_mode");
1341b44159feSSingh, Brijesh         ret = -AMDVI_IR_ERR;
1342b44159feSSingh, Brijesh         goto remap_fail;
1343b44159feSSingh, Brijesh     }
1344b44159feSSingh, Brijesh 
1345b44159feSSingh, Brijesh     if (pass) {
1346b44159feSSingh, Brijesh         memcpy(translated, origin, sizeof(*origin));
1347b44159feSSingh, Brijesh     } else {
1348b44159feSSingh, Brijesh         trace_amdvi_ir_err("passthrough is not enabled");
1349b44159feSSingh, Brijesh         ret = -AMDVI_IR_ERR;
1350b44159feSSingh, Brijesh         goto remap_fail;
1351b44159feSSingh, Brijesh     }
1352b44159feSSingh, Brijesh 
1353577c470fSSingh, Brijesh out:
1354577c470fSSingh, Brijesh     trace_amdvi_ir_remap_msi(origin->address, origin->data,
1355577c470fSSingh, Brijesh                              translated->address, translated->data);
1356577c470fSSingh, Brijesh     return 0;
1357b44159feSSingh, Brijesh 
1358b44159feSSingh, Brijesh remap_fail:
1359b44159feSSingh, Brijesh     return ret;
1360577c470fSSingh, Brijesh }
1361577c470fSSingh, Brijesh 
amdvi_int_remap(X86IOMMUState * iommu,MSIMessage * origin,MSIMessage * translated,uint16_t sid)1362577c470fSSingh, Brijesh static int amdvi_int_remap(X86IOMMUState *iommu,
1363577c470fSSingh, Brijesh                            MSIMessage *origin,
1364577c470fSSingh, Brijesh                            MSIMessage *translated,
1365577c470fSSingh, Brijesh                            uint16_t sid)
1366577c470fSSingh, Brijesh {
1367577c470fSSingh, Brijesh     return amdvi_int_remap_msi(AMD_IOMMU_DEVICE(iommu), origin,
1368577c470fSSingh, Brijesh                                translated, sid);
1369577c470fSSingh, Brijesh }
1370577c470fSSingh, Brijesh 
amdvi_mem_ir_write(void * opaque,hwaddr addr,uint64_t value,unsigned size,MemTxAttrs attrs)1371577c470fSSingh, Brijesh static MemTxResult amdvi_mem_ir_write(void *opaque, hwaddr addr,
1372577c470fSSingh, Brijesh                                       uint64_t value, unsigned size,
1373577c470fSSingh, Brijesh                                       MemTxAttrs attrs)
1374577c470fSSingh, Brijesh {
1375577c470fSSingh, Brijesh     int ret;
1376577c470fSSingh, Brijesh     MSIMessage from = { 0, 0 }, to = { 0, 0 };
1377577c470fSSingh, Brijesh     uint16_t sid = AMDVI_IOAPIC_SB_DEVID;
1378577c470fSSingh, Brijesh 
1379577c470fSSingh, Brijesh     from.address = (uint64_t) addr + AMDVI_INT_ADDR_FIRST;
1380577c470fSSingh, Brijesh     from.data = (uint32_t) value;
1381577c470fSSingh, Brijesh 
1382577c470fSSingh, Brijesh     trace_amdvi_mem_ir_write_req(addr, value, size);
1383577c470fSSingh, Brijesh 
1384577c470fSSingh, Brijesh     if (!attrs.unspecified) {
1385577c470fSSingh, Brijesh         /* We have explicit Source ID */
1386577c470fSSingh, Brijesh         sid = attrs.requester_id;
1387577c470fSSingh, Brijesh     }
1388577c470fSSingh, Brijesh 
1389577c470fSSingh, Brijesh     ret = amdvi_int_remap_msi(opaque, &from, &to, sid);
1390577c470fSSingh, Brijesh     if (ret < 0) {
1391577c470fSSingh, Brijesh         /* TODO: log the event using IOMMU log event interface */
1392577c470fSSingh, Brijesh         error_report_once("failed to remap interrupt from devid 0x%x", sid);
1393577c470fSSingh, Brijesh         return MEMTX_ERROR;
1394577c470fSSingh, Brijesh     }
1395577c470fSSingh, Brijesh 
1396eaaaf8abSPaolo Bonzini     apic_get_class(NULL)->send_msi(&to);
1397577c470fSSingh, Brijesh 
1398577c470fSSingh, Brijesh     trace_amdvi_mem_ir_write(to.address, to.data);
1399577c470fSSingh, Brijesh     return MEMTX_OK;
1400577c470fSSingh, Brijesh }
1401577c470fSSingh, Brijesh 
amdvi_mem_ir_read(void * opaque,hwaddr addr,uint64_t * data,unsigned size,MemTxAttrs attrs)1402577c470fSSingh, Brijesh static MemTxResult amdvi_mem_ir_read(void *opaque, hwaddr addr,
1403577c470fSSingh, Brijesh                                      uint64_t *data, unsigned size,
1404577c470fSSingh, Brijesh                                      MemTxAttrs attrs)
1405577c470fSSingh, Brijesh {
1406577c470fSSingh, Brijesh     return MEMTX_OK;
1407577c470fSSingh, Brijesh }
1408577c470fSSingh, Brijesh 
1409577c470fSSingh, Brijesh static const MemoryRegionOps amdvi_ir_ops = {
1410577c470fSSingh, Brijesh     .read_with_attrs = amdvi_mem_ir_read,
1411577c470fSSingh, Brijesh     .write_with_attrs = amdvi_mem_ir_write,
1412577c470fSSingh, Brijesh     .endianness = DEVICE_LITTLE_ENDIAN,
1413577c470fSSingh, Brijesh     .impl = {
1414577c470fSSingh, Brijesh         .min_access_size = 4,
1415577c470fSSingh, Brijesh         .max_access_size = 4,
1416577c470fSSingh, Brijesh     },
1417577c470fSSingh, Brijesh     .valid = {
1418577c470fSSingh, Brijesh         .min_access_size = 4,
1419577c470fSSingh, Brijesh         .max_access_size = 4,
1420577c470fSSingh, Brijesh     }
1421577c470fSSingh, Brijesh };
1422577c470fSSingh, Brijesh 
amdvi_host_dma_iommu(PCIBus * bus,void * opaque,int devfn)1423d29a09caSDavid Kiarie static AddressSpace *amdvi_host_dma_iommu(PCIBus *bus, void *opaque, int devfn)
1424d29a09caSDavid Kiarie {
142553244386SSingh, Brijesh     char name[128];
1426d29a09caSDavid Kiarie     AMDVIState *s = opaque;
142753244386SSingh, Brijesh     AMDVIAddressSpace **iommu_as, *amdvi_dev_as;
1428d29a09caSDavid Kiarie     int bus_num = pci_bus_num(bus);
1429c1f46999SSuravee Suthikulpanit     X86IOMMUState *x86_iommu = X86_IOMMU_DEVICE(s);
1430d29a09caSDavid Kiarie 
1431d29a09caSDavid Kiarie     iommu_as = s->address_spaces[bus_num];
1432d29a09caSDavid Kiarie 
1433d29a09caSDavid Kiarie     /* allocate memory during the first run */
1434d29a09caSDavid Kiarie     if (!iommu_as) {
1435b21e2380SMarkus Armbruster         iommu_as = g_new0(AMDVIAddressSpace *, PCI_DEVFN_MAX);
1436d29a09caSDavid Kiarie         s->address_spaces[bus_num] = iommu_as;
1437d29a09caSDavid Kiarie     }
1438d29a09caSDavid Kiarie 
1439d29a09caSDavid Kiarie     /* set up AMD-Vi region */
1440d29a09caSDavid Kiarie     if (!iommu_as[devfn]) {
144153244386SSingh, Brijesh         snprintf(name, sizeof(name), "amd_iommu_devfn_%d", devfn);
144253244386SSingh, Brijesh 
1443b21e2380SMarkus Armbruster         iommu_as[devfn] = g_new0(AMDVIAddressSpace, 1);
1444d29a09caSDavid Kiarie         iommu_as[devfn]->bus_num = (uint8_t)bus_num;
1445d29a09caSDavid Kiarie         iommu_as[devfn]->devfn = (uint8_t)devfn;
1446d29a09caSDavid Kiarie         iommu_as[devfn]->iommu_state = s;
1447d29a09caSDavid Kiarie 
144853244386SSingh, Brijesh         amdvi_dev_as = iommu_as[devfn];
144953244386SSingh, Brijesh 
145053244386SSingh, Brijesh         /*
145153244386SSingh, Brijesh          * Memory region relationships looks like (Address range shows
145253244386SSingh, Brijesh          * only lower 32 bits to make it short in length...):
145353244386SSingh, Brijesh          *
1454c1f46999SSuravee Suthikulpanit          * |--------------------+-------------------+----------|
145553244386SSingh, Brijesh          * | Name               | Address range     | Priority |
1456c1f46999SSuravee Suthikulpanit          * |--------------------+-------------------+----------+
1457c1f46999SSuravee Suthikulpanit          * | amdvi-root         | 00000000-ffffffff |        0 |
1458c1f46999SSuravee Suthikulpanit          * |  amdvi-iommu_nodma  | 00000000-ffffffff |       0 |
14599fc9dbacSSuravee Suthikulpanit          * |  amdvi-iommu_ir     | fee00000-feefffff |       1 |
1460c1f46999SSuravee Suthikulpanit          * |--------------------+-------------------+----------|
146153244386SSingh, Brijesh          */
146253244386SSingh, Brijesh         memory_region_init_iommu(&amdvi_dev_as->iommu,
146353244386SSingh, Brijesh                                  sizeof(amdvi_dev_as->iommu),
14641221a474SAlexey Kardashevskiy                                  TYPE_AMD_IOMMU_MEMORY_REGION,
14651221a474SAlexey Kardashevskiy                                  OBJECT(s),
146653244386SSingh, Brijesh                                  "amd_iommu", UINT64_MAX);
146753244386SSingh, Brijesh         memory_region_init(&amdvi_dev_as->root, OBJECT(s),
146853244386SSingh, Brijesh                            "amdvi_root", UINT64_MAX);
146953244386SSingh, Brijesh         address_space_init(&amdvi_dev_as->as, &amdvi_dev_as->root, name);
147053244386SSingh, Brijesh         memory_region_add_subregion_overlap(&amdvi_dev_as->root, 0,
147153244386SSingh, Brijesh                                             MEMORY_REGION(&amdvi_dev_as->iommu),
1472c1f46999SSuravee Suthikulpanit                                             0);
1473c1f46999SSuravee Suthikulpanit 
1474c1f46999SSuravee Suthikulpanit         /* Build the DMA Disabled alias to shared memory */
1475c1f46999SSuravee Suthikulpanit         memory_region_init_alias(&amdvi_dev_as->iommu_nodma, OBJECT(s),
1476c1f46999SSuravee Suthikulpanit                                  "amdvi-sys", &s->mr_sys, 0,
1477c1f46999SSuravee Suthikulpanit                                  memory_region_size(&s->mr_sys));
1478c1f46999SSuravee Suthikulpanit         memory_region_add_subregion_overlap(&amdvi_dev_as->root, 0,
1479c1f46999SSuravee Suthikulpanit                                             &amdvi_dev_as->iommu_nodma,
1480c1f46999SSuravee Suthikulpanit                                             0);
14819fc9dbacSSuravee Suthikulpanit         /* Build the Interrupt Remapping alias to shared memory */
14829fc9dbacSSuravee Suthikulpanit         memory_region_init_alias(&amdvi_dev_as->iommu_ir, OBJECT(s),
14839fc9dbacSSuravee Suthikulpanit                                  "amdvi-ir", &s->mr_ir, 0,
14849fc9dbacSSuravee Suthikulpanit                                  memory_region_size(&s->mr_ir));
14859fc9dbacSSuravee Suthikulpanit         memory_region_add_subregion_overlap(MEMORY_REGION(&amdvi_dev_as->iommu),
14869fc9dbacSSuravee Suthikulpanit                                             AMDVI_INT_ADDR_FIRST,
14879fc9dbacSSuravee Suthikulpanit                                             &amdvi_dev_as->iommu_ir, 1);
1488c1f46999SSuravee Suthikulpanit 
1489c1f46999SSuravee Suthikulpanit         if (!x86_iommu->pt_supported) {
1490c1f46999SSuravee Suthikulpanit             memory_region_set_enabled(&amdvi_dev_as->iommu_nodma, false);
1491c1f46999SSuravee Suthikulpanit             memory_region_set_enabled(MEMORY_REGION(&amdvi_dev_as->iommu),
1492c1f46999SSuravee Suthikulpanit                                       true);
1493c1f46999SSuravee Suthikulpanit         } else {
1494c1f46999SSuravee Suthikulpanit             memory_region_set_enabled(MEMORY_REGION(&amdvi_dev_as->iommu),
1495c1f46999SSuravee Suthikulpanit                                       false);
1496c1f46999SSuravee Suthikulpanit             memory_region_set_enabled(&amdvi_dev_as->iommu_nodma, true);
1497c1f46999SSuravee Suthikulpanit         }
1498d29a09caSDavid Kiarie     }
1499d29a09caSDavid Kiarie     return &iommu_as[devfn]->as;
1500d29a09caSDavid Kiarie }
1501d29a09caSDavid Kiarie 
1502ba7d12ebSYi Liu static const PCIIOMMUOps amdvi_iommu_ops = {
1503ba7d12ebSYi Liu     .get_address_space = amdvi_host_dma_iommu,
1504ba7d12ebSYi Liu };
1505ba7d12ebSYi Liu 
1506d29a09caSDavid Kiarie static const MemoryRegionOps mmio_mem_ops = {
1507d29a09caSDavid Kiarie     .read = amdvi_mmio_read,
1508d29a09caSDavid Kiarie     .write = amdvi_mmio_write,
1509d29a09caSDavid Kiarie     .endianness = DEVICE_LITTLE_ENDIAN,
1510d29a09caSDavid Kiarie     .impl = {
1511d29a09caSDavid Kiarie         .min_access_size = 1,
1512d29a09caSDavid Kiarie         .max_access_size = 8,
1513d29a09caSDavid Kiarie         .unaligned = false,
1514d29a09caSDavid Kiarie     },
1515d29a09caSDavid Kiarie     .valid = {
1516d29a09caSDavid Kiarie         .min_access_size = 1,
1517d29a09caSDavid Kiarie         .max_access_size = 8,
1518d29a09caSDavid Kiarie     }
1519d29a09caSDavid Kiarie };
1520d29a09caSDavid Kiarie 
amdvi_iommu_notify_flag_changed(IOMMUMemoryRegion * iommu,IOMMUNotifierFlag old,IOMMUNotifierFlag new,Error ** errp)1521549d4005SEric Auger static int amdvi_iommu_notify_flag_changed(IOMMUMemoryRegion *iommu,
15225bf3d319SPeter Xu                                            IOMMUNotifierFlag old,
1523549d4005SEric Auger                                            IOMMUNotifierFlag new,
1524549d4005SEric Auger                                            Error **errp)
1525d29a09caSDavid Kiarie {
1526d29a09caSDavid Kiarie     AMDVIAddressSpace *as = container_of(iommu, AMDVIAddressSpace, iommu);
1527d29a09caSDavid Kiarie 
1528a3276f78SPeter Xu     if (new & IOMMU_NOTIFIER_MAP) {
1529549d4005SEric Auger         error_setg(errp,
1530549d4005SEric Auger                    "device %02x.%02x.%x requires iommu notifier which is not "
1531d29a09caSDavid Kiarie                    "currently supported", as->bus_num, PCI_SLOT(as->devfn),
1532d29a09caSDavid Kiarie                    PCI_FUNC(as->devfn));
1533549d4005SEric Auger         return -EINVAL;
1534a3276f78SPeter Xu     }
1535549d4005SEric Auger     return 0;
1536d29a09caSDavid Kiarie }
1537d29a09caSDavid Kiarie 
amdvi_init(AMDVIState * s)1538d29a09caSDavid Kiarie static void amdvi_init(AMDVIState *s)
1539d29a09caSDavid Kiarie {
1540d29a09caSDavid Kiarie     amdvi_iotlb_reset(s);
1541d29a09caSDavid Kiarie 
1542d29a09caSDavid Kiarie     s->devtab_len = 0;
1543d29a09caSDavid Kiarie     s->cmdbuf_len = 0;
1544d29a09caSDavid Kiarie     s->cmdbuf_head = 0;
1545d29a09caSDavid Kiarie     s->cmdbuf_tail = 0;
1546d29a09caSDavid Kiarie     s->evtlog_head = 0;
1547d29a09caSDavid Kiarie     s->evtlog_tail = 0;
1548d29a09caSDavid Kiarie     s->excl_enabled = false;
1549d29a09caSDavid Kiarie     s->excl_allow = false;
1550d29a09caSDavid Kiarie     s->mmio_enabled = false;
1551d29a09caSDavid Kiarie     s->enabled = false;
1552d29a09caSDavid Kiarie     s->ats_enabled = false;
1553d29a09caSDavid Kiarie     s->cmdbuf_enabled = false;
1554d29a09caSDavid Kiarie 
1555d29a09caSDavid Kiarie     /* reset MMIO */
1556d29a09caSDavid Kiarie     memset(s->mmior, 0, AMDVI_MMIO_SIZE);
1557328a11a0SBui Quang Minh     amdvi_set_quad(s, AMDVI_MMIO_EXT_FEATURES,
1558328a11a0SBui Quang Minh                    amdvi_extended_feature_register(s),
1559d29a09caSDavid Kiarie                    0xffffffffffffffef, 0);
1560d29a09caSDavid Kiarie     amdvi_set_quad(s, AMDVI_MMIO_STATUS, 0, 0x98, 0x67);
15615ec7755eSPhilippe Mathieu-Daudé }
15625ec7755eSPhilippe Mathieu-Daudé 
amdvi_pci_realize(PCIDevice * pdev,Error ** errp)15635ec7755eSPhilippe Mathieu-Daudé static void amdvi_pci_realize(PCIDevice *pdev, Error **errp)
15645ec7755eSPhilippe Mathieu-Daudé {
15655ec7755eSPhilippe Mathieu-Daudé     AMDVIPCIState *s = AMD_IOMMU_PCI(pdev);
15665ec7755eSPhilippe Mathieu-Daudé     int ret;
15675ec7755eSPhilippe Mathieu-Daudé 
15685ec7755eSPhilippe Mathieu-Daudé     ret = pci_add_capability(pdev, AMDVI_CAPAB_ID_SEC, 0,
15695ec7755eSPhilippe Mathieu-Daudé                              AMDVI_CAPAB_SIZE, errp);
15705ec7755eSPhilippe Mathieu-Daudé     if (ret < 0) {
15715ec7755eSPhilippe Mathieu-Daudé         return;
15725ec7755eSPhilippe Mathieu-Daudé     }
15735ec7755eSPhilippe Mathieu-Daudé     s->capab_offset = ret;
15745ec7755eSPhilippe Mathieu-Daudé 
15755ec7755eSPhilippe Mathieu-Daudé     ret = pci_add_capability(pdev, PCI_CAP_ID_MSI, 0,
15765ec7755eSPhilippe Mathieu-Daudé                              AMDVI_CAPAB_REG_SIZE, errp);
15775ec7755eSPhilippe Mathieu-Daudé     if (ret < 0) {
15785ec7755eSPhilippe Mathieu-Daudé         return;
15795ec7755eSPhilippe Mathieu-Daudé     }
15805ec7755eSPhilippe Mathieu-Daudé     ret = pci_add_capability(pdev, PCI_CAP_ID_HT, 0,
15815ec7755eSPhilippe Mathieu-Daudé                              AMDVI_CAPAB_REG_SIZE, errp);
15825ec7755eSPhilippe Mathieu-Daudé     if (ret < 0) {
15835ec7755eSPhilippe Mathieu-Daudé         return;
15845ec7755eSPhilippe Mathieu-Daudé     }
15855ec7755eSPhilippe Mathieu-Daudé 
15865ec7755eSPhilippe Mathieu-Daudé     if (msi_init(pdev, 0, 1, true, false, errp) < 0) {
15875ec7755eSPhilippe Mathieu-Daudé         return;
15885ec7755eSPhilippe Mathieu-Daudé     }
1589d29a09caSDavid Kiarie 
1590d29a09caSDavid Kiarie     /* reset device ident */
15915ec7755eSPhilippe Mathieu-Daudé     pci_config_set_prog_interface(pdev->config, 0);
1592d29a09caSDavid Kiarie 
1593d29a09caSDavid Kiarie     /* reset AMDVI specific capabilities, all r/o */
15945ec7755eSPhilippe Mathieu-Daudé     pci_set_long(pdev->config + s->capab_offset, AMDVI_CAPAB_FEATURES);
15955ec7755eSPhilippe Mathieu-Daudé     pci_set_long(pdev->config + s->capab_offset + AMDVI_CAPAB_BAR_LOW,
15966291a286SPhilippe Mathieu-Daudé                  AMDVI_BASE_ADDR & ~(0xffff0000));
15975ec7755eSPhilippe Mathieu-Daudé     pci_set_long(pdev->config + s->capab_offset + AMDVI_CAPAB_BAR_HIGH,
15986291a286SPhilippe Mathieu-Daudé                 (AMDVI_BASE_ADDR & ~(0xffff)) >> 16);
15995ec7755eSPhilippe Mathieu-Daudé     pci_set_long(pdev->config + s->capab_offset + AMDVI_CAPAB_RANGE,
1600d29a09caSDavid Kiarie                  0xff000000);
16015ec7755eSPhilippe Mathieu-Daudé     pci_set_long(pdev->config + s->capab_offset + AMDVI_CAPAB_MISC, 0);
16025ec7755eSPhilippe Mathieu-Daudé     pci_set_long(pdev->config + s->capab_offset + AMDVI_CAPAB_MISC,
1603d29a09caSDavid Kiarie             AMDVI_MAX_PH_ADDR | AMDVI_MAX_GVA_ADDR | AMDVI_MAX_VA_ADDR);
1604d29a09caSDavid Kiarie }
1605d29a09caSDavid Kiarie 
amdvi_sysbus_reset(DeviceState * dev)16068f6b7309SPhilippe Mathieu-Daudé static void amdvi_sysbus_reset(DeviceState *dev)
1607d29a09caSDavid Kiarie {
1608d29a09caSDavid Kiarie     AMDVIState *s = AMD_IOMMU_DEVICE(dev);
1609d29a09caSDavid Kiarie 
1610d29a09caSDavid Kiarie     msi_reset(&s->pci.dev);
1611d29a09caSDavid Kiarie     amdvi_init(s);
1612d29a09caSDavid Kiarie }
1613d29a09caSDavid Kiarie 
amdvi_sysbus_realize(DeviceState * dev,Error ** errp)16148f6b7309SPhilippe Mathieu-Daudé static void amdvi_sysbus_realize(DeviceState *dev, Error **errp)
1615d29a09caSDavid Kiarie {
1616d29a09caSDavid Kiarie     AMDVIState *s = AMD_IOMMU_DEVICE(dev);
1617ef0e8fc7SEduardo Habkost     MachineState *ms = MACHINE(qdev_get_machine());
161829396ed9SMohammed Gamal     PCMachineState *pcms = PC_MACHINE(ms);
1619f0bb276bSPaolo Bonzini     X86MachineState *x86ms = X86_MACHINE(ms);
1620b54a9d46SBernhard Beschow     PCIBus *bus = pcms->pcibus;
1621ef0e8fc7SEduardo Habkost 
1622d29a09caSDavid Kiarie     s->iotlb = g_hash_table_new_full(amdvi_uint64_hash,
1623d29a09caSDavid Kiarie                                      amdvi_uint64_equal, g_free, g_free);
1624d29a09caSDavid Kiarie 
1625d29a09caSDavid Kiarie     /* This device should take care of IOMMU PCI properties */
1626475fc97dSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->pci), &bus->qbus, errp)) {
1627475fc97dSMarkus Armbruster         return;
1628475fc97dSMarkus Armbruster     }
1629d29a09caSDavid Kiarie 
1630577c470fSSingh, Brijesh     /* Pseudo address space under root PCI bus. */
1631f0bb276bSPaolo Bonzini     x86ms->ioapic_as = amdvi_host_dma_iommu(bus, s, AMDVI_IOAPIC_SB_DEVID);
1632577c470fSSingh, Brijesh 
1633d29a09caSDavid Kiarie     /* set up MMIO */
16342e6f051cSSuravee Suthikulpanit     memory_region_init_io(&s->mr_mmio, OBJECT(s), &mmio_mem_ops, s,
16352e6f051cSSuravee Suthikulpanit                           "amdvi-mmio", AMDVI_MMIO_SIZE);
1636544f07f6SPhilippe Mathieu-Daudé     memory_region_add_subregion(get_system_memory(), AMDVI_BASE_ADDR,
16372e6f051cSSuravee Suthikulpanit                                 &s->mr_mmio);
1638c1f46999SSuravee Suthikulpanit 
1639c1f46999SSuravee Suthikulpanit     /* Create the share memory regions by all devices */
1640c1f46999SSuravee Suthikulpanit     memory_region_init(&s->mr_sys, OBJECT(s), "amdvi-sys", UINT64_MAX);
1641c1f46999SSuravee Suthikulpanit 
1642c1f46999SSuravee Suthikulpanit     /* set up the DMA disabled memory region */
1643c1f46999SSuravee Suthikulpanit     memory_region_init_alias(&s->mr_nodma, OBJECT(s),
1644c1f46999SSuravee Suthikulpanit                              "amdvi-nodma", get_system_memory(), 0,
1645c1f46999SSuravee Suthikulpanit                              memory_region_size(get_system_memory()));
1646c1f46999SSuravee Suthikulpanit     memory_region_add_subregion_overlap(&s->mr_sys, 0,
1647c1f46999SSuravee Suthikulpanit                                         &s->mr_nodma, 0);
1648c1f46999SSuravee Suthikulpanit 
16499fc9dbacSSuravee Suthikulpanit     /* set up the Interrupt Remapping memory region */
16509fc9dbacSSuravee Suthikulpanit     memory_region_init_io(&s->mr_ir, OBJECT(s), &amdvi_ir_ops,
16519fc9dbacSSuravee Suthikulpanit                           s, "amdvi-ir", AMDVI_INT_ADDR_SIZE);
16529fc9dbacSSuravee Suthikulpanit     memory_region_add_subregion_overlap(&s->mr_sys, AMDVI_INT_ADDR_FIRST,
16539fc9dbacSSuravee Suthikulpanit                                         &s->mr_ir, 1);
16549fc9dbacSSuravee Suthikulpanit 
1655b12cb381SSuravee Suthikulpanit     /* AMD IOMMU with x2APIC mode requires xtsup=on */
1656b12cb381SSuravee Suthikulpanit     if (x86ms->apic_id_limit > 255 && !s->xtsup) {
1657b12cb381SSuravee Suthikulpanit         error_report("AMD IOMMU with x2APIC confguration requires xtsup=on");
1658b12cb381SSuravee Suthikulpanit         exit(EXIT_FAILURE);
1659b12cb381SSuravee Suthikulpanit     }
1660*0266aef8SSairaj Kodilkar     if (s->xtsup) {
1661*0266aef8SSairaj Kodilkar         if (kvm_irqchip_is_split() && !kvm_enable_x2apic()) {
1662b12cb381SSuravee Suthikulpanit             error_report("AMD IOMMU xtsup=on requires support on the KVM side");
1663b12cb381SSuravee Suthikulpanit             exit(EXIT_FAILURE);
1664b12cb381SSuravee Suthikulpanit         }
1665*0266aef8SSairaj Kodilkar     }
1666b12cb381SSuravee Suthikulpanit 
1667ba7d12ebSYi Liu     pci_setup_iommu(bus, &amdvi_iommu_ops, s);
1668d29a09caSDavid Kiarie     amdvi_init(s);
1669d29a09caSDavid Kiarie }
1670d29a09caSDavid Kiarie 
1671328a11a0SBui Quang Minh static Property amdvi_properties[] = {
1672328a11a0SBui Quang Minh     DEFINE_PROP_BOOL("xtsup", AMDVIState, xtsup, false),
1673328a11a0SBui Quang Minh     DEFINE_PROP_END_OF_LIST(),
1674328a11a0SBui Quang Minh };
1675328a11a0SBui Quang Minh 
16768f6b7309SPhilippe Mathieu-Daudé static const VMStateDescription vmstate_amdvi_sysbus = {
1677d29a09caSDavid Kiarie     .name = "amd-iommu",
1678d29a09caSDavid Kiarie     .unmigratable = 1
1679d29a09caSDavid Kiarie };
1680d29a09caSDavid Kiarie 
amdvi_sysbus_instance_init(Object * klass)16818f6b7309SPhilippe Mathieu-Daudé static void amdvi_sysbus_instance_init(Object *klass)
1682d29a09caSDavid Kiarie {
1683d29a09caSDavid Kiarie     AMDVIState *s = AMD_IOMMU_DEVICE(klass);
1684d29a09caSDavid Kiarie 
1685d29a09caSDavid Kiarie     object_initialize(&s->pci, sizeof(s->pci), TYPE_AMD_IOMMU_PCI);
1686d29a09caSDavid Kiarie }
1687d29a09caSDavid Kiarie 
amdvi_sysbus_class_init(ObjectClass * klass,void * data)16888f6b7309SPhilippe Mathieu-Daudé static void amdvi_sysbus_class_init(ObjectClass *klass, void *data)
1689d29a09caSDavid Kiarie {
1690d29a09caSDavid Kiarie     DeviceClass *dc = DEVICE_CLASS(klass);
169130c60f77SEduardo Habkost     X86IOMMUClass *dc_class = X86_IOMMU_DEVICE_CLASS(klass);
1692d29a09caSDavid Kiarie 
1693e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, amdvi_sysbus_reset);
16948f6b7309SPhilippe Mathieu-Daudé     dc->vmsd = &vmstate_amdvi_sysbus;
1695d29a09caSDavid Kiarie     dc->hotpluggable = false;
16968f6b7309SPhilippe Mathieu-Daudé     dc_class->realize = amdvi_sysbus_realize;
1697577c470fSSingh, Brijesh     dc_class->int_remap = amdvi_int_remap;
16988ab5700cSEduardo Habkost     /* Supported by the pc-q35-* machine types */
1699e4f4fb1eSEduardo Habkost     dc->user_creatable = true;
17001ec202c9SErnest Esene     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
17011ec202c9SErnest Esene     dc->desc = "AMD IOMMU (AMD-Vi) DMA Remapping device";
1702328a11a0SBui Quang Minh     device_class_set_props(dc, amdvi_properties);
1703d29a09caSDavid Kiarie }
1704d29a09caSDavid Kiarie 
17058f6b7309SPhilippe Mathieu-Daudé static const TypeInfo amdvi_sysbus = {
1706d29a09caSDavid Kiarie     .name = TYPE_AMD_IOMMU_DEVICE,
1707d29a09caSDavid Kiarie     .parent = TYPE_X86_IOMMU_DEVICE,
1708d29a09caSDavid Kiarie     .instance_size = sizeof(AMDVIState),
17098f6b7309SPhilippe Mathieu-Daudé     .instance_init = amdvi_sysbus_instance_init,
17108f6b7309SPhilippe Mathieu-Daudé     .class_init = amdvi_sysbus_class_init
1711d29a09caSDavid Kiarie };
1712d29a09caSDavid Kiarie 
amdvi_pci_class_init(ObjectClass * klass,void * data)171364bc656dSPhilippe Mathieu-Daudé static void amdvi_pci_class_init(ObjectClass *klass, void *data)
171464bc656dSPhilippe Mathieu-Daudé {
171564bc656dSPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
17167f5a459dSPhilippe Mathieu-Daudé     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
17177f5a459dSPhilippe Mathieu-Daudé 
17187f5a459dSPhilippe Mathieu-Daudé     k->vendor_id = PCI_VENDOR_ID_AMD;
17197f5a459dSPhilippe Mathieu-Daudé     k->class_id = 0x0806;
17205ec7755eSPhilippe Mathieu-Daudé     k->realize = amdvi_pci_realize;
172164bc656dSPhilippe Mathieu-Daudé 
172264bc656dSPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
172364bc656dSPhilippe Mathieu-Daudé     dc->desc = "AMD IOMMU (AMD-Vi) DMA Remapping device";
172464bc656dSPhilippe Mathieu-Daudé }
172564bc656dSPhilippe Mathieu-Daudé 
172664cba40cSPhilippe Mathieu-Daudé static const TypeInfo amdvi_pci = {
1727e91830b1SEduardo Habkost     .name = TYPE_AMD_IOMMU_PCI,
1728d29a09caSDavid Kiarie     .parent = TYPE_PCI_DEVICE,
1729d29a09caSDavid Kiarie     .instance_size = sizeof(AMDVIPCIState),
173064bc656dSPhilippe Mathieu-Daudé     .class_init = amdvi_pci_class_init,
1731fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1732fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1733fd3b02c8SEduardo Habkost         { },
1734fd3b02c8SEduardo Habkost     },
1735d29a09caSDavid Kiarie };
1736d29a09caSDavid Kiarie 
amdvi_iommu_memory_region_class_init(ObjectClass * klass,void * data)17371221a474SAlexey Kardashevskiy static void amdvi_iommu_memory_region_class_init(ObjectClass *klass, void *data)
17381221a474SAlexey Kardashevskiy {
17391221a474SAlexey Kardashevskiy     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
17401221a474SAlexey Kardashevskiy 
17411221a474SAlexey Kardashevskiy     imrc->translate = amdvi_translate;
17421221a474SAlexey Kardashevskiy     imrc->notify_flag_changed = amdvi_iommu_notify_flag_changed;
17431221a474SAlexey Kardashevskiy }
17441221a474SAlexey Kardashevskiy 
17451221a474SAlexey Kardashevskiy static const TypeInfo amdvi_iommu_memory_region_info = {
17461221a474SAlexey Kardashevskiy     .parent = TYPE_IOMMU_MEMORY_REGION,
17471221a474SAlexey Kardashevskiy     .name = TYPE_AMD_IOMMU_MEMORY_REGION,
17481221a474SAlexey Kardashevskiy     .class_init = amdvi_iommu_memory_region_class_init,
17491221a474SAlexey Kardashevskiy };
17501221a474SAlexey Kardashevskiy 
amdvi_register_types(void)175164cba40cSPhilippe Mathieu-Daudé static void amdvi_register_types(void)
1752d29a09caSDavid Kiarie {
175364cba40cSPhilippe Mathieu-Daudé     type_register_static(&amdvi_pci);
17548f6b7309SPhilippe Mathieu-Daudé     type_register_static(&amdvi_sysbus);
17551221a474SAlexey Kardashevskiy     type_register_static(&amdvi_iommu_memory_region_info);
1756d29a09caSDavid Kiarie }
1757d29a09caSDavid Kiarie 
175864cba40cSPhilippe Mathieu-Daudé type_init(amdvi_register_types);
1759