1 /* Support for generating ACPI tables and passing them to Guests 2 * 3 * Copyright (C) 2008-2010 Kevin O'Connor <kevin@koconnor.net> 4 * Copyright (C) 2006 Fabrice Bellard 5 * Copyright (C) 2013 Red Hat Inc 6 * 7 * Author: Michael S. Tsirkin <mst@redhat.com> 8 * 9 * This program is free software; you can redistribute it and/or modify 10 * it under the terms of the GNU General Public License as published by 11 * the Free Software Foundation; either version 2 of the License, or 12 * (at your option) any later version. 13 14 * This program is distributed in the hope that it will be useful, 15 * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 * GNU General Public License for more details. 18 19 * You should have received a copy of the GNU General Public License along 20 * with this program; if not, see <http://www.gnu.org/licenses/>. 21 */ 22 23 #include "acpi-build.h" 24 #include <stddef.h> 25 #include <glib.h> 26 #include "qemu-common.h" 27 #include "qemu/bitmap.h" 28 #include "qemu/osdep.h" 29 #include "qemu/error-report.h" 30 #include "hw/pci/pci.h" 31 #include "qom/cpu.h" 32 #include "hw/i386/pc.h" 33 #include "target-i386/cpu.h" 34 #include "hw/timer/hpet.h" 35 #include "hw/acpi/acpi-defs.h" 36 #include "hw/acpi/acpi.h" 37 #include "hw/nvram/fw_cfg.h" 38 #include "hw/acpi/bios-linker-loader.h" 39 #include "hw/loader.h" 40 #include "hw/isa/isa.h" 41 #include "hw/acpi/memory_hotplug.h" 42 #include "hw/mem/nvdimm.h" 43 #include "sysemu/tpm.h" 44 #include "hw/acpi/tpm.h" 45 #include "sysemu/tpm_backend.h" 46 47 /* Supported chipsets: */ 48 #include "hw/acpi/piix4.h" 49 #include "hw/acpi/pcihp.h" 50 #include "hw/i386/ich9.h" 51 #include "hw/pci/pci_bus.h" 52 #include "hw/pci-host/q35.h" 53 #include "hw/i386/intel_iommu.h" 54 55 #include "hw/i386/q35-acpi-dsdt.hex" 56 #include "hw/i386/acpi-dsdt.hex" 57 58 #include "hw/acpi/aml-build.h" 59 60 #include "qapi/qmp/qint.h" 61 #include "qom/qom-qobject.h" 62 63 /* These are used to size the ACPI tables for -M pc-i440fx-1.7 and 64 * -M pc-i440fx-2.0. Even if the actual amount of AML generated grows 65 * a little bit, there should be plenty of free space since the DSDT 66 * shrunk by ~1.5k between QEMU 2.0 and QEMU 2.1. 67 */ 68 #define ACPI_BUILD_LEGACY_CPU_AML_SIZE 97 69 #define ACPI_BUILD_ALIGN_SIZE 0x1000 70 71 #define ACPI_BUILD_TABLE_SIZE 0x20000 72 73 /* #define DEBUG_ACPI_BUILD */ 74 #ifdef DEBUG_ACPI_BUILD 75 #define ACPI_BUILD_DPRINTF(fmt, ...) \ 76 do {printf("ACPI_BUILD: " fmt, ## __VA_ARGS__); } while (0) 77 #else 78 #define ACPI_BUILD_DPRINTF(fmt, ...) 79 #endif 80 81 typedef struct AcpiCpuInfo { 82 DECLARE_BITMAP(found_cpus, ACPI_CPU_HOTPLUG_ID_LIMIT); 83 } AcpiCpuInfo; 84 85 typedef struct AcpiMcfgInfo { 86 uint64_t mcfg_base; 87 uint32_t mcfg_size; 88 } AcpiMcfgInfo; 89 90 typedef struct AcpiPmInfo { 91 bool s3_disabled; 92 bool s4_disabled; 93 bool pcihp_bridge_en; 94 uint8_t s4_val; 95 uint16_t sci_int; 96 uint8_t acpi_enable_cmd; 97 uint8_t acpi_disable_cmd; 98 uint32_t gpe0_blk; 99 uint32_t gpe0_blk_len; 100 uint32_t io_base; 101 uint16_t cpu_hp_io_base; 102 uint16_t cpu_hp_io_len; 103 uint16_t mem_hp_io_base; 104 uint16_t mem_hp_io_len; 105 uint16_t pcihp_io_base; 106 uint16_t pcihp_io_len; 107 } AcpiPmInfo; 108 109 typedef struct AcpiMiscInfo { 110 bool has_hpet; 111 TPMVersion tpm_version; 112 const unsigned char *dsdt_code; 113 unsigned dsdt_size; 114 uint16_t pvpanic_port; 115 uint16_t applesmc_io_base; 116 } AcpiMiscInfo; 117 118 typedef struct AcpiBuildPciBusHotplugState { 119 GArray *device_table; 120 GArray *notify_table; 121 struct AcpiBuildPciBusHotplugState *parent; 122 bool pcihp_bridge_en; 123 } AcpiBuildPciBusHotplugState; 124 125 static void acpi_get_dsdt(AcpiMiscInfo *info) 126 { 127 Object *piix = piix4_pm_find(); 128 Object *lpc = ich9_lpc_find(); 129 assert(!!piix != !!lpc); 130 131 if (piix) { 132 info->dsdt_code = AcpiDsdtAmlCode; 133 info->dsdt_size = sizeof AcpiDsdtAmlCode; 134 } 135 if (lpc) { 136 info->dsdt_code = Q35AcpiDsdtAmlCode; 137 info->dsdt_size = sizeof Q35AcpiDsdtAmlCode; 138 } 139 } 140 141 static 142 int acpi_add_cpu_info(Object *o, void *opaque) 143 { 144 AcpiCpuInfo *cpu = opaque; 145 uint64_t apic_id; 146 147 if (object_dynamic_cast(o, TYPE_CPU)) { 148 apic_id = object_property_get_int(o, "apic-id", NULL); 149 assert(apic_id < ACPI_CPU_HOTPLUG_ID_LIMIT); 150 151 set_bit(apic_id, cpu->found_cpus); 152 } 153 154 object_child_foreach(o, acpi_add_cpu_info, opaque); 155 return 0; 156 } 157 158 static void acpi_get_cpu_info(AcpiCpuInfo *cpu) 159 { 160 Object *root = object_get_root(); 161 162 memset(cpu->found_cpus, 0, sizeof cpu->found_cpus); 163 object_child_foreach(root, acpi_add_cpu_info, cpu); 164 } 165 166 static void acpi_get_pm_info(AcpiPmInfo *pm) 167 { 168 Object *piix = piix4_pm_find(); 169 Object *lpc = ich9_lpc_find(); 170 Object *obj = NULL; 171 QObject *o; 172 173 pm->cpu_hp_io_base = 0; 174 pm->pcihp_io_base = 0; 175 pm->pcihp_io_len = 0; 176 if (piix) { 177 obj = piix; 178 pm->cpu_hp_io_base = PIIX4_CPU_HOTPLUG_IO_BASE; 179 pm->pcihp_io_base = 180 object_property_get_int(obj, ACPI_PCIHP_IO_BASE_PROP, NULL); 181 pm->pcihp_io_len = 182 object_property_get_int(obj, ACPI_PCIHP_IO_LEN_PROP, NULL); 183 } 184 if (lpc) { 185 obj = lpc; 186 pm->cpu_hp_io_base = ICH9_CPU_HOTPLUG_IO_BASE; 187 } 188 assert(obj); 189 190 pm->cpu_hp_io_len = ACPI_GPE_PROC_LEN; 191 pm->mem_hp_io_base = ACPI_MEMORY_HOTPLUG_BASE; 192 pm->mem_hp_io_len = ACPI_MEMORY_HOTPLUG_IO_LEN; 193 194 /* Fill in optional s3/s4 related properties */ 195 o = object_property_get_qobject(obj, ACPI_PM_PROP_S3_DISABLED, NULL); 196 if (o) { 197 pm->s3_disabled = qint_get_int(qobject_to_qint(o)); 198 } else { 199 pm->s3_disabled = false; 200 } 201 qobject_decref(o); 202 o = object_property_get_qobject(obj, ACPI_PM_PROP_S4_DISABLED, NULL); 203 if (o) { 204 pm->s4_disabled = qint_get_int(qobject_to_qint(o)); 205 } else { 206 pm->s4_disabled = false; 207 } 208 qobject_decref(o); 209 o = object_property_get_qobject(obj, ACPI_PM_PROP_S4_VAL, NULL); 210 if (o) { 211 pm->s4_val = qint_get_int(qobject_to_qint(o)); 212 } else { 213 pm->s4_val = false; 214 } 215 qobject_decref(o); 216 217 /* Fill in mandatory properties */ 218 pm->sci_int = object_property_get_int(obj, ACPI_PM_PROP_SCI_INT, NULL); 219 220 pm->acpi_enable_cmd = object_property_get_int(obj, 221 ACPI_PM_PROP_ACPI_ENABLE_CMD, 222 NULL); 223 pm->acpi_disable_cmd = object_property_get_int(obj, 224 ACPI_PM_PROP_ACPI_DISABLE_CMD, 225 NULL); 226 pm->io_base = object_property_get_int(obj, ACPI_PM_PROP_PM_IO_BASE, 227 NULL); 228 pm->gpe0_blk = object_property_get_int(obj, ACPI_PM_PROP_GPE0_BLK, 229 NULL); 230 pm->gpe0_blk_len = object_property_get_int(obj, ACPI_PM_PROP_GPE0_BLK_LEN, 231 NULL); 232 pm->pcihp_bridge_en = 233 object_property_get_bool(obj, "acpi-pci-hotplug-with-bridge-support", 234 NULL); 235 } 236 237 static void acpi_get_misc_info(AcpiMiscInfo *info) 238 { 239 info->has_hpet = hpet_find(); 240 info->tpm_version = tpm_get_version(); 241 info->pvpanic_port = pvpanic_port(); 242 info->applesmc_io_base = applesmc_port(); 243 } 244 245 /* 246 * Because of the PXB hosts we cannot simply query TYPE_PCI_HOST_BRIDGE. 247 * On i386 arch we only have two pci hosts, so we can look only for them. 248 */ 249 static Object *acpi_get_i386_pci_host(void) 250 { 251 PCIHostState *host; 252 253 host = OBJECT_CHECK(PCIHostState, 254 object_resolve_path("/machine/i440fx", NULL), 255 TYPE_PCI_HOST_BRIDGE); 256 if (!host) { 257 host = OBJECT_CHECK(PCIHostState, 258 object_resolve_path("/machine/q35", NULL), 259 TYPE_PCI_HOST_BRIDGE); 260 } 261 262 return OBJECT(host); 263 } 264 265 static void acpi_get_pci_info(PcPciInfo *info) 266 { 267 Object *pci_host; 268 269 270 pci_host = acpi_get_i386_pci_host(); 271 g_assert(pci_host); 272 273 info->w32.begin = object_property_get_int(pci_host, 274 PCI_HOST_PROP_PCI_HOLE_START, 275 NULL); 276 info->w32.end = object_property_get_int(pci_host, 277 PCI_HOST_PROP_PCI_HOLE_END, 278 NULL); 279 info->w64.begin = object_property_get_int(pci_host, 280 PCI_HOST_PROP_PCI_HOLE64_START, 281 NULL); 282 info->w64.end = object_property_get_int(pci_host, 283 PCI_HOST_PROP_PCI_HOLE64_END, 284 NULL); 285 } 286 287 #define ACPI_PORT_SMI_CMD 0x00b2 /* TODO: this is APM_CNT_IOPORT */ 288 289 static void acpi_align_size(GArray *blob, unsigned align) 290 { 291 /* Align size to multiple of given size. This reduces the chance 292 * we need to change size in the future (breaking cross version migration). 293 */ 294 g_array_set_size(blob, ROUND_UP(acpi_data_len(blob), align)); 295 } 296 297 /* FACS */ 298 static void 299 build_facs(GArray *table_data, GArray *linker, PcGuestInfo *guest_info) 300 { 301 AcpiFacsDescriptorRev1 *facs = acpi_data_push(table_data, sizeof *facs); 302 memcpy(&facs->signature, "FACS", 4); 303 facs->length = cpu_to_le32(sizeof(*facs)); 304 } 305 306 /* Load chipset information in FADT */ 307 static void fadt_setup(AcpiFadtDescriptorRev1 *fadt, AcpiPmInfo *pm) 308 { 309 fadt->model = 1; 310 fadt->reserved1 = 0; 311 fadt->sci_int = cpu_to_le16(pm->sci_int); 312 fadt->smi_cmd = cpu_to_le32(ACPI_PORT_SMI_CMD); 313 fadt->acpi_enable = pm->acpi_enable_cmd; 314 fadt->acpi_disable = pm->acpi_disable_cmd; 315 /* EVT, CNT, TMR offset matches hw/acpi/core.c */ 316 fadt->pm1a_evt_blk = cpu_to_le32(pm->io_base); 317 fadt->pm1a_cnt_blk = cpu_to_le32(pm->io_base + 0x04); 318 fadt->pm_tmr_blk = cpu_to_le32(pm->io_base + 0x08); 319 fadt->gpe0_blk = cpu_to_le32(pm->gpe0_blk); 320 /* EVT, CNT, TMR length matches hw/acpi/core.c */ 321 fadt->pm1_evt_len = 4; 322 fadt->pm1_cnt_len = 2; 323 fadt->pm_tmr_len = 4; 324 fadt->gpe0_blk_len = pm->gpe0_blk_len; 325 fadt->plvl2_lat = cpu_to_le16(0xfff); /* C2 state not supported */ 326 fadt->plvl3_lat = cpu_to_le16(0xfff); /* C3 state not supported */ 327 fadt->flags = cpu_to_le32((1 << ACPI_FADT_F_WBINVD) | 328 (1 << ACPI_FADT_F_PROC_C1) | 329 (1 << ACPI_FADT_F_SLP_BUTTON) | 330 (1 << ACPI_FADT_F_RTC_S4)); 331 fadt->flags |= cpu_to_le32(1 << ACPI_FADT_F_USE_PLATFORM_CLOCK); 332 /* APIC destination mode ("Flat Logical") has an upper limit of 8 CPUs 333 * For more than 8 CPUs, "Clustered Logical" mode has to be used 334 */ 335 if (max_cpus > 8) { 336 fadt->flags |= cpu_to_le32(1 << ACPI_FADT_F_FORCE_APIC_CLUSTER_MODEL); 337 } 338 } 339 340 341 /* FADT */ 342 static void 343 build_fadt(GArray *table_data, GArray *linker, AcpiPmInfo *pm, 344 unsigned facs, unsigned dsdt) 345 { 346 AcpiFadtDescriptorRev1 *fadt = acpi_data_push(table_data, sizeof(*fadt)); 347 348 fadt->firmware_ctrl = cpu_to_le32(facs); 349 /* FACS address to be filled by Guest linker */ 350 bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE, 351 ACPI_BUILD_TABLE_FILE, 352 table_data, &fadt->firmware_ctrl, 353 sizeof fadt->firmware_ctrl); 354 355 fadt->dsdt = cpu_to_le32(dsdt); 356 /* DSDT address to be filled by Guest linker */ 357 bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE, 358 ACPI_BUILD_TABLE_FILE, 359 table_data, &fadt->dsdt, 360 sizeof fadt->dsdt); 361 362 fadt_setup(fadt, pm); 363 364 build_header(linker, table_data, 365 (void *)fadt, "FACP", sizeof(*fadt), 1, NULL); 366 } 367 368 static void 369 build_madt(GArray *table_data, GArray *linker, AcpiCpuInfo *cpu, 370 PcGuestInfo *guest_info) 371 { 372 int madt_start = table_data->len; 373 374 AcpiMultipleApicTable *madt; 375 AcpiMadtIoApic *io_apic; 376 AcpiMadtIntsrcovr *intsrcovr; 377 AcpiMadtLocalNmi *local_nmi; 378 int i; 379 380 madt = acpi_data_push(table_data, sizeof *madt); 381 madt->local_apic_address = cpu_to_le32(APIC_DEFAULT_ADDRESS); 382 madt->flags = cpu_to_le32(1); 383 384 for (i = 0; i < guest_info->apic_id_limit; i++) { 385 AcpiMadtProcessorApic *apic = acpi_data_push(table_data, sizeof *apic); 386 apic->type = ACPI_APIC_PROCESSOR; 387 apic->length = sizeof(*apic); 388 apic->processor_id = i; 389 apic->local_apic_id = i; 390 if (test_bit(i, cpu->found_cpus)) { 391 apic->flags = cpu_to_le32(1); 392 } else { 393 apic->flags = cpu_to_le32(0); 394 } 395 } 396 io_apic = acpi_data_push(table_data, sizeof *io_apic); 397 io_apic->type = ACPI_APIC_IO; 398 io_apic->length = sizeof(*io_apic); 399 #define ACPI_BUILD_IOAPIC_ID 0x0 400 io_apic->io_apic_id = ACPI_BUILD_IOAPIC_ID; 401 io_apic->address = cpu_to_le32(IO_APIC_DEFAULT_ADDRESS); 402 io_apic->interrupt = cpu_to_le32(0); 403 404 if (guest_info->apic_xrupt_override) { 405 intsrcovr = acpi_data_push(table_data, sizeof *intsrcovr); 406 intsrcovr->type = ACPI_APIC_XRUPT_OVERRIDE; 407 intsrcovr->length = sizeof(*intsrcovr); 408 intsrcovr->source = 0; 409 intsrcovr->gsi = cpu_to_le32(2); 410 intsrcovr->flags = cpu_to_le16(0); /* conforms to bus specifications */ 411 } 412 for (i = 1; i < 16; i++) { 413 #define ACPI_BUILD_PCI_IRQS ((1<<5) | (1<<9) | (1<<10) | (1<<11)) 414 if (!(ACPI_BUILD_PCI_IRQS & (1 << i))) { 415 /* No need for a INT source override structure. */ 416 continue; 417 } 418 intsrcovr = acpi_data_push(table_data, sizeof *intsrcovr); 419 intsrcovr->type = ACPI_APIC_XRUPT_OVERRIDE; 420 intsrcovr->length = sizeof(*intsrcovr); 421 intsrcovr->source = i; 422 intsrcovr->gsi = cpu_to_le32(i); 423 intsrcovr->flags = cpu_to_le16(0xd); /* active high, level triggered */ 424 } 425 426 local_nmi = acpi_data_push(table_data, sizeof *local_nmi); 427 local_nmi->type = ACPI_APIC_LOCAL_NMI; 428 local_nmi->length = sizeof(*local_nmi); 429 local_nmi->processor_id = 0xff; /* all processors */ 430 local_nmi->flags = cpu_to_le16(0); 431 local_nmi->lint = 1; /* ACPI_LINT1 */ 432 433 build_header(linker, table_data, 434 (void *)(table_data->data + madt_start), "APIC", 435 table_data->len - madt_start, 1, NULL); 436 } 437 438 /* Assign BSEL property to all buses. In the future, this can be changed 439 * to only assign to buses that support hotplug. 440 */ 441 static void *acpi_set_bsel(PCIBus *bus, void *opaque) 442 { 443 unsigned *bsel_alloc = opaque; 444 unsigned *bus_bsel; 445 446 if (qbus_is_hotpluggable(BUS(bus))) { 447 bus_bsel = g_malloc(sizeof *bus_bsel); 448 449 *bus_bsel = (*bsel_alloc)++; 450 object_property_add_uint32_ptr(OBJECT(bus), ACPI_PCIHP_PROP_BSEL, 451 bus_bsel, NULL); 452 } 453 454 return bsel_alloc; 455 } 456 457 static void acpi_set_pci_info(void) 458 { 459 PCIBus *bus = find_i440fx(); /* TODO: Q35 support */ 460 unsigned bsel_alloc = 0; 461 462 if (bus) { 463 /* Scan all PCI buses. Set property to enable acpi based hotplug. */ 464 pci_for_each_bus_depth_first(bus, acpi_set_bsel, NULL, &bsel_alloc); 465 } 466 } 467 468 static void build_append_pcihp_notify_entry(Aml *method, int slot) 469 { 470 Aml *if_ctx; 471 int32_t devfn = PCI_DEVFN(slot, 0); 472 473 if_ctx = aml_if(aml_and(aml_arg(0), aml_int(0x1U << slot))); 474 aml_append(if_ctx, aml_notify(aml_name("S%.02X", devfn), aml_arg(1))); 475 aml_append(method, if_ctx); 476 } 477 478 static void build_append_pci_bus_devices(Aml *parent_scope, PCIBus *bus, 479 bool pcihp_bridge_en) 480 { 481 Aml *dev, *notify_method, *method; 482 QObject *bsel; 483 PCIBus *sec; 484 int i; 485 486 bsel = object_property_get_qobject(OBJECT(bus), ACPI_PCIHP_PROP_BSEL, NULL); 487 if (bsel) { 488 int64_t bsel_val = qint_get_int(qobject_to_qint(bsel)); 489 490 aml_append(parent_scope, aml_name_decl("BSEL", aml_int(bsel_val))); 491 notify_method = aml_method("DVNT", 2, AML_NOTSERIALIZED); 492 } 493 494 for (i = 0; i < ARRAY_SIZE(bus->devices); i += PCI_FUNC_MAX) { 495 DeviceClass *dc; 496 PCIDeviceClass *pc; 497 PCIDevice *pdev = bus->devices[i]; 498 int slot = PCI_SLOT(i); 499 bool hotplug_enabled_dev; 500 bool bridge_in_acpi; 501 502 if (!pdev) { 503 if (bsel) { /* add hotplug slots for non present devices */ 504 dev = aml_device("S%.02X", PCI_DEVFN(slot, 0)); 505 aml_append(dev, aml_name_decl("_SUN", aml_int(slot))); 506 aml_append(dev, aml_name_decl("_ADR", aml_int(slot << 16))); 507 method = aml_method("_EJ0", 1, AML_NOTSERIALIZED); 508 aml_append(method, 509 aml_call2("PCEJ", aml_name("BSEL"), aml_name("_SUN")) 510 ); 511 aml_append(dev, method); 512 aml_append(parent_scope, dev); 513 514 build_append_pcihp_notify_entry(notify_method, slot); 515 } 516 continue; 517 } 518 519 pc = PCI_DEVICE_GET_CLASS(pdev); 520 dc = DEVICE_GET_CLASS(pdev); 521 522 /* When hotplug for bridges is enabled, bridges are 523 * described in ACPI separately (see build_pci_bus_end). 524 * In this case they aren't themselves hot-pluggable. 525 * Hotplugged bridges *are* hot-pluggable. 526 */ 527 bridge_in_acpi = pc->is_bridge && pcihp_bridge_en && 528 !DEVICE(pdev)->hotplugged; 529 530 hotplug_enabled_dev = bsel && dc->hotpluggable && !bridge_in_acpi; 531 532 if (pc->class_id == PCI_CLASS_BRIDGE_ISA) { 533 continue; 534 } 535 536 /* start to compose PCI slot descriptor */ 537 dev = aml_device("S%.02X", PCI_DEVFN(slot, 0)); 538 aml_append(dev, aml_name_decl("_ADR", aml_int(slot << 16))); 539 540 if (pc->class_id == PCI_CLASS_DISPLAY_VGA) { 541 /* add VGA specific AML methods */ 542 int s3d; 543 544 if (object_dynamic_cast(OBJECT(pdev), "qxl-vga")) { 545 s3d = 3; 546 } else { 547 s3d = 0; 548 } 549 550 method = aml_method("_S1D", 0, AML_NOTSERIALIZED); 551 aml_append(method, aml_return(aml_int(0))); 552 aml_append(dev, method); 553 554 method = aml_method("_S2D", 0, AML_NOTSERIALIZED); 555 aml_append(method, aml_return(aml_int(0))); 556 aml_append(dev, method); 557 558 method = aml_method("_S3D", 0, AML_NOTSERIALIZED); 559 aml_append(method, aml_return(aml_int(s3d))); 560 aml_append(dev, method); 561 } else if (hotplug_enabled_dev) { 562 /* add _SUN/_EJ0 to make slot hotpluggable */ 563 aml_append(dev, aml_name_decl("_SUN", aml_int(slot))); 564 565 method = aml_method("_EJ0", 1, AML_NOTSERIALIZED); 566 aml_append(method, 567 aml_call2("PCEJ", aml_name("BSEL"), aml_name("_SUN")) 568 ); 569 aml_append(dev, method); 570 571 if (bsel) { 572 build_append_pcihp_notify_entry(notify_method, slot); 573 } 574 } else if (bridge_in_acpi) { 575 /* 576 * device is coldplugged bridge, 577 * add child device descriptions into its scope 578 */ 579 PCIBus *sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev)); 580 581 build_append_pci_bus_devices(dev, sec_bus, pcihp_bridge_en); 582 } 583 /* slot descriptor has been composed, add it into parent context */ 584 aml_append(parent_scope, dev); 585 } 586 587 if (bsel) { 588 aml_append(parent_scope, notify_method); 589 } 590 591 /* Append PCNT method to notify about events on local and child buses. 592 * Add unconditionally for root since DSDT expects it. 593 */ 594 method = aml_method("PCNT", 0, AML_NOTSERIALIZED); 595 596 /* If bus supports hotplug select it and notify about local events */ 597 if (bsel) { 598 int64_t bsel_val = qint_get_int(qobject_to_qint(bsel)); 599 aml_append(method, aml_store(aml_int(bsel_val), aml_name("BNUM"))); 600 aml_append(method, 601 aml_call2("DVNT", aml_name("PCIU"), aml_int(1) /* Device Check */) 602 ); 603 aml_append(method, 604 aml_call2("DVNT", aml_name("PCID"), aml_int(3)/* Eject Request */) 605 ); 606 } 607 608 /* Notify about child bus events in any case */ 609 if (pcihp_bridge_en) { 610 QLIST_FOREACH(sec, &bus->child, sibling) { 611 int32_t devfn = sec->parent_dev->devfn; 612 613 aml_append(method, aml_name("^S%.02X.PCNT", devfn)); 614 } 615 } 616 aml_append(parent_scope, method); 617 qobject_decref(bsel); 618 } 619 620 /* 621 * initialize_route - Initialize the interrupt routing rule 622 * through a specific LINK: 623 * if (lnk_idx == idx) 624 * route using link 'link_name' 625 */ 626 static Aml *initialize_route(Aml *route, const char *link_name, 627 Aml *lnk_idx, int idx) 628 { 629 Aml *if_ctx = aml_if(aml_equal(lnk_idx, aml_int(idx))); 630 Aml *pkg = aml_package(4); 631 632 aml_append(pkg, aml_int(0)); 633 aml_append(pkg, aml_int(0)); 634 aml_append(pkg, aml_name("%s", link_name)); 635 aml_append(pkg, aml_int(0)); 636 aml_append(if_ctx, aml_store(pkg, route)); 637 638 return if_ctx; 639 } 640 641 /* 642 * build_prt - Define interrupt rounting rules 643 * 644 * Returns an array of 128 routes, one for each device, 645 * based on device location. 646 * The main goal is to equaly distribute the interrupts 647 * over the 4 existing ACPI links (works only for i440fx). 648 * The hash function is (slot + pin) & 3 -> "LNK[D|A|B|C]". 649 * 650 */ 651 static Aml *build_prt(void) 652 { 653 Aml *method, *while_ctx, *pin, *res; 654 655 method = aml_method("_PRT", 0, AML_NOTSERIALIZED); 656 res = aml_local(0); 657 pin = aml_local(1); 658 aml_append(method, aml_store(aml_package(128), res)); 659 aml_append(method, aml_store(aml_int(0), pin)); 660 661 /* while (pin < 128) */ 662 while_ctx = aml_while(aml_lless(pin, aml_int(128))); 663 { 664 Aml *slot = aml_local(2); 665 Aml *lnk_idx = aml_local(3); 666 Aml *route = aml_local(4); 667 668 /* slot = pin >> 2 */ 669 aml_append(while_ctx, 670 aml_store(aml_shiftright(pin, aml_int(2), NULL), slot)); 671 /* lnk_idx = (slot + pin) & 3 */ 672 aml_append(while_ctx, 673 aml_store(aml_and(aml_add(pin, slot, NULL), aml_int(3)), lnk_idx)); 674 675 /* route[2] = "LNK[D|A|B|C]", selection based on pin % 3 */ 676 aml_append(while_ctx, initialize_route(route, "LNKD", lnk_idx, 0)); 677 aml_append(while_ctx, initialize_route(route, "LNKA", lnk_idx, 1)); 678 aml_append(while_ctx, initialize_route(route, "LNKB", lnk_idx, 2)); 679 aml_append(while_ctx, initialize_route(route, "LNKC", lnk_idx, 3)); 680 681 /* route[0] = 0x[slot]FFFF */ 682 aml_append(while_ctx, 683 aml_store(aml_or(aml_shiftleft(slot, aml_int(16)), aml_int(0xFFFF)), 684 aml_index(route, aml_int(0)))); 685 /* route[1] = pin & 3 */ 686 aml_append(while_ctx, 687 aml_store(aml_and(pin, aml_int(3)), aml_index(route, aml_int(1)))); 688 /* res[pin] = route */ 689 aml_append(while_ctx, aml_store(route, aml_index(res, pin))); 690 /* pin++ */ 691 aml_append(while_ctx, aml_increment(pin)); 692 } 693 aml_append(method, while_ctx); 694 /* return res*/ 695 aml_append(method, aml_return(res)); 696 697 return method; 698 } 699 700 typedef struct CrsRangeEntry { 701 uint64_t base; 702 uint64_t limit; 703 } CrsRangeEntry; 704 705 static void crs_range_insert(GPtrArray *ranges, uint64_t base, uint64_t limit) 706 { 707 CrsRangeEntry *entry; 708 709 entry = g_malloc(sizeof(*entry)); 710 entry->base = base; 711 entry->limit = limit; 712 713 g_ptr_array_add(ranges, entry); 714 } 715 716 static void crs_range_free(gpointer data) 717 { 718 CrsRangeEntry *entry = (CrsRangeEntry *)data; 719 g_free(entry); 720 } 721 722 static gint crs_range_compare(gconstpointer a, gconstpointer b) 723 { 724 CrsRangeEntry *entry_a = *(CrsRangeEntry **)a; 725 CrsRangeEntry *entry_b = *(CrsRangeEntry **)b; 726 727 return (int64_t)entry_a->base - (int64_t)entry_b->base; 728 } 729 730 /* 731 * crs_replace_with_free_ranges - given the 'used' ranges within [start - end] 732 * interval, computes the 'free' ranges from the same interval. 733 * Example: If the input array is { [a1 - a2],[b1 - b2] }, the function 734 * will return { [base - a1], [a2 - b1], [b2 - limit] }. 735 */ 736 static void crs_replace_with_free_ranges(GPtrArray *ranges, 737 uint64_t start, uint64_t end) 738 { 739 GPtrArray *free_ranges = g_ptr_array_new_with_free_func(crs_range_free); 740 uint64_t free_base = start; 741 int i; 742 743 g_ptr_array_sort(ranges, crs_range_compare); 744 for (i = 0; i < ranges->len; i++) { 745 CrsRangeEntry *used = g_ptr_array_index(ranges, i); 746 747 if (free_base < used->base) { 748 crs_range_insert(free_ranges, free_base, used->base - 1); 749 } 750 751 free_base = used->limit + 1; 752 } 753 754 if (free_base < end) { 755 crs_range_insert(free_ranges, free_base, end); 756 } 757 758 g_ptr_array_set_size(ranges, 0); 759 for (i = 0; i < free_ranges->len; i++) { 760 g_ptr_array_add(ranges, g_ptr_array_index(free_ranges, i)); 761 } 762 763 g_ptr_array_free(free_ranges, false); 764 } 765 766 /* 767 * crs_range_merge - merges adjacent ranges in the given array. 768 * Array elements are deleted and replaced with the merged ranges. 769 */ 770 static void crs_range_merge(GPtrArray *range) 771 { 772 GPtrArray *tmp = g_ptr_array_new_with_free_func(crs_range_free); 773 CrsRangeEntry *entry; 774 uint64_t range_base, range_limit; 775 int i; 776 777 if (!range->len) { 778 return; 779 } 780 781 g_ptr_array_sort(range, crs_range_compare); 782 783 entry = g_ptr_array_index(range, 0); 784 range_base = entry->base; 785 range_limit = entry->limit; 786 for (i = 1; i < range->len; i++) { 787 entry = g_ptr_array_index(range, i); 788 if (entry->base - 1 == range_limit) { 789 range_limit = entry->limit; 790 } else { 791 crs_range_insert(tmp, range_base, range_limit); 792 range_base = entry->base; 793 range_limit = entry->limit; 794 } 795 } 796 crs_range_insert(tmp, range_base, range_limit); 797 798 g_ptr_array_set_size(range, 0); 799 for (i = 0; i < tmp->len; i++) { 800 entry = g_ptr_array_index(tmp, i); 801 crs_range_insert(range, entry->base, entry->limit); 802 } 803 g_ptr_array_free(tmp, true); 804 } 805 806 static Aml *build_crs(PCIHostState *host, 807 GPtrArray *io_ranges, GPtrArray *mem_ranges) 808 { 809 Aml *crs = aml_resource_template(); 810 GPtrArray *host_io_ranges = g_ptr_array_new_with_free_func(crs_range_free); 811 GPtrArray *host_mem_ranges = g_ptr_array_new_with_free_func(crs_range_free); 812 CrsRangeEntry *entry; 813 uint8_t max_bus = pci_bus_num(host->bus); 814 uint8_t type; 815 int devfn; 816 int i; 817 818 for (devfn = 0; devfn < ARRAY_SIZE(host->bus->devices); devfn++) { 819 uint64_t range_base, range_limit; 820 PCIDevice *dev = host->bus->devices[devfn]; 821 822 if (!dev) { 823 continue; 824 } 825 826 for (i = 0; i < PCI_NUM_REGIONS; i++) { 827 PCIIORegion *r = &dev->io_regions[i]; 828 829 range_base = r->addr; 830 range_limit = r->addr + r->size - 1; 831 832 /* 833 * Work-around for old bioses 834 * that do not support multiple root buses 835 */ 836 if (!range_base || range_base > range_limit) { 837 continue; 838 } 839 840 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { 841 crs_range_insert(host_io_ranges, range_base, range_limit); 842 } else { /* "memory" */ 843 crs_range_insert(host_mem_ranges, range_base, range_limit); 844 } 845 } 846 847 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION; 848 if (type == PCI_HEADER_TYPE_BRIDGE) { 849 uint8_t subordinate = dev->config[PCI_SUBORDINATE_BUS]; 850 if (subordinate > max_bus) { 851 max_bus = subordinate; 852 } 853 854 range_base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO); 855 range_limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO); 856 857 /* 858 * Work-around for old bioses 859 * that do not support multiple root buses 860 */ 861 if (range_base && range_base <= range_limit) { 862 crs_range_insert(host_io_ranges, range_base, range_limit); 863 } 864 865 range_base = 866 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY); 867 range_limit = 868 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY); 869 870 /* 871 * Work-around for old bioses 872 * that do not support multiple root buses 873 */ 874 if (range_base && range_base <= range_limit) { 875 crs_range_insert(host_mem_ranges, range_base, range_limit); 876 } 877 878 range_base = 879 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH); 880 range_limit = 881 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH); 882 883 /* 884 * Work-around for old bioses 885 * that do not support multiple root buses 886 */ 887 if (range_base && range_base <= range_limit) { 888 crs_range_insert(host_mem_ranges, range_base, range_limit); 889 } 890 } 891 } 892 893 crs_range_merge(host_io_ranges); 894 for (i = 0; i < host_io_ranges->len; i++) { 895 entry = g_ptr_array_index(host_io_ranges, i); 896 aml_append(crs, 897 aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED, 898 AML_POS_DECODE, AML_ENTIRE_RANGE, 899 0, entry->base, entry->limit, 0, 900 entry->limit - entry->base + 1)); 901 crs_range_insert(io_ranges, entry->base, entry->limit); 902 } 903 g_ptr_array_free(host_io_ranges, true); 904 905 crs_range_merge(host_mem_ranges); 906 for (i = 0; i < host_mem_ranges->len; i++) { 907 entry = g_ptr_array_index(host_mem_ranges, i); 908 aml_append(crs, 909 aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, 910 AML_MAX_FIXED, AML_NON_CACHEABLE, 911 AML_READ_WRITE, 912 0, entry->base, entry->limit, 0, 913 entry->limit - entry->base + 1)); 914 crs_range_insert(mem_ranges, entry->base, entry->limit); 915 } 916 g_ptr_array_free(host_mem_ranges, true); 917 918 aml_append(crs, 919 aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE, 920 0, 921 pci_bus_num(host->bus), 922 max_bus, 923 0, 924 max_bus - pci_bus_num(host->bus) + 1)); 925 926 return crs; 927 } 928 929 static void 930 build_ssdt(GArray *table_data, GArray *linker, 931 AcpiCpuInfo *cpu, AcpiPmInfo *pm, AcpiMiscInfo *misc, 932 PcPciInfo *pci, PcGuestInfo *guest_info) 933 { 934 MachineState *machine = MACHINE(qdev_get_machine()); 935 uint32_t nr_mem = machine->ram_slots; 936 unsigned acpi_cpus = guest_info->apic_id_limit; 937 Aml *ssdt, *sb_scope, *scope, *pkg, *dev, *method, *crs, *field, *ifctx; 938 PCIBus *bus = NULL; 939 GPtrArray *io_ranges = g_ptr_array_new_with_free_func(crs_range_free); 940 GPtrArray *mem_ranges = g_ptr_array_new_with_free_func(crs_range_free); 941 CrsRangeEntry *entry; 942 int root_bus_limit = 0xFF; 943 int i; 944 945 ssdt = init_aml_allocator(); 946 /* The current AML generator can cover the APIC ID range [0..255], 947 * inclusive, for VCPU hotplug. */ 948 QEMU_BUILD_BUG_ON(ACPI_CPU_HOTPLUG_ID_LIMIT > 256); 949 g_assert(acpi_cpus <= ACPI_CPU_HOTPLUG_ID_LIMIT); 950 951 /* Reserve space for header */ 952 acpi_data_push(ssdt->buf, sizeof(AcpiTableHeader)); 953 954 bus = PC_MACHINE(machine)->bus; 955 if (bus) { 956 QLIST_FOREACH(bus, &bus->child, sibling) { 957 uint8_t bus_num = pci_bus_num(bus); 958 uint8_t numa_node = pci_bus_numa_node(bus); 959 960 /* look only for expander root buses */ 961 if (!pci_bus_is_root(bus)) { 962 continue; 963 } 964 965 if (bus_num < root_bus_limit) { 966 root_bus_limit = bus_num - 1; 967 } 968 969 scope = aml_scope("\\_SB"); 970 dev = aml_device("PC%.02X", bus_num); 971 aml_append(dev, aml_name_decl("_UID", aml_int(bus_num))); 972 aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0A03"))); 973 aml_append(dev, aml_name_decl("_BBN", aml_int(bus_num))); 974 975 if (numa_node != NUMA_NODE_UNASSIGNED) { 976 aml_append(dev, aml_name_decl("_PXM", aml_int(numa_node))); 977 } 978 979 aml_append(dev, build_prt()); 980 crs = build_crs(PCI_HOST_BRIDGE(BUS(bus)->parent), 981 io_ranges, mem_ranges); 982 aml_append(dev, aml_name_decl("_CRS", crs)); 983 aml_append(scope, dev); 984 aml_append(ssdt, scope); 985 } 986 } 987 988 scope = aml_scope("\\_SB.PCI0"); 989 /* build PCI0._CRS */ 990 crs = aml_resource_template(); 991 aml_append(crs, 992 aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE, 993 0x0000, 0x0, root_bus_limit, 994 0x0000, root_bus_limit + 1)); 995 aml_append(crs, aml_io(AML_DECODE16, 0x0CF8, 0x0CF8, 0x01, 0x08)); 996 997 aml_append(crs, 998 aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED, 999 AML_POS_DECODE, AML_ENTIRE_RANGE, 1000 0x0000, 0x0000, 0x0CF7, 0x0000, 0x0CF8)); 1001 1002 crs_replace_with_free_ranges(io_ranges, 0x0D00, 0xFFFF); 1003 for (i = 0; i < io_ranges->len; i++) { 1004 entry = g_ptr_array_index(io_ranges, i); 1005 aml_append(crs, 1006 aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED, 1007 AML_POS_DECODE, AML_ENTIRE_RANGE, 1008 0x0000, entry->base, entry->limit, 1009 0x0000, entry->limit - entry->base + 1)); 1010 } 1011 1012 aml_append(crs, 1013 aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, 1014 AML_CACHEABLE, AML_READ_WRITE, 1015 0, 0x000A0000, 0x000BFFFF, 0, 0x00020000)); 1016 1017 crs_replace_with_free_ranges(mem_ranges, pci->w32.begin, pci->w32.end - 1); 1018 for (i = 0; i < mem_ranges->len; i++) { 1019 entry = g_ptr_array_index(mem_ranges, i); 1020 aml_append(crs, 1021 aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, 1022 AML_NON_CACHEABLE, AML_READ_WRITE, 1023 0, entry->base, entry->limit, 1024 0, entry->limit - entry->base + 1)); 1025 } 1026 1027 if (pci->w64.begin) { 1028 aml_append(crs, 1029 aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, 1030 AML_CACHEABLE, AML_READ_WRITE, 1031 0, pci->w64.begin, pci->w64.end - 1, 0, 1032 pci->w64.end - pci->w64.begin)); 1033 } 1034 aml_append(scope, aml_name_decl("_CRS", crs)); 1035 1036 /* reserve GPE0 block resources */ 1037 dev = aml_device("GPE0"); 1038 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A06"))); 1039 aml_append(dev, aml_name_decl("_UID", aml_string("GPE0 resources"))); 1040 /* device present, functioning, decoding, not shown in UI */ 1041 aml_append(dev, aml_name_decl("_STA", aml_int(0xB))); 1042 crs = aml_resource_template(); 1043 aml_append(crs, 1044 aml_io(AML_DECODE16, pm->gpe0_blk, pm->gpe0_blk, 1, pm->gpe0_blk_len) 1045 ); 1046 aml_append(dev, aml_name_decl("_CRS", crs)); 1047 aml_append(scope, dev); 1048 1049 g_ptr_array_free(io_ranges, true); 1050 g_ptr_array_free(mem_ranges, true); 1051 1052 /* reserve PCIHP resources */ 1053 if (pm->pcihp_io_len) { 1054 dev = aml_device("PHPR"); 1055 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A06"))); 1056 aml_append(dev, 1057 aml_name_decl("_UID", aml_string("PCI Hotplug resources"))); 1058 /* device present, functioning, decoding, not shown in UI */ 1059 aml_append(dev, aml_name_decl("_STA", aml_int(0xB))); 1060 crs = aml_resource_template(); 1061 aml_append(crs, 1062 aml_io(AML_DECODE16, pm->pcihp_io_base, pm->pcihp_io_base, 1, 1063 pm->pcihp_io_len) 1064 ); 1065 aml_append(dev, aml_name_decl("_CRS", crs)); 1066 aml_append(scope, dev); 1067 } 1068 aml_append(ssdt, scope); 1069 1070 /* create S3_ / S4_ / S5_ packages if necessary */ 1071 scope = aml_scope("\\"); 1072 if (!pm->s3_disabled) { 1073 pkg = aml_package(4); 1074 aml_append(pkg, aml_int(1)); /* PM1a_CNT.SLP_TYP */ 1075 aml_append(pkg, aml_int(1)); /* PM1b_CNT.SLP_TYP, FIXME: not impl. */ 1076 aml_append(pkg, aml_int(0)); /* reserved */ 1077 aml_append(pkg, aml_int(0)); /* reserved */ 1078 aml_append(scope, aml_name_decl("_S3", pkg)); 1079 } 1080 1081 if (!pm->s4_disabled) { 1082 pkg = aml_package(4); 1083 aml_append(pkg, aml_int(pm->s4_val)); /* PM1a_CNT.SLP_TYP */ 1084 /* PM1b_CNT.SLP_TYP, FIXME: not impl. */ 1085 aml_append(pkg, aml_int(pm->s4_val)); 1086 aml_append(pkg, aml_int(0)); /* reserved */ 1087 aml_append(pkg, aml_int(0)); /* reserved */ 1088 aml_append(scope, aml_name_decl("_S4", pkg)); 1089 } 1090 1091 pkg = aml_package(4); 1092 aml_append(pkg, aml_int(0)); /* PM1a_CNT.SLP_TYP */ 1093 aml_append(pkg, aml_int(0)); /* PM1b_CNT.SLP_TYP not impl. */ 1094 aml_append(pkg, aml_int(0)); /* reserved */ 1095 aml_append(pkg, aml_int(0)); /* reserved */ 1096 aml_append(scope, aml_name_decl("_S5", pkg)); 1097 aml_append(ssdt, scope); 1098 1099 if (misc->applesmc_io_base) { 1100 scope = aml_scope("\\_SB.PCI0.ISA"); 1101 dev = aml_device("SMC"); 1102 1103 aml_append(dev, aml_name_decl("_HID", aml_eisaid("APP0001"))); 1104 /* device present, functioning, decoding, not shown in UI */ 1105 aml_append(dev, aml_name_decl("_STA", aml_int(0xB))); 1106 1107 crs = aml_resource_template(); 1108 aml_append(crs, 1109 aml_io(AML_DECODE16, misc->applesmc_io_base, misc->applesmc_io_base, 1110 0x01, APPLESMC_MAX_DATA_LENGTH) 1111 ); 1112 aml_append(crs, aml_irq_no_flags(6)); 1113 aml_append(dev, aml_name_decl("_CRS", crs)); 1114 1115 aml_append(scope, dev); 1116 aml_append(ssdt, scope); 1117 } 1118 1119 if (misc->pvpanic_port) { 1120 scope = aml_scope("\\_SB.PCI0.ISA"); 1121 1122 dev = aml_device("PEVT"); 1123 aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0001"))); 1124 1125 crs = aml_resource_template(); 1126 aml_append(crs, 1127 aml_io(AML_DECODE16, misc->pvpanic_port, misc->pvpanic_port, 1, 1) 1128 ); 1129 aml_append(dev, aml_name_decl("_CRS", crs)); 1130 1131 aml_append(dev, aml_operation_region("PEOR", AML_SYSTEM_IO, 1132 misc->pvpanic_port, 1)); 1133 field = aml_field("PEOR", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE); 1134 aml_append(field, aml_named_field("PEPT", 8)); 1135 aml_append(dev, field); 1136 1137 /* device present, functioning, decoding, shown in UI */ 1138 aml_append(dev, aml_name_decl("_STA", aml_int(0xF))); 1139 1140 method = aml_method("RDPT", 0, AML_NOTSERIALIZED); 1141 aml_append(method, aml_store(aml_name("PEPT"), aml_local(0))); 1142 aml_append(method, aml_return(aml_local(0))); 1143 aml_append(dev, method); 1144 1145 method = aml_method("WRPT", 1, AML_NOTSERIALIZED); 1146 aml_append(method, aml_store(aml_arg(0), aml_name("PEPT"))); 1147 aml_append(dev, method); 1148 1149 aml_append(scope, dev); 1150 aml_append(ssdt, scope); 1151 } 1152 1153 sb_scope = aml_scope("\\_SB"); 1154 { 1155 /* create PCI0.PRES device and its _CRS to reserve CPU hotplug MMIO */ 1156 dev = aml_device("PCI0." stringify(CPU_HOTPLUG_RESOURCE_DEVICE)); 1157 aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0A06"))); 1158 aml_append(dev, 1159 aml_name_decl("_UID", aml_string("CPU Hotplug resources")) 1160 ); 1161 /* device present, functioning, decoding, not shown in UI */ 1162 aml_append(dev, aml_name_decl("_STA", aml_int(0xB))); 1163 crs = aml_resource_template(); 1164 aml_append(crs, 1165 aml_io(AML_DECODE16, pm->cpu_hp_io_base, pm->cpu_hp_io_base, 1, 1166 pm->cpu_hp_io_len) 1167 ); 1168 aml_append(dev, aml_name_decl("_CRS", crs)); 1169 aml_append(sb_scope, dev); 1170 /* declare CPU hotplug MMIO region and PRS field to access it */ 1171 aml_append(sb_scope, aml_operation_region( 1172 "PRST", AML_SYSTEM_IO, pm->cpu_hp_io_base, pm->cpu_hp_io_len)); 1173 field = aml_field("PRST", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE); 1174 aml_append(field, aml_named_field("PRS", 256)); 1175 aml_append(sb_scope, field); 1176 1177 /* build Processor object for each processor */ 1178 for (i = 0; i < acpi_cpus; i++) { 1179 dev = aml_processor(i, 0, 0, "CP%.02X", i); 1180 1181 method = aml_method("_MAT", 0, AML_NOTSERIALIZED); 1182 aml_append(method, aml_return(aml_call1("CPMA", aml_int(i)))); 1183 aml_append(dev, method); 1184 1185 method = aml_method("_STA", 0, AML_NOTSERIALIZED); 1186 aml_append(method, aml_return(aml_call1("CPST", aml_int(i)))); 1187 aml_append(dev, method); 1188 1189 method = aml_method("_EJ0", 1, AML_NOTSERIALIZED); 1190 aml_append(method, 1191 aml_return(aml_call2("CPEJ", aml_int(i), aml_arg(0))) 1192 ); 1193 aml_append(dev, method); 1194 1195 aml_append(sb_scope, dev); 1196 } 1197 1198 /* build this code: 1199 * Method(NTFY, 2) {If (LEqual(Arg0, 0x00)) {Notify(CP00, Arg1)} ...} 1200 */ 1201 /* Arg0 = Processor ID = APIC ID */ 1202 method = aml_method("NTFY", 2, AML_NOTSERIALIZED); 1203 for (i = 0; i < acpi_cpus; i++) { 1204 ifctx = aml_if(aml_equal(aml_arg(0), aml_int(i))); 1205 aml_append(ifctx, 1206 aml_notify(aml_name("CP%.02X", i), aml_arg(1)) 1207 ); 1208 aml_append(method, ifctx); 1209 } 1210 aml_append(sb_scope, method); 1211 1212 /* build "Name(CPON, Package() { One, One, ..., Zero, Zero, ... })" 1213 * 1214 * Note: The ability to create variable-sized packages was first 1215 * introduced in ACPI 2.0. ACPI 1.0 only allowed fixed-size packages 1216 * ith up to 255 elements. Windows guests up to win2k8 fail when 1217 * VarPackageOp is used. 1218 */ 1219 pkg = acpi_cpus <= 255 ? aml_package(acpi_cpus) : 1220 aml_varpackage(acpi_cpus); 1221 1222 for (i = 0; i < acpi_cpus; i++) { 1223 uint8_t b = test_bit(i, cpu->found_cpus) ? 0x01 : 0x00; 1224 aml_append(pkg, aml_int(b)); 1225 } 1226 aml_append(sb_scope, aml_name_decl("CPON", pkg)); 1227 1228 /* build memory devices */ 1229 assert(nr_mem <= ACPI_MAX_RAM_SLOTS); 1230 scope = aml_scope("\\_SB.PCI0." stringify(MEMORY_HOTPLUG_DEVICE)); 1231 aml_append(scope, 1232 aml_name_decl(stringify(MEMORY_SLOTS_NUMBER), aml_int(nr_mem)) 1233 ); 1234 1235 crs = aml_resource_template(); 1236 aml_append(crs, 1237 aml_io(AML_DECODE16, pm->mem_hp_io_base, pm->mem_hp_io_base, 0, 1238 pm->mem_hp_io_len) 1239 ); 1240 aml_append(scope, aml_name_decl("_CRS", crs)); 1241 1242 aml_append(scope, aml_operation_region( 1243 stringify(MEMORY_HOTPLUG_IO_REGION), AML_SYSTEM_IO, 1244 pm->mem_hp_io_base, pm->mem_hp_io_len) 1245 ); 1246 1247 field = aml_field(stringify(MEMORY_HOTPLUG_IO_REGION), AML_DWORD_ACC, 1248 AML_NOLOCK, AML_PRESERVE); 1249 aml_append(field, /* read only */ 1250 aml_named_field(stringify(MEMORY_SLOT_ADDR_LOW), 32)); 1251 aml_append(field, /* read only */ 1252 aml_named_field(stringify(MEMORY_SLOT_ADDR_HIGH), 32)); 1253 aml_append(field, /* read only */ 1254 aml_named_field(stringify(MEMORY_SLOT_SIZE_LOW), 32)); 1255 aml_append(field, /* read only */ 1256 aml_named_field(stringify(MEMORY_SLOT_SIZE_HIGH), 32)); 1257 aml_append(field, /* read only */ 1258 aml_named_field(stringify(MEMORY_SLOT_PROXIMITY), 32)); 1259 aml_append(scope, field); 1260 1261 field = aml_field(stringify(MEMORY_HOTPLUG_IO_REGION), AML_BYTE_ACC, 1262 AML_NOLOCK, AML_WRITE_AS_ZEROS); 1263 aml_append(field, aml_reserved_field(160 /* bits, Offset(20) */)); 1264 aml_append(field, /* 1 if enabled, read only */ 1265 aml_named_field(stringify(MEMORY_SLOT_ENABLED), 1)); 1266 aml_append(field, 1267 /*(read) 1 if has a insert event. (write) 1 to clear event */ 1268 aml_named_field(stringify(MEMORY_SLOT_INSERT_EVENT), 1)); 1269 aml_append(field, 1270 /* (read) 1 if has a remove event. (write) 1 to clear event */ 1271 aml_named_field(stringify(MEMORY_SLOT_REMOVE_EVENT), 1)); 1272 aml_append(field, 1273 /* initiates device eject, write only */ 1274 aml_named_field(stringify(MEMORY_SLOT_EJECT), 1)); 1275 aml_append(scope, field); 1276 1277 field = aml_field(stringify(MEMORY_HOTPLUG_IO_REGION), AML_DWORD_ACC, 1278 AML_NOLOCK, AML_PRESERVE); 1279 aml_append(field, /* DIMM selector, write only */ 1280 aml_named_field(stringify(MEMORY_SLOT_SLECTOR), 32)); 1281 aml_append(field, /* _OST event code, write only */ 1282 aml_named_field(stringify(MEMORY_SLOT_OST_EVENT), 32)); 1283 aml_append(field, /* _OST status code, write only */ 1284 aml_named_field(stringify(MEMORY_SLOT_OST_STATUS), 32)); 1285 aml_append(scope, field); 1286 1287 aml_append(sb_scope, scope); 1288 1289 for (i = 0; i < nr_mem; i++) { 1290 #define BASEPATH "\\_SB.PCI0." stringify(MEMORY_HOTPLUG_DEVICE) "." 1291 const char *s; 1292 1293 dev = aml_device("MP%02X", i); 1294 aml_append(dev, aml_name_decl("_UID", aml_string("0x%02X", i))); 1295 aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C80"))); 1296 1297 method = aml_method("_CRS", 0, AML_NOTSERIALIZED); 1298 s = BASEPATH stringify(MEMORY_SLOT_CRS_METHOD); 1299 aml_append(method, aml_return(aml_call1(s, aml_name("_UID")))); 1300 aml_append(dev, method); 1301 1302 method = aml_method("_STA", 0, AML_NOTSERIALIZED); 1303 s = BASEPATH stringify(MEMORY_SLOT_STATUS_METHOD); 1304 aml_append(method, aml_return(aml_call1(s, aml_name("_UID")))); 1305 aml_append(dev, method); 1306 1307 method = aml_method("_PXM", 0, AML_NOTSERIALIZED); 1308 s = BASEPATH stringify(MEMORY_SLOT_PROXIMITY_METHOD); 1309 aml_append(method, aml_return(aml_call1(s, aml_name("_UID")))); 1310 aml_append(dev, method); 1311 1312 method = aml_method("_OST", 3, AML_NOTSERIALIZED); 1313 s = BASEPATH stringify(MEMORY_SLOT_OST_METHOD); 1314 aml_append(method, aml_return(aml_call4( 1315 s, aml_name("_UID"), aml_arg(0), aml_arg(1), aml_arg(2) 1316 ))); 1317 aml_append(dev, method); 1318 1319 method = aml_method("_EJ0", 1, AML_NOTSERIALIZED); 1320 s = BASEPATH stringify(MEMORY_SLOT_EJECT_METHOD); 1321 aml_append(method, aml_return(aml_call2( 1322 s, aml_name("_UID"), aml_arg(0)))); 1323 aml_append(dev, method); 1324 1325 aml_append(sb_scope, dev); 1326 } 1327 1328 /* build Method(MEMORY_SLOT_NOTIFY_METHOD, 2) { 1329 * If (LEqual(Arg0, 0x00)) {Notify(MP00, Arg1)} ... } 1330 */ 1331 method = aml_method(stringify(MEMORY_SLOT_NOTIFY_METHOD), 2, 1332 AML_NOTSERIALIZED); 1333 for (i = 0; i < nr_mem; i++) { 1334 ifctx = aml_if(aml_equal(aml_arg(0), aml_int(i))); 1335 aml_append(ifctx, 1336 aml_notify(aml_name("MP%.02X", i), aml_arg(1)) 1337 ); 1338 aml_append(method, ifctx); 1339 } 1340 aml_append(sb_scope, method); 1341 1342 { 1343 Object *pci_host; 1344 PCIBus *bus = NULL; 1345 1346 pci_host = acpi_get_i386_pci_host(); 1347 if (pci_host) { 1348 bus = PCI_HOST_BRIDGE(pci_host)->bus; 1349 } 1350 1351 if (bus) { 1352 Aml *scope = aml_scope("PCI0"); 1353 /* Scan all PCI buses. Generate tables to support hotplug. */ 1354 build_append_pci_bus_devices(scope, bus, pm->pcihp_bridge_en); 1355 1356 if (misc->tpm_version != TPM_VERSION_UNSPEC) { 1357 dev = aml_device("ISA.TPM"); 1358 aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C31"))); 1359 aml_append(dev, aml_name_decl("_STA", aml_int(0xF))); 1360 crs = aml_resource_template(); 1361 aml_append(crs, aml_memory32_fixed(TPM_TIS_ADDR_BASE, 1362 TPM_TIS_ADDR_SIZE, AML_READ_WRITE)); 1363 aml_append(crs, aml_irq_no_flags(TPM_TIS_IRQ)); 1364 aml_append(dev, aml_name_decl("_CRS", crs)); 1365 aml_append(scope, dev); 1366 } 1367 1368 aml_append(sb_scope, scope); 1369 } 1370 } 1371 aml_append(ssdt, sb_scope); 1372 } 1373 1374 /* copy AML table into ACPI tables blob and patch header there */ 1375 g_array_append_vals(table_data, ssdt->buf->data, ssdt->buf->len); 1376 build_header(linker, table_data, 1377 (void *)(table_data->data + table_data->len - ssdt->buf->len), 1378 "SSDT", ssdt->buf->len, 1, NULL); 1379 free_aml_allocator(); 1380 } 1381 1382 static void 1383 build_hpet(GArray *table_data, GArray *linker) 1384 { 1385 Acpi20Hpet *hpet; 1386 1387 hpet = acpi_data_push(table_data, sizeof(*hpet)); 1388 /* Note timer_block_id value must be kept in sync with value advertised by 1389 * emulated hpet 1390 */ 1391 hpet->timer_block_id = cpu_to_le32(0x8086a201); 1392 hpet->addr.address = cpu_to_le64(HPET_BASE); 1393 build_header(linker, table_data, 1394 (void *)hpet, "HPET", sizeof(*hpet), 1, NULL); 1395 } 1396 1397 static void 1398 build_tpm_tcpa(GArray *table_data, GArray *linker, GArray *tcpalog) 1399 { 1400 Acpi20Tcpa *tcpa = acpi_data_push(table_data, sizeof *tcpa); 1401 uint64_t log_area_start_address = acpi_data_len(tcpalog); 1402 1403 tcpa->platform_class = cpu_to_le16(TPM_TCPA_ACPI_CLASS_CLIENT); 1404 tcpa->log_area_minimum_length = cpu_to_le32(TPM_LOG_AREA_MINIMUM_SIZE); 1405 tcpa->log_area_start_address = cpu_to_le64(log_area_start_address); 1406 1407 bios_linker_loader_alloc(linker, ACPI_BUILD_TPMLOG_FILE, 1, 1408 false /* high memory */); 1409 1410 /* log area start address to be filled by Guest linker */ 1411 bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE, 1412 ACPI_BUILD_TPMLOG_FILE, 1413 table_data, &tcpa->log_area_start_address, 1414 sizeof(tcpa->log_area_start_address)); 1415 1416 build_header(linker, table_data, 1417 (void *)tcpa, "TCPA", sizeof(*tcpa), 2, NULL); 1418 1419 acpi_data_push(tcpalog, TPM_LOG_AREA_MINIMUM_SIZE); 1420 } 1421 1422 static void 1423 build_tpm2(GArray *table_data, GArray *linker) 1424 { 1425 Acpi20TPM2 *tpm2_ptr; 1426 1427 tpm2_ptr = acpi_data_push(table_data, sizeof *tpm2_ptr); 1428 1429 tpm2_ptr->platform_class = cpu_to_le16(TPM2_ACPI_CLASS_CLIENT); 1430 tpm2_ptr->control_area_address = cpu_to_le64(0); 1431 tpm2_ptr->start_method = cpu_to_le32(TPM2_START_METHOD_MMIO); 1432 1433 build_header(linker, table_data, 1434 (void *)tpm2_ptr, "TPM2", sizeof(*tpm2_ptr), 4, NULL); 1435 } 1436 1437 typedef enum { 1438 MEM_AFFINITY_NOFLAGS = 0, 1439 MEM_AFFINITY_ENABLED = (1 << 0), 1440 MEM_AFFINITY_HOTPLUGGABLE = (1 << 1), 1441 MEM_AFFINITY_NON_VOLATILE = (1 << 2), 1442 } MemoryAffinityFlags; 1443 1444 static void 1445 acpi_build_srat_memory(AcpiSratMemoryAffinity *numamem, uint64_t base, 1446 uint64_t len, int node, MemoryAffinityFlags flags) 1447 { 1448 numamem->type = ACPI_SRAT_MEMORY; 1449 numamem->length = sizeof(*numamem); 1450 memset(numamem->proximity, 0, 4); 1451 numamem->proximity[0] = node; 1452 numamem->flags = cpu_to_le32(flags); 1453 numamem->base_addr = cpu_to_le64(base); 1454 numamem->range_length = cpu_to_le64(len); 1455 } 1456 1457 static void 1458 build_srat(GArray *table_data, GArray *linker, PcGuestInfo *guest_info) 1459 { 1460 AcpiSystemResourceAffinityTable *srat; 1461 AcpiSratProcessorAffinity *core; 1462 AcpiSratMemoryAffinity *numamem; 1463 1464 int i; 1465 uint64_t curnode; 1466 int srat_start, numa_start, slots; 1467 uint64_t mem_len, mem_base, next_base; 1468 PCMachineState *pcms = PC_MACHINE(qdev_get_machine()); 1469 ram_addr_t hotplugabble_address_space_size = 1470 object_property_get_int(OBJECT(pcms), PC_MACHINE_MEMHP_REGION_SIZE, 1471 NULL); 1472 1473 srat_start = table_data->len; 1474 1475 srat = acpi_data_push(table_data, sizeof *srat); 1476 srat->reserved1 = cpu_to_le32(1); 1477 core = (void *)(srat + 1); 1478 1479 for (i = 0; i < guest_info->apic_id_limit; ++i) { 1480 core = acpi_data_push(table_data, sizeof *core); 1481 core->type = ACPI_SRAT_PROCESSOR; 1482 core->length = sizeof(*core); 1483 core->local_apic_id = i; 1484 curnode = guest_info->node_cpu[i]; 1485 core->proximity_lo = curnode; 1486 memset(core->proximity_hi, 0, 3); 1487 core->local_sapic_eid = 0; 1488 core->flags = cpu_to_le32(1); 1489 } 1490 1491 1492 /* the memory map is a bit tricky, it contains at least one hole 1493 * from 640k-1M and possibly another one from 3.5G-4G. 1494 */ 1495 next_base = 0; 1496 numa_start = table_data->len; 1497 1498 numamem = acpi_data_push(table_data, sizeof *numamem); 1499 acpi_build_srat_memory(numamem, 0, 640*1024, 0, MEM_AFFINITY_ENABLED); 1500 next_base = 1024 * 1024; 1501 for (i = 1; i < guest_info->numa_nodes + 1; ++i) { 1502 mem_base = next_base; 1503 mem_len = guest_info->node_mem[i - 1]; 1504 if (i == 1) { 1505 mem_len -= 1024 * 1024; 1506 } 1507 next_base = mem_base + mem_len; 1508 1509 /* Cut out the ACPI_PCI hole */ 1510 if (mem_base <= guest_info->ram_size_below_4g && 1511 next_base > guest_info->ram_size_below_4g) { 1512 mem_len -= next_base - guest_info->ram_size_below_4g; 1513 if (mem_len > 0) { 1514 numamem = acpi_data_push(table_data, sizeof *numamem); 1515 acpi_build_srat_memory(numamem, mem_base, mem_len, i - 1, 1516 MEM_AFFINITY_ENABLED); 1517 } 1518 mem_base = 1ULL << 32; 1519 mem_len = next_base - guest_info->ram_size_below_4g; 1520 next_base += (1ULL << 32) - guest_info->ram_size_below_4g; 1521 } 1522 numamem = acpi_data_push(table_data, sizeof *numamem); 1523 acpi_build_srat_memory(numamem, mem_base, mem_len, i - 1, 1524 MEM_AFFINITY_ENABLED); 1525 } 1526 slots = (table_data->len - numa_start) / sizeof *numamem; 1527 for (; slots < guest_info->numa_nodes + 2; slots++) { 1528 numamem = acpi_data_push(table_data, sizeof *numamem); 1529 acpi_build_srat_memory(numamem, 0, 0, 0, MEM_AFFINITY_NOFLAGS); 1530 } 1531 1532 /* 1533 * Entry is required for Windows to enable memory hotplug in OS. 1534 * Memory devices may override proximity set by this entry, 1535 * providing _PXM method if necessary. 1536 */ 1537 if (hotplugabble_address_space_size) { 1538 numamem = acpi_data_push(table_data, sizeof *numamem); 1539 acpi_build_srat_memory(numamem, pcms->hotplug_memory.base, 1540 hotplugabble_address_space_size, 0, 1541 MEM_AFFINITY_HOTPLUGGABLE | 1542 MEM_AFFINITY_ENABLED); 1543 } 1544 1545 build_header(linker, table_data, 1546 (void *)(table_data->data + srat_start), 1547 "SRAT", 1548 table_data->len - srat_start, 1, NULL); 1549 } 1550 1551 static void 1552 build_mcfg_q35(GArray *table_data, GArray *linker, AcpiMcfgInfo *info) 1553 { 1554 AcpiTableMcfg *mcfg; 1555 const char *sig; 1556 int len = sizeof(*mcfg) + 1 * sizeof(mcfg->allocation[0]); 1557 1558 mcfg = acpi_data_push(table_data, len); 1559 mcfg->allocation[0].address = cpu_to_le64(info->mcfg_base); 1560 /* Only a single allocation so no need to play with segments */ 1561 mcfg->allocation[0].pci_segment = cpu_to_le16(0); 1562 mcfg->allocation[0].start_bus_number = 0; 1563 mcfg->allocation[0].end_bus_number = PCIE_MMCFG_BUS(info->mcfg_size - 1); 1564 1565 /* MCFG is used for ECAM which can be enabled or disabled by guest. 1566 * To avoid table size changes (which create migration issues), 1567 * always create the table even if there are no allocations, 1568 * but set the signature to a reserved value in this case. 1569 * ACPI spec requires OSPMs to ignore such tables. 1570 */ 1571 if (info->mcfg_base == PCIE_BASE_ADDR_UNMAPPED) { 1572 /* Reserved signature: ignored by OSPM */ 1573 sig = "QEMU"; 1574 } else { 1575 sig = "MCFG"; 1576 } 1577 build_header(linker, table_data, (void *)mcfg, sig, len, 1, NULL); 1578 } 1579 1580 static void 1581 build_dmar_q35(GArray *table_data, GArray *linker) 1582 { 1583 int dmar_start = table_data->len; 1584 1585 AcpiTableDmar *dmar; 1586 AcpiDmarHardwareUnit *drhd; 1587 1588 dmar = acpi_data_push(table_data, sizeof(*dmar)); 1589 dmar->host_address_width = VTD_HOST_ADDRESS_WIDTH - 1; 1590 dmar->flags = 0; /* No intr_remap for now */ 1591 1592 /* DMAR Remapping Hardware Unit Definition structure */ 1593 drhd = acpi_data_push(table_data, sizeof(*drhd)); 1594 drhd->type = cpu_to_le16(ACPI_DMAR_TYPE_HARDWARE_UNIT); 1595 drhd->length = cpu_to_le16(sizeof(*drhd)); /* No device scope now */ 1596 drhd->flags = ACPI_DMAR_INCLUDE_PCI_ALL; 1597 drhd->pci_segment = cpu_to_le16(0); 1598 drhd->address = cpu_to_le64(Q35_HOST_BRIDGE_IOMMU_ADDR); 1599 1600 build_header(linker, table_data, (void *)(table_data->data + dmar_start), 1601 "DMAR", table_data->len - dmar_start, 1, NULL); 1602 } 1603 1604 static void 1605 build_dsdt(GArray *table_data, GArray *linker, AcpiMiscInfo *misc) 1606 { 1607 AcpiTableHeader *dsdt; 1608 1609 assert(misc->dsdt_code && misc->dsdt_size); 1610 1611 dsdt = acpi_data_push(table_data, misc->dsdt_size); 1612 memcpy(dsdt, misc->dsdt_code, misc->dsdt_size); 1613 1614 memset(dsdt, 0, sizeof *dsdt); 1615 build_header(linker, table_data, dsdt, "DSDT", 1616 misc->dsdt_size, 1, NULL); 1617 } 1618 1619 static GArray * 1620 build_rsdp(GArray *rsdp_table, GArray *linker, unsigned rsdt) 1621 { 1622 AcpiRsdpDescriptor *rsdp = acpi_data_push(rsdp_table, sizeof *rsdp); 1623 1624 bios_linker_loader_alloc(linker, ACPI_BUILD_RSDP_FILE, 16, 1625 true /* fseg memory */); 1626 1627 memcpy(&rsdp->signature, "RSD PTR ", 8); 1628 memcpy(rsdp->oem_id, ACPI_BUILD_APPNAME6, 6); 1629 rsdp->rsdt_physical_address = cpu_to_le32(rsdt); 1630 /* Address to be filled by Guest linker */ 1631 bios_linker_loader_add_pointer(linker, ACPI_BUILD_RSDP_FILE, 1632 ACPI_BUILD_TABLE_FILE, 1633 rsdp_table, &rsdp->rsdt_physical_address, 1634 sizeof rsdp->rsdt_physical_address); 1635 rsdp->checksum = 0; 1636 /* Checksum to be filled by Guest linker */ 1637 bios_linker_loader_add_checksum(linker, ACPI_BUILD_RSDP_FILE, 1638 rsdp, rsdp, sizeof *rsdp, &rsdp->checksum); 1639 1640 return rsdp_table; 1641 } 1642 1643 typedef 1644 struct AcpiBuildState { 1645 /* Copy of table in RAM (for patching). */ 1646 MemoryRegion *table_mr; 1647 /* Is table patched? */ 1648 uint8_t patched; 1649 PcGuestInfo *guest_info; 1650 void *rsdp; 1651 MemoryRegion *rsdp_mr; 1652 MemoryRegion *linker_mr; 1653 } AcpiBuildState; 1654 1655 static bool acpi_get_mcfg(AcpiMcfgInfo *mcfg) 1656 { 1657 Object *pci_host; 1658 QObject *o; 1659 1660 pci_host = acpi_get_i386_pci_host(); 1661 g_assert(pci_host); 1662 1663 o = object_property_get_qobject(pci_host, PCIE_HOST_MCFG_BASE, NULL); 1664 if (!o) { 1665 return false; 1666 } 1667 mcfg->mcfg_base = qint_get_int(qobject_to_qint(o)); 1668 qobject_decref(o); 1669 1670 o = object_property_get_qobject(pci_host, PCIE_HOST_MCFG_SIZE, NULL); 1671 assert(o); 1672 mcfg->mcfg_size = qint_get_int(qobject_to_qint(o)); 1673 qobject_decref(o); 1674 return true; 1675 } 1676 1677 static bool acpi_has_iommu(void) 1678 { 1679 bool ambiguous; 1680 Object *intel_iommu; 1681 1682 intel_iommu = object_resolve_path_type("", TYPE_INTEL_IOMMU_DEVICE, 1683 &ambiguous); 1684 return intel_iommu && !ambiguous; 1685 } 1686 1687 static bool acpi_has_nvdimm(void) 1688 { 1689 PCMachineState *pcms = PC_MACHINE(qdev_get_machine()); 1690 1691 return pcms->nvdimm; 1692 } 1693 1694 static 1695 void acpi_build(PcGuestInfo *guest_info, AcpiBuildTables *tables) 1696 { 1697 GArray *table_offsets; 1698 unsigned facs, ssdt, dsdt, rsdt; 1699 AcpiCpuInfo cpu; 1700 AcpiPmInfo pm; 1701 AcpiMiscInfo misc; 1702 AcpiMcfgInfo mcfg; 1703 PcPciInfo pci; 1704 uint8_t *u; 1705 size_t aml_len = 0; 1706 GArray *tables_blob = tables->table_data; 1707 1708 acpi_get_cpu_info(&cpu); 1709 acpi_get_pm_info(&pm); 1710 acpi_get_dsdt(&misc); 1711 acpi_get_misc_info(&misc); 1712 acpi_get_pci_info(&pci); 1713 1714 table_offsets = g_array_new(false, true /* clear */, 1715 sizeof(uint32_t)); 1716 ACPI_BUILD_DPRINTF("init ACPI tables\n"); 1717 1718 bios_linker_loader_alloc(tables->linker, ACPI_BUILD_TABLE_FILE, 1719 64 /* Ensure FACS is aligned */, 1720 false /* high memory */); 1721 1722 /* 1723 * FACS is pointed to by FADT. 1724 * We place it first since it's the only table that has alignment 1725 * requirements. 1726 */ 1727 facs = tables_blob->len; 1728 build_facs(tables_blob, tables->linker, guest_info); 1729 1730 /* DSDT is pointed to by FADT */ 1731 dsdt = tables_blob->len; 1732 build_dsdt(tables_blob, tables->linker, &misc); 1733 1734 /* Count the size of the DSDT and SSDT, we will need it for legacy 1735 * sizing of ACPI tables. 1736 */ 1737 aml_len += tables_blob->len - dsdt; 1738 1739 /* ACPI tables pointed to by RSDT */ 1740 acpi_add_table(table_offsets, tables_blob); 1741 build_fadt(tables_blob, tables->linker, &pm, facs, dsdt); 1742 1743 ssdt = tables_blob->len; 1744 acpi_add_table(table_offsets, tables_blob); 1745 build_ssdt(tables_blob, tables->linker, &cpu, &pm, &misc, &pci, 1746 guest_info); 1747 aml_len += tables_blob->len - ssdt; 1748 1749 acpi_add_table(table_offsets, tables_blob); 1750 build_madt(tables_blob, tables->linker, &cpu, guest_info); 1751 1752 if (misc.has_hpet) { 1753 acpi_add_table(table_offsets, tables_blob); 1754 build_hpet(tables_blob, tables->linker); 1755 } 1756 if (misc.tpm_version != TPM_VERSION_UNSPEC) { 1757 acpi_add_table(table_offsets, tables_blob); 1758 build_tpm_tcpa(tables_blob, tables->linker, tables->tcpalog); 1759 1760 if (misc.tpm_version == TPM_VERSION_2_0) { 1761 acpi_add_table(table_offsets, tables_blob); 1762 build_tpm2(tables_blob, tables->linker); 1763 } 1764 } 1765 if (guest_info->numa_nodes) { 1766 acpi_add_table(table_offsets, tables_blob); 1767 build_srat(tables_blob, tables->linker, guest_info); 1768 } 1769 if (acpi_get_mcfg(&mcfg)) { 1770 acpi_add_table(table_offsets, tables_blob); 1771 build_mcfg_q35(tables_blob, tables->linker, &mcfg); 1772 } 1773 if (acpi_has_iommu()) { 1774 acpi_add_table(table_offsets, tables_blob); 1775 build_dmar_q35(tables_blob, tables->linker); 1776 } 1777 1778 if (acpi_has_nvdimm()) { 1779 nvdimm_build_acpi(table_offsets, tables_blob, tables->linker); 1780 } 1781 1782 /* Add tables supplied by user (if any) */ 1783 for (u = acpi_table_first(); u; u = acpi_table_next(u)) { 1784 unsigned len = acpi_table_len(u); 1785 1786 acpi_add_table(table_offsets, tables_blob); 1787 g_array_append_vals(tables_blob, u, len); 1788 } 1789 1790 /* RSDT is pointed to by RSDP */ 1791 rsdt = tables_blob->len; 1792 build_rsdt(tables_blob, tables->linker, table_offsets); 1793 1794 /* RSDP is in FSEG memory, so allocate it separately */ 1795 build_rsdp(tables->rsdp, tables->linker, rsdt); 1796 1797 /* We'll expose it all to Guest so we want to reduce 1798 * chance of size changes. 1799 * 1800 * We used to align the tables to 4k, but of course this would 1801 * too simple to be enough. 4k turned out to be too small an 1802 * alignment very soon, and in fact it is almost impossible to 1803 * keep the table size stable for all (max_cpus, max_memory_slots) 1804 * combinations. So the table size is always 64k for pc-i440fx-2.1 1805 * and we give an error if the table grows beyond that limit. 1806 * 1807 * We still have the problem of migrating from "-M pc-i440fx-2.0". For 1808 * that, we exploit the fact that QEMU 2.1 generates _smaller_ tables 1809 * than 2.0 and we can always pad the smaller tables with zeros. We can 1810 * then use the exact size of the 2.0 tables. 1811 * 1812 * All this is for PIIX4, since QEMU 2.0 didn't support Q35 migration. 1813 */ 1814 if (guest_info->legacy_acpi_table_size) { 1815 /* Subtracting aml_len gives the size of fixed tables. Then add the 1816 * size of the PIIX4 DSDT/SSDT in QEMU 2.0. 1817 */ 1818 int legacy_aml_len = 1819 guest_info->legacy_acpi_table_size + 1820 ACPI_BUILD_LEGACY_CPU_AML_SIZE * max_cpus; 1821 int legacy_table_size = 1822 ROUND_UP(tables_blob->len - aml_len + legacy_aml_len, 1823 ACPI_BUILD_ALIGN_SIZE); 1824 if (tables_blob->len > legacy_table_size) { 1825 /* Should happen only with PCI bridges and -M pc-i440fx-2.0. */ 1826 error_report("Warning: migration may not work."); 1827 } 1828 g_array_set_size(tables_blob, legacy_table_size); 1829 } else { 1830 /* Make sure we have a buffer in case we need to resize the tables. */ 1831 if (tables_blob->len > ACPI_BUILD_TABLE_SIZE / 2) { 1832 /* As of QEMU 2.1, this fires with 160 VCPUs and 255 memory slots. */ 1833 error_report("Warning: ACPI tables are larger than 64k."); 1834 error_report("Warning: migration may not work."); 1835 error_report("Warning: please remove CPUs, NUMA nodes, " 1836 "memory slots or PCI bridges."); 1837 } 1838 acpi_align_size(tables_blob, ACPI_BUILD_TABLE_SIZE); 1839 } 1840 1841 acpi_align_size(tables->linker, ACPI_BUILD_ALIGN_SIZE); 1842 1843 /* Cleanup memory that's no longer used. */ 1844 g_array_free(table_offsets, true); 1845 } 1846 1847 static void acpi_ram_update(MemoryRegion *mr, GArray *data) 1848 { 1849 uint32_t size = acpi_data_len(data); 1850 1851 /* Make sure RAM size is correct - in case it got changed e.g. by migration */ 1852 memory_region_ram_resize(mr, size, &error_abort); 1853 1854 memcpy(memory_region_get_ram_ptr(mr), data->data, size); 1855 memory_region_set_dirty(mr, 0, size); 1856 } 1857 1858 static void acpi_build_update(void *build_opaque) 1859 { 1860 AcpiBuildState *build_state = build_opaque; 1861 AcpiBuildTables tables; 1862 1863 /* No state to update or already patched? Nothing to do. */ 1864 if (!build_state || build_state->patched) { 1865 return; 1866 } 1867 build_state->patched = 1; 1868 1869 acpi_build_tables_init(&tables); 1870 1871 acpi_build(build_state->guest_info, &tables); 1872 1873 acpi_ram_update(build_state->table_mr, tables.table_data); 1874 1875 if (build_state->rsdp) { 1876 memcpy(build_state->rsdp, tables.rsdp->data, acpi_data_len(tables.rsdp)); 1877 } else { 1878 acpi_ram_update(build_state->rsdp_mr, tables.rsdp); 1879 } 1880 1881 acpi_ram_update(build_state->linker_mr, tables.linker); 1882 acpi_build_tables_cleanup(&tables, true); 1883 } 1884 1885 static void acpi_build_reset(void *build_opaque) 1886 { 1887 AcpiBuildState *build_state = build_opaque; 1888 build_state->patched = 0; 1889 } 1890 1891 static MemoryRegion *acpi_add_rom_blob(AcpiBuildState *build_state, 1892 GArray *blob, const char *name, 1893 uint64_t max_size) 1894 { 1895 return rom_add_blob(name, blob->data, acpi_data_len(blob), max_size, -1, 1896 name, acpi_build_update, build_state); 1897 } 1898 1899 static const VMStateDescription vmstate_acpi_build = { 1900 .name = "acpi_build", 1901 .version_id = 1, 1902 .minimum_version_id = 1, 1903 .fields = (VMStateField[]) { 1904 VMSTATE_UINT8(patched, AcpiBuildState), 1905 VMSTATE_END_OF_LIST() 1906 }, 1907 }; 1908 1909 void acpi_setup(PcGuestInfo *guest_info) 1910 { 1911 AcpiBuildTables tables; 1912 AcpiBuildState *build_state; 1913 1914 if (!guest_info->fw_cfg) { 1915 ACPI_BUILD_DPRINTF("No fw cfg. Bailing out.\n"); 1916 return; 1917 } 1918 1919 if (!guest_info->has_acpi_build) { 1920 ACPI_BUILD_DPRINTF("ACPI build disabled. Bailing out.\n"); 1921 return; 1922 } 1923 1924 if (!acpi_enabled) { 1925 ACPI_BUILD_DPRINTF("ACPI disabled. Bailing out.\n"); 1926 return; 1927 } 1928 1929 build_state = g_malloc0(sizeof *build_state); 1930 1931 build_state->guest_info = guest_info; 1932 1933 acpi_set_pci_info(); 1934 1935 acpi_build_tables_init(&tables); 1936 acpi_build(build_state->guest_info, &tables); 1937 1938 /* Now expose it all to Guest */ 1939 build_state->table_mr = acpi_add_rom_blob(build_state, tables.table_data, 1940 ACPI_BUILD_TABLE_FILE, 1941 ACPI_BUILD_TABLE_MAX_SIZE); 1942 assert(build_state->table_mr != NULL); 1943 1944 build_state->linker_mr = 1945 acpi_add_rom_blob(build_state, tables.linker, "etc/table-loader", 0); 1946 1947 fw_cfg_add_file(guest_info->fw_cfg, ACPI_BUILD_TPMLOG_FILE, 1948 tables.tcpalog->data, acpi_data_len(tables.tcpalog)); 1949 1950 if (!guest_info->rsdp_in_ram) { 1951 /* 1952 * Keep for compatibility with old machine types. 1953 * Though RSDP is small, its contents isn't immutable, so 1954 * we'll update it along with the rest of tables on guest access. 1955 */ 1956 uint32_t rsdp_size = acpi_data_len(tables.rsdp); 1957 1958 build_state->rsdp = g_memdup(tables.rsdp->data, rsdp_size); 1959 fw_cfg_add_file_callback(guest_info->fw_cfg, ACPI_BUILD_RSDP_FILE, 1960 acpi_build_update, build_state, 1961 build_state->rsdp, rsdp_size); 1962 build_state->rsdp_mr = NULL; 1963 } else { 1964 build_state->rsdp = NULL; 1965 build_state->rsdp_mr = acpi_add_rom_blob(build_state, tables.rsdp, 1966 ACPI_BUILD_RSDP_FILE, 0); 1967 } 1968 1969 qemu_register_reset(acpi_build_reset, build_state); 1970 acpi_build_reset(build_state); 1971 vmstate_register(NULL, 0, &vmstate_acpi_build, build_state); 1972 1973 /* Cleanup tables but don't free the memory: we track it 1974 * in build_state. 1975 */ 1976 acpi_build_tables_cleanup(&tables, false); 1977 } 1978