1f4427280SJean-Christophe Dubois /* 2f4427280SJean-Christophe Dubois * i.MX processors GPIO emulation. 3f4427280SJean-Christophe Dubois * 4f4427280SJean-Christophe Dubois * Copyright (C) 2015 Jean-Christophe Dubois <jcd@tribudubois.net> 5f4427280SJean-Christophe Dubois * 6f4427280SJean-Christophe Dubois * This program is free software; you can redistribute it and/or 7f4427280SJean-Christophe Dubois * modify it under the terms of the GNU General Public License as 8f4427280SJean-Christophe Dubois * published by the Free Software Foundation; either version 2 or 9f4427280SJean-Christophe Dubois * (at your option) version 3 of the License. 10f4427280SJean-Christophe Dubois * 11f4427280SJean-Christophe Dubois * This program is distributed in the hope that it will be useful, 12f4427280SJean-Christophe Dubois * but WITHOUT ANY WARRANTY; without even the implied warranty of 13f4427280SJean-Christophe Dubois * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14f4427280SJean-Christophe Dubois * GNU General Public License for more details. 15f4427280SJean-Christophe Dubois * 16f4427280SJean-Christophe Dubois * You should have received a copy of the GNU General Public License along 17f4427280SJean-Christophe Dubois * with this program; if not, see <http://www.gnu.org/licenses/>. 18f4427280SJean-Christophe Dubois */ 19f4427280SJean-Christophe Dubois 208ef94f0bSPeter Maydell #include "qemu/osdep.h" 21f4427280SJean-Christophe Dubois #include "hw/gpio/imx_gpio.h" 22*64552b6bSMarkus Armbruster #include "hw/irq.h" 2303dd024fSPaolo Bonzini #include "qemu/log.h" 240b8fa32fSMarkus Armbruster #include "qemu/module.h" 25f4427280SJean-Christophe Dubois 26f4427280SJean-Christophe Dubois #ifndef DEBUG_IMX_GPIO 27f4427280SJean-Christophe Dubois #define DEBUG_IMX_GPIO 0 28f4427280SJean-Christophe Dubois #endif 29f4427280SJean-Christophe Dubois 30f4427280SJean-Christophe Dubois typedef enum IMXGPIOLevel { 31f4427280SJean-Christophe Dubois IMX_GPIO_LEVEL_LOW = 0, 32f4427280SJean-Christophe Dubois IMX_GPIO_LEVEL_HIGH = 1, 33f4427280SJean-Christophe Dubois } IMXGPIOLevel; 34f4427280SJean-Christophe Dubois 35f4427280SJean-Christophe Dubois #define DPRINTF(fmt, args...) \ 36f4427280SJean-Christophe Dubois do { \ 37f4427280SJean-Christophe Dubois if (DEBUG_IMX_GPIO) { \ 3856411125SJean-Christophe Dubois fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_GPIO, \ 3956411125SJean-Christophe Dubois __func__, ##args); \ 40f4427280SJean-Christophe Dubois } \ 41f4427280SJean-Christophe Dubois } while (0) 42f4427280SJean-Christophe Dubois 43f4427280SJean-Christophe Dubois static const char *imx_gpio_reg_name(uint32_t reg) 44f4427280SJean-Christophe Dubois { 45f4427280SJean-Christophe Dubois switch (reg) { 46f4427280SJean-Christophe Dubois case DR_ADDR: 47f4427280SJean-Christophe Dubois return "DR"; 48f4427280SJean-Christophe Dubois case GDIR_ADDR: 49f4427280SJean-Christophe Dubois return "GDIR"; 50f4427280SJean-Christophe Dubois case PSR_ADDR: 51f4427280SJean-Christophe Dubois return "PSR"; 52f4427280SJean-Christophe Dubois case ICR1_ADDR: 53f4427280SJean-Christophe Dubois return "ICR1"; 54f4427280SJean-Christophe Dubois case ICR2_ADDR: 55f4427280SJean-Christophe Dubois return "ICR2"; 56f4427280SJean-Christophe Dubois case IMR_ADDR: 57f4427280SJean-Christophe Dubois return "IMR"; 58f4427280SJean-Christophe Dubois case ISR_ADDR: 59f4427280SJean-Christophe Dubois return "ISR"; 60f4427280SJean-Christophe Dubois case EDGE_SEL_ADDR: 61f4427280SJean-Christophe Dubois return "EDGE_SEL"; 62f4427280SJean-Christophe Dubois default: 63f4427280SJean-Christophe Dubois return "[?]"; 64f4427280SJean-Christophe Dubois } 65f4427280SJean-Christophe Dubois } 66f4427280SJean-Christophe Dubois 67f4427280SJean-Christophe Dubois static void imx_gpio_update_int(IMXGPIOState *s) 68f4427280SJean-Christophe Dubois { 69f1f7e4bfSJean-Christophe Dubois if (s->has_upper_pin_irq) { 70f1f7e4bfSJean-Christophe Dubois qemu_set_irq(s->irq[0], (s->isr & s->imr & 0x0000FFFF) ? 1 : 0); 71f1f7e4bfSJean-Christophe Dubois qemu_set_irq(s->irq[1], (s->isr & s->imr & 0xFFFF0000) ? 1 : 0); 72f1f7e4bfSJean-Christophe Dubois } else { 73f1f7e4bfSJean-Christophe Dubois qemu_set_irq(s->irq[0], (s->isr & s->imr) ? 1 : 0); 74f1f7e4bfSJean-Christophe Dubois } 75f4427280SJean-Christophe Dubois } 76f4427280SJean-Christophe Dubois 77f4427280SJean-Christophe Dubois static void imx_gpio_set_int_line(IMXGPIOState *s, int line, IMXGPIOLevel level) 78f4427280SJean-Christophe Dubois { 79f4427280SJean-Christophe Dubois /* if this signal isn't configured as an input signal, nothing to do */ 80f4427280SJean-Christophe Dubois if (!extract32(s->gdir, line, 1)) { 81f4427280SJean-Christophe Dubois return; 82f4427280SJean-Christophe Dubois } 83f4427280SJean-Christophe Dubois 84f4427280SJean-Christophe Dubois /* When set, EDGE_SEL overrides the ICR config */ 85f4427280SJean-Christophe Dubois if (extract32(s->edge_sel, line, 1)) { 86f4427280SJean-Christophe Dubois /* we detect interrupt on rising and falling edge */ 87f4427280SJean-Christophe Dubois if (extract32(s->psr, line, 1) != level) { 88f4427280SJean-Christophe Dubois /* level changed */ 89f4427280SJean-Christophe Dubois s->isr = deposit32(s->isr, line, 1, 1); 90f4427280SJean-Christophe Dubois } 91f4427280SJean-Christophe Dubois } else if (extract64(s->icr, 2*line + 1, 1)) { 92f4427280SJean-Christophe Dubois /* interrupt is edge sensitive */ 93f4427280SJean-Christophe Dubois if (extract32(s->psr, line, 1) != level) { 94f4427280SJean-Christophe Dubois /* level changed */ 95f4427280SJean-Christophe Dubois if (extract64(s->icr, 2*line, 1) != level) { 96f4427280SJean-Christophe Dubois s->isr = deposit32(s->isr, line, 1, 1); 97f4427280SJean-Christophe Dubois } 98f4427280SJean-Christophe Dubois } 99f4427280SJean-Christophe Dubois } else { 100f4427280SJean-Christophe Dubois /* interrupt is level sensitive */ 101f4427280SJean-Christophe Dubois if (extract64(s->icr, 2*line, 1) == level) { 102f4427280SJean-Christophe Dubois s->isr = deposit32(s->isr, line, 1, 1); 103f4427280SJean-Christophe Dubois } 104f4427280SJean-Christophe Dubois } 105f4427280SJean-Christophe Dubois } 106f4427280SJean-Christophe Dubois 107f4427280SJean-Christophe Dubois static void imx_gpio_set(void *opaque, int line, int level) 108f4427280SJean-Christophe Dubois { 109f4427280SJean-Christophe Dubois IMXGPIOState *s = IMX_GPIO(opaque); 110f4427280SJean-Christophe Dubois IMXGPIOLevel imx_level = level ? IMX_GPIO_LEVEL_HIGH : IMX_GPIO_LEVEL_LOW; 111f4427280SJean-Christophe Dubois 112f4427280SJean-Christophe Dubois imx_gpio_set_int_line(s, line, imx_level); 113f4427280SJean-Christophe Dubois 114f4427280SJean-Christophe Dubois /* this is an input signal, so set PSR */ 115f4427280SJean-Christophe Dubois s->psr = deposit32(s->psr, line, 1, imx_level); 116f4427280SJean-Christophe Dubois 117f4427280SJean-Christophe Dubois imx_gpio_update_int(s); 118f4427280SJean-Christophe Dubois } 119f4427280SJean-Christophe Dubois 120f4427280SJean-Christophe Dubois static void imx_gpio_set_all_int_lines(IMXGPIOState *s) 121f4427280SJean-Christophe Dubois { 122f4427280SJean-Christophe Dubois int i; 123f4427280SJean-Christophe Dubois 124f4427280SJean-Christophe Dubois for (i = 0; i < IMX_GPIO_PIN_COUNT; i++) { 125f4427280SJean-Christophe Dubois IMXGPIOLevel imx_level = extract32(s->psr, i, 1); 126f4427280SJean-Christophe Dubois imx_gpio_set_int_line(s, i, imx_level); 127f4427280SJean-Christophe Dubois } 128f4427280SJean-Christophe Dubois 129f4427280SJean-Christophe Dubois imx_gpio_update_int(s); 130f4427280SJean-Christophe Dubois } 131f4427280SJean-Christophe Dubois 132f4427280SJean-Christophe Dubois static inline void imx_gpio_set_all_output_lines(IMXGPIOState *s) 133f4427280SJean-Christophe Dubois { 134f4427280SJean-Christophe Dubois int i; 135f4427280SJean-Christophe Dubois 136f4427280SJean-Christophe Dubois for (i = 0; i < IMX_GPIO_PIN_COUNT; i++) { 137f4427280SJean-Christophe Dubois /* 138f4427280SJean-Christophe Dubois * if the line is set as output, then forward the line 139f4427280SJean-Christophe Dubois * level to its user. 140f4427280SJean-Christophe Dubois */ 141f4427280SJean-Christophe Dubois if (extract32(s->gdir, i, 1) && s->output[i]) { 142f4427280SJean-Christophe Dubois qemu_set_irq(s->output[i], extract32(s->dr, i, 1)); 143f4427280SJean-Christophe Dubois } 144f4427280SJean-Christophe Dubois } 145f4427280SJean-Christophe Dubois } 146f4427280SJean-Christophe Dubois 147f4427280SJean-Christophe Dubois static uint64_t imx_gpio_read(void *opaque, hwaddr offset, unsigned size) 148f4427280SJean-Christophe Dubois { 149f4427280SJean-Christophe Dubois IMXGPIOState *s = IMX_GPIO(opaque); 150f4427280SJean-Christophe Dubois uint32_t reg_value = 0; 151f4427280SJean-Christophe Dubois 152f4427280SJean-Christophe Dubois switch (offset) { 153f4427280SJean-Christophe Dubois case DR_ADDR: 154f4427280SJean-Christophe Dubois /* 155f4427280SJean-Christophe Dubois * depending on the "line" configuration, the bit values 156f4427280SJean-Christophe Dubois * are coming either from DR or PSR 157f4427280SJean-Christophe Dubois */ 158f4427280SJean-Christophe Dubois reg_value = (s->dr & s->gdir) | (s->psr & ~s->gdir); 159f4427280SJean-Christophe Dubois break; 160f4427280SJean-Christophe Dubois 161f4427280SJean-Christophe Dubois case GDIR_ADDR: 162f4427280SJean-Christophe Dubois reg_value = s->gdir; 163f4427280SJean-Christophe Dubois break; 164f4427280SJean-Christophe Dubois 165f4427280SJean-Christophe Dubois case PSR_ADDR: 166f4427280SJean-Christophe Dubois reg_value = s->psr & ~s->gdir; 167f4427280SJean-Christophe Dubois break; 168f4427280SJean-Christophe Dubois 169f4427280SJean-Christophe Dubois case ICR1_ADDR: 170f4427280SJean-Christophe Dubois reg_value = extract64(s->icr, 0, 32); 171f4427280SJean-Christophe Dubois break; 172f4427280SJean-Christophe Dubois 173f4427280SJean-Christophe Dubois case ICR2_ADDR: 174f4427280SJean-Christophe Dubois reg_value = extract64(s->icr, 32, 32); 175f4427280SJean-Christophe Dubois break; 176f4427280SJean-Christophe Dubois 177f4427280SJean-Christophe Dubois case IMR_ADDR: 178f4427280SJean-Christophe Dubois reg_value = s->imr; 179f4427280SJean-Christophe Dubois break; 180f4427280SJean-Christophe Dubois 181f4427280SJean-Christophe Dubois case ISR_ADDR: 182f4427280SJean-Christophe Dubois reg_value = s->isr; 183f4427280SJean-Christophe Dubois break; 184f4427280SJean-Christophe Dubois 185f4427280SJean-Christophe Dubois case EDGE_SEL_ADDR: 186f4427280SJean-Christophe Dubois if (s->has_edge_sel) { 187f4427280SJean-Christophe Dubois reg_value = s->edge_sel; 188f4427280SJean-Christophe Dubois } else { 18956411125SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: EDGE_SEL register not " 190f4427280SJean-Christophe Dubois "present on this version of GPIO device\n", 191f4427280SJean-Christophe Dubois TYPE_IMX_GPIO, __func__); 192f4427280SJean-Christophe Dubois } 193f4427280SJean-Christophe Dubois break; 194f4427280SJean-Christophe Dubois 195f4427280SJean-Christophe Dubois default: 19656411125SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" 19756411125SJean-Christophe Dubois HWADDR_PRIx "\n", TYPE_IMX_GPIO, __func__, offset); 198f4427280SJean-Christophe Dubois break; 199f4427280SJean-Christophe Dubois } 200f4427280SJean-Christophe Dubois 201f4427280SJean-Christophe Dubois DPRINTF("(%s) = 0x%" PRIx32 "\n", imx_gpio_reg_name(offset), reg_value); 202f4427280SJean-Christophe Dubois 203f4427280SJean-Christophe Dubois return reg_value; 204f4427280SJean-Christophe Dubois } 205f4427280SJean-Christophe Dubois 206f4427280SJean-Christophe Dubois static void imx_gpio_write(void *opaque, hwaddr offset, uint64_t value, 207f4427280SJean-Christophe Dubois unsigned size) 208f4427280SJean-Christophe Dubois { 209f4427280SJean-Christophe Dubois IMXGPIOState *s = IMX_GPIO(opaque); 210f4427280SJean-Christophe Dubois 211f4427280SJean-Christophe Dubois DPRINTF("(%s, value = 0x%" PRIx32 ")\n", imx_gpio_reg_name(offset), 212f4427280SJean-Christophe Dubois (uint32_t)value); 213f4427280SJean-Christophe Dubois 214f4427280SJean-Christophe Dubois switch (offset) { 215f4427280SJean-Christophe Dubois case DR_ADDR: 216f4427280SJean-Christophe Dubois s->dr = value; 217f4427280SJean-Christophe Dubois imx_gpio_set_all_output_lines(s); 218f4427280SJean-Christophe Dubois break; 219f4427280SJean-Christophe Dubois 220f4427280SJean-Christophe Dubois case GDIR_ADDR: 221f4427280SJean-Christophe Dubois s->gdir = value; 222f4427280SJean-Christophe Dubois imx_gpio_set_all_output_lines(s); 223f4427280SJean-Christophe Dubois imx_gpio_set_all_int_lines(s); 224f4427280SJean-Christophe Dubois break; 225f4427280SJean-Christophe Dubois 226f4427280SJean-Christophe Dubois case ICR1_ADDR: 227f4427280SJean-Christophe Dubois s->icr = deposit64(s->icr, 0, 32, value); 228f4427280SJean-Christophe Dubois imx_gpio_set_all_int_lines(s); 229f4427280SJean-Christophe Dubois break; 230f4427280SJean-Christophe Dubois 231f4427280SJean-Christophe Dubois case ICR2_ADDR: 232f4427280SJean-Christophe Dubois s->icr = deposit64(s->icr, 32, 32, value); 233f4427280SJean-Christophe Dubois imx_gpio_set_all_int_lines(s); 234f4427280SJean-Christophe Dubois break; 235f4427280SJean-Christophe Dubois 236f4427280SJean-Christophe Dubois case IMR_ADDR: 237f4427280SJean-Christophe Dubois s->imr = value; 238f4427280SJean-Christophe Dubois imx_gpio_update_int(s); 239f4427280SJean-Christophe Dubois break; 240f4427280SJean-Christophe Dubois 241f4427280SJean-Christophe Dubois case ISR_ADDR: 242fb70029bSGuenter Roeck s->isr &= ~value; 243f4427280SJean-Christophe Dubois imx_gpio_set_all_int_lines(s); 244f4427280SJean-Christophe Dubois break; 245f4427280SJean-Christophe Dubois 246f4427280SJean-Christophe Dubois case EDGE_SEL_ADDR: 247f4427280SJean-Christophe Dubois if (s->has_edge_sel) { 248f4427280SJean-Christophe Dubois s->edge_sel = value; 249f4427280SJean-Christophe Dubois imx_gpio_set_all_int_lines(s); 250f4427280SJean-Christophe Dubois } else { 25156411125SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: EDGE_SEL register not " 252f4427280SJean-Christophe Dubois "present on this version of GPIO device\n", 253f4427280SJean-Christophe Dubois TYPE_IMX_GPIO, __func__); 254f4427280SJean-Christophe Dubois } 255f4427280SJean-Christophe Dubois break; 256f4427280SJean-Christophe Dubois 257f4427280SJean-Christophe Dubois default: 25856411125SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" 25956411125SJean-Christophe Dubois HWADDR_PRIx "\n", TYPE_IMX_GPIO, __func__, offset); 260f4427280SJean-Christophe Dubois break; 261f4427280SJean-Christophe Dubois } 262f4427280SJean-Christophe Dubois 263f4427280SJean-Christophe Dubois return; 264f4427280SJean-Christophe Dubois } 265f4427280SJean-Christophe Dubois 266f4427280SJean-Christophe Dubois static const MemoryRegionOps imx_gpio_ops = { 267f4427280SJean-Christophe Dubois .read = imx_gpio_read, 268f4427280SJean-Christophe Dubois .write = imx_gpio_write, 269f4427280SJean-Christophe Dubois .valid.min_access_size = 4, 270f4427280SJean-Christophe Dubois .valid.max_access_size = 4, 271f4427280SJean-Christophe Dubois .endianness = DEVICE_NATIVE_ENDIAN, 272f4427280SJean-Christophe Dubois }; 273f4427280SJean-Christophe Dubois 274f4427280SJean-Christophe Dubois static const VMStateDescription vmstate_imx_gpio = { 275f4427280SJean-Christophe Dubois .name = TYPE_IMX_GPIO, 276f4427280SJean-Christophe Dubois .version_id = 1, 277f4427280SJean-Christophe Dubois .minimum_version_id = 1, 278f4427280SJean-Christophe Dubois .minimum_version_id_old = 1, 279f4427280SJean-Christophe Dubois .fields = (VMStateField[]) { 280f4427280SJean-Christophe Dubois VMSTATE_UINT32(dr, IMXGPIOState), 281f4427280SJean-Christophe Dubois VMSTATE_UINT32(gdir, IMXGPIOState), 282f4427280SJean-Christophe Dubois VMSTATE_UINT32(psr, IMXGPIOState), 283f4427280SJean-Christophe Dubois VMSTATE_UINT64(icr, IMXGPIOState), 284f4427280SJean-Christophe Dubois VMSTATE_UINT32(imr, IMXGPIOState), 285f4427280SJean-Christophe Dubois VMSTATE_UINT32(isr, IMXGPIOState), 286f4427280SJean-Christophe Dubois VMSTATE_BOOL(has_edge_sel, IMXGPIOState), 287f4427280SJean-Christophe Dubois VMSTATE_UINT32(edge_sel, IMXGPIOState), 288f4427280SJean-Christophe Dubois VMSTATE_END_OF_LIST() 289f4427280SJean-Christophe Dubois } 290f4427280SJean-Christophe Dubois }; 291f4427280SJean-Christophe Dubois 292f4427280SJean-Christophe Dubois static Property imx_gpio_properties[] = { 293f4427280SJean-Christophe Dubois DEFINE_PROP_BOOL("has-edge-sel", IMXGPIOState, has_edge_sel, true), 294f1f7e4bfSJean-Christophe Dubois DEFINE_PROP_BOOL("has-upper-pin-irq", IMXGPIOState, has_upper_pin_irq, 295f1f7e4bfSJean-Christophe Dubois false), 296f4427280SJean-Christophe Dubois DEFINE_PROP_END_OF_LIST(), 297f4427280SJean-Christophe Dubois }; 298f4427280SJean-Christophe Dubois 299f4427280SJean-Christophe Dubois static void imx_gpio_reset(DeviceState *dev) 300f4427280SJean-Christophe Dubois { 301f4427280SJean-Christophe Dubois IMXGPIOState *s = IMX_GPIO(dev); 302f4427280SJean-Christophe Dubois 303f4427280SJean-Christophe Dubois s->dr = 0; 304f4427280SJean-Christophe Dubois s->gdir = 0; 305f4427280SJean-Christophe Dubois s->psr = 0; 306f4427280SJean-Christophe Dubois s->icr = 0; 307f4427280SJean-Christophe Dubois s->imr = 0; 308f4427280SJean-Christophe Dubois s->isr = 0; 309f4427280SJean-Christophe Dubois s->edge_sel = 0; 310f4427280SJean-Christophe Dubois 311f4427280SJean-Christophe Dubois imx_gpio_set_all_output_lines(s); 312f4427280SJean-Christophe Dubois imx_gpio_update_int(s); 313f4427280SJean-Christophe Dubois } 314f4427280SJean-Christophe Dubois 315f4427280SJean-Christophe Dubois static void imx_gpio_realize(DeviceState *dev, Error **errp) 316f4427280SJean-Christophe Dubois { 317f4427280SJean-Christophe Dubois IMXGPIOState *s = IMX_GPIO(dev); 318f4427280SJean-Christophe Dubois 319f4427280SJean-Christophe Dubois memory_region_init_io(&s->iomem, OBJECT(s), &imx_gpio_ops, s, 320f4427280SJean-Christophe Dubois TYPE_IMX_GPIO, IMX_GPIO_MEM_SIZE); 321f4427280SJean-Christophe Dubois 322f4427280SJean-Christophe Dubois qdev_init_gpio_in(DEVICE(s), imx_gpio_set, IMX_GPIO_PIN_COUNT); 323f4427280SJean-Christophe Dubois qdev_init_gpio_out(DEVICE(s), s->output, IMX_GPIO_PIN_COUNT); 324f4427280SJean-Christophe Dubois 325f1f7e4bfSJean-Christophe Dubois sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[0]); 326f1f7e4bfSJean-Christophe Dubois sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[1]); 327f4427280SJean-Christophe Dubois sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 328f4427280SJean-Christophe Dubois } 329f4427280SJean-Christophe Dubois 330f4427280SJean-Christophe Dubois static void imx_gpio_class_init(ObjectClass *klass, void *data) 331f4427280SJean-Christophe Dubois { 332f4427280SJean-Christophe Dubois DeviceClass *dc = DEVICE_CLASS(klass); 333f4427280SJean-Christophe Dubois 334f4427280SJean-Christophe Dubois dc->realize = imx_gpio_realize; 335f4427280SJean-Christophe Dubois dc->reset = imx_gpio_reset; 336f4427280SJean-Christophe Dubois dc->props = imx_gpio_properties; 337f4427280SJean-Christophe Dubois dc->vmsd = &vmstate_imx_gpio; 338f4427280SJean-Christophe Dubois dc->desc = "i.MX GPIO controller"; 339f4427280SJean-Christophe Dubois } 340f4427280SJean-Christophe Dubois 341f4427280SJean-Christophe Dubois static const TypeInfo imx_gpio_info = { 342f4427280SJean-Christophe Dubois .name = TYPE_IMX_GPIO, 343f4427280SJean-Christophe Dubois .parent = TYPE_SYS_BUS_DEVICE, 344f4427280SJean-Christophe Dubois .instance_size = sizeof(IMXGPIOState), 345f4427280SJean-Christophe Dubois .class_init = imx_gpio_class_init, 346f4427280SJean-Christophe Dubois }; 347f4427280SJean-Christophe Dubois 348f4427280SJean-Christophe Dubois static void imx_gpio_register_types(void) 349f4427280SJean-Christophe Dubois { 350f4427280SJean-Christophe Dubois type_register_static(&imx_gpio_info); 351f4427280SJean-Christophe Dubois } 352f4427280SJean-Christophe Dubois 353f4427280SJean-Christophe Dubois type_init(imx_gpio_register_types) 354