149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini * ARM PrimeCell PL330 DMA Controller
349ab747fSPaolo Bonzini *
449ab747fSPaolo Bonzini * Copyright (c) 2009 Samsung Electronics.
549ab747fSPaolo Bonzini * Contributed by Kirill Batuzov <batuzovk@ispras.ru>
649ab747fSPaolo Bonzini * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com)
749ab747fSPaolo Bonzini * Copyright (c) 2012 PetaLogix Pty Ltd.
849ab747fSPaolo Bonzini *
949ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or
1049ab747fSPaolo Bonzini * modify it under the terms of the GNU General Public License
1149ab747fSPaolo Bonzini * as published by the Free Software Foundation; version 2 or later.
1249ab747fSPaolo Bonzini *
1349ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along
1449ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>.
1549ab747fSPaolo Bonzini */
1649ab747fSPaolo Bonzini
178ef94f0bSPeter Maydell #include "qemu/osdep.h"
187210ddb4SPhilippe Mathieu-Daudé #include "qemu/cutils.h"
1964552b6bSMarkus Armbruster #include "hw/irq.h"
20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
2149ab747fSPaolo Bonzini #include "hw/sysbus.h"
22d6454270SMarkus Armbruster #include "migration/vmstate.h"
23da34e65cSMarkus Armbruster #include "qapi/error.h"
2449ab747fSPaolo Bonzini #include "qemu/timer.h"
2549ab747fSPaolo Bonzini #include "sysemu/dma.h"
2603dd024fSPaolo Bonzini #include "qemu/log.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
28db1e7afaSGuenter Roeck #include "trace.h"
29db1015e9SEduardo Habkost #include "qom/object.h"
3049ab747fSPaolo Bonzini
3149ab747fSPaolo Bonzini #ifndef PL330_ERR_DEBUG
3249ab747fSPaolo Bonzini #define PL330_ERR_DEBUG 0
3349ab747fSPaolo Bonzini #endif
3449ab747fSPaolo Bonzini
3549ab747fSPaolo Bonzini #define PL330_PERIPH_NUM 32
3649ab747fSPaolo Bonzini #define PL330_MAX_BURST_LEN 128
3749ab747fSPaolo Bonzini #define PL330_INSN_MAXSIZE 6
3849ab747fSPaolo Bonzini
3949ab747fSPaolo Bonzini #define PL330_FIFO_OK 0
4049ab747fSPaolo Bonzini #define PL330_FIFO_STALL 1
4149ab747fSPaolo Bonzini #define PL330_FIFO_ERR (-1)
4249ab747fSPaolo Bonzini
4349ab747fSPaolo Bonzini #define PL330_FAULT_UNDEF_INSTR (1 << 0)
4449ab747fSPaolo Bonzini #define PL330_FAULT_OPERAND_INVALID (1 << 1)
4549ab747fSPaolo Bonzini #define PL330_FAULT_DMAGO_ERR (1 << 4)
4649ab747fSPaolo Bonzini #define PL330_FAULT_EVENT_ERR (1 << 5)
4749ab747fSPaolo Bonzini #define PL330_FAULT_CH_PERIPH_ERR (1 << 6)
4849ab747fSPaolo Bonzini #define PL330_FAULT_CH_RDWR_ERR (1 << 7)
4949ab747fSPaolo Bonzini #define PL330_FAULT_ST_DATA_UNAVAILABLE (1 << 12)
5049ab747fSPaolo Bonzini #define PL330_FAULT_FIFOEMPTY_ERR (1 << 13)
5149ab747fSPaolo Bonzini #define PL330_FAULT_INSTR_FETCH_ERR (1 << 16)
5249ab747fSPaolo Bonzini #define PL330_FAULT_DATA_WRITE_ERR (1 << 17)
5349ab747fSPaolo Bonzini #define PL330_FAULT_DATA_READ_ERR (1 << 18)
5449ab747fSPaolo Bonzini #define PL330_FAULT_DBG_INSTR (1 << 30)
5549ab747fSPaolo Bonzini #define PL330_FAULT_LOCKUP_ERR (1 << 31)
5649ab747fSPaolo Bonzini
5749ab747fSPaolo Bonzini #define PL330_UNTAGGED 0xff
5849ab747fSPaolo Bonzini
5949ab747fSPaolo Bonzini #define PL330_SINGLE 0x0
6049ab747fSPaolo Bonzini #define PL330_BURST 0x1
6149ab747fSPaolo Bonzini
6249ab747fSPaolo Bonzini #define PL330_WATCHDOG_LIMIT 1024
6349ab747fSPaolo Bonzini
6449ab747fSPaolo Bonzini /* IOMEM mapped registers */
6549ab747fSPaolo Bonzini #define PL330_REG_DSR 0x000
6649ab747fSPaolo Bonzini #define PL330_REG_DPC 0x004
6749ab747fSPaolo Bonzini #define PL330_REG_INTEN 0x020
6849ab747fSPaolo Bonzini #define PL330_REG_INT_EVENT_RIS 0x024
6949ab747fSPaolo Bonzini #define PL330_REG_INTMIS 0x028
7049ab747fSPaolo Bonzini #define PL330_REG_INTCLR 0x02C
7149ab747fSPaolo Bonzini #define PL330_REG_FSRD 0x030
7249ab747fSPaolo Bonzini #define PL330_REG_FSRC 0x034
7349ab747fSPaolo Bonzini #define PL330_REG_FTRD 0x038
7449ab747fSPaolo Bonzini #define PL330_REG_FTR_BASE 0x040
7549ab747fSPaolo Bonzini #define PL330_REG_CSR_BASE 0x100
7649ab747fSPaolo Bonzini #define PL330_REG_CPC_BASE 0x104
7749ab747fSPaolo Bonzini #define PL330_REG_CHANCTRL 0x400
7849ab747fSPaolo Bonzini #define PL330_REG_DBGSTATUS 0xD00
7949ab747fSPaolo Bonzini #define PL330_REG_DBGCMD 0xD04
8049ab747fSPaolo Bonzini #define PL330_REG_DBGINST0 0xD08
8149ab747fSPaolo Bonzini #define PL330_REG_DBGINST1 0xD0C
8249ab747fSPaolo Bonzini #define PL330_REG_CR0_BASE 0xE00
8349ab747fSPaolo Bonzini #define PL330_REG_PERIPH_ID 0xFE0
8449ab747fSPaolo Bonzini
8549ab747fSPaolo Bonzini #define PL330_IOMEM_SIZE 0x1000
8649ab747fSPaolo Bonzini
8749ab747fSPaolo Bonzini #define CFG_BOOT_ADDR 2
8849ab747fSPaolo Bonzini #define CFG_INS 3
8949ab747fSPaolo Bonzini #define CFG_PNS 4
9049ab747fSPaolo Bonzini #define CFG_CRD 5
9149ab747fSPaolo Bonzini
9249ab747fSPaolo Bonzini static const uint32_t pl330_id[] = {
9349ab747fSPaolo Bonzini 0x30, 0x13, 0x24, 0x00, 0x0D, 0xF0, 0x05, 0xB1
9449ab747fSPaolo Bonzini };
9549ab747fSPaolo Bonzini
9649ab747fSPaolo Bonzini /* DMA channel states as they are described in PL330 Technical Reference Manual
9749ab747fSPaolo Bonzini * Most of them will not be used in emulation.
9849ab747fSPaolo Bonzini */
9949ab747fSPaolo Bonzini typedef enum {
10049ab747fSPaolo Bonzini pl330_chan_stopped = 0,
10149ab747fSPaolo Bonzini pl330_chan_executing = 1,
10249ab747fSPaolo Bonzini pl330_chan_cache_miss = 2,
10349ab747fSPaolo Bonzini pl330_chan_updating_pc = 3,
10449ab747fSPaolo Bonzini pl330_chan_waiting_event = 4,
10549ab747fSPaolo Bonzini pl330_chan_at_barrier = 5,
10649ab747fSPaolo Bonzini pl330_chan_queue_busy = 6,
10749ab747fSPaolo Bonzini pl330_chan_waiting_periph = 7,
10849ab747fSPaolo Bonzini pl330_chan_killing = 8,
10949ab747fSPaolo Bonzini pl330_chan_completing = 9,
11049ab747fSPaolo Bonzini pl330_chan_fault_completing = 14,
11149ab747fSPaolo Bonzini pl330_chan_fault = 15,
11249ab747fSPaolo Bonzini } PL330ChanState;
11349ab747fSPaolo Bonzini
11449ab747fSPaolo Bonzini typedef struct PL330State PL330State;
11549ab747fSPaolo Bonzini
11649ab747fSPaolo Bonzini typedef struct PL330Chan {
11749ab747fSPaolo Bonzini uint32_t src;
11849ab747fSPaolo Bonzini uint32_t dst;
11949ab747fSPaolo Bonzini uint32_t pc;
12049ab747fSPaolo Bonzini uint32_t control;
12149ab747fSPaolo Bonzini uint32_t status;
12249ab747fSPaolo Bonzini uint32_t lc[2];
12349ab747fSPaolo Bonzini uint32_t fault_type;
12449ab747fSPaolo Bonzini uint32_t watchdog_timer;
12549ab747fSPaolo Bonzini
12649ab747fSPaolo Bonzini bool ns;
12749ab747fSPaolo Bonzini uint8_t request_flag;
12849ab747fSPaolo Bonzini uint8_t wakeup;
12949ab747fSPaolo Bonzini uint8_t wfp_sbp;
13049ab747fSPaolo Bonzini
13149ab747fSPaolo Bonzini uint8_t state;
13249ab747fSPaolo Bonzini uint8_t stall;
13349ab747fSPaolo Bonzini
13449ab747fSPaolo Bonzini bool is_manager;
13549ab747fSPaolo Bonzini PL330State *parent;
13649ab747fSPaolo Bonzini uint8_t tag;
13749ab747fSPaolo Bonzini } PL330Chan;
13849ab747fSPaolo Bonzini
13949ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl330_chan = {
14049ab747fSPaolo Bonzini .name = "pl330_chan",
14149ab747fSPaolo Bonzini .version_id = 1,
14249ab747fSPaolo Bonzini .minimum_version_id = 1,
14363e6b564SRichard Henderson .fields = (const VMStateField[]) {
14449ab747fSPaolo Bonzini VMSTATE_UINT32(src, PL330Chan),
14549ab747fSPaolo Bonzini VMSTATE_UINT32(dst, PL330Chan),
14649ab747fSPaolo Bonzini VMSTATE_UINT32(pc, PL330Chan),
14749ab747fSPaolo Bonzini VMSTATE_UINT32(control, PL330Chan),
14849ab747fSPaolo Bonzini VMSTATE_UINT32(status, PL330Chan),
14949ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(lc, PL330Chan, 2),
15049ab747fSPaolo Bonzini VMSTATE_UINT32(fault_type, PL330Chan),
15149ab747fSPaolo Bonzini VMSTATE_UINT32(watchdog_timer, PL330Chan),
15249ab747fSPaolo Bonzini VMSTATE_BOOL(ns, PL330Chan),
15349ab747fSPaolo Bonzini VMSTATE_UINT8(request_flag, PL330Chan),
15449ab747fSPaolo Bonzini VMSTATE_UINT8(wakeup, PL330Chan),
15549ab747fSPaolo Bonzini VMSTATE_UINT8(wfp_sbp, PL330Chan),
15649ab747fSPaolo Bonzini VMSTATE_UINT8(state, PL330Chan),
15749ab747fSPaolo Bonzini VMSTATE_UINT8(stall, PL330Chan),
15849ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
15949ab747fSPaolo Bonzini }
16049ab747fSPaolo Bonzini };
16149ab747fSPaolo Bonzini
16249ab747fSPaolo Bonzini typedef struct PL330Fifo {
16349ab747fSPaolo Bonzini uint8_t *buf;
16449ab747fSPaolo Bonzini uint8_t *tag;
16549ab747fSPaolo Bonzini uint32_t head;
16649ab747fSPaolo Bonzini uint32_t num;
16749ab747fSPaolo Bonzini uint32_t buf_size;
16849ab747fSPaolo Bonzini } PL330Fifo;
16949ab747fSPaolo Bonzini
17049ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl330_fifo = {
17149ab747fSPaolo Bonzini .name = "pl330_chan",
17249ab747fSPaolo Bonzini .version_id = 1,
17349ab747fSPaolo Bonzini .minimum_version_id = 1,
17463e6b564SRichard Henderson .fields = (const VMStateField[]) {
17559046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(buf, PL330Fifo, 1, NULL, buf_size),
17659046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(tag, PL330Fifo, 1, NULL, buf_size),
17749ab747fSPaolo Bonzini VMSTATE_UINT32(head, PL330Fifo),
17849ab747fSPaolo Bonzini VMSTATE_UINT32(num, PL330Fifo),
17949ab747fSPaolo Bonzini VMSTATE_UINT32(buf_size, PL330Fifo),
18049ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
18149ab747fSPaolo Bonzini }
18249ab747fSPaolo Bonzini };
18349ab747fSPaolo Bonzini
18449ab747fSPaolo Bonzini typedef struct PL330QueueEntry {
18549ab747fSPaolo Bonzini uint32_t addr;
18649ab747fSPaolo Bonzini uint32_t len;
18749ab747fSPaolo Bonzini uint8_t n;
18849ab747fSPaolo Bonzini bool inc;
18949ab747fSPaolo Bonzini bool z;
19049ab747fSPaolo Bonzini uint8_t tag;
19149ab747fSPaolo Bonzini uint8_t seqn;
19249ab747fSPaolo Bonzini } PL330QueueEntry;
19349ab747fSPaolo Bonzini
19449ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl330_queue_entry = {
19549ab747fSPaolo Bonzini .name = "pl330_queue_entry",
19649ab747fSPaolo Bonzini .version_id = 1,
19749ab747fSPaolo Bonzini .minimum_version_id = 1,
19863e6b564SRichard Henderson .fields = (const VMStateField[]) {
19949ab747fSPaolo Bonzini VMSTATE_UINT32(addr, PL330QueueEntry),
20049ab747fSPaolo Bonzini VMSTATE_UINT32(len, PL330QueueEntry),
20149ab747fSPaolo Bonzini VMSTATE_UINT8(n, PL330QueueEntry),
20249ab747fSPaolo Bonzini VMSTATE_BOOL(inc, PL330QueueEntry),
20349ab747fSPaolo Bonzini VMSTATE_BOOL(z, PL330QueueEntry),
20449ab747fSPaolo Bonzini VMSTATE_UINT8(tag, PL330QueueEntry),
20549ab747fSPaolo Bonzini VMSTATE_UINT8(seqn, PL330QueueEntry),
20649ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
20749ab747fSPaolo Bonzini }
20849ab747fSPaolo Bonzini };
20949ab747fSPaolo Bonzini
21049ab747fSPaolo Bonzini typedef struct PL330Queue {
21149ab747fSPaolo Bonzini PL330State *parent;
21249ab747fSPaolo Bonzini PL330QueueEntry *queue;
21349ab747fSPaolo Bonzini uint32_t queue_size;
21449ab747fSPaolo Bonzini } PL330Queue;
21549ab747fSPaolo Bonzini
21649ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl330_queue = {
21749ab747fSPaolo Bonzini .name = "pl330_queue",
218830fc739SDamien Hedde .version_id = 2,
219830fc739SDamien Hedde .minimum_version_id = 2,
22063e6b564SRichard Henderson .fields = (const VMStateField[]) {
221830fc739SDamien Hedde VMSTATE_STRUCT_VARRAY_POINTER_UINT32(queue, PL330Queue, queue_size,
222830fc739SDamien Hedde vmstate_pl330_queue_entry,
223830fc739SDamien Hedde PL330QueueEntry),
22449ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
22549ab747fSPaolo Bonzini }
22649ab747fSPaolo Bonzini };
22749ab747fSPaolo Bonzini
22849ab747fSPaolo Bonzini struct PL330State {
2291c8be73dSPeter Crosthwaite SysBusDevice parent_obj;
2301c8be73dSPeter Crosthwaite
23149ab747fSPaolo Bonzini MemoryRegion iomem;
23249ab747fSPaolo Bonzini qemu_irq irq_abort;
23349ab747fSPaolo Bonzini qemu_irq *irq;
23449ab747fSPaolo Bonzini
23549ab747fSPaolo Bonzini /* Config registers. cfg[5] = CfgDn. */
23649ab747fSPaolo Bonzini uint32_t cfg[6];
23749ab747fSPaolo Bonzini #define EVENT_SEC_STATE 3
23849ab747fSPaolo Bonzini #define PERIPH_SEC_STATE 4
23949ab747fSPaolo Bonzini /* cfg 0 bits and pieces */
24049ab747fSPaolo Bonzini uint32_t num_chnls;
24149ab747fSPaolo Bonzini uint8_t num_periph_req;
24249ab747fSPaolo Bonzini uint8_t num_events;
24349ab747fSPaolo Bonzini uint8_t mgr_ns_at_rst;
24449ab747fSPaolo Bonzini /* cfg 1 bits and pieces */
24549ab747fSPaolo Bonzini uint8_t i_cache_len;
24649ab747fSPaolo Bonzini uint8_t num_i_cache_lines;
24749ab747fSPaolo Bonzini /* CRD bits and pieces */
24849ab747fSPaolo Bonzini uint8_t data_width;
24949ab747fSPaolo Bonzini uint8_t wr_cap;
25049ab747fSPaolo Bonzini uint8_t wr_q_dep;
25149ab747fSPaolo Bonzini uint8_t rd_cap;
25249ab747fSPaolo Bonzini uint8_t rd_q_dep;
25349ab747fSPaolo Bonzini uint16_t data_buffer_dep;
25449ab747fSPaolo Bonzini
25549ab747fSPaolo Bonzini PL330Chan manager;
25649ab747fSPaolo Bonzini PL330Chan *chan;
25749ab747fSPaolo Bonzini PL330Fifo fifo;
25849ab747fSPaolo Bonzini PL330Queue read_queue;
25949ab747fSPaolo Bonzini PL330Queue write_queue;
26049ab747fSPaolo Bonzini uint8_t *lo_seqn;
26149ab747fSPaolo Bonzini uint8_t *hi_seqn;
26249ab747fSPaolo Bonzini QEMUTimer *timer; /* is used for restore dma. */
26349ab747fSPaolo Bonzini
26449ab747fSPaolo Bonzini uint32_t inten;
26549ab747fSPaolo Bonzini uint32_t int_status;
26649ab747fSPaolo Bonzini uint32_t ev_status;
26749ab747fSPaolo Bonzini uint32_t dbg[2];
26849ab747fSPaolo Bonzini uint8_t debug_status;
26949ab747fSPaolo Bonzini uint8_t num_faulting;
27049ab747fSPaolo Bonzini uint8_t periph_busy[PL330_PERIPH_NUM];
27149ab747fSPaolo Bonzini
27277844cc5SWen, Jianxian /* Memory region that DMA operation access */
27377844cc5SWen, Jianxian MemoryRegion *mem_mr;
27477844cc5SWen, Jianxian AddressSpace *mem_as;
27549ab747fSPaolo Bonzini };
27649ab747fSPaolo Bonzini
27749ab747fSPaolo Bonzini #define TYPE_PL330 "pl330"
2788063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PL330State, PL330)
27949ab747fSPaolo Bonzini
28049ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl330 = {
28149ab747fSPaolo Bonzini .name = "pl330",
282830fc739SDamien Hedde .version_id = 2,
283830fc739SDamien Hedde .minimum_version_id = 2,
28463e6b564SRichard Henderson .fields = (const VMStateField[]) {
28549ab747fSPaolo Bonzini VMSTATE_STRUCT(manager, PL330State, 0, vmstate_pl330_chan, PL330Chan),
286830fc739SDamien Hedde VMSTATE_STRUCT_VARRAY_POINTER_UINT32(chan, PL330State, num_chnls,
28749ab747fSPaolo Bonzini vmstate_pl330_chan, PL330Chan),
28859046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(lo_seqn, PL330State, 1, NULL, num_chnls),
28959046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(hi_seqn, PL330State, 1, NULL, num_chnls),
29049ab747fSPaolo Bonzini VMSTATE_STRUCT(fifo, PL330State, 0, vmstate_pl330_fifo, PL330Fifo),
29149ab747fSPaolo Bonzini VMSTATE_STRUCT(read_queue, PL330State, 0, vmstate_pl330_queue,
29249ab747fSPaolo Bonzini PL330Queue),
29349ab747fSPaolo Bonzini VMSTATE_STRUCT(write_queue, PL330State, 0, vmstate_pl330_queue,
29449ab747fSPaolo Bonzini PL330Queue),
295e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(timer, PL330State),
29649ab747fSPaolo Bonzini VMSTATE_UINT32(inten, PL330State),
29749ab747fSPaolo Bonzini VMSTATE_UINT32(int_status, PL330State),
29849ab747fSPaolo Bonzini VMSTATE_UINT32(ev_status, PL330State),
29949ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(dbg, PL330State, 2),
30049ab747fSPaolo Bonzini VMSTATE_UINT8(debug_status, PL330State),
30149ab747fSPaolo Bonzini VMSTATE_UINT8(num_faulting, PL330State),
30249ab747fSPaolo Bonzini VMSTATE_UINT8_ARRAY(periph_busy, PL330State, PL330_PERIPH_NUM),
30349ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
30449ab747fSPaolo Bonzini }
30549ab747fSPaolo Bonzini };
30649ab747fSPaolo Bonzini
30749ab747fSPaolo Bonzini typedef struct PL330InsnDesc {
30849ab747fSPaolo Bonzini /* OPCODE of the instruction */
30949ab747fSPaolo Bonzini uint8_t opcode;
31049ab747fSPaolo Bonzini /* Mask so we can select several sibling instructions, such as
31149ab747fSPaolo Bonzini DMALD, DMALDS and DMALDB */
31249ab747fSPaolo Bonzini uint8_t opmask;
31349ab747fSPaolo Bonzini /* Size of instruction in bytes */
31449ab747fSPaolo Bonzini uint8_t size;
31549ab747fSPaolo Bonzini /* Interpreter */
31649ab747fSPaolo Bonzini void (*exec)(PL330Chan *, uint8_t opcode, uint8_t *args, int len);
31749ab747fSPaolo Bonzini } PL330InsnDesc;
31849ab747fSPaolo Bonzini
pl330_hexdump(uint8_t * buf,size_t size)319db1e7afaSGuenter Roeck static void pl330_hexdump(uint8_t *buf, size_t size)
320db1e7afaSGuenter Roeck {
3217210ddb4SPhilippe Mathieu-Daudé g_autoptr(GString) str = g_string_sized_new(64);
3227210ddb4SPhilippe Mathieu-Daudé size_t b, len;
323db1e7afaSGuenter Roeck
3247210ddb4SPhilippe Mathieu-Daudé for (b = 0; b < size; b += len) {
3257210ddb4SPhilippe Mathieu-Daudé len = MIN(16, size - b);
3267210ddb4SPhilippe Mathieu-Daudé g_string_truncate(str, 0);
3277210ddb4SPhilippe Mathieu-Daudé qemu_hexdump_line(str, buf + b, len, 1, 4);
3287210ddb4SPhilippe Mathieu-Daudé trace_pl330_hexdump(b, str->str);
329db1e7afaSGuenter Roeck }
330db1e7afaSGuenter Roeck }
33149ab747fSPaolo Bonzini
33249ab747fSPaolo Bonzini /* MFIFO Implementation
33349ab747fSPaolo Bonzini *
33449ab747fSPaolo Bonzini * MFIFO is implemented as a cyclic buffer of BUF_SIZE size. Tagged bytes are
33549ab747fSPaolo Bonzini * stored in this buffer. Data is stored in BUF field, tags - in the
33649ab747fSPaolo Bonzini * corresponding array elements of TAG field.
33749ab747fSPaolo Bonzini */
33849ab747fSPaolo Bonzini
33949ab747fSPaolo Bonzini /* Initialize queue. */
34049ab747fSPaolo Bonzini
pl330_fifo_init(PL330Fifo * s,uint32_t size)34149ab747fSPaolo Bonzini static void pl330_fifo_init(PL330Fifo *s, uint32_t size)
34249ab747fSPaolo Bonzini {
34349ab747fSPaolo Bonzini s->buf = g_malloc0(size);
34449ab747fSPaolo Bonzini s->tag = g_malloc0(size);
34549ab747fSPaolo Bonzini s->buf_size = size;
34649ab747fSPaolo Bonzini }
34749ab747fSPaolo Bonzini
34849ab747fSPaolo Bonzini /* Cyclic increment */
34949ab747fSPaolo Bonzini
pl330_fifo_inc(PL330Fifo * s,int x)35049ab747fSPaolo Bonzini static inline int pl330_fifo_inc(PL330Fifo *s, int x)
35149ab747fSPaolo Bonzini {
35249ab747fSPaolo Bonzini return (x + 1) % s->buf_size;
35349ab747fSPaolo Bonzini }
35449ab747fSPaolo Bonzini
35549ab747fSPaolo Bonzini /* Number of empty bytes in MFIFO */
35649ab747fSPaolo Bonzini
pl330_fifo_num_free(PL330Fifo * s)35749ab747fSPaolo Bonzini static inline int pl330_fifo_num_free(PL330Fifo *s)
35849ab747fSPaolo Bonzini {
35949ab747fSPaolo Bonzini return s->buf_size - s->num;
36049ab747fSPaolo Bonzini }
36149ab747fSPaolo Bonzini
36249ab747fSPaolo Bonzini /* Push LEN bytes of data stored in BUF to MFIFO and tag it with TAG.
36349ab747fSPaolo Bonzini * Zero returned on success, PL330_FIFO_STALL if there is no enough free
36449ab747fSPaolo Bonzini * space in MFIFO to store requested amount of data. If push was unsuccessful
36549ab747fSPaolo Bonzini * no data is stored to MFIFO.
36649ab747fSPaolo Bonzini */
36749ab747fSPaolo Bonzini
pl330_fifo_push(PL330Fifo * s,uint8_t * buf,int len,uint8_t tag)36849ab747fSPaolo Bonzini static int pl330_fifo_push(PL330Fifo *s, uint8_t *buf, int len, uint8_t tag)
36949ab747fSPaolo Bonzini {
37049ab747fSPaolo Bonzini int i;
37149ab747fSPaolo Bonzini
37249ab747fSPaolo Bonzini if (s->buf_size - s->num < len) {
37349ab747fSPaolo Bonzini return PL330_FIFO_STALL;
37449ab747fSPaolo Bonzini }
37549ab747fSPaolo Bonzini for (i = 0; i < len; i++) {
37649ab747fSPaolo Bonzini int push_idx = (s->head + s->num + i) % s->buf_size;
37749ab747fSPaolo Bonzini s->buf[push_idx] = buf[i];
37849ab747fSPaolo Bonzini s->tag[push_idx] = tag;
37949ab747fSPaolo Bonzini }
38049ab747fSPaolo Bonzini s->num += len;
38149ab747fSPaolo Bonzini return PL330_FIFO_OK;
38249ab747fSPaolo Bonzini }
38349ab747fSPaolo Bonzini
38449ab747fSPaolo Bonzini /* Get LEN bytes of data from MFIFO and store it to BUF. Tag value of each
38549ab747fSPaolo Bonzini * byte is verified. Zero returned on success, PL330_FIFO_ERR on tag mismatch
38649ab747fSPaolo Bonzini * and PL330_FIFO_STALL if there is no enough data in MFIFO. If get was
38749ab747fSPaolo Bonzini * unsuccessful no data is removed from MFIFO.
38849ab747fSPaolo Bonzini */
38949ab747fSPaolo Bonzini
pl330_fifo_get(PL330Fifo * s,uint8_t * buf,int len,uint8_t tag)39049ab747fSPaolo Bonzini static int pl330_fifo_get(PL330Fifo *s, uint8_t *buf, int len, uint8_t tag)
39149ab747fSPaolo Bonzini {
39249ab747fSPaolo Bonzini int i;
39349ab747fSPaolo Bonzini
39449ab747fSPaolo Bonzini if (s->num < len) {
39549ab747fSPaolo Bonzini return PL330_FIFO_STALL;
39649ab747fSPaolo Bonzini }
39749ab747fSPaolo Bonzini for (i = 0; i < len; i++) {
39849ab747fSPaolo Bonzini if (s->tag[s->head] == tag) {
39949ab747fSPaolo Bonzini int get_idx = (s->head + i) % s->buf_size;
40049ab747fSPaolo Bonzini buf[i] = s->buf[get_idx];
40149ab747fSPaolo Bonzini } else { /* Tag mismatch - Rollback transaction */
40249ab747fSPaolo Bonzini return PL330_FIFO_ERR;
40349ab747fSPaolo Bonzini }
40449ab747fSPaolo Bonzini }
40549ab747fSPaolo Bonzini s->head = (s->head + len) % s->buf_size;
40649ab747fSPaolo Bonzini s->num -= len;
40749ab747fSPaolo Bonzini return PL330_FIFO_OK;
40849ab747fSPaolo Bonzini }
40949ab747fSPaolo Bonzini
41049ab747fSPaolo Bonzini /* Reset MFIFO. This completely erases all data in it. */
41149ab747fSPaolo Bonzini
pl330_fifo_reset(PL330Fifo * s)41249ab747fSPaolo Bonzini static inline void pl330_fifo_reset(PL330Fifo *s)
41349ab747fSPaolo Bonzini {
41449ab747fSPaolo Bonzini s->head = 0;
41549ab747fSPaolo Bonzini s->num = 0;
41649ab747fSPaolo Bonzini }
41749ab747fSPaolo Bonzini
41849ab747fSPaolo Bonzini /* Return tag of the first byte stored in MFIFO. If MFIFO is empty
41949ab747fSPaolo Bonzini * PL330_UNTAGGED is returned.
42049ab747fSPaolo Bonzini */
42149ab747fSPaolo Bonzini
pl330_fifo_tag(PL330Fifo * s)42249ab747fSPaolo Bonzini static inline uint8_t pl330_fifo_tag(PL330Fifo *s)
42349ab747fSPaolo Bonzini {
42449ab747fSPaolo Bonzini return (!s->num) ? PL330_UNTAGGED : s->tag[s->head];
42549ab747fSPaolo Bonzini }
42649ab747fSPaolo Bonzini
42749ab747fSPaolo Bonzini /* Returns non-zero if tag TAG is present in fifo or zero otherwise */
42849ab747fSPaolo Bonzini
pl330_fifo_has_tag(PL330Fifo * s,uint8_t tag)42949ab747fSPaolo Bonzini static int pl330_fifo_has_tag(PL330Fifo *s, uint8_t tag)
43049ab747fSPaolo Bonzini {
43149ab747fSPaolo Bonzini int i, n;
43249ab747fSPaolo Bonzini
43349ab747fSPaolo Bonzini i = s->head;
43449ab747fSPaolo Bonzini for (n = 0; n < s->num; n++) {
43549ab747fSPaolo Bonzini if (s->tag[i] == tag) {
43649ab747fSPaolo Bonzini return 1;
43749ab747fSPaolo Bonzini }
43849ab747fSPaolo Bonzini i = pl330_fifo_inc(s, i);
43949ab747fSPaolo Bonzini }
44049ab747fSPaolo Bonzini return 0;
44149ab747fSPaolo Bonzini }
44249ab747fSPaolo Bonzini
44349ab747fSPaolo Bonzini /* Remove all entry tagged with TAG from MFIFO */
44449ab747fSPaolo Bonzini
pl330_fifo_tagged_remove(PL330Fifo * s,uint8_t tag)44549ab747fSPaolo Bonzini static void pl330_fifo_tagged_remove(PL330Fifo *s, uint8_t tag)
44649ab747fSPaolo Bonzini {
44749ab747fSPaolo Bonzini int i, t, n;
44849ab747fSPaolo Bonzini
44949ab747fSPaolo Bonzini t = i = s->head;
45049ab747fSPaolo Bonzini for (n = 0; n < s->num; n++) {
45149ab747fSPaolo Bonzini if (s->tag[i] != tag) {
45249ab747fSPaolo Bonzini s->buf[t] = s->buf[i];
45349ab747fSPaolo Bonzini s->tag[t] = s->tag[i];
45449ab747fSPaolo Bonzini t = pl330_fifo_inc(s, t);
45549ab747fSPaolo Bonzini } else {
45649ab747fSPaolo Bonzini s->num = s->num - 1;
45749ab747fSPaolo Bonzini }
45849ab747fSPaolo Bonzini i = pl330_fifo_inc(s, i);
45949ab747fSPaolo Bonzini }
46049ab747fSPaolo Bonzini }
46149ab747fSPaolo Bonzini
46249ab747fSPaolo Bonzini /* Read-Write Queue implementation
46349ab747fSPaolo Bonzini *
46449ab747fSPaolo Bonzini * A Read-Write Queue stores up to QUEUE_SIZE instructions (loads or stores).
46549ab747fSPaolo Bonzini * Each instruction is described by source (for loads) or destination (for
46649ab747fSPaolo Bonzini * stores) address ADDR, width of data to be loaded/stored LEN, number of
46749ab747fSPaolo Bonzini * stores/loads to be performed N, INC bit, Z bit and TAG to identify channel
46849ab747fSPaolo Bonzini * this instruction belongs to. Queue does not store any information about
46949ab747fSPaolo Bonzini * nature of the instruction: is it load or store. PL330 has different queues
47049ab747fSPaolo Bonzini * for loads and stores so this is already known at the top level where it
47149ab747fSPaolo Bonzini * matters.
47249ab747fSPaolo Bonzini *
47349ab747fSPaolo Bonzini * Queue works as FIFO for instructions with equivalent tags, but can issue
47449ab747fSPaolo Bonzini * instructions with different tags in arbitrary order. SEQN field attached to
47549ab747fSPaolo Bonzini * each instruction helps to achieve this. For each TAG queue contains
47649ab747fSPaolo Bonzini * instructions with consecutive SEQN values ranging from LO_SEQN[TAG] to
47749ab747fSPaolo Bonzini * HI_SEQN[TAG]-1 inclusive. SEQN is 8-bit unsigned integer, so SEQN=255 is
47849ab747fSPaolo Bonzini * followed by SEQN=0.
47949ab747fSPaolo Bonzini *
48049ab747fSPaolo Bonzini * Z bit indicates that zeroes should be stored. No MFIFO fetches are performed
48149ab747fSPaolo Bonzini * in this case.
48249ab747fSPaolo Bonzini */
48349ab747fSPaolo Bonzini
pl330_queue_reset(PL330Queue * s)48449ab747fSPaolo Bonzini static void pl330_queue_reset(PL330Queue *s)
48549ab747fSPaolo Bonzini {
48649ab747fSPaolo Bonzini int i;
48749ab747fSPaolo Bonzini
48849ab747fSPaolo Bonzini for (i = 0; i < s->queue_size; i++) {
48949ab747fSPaolo Bonzini s->queue[i].tag = PL330_UNTAGGED;
49049ab747fSPaolo Bonzini }
49149ab747fSPaolo Bonzini }
49249ab747fSPaolo Bonzini
49349ab747fSPaolo Bonzini /* Initialize queue */
pl330_queue_init(PL330Queue * s,int size,PL330State * parent)49449ab747fSPaolo Bonzini static void pl330_queue_init(PL330Queue *s, int size, PL330State *parent)
49549ab747fSPaolo Bonzini {
49649ab747fSPaolo Bonzini s->parent = parent;
49749ab747fSPaolo Bonzini s->queue = g_new0(PL330QueueEntry, size);
49849ab747fSPaolo Bonzini s->queue_size = size;
49949ab747fSPaolo Bonzini }
50049ab747fSPaolo Bonzini
50149ab747fSPaolo Bonzini /* Returns pointer to an empty slot or NULL if queue is full */
pl330_queue_find_empty(PL330Queue * s)50249ab747fSPaolo Bonzini static PL330QueueEntry *pl330_queue_find_empty(PL330Queue *s)
50349ab747fSPaolo Bonzini {
50449ab747fSPaolo Bonzini int i;
50549ab747fSPaolo Bonzini
50649ab747fSPaolo Bonzini for (i = 0; i < s->queue_size; i++) {
50749ab747fSPaolo Bonzini if (s->queue[i].tag == PL330_UNTAGGED) {
50849ab747fSPaolo Bonzini return &s->queue[i];
50949ab747fSPaolo Bonzini }
51049ab747fSPaolo Bonzini }
51149ab747fSPaolo Bonzini return NULL;
51249ab747fSPaolo Bonzini }
51349ab747fSPaolo Bonzini
51449ab747fSPaolo Bonzini /* Put instruction in queue.
51549ab747fSPaolo Bonzini * Return value:
51649ab747fSPaolo Bonzini * - zero - OK
51749ab747fSPaolo Bonzini * - non-zero - queue is full
51849ab747fSPaolo Bonzini */
51949ab747fSPaolo Bonzini
pl330_queue_put_insn(PL330Queue * s,uint32_t addr,int len,int n,bool inc,bool z,uint8_t tag)52049ab747fSPaolo Bonzini static int pl330_queue_put_insn(PL330Queue *s, uint32_t addr,
52149ab747fSPaolo Bonzini int len, int n, bool inc, bool z, uint8_t tag)
52249ab747fSPaolo Bonzini {
52349ab747fSPaolo Bonzini PL330QueueEntry *entry = pl330_queue_find_empty(s);
52449ab747fSPaolo Bonzini
52549ab747fSPaolo Bonzini if (!entry) {
52649ab747fSPaolo Bonzini return 1;
52749ab747fSPaolo Bonzini }
52849ab747fSPaolo Bonzini entry->tag = tag;
52949ab747fSPaolo Bonzini entry->addr = addr;
53049ab747fSPaolo Bonzini entry->len = len;
53149ab747fSPaolo Bonzini entry->n = n;
53249ab747fSPaolo Bonzini entry->z = z;
53349ab747fSPaolo Bonzini entry->inc = inc;
53449ab747fSPaolo Bonzini entry->seqn = s->parent->hi_seqn[tag];
53549ab747fSPaolo Bonzini s->parent->hi_seqn[tag]++;
53649ab747fSPaolo Bonzini return 0;
53749ab747fSPaolo Bonzini }
53849ab747fSPaolo Bonzini
53949ab747fSPaolo Bonzini /* Returns a pointer to queue slot containing instruction which satisfies
54049ab747fSPaolo Bonzini * following conditions:
54149ab747fSPaolo Bonzini * - it has valid tag value (not PL330_UNTAGGED)
54249ab747fSPaolo Bonzini * - if enforce_seq is set it has to be issuable without violating queue
54349ab747fSPaolo Bonzini * logic (see above)
54449ab747fSPaolo Bonzini * - if TAG argument is not PL330_UNTAGGED this instruction has tag value
54549ab747fSPaolo Bonzini * equivalent to the argument TAG value.
54649ab747fSPaolo Bonzini * If such instruction cannot be found NULL is returned.
54749ab747fSPaolo Bonzini */
54849ab747fSPaolo Bonzini
pl330_queue_find_insn(PL330Queue * s,uint8_t tag,bool enforce_seq)54949ab747fSPaolo Bonzini static PL330QueueEntry *pl330_queue_find_insn(PL330Queue *s, uint8_t tag,
55049ab747fSPaolo Bonzini bool enforce_seq)
55149ab747fSPaolo Bonzini {
55249ab747fSPaolo Bonzini int i;
55349ab747fSPaolo Bonzini
55449ab747fSPaolo Bonzini for (i = 0; i < s->queue_size; i++) {
55549ab747fSPaolo Bonzini if (s->queue[i].tag != PL330_UNTAGGED) {
55649ab747fSPaolo Bonzini if ((!enforce_seq ||
55749ab747fSPaolo Bonzini s->queue[i].seqn == s->parent->lo_seqn[s->queue[i].tag]) &&
55849ab747fSPaolo Bonzini (s->queue[i].tag == tag || tag == PL330_UNTAGGED ||
55949ab747fSPaolo Bonzini s->queue[i].z)) {
56049ab747fSPaolo Bonzini return &s->queue[i];
56149ab747fSPaolo Bonzini }
56249ab747fSPaolo Bonzini }
56349ab747fSPaolo Bonzini }
56449ab747fSPaolo Bonzini return NULL;
56549ab747fSPaolo Bonzini }
56649ab747fSPaolo Bonzini
56749ab747fSPaolo Bonzini /* Removes instruction from queue. */
56849ab747fSPaolo Bonzini
pl330_queue_remove_insn(PL330Queue * s,PL330QueueEntry * e)56949ab747fSPaolo Bonzini static inline void pl330_queue_remove_insn(PL330Queue *s, PL330QueueEntry *e)
57049ab747fSPaolo Bonzini {
57149ab747fSPaolo Bonzini s->parent->lo_seqn[e->tag]++;
57249ab747fSPaolo Bonzini e->tag = PL330_UNTAGGED;
57349ab747fSPaolo Bonzini }
57449ab747fSPaolo Bonzini
57549ab747fSPaolo Bonzini /* Removes all instructions tagged with TAG from queue. */
57649ab747fSPaolo Bonzini
pl330_queue_remove_tagged(PL330Queue * s,uint8_t tag)57749ab747fSPaolo Bonzini static inline void pl330_queue_remove_tagged(PL330Queue *s, uint8_t tag)
57849ab747fSPaolo Bonzini {
57949ab747fSPaolo Bonzini int i;
58049ab747fSPaolo Bonzini
58149ab747fSPaolo Bonzini for (i = 0; i < s->queue_size; i++) {
58249ab747fSPaolo Bonzini if (s->queue[i].tag == tag) {
58349ab747fSPaolo Bonzini s->queue[i].tag = PL330_UNTAGGED;
58449ab747fSPaolo Bonzini }
58549ab747fSPaolo Bonzini }
58649ab747fSPaolo Bonzini }
58749ab747fSPaolo Bonzini
58849ab747fSPaolo Bonzini /* DMA instruction execution engine */
58949ab747fSPaolo Bonzini
59049ab747fSPaolo Bonzini /* Moves DMA channel to the FAULT state and updates it's status. */
59149ab747fSPaolo Bonzini
pl330_fault(PL330Chan * ch,uint32_t flags)59249ab747fSPaolo Bonzini static inline void pl330_fault(PL330Chan *ch, uint32_t flags)
59349ab747fSPaolo Bonzini {
594db1e7afaSGuenter Roeck trace_pl330_fault(ch, flags);
59549ab747fSPaolo Bonzini ch->fault_type |= flags;
59649ab747fSPaolo Bonzini if (ch->state == pl330_chan_fault) {
59749ab747fSPaolo Bonzini return;
59849ab747fSPaolo Bonzini }
59949ab747fSPaolo Bonzini ch->state = pl330_chan_fault;
60049ab747fSPaolo Bonzini ch->parent->num_faulting++;
60149ab747fSPaolo Bonzini if (ch->parent->num_faulting == 1) {
602db1e7afaSGuenter Roeck trace_pl330_fault_abort();
60349ab747fSPaolo Bonzini qemu_irq_raise(ch->parent->irq_abort);
60449ab747fSPaolo Bonzini }
60549ab747fSPaolo Bonzini }
60649ab747fSPaolo Bonzini
60749ab747fSPaolo Bonzini /*
60849ab747fSPaolo Bonzini * For information about instructions see PL330 Technical Reference Manual.
60949ab747fSPaolo Bonzini *
61049ab747fSPaolo Bonzini * Arguments:
61149ab747fSPaolo Bonzini * CH - channel executing the instruction
61249ab747fSPaolo Bonzini * OPCODE - opcode
61349ab747fSPaolo Bonzini * ARGS - array of 8-bit arguments
61449ab747fSPaolo Bonzini * LEN - number of elements in ARGS array
61549ab747fSPaolo Bonzini */
61649ab747fSPaolo Bonzini
pl330_dmaadxh(PL330Chan * ch,uint8_t * args,bool ra,bool neg)617c04018e9SPeter Crosthwaite static void pl330_dmaadxh(PL330Chan *ch, uint8_t *args, bool ra, bool neg)
61849ab747fSPaolo Bonzini {
619c04018e9SPeter Crosthwaite uint32_t im = (args[1] << 8) | args[0];
620c04018e9SPeter Crosthwaite if (neg) {
621c04018e9SPeter Crosthwaite im |= 0xffffu << 16;
622c04018e9SPeter Crosthwaite }
62349ab747fSPaolo Bonzini
62449ab747fSPaolo Bonzini if (ch->is_manager) {
62549ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_UNDEF_INSTR);
62649ab747fSPaolo Bonzini return;
62749ab747fSPaolo Bonzini }
62849ab747fSPaolo Bonzini if (ra) {
62949ab747fSPaolo Bonzini ch->dst += im;
63049ab747fSPaolo Bonzini } else {
63149ab747fSPaolo Bonzini ch->src += im;
63249ab747fSPaolo Bonzini }
63349ab747fSPaolo Bonzini }
63449ab747fSPaolo Bonzini
pl330_dmaaddh(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)635c04018e9SPeter Crosthwaite static void pl330_dmaaddh(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
636c04018e9SPeter Crosthwaite {
637c04018e9SPeter Crosthwaite pl330_dmaadxh(ch, args, extract32(opcode, 1, 1), false);
638c04018e9SPeter Crosthwaite }
639c04018e9SPeter Crosthwaite
pl330_dmaadnh(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)640c04018e9SPeter Crosthwaite static void pl330_dmaadnh(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
641c04018e9SPeter Crosthwaite {
642c04018e9SPeter Crosthwaite pl330_dmaadxh(ch, args, extract32(opcode, 1, 1), true);
643c04018e9SPeter Crosthwaite }
644c04018e9SPeter Crosthwaite
pl330_dmaend(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)64549ab747fSPaolo Bonzini static void pl330_dmaend(PL330Chan *ch, uint8_t opcode,
64649ab747fSPaolo Bonzini uint8_t *args, int len)
64749ab747fSPaolo Bonzini {
64849ab747fSPaolo Bonzini PL330State *s = ch->parent;
64949ab747fSPaolo Bonzini
65049ab747fSPaolo Bonzini if (ch->state == pl330_chan_executing && !ch->is_manager) {
65149ab747fSPaolo Bonzini /* Wait for all transfers to complete */
65249ab747fSPaolo Bonzini if (pl330_fifo_has_tag(&s->fifo, ch->tag) ||
65349ab747fSPaolo Bonzini pl330_queue_find_insn(&s->read_queue, ch->tag, false) != NULL ||
65449ab747fSPaolo Bonzini pl330_queue_find_insn(&s->write_queue, ch->tag, false) != NULL) {
65549ab747fSPaolo Bonzini
65649ab747fSPaolo Bonzini ch->stall = 1;
65749ab747fSPaolo Bonzini return;
65849ab747fSPaolo Bonzini }
65949ab747fSPaolo Bonzini }
660db1e7afaSGuenter Roeck trace_pl330_dmaend();
66149ab747fSPaolo Bonzini pl330_fifo_tagged_remove(&s->fifo, ch->tag);
66249ab747fSPaolo Bonzini pl330_queue_remove_tagged(&s->read_queue, ch->tag);
66349ab747fSPaolo Bonzini pl330_queue_remove_tagged(&s->write_queue, ch->tag);
66449ab747fSPaolo Bonzini ch->state = pl330_chan_stopped;
66549ab747fSPaolo Bonzini }
66649ab747fSPaolo Bonzini
pl330_dmaflushp(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)66749ab747fSPaolo Bonzini static void pl330_dmaflushp(PL330Chan *ch, uint8_t opcode,
66849ab747fSPaolo Bonzini uint8_t *args, int len)
66949ab747fSPaolo Bonzini {
67049ab747fSPaolo Bonzini uint8_t periph_id;
67149ab747fSPaolo Bonzini
67249ab747fSPaolo Bonzini if (args[0] & 7) {
67349ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
67449ab747fSPaolo Bonzini return;
67549ab747fSPaolo Bonzini }
67649ab747fSPaolo Bonzini periph_id = (args[0] >> 3) & 0x1f;
67749ab747fSPaolo Bonzini if (periph_id >= ch->parent->num_periph_req) {
67849ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
67949ab747fSPaolo Bonzini return;
68049ab747fSPaolo Bonzini }
68149ab747fSPaolo Bonzini if (ch->ns && !(ch->parent->cfg[CFG_PNS] & (1 << periph_id))) {
68249ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_CH_PERIPH_ERR);
68349ab747fSPaolo Bonzini return;
68449ab747fSPaolo Bonzini }
68549ab747fSPaolo Bonzini /* Do nothing */
68649ab747fSPaolo Bonzini }
68749ab747fSPaolo Bonzini
pl330_dmago(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)68849ab747fSPaolo Bonzini static void pl330_dmago(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
68949ab747fSPaolo Bonzini {
69049ab747fSPaolo Bonzini uint8_t chan_id;
69149ab747fSPaolo Bonzini uint8_t ns;
69249ab747fSPaolo Bonzini uint32_t pc;
69349ab747fSPaolo Bonzini PL330Chan *s;
69449ab747fSPaolo Bonzini
695db1e7afaSGuenter Roeck trace_pl330_dmago();
69649ab747fSPaolo Bonzini
69749ab747fSPaolo Bonzini if (!ch->is_manager) {
69849ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_UNDEF_INSTR);
69949ab747fSPaolo Bonzini return;
70049ab747fSPaolo Bonzini }
70149ab747fSPaolo Bonzini ns = !!(opcode & 2);
70249ab747fSPaolo Bonzini chan_id = args[0] & 7;
70349ab747fSPaolo Bonzini if ((args[0] >> 3)) {
70449ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
70549ab747fSPaolo Bonzini return;
70649ab747fSPaolo Bonzini }
70749ab747fSPaolo Bonzini if (chan_id >= ch->parent->num_chnls) {
70849ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
70949ab747fSPaolo Bonzini return;
71049ab747fSPaolo Bonzini }
71149ab747fSPaolo Bonzini pc = (((uint32_t)args[4]) << 24) | (((uint32_t)args[3]) << 16) |
71249ab747fSPaolo Bonzini (((uint32_t)args[2]) << 8) | (((uint32_t)args[1]));
71349ab747fSPaolo Bonzini if (ch->parent->chan[chan_id].state != pl330_chan_stopped) {
71449ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
71549ab747fSPaolo Bonzini return;
71649ab747fSPaolo Bonzini }
71749ab747fSPaolo Bonzini if (ch->ns && !ns) {
71849ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_DMAGO_ERR);
71949ab747fSPaolo Bonzini return;
72049ab747fSPaolo Bonzini }
72149ab747fSPaolo Bonzini s = &ch->parent->chan[chan_id];
72249ab747fSPaolo Bonzini s->ns = ns;
72349ab747fSPaolo Bonzini s->pc = pc;
72449ab747fSPaolo Bonzini s->state = pl330_chan_executing;
72549ab747fSPaolo Bonzini }
72649ab747fSPaolo Bonzini
pl330_dmald(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)72749ab747fSPaolo Bonzini static void pl330_dmald(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
72849ab747fSPaolo Bonzini {
72949ab747fSPaolo Bonzini uint8_t bs = opcode & 3;
73049ab747fSPaolo Bonzini uint32_t size, num;
73149ab747fSPaolo Bonzini bool inc;
73249ab747fSPaolo Bonzini
73349ab747fSPaolo Bonzini if (bs == 2) {
73449ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
73549ab747fSPaolo Bonzini return;
73649ab747fSPaolo Bonzini }
73749ab747fSPaolo Bonzini if ((bs == 1 && ch->request_flag == PL330_BURST) ||
73849ab747fSPaolo Bonzini (bs == 3 && ch->request_flag == PL330_SINGLE)) {
73949ab747fSPaolo Bonzini /* Perform NOP */
74049ab747fSPaolo Bonzini return;
74149ab747fSPaolo Bonzini }
74249ab747fSPaolo Bonzini if (bs == 1 && ch->request_flag == PL330_SINGLE) {
74349ab747fSPaolo Bonzini num = 1;
74449ab747fSPaolo Bonzini } else {
74549ab747fSPaolo Bonzini num = ((ch->control >> 4) & 0xf) + 1;
74649ab747fSPaolo Bonzini }
74749ab747fSPaolo Bonzini size = (uint32_t)1 << ((ch->control >> 1) & 0x7);
74849ab747fSPaolo Bonzini inc = !!(ch->control & 1);
74949ab747fSPaolo Bonzini ch->stall = pl330_queue_put_insn(&ch->parent->read_queue, ch->src,
75049ab747fSPaolo Bonzini size, num, inc, 0, ch->tag);
75149ab747fSPaolo Bonzini if (!ch->stall) {
752db1e7afaSGuenter Roeck trace_pl330_dmald(ch->tag, ch->src, size, num, inc ? 'Y' : 'N');
75349ab747fSPaolo Bonzini ch->src += inc ? size * num - (ch->src & (size - 1)) : 0;
75449ab747fSPaolo Bonzini }
75549ab747fSPaolo Bonzini }
75649ab747fSPaolo Bonzini
pl330_dmaldp(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)75749ab747fSPaolo Bonzini static void pl330_dmaldp(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
75849ab747fSPaolo Bonzini {
75949ab747fSPaolo Bonzini uint8_t periph_id;
76049ab747fSPaolo Bonzini
76149ab747fSPaolo Bonzini if (args[0] & 7) {
76249ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
76349ab747fSPaolo Bonzini return;
76449ab747fSPaolo Bonzini }
76549ab747fSPaolo Bonzini periph_id = (args[0] >> 3) & 0x1f;
76649ab747fSPaolo Bonzini if (periph_id >= ch->parent->num_periph_req) {
76749ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
76849ab747fSPaolo Bonzini return;
76949ab747fSPaolo Bonzini }
77049ab747fSPaolo Bonzini if (ch->ns && !(ch->parent->cfg[CFG_PNS] & (1 << periph_id))) {
77149ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_CH_PERIPH_ERR);
77249ab747fSPaolo Bonzini return;
77349ab747fSPaolo Bonzini }
77449ab747fSPaolo Bonzini pl330_dmald(ch, opcode, args, len);
77549ab747fSPaolo Bonzini }
77649ab747fSPaolo Bonzini
pl330_dmalp(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)77749ab747fSPaolo Bonzini static void pl330_dmalp(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
77849ab747fSPaolo Bonzini {
77949ab747fSPaolo Bonzini uint8_t lc = (opcode & 2) >> 1;
78049ab747fSPaolo Bonzini
78149ab747fSPaolo Bonzini ch->lc[lc] = args[0];
78249ab747fSPaolo Bonzini }
78349ab747fSPaolo Bonzini
pl330_dmakill(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)78449ab747fSPaolo Bonzini static void pl330_dmakill(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
78549ab747fSPaolo Bonzini {
78649ab747fSPaolo Bonzini if (ch->state == pl330_chan_fault ||
78749ab747fSPaolo Bonzini ch->state == pl330_chan_fault_completing) {
78849ab747fSPaolo Bonzini /* This is the only way for a channel to leave the faulting state */
78949ab747fSPaolo Bonzini ch->fault_type = 0;
79049ab747fSPaolo Bonzini ch->parent->num_faulting--;
79149ab747fSPaolo Bonzini if (ch->parent->num_faulting == 0) {
792db1e7afaSGuenter Roeck trace_pl330_dmakill();
79349ab747fSPaolo Bonzini qemu_irq_lower(ch->parent->irq_abort);
79449ab747fSPaolo Bonzini }
79549ab747fSPaolo Bonzini }
79649ab747fSPaolo Bonzini ch->state = pl330_chan_killing;
79749ab747fSPaolo Bonzini pl330_fifo_tagged_remove(&ch->parent->fifo, ch->tag);
79849ab747fSPaolo Bonzini pl330_queue_remove_tagged(&ch->parent->read_queue, ch->tag);
79949ab747fSPaolo Bonzini pl330_queue_remove_tagged(&ch->parent->write_queue, ch->tag);
80049ab747fSPaolo Bonzini ch->state = pl330_chan_stopped;
80149ab747fSPaolo Bonzini }
80249ab747fSPaolo Bonzini
pl330_dmalpend(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)80349ab747fSPaolo Bonzini static void pl330_dmalpend(PL330Chan *ch, uint8_t opcode,
80449ab747fSPaolo Bonzini uint8_t *args, int len)
80549ab747fSPaolo Bonzini {
80649ab747fSPaolo Bonzini uint8_t nf = (opcode & 0x10) >> 4;
80749ab747fSPaolo Bonzini uint8_t bs = opcode & 3;
80849ab747fSPaolo Bonzini uint8_t lc = (opcode & 4) >> 2;
80949ab747fSPaolo Bonzini
810db1e7afaSGuenter Roeck trace_pl330_dmalpend(nf, bs, lc, ch->lc[lc], ch->request_flag);
811db1e7afaSGuenter Roeck
81249ab747fSPaolo Bonzini if (bs == 2) {
81349ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
81449ab747fSPaolo Bonzini return;
81549ab747fSPaolo Bonzini }
81649ab747fSPaolo Bonzini if ((bs == 1 && ch->request_flag == PL330_BURST) ||
81749ab747fSPaolo Bonzini (bs == 3 && ch->request_flag == PL330_SINGLE)) {
81849ab747fSPaolo Bonzini /* Perform NOP */
81949ab747fSPaolo Bonzini return;
82049ab747fSPaolo Bonzini }
82149ab747fSPaolo Bonzini if (!nf || ch->lc[lc]) {
82249ab747fSPaolo Bonzini if (nf) {
82349ab747fSPaolo Bonzini ch->lc[lc]--;
82449ab747fSPaolo Bonzini }
825db1e7afaSGuenter Roeck trace_pl330_dmalpiter();
82649ab747fSPaolo Bonzini ch->pc -= args[0];
82749ab747fSPaolo Bonzini ch->pc -= len + 1;
82849ab747fSPaolo Bonzini /* "ch->pc -= args[0] + len + 1" is incorrect when args[0] == 256 */
82949ab747fSPaolo Bonzini } else {
830db1e7afaSGuenter Roeck trace_pl330_dmalpfallthrough();
83149ab747fSPaolo Bonzini }
83249ab747fSPaolo Bonzini }
83349ab747fSPaolo Bonzini
83449ab747fSPaolo Bonzini
pl330_dmamov(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)83549ab747fSPaolo Bonzini static void pl330_dmamov(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
83649ab747fSPaolo Bonzini {
83749ab747fSPaolo Bonzini uint8_t rd = args[0] & 7;
83849ab747fSPaolo Bonzini uint32_t im;
83949ab747fSPaolo Bonzini
84049ab747fSPaolo Bonzini if ((args[0] >> 3)) {
84149ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
84249ab747fSPaolo Bonzini return;
84349ab747fSPaolo Bonzini }
84449ab747fSPaolo Bonzini im = (((uint32_t)args[4]) << 24) | (((uint32_t)args[3]) << 16) |
84549ab747fSPaolo Bonzini (((uint32_t)args[2]) << 8) | (((uint32_t)args[1]));
84649ab747fSPaolo Bonzini switch (rd) {
84749ab747fSPaolo Bonzini case 0:
84849ab747fSPaolo Bonzini ch->src = im;
84949ab747fSPaolo Bonzini break;
85049ab747fSPaolo Bonzini case 1:
85149ab747fSPaolo Bonzini ch->control = im;
85249ab747fSPaolo Bonzini break;
85349ab747fSPaolo Bonzini case 2:
85449ab747fSPaolo Bonzini ch->dst = im;
85549ab747fSPaolo Bonzini break;
85649ab747fSPaolo Bonzini default:
85749ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
85849ab747fSPaolo Bonzini return;
85949ab747fSPaolo Bonzini }
86049ab747fSPaolo Bonzini }
86149ab747fSPaolo Bonzini
pl330_dmanop(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)86249ab747fSPaolo Bonzini static void pl330_dmanop(PL330Chan *ch, uint8_t opcode,
86349ab747fSPaolo Bonzini uint8_t *args, int len)
86449ab747fSPaolo Bonzini {
86549ab747fSPaolo Bonzini /* NOP is NOP. */
86649ab747fSPaolo Bonzini }
86749ab747fSPaolo Bonzini
pl330_dmarmb(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)86849ab747fSPaolo Bonzini static void pl330_dmarmb(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
86949ab747fSPaolo Bonzini {
87049ab747fSPaolo Bonzini if (pl330_queue_find_insn(&ch->parent->read_queue, ch->tag, false)) {
87149ab747fSPaolo Bonzini ch->state = pl330_chan_at_barrier;
87249ab747fSPaolo Bonzini ch->stall = 1;
87349ab747fSPaolo Bonzini return;
87449ab747fSPaolo Bonzini } else {
87549ab747fSPaolo Bonzini ch->state = pl330_chan_executing;
87649ab747fSPaolo Bonzini }
87749ab747fSPaolo Bonzini }
87849ab747fSPaolo Bonzini
pl330_dmasev(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)87949ab747fSPaolo Bonzini static void pl330_dmasev(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
88049ab747fSPaolo Bonzini {
88149ab747fSPaolo Bonzini uint8_t ev_id;
88249ab747fSPaolo Bonzini
88349ab747fSPaolo Bonzini if (args[0] & 7) {
88449ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
88549ab747fSPaolo Bonzini return;
88649ab747fSPaolo Bonzini }
88749ab747fSPaolo Bonzini ev_id = (args[0] >> 3) & 0x1f;
88849ab747fSPaolo Bonzini if (ev_id >= ch->parent->num_events) {
88949ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
89049ab747fSPaolo Bonzini return;
89149ab747fSPaolo Bonzini }
89249ab747fSPaolo Bonzini if (ch->ns && !(ch->parent->cfg[CFG_INS] & (1 << ev_id))) {
89349ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_EVENT_ERR);
89449ab747fSPaolo Bonzini return;
89549ab747fSPaolo Bonzini }
89649ab747fSPaolo Bonzini if (ch->parent->inten & (1 << ev_id)) {
89749ab747fSPaolo Bonzini ch->parent->int_status |= (1 << ev_id);
898db1e7afaSGuenter Roeck trace_pl330_dmasev_evirq(ev_id);
89949ab747fSPaolo Bonzini qemu_irq_raise(ch->parent->irq[ev_id]);
90049ab747fSPaolo Bonzini }
901db1e7afaSGuenter Roeck trace_pl330_dmasev_event(ev_id);
90249ab747fSPaolo Bonzini ch->parent->ev_status |= (1 << ev_id);
90349ab747fSPaolo Bonzini }
90449ab747fSPaolo Bonzini
pl330_dmast(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)90549ab747fSPaolo Bonzini static void pl330_dmast(PL330Chan *ch, uint8_t opcode, uint8_t *args, int len)
90649ab747fSPaolo Bonzini {
90749ab747fSPaolo Bonzini uint8_t bs = opcode & 3;
90849ab747fSPaolo Bonzini uint32_t size, num;
90949ab747fSPaolo Bonzini bool inc;
91049ab747fSPaolo Bonzini
91149ab747fSPaolo Bonzini if (bs == 2) {
91249ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
91349ab747fSPaolo Bonzini return;
91449ab747fSPaolo Bonzini }
91549ab747fSPaolo Bonzini if ((bs == 1 && ch->request_flag == PL330_BURST) ||
91649ab747fSPaolo Bonzini (bs == 3 && ch->request_flag == PL330_SINGLE)) {
91749ab747fSPaolo Bonzini /* Perform NOP */
91849ab747fSPaolo Bonzini return;
91949ab747fSPaolo Bonzini }
92049ab747fSPaolo Bonzini num = ((ch->control >> 18) & 0xf) + 1;
92149ab747fSPaolo Bonzini size = (uint32_t)1 << ((ch->control >> 15) & 0x7);
92249ab747fSPaolo Bonzini inc = !!((ch->control >> 14) & 1);
92349ab747fSPaolo Bonzini ch->stall = pl330_queue_put_insn(&ch->parent->write_queue, ch->dst,
92449ab747fSPaolo Bonzini size, num, inc, 0, ch->tag);
92549ab747fSPaolo Bonzini if (!ch->stall) {
926db1e7afaSGuenter Roeck trace_pl330_dmast(ch->tag, ch->dst, size, num, inc ? 'Y' : 'N');
92749ab747fSPaolo Bonzini ch->dst += inc ? size * num - (ch->dst & (size - 1)) : 0;
92849ab747fSPaolo Bonzini }
92949ab747fSPaolo Bonzini }
93049ab747fSPaolo Bonzini
pl330_dmastp(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)93149ab747fSPaolo Bonzini static void pl330_dmastp(PL330Chan *ch, uint8_t opcode,
93249ab747fSPaolo Bonzini uint8_t *args, int len)
93349ab747fSPaolo Bonzini {
93449ab747fSPaolo Bonzini uint8_t periph_id;
93549ab747fSPaolo Bonzini
93649ab747fSPaolo Bonzini if (args[0] & 7) {
93749ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
93849ab747fSPaolo Bonzini return;
93949ab747fSPaolo Bonzini }
94049ab747fSPaolo Bonzini periph_id = (args[0] >> 3) & 0x1f;
94149ab747fSPaolo Bonzini if (periph_id >= ch->parent->num_periph_req) {
94249ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
94349ab747fSPaolo Bonzini return;
94449ab747fSPaolo Bonzini }
94549ab747fSPaolo Bonzini if (ch->ns && !(ch->parent->cfg[CFG_PNS] & (1 << periph_id))) {
94649ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_CH_PERIPH_ERR);
94749ab747fSPaolo Bonzini return;
94849ab747fSPaolo Bonzini }
94949ab747fSPaolo Bonzini pl330_dmast(ch, opcode, args, len);
95049ab747fSPaolo Bonzini }
95149ab747fSPaolo Bonzini
pl330_dmastz(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)95249ab747fSPaolo Bonzini static void pl330_dmastz(PL330Chan *ch, uint8_t opcode,
95349ab747fSPaolo Bonzini uint8_t *args, int len)
95449ab747fSPaolo Bonzini {
95549ab747fSPaolo Bonzini uint32_t size, num;
95649ab747fSPaolo Bonzini bool inc;
95749ab747fSPaolo Bonzini
95849ab747fSPaolo Bonzini num = ((ch->control >> 18) & 0xf) + 1;
95949ab747fSPaolo Bonzini size = (uint32_t)1 << ((ch->control >> 15) & 0x7);
96049ab747fSPaolo Bonzini inc = !!((ch->control >> 14) & 1);
96149ab747fSPaolo Bonzini ch->stall = pl330_queue_put_insn(&ch->parent->write_queue, ch->dst,
96249ab747fSPaolo Bonzini size, num, inc, 1, ch->tag);
96349ab747fSPaolo Bonzini if (inc) {
96449ab747fSPaolo Bonzini ch->dst += size * num;
96549ab747fSPaolo Bonzini }
96649ab747fSPaolo Bonzini }
96749ab747fSPaolo Bonzini
pl330_dmawfe(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)96849ab747fSPaolo Bonzini static void pl330_dmawfe(PL330Chan *ch, uint8_t opcode,
96949ab747fSPaolo Bonzini uint8_t *args, int len)
97049ab747fSPaolo Bonzini {
97149ab747fSPaolo Bonzini uint8_t ev_id;
97249ab747fSPaolo Bonzini int i;
97349ab747fSPaolo Bonzini
97449ab747fSPaolo Bonzini if (args[0] & 5) {
97549ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
97649ab747fSPaolo Bonzini return;
97749ab747fSPaolo Bonzini }
97849ab747fSPaolo Bonzini ev_id = (args[0] >> 3) & 0x1f;
97949ab747fSPaolo Bonzini if (ev_id >= ch->parent->num_events) {
98049ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
98149ab747fSPaolo Bonzini return;
98249ab747fSPaolo Bonzini }
98349ab747fSPaolo Bonzini if (ch->ns && !(ch->parent->cfg[CFG_INS] & (1 << ev_id))) {
98449ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_EVENT_ERR);
98549ab747fSPaolo Bonzini return;
98649ab747fSPaolo Bonzini }
98749ab747fSPaolo Bonzini ch->wakeup = ev_id;
98849ab747fSPaolo Bonzini ch->state = pl330_chan_waiting_event;
98949ab747fSPaolo Bonzini if (~ch->parent->inten & ch->parent->ev_status & 1 << ev_id) {
99049ab747fSPaolo Bonzini ch->state = pl330_chan_executing;
99149ab747fSPaolo Bonzini /* If anyone else is currently waiting on the same event, let them
99249ab747fSPaolo Bonzini * clear the ev_status so they pick up event as well
99349ab747fSPaolo Bonzini */
99449ab747fSPaolo Bonzini for (i = 0; i < ch->parent->num_chnls; ++i) {
99549ab747fSPaolo Bonzini PL330Chan *peer = &ch->parent->chan[i];
99649ab747fSPaolo Bonzini if (peer->state == pl330_chan_waiting_event &&
99749ab747fSPaolo Bonzini peer->wakeup == ev_id) {
99849ab747fSPaolo Bonzini return;
99949ab747fSPaolo Bonzini }
100049ab747fSPaolo Bonzini }
100149ab747fSPaolo Bonzini ch->parent->ev_status &= ~(1 << ev_id);
1002db1e7afaSGuenter Roeck trace_pl330_dmawfe(ev_id);
100349ab747fSPaolo Bonzini } else {
100449ab747fSPaolo Bonzini ch->stall = 1;
100549ab747fSPaolo Bonzini }
100649ab747fSPaolo Bonzini }
100749ab747fSPaolo Bonzini
pl330_dmawfp(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)100849ab747fSPaolo Bonzini static void pl330_dmawfp(PL330Chan *ch, uint8_t opcode,
100949ab747fSPaolo Bonzini uint8_t *args, int len)
101049ab747fSPaolo Bonzini {
101149ab747fSPaolo Bonzini uint8_t bs = opcode & 3;
101249ab747fSPaolo Bonzini uint8_t periph_id;
101349ab747fSPaolo Bonzini
101449ab747fSPaolo Bonzini if (args[0] & 7) {
101549ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
101649ab747fSPaolo Bonzini return;
101749ab747fSPaolo Bonzini }
101849ab747fSPaolo Bonzini periph_id = (args[0] >> 3) & 0x1f;
101949ab747fSPaolo Bonzini if (periph_id >= ch->parent->num_periph_req) {
102049ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
102149ab747fSPaolo Bonzini return;
102249ab747fSPaolo Bonzini }
102349ab747fSPaolo Bonzini if (ch->ns && !(ch->parent->cfg[CFG_PNS] & (1 << periph_id))) {
102449ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_CH_PERIPH_ERR);
102549ab747fSPaolo Bonzini return;
102649ab747fSPaolo Bonzini }
102749ab747fSPaolo Bonzini switch (bs) {
102849ab747fSPaolo Bonzini case 0: /* S */
102949ab747fSPaolo Bonzini ch->request_flag = PL330_SINGLE;
103049ab747fSPaolo Bonzini ch->wfp_sbp = 0;
103149ab747fSPaolo Bonzini break;
103249ab747fSPaolo Bonzini case 1: /* P */
103349ab747fSPaolo Bonzini ch->request_flag = PL330_BURST;
103449ab747fSPaolo Bonzini ch->wfp_sbp = 2;
103549ab747fSPaolo Bonzini break;
103649ab747fSPaolo Bonzini case 2: /* B */
103749ab747fSPaolo Bonzini ch->request_flag = PL330_BURST;
103849ab747fSPaolo Bonzini ch->wfp_sbp = 1;
103949ab747fSPaolo Bonzini break;
104049ab747fSPaolo Bonzini default:
104149ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_OPERAND_INVALID);
104249ab747fSPaolo Bonzini return;
104349ab747fSPaolo Bonzini }
104449ab747fSPaolo Bonzini
104549ab747fSPaolo Bonzini if (ch->parent->periph_busy[periph_id]) {
104649ab747fSPaolo Bonzini ch->state = pl330_chan_waiting_periph;
104749ab747fSPaolo Bonzini ch->stall = 1;
104849ab747fSPaolo Bonzini } else if (ch->state == pl330_chan_waiting_periph) {
104949ab747fSPaolo Bonzini ch->state = pl330_chan_executing;
105049ab747fSPaolo Bonzini }
105149ab747fSPaolo Bonzini }
105249ab747fSPaolo Bonzini
pl330_dmawmb(PL330Chan * ch,uint8_t opcode,uint8_t * args,int len)105349ab747fSPaolo Bonzini static void pl330_dmawmb(PL330Chan *ch, uint8_t opcode,
105449ab747fSPaolo Bonzini uint8_t *args, int len)
105549ab747fSPaolo Bonzini {
105649ab747fSPaolo Bonzini if (pl330_queue_find_insn(&ch->parent->write_queue, ch->tag, false)) {
105749ab747fSPaolo Bonzini ch->state = pl330_chan_at_barrier;
105849ab747fSPaolo Bonzini ch->stall = 1;
105949ab747fSPaolo Bonzini return;
106049ab747fSPaolo Bonzini } else {
106149ab747fSPaolo Bonzini ch->state = pl330_chan_executing;
106249ab747fSPaolo Bonzini }
106349ab747fSPaolo Bonzini }
106449ab747fSPaolo Bonzini
106549ab747fSPaolo Bonzini /* NULL terminated array of the instruction descriptions. */
106649ab747fSPaolo Bonzini static const PL330InsnDesc insn_desc[] = {
106749ab747fSPaolo Bonzini { .opcode = 0x54, .opmask = 0xFD, .size = 3, .exec = pl330_dmaaddh, },
1068c04018e9SPeter Crosthwaite { .opcode = 0x5c, .opmask = 0xFD, .size = 3, .exec = pl330_dmaadnh, },
106949ab747fSPaolo Bonzini { .opcode = 0x00, .opmask = 0xFF, .size = 1, .exec = pl330_dmaend, },
107049ab747fSPaolo Bonzini { .opcode = 0x35, .opmask = 0xFF, .size = 2, .exec = pl330_dmaflushp, },
107149ab747fSPaolo Bonzini { .opcode = 0xA0, .opmask = 0xFD, .size = 6, .exec = pl330_dmago, },
107249ab747fSPaolo Bonzini { .opcode = 0x04, .opmask = 0xFC, .size = 1, .exec = pl330_dmald, },
107349ab747fSPaolo Bonzini { .opcode = 0x25, .opmask = 0xFD, .size = 2, .exec = pl330_dmaldp, },
107449ab747fSPaolo Bonzini { .opcode = 0x20, .opmask = 0xFD, .size = 2, .exec = pl330_dmalp, },
107549ab747fSPaolo Bonzini /* dmastp must be before dmalpend in this list, because their maps
107649ab747fSPaolo Bonzini * are overlapping
107749ab747fSPaolo Bonzini */
107849ab747fSPaolo Bonzini { .opcode = 0x29, .opmask = 0xFD, .size = 2, .exec = pl330_dmastp, },
107949ab747fSPaolo Bonzini { .opcode = 0x28, .opmask = 0xE8, .size = 2, .exec = pl330_dmalpend, },
108049ab747fSPaolo Bonzini { .opcode = 0x01, .opmask = 0xFF, .size = 1, .exec = pl330_dmakill, },
108149ab747fSPaolo Bonzini { .opcode = 0xBC, .opmask = 0xFF, .size = 6, .exec = pl330_dmamov, },
108249ab747fSPaolo Bonzini { .opcode = 0x18, .opmask = 0xFF, .size = 1, .exec = pl330_dmanop, },
108349ab747fSPaolo Bonzini { .opcode = 0x12, .opmask = 0xFF, .size = 1, .exec = pl330_dmarmb, },
108449ab747fSPaolo Bonzini { .opcode = 0x34, .opmask = 0xFF, .size = 2, .exec = pl330_dmasev, },
108549ab747fSPaolo Bonzini { .opcode = 0x08, .opmask = 0xFC, .size = 1, .exec = pl330_dmast, },
108649ab747fSPaolo Bonzini { .opcode = 0x0C, .opmask = 0xFF, .size = 1, .exec = pl330_dmastz, },
108749ab747fSPaolo Bonzini { .opcode = 0x36, .opmask = 0xFF, .size = 2, .exec = pl330_dmawfe, },
108849ab747fSPaolo Bonzini { .opcode = 0x30, .opmask = 0xFC, .size = 2, .exec = pl330_dmawfp, },
108949ab747fSPaolo Bonzini { .opcode = 0x13, .opmask = 0xFF, .size = 1, .exec = pl330_dmawmb, },
109049ab747fSPaolo Bonzini { .opcode = 0x00, .opmask = 0x00, .size = 0, .exec = NULL, }
109149ab747fSPaolo Bonzini };
109249ab747fSPaolo Bonzini
109349ab747fSPaolo Bonzini /* Instructions which can be issued via debug registers. */
109449ab747fSPaolo Bonzini static const PL330InsnDesc debug_insn_desc[] = {
109549ab747fSPaolo Bonzini { .opcode = 0xA0, .opmask = 0xFD, .size = 6, .exec = pl330_dmago, },
109649ab747fSPaolo Bonzini { .opcode = 0x01, .opmask = 0xFF, .size = 1, .exec = pl330_dmakill, },
109749ab747fSPaolo Bonzini { .opcode = 0x34, .opmask = 0xFF, .size = 2, .exec = pl330_dmasev, },
109849ab747fSPaolo Bonzini { .opcode = 0x00, .opmask = 0x00, .size = 0, .exec = NULL, }
109949ab747fSPaolo Bonzini };
110049ab747fSPaolo Bonzini
pl330_fetch_insn(PL330Chan * ch)110149ab747fSPaolo Bonzini static inline const PL330InsnDesc *pl330_fetch_insn(PL330Chan *ch)
110249ab747fSPaolo Bonzini {
110349ab747fSPaolo Bonzini uint8_t opcode;
110449ab747fSPaolo Bonzini int i;
110549ab747fSPaolo Bonzini
1106ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(ch->parent->mem_as, ch->pc, &opcode, 1,
1107ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED);
110849ab747fSPaolo Bonzini for (i = 0; insn_desc[i].size; i++) {
110949ab747fSPaolo Bonzini if ((opcode & insn_desc[i].opmask) == insn_desc[i].opcode) {
111049ab747fSPaolo Bonzini return &insn_desc[i];
111149ab747fSPaolo Bonzini }
111249ab747fSPaolo Bonzini }
111349ab747fSPaolo Bonzini return NULL;
111449ab747fSPaolo Bonzini }
111549ab747fSPaolo Bonzini
pl330_exec_insn(PL330Chan * ch,const PL330InsnDesc * insn)111649ab747fSPaolo Bonzini static inline void pl330_exec_insn(PL330Chan *ch, const PL330InsnDesc *insn)
111749ab747fSPaolo Bonzini {
111849ab747fSPaolo Bonzini uint8_t buf[PL330_INSN_MAXSIZE];
111949ab747fSPaolo Bonzini
112049ab747fSPaolo Bonzini assert(insn->size <= PL330_INSN_MAXSIZE);
1121ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(ch->parent->mem_as, ch->pc, buf, insn->size,
1122ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED);
112349ab747fSPaolo Bonzini insn->exec(ch, buf[0], &buf[1], insn->size - 1);
112449ab747fSPaolo Bonzini }
112549ab747fSPaolo Bonzini
pl330_update_pc(PL330Chan * ch,const PL330InsnDesc * insn)112649ab747fSPaolo Bonzini static inline void pl330_update_pc(PL330Chan *ch,
112749ab747fSPaolo Bonzini const PL330InsnDesc *insn)
112849ab747fSPaolo Bonzini {
112949ab747fSPaolo Bonzini ch->pc += insn->size;
113049ab747fSPaolo Bonzini }
113149ab747fSPaolo Bonzini
113249ab747fSPaolo Bonzini /* Try to execute current instruction in channel CH. Number of executed
113349ab747fSPaolo Bonzini instructions is returned (0 or 1). */
pl330_chan_exec(PL330Chan * ch)113449ab747fSPaolo Bonzini static int pl330_chan_exec(PL330Chan *ch)
113549ab747fSPaolo Bonzini {
113649ab747fSPaolo Bonzini const PL330InsnDesc *insn;
113749ab747fSPaolo Bonzini
113849ab747fSPaolo Bonzini if (ch->state != pl330_chan_executing &&
113949ab747fSPaolo Bonzini ch->state != pl330_chan_waiting_periph &&
114049ab747fSPaolo Bonzini ch->state != pl330_chan_at_barrier &&
114149ab747fSPaolo Bonzini ch->state != pl330_chan_waiting_event) {
114249ab747fSPaolo Bonzini return 0;
114349ab747fSPaolo Bonzini }
114449ab747fSPaolo Bonzini ch->stall = 0;
114549ab747fSPaolo Bonzini insn = pl330_fetch_insn(ch);
114649ab747fSPaolo Bonzini if (!insn) {
1147db1e7afaSGuenter Roeck trace_pl330_chan_exec_undef();
114849ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_UNDEF_INSTR);
114949ab747fSPaolo Bonzini return 0;
115049ab747fSPaolo Bonzini }
115149ab747fSPaolo Bonzini pl330_exec_insn(ch, insn);
115249ab747fSPaolo Bonzini if (!ch->stall) {
115349ab747fSPaolo Bonzini pl330_update_pc(ch, insn);
115449ab747fSPaolo Bonzini ch->watchdog_timer = 0;
115549ab747fSPaolo Bonzini return 1;
115649ab747fSPaolo Bonzini /* WDT only active in exec state */
115749ab747fSPaolo Bonzini } else if (ch->state == pl330_chan_executing) {
115849ab747fSPaolo Bonzini ch->watchdog_timer++;
115949ab747fSPaolo Bonzini if (ch->watchdog_timer >= PL330_WATCHDOG_LIMIT) {
116049ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_LOCKUP_ERR);
116149ab747fSPaolo Bonzini }
116249ab747fSPaolo Bonzini }
116349ab747fSPaolo Bonzini return 0;
116449ab747fSPaolo Bonzini }
116549ab747fSPaolo Bonzini
116649ab747fSPaolo Bonzini /* Try to execute 1 instruction in each channel, one instruction from read
116749ab747fSPaolo Bonzini queue and one instruction from write queue. Number of successfully executed
116849ab747fSPaolo Bonzini instructions is returned. */
pl330_exec_cycle(PL330Chan * channel)116949ab747fSPaolo Bonzini static int pl330_exec_cycle(PL330Chan *channel)
117049ab747fSPaolo Bonzini {
117149ab747fSPaolo Bonzini PL330State *s = channel->parent;
117249ab747fSPaolo Bonzini PL330QueueEntry *q;
117349ab747fSPaolo Bonzini int i;
117449ab747fSPaolo Bonzini int num_exec = 0;
117549ab747fSPaolo Bonzini int fifo_res = 0;
117649ab747fSPaolo Bonzini uint8_t buf[PL330_MAX_BURST_LEN];
117749ab747fSPaolo Bonzini
117849ab747fSPaolo Bonzini /* Execute one instruction in each channel */
117949ab747fSPaolo Bonzini num_exec += pl330_chan_exec(channel);
118049ab747fSPaolo Bonzini
118149ab747fSPaolo Bonzini /* Execute one instruction from read queue */
118249ab747fSPaolo Bonzini q = pl330_queue_find_insn(&s->read_queue, PL330_UNTAGGED, true);
118349ab747fSPaolo Bonzini if (q != NULL && q->len <= pl330_fifo_num_free(&s->fifo)) {
118449ab747fSPaolo Bonzini int len = q->len - (q->addr & (q->len - 1));
118549ab747fSPaolo Bonzini
1186ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->mem_as, q->addr, buf, len,
1187ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED);
1188db1e7afaSGuenter Roeck trace_pl330_exec_cycle(q->addr, len);
1189db1e7afaSGuenter Roeck if (trace_event_get_state_backends(TRACE_PL330_HEXDUMP)) {
1190db1e7afaSGuenter Roeck pl330_hexdump(buf, len);
119149ab747fSPaolo Bonzini }
119249ab747fSPaolo Bonzini fifo_res = pl330_fifo_push(&s->fifo, buf, len, q->tag);
119349ab747fSPaolo Bonzini if (fifo_res == PL330_FIFO_OK) {
119449ab747fSPaolo Bonzini if (q->inc) {
119549ab747fSPaolo Bonzini q->addr += len;
119649ab747fSPaolo Bonzini }
119749ab747fSPaolo Bonzini q->n--;
119849ab747fSPaolo Bonzini if (!q->n) {
119949ab747fSPaolo Bonzini pl330_queue_remove_insn(&s->read_queue, q);
120049ab747fSPaolo Bonzini }
120149ab747fSPaolo Bonzini num_exec++;
120249ab747fSPaolo Bonzini }
120349ab747fSPaolo Bonzini }
120449ab747fSPaolo Bonzini
120549ab747fSPaolo Bonzini /* Execute one instruction from write queue. */
120649ab747fSPaolo Bonzini q = pl330_queue_find_insn(&s->write_queue, pl330_fifo_tag(&s->fifo), true);
120749ab747fSPaolo Bonzini if (q != NULL) {
120849ab747fSPaolo Bonzini int len = q->len - (q->addr & (q->len - 1));
120949ab747fSPaolo Bonzini
121049ab747fSPaolo Bonzini if (q->z) {
121149ab747fSPaolo Bonzini for (i = 0; i < len; i++) {
121249ab747fSPaolo Bonzini buf[i] = 0;
121349ab747fSPaolo Bonzini }
121449ab747fSPaolo Bonzini } else {
121549ab747fSPaolo Bonzini fifo_res = pl330_fifo_get(&s->fifo, buf, len, q->tag);
121649ab747fSPaolo Bonzini }
121749ab747fSPaolo Bonzini if (fifo_res == PL330_FIFO_OK || q->z) {
1218ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(s->mem_as, q->addr, buf, len,
1219ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED);
1220db1e7afaSGuenter Roeck trace_pl330_exec_cycle(q->addr, len);
1221db1e7afaSGuenter Roeck if (trace_event_get_state_backends(TRACE_PL330_HEXDUMP)) {
1222db1e7afaSGuenter Roeck pl330_hexdump(buf, len);
122349ab747fSPaolo Bonzini }
122449ab747fSPaolo Bonzini if (q->inc) {
122549ab747fSPaolo Bonzini q->addr += len;
122649ab747fSPaolo Bonzini }
122749ab747fSPaolo Bonzini num_exec++;
122849ab747fSPaolo Bonzini } else if (fifo_res == PL330_FIFO_STALL) {
122949ab747fSPaolo Bonzini pl330_fault(&channel->parent->chan[q->tag],
123049ab747fSPaolo Bonzini PL330_FAULT_FIFOEMPTY_ERR);
123149ab747fSPaolo Bonzini }
123249ab747fSPaolo Bonzini q->n--;
123349ab747fSPaolo Bonzini if (!q->n) {
123449ab747fSPaolo Bonzini pl330_queue_remove_insn(&s->write_queue, q);
123549ab747fSPaolo Bonzini }
123649ab747fSPaolo Bonzini }
123749ab747fSPaolo Bonzini
123849ab747fSPaolo Bonzini return num_exec;
123949ab747fSPaolo Bonzini }
124049ab747fSPaolo Bonzini
pl330_exec_channel(PL330Chan * channel)124149ab747fSPaolo Bonzini static int pl330_exec_channel(PL330Chan *channel)
124249ab747fSPaolo Bonzini {
124349ab747fSPaolo Bonzini int insr_exec = 0;
124449ab747fSPaolo Bonzini
124549ab747fSPaolo Bonzini /* TODO: Is it all right to execute everything or should we do per-cycle
124649ab747fSPaolo Bonzini simulation? */
124749ab747fSPaolo Bonzini while (pl330_exec_cycle(channel)) {
124849ab747fSPaolo Bonzini insr_exec++;
124949ab747fSPaolo Bonzini }
125049ab747fSPaolo Bonzini
125149ab747fSPaolo Bonzini /* Detect deadlock */
125249ab747fSPaolo Bonzini if (channel->state == pl330_chan_executing) {
125349ab747fSPaolo Bonzini pl330_fault(channel, PL330_FAULT_LOCKUP_ERR);
125449ab747fSPaolo Bonzini }
125549ab747fSPaolo Bonzini /* Situation when one of the queues has deadlocked but all channels
125649ab747fSPaolo Bonzini * have finished their programs should be impossible.
125749ab747fSPaolo Bonzini */
125849ab747fSPaolo Bonzini
125949ab747fSPaolo Bonzini return insr_exec;
126049ab747fSPaolo Bonzini }
126149ab747fSPaolo Bonzini
pl330_exec(PL330State * s)126249ab747fSPaolo Bonzini static inline void pl330_exec(PL330State *s)
126349ab747fSPaolo Bonzini {
126449ab747fSPaolo Bonzini int i, insr_exec;
1265db1e7afaSGuenter Roeck trace_pl330_exec();
126649ab747fSPaolo Bonzini do {
126749ab747fSPaolo Bonzini insr_exec = pl330_exec_channel(&s->manager);
126849ab747fSPaolo Bonzini
126949ab747fSPaolo Bonzini for (i = 0; i < s->num_chnls; i++) {
127049ab747fSPaolo Bonzini insr_exec += pl330_exec_channel(&s->chan[i]);
127149ab747fSPaolo Bonzini }
127249ab747fSPaolo Bonzini } while (insr_exec);
127349ab747fSPaolo Bonzini }
127449ab747fSPaolo Bonzini
pl330_exec_cycle_timer(void * opaque)127549ab747fSPaolo Bonzini static void pl330_exec_cycle_timer(void *opaque)
127649ab747fSPaolo Bonzini {
127749ab747fSPaolo Bonzini PL330State *s = (PL330State *)opaque;
127849ab747fSPaolo Bonzini pl330_exec(s);
127949ab747fSPaolo Bonzini }
128049ab747fSPaolo Bonzini
128149ab747fSPaolo Bonzini /* Stop or restore dma operations */
128249ab747fSPaolo Bonzini
pl330_dma_stop_irq(void * opaque,int irq,int level)128349ab747fSPaolo Bonzini static void pl330_dma_stop_irq(void *opaque, int irq, int level)
128449ab747fSPaolo Bonzini {
128549ab747fSPaolo Bonzini PL330State *s = (PL330State *)opaque;
128649ab747fSPaolo Bonzini
128749ab747fSPaolo Bonzini if (s->periph_busy[irq] != level) {
128849ab747fSPaolo Bonzini s->periph_busy[irq] = level;
1289bc72ad67SAlex Bligh timer_mod(s->timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
129049ab747fSPaolo Bonzini }
129149ab747fSPaolo Bonzini }
129249ab747fSPaolo Bonzini
pl330_debug_exec(PL330State * s)129349ab747fSPaolo Bonzini static void pl330_debug_exec(PL330State *s)
129449ab747fSPaolo Bonzini {
129549ab747fSPaolo Bonzini uint8_t args[5];
129649ab747fSPaolo Bonzini uint8_t opcode;
129749ab747fSPaolo Bonzini uint8_t chan_id;
129849ab747fSPaolo Bonzini int i;
129949ab747fSPaolo Bonzini PL330Chan *ch;
130049ab747fSPaolo Bonzini const PL330InsnDesc *insn;
130149ab747fSPaolo Bonzini
130249ab747fSPaolo Bonzini s->debug_status = 1;
130349ab747fSPaolo Bonzini chan_id = (s->dbg[0] >> 8) & 0x07;
130449ab747fSPaolo Bonzini opcode = (s->dbg[0] >> 16) & 0xff;
130549ab747fSPaolo Bonzini args[0] = (s->dbg[0] >> 24) & 0xff;
130649ab747fSPaolo Bonzini args[1] = (s->dbg[1] >> 0) & 0xff;
130749ab747fSPaolo Bonzini args[2] = (s->dbg[1] >> 8) & 0xff;
130849ab747fSPaolo Bonzini args[3] = (s->dbg[1] >> 16) & 0xff;
130949ab747fSPaolo Bonzini args[4] = (s->dbg[1] >> 24) & 0xff;
1310db1e7afaSGuenter Roeck trace_pl330_debug_exec(chan_id);
131149ab747fSPaolo Bonzini if (s->dbg[0] & 1) {
131249ab747fSPaolo Bonzini ch = &s->chan[chan_id];
131349ab747fSPaolo Bonzini } else {
131449ab747fSPaolo Bonzini ch = &s->manager;
131549ab747fSPaolo Bonzini }
131649ab747fSPaolo Bonzini insn = NULL;
131749ab747fSPaolo Bonzini for (i = 0; debug_insn_desc[i].size; i++) {
131849ab747fSPaolo Bonzini if ((opcode & debug_insn_desc[i].opmask) == debug_insn_desc[i].opcode) {
131949ab747fSPaolo Bonzini insn = &debug_insn_desc[i];
132049ab747fSPaolo Bonzini }
132149ab747fSPaolo Bonzini }
132249ab747fSPaolo Bonzini if (!insn) {
132349ab747fSPaolo Bonzini pl330_fault(ch, PL330_FAULT_UNDEF_INSTR | PL330_FAULT_DBG_INSTR);
132449ab747fSPaolo Bonzini return;
132549ab747fSPaolo Bonzini }
132649ab747fSPaolo Bonzini ch->stall = 0;
132749ab747fSPaolo Bonzini insn->exec(ch, opcode, args, insn->size - 1);
132849ab747fSPaolo Bonzini if (ch->fault_type) {
132949ab747fSPaolo Bonzini ch->fault_type |= PL330_FAULT_DBG_INSTR;
133049ab747fSPaolo Bonzini }
133149ab747fSPaolo Bonzini if (ch->stall) {
1332db1e7afaSGuenter Roeck trace_pl330_debug_exec_stall();
133349ab747fSPaolo Bonzini qemu_log_mask(LOG_UNIMP, "pl330: stall of debug instruction not "
133449ab747fSPaolo Bonzini "implemented\n");
133549ab747fSPaolo Bonzini }
133649ab747fSPaolo Bonzini s->debug_status = 0;
133749ab747fSPaolo Bonzini }
133849ab747fSPaolo Bonzini
133949ab747fSPaolo Bonzini /* IOMEM mapped registers */
134049ab747fSPaolo Bonzini
pl330_iomem_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)134149ab747fSPaolo Bonzini static void pl330_iomem_write(void *opaque, hwaddr offset,
134249ab747fSPaolo Bonzini uint64_t value, unsigned size)
134349ab747fSPaolo Bonzini {
134449ab747fSPaolo Bonzini PL330State *s = (PL330State *) opaque;
1345024c6e2eSPeter Crosthwaite int i;
134649ab747fSPaolo Bonzini
1347db1e7afaSGuenter Roeck trace_pl330_iomem_write((unsigned)offset, (unsigned)value);
134849ab747fSPaolo Bonzini
134949ab747fSPaolo Bonzini switch (offset) {
135049ab747fSPaolo Bonzini case PL330_REG_INTEN:
135149ab747fSPaolo Bonzini s->inten = value;
135249ab747fSPaolo Bonzini break;
135349ab747fSPaolo Bonzini case PL330_REG_INTCLR:
135449ab747fSPaolo Bonzini for (i = 0; i < s->num_events; i++) {
135549ab747fSPaolo Bonzini if (s->int_status & s->inten & value & (1 << i)) {
1356db1e7afaSGuenter Roeck trace_pl330_iomem_write_clr(i);
135749ab747fSPaolo Bonzini qemu_irq_lower(s->irq[i]);
135849ab747fSPaolo Bonzini }
135949ab747fSPaolo Bonzini }
136049ab747fSPaolo Bonzini s->ev_status &= ~(value & s->inten);
136149ab747fSPaolo Bonzini s->int_status &= ~(value & s->inten);
136249ab747fSPaolo Bonzini break;
136349ab747fSPaolo Bonzini case PL330_REG_DBGCMD:
136449ab747fSPaolo Bonzini if ((value & 3) == 0) {
136549ab747fSPaolo Bonzini pl330_debug_exec(s);
136649ab747fSPaolo Bonzini pl330_exec(s);
136749ab747fSPaolo Bonzini } else {
136849ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "pl330: write of illegal value %u "
1369883f2c59SPhilippe Mathieu-Daudé "for offset " HWADDR_FMT_plx "\n", (unsigned)value,
137049ab747fSPaolo Bonzini offset);
137149ab747fSPaolo Bonzini }
137249ab747fSPaolo Bonzini break;
137349ab747fSPaolo Bonzini case PL330_REG_DBGINST0:
137449ab747fSPaolo Bonzini s->dbg[0] = value;
137549ab747fSPaolo Bonzini break;
137649ab747fSPaolo Bonzini case PL330_REG_DBGINST1:
137749ab747fSPaolo Bonzini s->dbg[1] = value;
137849ab747fSPaolo Bonzini break;
137949ab747fSPaolo Bonzini default:
1380883f2c59SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "pl330: bad write offset " HWADDR_FMT_plx
138149ab747fSPaolo Bonzini "\n", offset);
138249ab747fSPaolo Bonzini break;
138349ab747fSPaolo Bonzini }
138449ab747fSPaolo Bonzini }
138549ab747fSPaolo Bonzini
pl330_iomem_read_imp(void * opaque,hwaddr offset)138649ab747fSPaolo Bonzini static inline uint32_t pl330_iomem_read_imp(void *opaque,
138749ab747fSPaolo Bonzini hwaddr offset)
138849ab747fSPaolo Bonzini {
138949ab747fSPaolo Bonzini PL330State *s = (PL330State *)opaque;
139049ab747fSPaolo Bonzini int chan_id;
139149ab747fSPaolo Bonzini int i;
139249ab747fSPaolo Bonzini uint32_t res;
139349ab747fSPaolo Bonzini
139449ab747fSPaolo Bonzini if (offset >= PL330_REG_PERIPH_ID && offset < PL330_REG_PERIPH_ID + 32) {
139549ab747fSPaolo Bonzini return pl330_id[(offset - PL330_REG_PERIPH_ID) >> 2];
139649ab747fSPaolo Bonzini }
139749ab747fSPaolo Bonzini if (offset >= PL330_REG_CR0_BASE && offset < PL330_REG_CR0_BASE + 24) {
139849ab747fSPaolo Bonzini return s->cfg[(offset - PL330_REG_CR0_BASE) >> 2];
139949ab747fSPaolo Bonzini }
140049ab747fSPaolo Bonzini if (offset >= PL330_REG_CHANCTRL && offset < PL330_REG_DBGSTATUS) {
140149ab747fSPaolo Bonzini offset -= PL330_REG_CHANCTRL;
140249ab747fSPaolo Bonzini chan_id = offset >> 5;
140349ab747fSPaolo Bonzini if (chan_id >= s->num_chnls) {
140449ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "pl330: bad read offset "
1405883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
140649ab747fSPaolo Bonzini return 0;
140749ab747fSPaolo Bonzini }
140849ab747fSPaolo Bonzini switch (offset & 0x1f) {
140949ab747fSPaolo Bonzini case 0x00:
141049ab747fSPaolo Bonzini return s->chan[chan_id].src;
141149ab747fSPaolo Bonzini case 0x04:
141249ab747fSPaolo Bonzini return s->chan[chan_id].dst;
141349ab747fSPaolo Bonzini case 0x08:
141449ab747fSPaolo Bonzini return s->chan[chan_id].control;
141549ab747fSPaolo Bonzini case 0x0C:
141649ab747fSPaolo Bonzini return s->chan[chan_id].lc[0];
141749ab747fSPaolo Bonzini case 0x10:
141849ab747fSPaolo Bonzini return s->chan[chan_id].lc[1];
141949ab747fSPaolo Bonzini default:
142049ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "pl330: bad read offset "
1421883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
142249ab747fSPaolo Bonzini return 0;
142349ab747fSPaolo Bonzini }
142449ab747fSPaolo Bonzini }
142549ab747fSPaolo Bonzini if (offset >= PL330_REG_CSR_BASE && offset < 0x400) {
142649ab747fSPaolo Bonzini offset -= PL330_REG_CSR_BASE;
142749ab747fSPaolo Bonzini chan_id = offset >> 3;
142849ab747fSPaolo Bonzini if (chan_id >= s->num_chnls) {
142949ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "pl330: bad read offset "
1430883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
143149ab747fSPaolo Bonzini return 0;
143249ab747fSPaolo Bonzini }
143349ab747fSPaolo Bonzini switch ((offset >> 2) & 1) {
143449ab747fSPaolo Bonzini case 0x0:
143549ab747fSPaolo Bonzini res = (s->chan[chan_id].ns << 21) |
143649ab747fSPaolo Bonzini (s->chan[chan_id].wakeup << 4) |
143749ab747fSPaolo Bonzini (s->chan[chan_id].state) |
143849ab747fSPaolo Bonzini (s->chan[chan_id].wfp_sbp << 14);
143949ab747fSPaolo Bonzini return res;
144049ab747fSPaolo Bonzini case 0x1:
144149ab747fSPaolo Bonzini return s->chan[chan_id].pc;
144249ab747fSPaolo Bonzini default:
144349ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "pl330: read error\n");
144449ab747fSPaolo Bonzini return 0;
144549ab747fSPaolo Bonzini }
144649ab747fSPaolo Bonzini }
144749ab747fSPaolo Bonzini if (offset >= PL330_REG_FTR_BASE && offset < 0x100) {
144849ab747fSPaolo Bonzini offset -= PL330_REG_FTR_BASE;
144949ab747fSPaolo Bonzini chan_id = offset >> 2;
145049ab747fSPaolo Bonzini if (chan_id >= s->num_chnls) {
145149ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "pl330: bad read offset "
1452883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
145349ab747fSPaolo Bonzini return 0;
145449ab747fSPaolo Bonzini }
145549ab747fSPaolo Bonzini return s->chan[chan_id].fault_type;
145649ab747fSPaolo Bonzini }
145749ab747fSPaolo Bonzini switch (offset) {
145849ab747fSPaolo Bonzini case PL330_REG_DSR:
145949ab747fSPaolo Bonzini return (s->manager.ns << 9) | (s->manager.wakeup << 4) |
146049ab747fSPaolo Bonzini (s->manager.state & 0xf);
146149ab747fSPaolo Bonzini case PL330_REG_DPC:
146249ab747fSPaolo Bonzini return s->manager.pc;
146349ab747fSPaolo Bonzini case PL330_REG_INTEN:
146449ab747fSPaolo Bonzini return s->inten;
146549ab747fSPaolo Bonzini case PL330_REG_INT_EVENT_RIS:
146649ab747fSPaolo Bonzini return s->ev_status;
146749ab747fSPaolo Bonzini case PL330_REG_INTMIS:
146849ab747fSPaolo Bonzini return s->int_status;
146949ab747fSPaolo Bonzini case PL330_REG_INTCLR:
147049ab747fSPaolo Bonzini /* Documentation says that we can't read this register
147149ab747fSPaolo Bonzini * but linux kernel does it
147249ab747fSPaolo Bonzini */
147349ab747fSPaolo Bonzini return 0;
147449ab747fSPaolo Bonzini case PL330_REG_FSRD:
147549ab747fSPaolo Bonzini return s->manager.state ? 1 : 0;
147649ab747fSPaolo Bonzini case PL330_REG_FSRC:
147749ab747fSPaolo Bonzini res = 0;
147849ab747fSPaolo Bonzini for (i = 0; i < s->num_chnls; i++) {
147949ab747fSPaolo Bonzini if (s->chan[i].state == pl330_chan_fault ||
148049ab747fSPaolo Bonzini s->chan[i].state == pl330_chan_fault_completing) {
148149ab747fSPaolo Bonzini res |= 1 << i;
148249ab747fSPaolo Bonzini }
148349ab747fSPaolo Bonzini }
148449ab747fSPaolo Bonzini return res;
148549ab747fSPaolo Bonzini case PL330_REG_FTRD:
148649ab747fSPaolo Bonzini return s->manager.fault_type;
148749ab747fSPaolo Bonzini case PL330_REG_DBGSTATUS:
148849ab747fSPaolo Bonzini return s->debug_status;
148949ab747fSPaolo Bonzini default:
149049ab747fSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "pl330: bad read offset "
1491883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
149249ab747fSPaolo Bonzini }
149349ab747fSPaolo Bonzini return 0;
149449ab747fSPaolo Bonzini }
149549ab747fSPaolo Bonzini
pl330_iomem_read(void * opaque,hwaddr offset,unsigned size)149649ab747fSPaolo Bonzini static uint64_t pl330_iomem_read(void *opaque, hwaddr offset,
149749ab747fSPaolo Bonzini unsigned size)
149849ab747fSPaolo Bonzini {
1499c3143ba8SPeter Crosthwaite uint32_t ret = pl330_iomem_read_imp(opaque, offset);
1500db1e7afaSGuenter Roeck trace_pl330_iomem_read((uint32_t)offset, ret);
150149ab747fSPaolo Bonzini return ret;
150249ab747fSPaolo Bonzini }
150349ab747fSPaolo Bonzini
150449ab747fSPaolo Bonzini static const MemoryRegionOps pl330_ops = {
150549ab747fSPaolo Bonzini .read = pl330_iomem_read,
150649ab747fSPaolo Bonzini .write = pl330_iomem_write,
150749ab747fSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
150849ab747fSPaolo Bonzini .impl = {
150949ab747fSPaolo Bonzini .min_access_size = 4,
151049ab747fSPaolo Bonzini .max_access_size = 4,
151149ab747fSPaolo Bonzini }
151249ab747fSPaolo Bonzini };
151349ab747fSPaolo Bonzini
151449ab747fSPaolo Bonzini /* Controller logic and initialization */
151549ab747fSPaolo Bonzini
pl330_chan_reset(PL330Chan * ch)151649ab747fSPaolo Bonzini static void pl330_chan_reset(PL330Chan *ch)
151749ab747fSPaolo Bonzini {
151849ab747fSPaolo Bonzini ch->src = 0;
151949ab747fSPaolo Bonzini ch->dst = 0;
152049ab747fSPaolo Bonzini ch->pc = 0;
152149ab747fSPaolo Bonzini ch->state = pl330_chan_stopped;
152249ab747fSPaolo Bonzini ch->watchdog_timer = 0;
152349ab747fSPaolo Bonzini ch->stall = 0;
152449ab747fSPaolo Bonzini ch->control = 0;
152549ab747fSPaolo Bonzini ch->status = 0;
152649ab747fSPaolo Bonzini ch->fault_type = 0;
152749ab747fSPaolo Bonzini }
152849ab747fSPaolo Bonzini
pl330_reset(DeviceState * d)152949ab747fSPaolo Bonzini static void pl330_reset(DeviceState *d)
153049ab747fSPaolo Bonzini {
153149ab747fSPaolo Bonzini int i;
153249ab747fSPaolo Bonzini PL330State *s = PL330(d);
153349ab747fSPaolo Bonzini
153449ab747fSPaolo Bonzini s->inten = 0;
153549ab747fSPaolo Bonzini s->int_status = 0;
153649ab747fSPaolo Bonzini s->ev_status = 0;
153749ab747fSPaolo Bonzini s->debug_status = 0;
153849ab747fSPaolo Bonzini s->num_faulting = 0;
153949ab747fSPaolo Bonzini s->manager.ns = s->mgr_ns_at_rst;
154049ab747fSPaolo Bonzini pl330_fifo_reset(&s->fifo);
154149ab747fSPaolo Bonzini pl330_queue_reset(&s->read_queue);
154249ab747fSPaolo Bonzini pl330_queue_reset(&s->write_queue);
154349ab747fSPaolo Bonzini
154449ab747fSPaolo Bonzini for (i = 0; i < s->num_chnls; i++) {
154549ab747fSPaolo Bonzini pl330_chan_reset(&s->chan[i]);
154649ab747fSPaolo Bonzini }
154749ab747fSPaolo Bonzini for (i = 0; i < s->num_periph_req; i++) {
154849ab747fSPaolo Bonzini s->periph_busy[i] = 0;
154949ab747fSPaolo Bonzini }
155049ab747fSPaolo Bonzini
1551bc72ad67SAlex Bligh timer_del(s->timer);
155249ab747fSPaolo Bonzini }
155349ab747fSPaolo Bonzini
pl330_realize(DeviceState * dev,Error ** errp)155449ab747fSPaolo Bonzini static void pl330_realize(DeviceState *dev, Error **errp)
155549ab747fSPaolo Bonzini {
155649ab747fSPaolo Bonzini int i;
155749ab747fSPaolo Bonzini PL330State *s = PL330(dev);
155849ab747fSPaolo Bonzini
155949ab747fSPaolo Bonzini sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq_abort);
15603eadad55SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &pl330_ops, s,
15613eadad55SPaolo Bonzini "dma", PL330_IOMEM_SIZE);
156249ab747fSPaolo Bonzini sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
156349ab747fSPaolo Bonzini
156477844cc5SWen, Jianxian if (!s->mem_mr) {
156577844cc5SWen, Jianxian error_setg(errp, "'memory' link is not set");
156677844cc5SWen, Jianxian return;
156777844cc5SWen, Jianxian } else if (s->mem_mr == get_system_memory()) {
156877844cc5SWen, Jianxian /* Avoid creating new AS for system memory. */
156977844cc5SWen, Jianxian s->mem_as = &address_space_memory;
157077844cc5SWen, Jianxian } else {
157177844cc5SWen, Jianxian s->mem_as = g_new0(AddressSpace, 1);
157277844cc5SWen, Jianxian address_space_init(s->mem_as, s->mem_mr,
157377844cc5SWen, Jianxian memory_region_name(s->mem_mr));
157477844cc5SWen, Jianxian }
157577844cc5SWen, Jianxian
1576bc72ad67SAlex Bligh s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, pl330_exec_cycle_timer, s);
157749ab747fSPaolo Bonzini
157849ab747fSPaolo Bonzini s->cfg[0] = (s->mgr_ns_at_rst ? 0x4 : 0) |
157949ab747fSPaolo Bonzini (s->num_periph_req > 0 ? 1 : 0) |
158049ab747fSPaolo Bonzini ((s->num_chnls - 1) & 0x7) << 4 |
158149ab747fSPaolo Bonzini ((s->num_periph_req - 1) & 0x1f) << 12 |
158249ab747fSPaolo Bonzini ((s->num_events - 1) & 0x1f) << 17;
158349ab747fSPaolo Bonzini
158449ab747fSPaolo Bonzini switch (s->i_cache_len) {
158549ab747fSPaolo Bonzini case (4):
158649ab747fSPaolo Bonzini s->cfg[1] |= 2;
158749ab747fSPaolo Bonzini break;
158849ab747fSPaolo Bonzini case (8):
158949ab747fSPaolo Bonzini s->cfg[1] |= 3;
159049ab747fSPaolo Bonzini break;
159149ab747fSPaolo Bonzini case (16):
159249ab747fSPaolo Bonzini s->cfg[1] |= 4;
159349ab747fSPaolo Bonzini break;
159449ab747fSPaolo Bonzini case (32):
159549ab747fSPaolo Bonzini s->cfg[1] |= 5;
159649ab747fSPaolo Bonzini break;
159749ab747fSPaolo Bonzini default:
15980c267a6bSGonglei error_setg(errp, "Bad value for i-cache_len property: %" PRIx8,
159949ab747fSPaolo Bonzini s->i_cache_len);
160049ab747fSPaolo Bonzini return;
160149ab747fSPaolo Bonzini }
160249ab747fSPaolo Bonzini s->cfg[1] |= ((s->num_i_cache_lines - 1) & 0xf) << 4;
160349ab747fSPaolo Bonzini
160449ab747fSPaolo Bonzini s->chan = g_new0(PL330Chan, s->num_chnls);
160549ab747fSPaolo Bonzini s->hi_seqn = g_new0(uint8_t, s->num_chnls);
160649ab747fSPaolo Bonzini s->lo_seqn = g_new0(uint8_t, s->num_chnls);
160749ab747fSPaolo Bonzini for (i = 0; i < s->num_chnls; i++) {
160849ab747fSPaolo Bonzini s->chan[i].parent = s;
160949ab747fSPaolo Bonzini s->chan[i].tag = (uint8_t)i;
161049ab747fSPaolo Bonzini }
161149ab747fSPaolo Bonzini s->manager.parent = s;
161249ab747fSPaolo Bonzini s->manager.tag = s->num_chnls;
161349ab747fSPaolo Bonzini s->manager.is_manager = true;
161449ab747fSPaolo Bonzini
161549ab747fSPaolo Bonzini s->irq = g_new0(qemu_irq, s->num_events);
161649ab747fSPaolo Bonzini for (i = 0; i < s->num_events; i++) {
161749ab747fSPaolo Bonzini sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
161849ab747fSPaolo Bonzini }
161949ab747fSPaolo Bonzini
162049ab747fSPaolo Bonzini qdev_init_gpio_in(dev, pl330_dma_stop_irq, PL330_PERIPH_NUM);
162149ab747fSPaolo Bonzini
162249ab747fSPaolo Bonzini switch (s->data_width) {
162349ab747fSPaolo Bonzini case (32):
162449ab747fSPaolo Bonzini s->cfg[CFG_CRD] |= 0x2;
162549ab747fSPaolo Bonzini break;
162649ab747fSPaolo Bonzini case (64):
162749ab747fSPaolo Bonzini s->cfg[CFG_CRD] |= 0x3;
162849ab747fSPaolo Bonzini break;
162949ab747fSPaolo Bonzini case (128):
163049ab747fSPaolo Bonzini s->cfg[CFG_CRD] |= 0x4;
163149ab747fSPaolo Bonzini break;
163249ab747fSPaolo Bonzini default:
16330c267a6bSGonglei error_setg(errp, "Bad value for data_width property: %" PRIx8,
163449ab747fSPaolo Bonzini s->data_width);
163549ab747fSPaolo Bonzini return;
163649ab747fSPaolo Bonzini }
163749ab747fSPaolo Bonzini
163849ab747fSPaolo Bonzini s->cfg[CFG_CRD] |= ((s->wr_cap - 1) & 0x7) << 4 |
163949ab747fSPaolo Bonzini ((s->wr_q_dep - 1) & 0xf) << 8 |
164049ab747fSPaolo Bonzini ((s->rd_cap - 1) & 0x7) << 12 |
164149ab747fSPaolo Bonzini ((s->rd_q_dep - 1) & 0xf) << 16 |
164249ab747fSPaolo Bonzini ((s->data_buffer_dep - 1) & 0x1ff) << 20;
164349ab747fSPaolo Bonzini
164449ab747fSPaolo Bonzini pl330_queue_init(&s->read_queue, s->rd_q_dep, s);
164549ab747fSPaolo Bonzini pl330_queue_init(&s->write_queue, s->wr_q_dep, s);
1646a5ae7e39SPeter Crosthwaite pl330_fifo_init(&s->fifo, s->data_width / 4 * s->data_buffer_dep);
164749ab747fSPaolo Bonzini }
164849ab747fSPaolo Bonzini
164949ab747fSPaolo Bonzini static Property pl330_properties[] = {
165049ab747fSPaolo Bonzini /* CR0 */
165149ab747fSPaolo Bonzini DEFINE_PROP_UINT32("num_chnls", PL330State, num_chnls, 8),
165249ab747fSPaolo Bonzini DEFINE_PROP_UINT8("num_periph_req", PL330State, num_periph_req, 4),
165349ab747fSPaolo Bonzini DEFINE_PROP_UINT8("num_events", PL330State, num_events, 16),
165449ab747fSPaolo Bonzini DEFINE_PROP_UINT8("mgr_ns_at_rst", PL330State, mgr_ns_at_rst, 0),
165549ab747fSPaolo Bonzini /* CR1 */
165649ab747fSPaolo Bonzini DEFINE_PROP_UINT8("i-cache_len", PL330State, i_cache_len, 4),
165749ab747fSPaolo Bonzini DEFINE_PROP_UINT8("num_i-cache_lines", PL330State, num_i_cache_lines, 8),
165849ab747fSPaolo Bonzini /* CR2-4 */
165949ab747fSPaolo Bonzini DEFINE_PROP_UINT32("boot_addr", PL330State, cfg[CFG_BOOT_ADDR], 0),
166049ab747fSPaolo Bonzini DEFINE_PROP_UINT32("INS", PL330State, cfg[CFG_INS], 0),
166149ab747fSPaolo Bonzini DEFINE_PROP_UINT32("PNS", PL330State, cfg[CFG_PNS], 0),
166249ab747fSPaolo Bonzini /* CRD */
166349ab747fSPaolo Bonzini DEFINE_PROP_UINT8("data_width", PL330State, data_width, 64),
166449ab747fSPaolo Bonzini DEFINE_PROP_UINT8("wr_cap", PL330State, wr_cap, 8),
166549ab747fSPaolo Bonzini DEFINE_PROP_UINT8("wr_q_dep", PL330State, wr_q_dep, 16),
166649ab747fSPaolo Bonzini DEFINE_PROP_UINT8("rd_cap", PL330State, rd_cap, 8),
166749ab747fSPaolo Bonzini DEFINE_PROP_UINT8("rd_q_dep", PL330State, rd_q_dep, 16),
166849ab747fSPaolo Bonzini DEFINE_PROP_UINT16("data_buffer_dep", PL330State, data_buffer_dep, 256),
166949ab747fSPaolo Bonzini
167077844cc5SWen, Jianxian DEFINE_PROP_LINK("memory", PL330State, mem_mr,
167177844cc5SWen, Jianxian TYPE_MEMORY_REGION, MemoryRegion *),
167277844cc5SWen, Jianxian
167349ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(),
167449ab747fSPaolo Bonzini };
167549ab747fSPaolo Bonzini
pl330_class_init(ObjectClass * klass,void * data)167649ab747fSPaolo Bonzini static void pl330_class_init(ObjectClass *klass, void *data)
167749ab747fSPaolo Bonzini {
167849ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
167949ab747fSPaolo Bonzini
168049ab747fSPaolo Bonzini dc->realize = pl330_realize;
1681*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, pl330_reset);
16824f67d30bSMarc-André Lureau device_class_set_props(dc, pl330_properties);
168349ab747fSPaolo Bonzini dc->vmsd = &vmstate_pl330;
168449ab747fSPaolo Bonzini }
168549ab747fSPaolo Bonzini
168649ab747fSPaolo Bonzini static const TypeInfo pl330_type_info = {
168749ab747fSPaolo Bonzini .name = TYPE_PL330,
168849ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
168949ab747fSPaolo Bonzini .instance_size = sizeof(PL330State),
169049ab747fSPaolo Bonzini .class_init = pl330_class_init,
169149ab747fSPaolo Bonzini };
169249ab747fSPaolo Bonzini
pl330_register_types(void)169349ab747fSPaolo Bonzini static void pl330_register_types(void)
169449ab747fSPaolo Bonzini {
169549ab747fSPaolo Bonzini type_register_static(&pl330_type_info);
169649ab747fSPaolo Bonzini }
169749ab747fSPaolo Bonzini
169849ab747fSPaolo Bonzini type_init(pl330_register_types)
1699