xref: /openbmc/qemu/hw/dma/pl080.c (revision 28ae3179fc52d2e4d870b635c4a412aab99759e7)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * Arm PrimeCell PL080/PL081 DMA controller
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2006 CodeSourcery.
549ab747fSPaolo Bonzini  * Written by Paul Brook
649ab747fSPaolo Bonzini  *
749ab747fSPaolo Bonzini  * This code is licensed under the GPL.
849ab747fSPaolo Bonzini  */
949ab747fSPaolo Bonzini 
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1149ab747fSPaolo Bonzini #include "hw/sysbus.h"
12d6454270SMarkus Armbruster #include "migration/vmstate.h"
1303dd024fSPaolo Bonzini #include "qemu/log.h"
140b8fa32fSMarkus Armbruster #include "qemu/module.h"
15aa74e355SPeter Maydell #include "hw/dma/pl080.h"
16650d103dSMarkus Armbruster #include "hw/hw.h"
1764552b6bSMarkus Armbruster #include "hw/irq.h"
18a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
19112a829fSPeter Maydell #include "qapi/error.h"
2049ab747fSPaolo Bonzini 
2149ab747fSPaolo Bonzini #define PL080_CONF_E    0x1
2249ab747fSPaolo Bonzini #define PL080_CONF_M1   0x2
2349ab747fSPaolo Bonzini #define PL080_CONF_M2   0x4
2449ab747fSPaolo Bonzini 
2549ab747fSPaolo Bonzini #define PL080_CCONF_H   0x40000
2649ab747fSPaolo Bonzini #define PL080_CCONF_A   0x20000
2749ab747fSPaolo Bonzini #define PL080_CCONF_L   0x10000
2849ab747fSPaolo Bonzini #define PL080_CCONF_ITC 0x08000
2949ab747fSPaolo Bonzini #define PL080_CCONF_IE  0x04000
3049ab747fSPaolo Bonzini #define PL080_CCONF_E   0x00001
3149ab747fSPaolo Bonzini 
3249ab747fSPaolo Bonzini #define PL080_CCTRL_I   0x80000000
3349ab747fSPaolo Bonzini #define PL080_CCTRL_DI  0x08000000
3449ab747fSPaolo Bonzini #define PL080_CCTRL_SI  0x04000000
3549ab747fSPaolo Bonzini #define PL080_CCTRL_D   0x02000000
3649ab747fSPaolo Bonzini #define PL080_CCTRL_S   0x01000000
3749ab747fSPaolo Bonzini 
3849ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl080_channel = {
3949ab747fSPaolo Bonzini     .name = "pl080_channel",
4049ab747fSPaolo Bonzini     .version_id = 1,
4149ab747fSPaolo Bonzini     .minimum_version_id = 1,
4263e6b564SRichard Henderson     .fields = (const VMStateField[]) {
4349ab747fSPaolo Bonzini         VMSTATE_UINT32(src, pl080_channel),
4449ab747fSPaolo Bonzini         VMSTATE_UINT32(dest, pl080_channel),
4549ab747fSPaolo Bonzini         VMSTATE_UINT32(lli, pl080_channel),
4649ab747fSPaolo Bonzini         VMSTATE_UINT32(ctrl, pl080_channel),
4749ab747fSPaolo Bonzini         VMSTATE_UINT32(conf, pl080_channel),
4849ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
4949ab747fSPaolo Bonzini     }
5049ab747fSPaolo Bonzini };
5149ab747fSPaolo Bonzini 
5249ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl080 = {
5349ab747fSPaolo Bonzini     .name = "pl080",
5449ab747fSPaolo Bonzini     .version_id = 1,
5549ab747fSPaolo Bonzini     .minimum_version_id = 1,
5663e6b564SRichard Henderson     .fields = (const VMStateField[]) {
57d7ba0a62SAndreas Färber         VMSTATE_UINT8(tc_int, PL080State),
58d7ba0a62SAndreas Färber         VMSTATE_UINT8(tc_mask, PL080State),
59d7ba0a62SAndreas Färber         VMSTATE_UINT8(err_int, PL080State),
60d7ba0a62SAndreas Färber         VMSTATE_UINT8(err_mask, PL080State),
61d7ba0a62SAndreas Färber         VMSTATE_UINT32(conf, PL080State),
62d7ba0a62SAndreas Färber         VMSTATE_UINT32(sync, PL080State),
63d7ba0a62SAndreas Färber         VMSTATE_UINT32(req_single, PL080State),
64d7ba0a62SAndreas Färber         VMSTATE_UINT32(req_burst, PL080State),
65d7ba0a62SAndreas Färber         VMSTATE_UINT8(tc_int, PL080State),
66d7ba0a62SAndreas Färber         VMSTATE_UINT8(tc_int, PL080State),
67d7ba0a62SAndreas Färber         VMSTATE_UINT8(tc_int, PL080State),
68d7ba0a62SAndreas Färber         VMSTATE_STRUCT_ARRAY(chan, PL080State, PL080_MAX_CHANNELS,
6949ab747fSPaolo Bonzini                              1, vmstate_pl080_channel, pl080_channel),
70d7ba0a62SAndreas Färber         VMSTATE_INT32(running, PL080State),
7149ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
7249ab747fSPaolo Bonzini     }
7349ab747fSPaolo Bonzini };
7449ab747fSPaolo Bonzini 
7549ab747fSPaolo Bonzini static const unsigned char pl080_id[] =
7649ab747fSPaolo Bonzini { 0x80, 0x10, 0x04, 0x0a, 0x0d, 0xf0, 0x05, 0xb1 };
7749ab747fSPaolo Bonzini 
7849ab747fSPaolo Bonzini static const unsigned char pl081_id[] =
7949ab747fSPaolo Bonzini { 0x81, 0x10, 0x04, 0x0a, 0x0d, 0xf0, 0x05, 0xb1 };
8049ab747fSPaolo Bonzini 
pl080_update(PL080State * s)81d7ba0a62SAndreas Färber static void pl080_update(PL080State *s)
8249ab747fSPaolo Bonzini {
836d0ed6baSPeter Maydell     bool tclevel = (s->tc_int & s->tc_mask);
846d0ed6baSPeter Maydell     bool errlevel = (s->err_int & s->err_mask);
856d0ed6baSPeter Maydell 
866d0ed6baSPeter Maydell     qemu_set_irq(s->interr, errlevel);
876d0ed6baSPeter Maydell     qemu_set_irq(s->inttc, tclevel);
886d0ed6baSPeter Maydell     qemu_set_irq(s->irq, errlevel || tclevel);
8949ab747fSPaolo Bonzini }
9049ab747fSPaolo Bonzini 
pl080_run(PL080State * s)91d7ba0a62SAndreas Färber static void pl080_run(PL080State *s)
9249ab747fSPaolo Bonzini {
9349ab747fSPaolo Bonzini     int c;
9449ab747fSPaolo Bonzini     int flow;
9549ab747fSPaolo Bonzini     pl080_channel *ch;
9649ab747fSPaolo Bonzini     int swidth;
9749ab747fSPaolo Bonzini     int dwidth;
9849ab747fSPaolo Bonzini     int xsize;
9949ab747fSPaolo Bonzini     int n;
10049ab747fSPaolo Bonzini     int src_id;
10149ab747fSPaolo Bonzini     int dest_id;
10249ab747fSPaolo Bonzini     int size;
10349ab747fSPaolo Bonzini     uint8_t buff[4];
10449ab747fSPaolo Bonzini     uint32_t req;
10549ab747fSPaolo Bonzini 
10649ab747fSPaolo Bonzini     s->tc_mask = 0;
10749ab747fSPaolo Bonzini     for (c = 0; c < s->nchannels; c++) {
10849ab747fSPaolo Bonzini         if (s->chan[c].conf & PL080_CCONF_ITC)
10949ab747fSPaolo Bonzini             s->tc_mask |= 1 << c;
11049ab747fSPaolo Bonzini         if (s->chan[c].conf & PL080_CCONF_IE)
11149ab747fSPaolo Bonzini             s->err_mask |= 1 << c;
11249ab747fSPaolo Bonzini     }
11349ab747fSPaolo Bonzini 
11449ab747fSPaolo Bonzini     if ((s->conf & PL080_CONF_E) == 0)
11549ab747fSPaolo Bonzini         return;
11649ab747fSPaolo Bonzini 
11749ab747fSPaolo Bonzini     /* If we are already in the middle of a DMA operation then indicate that
11849ab747fSPaolo Bonzini        there may be new DMA requests and return immediately.  */
11949ab747fSPaolo Bonzini     if (s->running) {
12049ab747fSPaolo Bonzini         s->running++;
12149ab747fSPaolo Bonzini         return;
12249ab747fSPaolo Bonzini     }
12349ab747fSPaolo Bonzini     s->running = 1;
12449ab747fSPaolo Bonzini     while (s->running) {
12549ab747fSPaolo Bonzini         for (c = 0; c < s->nchannels; c++) {
12649ab747fSPaolo Bonzini             ch = &s->chan[c];
12749ab747fSPaolo Bonzini again:
12849ab747fSPaolo Bonzini             /* Test if thiws channel has any pending DMA requests.  */
12949ab747fSPaolo Bonzini             if ((ch->conf & (PL080_CCONF_H | PL080_CCONF_E))
13049ab747fSPaolo Bonzini                     != PL080_CCONF_E)
13149ab747fSPaolo Bonzini                 continue;
13249ab747fSPaolo Bonzini             flow = (ch->conf >> 11) & 7;
13349ab747fSPaolo Bonzini             if (flow >= 4) {
13449ab747fSPaolo Bonzini                 hw_error(
13549ab747fSPaolo Bonzini                     "pl080_run: Peripheral flow control not implemented\n");
13649ab747fSPaolo Bonzini             }
13749ab747fSPaolo Bonzini             src_id = (ch->conf >> 1) & 0x1f;
13849ab747fSPaolo Bonzini             dest_id = (ch->conf >> 6) & 0x1f;
13949ab747fSPaolo Bonzini             size = ch->ctrl & 0xfff;
14049ab747fSPaolo Bonzini             req = s->req_single | s->req_burst;
14149ab747fSPaolo Bonzini             switch (flow) {
14249ab747fSPaolo Bonzini             case 0:
14349ab747fSPaolo Bonzini                 break;
14449ab747fSPaolo Bonzini             case 1:
14549ab747fSPaolo Bonzini                 if ((req & (1u << dest_id)) == 0)
14649ab747fSPaolo Bonzini                     size = 0;
14749ab747fSPaolo Bonzini                 break;
14849ab747fSPaolo Bonzini             case 2:
14949ab747fSPaolo Bonzini                 if ((req & (1u << src_id)) == 0)
15049ab747fSPaolo Bonzini                     size = 0;
15149ab747fSPaolo Bonzini                 break;
15249ab747fSPaolo Bonzini             case 3:
15349ab747fSPaolo Bonzini                 if ((req & (1u << src_id)) == 0
15449ab747fSPaolo Bonzini                         || (req & (1u << dest_id)) == 0)
15549ab747fSPaolo Bonzini                     size = 0;
15649ab747fSPaolo Bonzini                 break;
15749ab747fSPaolo Bonzini             }
15849ab747fSPaolo Bonzini             if (!size)
15949ab747fSPaolo Bonzini                 continue;
16049ab747fSPaolo Bonzini 
16149ab747fSPaolo Bonzini             /* Transfer one element.  */
16249ab747fSPaolo Bonzini             /* ??? Should transfer multiple elements for a burst request.  */
16349ab747fSPaolo Bonzini             /* ??? Unclear what the proper behavior is when source and
16449ab747fSPaolo Bonzini                destination widths are different.  */
16549ab747fSPaolo Bonzini             swidth = 1 << ((ch->ctrl >> 18) & 7);
16649ab747fSPaolo Bonzini             dwidth = 1 << ((ch->ctrl >> 21) & 7);
16749ab747fSPaolo Bonzini             for (n = 0; n < dwidth; n+= swidth) {
168112a829fSPeter Maydell                 address_space_read(&s->downstream_as, ch->src,
169112a829fSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, buff + n, swidth);
17049ab747fSPaolo Bonzini                 if (ch->ctrl & PL080_CCTRL_SI)
17149ab747fSPaolo Bonzini                     ch->src += swidth;
17249ab747fSPaolo Bonzini             }
17349ab747fSPaolo Bonzini             xsize = (dwidth < swidth) ? swidth : dwidth;
17449ab747fSPaolo Bonzini             /* ??? This may pad the value incorrectly for dwidth < 32.  */
17549ab747fSPaolo Bonzini             for (n = 0; n < xsize; n += dwidth) {
176112a829fSPeter Maydell                 address_space_write(&s->downstream_as, ch->dest + n,
177112a829fSPeter Maydell                                     MEMTXATTRS_UNSPECIFIED, buff + n, dwidth);
17849ab747fSPaolo Bonzini                 if (ch->ctrl & PL080_CCTRL_DI)
17949ab747fSPaolo Bonzini                     ch->dest += swidth;
18049ab747fSPaolo Bonzini             }
18149ab747fSPaolo Bonzini 
18249ab747fSPaolo Bonzini             size--;
18349ab747fSPaolo Bonzini             ch->ctrl = (ch->ctrl & 0xfffff000) | size;
18449ab747fSPaolo Bonzini             if (size == 0) {
18549ab747fSPaolo Bonzini                 /* Transfer complete.  */
18649ab747fSPaolo Bonzini                 if (ch->lli) {
187112a829fSPeter Maydell                     ch->src = address_space_ldl_le(&s->downstream_as,
18842874d3aSPeter Maydell                                                    ch->lli,
18942874d3aSPeter Maydell                                                    MEMTXATTRS_UNSPECIFIED,
19042874d3aSPeter Maydell                                                    NULL);
191112a829fSPeter Maydell                     ch->dest = address_space_ldl_le(&s->downstream_as,
19242874d3aSPeter Maydell                                                     ch->lli + 4,
19342874d3aSPeter Maydell                                                     MEMTXATTRS_UNSPECIFIED,
19442874d3aSPeter Maydell                                                     NULL);
195112a829fSPeter Maydell                     ch->ctrl = address_space_ldl_le(&s->downstream_as,
19642874d3aSPeter Maydell                                                     ch->lli + 12,
19742874d3aSPeter Maydell                                                     MEMTXATTRS_UNSPECIFIED,
19842874d3aSPeter Maydell                                                     NULL);
199112a829fSPeter Maydell                     ch->lli = address_space_ldl_le(&s->downstream_as,
20042874d3aSPeter Maydell                                                    ch->lli + 8,
20142874d3aSPeter Maydell                                                    MEMTXATTRS_UNSPECIFIED,
20242874d3aSPeter Maydell                                                    NULL);
20349ab747fSPaolo Bonzini                 } else {
20449ab747fSPaolo Bonzini                     ch->conf &= ~PL080_CCONF_E;
20549ab747fSPaolo Bonzini                 }
20649ab747fSPaolo Bonzini                 if (ch->ctrl & PL080_CCTRL_I) {
20749ab747fSPaolo Bonzini                     s->tc_int |= 1 << c;
20849ab747fSPaolo Bonzini                 }
20949ab747fSPaolo Bonzini             }
21049ab747fSPaolo Bonzini             goto again;
21149ab747fSPaolo Bonzini         }
21249ab747fSPaolo Bonzini         if (--s->running)
21349ab747fSPaolo Bonzini             s->running = 1;
21449ab747fSPaolo Bonzini     }
21549ab747fSPaolo Bonzini }
21649ab747fSPaolo Bonzini 
pl080_read(void * opaque,hwaddr offset,unsigned size)21749ab747fSPaolo Bonzini static uint64_t pl080_read(void *opaque, hwaddr offset,
21849ab747fSPaolo Bonzini                            unsigned size)
21949ab747fSPaolo Bonzini {
220d7ba0a62SAndreas Färber     PL080State *s = (PL080State *)opaque;
22149ab747fSPaolo Bonzini     uint32_t i;
22249ab747fSPaolo Bonzini     uint32_t mask;
22349ab747fSPaolo Bonzini 
22449ab747fSPaolo Bonzini     if (offset >= 0xfe0 && offset < 0x1000) {
22549ab747fSPaolo Bonzini         if (s->nchannels == 8) {
22649ab747fSPaolo Bonzini             return pl080_id[(offset - 0xfe0) >> 2];
22749ab747fSPaolo Bonzini         } else {
22849ab747fSPaolo Bonzini             return pl081_id[(offset - 0xfe0) >> 2];
22949ab747fSPaolo Bonzini         }
23049ab747fSPaolo Bonzini     }
23149ab747fSPaolo Bonzini     if (offset >= 0x100 && offset < 0x200) {
23249ab747fSPaolo Bonzini         i = (offset & 0xe0) >> 5;
23349ab747fSPaolo Bonzini         if (i >= s->nchannels)
23449ab747fSPaolo Bonzini             goto bad_offset;
235156448abSPeter Maydell         switch ((offset >> 2) & 7) {
23649ab747fSPaolo Bonzini         case 0: /* SrcAddr */
23749ab747fSPaolo Bonzini             return s->chan[i].src;
23849ab747fSPaolo Bonzini         case 1: /* DestAddr */
23949ab747fSPaolo Bonzini             return s->chan[i].dest;
24049ab747fSPaolo Bonzini         case 2: /* LLI */
24149ab747fSPaolo Bonzini             return s->chan[i].lli;
24249ab747fSPaolo Bonzini         case 3: /* Control */
24349ab747fSPaolo Bonzini             return s->chan[i].ctrl;
24449ab747fSPaolo Bonzini         case 4: /* Configuration */
24549ab747fSPaolo Bonzini             return s->chan[i].conf;
24649ab747fSPaolo Bonzini         default:
24749ab747fSPaolo Bonzini             goto bad_offset;
24849ab747fSPaolo Bonzini         }
24949ab747fSPaolo Bonzini     }
25049ab747fSPaolo Bonzini     switch (offset >> 2) {
25149ab747fSPaolo Bonzini     case 0: /* IntStatus */
25249ab747fSPaolo Bonzini         return (s->tc_int & s->tc_mask) | (s->err_int & s->err_mask);
25349ab747fSPaolo Bonzini     case 1: /* IntTCStatus */
25449ab747fSPaolo Bonzini         return (s->tc_int & s->tc_mask);
25549ab747fSPaolo Bonzini     case 3: /* IntErrorStatus */
25649ab747fSPaolo Bonzini         return (s->err_int & s->err_mask);
25749ab747fSPaolo Bonzini     case 5: /* RawIntTCStatus */
25849ab747fSPaolo Bonzini         return s->tc_int;
25949ab747fSPaolo Bonzini     case 6: /* RawIntErrorStatus */
26049ab747fSPaolo Bonzini         return s->err_int;
26149ab747fSPaolo Bonzini     case 7: /* EnbldChns */
26249ab747fSPaolo Bonzini         mask = 0;
26349ab747fSPaolo Bonzini         for (i = 0; i < s->nchannels; i++) {
26449ab747fSPaolo Bonzini             if (s->chan[i].conf & PL080_CCONF_E)
26549ab747fSPaolo Bonzini                 mask |= 1 << i;
26649ab747fSPaolo Bonzini         }
26749ab747fSPaolo Bonzini         return mask;
26849ab747fSPaolo Bonzini     case 8: /* SoftBReq */
26949ab747fSPaolo Bonzini     case 9: /* SoftSReq */
27049ab747fSPaolo Bonzini     case 10: /* SoftLBReq */
27149ab747fSPaolo Bonzini     case 11: /* SoftLSReq */
27249ab747fSPaolo Bonzini         /* ??? Implement these. */
27349ab747fSPaolo Bonzini         return 0;
27449ab747fSPaolo Bonzini     case 12: /* Configuration */
27549ab747fSPaolo Bonzini         return s->conf;
27649ab747fSPaolo Bonzini     case 13: /* Sync */
27749ab747fSPaolo Bonzini         return s->sync;
27849ab747fSPaolo Bonzini     default:
27949ab747fSPaolo Bonzini     bad_offset:
28049ab747fSPaolo Bonzini         qemu_log_mask(LOG_GUEST_ERROR,
28149ab747fSPaolo Bonzini                       "pl080_read: Bad offset %x\n", (int)offset);
28249ab747fSPaolo Bonzini         return 0;
28349ab747fSPaolo Bonzini     }
28449ab747fSPaolo Bonzini }
28549ab747fSPaolo Bonzini 
pl080_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)28649ab747fSPaolo Bonzini static void pl080_write(void *opaque, hwaddr offset,
28749ab747fSPaolo Bonzini                         uint64_t value, unsigned size)
28849ab747fSPaolo Bonzini {
289d7ba0a62SAndreas Färber     PL080State *s = (PL080State *)opaque;
29049ab747fSPaolo Bonzini     int i;
29149ab747fSPaolo Bonzini 
29249ab747fSPaolo Bonzini     if (offset >= 0x100 && offset < 0x200) {
29349ab747fSPaolo Bonzini         i = (offset & 0xe0) >> 5;
29449ab747fSPaolo Bonzini         if (i >= s->nchannels)
29549ab747fSPaolo Bonzini             goto bad_offset;
296156448abSPeter Maydell         switch ((offset >> 2) & 7) {
29749ab747fSPaolo Bonzini         case 0: /* SrcAddr */
29849ab747fSPaolo Bonzini             s->chan[i].src = value;
29949ab747fSPaolo Bonzini             break;
30049ab747fSPaolo Bonzini         case 1: /* DestAddr */
30149ab747fSPaolo Bonzini             s->chan[i].dest = value;
30249ab747fSPaolo Bonzini             break;
30349ab747fSPaolo Bonzini         case 2: /* LLI */
30449ab747fSPaolo Bonzini             s->chan[i].lli = value;
30549ab747fSPaolo Bonzini             break;
30649ab747fSPaolo Bonzini         case 3: /* Control */
30749ab747fSPaolo Bonzini             s->chan[i].ctrl = value;
30849ab747fSPaolo Bonzini             break;
30949ab747fSPaolo Bonzini         case 4: /* Configuration */
31049ab747fSPaolo Bonzini             s->chan[i].conf = value;
31149ab747fSPaolo Bonzini             pl080_run(s);
31249ab747fSPaolo Bonzini             break;
31349ab747fSPaolo Bonzini         }
314156448abSPeter Maydell         return;
31549ab747fSPaolo Bonzini     }
31649ab747fSPaolo Bonzini     switch (offset >> 2) {
31749ab747fSPaolo Bonzini     case 2: /* IntTCClear */
31849ab747fSPaolo Bonzini         s->tc_int &= ~value;
31949ab747fSPaolo Bonzini         break;
32049ab747fSPaolo Bonzini     case 4: /* IntErrorClear */
32149ab747fSPaolo Bonzini         s->err_int &= ~value;
32249ab747fSPaolo Bonzini         break;
32349ab747fSPaolo Bonzini     case 8: /* SoftBReq */
32449ab747fSPaolo Bonzini     case 9: /* SoftSReq */
32549ab747fSPaolo Bonzini     case 10: /* SoftLBReq */
32649ab747fSPaolo Bonzini     case 11: /* SoftLSReq */
32749ab747fSPaolo Bonzini         /* ??? Implement these.  */
32849ab747fSPaolo Bonzini         qemu_log_mask(LOG_UNIMP, "pl080_write: Soft DMA not implemented\n");
32949ab747fSPaolo Bonzini         break;
33049ab747fSPaolo Bonzini     case 12: /* Configuration */
33149ab747fSPaolo Bonzini         s->conf = value;
33204bb79d1SThomas Huth         if (s->conf & (PL080_CONF_M1 | PL080_CONF_M2)) {
33349ab747fSPaolo Bonzini             qemu_log_mask(LOG_UNIMP,
33449ab747fSPaolo Bonzini                           "pl080_write: Big-endian DMA not implemented\n");
33549ab747fSPaolo Bonzini         }
33649ab747fSPaolo Bonzini         pl080_run(s);
33749ab747fSPaolo Bonzini         break;
33849ab747fSPaolo Bonzini     case 13: /* Sync */
33949ab747fSPaolo Bonzini         s->sync = value;
34049ab747fSPaolo Bonzini         break;
34149ab747fSPaolo Bonzini     default:
34249ab747fSPaolo Bonzini     bad_offset:
34349ab747fSPaolo Bonzini         qemu_log_mask(LOG_GUEST_ERROR,
34449ab747fSPaolo Bonzini                       "pl080_write: Bad offset %x\n", (int)offset);
34549ab747fSPaolo Bonzini     }
34649ab747fSPaolo Bonzini     pl080_update(s);
34749ab747fSPaolo Bonzini }
34849ab747fSPaolo Bonzini 
34949ab747fSPaolo Bonzini static const MemoryRegionOps pl080_ops = {
35049ab747fSPaolo Bonzini     .read = pl080_read,
35149ab747fSPaolo Bonzini     .write = pl080_write,
35249ab747fSPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
35349ab747fSPaolo Bonzini };
35449ab747fSPaolo Bonzini 
pl080_reset(DeviceState * dev)355c193304dSPeter Maydell static void pl080_reset(DeviceState *dev)
356c193304dSPeter Maydell {
357c193304dSPeter Maydell     PL080State *s = PL080(dev);
358c193304dSPeter Maydell     int i;
359c193304dSPeter Maydell 
360c193304dSPeter Maydell     s->tc_int = 0;
361c193304dSPeter Maydell     s->tc_mask = 0;
362c193304dSPeter Maydell     s->err_int = 0;
363c193304dSPeter Maydell     s->err_mask = 0;
364c193304dSPeter Maydell     s->conf = 0;
365c193304dSPeter Maydell     s->sync = 0;
366c193304dSPeter Maydell     s->req_single = 0;
367c193304dSPeter Maydell     s->req_burst = 0;
368c193304dSPeter Maydell     s->running = 0;
369c193304dSPeter Maydell 
370c193304dSPeter Maydell     for (i = 0; i < s->nchannels; i++) {
371c193304dSPeter Maydell         s->chan[i].src = 0;
372c193304dSPeter Maydell         s->chan[i].dest = 0;
373c193304dSPeter Maydell         s->chan[i].lli = 0;
374c193304dSPeter Maydell         s->chan[i].ctrl = 0;
375c193304dSPeter Maydell         s->chan[i].conf = 0;
376c193304dSPeter Maydell     }
377c193304dSPeter Maydell }
378c193304dSPeter Maydell 
pl080_init(Object * obj)3794f800554SAndreas Färber static void pl080_init(Object *obj)
38049ab747fSPaolo Bonzini {
3814f800554SAndreas Färber     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
3824f800554SAndreas Färber     PL080State *s = PL080(obj);
38349ab747fSPaolo Bonzini 
3843eadad55SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &pl080_ops, s, "pl080", 0x1000);
3854f800554SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
3864f800554SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3876d0ed6baSPeter Maydell     sysbus_init_irq(sbd, &s->interr);
3886d0ed6baSPeter Maydell     sysbus_init_irq(sbd, &s->inttc);
3894f800554SAndreas Färber     s->nchannels = 8;
39049ab747fSPaolo Bonzini }
39149ab747fSPaolo Bonzini 
pl080_realize(DeviceState * dev,Error ** errp)392112a829fSPeter Maydell static void pl080_realize(DeviceState *dev, Error **errp)
393112a829fSPeter Maydell {
394112a829fSPeter Maydell     PL080State *s = PL080(dev);
395112a829fSPeter Maydell 
396112a829fSPeter Maydell     if (!s->downstream) {
397112a829fSPeter Maydell         error_setg(errp, "PL080 'downstream' link not set");
398112a829fSPeter Maydell         return;
399112a829fSPeter Maydell     }
400112a829fSPeter Maydell 
401112a829fSPeter Maydell     address_space_init(&s->downstream_as, s->downstream, "pl080-downstream");
402112a829fSPeter Maydell }
403112a829fSPeter Maydell 
pl081_init(Object * obj)4044f800554SAndreas Färber static void pl081_init(Object *obj)
40549ab747fSPaolo Bonzini {
4064f800554SAndreas Färber     PL080State *s = PL080(obj);
4074f800554SAndreas Färber 
4084f800554SAndreas Färber     s->nchannels = 2;
40949ab747fSPaolo Bonzini }
41049ab747fSPaolo Bonzini 
411112a829fSPeter Maydell static Property pl080_properties[] = {
412112a829fSPeter Maydell     DEFINE_PROP_LINK("downstream", PL080State, downstream,
413112a829fSPeter Maydell                      TYPE_MEMORY_REGION, MemoryRegion *),
414112a829fSPeter Maydell     DEFINE_PROP_END_OF_LIST(),
415112a829fSPeter Maydell };
416112a829fSPeter Maydell 
pl080_class_init(ObjectClass * oc,void * data)4174f800554SAndreas Färber static void pl080_class_init(ObjectClass *oc, void *data)
41849ab747fSPaolo Bonzini {
4194f800554SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
42049ab747fSPaolo Bonzini 
42149ab747fSPaolo Bonzini     dc->vmsd = &vmstate_pl080;
422112a829fSPeter Maydell     dc->realize = pl080_realize;
4234f67d30bSMarc-André Lureau     device_class_set_props(dc, pl080_properties);
424*e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, pl080_reset);
42549ab747fSPaolo Bonzini }
42649ab747fSPaolo Bonzini 
42749ab747fSPaolo Bonzini static const TypeInfo pl080_info = {
4284f800554SAndreas Färber     .name          = TYPE_PL080,
42949ab747fSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
430d7ba0a62SAndreas Färber     .instance_size = sizeof(PL080State),
4314f800554SAndreas Färber     .instance_init = pl080_init,
43249ab747fSPaolo Bonzini     .class_init    = pl080_class_init,
43349ab747fSPaolo Bonzini };
43449ab747fSPaolo Bonzini 
43549ab747fSPaolo Bonzini static const TypeInfo pl081_info = {
436aa74e355SPeter Maydell     .name          = TYPE_PL081,
4374f800554SAndreas Färber     .parent        = TYPE_PL080,
4384f800554SAndreas Färber     .instance_init = pl081_init,
43949ab747fSPaolo Bonzini };
44049ab747fSPaolo Bonzini 
44149ab747fSPaolo Bonzini /* The PL080 and PL081 are the same except for the number of channels
44249ab747fSPaolo Bonzini    they implement (8 and 2 respectively).  */
pl080_register_types(void)44349ab747fSPaolo Bonzini static void pl080_register_types(void)
44449ab747fSPaolo Bonzini {
44549ab747fSPaolo Bonzini     type_register_static(&pl080_info);
44649ab747fSPaolo Bonzini     type_register_static(&pl081_info);
44749ab747fSPaolo Bonzini }
44849ab747fSPaolo Bonzini 
44949ab747fSPaolo Bonzini type_init(pl080_register_types)
450