149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini * QEMU VMware-SVGA "chipset".
349ab747fSPaolo Bonzini *
449ab747fSPaolo Bonzini * Copyright (c) 2007 Andrzej Zaborowski <balrog@zabor.org>
549ab747fSPaolo Bonzini *
649ab747fSPaolo Bonzini * Permission is hereby granted, free of charge, to any person obtaining a copy
749ab747fSPaolo Bonzini * of this software and associated documentation files (the "Software"), to deal
849ab747fSPaolo Bonzini * in the Software without restriction, including without limitation the rights
949ab747fSPaolo Bonzini * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1049ab747fSPaolo Bonzini * copies of the Software, and to permit persons to whom the Software is
1149ab747fSPaolo Bonzini * furnished to do so, subject to the following conditions:
1249ab747fSPaolo Bonzini *
1349ab747fSPaolo Bonzini * The above copyright notice and this permission notice shall be included in
1449ab747fSPaolo Bonzini * all copies or substantial portions of the Software.
1549ab747fSPaolo Bonzini *
1649ab747fSPaolo Bonzini * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1749ab747fSPaolo Bonzini * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1849ab747fSPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1949ab747fSPaolo Bonzini * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2049ab747fSPaolo Bonzini * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2149ab747fSPaolo Bonzini * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2249ab747fSPaolo Bonzini * THE SOFTWARE.
2349ab747fSPaolo Bonzini */
240b8fa32fSMarkus Armbruster
2547df5154SPeter Maydell #include "qemu/osdep.h"
260b8fa32fSMarkus Armbruster #include "qemu/module.h"
27f0353b0dSPhilippe Mathieu-Daudé #include "qemu/units.h"
28da34e65cSMarkus Armbruster #include "qapi/error.h"
29aa0fd16dSPhilippe Mathieu-Daudé #include "qemu/log.h"
3049ab747fSPaolo Bonzini #include "hw/loader.h"
31ac86048bSStefan Weil #include "trace.h"
32edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h"
33a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
34d6454270SMarkus Armbruster #include "migration/vmstate.h"
35db1015e9SEduardo Habkost #include "qom/object.h"
3628cf3960SMichael S. Tsirkin #include "ui/console.h"
3749ab747fSPaolo Bonzini
3849ab747fSPaolo Bonzini #undef VERBOSE
3949ab747fSPaolo Bonzini #define HW_RECT_ACCEL
4049ab747fSPaolo Bonzini #define HW_FILL_ACCEL
4149ab747fSPaolo Bonzini #define HW_MOUSE_ACCEL
4249ab747fSPaolo Bonzini
4347b43a1fSPaolo Bonzini #include "vga_int.h"
4449ab747fSPaolo Bonzini
4549ab747fSPaolo Bonzini /* See http://vmware-svga.sf.net/ for some documentation on VMWare SVGA */
4649ab747fSPaolo Bonzini
4749ab747fSPaolo Bonzini struct vmsvga_state_s {
4849ab747fSPaolo Bonzini VGACommonState vga;
4949ab747fSPaolo Bonzini
5049ab747fSPaolo Bonzini int invalidated;
5149ab747fSPaolo Bonzini int enable;
5249ab747fSPaolo Bonzini int config;
5349ab747fSPaolo Bonzini struct {
5449ab747fSPaolo Bonzini int id;
5549ab747fSPaolo Bonzini int x;
5649ab747fSPaolo Bonzini int y;
5749ab747fSPaolo Bonzini int on;
5849ab747fSPaolo Bonzini } cursor;
5949ab747fSPaolo Bonzini
6049ab747fSPaolo Bonzini int index;
6149ab747fSPaolo Bonzini int scratch_size;
6249ab747fSPaolo Bonzini uint32_t *scratch;
6349ab747fSPaolo Bonzini int new_width;
6449ab747fSPaolo Bonzini int new_height;
65eb2f9b02SGerd Hoffmann int new_depth;
6649ab747fSPaolo Bonzini uint32_t guest;
6749ab747fSPaolo Bonzini uint32_t svgaid;
6849ab747fSPaolo Bonzini int syncing;
6949ab747fSPaolo Bonzini
7049ab747fSPaolo Bonzini MemoryRegion fifo_ram;
7149ab747fSPaolo Bonzini uint8_t *fifo_ptr;
7249ab747fSPaolo Bonzini unsigned int fifo_size;
7349ab747fSPaolo Bonzini
7449ab747fSPaolo Bonzini uint32_t *fifo;
757e486f75SGerd Hoffmann uint32_t fifo_min;
767e486f75SGerd Hoffmann uint32_t fifo_max;
777e486f75SGerd Hoffmann uint32_t fifo_next;
787e486f75SGerd Hoffmann uint32_t fifo_stop;
7949ab747fSPaolo Bonzini
8049ab747fSPaolo Bonzini #define REDRAW_FIFO_LEN 512
8149ab747fSPaolo Bonzini struct vmsvga_rect_s {
8249ab747fSPaolo Bonzini int x, y, w, h;
8349ab747fSPaolo Bonzini } redraw_fifo[REDRAW_FIFO_LEN];
8467ae0427SCarwyn Ellis int redraw_fifo_last;
8549ab747fSPaolo Bonzini };
8649ab747fSPaolo Bonzini
8739d45987SPeter Crosthwaite #define TYPE_VMWARE_SVGA "vmware-svga"
8839d45987SPeter Crosthwaite
898110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(struct pci_vmsvga_state_s, VMWARE_SVGA,
908110fa1dSEduardo Habkost TYPE_VMWARE_SVGA)
9139d45987SPeter Crosthwaite
9249ab747fSPaolo Bonzini struct pci_vmsvga_state_s {
93af21c740SAndreas Färber /*< private >*/
94af21c740SAndreas Färber PCIDevice parent_obj;
95af21c740SAndreas Färber /*< public >*/
96af21c740SAndreas Färber
9749ab747fSPaolo Bonzini struct vmsvga_state_s chip;
9849ab747fSPaolo Bonzini MemoryRegion io_bar;
9949ab747fSPaolo Bonzini };
10049ab747fSPaolo Bonzini
10149ab747fSPaolo Bonzini #define SVGA_MAGIC 0x900000UL
10249ab747fSPaolo Bonzini #define SVGA_MAKE_ID(ver) (SVGA_MAGIC << 8 | (ver))
10349ab747fSPaolo Bonzini #define SVGA_ID_0 SVGA_MAKE_ID(0)
10449ab747fSPaolo Bonzini #define SVGA_ID_1 SVGA_MAKE_ID(1)
10549ab747fSPaolo Bonzini #define SVGA_ID_2 SVGA_MAKE_ID(2)
10649ab747fSPaolo Bonzini
10749ab747fSPaolo Bonzini #define SVGA_LEGACY_BASE_PORT 0x4560
10849ab747fSPaolo Bonzini #define SVGA_INDEX_PORT 0x0
10949ab747fSPaolo Bonzini #define SVGA_VALUE_PORT 0x1
11049ab747fSPaolo Bonzini #define SVGA_BIOS_PORT 0x2
11149ab747fSPaolo Bonzini
11249ab747fSPaolo Bonzini #define SVGA_VERSION_2
11349ab747fSPaolo Bonzini
11449ab747fSPaolo Bonzini #ifdef SVGA_VERSION_2
11549ab747fSPaolo Bonzini # define SVGA_ID SVGA_ID_2
11649ab747fSPaolo Bonzini # define SVGA_IO_BASE SVGA_LEGACY_BASE_PORT
11749ab747fSPaolo Bonzini # define SVGA_IO_MUL 1
11849ab747fSPaolo Bonzini # define SVGA_FIFO_SIZE 0x10000
11949ab747fSPaolo Bonzini # define SVGA_PCI_DEVICE_ID PCI_DEVICE_ID_VMWARE_SVGA2
12049ab747fSPaolo Bonzini #else
12149ab747fSPaolo Bonzini # define SVGA_ID SVGA_ID_1
12249ab747fSPaolo Bonzini # define SVGA_IO_BASE SVGA_LEGACY_BASE_PORT
12349ab747fSPaolo Bonzini # define SVGA_IO_MUL 4
12449ab747fSPaolo Bonzini # define SVGA_FIFO_SIZE 0x10000
12549ab747fSPaolo Bonzini # define SVGA_PCI_DEVICE_ID PCI_DEVICE_ID_VMWARE_SVGA
12649ab747fSPaolo Bonzini #endif
12749ab747fSPaolo Bonzini
12849ab747fSPaolo Bonzini enum {
12949ab747fSPaolo Bonzini /* ID 0, 1 and 2 registers */
13049ab747fSPaolo Bonzini SVGA_REG_ID = 0,
13149ab747fSPaolo Bonzini SVGA_REG_ENABLE = 1,
13249ab747fSPaolo Bonzini SVGA_REG_WIDTH = 2,
13349ab747fSPaolo Bonzini SVGA_REG_HEIGHT = 3,
13449ab747fSPaolo Bonzini SVGA_REG_MAX_WIDTH = 4,
13549ab747fSPaolo Bonzini SVGA_REG_MAX_HEIGHT = 5,
13649ab747fSPaolo Bonzini SVGA_REG_DEPTH = 6,
13749ab747fSPaolo Bonzini SVGA_REG_BITS_PER_PIXEL = 7, /* Current bpp in the guest */
13849ab747fSPaolo Bonzini SVGA_REG_PSEUDOCOLOR = 8,
13949ab747fSPaolo Bonzini SVGA_REG_RED_MASK = 9,
14049ab747fSPaolo Bonzini SVGA_REG_GREEN_MASK = 10,
14149ab747fSPaolo Bonzini SVGA_REG_BLUE_MASK = 11,
14249ab747fSPaolo Bonzini SVGA_REG_BYTES_PER_LINE = 12,
14349ab747fSPaolo Bonzini SVGA_REG_FB_START = 13,
14449ab747fSPaolo Bonzini SVGA_REG_FB_OFFSET = 14,
14549ab747fSPaolo Bonzini SVGA_REG_VRAM_SIZE = 15,
14649ab747fSPaolo Bonzini SVGA_REG_FB_SIZE = 16,
14749ab747fSPaolo Bonzini
14849ab747fSPaolo Bonzini /* ID 1 and 2 registers */
14949ab747fSPaolo Bonzini SVGA_REG_CAPABILITIES = 17,
15049ab747fSPaolo Bonzini SVGA_REG_MEM_START = 18, /* Memory for command FIFO */
15149ab747fSPaolo Bonzini SVGA_REG_MEM_SIZE = 19,
15249ab747fSPaolo Bonzini SVGA_REG_CONFIG_DONE = 20, /* Set when memory area configured */
15349ab747fSPaolo Bonzini SVGA_REG_SYNC = 21, /* Write to force synchronization */
15449ab747fSPaolo Bonzini SVGA_REG_BUSY = 22, /* Read to check if sync is done */
15549ab747fSPaolo Bonzini SVGA_REG_GUEST_ID = 23, /* Set guest OS identifier */
15649ab747fSPaolo Bonzini SVGA_REG_CURSOR_ID = 24, /* ID of cursor */
15749ab747fSPaolo Bonzini SVGA_REG_CURSOR_X = 25, /* Set cursor X position */
15849ab747fSPaolo Bonzini SVGA_REG_CURSOR_Y = 26, /* Set cursor Y position */
15949ab747fSPaolo Bonzini SVGA_REG_CURSOR_ON = 27, /* Turn cursor on/off */
16049ab747fSPaolo Bonzini SVGA_REG_HOST_BITS_PER_PIXEL = 28, /* Current bpp in the host */
16149ab747fSPaolo Bonzini SVGA_REG_SCRATCH_SIZE = 29, /* Number of scratch registers */
16249ab747fSPaolo Bonzini SVGA_REG_MEM_REGS = 30, /* Number of FIFO registers */
16349ab747fSPaolo Bonzini SVGA_REG_NUM_DISPLAYS = 31, /* Number of guest displays */
16449ab747fSPaolo Bonzini SVGA_REG_PITCHLOCK = 32, /* Fixed pitch for all modes */
16549ab747fSPaolo Bonzini
16649ab747fSPaolo Bonzini SVGA_PALETTE_BASE = 1024, /* Base of SVGA color map */
16749ab747fSPaolo Bonzini SVGA_PALETTE_END = SVGA_PALETTE_BASE + 767,
16849ab747fSPaolo Bonzini SVGA_SCRATCH_BASE = SVGA_PALETTE_BASE + 768,
16949ab747fSPaolo Bonzini };
17049ab747fSPaolo Bonzini
17149ab747fSPaolo Bonzini #define SVGA_CAP_NONE 0
17249ab747fSPaolo Bonzini #define SVGA_CAP_RECT_FILL (1 << 0)
17349ab747fSPaolo Bonzini #define SVGA_CAP_RECT_COPY (1 << 1)
17449ab747fSPaolo Bonzini #define SVGA_CAP_RECT_PAT_FILL (1 << 2)
17549ab747fSPaolo Bonzini #define SVGA_CAP_LEGACY_OFFSCREEN (1 << 3)
17649ab747fSPaolo Bonzini #define SVGA_CAP_RASTER_OP (1 << 4)
17749ab747fSPaolo Bonzini #define SVGA_CAP_CURSOR (1 << 5)
17849ab747fSPaolo Bonzini #define SVGA_CAP_CURSOR_BYPASS (1 << 6)
17949ab747fSPaolo Bonzini #define SVGA_CAP_CURSOR_BYPASS_2 (1 << 7)
18049ab747fSPaolo Bonzini #define SVGA_CAP_8BIT_EMULATION (1 << 8)
18149ab747fSPaolo Bonzini #define SVGA_CAP_ALPHA_CURSOR (1 << 9)
18249ab747fSPaolo Bonzini #define SVGA_CAP_GLYPH (1 << 10)
18349ab747fSPaolo Bonzini #define SVGA_CAP_GLYPH_CLIPPING (1 << 11)
18449ab747fSPaolo Bonzini #define SVGA_CAP_OFFSCREEN_1 (1 << 12)
18549ab747fSPaolo Bonzini #define SVGA_CAP_ALPHA_BLEND (1 << 13)
18649ab747fSPaolo Bonzini #define SVGA_CAP_3D (1 << 14)
18749ab747fSPaolo Bonzini #define SVGA_CAP_EXTENDED_FIFO (1 << 15)
18849ab747fSPaolo Bonzini #define SVGA_CAP_MULTIMON (1 << 16)
18949ab747fSPaolo Bonzini #define SVGA_CAP_PITCHLOCK (1 << 17)
19049ab747fSPaolo Bonzini
19149ab747fSPaolo Bonzini /*
19249ab747fSPaolo Bonzini * FIFO offsets (seen as an array of 32-bit words)
19349ab747fSPaolo Bonzini */
19449ab747fSPaolo Bonzini enum {
19549ab747fSPaolo Bonzini /*
19649ab747fSPaolo Bonzini * The original defined FIFO offsets
19749ab747fSPaolo Bonzini */
19849ab747fSPaolo Bonzini SVGA_FIFO_MIN = 0,
19949ab747fSPaolo Bonzini SVGA_FIFO_MAX, /* The distance from MIN to MAX must be at least 10K */
2007e486f75SGerd Hoffmann SVGA_FIFO_NEXT,
20149ab747fSPaolo Bonzini SVGA_FIFO_STOP,
20249ab747fSPaolo Bonzini
20349ab747fSPaolo Bonzini /*
20449ab747fSPaolo Bonzini * Additional offsets added as of SVGA_CAP_EXTENDED_FIFO
20549ab747fSPaolo Bonzini */
20649ab747fSPaolo Bonzini SVGA_FIFO_CAPABILITIES = 4,
20749ab747fSPaolo Bonzini SVGA_FIFO_FLAGS,
20849ab747fSPaolo Bonzini SVGA_FIFO_FENCE,
20949ab747fSPaolo Bonzini SVGA_FIFO_3D_HWVERSION,
21049ab747fSPaolo Bonzini SVGA_FIFO_PITCHLOCK,
21149ab747fSPaolo Bonzini };
21249ab747fSPaolo Bonzini
21349ab747fSPaolo Bonzini #define SVGA_FIFO_CAP_NONE 0
21449ab747fSPaolo Bonzini #define SVGA_FIFO_CAP_FENCE (1 << 0)
21549ab747fSPaolo Bonzini #define SVGA_FIFO_CAP_ACCELFRONT (1 << 1)
21649ab747fSPaolo Bonzini #define SVGA_FIFO_CAP_PITCHLOCK (1 << 2)
21749ab747fSPaolo Bonzini
21849ab747fSPaolo Bonzini #define SVGA_FIFO_FLAG_NONE 0
21949ab747fSPaolo Bonzini #define SVGA_FIFO_FLAG_ACCELFRONT (1 << 0)
22049ab747fSPaolo Bonzini
22149ab747fSPaolo Bonzini /* These values can probably be changed arbitrarily. */
22249ab747fSPaolo Bonzini #define SVGA_SCRATCH_SIZE 0x8000
22315b08119SPeter Maydell #define SVGA_MAX_WIDTH 2368
22449ab747fSPaolo Bonzini #define SVGA_MAX_HEIGHT 1770
22549ab747fSPaolo Bonzini
22649ab747fSPaolo Bonzini #ifdef VERBOSE
22749ab747fSPaolo Bonzini # define GUEST_OS_BASE 0x5001
22849ab747fSPaolo Bonzini static const char *vmsvga_guest_id[] = {
22949ab747fSPaolo Bonzini [0x00] = "Dos",
23049ab747fSPaolo Bonzini [0x01] = "Windows 3.1",
23149ab747fSPaolo Bonzini [0x02] = "Windows 95",
23249ab747fSPaolo Bonzini [0x03] = "Windows 98",
23349ab747fSPaolo Bonzini [0x04] = "Windows ME",
23449ab747fSPaolo Bonzini [0x05] = "Windows NT",
23549ab747fSPaolo Bonzini [0x06] = "Windows 2000",
23649ab747fSPaolo Bonzini [0x07] = "Linux",
23749ab747fSPaolo Bonzini [0x08] = "OS/2",
23849ab747fSPaolo Bonzini [0x09] = "an unknown OS",
23949ab747fSPaolo Bonzini [0x0a] = "BSD",
24049ab747fSPaolo Bonzini [0x0b] = "Whistler",
24149ab747fSPaolo Bonzini [0x0c] = "an unknown OS",
24249ab747fSPaolo Bonzini [0x0d] = "an unknown OS",
24349ab747fSPaolo Bonzini [0x0e] = "an unknown OS",
24449ab747fSPaolo Bonzini [0x0f] = "an unknown OS",
24549ab747fSPaolo Bonzini [0x10] = "an unknown OS",
24649ab747fSPaolo Bonzini [0x11] = "an unknown OS",
24749ab747fSPaolo Bonzini [0x12] = "an unknown OS",
24849ab747fSPaolo Bonzini [0x13] = "an unknown OS",
24949ab747fSPaolo Bonzini [0x14] = "an unknown OS",
25049ab747fSPaolo Bonzini [0x15] = "Windows 2003",
25149ab747fSPaolo Bonzini };
25249ab747fSPaolo Bonzini #endif
25349ab747fSPaolo Bonzini
25449ab747fSPaolo Bonzini enum {
25549ab747fSPaolo Bonzini SVGA_CMD_INVALID_CMD = 0,
25649ab747fSPaolo Bonzini SVGA_CMD_UPDATE = 1,
25749ab747fSPaolo Bonzini SVGA_CMD_RECT_FILL = 2,
25849ab747fSPaolo Bonzini SVGA_CMD_RECT_COPY = 3,
25949ab747fSPaolo Bonzini SVGA_CMD_DEFINE_BITMAP = 4,
26049ab747fSPaolo Bonzini SVGA_CMD_DEFINE_BITMAP_SCANLINE = 5,
26149ab747fSPaolo Bonzini SVGA_CMD_DEFINE_PIXMAP = 6,
26249ab747fSPaolo Bonzini SVGA_CMD_DEFINE_PIXMAP_SCANLINE = 7,
26349ab747fSPaolo Bonzini SVGA_CMD_RECT_BITMAP_FILL = 8,
26449ab747fSPaolo Bonzini SVGA_CMD_RECT_PIXMAP_FILL = 9,
26549ab747fSPaolo Bonzini SVGA_CMD_RECT_BITMAP_COPY = 10,
26649ab747fSPaolo Bonzini SVGA_CMD_RECT_PIXMAP_COPY = 11,
26749ab747fSPaolo Bonzini SVGA_CMD_FREE_OBJECT = 12,
26849ab747fSPaolo Bonzini SVGA_CMD_RECT_ROP_FILL = 13,
26949ab747fSPaolo Bonzini SVGA_CMD_RECT_ROP_COPY = 14,
27049ab747fSPaolo Bonzini SVGA_CMD_RECT_ROP_BITMAP_FILL = 15,
27149ab747fSPaolo Bonzini SVGA_CMD_RECT_ROP_PIXMAP_FILL = 16,
27249ab747fSPaolo Bonzini SVGA_CMD_RECT_ROP_BITMAP_COPY = 17,
27349ab747fSPaolo Bonzini SVGA_CMD_RECT_ROP_PIXMAP_COPY = 18,
27449ab747fSPaolo Bonzini SVGA_CMD_DEFINE_CURSOR = 19,
27549ab747fSPaolo Bonzini SVGA_CMD_DISPLAY_CURSOR = 20,
27649ab747fSPaolo Bonzini SVGA_CMD_MOVE_CURSOR = 21,
27749ab747fSPaolo Bonzini SVGA_CMD_DEFINE_ALPHA_CURSOR = 22,
27849ab747fSPaolo Bonzini SVGA_CMD_DRAW_GLYPH = 23,
27949ab747fSPaolo Bonzini SVGA_CMD_DRAW_GLYPH_CLIPPED = 24,
28049ab747fSPaolo Bonzini SVGA_CMD_UPDATE_VERBOSE = 25,
28149ab747fSPaolo Bonzini SVGA_CMD_SURFACE_FILL = 26,
28249ab747fSPaolo Bonzini SVGA_CMD_SURFACE_COPY = 27,
28349ab747fSPaolo Bonzini SVGA_CMD_SURFACE_ALPHA_BLEND = 28,
28449ab747fSPaolo Bonzini SVGA_CMD_FRONT_ROP_FILL = 29,
28549ab747fSPaolo Bonzini SVGA_CMD_FENCE = 30,
28649ab747fSPaolo Bonzini };
28749ab747fSPaolo Bonzini
28849ab747fSPaolo Bonzini /* Legal values for the SVGA_REG_CURSOR_ON register in cursor bypass mode */
28949ab747fSPaolo Bonzini enum {
29049ab747fSPaolo Bonzini SVGA_CURSOR_ON_HIDE = 0,
29149ab747fSPaolo Bonzini SVGA_CURSOR_ON_SHOW = 1,
29249ab747fSPaolo Bonzini SVGA_CURSOR_ON_REMOVE_FROM_FB = 2,
29349ab747fSPaolo Bonzini SVGA_CURSOR_ON_RESTORE_TO_FB = 3,
29449ab747fSPaolo Bonzini };
29549ab747fSPaolo Bonzini
vmsvga_verify_rect(DisplaySurface * surface,const char * name,int x,int y,int w,int h)29607258900SGerd Hoffmann static inline bool vmsvga_verify_rect(DisplaySurface *surface,
29707258900SGerd Hoffmann const char *name,
29807258900SGerd Hoffmann int x, int y, int w, int h)
29907258900SGerd Hoffmann {
30007258900SGerd Hoffmann if (x < 0) {
30102218aedSCarwyn Ellis trace_vmware_verify_rect_less_than_zero(name, "x", x);
30207258900SGerd Hoffmann return false;
30307258900SGerd Hoffmann }
30407258900SGerd Hoffmann if (x > SVGA_MAX_WIDTH) {
30502218aedSCarwyn Ellis trace_vmware_verify_rect_greater_than_bound(name, "x", SVGA_MAX_WIDTH,
30602218aedSCarwyn Ellis x);
30707258900SGerd Hoffmann return false;
30807258900SGerd Hoffmann }
30907258900SGerd Hoffmann if (w < 0) {
31002218aedSCarwyn Ellis trace_vmware_verify_rect_less_than_zero(name, "w", w);
31107258900SGerd Hoffmann return false;
31207258900SGerd Hoffmann }
31307258900SGerd Hoffmann if (w > SVGA_MAX_WIDTH) {
31402218aedSCarwyn Ellis trace_vmware_verify_rect_greater_than_bound(name, "w", SVGA_MAX_WIDTH,
31502218aedSCarwyn Ellis w);
31607258900SGerd Hoffmann return false;
31707258900SGerd Hoffmann }
31807258900SGerd Hoffmann if (x + w > surface_width(surface)) {
31902218aedSCarwyn Ellis trace_vmware_verify_rect_surface_bound_exceeded(name, "width",
32002218aedSCarwyn Ellis surface_width(surface),
32102218aedSCarwyn Ellis "x", x, "w", w);
32207258900SGerd Hoffmann return false;
32307258900SGerd Hoffmann }
32407258900SGerd Hoffmann
32507258900SGerd Hoffmann if (y < 0) {
32602218aedSCarwyn Ellis trace_vmware_verify_rect_less_than_zero(name, "y", y);
32707258900SGerd Hoffmann return false;
32807258900SGerd Hoffmann }
32907258900SGerd Hoffmann if (y > SVGA_MAX_HEIGHT) {
33002218aedSCarwyn Ellis trace_vmware_verify_rect_greater_than_bound(name, "y", SVGA_MAX_HEIGHT,
33102218aedSCarwyn Ellis y);
33207258900SGerd Hoffmann return false;
33307258900SGerd Hoffmann }
33407258900SGerd Hoffmann if (h < 0) {
33502218aedSCarwyn Ellis trace_vmware_verify_rect_less_than_zero(name, "h", h);
33607258900SGerd Hoffmann return false;
33707258900SGerd Hoffmann }
33807258900SGerd Hoffmann if (h > SVGA_MAX_HEIGHT) {
3394c7ae73cSAlexandra Diupina trace_vmware_verify_rect_greater_than_bound(name, "h", SVGA_MAX_HEIGHT,
3404c7ae73cSAlexandra Diupina h);
34107258900SGerd Hoffmann return false;
34207258900SGerd Hoffmann }
34307258900SGerd Hoffmann if (y + h > surface_height(surface)) {
34402218aedSCarwyn Ellis trace_vmware_verify_rect_surface_bound_exceeded(name, "height",
34502218aedSCarwyn Ellis surface_height(surface),
34602218aedSCarwyn Ellis "y", y, "h", h);
34707258900SGerd Hoffmann return false;
34807258900SGerd Hoffmann }
34907258900SGerd Hoffmann
35007258900SGerd Hoffmann return true;
35107258900SGerd Hoffmann }
35207258900SGerd Hoffmann
vmsvga_update_rect(struct vmsvga_state_s * s,int x,int y,int w,int h)35349ab747fSPaolo Bonzini static inline void vmsvga_update_rect(struct vmsvga_state_s *s,
35449ab747fSPaolo Bonzini int x, int y, int w, int h)
35549ab747fSPaolo Bonzini {
35649ab747fSPaolo Bonzini DisplaySurface *surface = qemu_console_surface(s->vga.con);
35749ab747fSPaolo Bonzini int line;
35849ab747fSPaolo Bonzini int bypl;
35949ab747fSPaolo Bonzini int width;
36049ab747fSPaolo Bonzini int start;
36149ab747fSPaolo Bonzini uint8_t *src;
36249ab747fSPaolo Bonzini uint8_t *dst;
36349ab747fSPaolo Bonzini
3641735fe1eSGerd Hoffmann if (!vmsvga_verify_rect(surface, __func__, x, y, w, h)) {
3651735fe1eSGerd Hoffmann /* go for a fullscreen update as fallback */
36649ab747fSPaolo Bonzini x = 0;
36749ab747fSPaolo Bonzini y = 0;
3681735fe1eSGerd Hoffmann w = surface_width(surface);
3691735fe1eSGerd Hoffmann h = surface_height(surface);
37049ab747fSPaolo Bonzini }
37149ab747fSPaolo Bonzini
37249ab747fSPaolo Bonzini bypl = surface_stride(surface);
37349ab747fSPaolo Bonzini width = surface_bytes_per_pixel(surface) * w;
37449ab747fSPaolo Bonzini start = surface_bytes_per_pixel(surface) * x + bypl * y;
37549ab747fSPaolo Bonzini src = s->vga.vram_ptr + start;
37649ab747fSPaolo Bonzini dst = surface_data(surface) + start;
37749ab747fSPaolo Bonzini
37849ab747fSPaolo Bonzini for (line = h; line > 0; line--, src += bypl, dst += bypl) {
37949ab747fSPaolo Bonzini memcpy(dst, src, width);
38049ab747fSPaolo Bonzini }
38149ab747fSPaolo Bonzini dpy_gfx_update(s->vga.con, x, y, w, h);
38249ab747fSPaolo Bonzini }
38349ab747fSPaolo Bonzini
vmsvga_update_rect_flush(struct vmsvga_state_s * s)38449ab747fSPaolo Bonzini static inline void vmsvga_update_rect_flush(struct vmsvga_state_s *s)
38549ab747fSPaolo Bonzini {
38649ab747fSPaolo Bonzini struct vmsvga_rect_s *rect;
38749ab747fSPaolo Bonzini
38849ab747fSPaolo Bonzini if (s->invalidated) {
38967ae0427SCarwyn Ellis s->redraw_fifo_last = 0;
39049ab747fSPaolo Bonzini return;
39149ab747fSPaolo Bonzini }
39249ab747fSPaolo Bonzini /* Overlapping region updates can be optimised out here - if someone
39349ab747fSPaolo Bonzini * knows a smart algorithm to do that, please share. */
39467ae0427SCarwyn Ellis for (int i = 0; i < s->redraw_fifo_last; i++) {
39567ae0427SCarwyn Ellis rect = &s->redraw_fifo[i];
39649ab747fSPaolo Bonzini vmsvga_update_rect(s, rect->x, rect->y, rect->w, rect->h);
39749ab747fSPaolo Bonzini }
39867ae0427SCarwyn Ellis
39967ae0427SCarwyn Ellis s->redraw_fifo_last = 0;
40067ae0427SCarwyn Ellis }
40167ae0427SCarwyn Ellis
vmsvga_update_rect_delayed(struct vmsvga_state_s * s,int x,int y,int w,int h)40267ae0427SCarwyn Ellis static inline void vmsvga_update_rect_delayed(struct vmsvga_state_s *s,
40367ae0427SCarwyn Ellis int x, int y, int w, int h)
40467ae0427SCarwyn Ellis {
40567ae0427SCarwyn Ellis
40667ae0427SCarwyn Ellis if (s->redraw_fifo_last >= REDRAW_FIFO_LEN) {
40767ae0427SCarwyn Ellis trace_vmware_update_rect_delayed_flush();
40867ae0427SCarwyn Ellis vmsvga_update_rect_flush(s);
40967ae0427SCarwyn Ellis }
41067ae0427SCarwyn Ellis
41167ae0427SCarwyn Ellis struct vmsvga_rect_s *rect = &s->redraw_fifo[s->redraw_fifo_last++];
41267ae0427SCarwyn Ellis
41367ae0427SCarwyn Ellis rect->x = x;
41467ae0427SCarwyn Ellis rect->y = y;
41567ae0427SCarwyn Ellis rect->w = w;
41667ae0427SCarwyn Ellis rect->h = h;
41749ab747fSPaolo Bonzini }
41849ab747fSPaolo Bonzini
41949ab747fSPaolo Bonzini #ifdef HW_RECT_ACCEL
vmsvga_copy_rect(struct vmsvga_state_s * s,int x0,int y0,int x1,int y1,int w,int h)42061b41b4cSGerd Hoffmann static inline int vmsvga_copy_rect(struct vmsvga_state_s *s,
42149ab747fSPaolo Bonzini int x0, int y0, int x1, int y1, int w, int h)
42249ab747fSPaolo Bonzini {
42349ab747fSPaolo Bonzini DisplaySurface *surface = qemu_console_surface(s->vga.con);
42449ab747fSPaolo Bonzini uint8_t *vram = s->vga.vram_ptr;
42549ab747fSPaolo Bonzini int bypl = surface_stride(surface);
42649ab747fSPaolo Bonzini int bypp = surface_bytes_per_pixel(surface);
42749ab747fSPaolo Bonzini int width = bypp * w;
42849ab747fSPaolo Bonzini int line = h;
42949ab747fSPaolo Bonzini uint8_t *ptr[2];
43049ab747fSPaolo Bonzini
43161b41b4cSGerd Hoffmann if (!vmsvga_verify_rect(surface, "vmsvga_copy_rect/src", x0, y0, w, h)) {
43261b41b4cSGerd Hoffmann return -1;
43361b41b4cSGerd Hoffmann }
43461b41b4cSGerd Hoffmann if (!vmsvga_verify_rect(surface, "vmsvga_copy_rect/dst", x1, y1, w, h)) {
43561b41b4cSGerd Hoffmann return -1;
43661b41b4cSGerd Hoffmann }
43761b41b4cSGerd Hoffmann
43849ab747fSPaolo Bonzini if (y1 > y0) {
43949ab747fSPaolo Bonzini ptr[0] = vram + bypp * x0 + bypl * (y0 + h - 1);
44049ab747fSPaolo Bonzini ptr[1] = vram + bypp * x1 + bypl * (y1 + h - 1);
44149ab747fSPaolo Bonzini for (; line > 0; line --, ptr[0] -= bypl, ptr[1] -= bypl) {
44249ab747fSPaolo Bonzini memmove(ptr[1], ptr[0], width);
44349ab747fSPaolo Bonzini }
44449ab747fSPaolo Bonzini } else {
44549ab747fSPaolo Bonzini ptr[0] = vram + bypp * x0 + bypl * y0;
44649ab747fSPaolo Bonzini ptr[1] = vram + bypp * x1 + bypl * y1;
44749ab747fSPaolo Bonzini for (; line > 0; line --, ptr[0] += bypl, ptr[1] += bypl) {
44849ab747fSPaolo Bonzini memmove(ptr[1], ptr[0], width);
44949ab747fSPaolo Bonzini }
45049ab747fSPaolo Bonzini }
45149ab747fSPaolo Bonzini
45249ab747fSPaolo Bonzini vmsvga_update_rect_delayed(s, x1, y1, w, h);
45361b41b4cSGerd Hoffmann return 0;
45449ab747fSPaolo Bonzini }
45549ab747fSPaolo Bonzini #endif
45649ab747fSPaolo Bonzini
45749ab747fSPaolo Bonzini #ifdef HW_FILL_ACCEL
vmsvga_fill_rect(struct vmsvga_state_s * s,uint32_t c,int x,int y,int w,int h)458bd9ccd85SGerd Hoffmann static inline int vmsvga_fill_rect(struct vmsvga_state_s *s,
45949ab747fSPaolo Bonzini uint32_t c, int x, int y, int w, int h)
46049ab747fSPaolo Bonzini {
46149ab747fSPaolo Bonzini DisplaySurface *surface = qemu_console_surface(s->vga.con);
46249ab747fSPaolo Bonzini int bypl = surface_stride(surface);
46349ab747fSPaolo Bonzini int width = surface_bytes_per_pixel(surface) * w;
46449ab747fSPaolo Bonzini int line = h;
46549ab747fSPaolo Bonzini int column;
46649ab747fSPaolo Bonzini uint8_t *fst;
46749ab747fSPaolo Bonzini uint8_t *dst;
46849ab747fSPaolo Bonzini uint8_t *src;
46949ab747fSPaolo Bonzini uint8_t col[4];
47049ab747fSPaolo Bonzini
471bd9ccd85SGerd Hoffmann if (!vmsvga_verify_rect(surface, __func__, x, y, w, h)) {
472bd9ccd85SGerd Hoffmann return -1;
473bd9ccd85SGerd Hoffmann }
474bd9ccd85SGerd Hoffmann
47549ab747fSPaolo Bonzini col[0] = c;
47649ab747fSPaolo Bonzini col[1] = c >> 8;
47749ab747fSPaolo Bonzini col[2] = c >> 16;
47849ab747fSPaolo Bonzini col[3] = c >> 24;
47949ab747fSPaolo Bonzini
48049ab747fSPaolo Bonzini fst = s->vga.vram_ptr + surface_bytes_per_pixel(surface) * x + bypl * y;
48149ab747fSPaolo Bonzini
48249ab747fSPaolo Bonzini if (line--) {
48349ab747fSPaolo Bonzini dst = fst;
48449ab747fSPaolo Bonzini src = col;
48549ab747fSPaolo Bonzini for (column = width; column > 0; column--) {
48649ab747fSPaolo Bonzini *(dst++) = *(src++);
48749ab747fSPaolo Bonzini if (src - col == surface_bytes_per_pixel(surface)) {
48849ab747fSPaolo Bonzini src = col;
48949ab747fSPaolo Bonzini }
49049ab747fSPaolo Bonzini }
49149ab747fSPaolo Bonzini dst = fst;
49249ab747fSPaolo Bonzini for (; line > 0; line--) {
49349ab747fSPaolo Bonzini dst += bypl;
49449ab747fSPaolo Bonzini memcpy(dst, fst, width);
49549ab747fSPaolo Bonzini }
49649ab747fSPaolo Bonzini }
49749ab747fSPaolo Bonzini
49849ab747fSPaolo Bonzini vmsvga_update_rect_delayed(s, x, y, w, h);
499bd9ccd85SGerd Hoffmann return 0;
50049ab747fSPaolo Bonzini }
50149ab747fSPaolo Bonzini #endif
50249ab747fSPaolo Bonzini
50349ab747fSPaolo Bonzini struct vmsvga_cursor_definition_s {
5045829b097SGerd Hoffmann uint32_t width;
5055829b097SGerd Hoffmann uint32_t height;
50649ab747fSPaolo Bonzini int id;
5075829b097SGerd Hoffmann uint32_t bpp;
50849ab747fSPaolo Bonzini int hot_x;
50949ab747fSPaolo Bonzini int hot_y;
51049ab747fSPaolo Bonzini uint32_t mask[1024];
51149ab747fSPaolo Bonzini uint32_t image[4096];
51249ab747fSPaolo Bonzini };
51349ab747fSPaolo Bonzini
51449ab747fSPaolo Bonzini #define SVGA_BITMAP_SIZE(w, h) ((((w) + 31) >> 5) * (h))
51549ab747fSPaolo Bonzini #define SVGA_PIXMAP_SIZE(w, h, bpp) (((((w) * (bpp)) + 31) >> 5) * (h))
51649ab747fSPaolo Bonzini
51749ab747fSPaolo Bonzini #ifdef HW_MOUSE_ACCEL
vmsvga_cursor_define(struct vmsvga_state_s * s,struct vmsvga_cursor_definition_s * c)51849ab747fSPaolo Bonzini static inline void vmsvga_cursor_define(struct vmsvga_state_s *s,
51949ab747fSPaolo Bonzini struct vmsvga_cursor_definition_s *c)
52049ab747fSPaolo Bonzini {
52149ab747fSPaolo Bonzini QEMUCursor *qc;
52249ab747fSPaolo Bonzini int i, pixels;
52349ab747fSPaolo Bonzini
52449ab747fSPaolo Bonzini qc = cursor_alloc(c->width, c->height);
525fa892e9aSMauro Matteo Cascella assert(qc != NULL);
526fa892e9aSMauro Matteo Cascella
52749ab747fSPaolo Bonzini qc->hot_x = c->hot_x;
52849ab747fSPaolo Bonzini qc->hot_y = c->hot_y;
52949ab747fSPaolo Bonzini switch (c->bpp) {
53049ab747fSPaolo Bonzini case 1:
53149ab747fSPaolo Bonzini cursor_set_mono(qc, 0xffffff, 0x000000, (void *)c->image,
53249ab747fSPaolo Bonzini 1, (void *)c->mask);
53349ab747fSPaolo Bonzini #ifdef DEBUG
53449ab747fSPaolo Bonzini cursor_print_ascii_art(qc, "vmware/mono");
53549ab747fSPaolo Bonzini #endif
53649ab747fSPaolo Bonzini break;
53749ab747fSPaolo Bonzini case 32:
53849ab747fSPaolo Bonzini /* fill alpha channel from mask, set color to zero */
53949ab747fSPaolo Bonzini cursor_set_mono(qc, 0x000000, 0x000000, (void *)c->mask,
54049ab747fSPaolo Bonzini 1, (void *)c->mask);
54149ab747fSPaolo Bonzini /* add in rgb values */
54249ab747fSPaolo Bonzini pixels = c->width * c->height;
54349ab747fSPaolo Bonzini for (i = 0; i < pixels; i++) {
54449ab747fSPaolo Bonzini qc->data[i] |= c->image[i] & 0xffffff;
54549ab747fSPaolo Bonzini }
54649ab747fSPaolo Bonzini #ifdef DEBUG
54749ab747fSPaolo Bonzini cursor_print_ascii_art(qc, "vmware/32bit");
54849ab747fSPaolo Bonzini #endif
54949ab747fSPaolo Bonzini break;
55049ab747fSPaolo Bonzini default:
55149ab747fSPaolo Bonzini fprintf(stderr, "%s: unhandled bpp %d, using fallback cursor\n",
55249ab747fSPaolo Bonzini __func__, c->bpp);
553f4579e28SMarc-André Lureau cursor_unref(qc);
55449ab747fSPaolo Bonzini qc = cursor_builtin_left_ptr();
55549ab747fSPaolo Bonzini }
55649ab747fSPaolo Bonzini
55749ab747fSPaolo Bonzini dpy_cursor_define(s->vga.con, qc);
558f4579e28SMarc-André Lureau cursor_unref(qc);
55949ab747fSPaolo Bonzini }
56049ab747fSPaolo Bonzini #endif
56149ab747fSPaolo Bonzini
vmsvga_fifo_length(struct vmsvga_state_s * s)56249ab747fSPaolo Bonzini static inline int vmsvga_fifo_length(struct vmsvga_state_s *s)
56349ab747fSPaolo Bonzini {
56449ab747fSPaolo Bonzini int num;
56549ab747fSPaolo Bonzini
56649ab747fSPaolo Bonzini if (!s->config || !s->enable) {
56749ab747fSPaolo Bonzini return 0;
56849ab747fSPaolo Bonzini }
56952136026SGerd Hoffmann
5707e486f75SGerd Hoffmann s->fifo_min = le32_to_cpu(s->fifo[SVGA_FIFO_MIN]);
5717e486f75SGerd Hoffmann s->fifo_max = le32_to_cpu(s->fifo[SVGA_FIFO_MAX]);
5727e486f75SGerd Hoffmann s->fifo_next = le32_to_cpu(s->fifo[SVGA_FIFO_NEXT]);
5737e486f75SGerd Hoffmann s->fifo_stop = le32_to_cpu(s->fifo[SVGA_FIFO_STOP]);
5747e486f75SGerd Hoffmann
57552136026SGerd Hoffmann /* Check range and alignment. */
5767e486f75SGerd Hoffmann if ((s->fifo_min | s->fifo_max | s->fifo_next | s->fifo_stop) & 3) {
57752136026SGerd Hoffmann return 0;
57852136026SGerd Hoffmann }
5797e486f75SGerd Hoffmann if (s->fifo_min < sizeof(uint32_t) * 4) {
58052136026SGerd Hoffmann return 0;
58152136026SGerd Hoffmann }
5827e486f75SGerd Hoffmann if (s->fifo_max > SVGA_FIFO_SIZE ||
5837e486f75SGerd Hoffmann s->fifo_min >= SVGA_FIFO_SIZE ||
5847e486f75SGerd Hoffmann s->fifo_stop >= SVGA_FIFO_SIZE ||
5857e486f75SGerd Hoffmann s->fifo_next >= SVGA_FIFO_SIZE) {
58652136026SGerd Hoffmann return 0;
58752136026SGerd Hoffmann }
588f0353b0dSPhilippe Mathieu-Daudé if (s->fifo_max < s->fifo_min + 10 * KiB) {
58952136026SGerd Hoffmann return 0;
59052136026SGerd Hoffmann }
59152136026SGerd Hoffmann
5927e486f75SGerd Hoffmann num = s->fifo_next - s->fifo_stop;
59349ab747fSPaolo Bonzini if (num < 0) {
5947e486f75SGerd Hoffmann num += s->fifo_max - s->fifo_min;
59549ab747fSPaolo Bonzini }
59649ab747fSPaolo Bonzini return num >> 2;
59749ab747fSPaolo Bonzini }
59849ab747fSPaolo Bonzini
vmsvga_fifo_read_raw(struct vmsvga_state_s * s)59949ab747fSPaolo Bonzini static inline uint32_t vmsvga_fifo_read_raw(struct vmsvga_state_s *s)
60049ab747fSPaolo Bonzini {
6017e486f75SGerd Hoffmann uint32_t cmd = s->fifo[s->fifo_stop >> 2];
60249ab747fSPaolo Bonzini
6037e486f75SGerd Hoffmann s->fifo_stop += 4;
6047e486f75SGerd Hoffmann if (s->fifo_stop >= s->fifo_max) {
6057e486f75SGerd Hoffmann s->fifo_stop = s->fifo_min;
60649ab747fSPaolo Bonzini }
6077e486f75SGerd Hoffmann s->fifo[SVGA_FIFO_STOP] = cpu_to_le32(s->fifo_stop);
60849ab747fSPaolo Bonzini return cmd;
60949ab747fSPaolo Bonzini }
61049ab747fSPaolo Bonzini
vmsvga_fifo_read(struct vmsvga_state_s * s)61149ab747fSPaolo Bonzini static inline uint32_t vmsvga_fifo_read(struct vmsvga_state_s *s)
61249ab747fSPaolo Bonzini {
61349ab747fSPaolo Bonzini return le32_to_cpu(vmsvga_fifo_read_raw(s));
61449ab747fSPaolo Bonzini }
61549ab747fSPaolo Bonzini
vmsvga_fifo_run(struct vmsvga_state_s * s)61649ab747fSPaolo Bonzini static void vmsvga_fifo_run(struct vmsvga_state_s *s)
61749ab747fSPaolo Bonzini {
61849ab747fSPaolo Bonzini uint32_t cmd, colour;
6194e68a0eeSGerd Hoffmann int args, len, maxloop = 1024;
62049ab747fSPaolo Bonzini int x, y, dx, dy, width, height;
62149ab747fSPaolo Bonzini struct vmsvga_cursor_definition_s cursor;
62249ab747fSPaolo Bonzini uint32_t cmd_start;
62349ab747fSPaolo Bonzini
62449ab747fSPaolo Bonzini len = vmsvga_fifo_length(s);
6254e68a0eeSGerd Hoffmann while (len > 0 && --maxloop > 0) {
62649ab747fSPaolo Bonzini /* May need to go back to the start of the command if incomplete */
6277e486f75SGerd Hoffmann cmd_start = s->fifo_stop;
62849ab747fSPaolo Bonzini
62949ab747fSPaolo Bonzini switch (cmd = vmsvga_fifo_read(s)) {
63049ab747fSPaolo Bonzini case SVGA_CMD_UPDATE:
63149ab747fSPaolo Bonzini case SVGA_CMD_UPDATE_VERBOSE:
63249ab747fSPaolo Bonzini len -= 5;
63349ab747fSPaolo Bonzini if (len < 0) {
63449ab747fSPaolo Bonzini goto rewind;
63549ab747fSPaolo Bonzini }
63649ab747fSPaolo Bonzini
63749ab747fSPaolo Bonzini x = vmsvga_fifo_read(s);
63849ab747fSPaolo Bonzini y = vmsvga_fifo_read(s);
63949ab747fSPaolo Bonzini width = vmsvga_fifo_read(s);
64049ab747fSPaolo Bonzini height = vmsvga_fifo_read(s);
64149ab747fSPaolo Bonzini vmsvga_update_rect_delayed(s, x, y, width, height);
64249ab747fSPaolo Bonzini break;
64349ab747fSPaolo Bonzini
64449ab747fSPaolo Bonzini case SVGA_CMD_RECT_FILL:
64549ab747fSPaolo Bonzini len -= 6;
64649ab747fSPaolo Bonzini if (len < 0) {
64749ab747fSPaolo Bonzini goto rewind;
64849ab747fSPaolo Bonzini }
64949ab747fSPaolo Bonzini
65049ab747fSPaolo Bonzini colour = vmsvga_fifo_read(s);
65149ab747fSPaolo Bonzini x = vmsvga_fifo_read(s);
65249ab747fSPaolo Bonzini y = vmsvga_fifo_read(s);
65349ab747fSPaolo Bonzini width = vmsvga_fifo_read(s);
65449ab747fSPaolo Bonzini height = vmsvga_fifo_read(s);
65549ab747fSPaolo Bonzini #ifdef HW_FILL_ACCEL
656bd9ccd85SGerd Hoffmann if (vmsvga_fill_rect(s, colour, x, y, width, height) == 0) {
65749ab747fSPaolo Bonzini break;
658bd9ccd85SGerd Hoffmann }
659bd9ccd85SGerd Hoffmann #endif
66049ab747fSPaolo Bonzini args = 0;
66149ab747fSPaolo Bonzini goto badcmd;
66249ab747fSPaolo Bonzini
66349ab747fSPaolo Bonzini case SVGA_CMD_RECT_COPY:
66449ab747fSPaolo Bonzini len -= 7;
66549ab747fSPaolo Bonzini if (len < 0) {
66649ab747fSPaolo Bonzini goto rewind;
66749ab747fSPaolo Bonzini }
66849ab747fSPaolo Bonzini
66949ab747fSPaolo Bonzini x = vmsvga_fifo_read(s);
67049ab747fSPaolo Bonzini y = vmsvga_fifo_read(s);
67149ab747fSPaolo Bonzini dx = vmsvga_fifo_read(s);
67249ab747fSPaolo Bonzini dy = vmsvga_fifo_read(s);
67349ab747fSPaolo Bonzini width = vmsvga_fifo_read(s);
67449ab747fSPaolo Bonzini height = vmsvga_fifo_read(s);
67549ab747fSPaolo Bonzini #ifdef HW_RECT_ACCEL
67661b41b4cSGerd Hoffmann if (vmsvga_copy_rect(s, x, y, dx, dy, width, height) == 0) {
67749ab747fSPaolo Bonzini break;
67861b41b4cSGerd Hoffmann }
67961b41b4cSGerd Hoffmann #endif
68049ab747fSPaolo Bonzini args = 0;
68149ab747fSPaolo Bonzini goto badcmd;
68249ab747fSPaolo Bonzini
68349ab747fSPaolo Bonzini case SVGA_CMD_DEFINE_CURSOR:
68449ab747fSPaolo Bonzini len -= 8;
68549ab747fSPaolo Bonzini if (len < 0) {
68649ab747fSPaolo Bonzini goto rewind;
68749ab747fSPaolo Bonzini }
68849ab747fSPaolo Bonzini
68949ab747fSPaolo Bonzini cursor.id = vmsvga_fifo_read(s);
69049ab747fSPaolo Bonzini cursor.hot_x = vmsvga_fifo_read(s);
69149ab747fSPaolo Bonzini cursor.hot_y = vmsvga_fifo_read(s);
69249ab747fSPaolo Bonzini cursor.width = x = vmsvga_fifo_read(s);
69349ab747fSPaolo Bonzini cursor.height = y = vmsvga_fifo_read(s);
69449ab747fSPaolo Bonzini vmsvga_fifo_read(s);
69549ab747fSPaolo Bonzini cursor.bpp = vmsvga_fifo_read(s);
69649ab747fSPaolo Bonzini
69749ab747fSPaolo Bonzini args = SVGA_BITMAP_SIZE(x, y) + SVGA_PIXMAP_SIZE(x, y, cursor.bpp);
698167d97a3SPrasad J Pandit if (cursor.width > 256
699167d97a3SPrasad J Pandit || cursor.height > 256
700167d97a3SPrasad J Pandit || cursor.bpp > 32
701cf7040e2SPhilippe Mathieu-Daudé || SVGA_BITMAP_SIZE(x, y) > ARRAY_SIZE(cursor.mask)
702167d97a3SPrasad J Pandit || SVGA_PIXMAP_SIZE(x, y, cursor.bpp)
703cf7040e2SPhilippe Mathieu-Daudé > ARRAY_SIZE(cursor.image)) {
70449ab747fSPaolo Bonzini goto badcmd;
70549ab747fSPaolo Bonzini }
70649ab747fSPaolo Bonzini
70749ab747fSPaolo Bonzini len -= args;
70849ab747fSPaolo Bonzini if (len < 0) {
70949ab747fSPaolo Bonzini goto rewind;
71049ab747fSPaolo Bonzini }
71149ab747fSPaolo Bonzini
71249ab747fSPaolo Bonzini for (args = 0; args < SVGA_BITMAP_SIZE(x, y); args++) {
71349ab747fSPaolo Bonzini cursor.mask[args] = vmsvga_fifo_read_raw(s);
71449ab747fSPaolo Bonzini }
71549ab747fSPaolo Bonzini for (args = 0; args < SVGA_PIXMAP_SIZE(x, y, cursor.bpp); args++) {
71649ab747fSPaolo Bonzini cursor.image[args] = vmsvga_fifo_read_raw(s);
71749ab747fSPaolo Bonzini }
71849ab747fSPaolo Bonzini #ifdef HW_MOUSE_ACCEL
71949ab747fSPaolo Bonzini vmsvga_cursor_define(s, &cursor);
72049ab747fSPaolo Bonzini break;
72149ab747fSPaolo Bonzini #else
72249ab747fSPaolo Bonzini args = 0;
72349ab747fSPaolo Bonzini goto badcmd;
72449ab747fSPaolo Bonzini #endif
72549ab747fSPaolo Bonzini
72649ab747fSPaolo Bonzini /*
72749ab747fSPaolo Bonzini * Other commands that we at least know the number of arguments
72849ab747fSPaolo Bonzini * for so we can avoid FIFO desync if driver uses them illegally.
72949ab747fSPaolo Bonzini */
73049ab747fSPaolo Bonzini case SVGA_CMD_DEFINE_ALPHA_CURSOR:
73149ab747fSPaolo Bonzini len -= 6;
73249ab747fSPaolo Bonzini if (len < 0) {
73349ab747fSPaolo Bonzini goto rewind;
73449ab747fSPaolo Bonzini }
73549ab747fSPaolo Bonzini vmsvga_fifo_read(s);
73649ab747fSPaolo Bonzini vmsvga_fifo_read(s);
73749ab747fSPaolo Bonzini vmsvga_fifo_read(s);
73849ab747fSPaolo Bonzini x = vmsvga_fifo_read(s);
73949ab747fSPaolo Bonzini y = vmsvga_fifo_read(s);
74049ab747fSPaolo Bonzini args = x * y;
74149ab747fSPaolo Bonzini goto badcmd;
74249ab747fSPaolo Bonzini case SVGA_CMD_RECT_ROP_FILL:
74349ab747fSPaolo Bonzini args = 6;
74449ab747fSPaolo Bonzini goto badcmd;
74549ab747fSPaolo Bonzini case SVGA_CMD_RECT_ROP_COPY:
74649ab747fSPaolo Bonzini args = 7;
74749ab747fSPaolo Bonzini goto badcmd;
74849ab747fSPaolo Bonzini case SVGA_CMD_DRAW_GLYPH_CLIPPED:
74949ab747fSPaolo Bonzini len -= 4;
75049ab747fSPaolo Bonzini if (len < 0) {
75149ab747fSPaolo Bonzini goto rewind;
75249ab747fSPaolo Bonzini }
75349ab747fSPaolo Bonzini vmsvga_fifo_read(s);
75449ab747fSPaolo Bonzini vmsvga_fifo_read(s);
75549ab747fSPaolo Bonzini args = 7 + (vmsvga_fifo_read(s) >> 2);
75649ab747fSPaolo Bonzini goto badcmd;
75749ab747fSPaolo Bonzini case SVGA_CMD_SURFACE_ALPHA_BLEND:
75849ab747fSPaolo Bonzini args = 12;
75949ab747fSPaolo Bonzini goto badcmd;
76049ab747fSPaolo Bonzini
76149ab747fSPaolo Bonzini /*
76249ab747fSPaolo Bonzini * Other commands that are not listed as depending on any
76349ab747fSPaolo Bonzini * CAPABILITIES bits, but are not described in the README either.
76449ab747fSPaolo Bonzini */
76549ab747fSPaolo Bonzini case SVGA_CMD_SURFACE_FILL:
76649ab747fSPaolo Bonzini case SVGA_CMD_SURFACE_COPY:
76749ab747fSPaolo Bonzini case SVGA_CMD_FRONT_ROP_FILL:
76849ab747fSPaolo Bonzini case SVGA_CMD_FENCE:
76949ab747fSPaolo Bonzini case SVGA_CMD_INVALID_CMD:
77049ab747fSPaolo Bonzini break; /* Nop */
77149ab747fSPaolo Bonzini
77249ab747fSPaolo Bonzini default:
77349ab747fSPaolo Bonzini args = 0;
77449ab747fSPaolo Bonzini badcmd:
77549ab747fSPaolo Bonzini len -= args;
77649ab747fSPaolo Bonzini if (len < 0) {
77749ab747fSPaolo Bonzini goto rewind;
77849ab747fSPaolo Bonzini }
77949ab747fSPaolo Bonzini while (args--) {
78049ab747fSPaolo Bonzini vmsvga_fifo_read(s);
78149ab747fSPaolo Bonzini }
78249ab747fSPaolo Bonzini printf("%s: Unknown command 0x%02x in SVGA command FIFO\n",
78349ab747fSPaolo Bonzini __func__, cmd);
78449ab747fSPaolo Bonzini break;
78549ab747fSPaolo Bonzini
78649ab747fSPaolo Bonzini rewind:
7877e486f75SGerd Hoffmann s->fifo_stop = cmd_start;
7887e486f75SGerd Hoffmann s->fifo[SVGA_FIFO_STOP] = cpu_to_le32(s->fifo_stop);
78949ab747fSPaolo Bonzini break;
79049ab747fSPaolo Bonzini }
79149ab747fSPaolo Bonzini }
79249ab747fSPaolo Bonzini
79349ab747fSPaolo Bonzini s->syncing = 0;
79449ab747fSPaolo Bonzini }
79549ab747fSPaolo Bonzini
vmsvga_index_read(void * opaque,uint32_t address)79649ab747fSPaolo Bonzini static uint32_t vmsvga_index_read(void *opaque, uint32_t address)
79749ab747fSPaolo Bonzini {
79849ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
79949ab747fSPaolo Bonzini
80049ab747fSPaolo Bonzini return s->index;
80149ab747fSPaolo Bonzini }
80249ab747fSPaolo Bonzini
vmsvga_index_write(void * opaque,uint32_t address,uint32_t index)80349ab747fSPaolo Bonzini static void vmsvga_index_write(void *opaque, uint32_t address, uint32_t index)
80449ab747fSPaolo Bonzini {
80549ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
80649ab747fSPaolo Bonzini
80749ab747fSPaolo Bonzini s->index = index;
80849ab747fSPaolo Bonzini }
80949ab747fSPaolo Bonzini
vmsvga_value_read(void * opaque,uint32_t address)81049ab747fSPaolo Bonzini static uint32_t vmsvga_value_read(void *opaque, uint32_t address)
81149ab747fSPaolo Bonzini {
81249ab747fSPaolo Bonzini uint32_t caps;
81349ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
81449ab747fSPaolo Bonzini DisplaySurface *surface = qemu_console_surface(s->vga.con);
815eb2f9b02SGerd Hoffmann PixelFormat pf;
8167a6404cdSGerd Hoffmann uint32_t ret;
81749ab747fSPaolo Bonzini
81849ab747fSPaolo Bonzini switch (s->index) {
81949ab747fSPaolo Bonzini case SVGA_REG_ID:
8207a6404cdSGerd Hoffmann ret = s->svgaid;
8217a6404cdSGerd Hoffmann break;
82249ab747fSPaolo Bonzini
82349ab747fSPaolo Bonzini case SVGA_REG_ENABLE:
8247a6404cdSGerd Hoffmann ret = s->enable;
8257a6404cdSGerd Hoffmann break;
82649ab747fSPaolo Bonzini
82749ab747fSPaolo Bonzini case SVGA_REG_WIDTH:
828eb2f9b02SGerd Hoffmann ret = s->new_width ? s->new_width : surface_width(surface);
8297a6404cdSGerd Hoffmann break;
83049ab747fSPaolo Bonzini
83149ab747fSPaolo Bonzini case SVGA_REG_HEIGHT:
832eb2f9b02SGerd Hoffmann ret = s->new_height ? s->new_height : surface_height(surface);
8337a6404cdSGerd Hoffmann break;
83449ab747fSPaolo Bonzini
83549ab747fSPaolo Bonzini case SVGA_REG_MAX_WIDTH:
8367a6404cdSGerd Hoffmann ret = SVGA_MAX_WIDTH;
8377a6404cdSGerd Hoffmann break;
83849ab747fSPaolo Bonzini
83949ab747fSPaolo Bonzini case SVGA_REG_MAX_HEIGHT:
8407a6404cdSGerd Hoffmann ret = SVGA_MAX_HEIGHT;
8417a6404cdSGerd Hoffmann break;
84249ab747fSPaolo Bonzini
84349ab747fSPaolo Bonzini case SVGA_REG_DEPTH:
844eb2f9b02SGerd Hoffmann ret = (s->new_depth == 32) ? 24 : s->new_depth;
8457a6404cdSGerd Hoffmann break;
84649ab747fSPaolo Bonzini
84749ab747fSPaolo Bonzini case SVGA_REG_BITS_PER_PIXEL:
848eb2f9b02SGerd Hoffmann case SVGA_REG_HOST_BITS_PER_PIXEL:
849eb2f9b02SGerd Hoffmann ret = s->new_depth;
8507a6404cdSGerd Hoffmann break;
85149ab747fSPaolo Bonzini
85249ab747fSPaolo Bonzini case SVGA_REG_PSEUDOCOLOR:
8537a6404cdSGerd Hoffmann ret = 0x0;
8547a6404cdSGerd Hoffmann break;
85549ab747fSPaolo Bonzini
85649ab747fSPaolo Bonzini case SVGA_REG_RED_MASK:
857eb2f9b02SGerd Hoffmann pf = qemu_default_pixelformat(s->new_depth);
858eb2f9b02SGerd Hoffmann ret = pf.rmask;
8597a6404cdSGerd Hoffmann break;
86049ab747fSPaolo Bonzini
86149ab747fSPaolo Bonzini case SVGA_REG_GREEN_MASK:
862eb2f9b02SGerd Hoffmann pf = qemu_default_pixelformat(s->new_depth);
863eb2f9b02SGerd Hoffmann ret = pf.gmask;
8647a6404cdSGerd Hoffmann break;
86549ab747fSPaolo Bonzini
86649ab747fSPaolo Bonzini case SVGA_REG_BLUE_MASK:
867eb2f9b02SGerd Hoffmann pf = qemu_default_pixelformat(s->new_depth);
868eb2f9b02SGerd Hoffmann ret = pf.bmask;
8697a6404cdSGerd Hoffmann break;
87049ab747fSPaolo Bonzini
87149ab747fSPaolo Bonzini case SVGA_REG_BYTES_PER_LINE:
872eb2f9b02SGerd Hoffmann if (s->new_width) {
873eb2f9b02SGerd Hoffmann ret = (s->new_depth * s->new_width) / 8;
874eb2f9b02SGerd Hoffmann } else {
875eb2f9b02SGerd Hoffmann ret = surface_stride(surface);
876eb2f9b02SGerd Hoffmann }
8777a6404cdSGerd Hoffmann break;
87849ab747fSPaolo Bonzini
87949ab747fSPaolo Bonzini case SVGA_REG_FB_START: {
88049ab747fSPaolo Bonzini struct pci_vmsvga_state_s *pci_vmsvga
88149ab747fSPaolo Bonzini = container_of(s, struct pci_vmsvga_state_s, chip);
882af21c740SAndreas Färber ret = pci_get_bar_addr(PCI_DEVICE(pci_vmsvga), 1);
8837a6404cdSGerd Hoffmann break;
88449ab747fSPaolo Bonzini }
88549ab747fSPaolo Bonzini
88649ab747fSPaolo Bonzini case SVGA_REG_FB_OFFSET:
8877a6404cdSGerd Hoffmann ret = 0x0;
8887a6404cdSGerd Hoffmann break;
88949ab747fSPaolo Bonzini
89049ab747fSPaolo Bonzini case SVGA_REG_VRAM_SIZE:
8917a6404cdSGerd Hoffmann ret = s->vga.vram_size; /* No physical VRAM besides the framebuffer */
8927a6404cdSGerd Hoffmann break;
89349ab747fSPaolo Bonzini
89449ab747fSPaolo Bonzini case SVGA_REG_FB_SIZE:
8957a6404cdSGerd Hoffmann ret = s->vga.vram_size;
8967a6404cdSGerd Hoffmann break;
89749ab747fSPaolo Bonzini
89849ab747fSPaolo Bonzini case SVGA_REG_CAPABILITIES:
89949ab747fSPaolo Bonzini caps = SVGA_CAP_NONE;
90049ab747fSPaolo Bonzini #ifdef HW_RECT_ACCEL
90149ab747fSPaolo Bonzini caps |= SVGA_CAP_RECT_COPY;
90249ab747fSPaolo Bonzini #endif
90349ab747fSPaolo Bonzini #ifdef HW_FILL_ACCEL
90449ab747fSPaolo Bonzini caps |= SVGA_CAP_RECT_FILL;
90549ab747fSPaolo Bonzini #endif
90649ab747fSPaolo Bonzini #ifdef HW_MOUSE_ACCEL
90749ab747fSPaolo Bonzini caps |= SVGA_CAP_CURSOR | SVGA_CAP_CURSOR_BYPASS_2 |
90849ab747fSPaolo Bonzini SVGA_CAP_CURSOR_BYPASS;
90949ab747fSPaolo Bonzini #endif
9107a6404cdSGerd Hoffmann ret = caps;
9117a6404cdSGerd Hoffmann break;
91249ab747fSPaolo Bonzini
91349ab747fSPaolo Bonzini case SVGA_REG_MEM_START: {
91449ab747fSPaolo Bonzini struct pci_vmsvga_state_s *pci_vmsvga
91549ab747fSPaolo Bonzini = container_of(s, struct pci_vmsvga_state_s, chip);
916af21c740SAndreas Färber ret = pci_get_bar_addr(PCI_DEVICE(pci_vmsvga), 2);
9177a6404cdSGerd Hoffmann break;
91849ab747fSPaolo Bonzini }
91949ab747fSPaolo Bonzini
92049ab747fSPaolo Bonzini case SVGA_REG_MEM_SIZE:
9217a6404cdSGerd Hoffmann ret = s->fifo_size;
9227a6404cdSGerd Hoffmann break;
92349ab747fSPaolo Bonzini
92449ab747fSPaolo Bonzini case SVGA_REG_CONFIG_DONE:
9257a6404cdSGerd Hoffmann ret = s->config;
9267a6404cdSGerd Hoffmann break;
92749ab747fSPaolo Bonzini
92849ab747fSPaolo Bonzini case SVGA_REG_SYNC:
92949ab747fSPaolo Bonzini case SVGA_REG_BUSY:
9307a6404cdSGerd Hoffmann ret = s->syncing;
9317a6404cdSGerd Hoffmann break;
93249ab747fSPaolo Bonzini
93349ab747fSPaolo Bonzini case SVGA_REG_GUEST_ID:
9347a6404cdSGerd Hoffmann ret = s->guest;
9357a6404cdSGerd Hoffmann break;
93649ab747fSPaolo Bonzini
93749ab747fSPaolo Bonzini case SVGA_REG_CURSOR_ID:
9387a6404cdSGerd Hoffmann ret = s->cursor.id;
9397a6404cdSGerd Hoffmann break;
94049ab747fSPaolo Bonzini
94149ab747fSPaolo Bonzini case SVGA_REG_CURSOR_X:
9427a6404cdSGerd Hoffmann ret = s->cursor.x;
9437a6404cdSGerd Hoffmann break;
94449ab747fSPaolo Bonzini
94549ab747fSPaolo Bonzini case SVGA_REG_CURSOR_Y:
946e2bb4ae7SNicolas Owens ret = s->cursor.y;
9477a6404cdSGerd Hoffmann break;
94849ab747fSPaolo Bonzini
94949ab747fSPaolo Bonzini case SVGA_REG_CURSOR_ON:
9507a6404cdSGerd Hoffmann ret = s->cursor.on;
9517a6404cdSGerd Hoffmann break;
95249ab747fSPaolo Bonzini
95349ab747fSPaolo Bonzini case SVGA_REG_SCRATCH_SIZE:
9547a6404cdSGerd Hoffmann ret = s->scratch_size;
9557a6404cdSGerd Hoffmann break;
95649ab747fSPaolo Bonzini
95749ab747fSPaolo Bonzini case SVGA_REG_MEM_REGS:
95849ab747fSPaolo Bonzini case SVGA_REG_NUM_DISPLAYS:
95949ab747fSPaolo Bonzini case SVGA_REG_PITCHLOCK:
96049ab747fSPaolo Bonzini case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
9617a6404cdSGerd Hoffmann ret = 0;
9627a6404cdSGerd Hoffmann break;
96349ab747fSPaolo Bonzini
96449ab747fSPaolo Bonzini default:
96549ab747fSPaolo Bonzini if (s->index >= SVGA_SCRATCH_BASE &&
96649ab747fSPaolo Bonzini s->index < SVGA_SCRATCH_BASE + s->scratch_size) {
9677a6404cdSGerd Hoffmann ret = s->scratch[s->index - SVGA_SCRATCH_BASE];
9687a6404cdSGerd Hoffmann break;
96949ab747fSPaolo Bonzini }
970aa0fd16dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
971aa0fd16dSPhilippe Mathieu-Daudé "%s: Bad register %02x\n", __func__, s->index);
9727a6404cdSGerd Hoffmann ret = 0;
9737a6404cdSGerd Hoffmann break;
97449ab747fSPaolo Bonzini }
97549ab747fSPaolo Bonzini
9767a6404cdSGerd Hoffmann if (s->index >= SVGA_SCRATCH_BASE) {
9777a6404cdSGerd Hoffmann trace_vmware_scratch_read(s->index, ret);
9787a6404cdSGerd Hoffmann } else if (s->index >= SVGA_PALETTE_BASE) {
9797a6404cdSGerd Hoffmann trace_vmware_palette_read(s->index, ret);
9807a6404cdSGerd Hoffmann } else {
9817a6404cdSGerd Hoffmann trace_vmware_value_read(s->index, ret);
9827a6404cdSGerd Hoffmann }
9837a6404cdSGerd Hoffmann return ret;
98449ab747fSPaolo Bonzini }
98549ab747fSPaolo Bonzini
vmsvga_value_write(void * opaque,uint32_t address,uint32_t value)98649ab747fSPaolo Bonzini static void vmsvga_value_write(void *opaque, uint32_t address, uint32_t value)
98749ab747fSPaolo Bonzini {
98849ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
98949ab747fSPaolo Bonzini
9907a6404cdSGerd Hoffmann if (s->index >= SVGA_SCRATCH_BASE) {
9917a6404cdSGerd Hoffmann trace_vmware_scratch_write(s->index, value);
9927a6404cdSGerd Hoffmann } else if (s->index >= SVGA_PALETTE_BASE) {
9937a6404cdSGerd Hoffmann trace_vmware_palette_write(s->index, value);
9947a6404cdSGerd Hoffmann } else {
9957a6404cdSGerd Hoffmann trace_vmware_value_write(s->index, value);
9967a6404cdSGerd Hoffmann }
99749ab747fSPaolo Bonzini switch (s->index) {
99849ab747fSPaolo Bonzini case SVGA_REG_ID:
99949ab747fSPaolo Bonzini if (value == SVGA_ID_2 || value == SVGA_ID_1 || value == SVGA_ID_0) {
100049ab747fSPaolo Bonzini s->svgaid = value;
100149ab747fSPaolo Bonzini }
100249ab747fSPaolo Bonzini break;
100349ab747fSPaolo Bonzini
100449ab747fSPaolo Bonzini case SVGA_REG_ENABLE:
100549ab747fSPaolo Bonzini s->enable = !!value;
100649ab747fSPaolo Bonzini s->invalidated = 1;
1007380cd056SGerd Hoffmann s->vga.hw_ops->invalidate(&s->vga);
100849ab747fSPaolo Bonzini if (s->enable && s->config) {
100949ab747fSPaolo Bonzini vga_dirty_log_stop(&s->vga);
101049ab747fSPaolo Bonzini } else {
101149ab747fSPaolo Bonzini vga_dirty_log_start(&s->vga);
101249ab747fSPaolo Bonzini }
101349ab747fSPaolo Bonzini break;
101449ab747fSPaolo Bonzini
101549ab747fSPaolo Bonzini case SVGA_REG_WIDTH:
101649ab747fSPaolo Bonzini if (value <= SVGA_MAX_WIDTH) {
101749ab747fSPaolo Bonzini s->new_width = value;
101849ab747fSPaolo Bonzini s->invalidated = 1;
101949ab747fSPaolo Bonzini } else {
1020aa0fd16dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1021aa0fd16dSPhilippe Mathieu-Daudé "%s: Bad width: %i\n", __func__, value);
102249ab747fSPaolo Bonzini }
102349ab747fSPaolo Bonzini break;
102449ab747fSPaolo Bonzini
102549ab747fSPaolo Bonzini case SVGA_REG_HEIGHT:
102649ab747fSPaolo Bonzini if (value <= SVGA_MAX_HEIGHT) {
102749ab747fSPaolo Bonzini s->new_height = value;
102849ab747fSPaolo Bonzini s->invalidated = 1;
102949ab747fSPaolo Bonzini } else {
1030aa0fd16dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1031aa0fd16dSPhilippe Mathieu-Daudé "%s: Bad height: %i\n", __func__, value);
103249ab747fSPaolo Bonzini }
103349ab747fSPaolo Bonzini break;
103449ab747fSPaolo Bonzini
103549ab747fSPaolo Bonzini case SVGA_REG_BITS_PER_PIXEL:
1036eb2f9b02SGerd Hoffmann if (value != 32) {
1037aa0fd16dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1038aa0fd16dSPhilippe Mathieu-Daudé "%s: Bad bits per pixel: %i bits\n", __func__, value);
103949ab747fSPaolo Bonzini s->config = 0;
1040eb2f9b02SGerd Hoffmann s->invalidated = 1;
104149ab747fSPaolo Bonzini }
104249ab747fSPaolo Bonzini break;
104349ab747fSPaolo Bonzini
104449ab747fSPaolo Bonzini case SVGA_REG_CONFIG_DONE:
104549ab747fSPaolo Bonzini if (value) {
104649ab747fSPaolo Bonzini s->fifo = (uint32_t *) s->fifo_ptr;
104749ab747fSPaolo Bonzini vga_dirty_log_stop(&s->vga);
104849ab747fSPaolo Bonzini }
104949ab747fSPaolo Bonzini s->config = !!value;
105049ab747fSPaolo Bonzini break;
105149ab747fSPaolo Bonzini
105249ab747fSPaolo Bonzini case SVGA_REG_SYNC:
105349ab747fSPaolo Bonzini s->syncing = 1;
105449ab747fSPaolo Bonzini vmsvga_fifo_run(s); /* Or should we just wait for update_display? */
105549ab747fSPaolo Bonzini break;
105649ab747fSPaolo Bonzini
105749ab747fSPaolo Bonzini case SVGA_REG_GUEST_ID:
105849ab747fSPaolo Bonzini s->guest = value;
105949ab747fSPaolo Bonzini #ifdef VERBOSE
106049ab747fSPaolo Bonzini if (value >= GUEST_OS_BASE && value < GUEST_OS_BASE +
106149ab747fSPaolo Bonzini ARRAY_SIZE(vmsvga_guest_id)) {
106249ab747fSPaolo Bonzini printf("%s: guest runs %s.\n", __func__,
106349ab747fSPaolo Bonzini vmsvga_guest_id[value - GUEST_OS_BASE]);
106449ab747fSPaolo Bonzini }
106549ab747fSPaolo Bonzini #endif
106649ab747fSPaolo Bonzini break;
106749ab747fSPaolo Bonzini
106849ab747fSPaolo Bonzini case SVGA_REG_CURSOR_ID:
106949ab747fSPaolo Bonzini s->cursor.id = value;
107049ab747fSPaolo Bonzini break;
107149ab747fSPaolo Bonzini
107249ab747fSPaolo Bonzini case SVGA_REG_CURSOR_X:
107349ab747fSPaolo Bonzini s->cursor.x = value;
107449ab747fSPaolo Bonzini break;
107549ab747fSPaolo Bonzini
107649ab747fSPaolo Bonzini case SVGA_REG_CURSOR_Y:
107749ab747fSPaolo Bonzini s->cursor.y = value;
107849ab747fSPaolo Bonzini break;
107949ab747fSPaolo Bonzini
108049ab747fSPaolo Bonzini case SVGA_REG_CURSOR_ON:
108149ab747fSPaolo Bonzini s->cursor.on |= (value == SVGA_CURSOR_ON_SHOW);
108249ab747fSPaolo Bonzini s->cursor.on &= (value != SVGA_CURSOR_ON_HIDE);
108349ab747fSPaolo Bonzini #ifdef HW_MOUSE_ACCEL
108449ab747fSPaolo Bonzini if (value <= SVGA_CURSOR_ON_SHOW) {
108549ab747fSPaolo Bonzini dpy_mouse_set(s->vga.con, s->cursor.x, s->cursor.y, s->cursor.on);
108649ab747fSPaolo Bonzini }
108749ab747fSPaolo Bonzini #endif
108849ab747fSPaolo Bonzini break;
108949ab747fSPaolo Bonzini
109049ab747fSPaolo Bonzini case SVGA_REG_DEPTH:
109149ab747fSPaolo Bonzini case SVGA_REG_MEM_REGS:
109249ab747fSPaolo Bonzini case SVGA_REG_NUM_DISPLAYS:
109349ab747fSPaolo Bonzini case SVGA_REG_PITCHLOCK:
109449ab747fSPaolo Bonzini case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
109549ab747fSPaolo Bonzini break;
109649ab747fSPaolo Bonzini
109749ab747fSPaolo Bonzini default:
109849ab747fSPaolo Bonzini if (s->index >= SVGA_SCRATCH_BASE &&
109949ab747fSPaolo Bonzini s->index < SVGA_SCRATCH_BASE + s->scratch_size) {
110049ab747fSPaolo Bonzini s->scratch[s->index - SVGA_SCRATCH_BASE] = value;
110149ab747fSPaolo Bonzini break;
110249ab747fSPaolo Bonzini }
1103aa0fd16dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1104aa0fd16dSPhilippe Mathieu-Daudé "%s: Bad register %02x\n", __func__, s->index);
110549ab747fSPaolo Bonzini }
110649ab747fSPaolo Bonzini }
110749ab747fSPaolo Bonzini
vmsvga_bios_read(void * opaque,uint32_t address)110849ab747fSPaolo Bonzini static uint32_t vmsvga_bios_read(void *opaque, uint32_t address)
110949ab747fSPaolo Bonzini {
111049ab747fSPaolo Bonzini printf("%s: what are we supposed to return?\n", __func__);
111149ab747fSPaolo Bonzini return 0xcafe;
111249ab747fSPaolo Bonzini }
111349ab747fSPaolo Bonzini
vmsvga_bios_write(void * opaque,uint32_t address,uint32_t data)111449ab747fSPaolo Bonzini static void vmsvga_bios_write(void *opaque, uint32_t address, uint32_t data)
111549ab747fSPaolo Bonzini {
111649ab747fSPaolo Bonzini printf("%s: what are we supposed to do with (%08x)?\n", __func__, data);
111749ab747fSPaolo Bonzini }
111849ab747fSPaolo Bonzini
vmsvga_check_size(struct vmsvga_state_s * s)111949ab747fSPaolo Bonzini static inline void vmsvga_check_size(struct vmsvga_state_s *s)
112049ab747fSPaolo Bonzini {
112149ab747fSPaolo Bonzini DisplaySurface *surface = qemu_console_surface(s->vga.con);
112249ab747fSPaolo Bonzini
112349ab747fSPaolo Bonzini if (s->new_width != surface_width(surface) ||
1124eb2f9b02SGerd Hoffmann s->new_height != surface_height(surface) ||
1125eb2f9b02SGerd Hoffmann s->new_depth != surface_bits_per_pixel(surface)) {
1126eb2f9b02SGerd Hoffmann int stride = (s->new_depth * s->new_width) / 8;
112730f1e661SGerd Hoffmann pixman_format_code_t format =
112830f1e661SGerd Hoffmann qemu_default_pixman_format(s->new_depth, true);
1129eb2f9b02SGerd Hoffmann trace_vmware_setmode(s->new_width, s->new_height, s->new_depth);
1130eb2f9b02SGerd Hoffmann surface = qemu_create_displaysurface_from(s->new_width, s->new_height,
113130f1e661SGerd Hoffmann format, stride,
113230f1e661SGerd Hoffmann s->vga.vram_ptr);
1133eb2f9b02SGerd Hoffmann dpy_gfx_replace_surface(s->vga.con, surface);
113449ab747fSPaolo Bonzini s->invalidated = 1;
113549ab747fSPaolo Bonzini }
113649ab747fSPaolo Bonzini }
113749ab747fSPaolo Bonzini
vmsvga_update_display(void * opaque)113849ab747fSPaolo Bonzini static void vmsvga_update_display(void *opaque)
113949ab747fSPaolo Bonzini {
114049ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
114149ab747fSPaolo Bonzini
1142104bd1dcSGerd Hoffmann if (!s->enable || !s->config) {
1143104bd1dcSGerd Hoffmann /* in standard vga mode */
1144380cd056SGerd Hoffmann s->vga.hw_ops->gfx_update(&s->vga);
114549ab747fSPaolo Bonzini return;
114649ab747fSPaolo Bonzini }
114749ab747fSPaolo Bonzini
114849ab747fSPaolo Bonzini vmsvga_check_size(s);
114949ab747fSPaolo Bonzini
115049ab747fSPaolo Bonzini vmsvga_fifo_run(s);
115149ab747fSPaolo Bonzini vmsvga_update_rect_flush(s);
115249ab747fSPaolo Bonzini
1153104bd1dcSGerd Hoffmann if (s->invalidated) {
115449ab747fSPaolo Bonzini s->invalidated = 0;
115591155f8bSGerd Hoffmann dpy_gfx_update_full(s->vga.con);
115649ab747fSPaolo Bonzini }
115749ab747fSPaolo Bonzini }
115849ab747fSPaolo Bonzini
vmsvga_reset(DeviceState * dev)115949ab747fSPaolo Bonzini static void vmsvga_reset(DeviceState *dev)
116049ab747fSPaolo Bonzini {
116139d45987SPeter Crosthwaite struct pci_vmsvga_state_s *pci = VMWARE_SVGA(dev);
116249ab747fSPaolo Bonzini struct vmsvga_state_s *s = &pci->chip;
116349ab747fSPaolo Bonzini
116449ab747fSPaolo Bonzini s->index = 0;
116549ab747fSPaolo Bonzini s->enable = 0;
116649ab747fSPaolo Bonzini s->config = 0;
116749ab747fSPaolo Bonzini s->svgaid = SVGA_ID;
1168a418e7aeSAkihiko Odaki s->cursor.on = false;
116949ab747fSPaolo Bonzini s->redraw_fifo_last = 0;
117049ab747fSPaolo Bonzini s->syncing = 0;
117149ab747fSPaolo Bonzini
117249ab747fSPaolo Bonzini vga_dirty_log_start(&s->vga);
117349ab747fSPaolo Bonzini }
117449ab747fSPaolo Bonzini
vmsvga_invalidate_display(void * opaque)117549ab747fSPaolo Bonzini static void vmsvga_invalidate_display(void *opaque)
117649ab747fSPaolo Bonzini {
117749ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
117849ab747fSPaolo Bonzini if (!s->enable) {
1179380cd056SGerd Hoffmann s->vga.hw_ops->invalidate(&s->vga);
118049ab747fSPaolo Bonzini return;
118149ab747fSPaolo Bonzini }
118249ab747fSPaolo Bonzini
118349ab747fSPaolo Bonzini s->invalidated = 1;
118449ab747fSPaolo Bonzini }
118549ab747fSPaolo Bonzini
vmsvga_text_update(void * opaque,console_ch_t * chardata)118649ab747fSPaolo Bonzini static void vmsvga_text_update(void *opaque, console_ch_t *chardata)
118749ab747fSPaolo Bonzini {
118849ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
118949ab747fSPaolo Bonzini
1190380cd056SGerd Hoffmann if (s->vga.hw_ops->text_update) {
1191380cd056SGerd Hoffmann s->vga.hw_ops->text_update(&s->vga, chardata);
119249ab747fSPaolo Bonzini }
119349ab747fSPaolo Bonzini }
119449ab747fSPaolo Bonzini
vmsvga_post_load(void * opaque,int version_id)119549ab747fSPaolo Bonzini static int vmsvga_post_load(void *opaque, int version_id)
119649ab747fSPaolo Bonzini {
119749ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
119849ab747fSPaolo Bonzini
119949ab747fSPaolo Bonzini s->invalidated = 1;
120049ab747fSPaolo Bonzini if (s->config) {
120149ab747fSPaolo Bonzini s->fifo = (uint32_t *) s->fifo_ptr;
120249ab747fSPaolo Bonzini }
120349ab747fSPaolo Bonzini return 0;
120449ab747fSPaolo Bonzini }
120549ab747fSPaolo Bonzini
120649ab747fSPaolo Bonzini static const VMStateDescription vmstate_vmware_vga_internal = {
120749ab747fSPaolo Bonzini .name = "vmware_vga_internal",
120849ab747fSPaolo Bonzini .version_id = 0,
120949ab747fSPaolo Bonzini .minimum_version_id = 0,
121049ab747fSPaolo Bonzini .post_load = vmsvga_post_load,
1211f0613160SRichard Henderson .fields = (const VMStateField[]) {
1212d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(new_depth, struct vmsvga_state_s, NULL),
121349ab747fSPaolo Bonzini VMSTATE_INT32(enable, struct vmsvga_state_s),
121449ab747fSPaolo Bonzini VMSTATE_INT32(config, struct vmsvga_state_s),
121549ab747fSPaolo Bonzini VMSTATE_INT32(cursor.id, struct vmsvga_state_s),
121649ab747fSPaolo Bonzini VMSTATE_INT32(cursor.x, struct vmsvga_state_s),
121749ab747fSPaolo Bonzini VMSTATE_INT32(cursor.y, struct vmsvga_state_s),
121849ab747fSPaolo Bonzini VMSTATE_INT32(cursor.on, struct vmsvga_state_s),
121949ab747fSPaolo Bonzini VMSTATE_INT32(index, struct vmsvga_state_s),
122049ab747fSPaolo Bonzini VMSTATE_VARRAY_INT32(scratch, struct vmsvga_state_s,
122149ab747fSPaolo Bonzini scratch_size, 0, vmstate_info_uint32, uint32_t),
122249ab747fSPaolo Bonzini VMSTATE_INT32(new_width, struct vmsvga_state_s),
122349ab747fSPaolo Bonzini VMSTATE_INT32(new_height, struct vmsvga_state_s),
122449ab747fSPaolo Bonzini VMSTATE_UINT32(guest, struct vmsvga_state_s),
122549ab747fSPaolo Bonzini VMSTATE_UINT32(svgaid, struct vmsvga_state_s),
122649ab747fSPaolo Bonzini VMSTATE_INT32(syncing, struct vmsvga_state_s),
122749ab747fSPaolo Bonzini VMSTATE_UNUSED(4), /* was fb_size */
122849ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
122949ab747fSPaolo Bonzini }
123049ab747fSPaolo Bonzini };
123149ab747fSPaolo Bonzini
123249ab747fSPaolo Bonzini static const VMStateDescription vmstate_vmware_vga = {
123349ab747fSPaolo Bonzini .name = "vmware_vga",
123449ab747fSPaolo Bonzini .version_id = 0,
123549ab747fSPaolo Bonzini .minimum_version_id = 0,
1236f0613160SRichard Henderson .fields = (const VMStateField[]) {
1237af21c740SAndreas Färber VMSTATE_PCI_DEVICE(parent_obj, struct pci_vmsvga_state_s),
123849ab747fSPaolo Bonzini VMSTATE_STRUCT(chip, struct pci_vmsvga_state_s, 0,
123949ab747fSPaolo Bonzini vmstate_vmware_vga_internal, struct vmsvga_state_s),
124049ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
124149ab747fSPaolo Bonzini }
124249ab747fSPaolo Bonzini };
124349ab747fSPaolo Bonzini
1244380cd056SGerd Hoffmann static const GraphicHwOps vmsvga_ops = {
1245380cd056SGerd Hoffmann .invalidate = vmsvga_invalidate_display,
1246380cd056SGerd Hoffmann .gfx_update = vmsvga_update_display,
1247380cd056SGerd Hoffmann .text_update = vmsvga_text_update,
1248380cd056SGerd Hoffmann };
1249380cd056SGerd Hoffmann
vmsvga_init(DeviceState * dev,struct vmsvga_state_s * s,MemoryRegion * address_space,MemoryRegion * io)1250aa2beaa1SGerd Hoffmann static void vmsvga_init(DeviceState *dev, struct vmsvga_state_s *s,
125149ab747fSPaolo Bonzini MemoryRegion *address_space, MemoryRegion *io)
125249ab747fSPaolo Bonzini {
125349ab747fSPaolo Bonzini s->scratch_size = SVGA_SCRATCH_SIZE;
125449ab747fSPaolo Bonzini s->scratch = g_malloc(s->scratch_size * 4);
125549ab747fSPaolo Bonzini
12565643706aSGerd Hoffmann s->vga.con = graphic_console_init(dev, 0, &vmsvga_ops, s);
125749ab747fSPaolo Bonzini
125849ab747fSPaolo Bonzini s->fifo_size = SVGA_FIFO_SIZE;
125998a99ce0SPeter Maydell memory_region_init_ram(&s->fifo_ram, NULL, "vmsvga.fifo", s->fifo_size,
1260f8ed85acSMarkus Armbruster &error_fatal);
126149ab747fSPaolo Bonzini s->fifo_ptr = memory_region_get_ram_ptr(&s->fifo_ram);
126249ab747fSPaolo Bonzini
12636832deb8SThomas Huth vga_common_init(&s->vga, OBJECT(dev), &error_fatal);
1264712f0cc7SPaolo Bonzini vga_init(&s->vga, OBJECT(dev), address_space, io, true);
1265c64a5955SJuan Quintela vmstate_register_any(NULL, &vmstate_vga_common, &s->vga);
1266eb2f9b02SGerd Hoffmann s->new_depth = 32;
126749ab747fSPaolo Bonzini }
126849ab747fSPaolo Bonzini
vmsvga_io_read(void * opaque,hwaddr addr,unsigned size)126949ab747fSPaolo Bonzini static uint64_t vmsvga_io_read(void *opaque, hwaddr addr, unsigned size)
127049ab747fSPaolo Bonzini {
127149ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
127249ab747fSPaolo Bonzini
127349ab747fSPaolo Bonzini switch (addr) {
127449ab747fSPaolo Bonzini case SVGA_IO_MUL * SVGA_INDEX_PORT: return vmsvga_index_read(s, addr);
127549ab747fSPaolo Bonzini case SVGA_IO_MUL * SVGA_VALUE_PORT: return vmsvga_value_read(s, addr);
127649ab747fSPaolo Bonzini case SVGA_IO_MUL * SVGA_BIOS_PORT: return vmsvga_bios_read(s, addr);
127749ab747fSPaolo Bonzini default: return -1u;
127849ab747fSPaolo Bonzini }
127949ab747fSPaolo Bonzini }
128049ab747fSPaolo Bonzini
vmsvga_io_write(void * opaque,hwaddr addr,uint64_t data,unsigned size)128149ab747fSPaolo Bonzini static void vmsvga_io_write(void *opaque, hwaddr addr,
128249ab747fSPaolo Bonzini uint64_t data, unsigned size)
128349ab747fSPaolo Bonzini {
128449ab747fSPaolo Bonzini struct vmsvga_state_s *s = opaque;
128549ab747fSPaolo Bonzini
128649ab747fSPaolo Bonzini switch (addr) {
128749ab747fSPaolo Bonzini case SVGA_IO_MUL * SVGA_INDEX_PORT:
128849ab747fSPaolo Bonzini vmsvga_index_write(s, addr, data);
128949ab747fSPaolo Bonzini break;
129049ab747fSPaolo Bonzini case SVGA_IO_MUL * SVGA_VALUE_PORT:
129149ab747fSPaolo Bonzini vmsvga_value_write(s, addr, data);
129249ab747fSPaolo Bonzini break;
129349ab747fSPaolo Bonzini case SVGA_IO_MUL * SVGA_BIOS_PORT:
129449ab747fSPaolo Bonzini vmsvga_bios_write(s, addr, data);
129549ab747fSPaolo Bonzini break;
129649ab747fSPaolo Bonzini }
129749ab747fSPaolo Bonzini }
129849ab747fSPaolo Bonzini
129949ab747fSPaolo Bonzini static const MemoryRegionOps vmsvga_io_ops = {
130049ab747fSPaolo Bonzini .read = vmsvga_io_read,
130149ab747fSPaolo Bonzini .write = vmsvga_io_write,
130249ab747fSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN,
130349ab747fSPaolo Bonzini .valid = {
130449ab747fSPaolo Bonzini .min_access_size = 4,
130549ab747fSPaolo Bonzini .max_access_size = 4,
130604e8cd50SJan Kiszka .unaligned = true,
130704e8cd50SJan Kiszka },
130804e8cd50SJan Kiszka .impl = {
130904e8cd50SJan Kiszka .unaligned = true,
131049ab747fSPaolo Bonzini },
131149ab747fSPaolo Bonzini };
131249ab747fSPaolo Bonzini
pci_vmsvga_realize(PCIDevice * dev,Error ** errp)13139af21dbeSMarkus Armbruster static void pci_vmsvga_realize(PCIDevice *dev, Error **errp)
131449ab747fSPaolo Bonzini {
131539d45987SPeter Crosthwaite struct pci_vmsvga_state_s *s = VMWARE_SVGA(dev);
131649ab747fSPaolo Bonzini
1317af21c740SAndreas Färber dev->config[PCI_CACHE_LINE_SIZE] = 0x08;
1318af21c740SAndreas Färber dev->config[PCI_LATENCY_TIMER] = 0x40;
1319af21c740SAndreas Färber dev->config[PCI_INTERRUPT_LINE] = 0xff; /* End */
132049ab747fSPaolo Bonzini
1321becce5e9SPhilippe Mathieu-Daudé memory_region_init_io(&s->io_bar, OBJECT(dev), &vmsvga_io_ops, &s->chip,
132249ab747fSPaolo Bonzini "vmsvga-io", 0x10);
132349ab747fSPaolo Bonzini memory_region_set_flush_coalesced(&s->io_bar);
1324af21c740SAndreas Färber pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
132549ab747fSPaolo Bonzini
1326aa2beaa1SGerd Hoffmann vmsvga_init(DEVICE(dev), &s->chip,
1327aa2beaa1SGerd Hoffmann pci_address_space(dev), pci_address_space_io(dev));
132849ab747fSPaolo Bonzini
1329af21c740SAndreas Färber pci_register_bar(dev, 1, PCI_BASE_ADDRESS_MEM_PREFETCH,
133049ab747fSPaolo Bonzini &s->chip.vga.vram);
1331af21c740SAndreas Färber pci_register_bar(dev, 2, PCI_BASE_ADDRESS_MEM_PREFETCH,
133249ab747fSPaolo Bonzini &s->chip.fifo_ram);
133349ab747fSPaolo Bonzini }
133449ab747fSPaolo Bonzini
133549ab747fSPaolo Bonzini static Property vga_vmware_properties[] = {
133649ab747fSPaolo Bonzini DEFINE_PROP_UINT32("vgamem_mb", struct pci_vmsvga_state_s,
133749ab747fSPaolo Bonzini chip.vga.vram_size_mb, 16),
13381fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", struct pci_vmsvga_state_s,
13391fcfdc43SGerd Hoffmann chip.vga.global_vmstate, false),
134049ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(),
134149ab747fSPaolo Bonzini };
134249ab747fSPaolo Bonzini
vmsvga_class_init(ObjectClass * klass,void * data)134349ab747fSPaolo Bonzini static void vmsvga_class_init(ObjectClass *klass, void *data)
134449ab747fSPaolo Bonzini {
134549ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
134649ab747fSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
134749ab747fSPaolo Bonzini
13489af21dbeSMarkus Armbruster k->realize = pci_vmsvga_realize;
134949ab747fSPaolo Bonzini k->romfile = "vgabios-vmware.bin";
135049ab747fSPaolo Bonzini k->vendor_id = PCI_VENDOR_ID_VMWARE;
135149ab747fSPaolo Bonzini k->device_id = SVGA_PCI_DEVICE_ID;
135249ab747fSPaolo Bonzini k->class_id = PCI_CLASS_DISPLAY_VGA;
135349ab747fSPaolo Bonzini k->subsystem_vendor_id = PCI_VENDOR_ID_VMWARE;
135449ab747fSPaolo Bonzini k->subsystem_id = SVGA_PCI_DEVICE_ID;
1355*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, vmsvga_reset);
135649ab747fSPaolo Bonzini dc->vmsd = &vmstate_vmware_vga;
13574f67d30bSMarc-André Lureau device_class_set_props(dc, vga_vmware_properties);
13582897ae02SIgor Mammedov dc->hotpluggable = false;
1359125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
136049ab747fSPaolo Bonzini }
136149ab747fSPaolo Bonzini
136249ab747fSPaolo Bonzini static const TypeInfo vmsvga_info = {
136339d45987SPeter Crosthwaite .name = TYPE_VMWARE_SVGA,
136449ab747fSPaolo Bonzini .parent = TYPE_PCI_DEVICE,
136549ab747fSPaolo Bonzini .instance_size = sizeof(struct pci_vmsvga_state_s),
136649ab747fSPaolo Bonzini .class_init = vmsvga_class_init,
1367fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) {
1368fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1369fd3b02c8SEduardo Habkost { },
1370fd3b02c8SEduardo Habkost },
137149ab747fSPaolo Bonzini };
137249ab747fSPaolo Bonzini
vmsvga_register_types(void)137349ab747fSPaolo Bonzini static void vmsvga_register_types(void)
137449ab747fSPaolo Bonzini {
137549ab747fSPaolo Bonzini type_register_static(&vmsvga_info);
137649ab747fSPaolo Bonzini }
137749ab747fSPaolo Bonzini
137849ab747fSPaolo Bonzini type_init(vmsvga_register_types)
1379