19b8bfe21SPeter Maydell #include "qemu/osdep.h"
2c5d4dac8SGerd Hoffmann #include "hw/pci/pci.h"
3a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
47ecb381fSJuan Quintela #include "hw/virtio/virtio-gpu.h"
5d0f0c865SMarc-André Lureau #include "qapi/error.h"
60b8fa32fSMarkus Armbruster #include "qemu/module.h"
7c68082c4SMarc-André Lureau #include "virtio-vga.h"
8db1015e9SEduardo Habkost #include "qom/object.h"
9c5d4dac8SGerd Hoffmann
virtio_vga_base_invalidate_display(void * opaque)10c68082c4SMarc-André Lureau static void virtio_vga_base_invalidate_display(void *opaque)
11c5d4dac8SGerd Hoffmann {
12c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque;
13c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu;
14c5d4dac8SGerd Hoffmann
1550d8e25eSMarc-André Lureau if (g->enable) {
163b593b3fSGerd Hoffmann g->hw_ops->invalidate(g);
17c5d4dac8SGerd Hoffmann } else {
18c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->invalidate(&vvga->vga);
19c5d4dac8SGerd Hoffmann }
20c5d4dac8SGerd Hoffmann }
21c5d4dac8SGerd Hoffmann
virtio_vga_base_update_display(void * opaque)22c68082c4SMarc-André Lureau static void virtio_vga_base_update_display(void *opaque)
23c5d4dac8SGerd Hoffmann {
24c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque;
25c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu;
26c5d4dac8SGerd Hoffmann
2750d8e25eSMarc-André Lureau if (g->enable) {
283b593b3fSGerd Hoffmann g->hw_ops->gfx_update(g);
29c5d4dac8SGerd Hoffmann } else {
30c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->gfx_update(&vvga->vga);
31c5d4dac8SGerd Hoffmann }
32c5d4dac8SGerd Hoffmann }
33c5d4dac8SGerd Hoffmann
virtio_vga_base_text_update(void * opaque,console_ch_t * chardata)34c68082c4SMarc-André Lureau static void virtio_vga_base_text_update(void *opaque, console_ch_t *chardata)
35c5d4dac8SGerd Hoffmann {
36c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque;
37c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu;
38c5d4dac8SGerd Hoffmann
3950d8e25eSMarc-André Lureau if (g->enable) {
403b593b3fSGerd Hoffmann if (g->hw_ops->text_update) {
413b593b3fSGerd Hoffmann g->hw_ops->text_update(g, chardata);
42c5d4dac8SGerd Hoffmann }
43c5d4dac8SGerd Hoffmann } else {
44c5d4dac8SGerd Hoffmann if (vvga->vga.hw_ops->text_update) {
45c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->text_update(&vvga->vga, chardata);
46c5d4dac8SGerd Hoffmann }
47c5d4dac8SGerd Hoffmann }
48c5d4dac8SGerd Hoffmann }
49c5d4dac8SGerd Hoffmann
virtio_vga_base_ui_info(void * opaque,uint32_t idx,QemuUIInfo * info)50362239c0SAkihiko Odaki static void virtio_vga_base_ui_info(void *opaque, uint32_t idx, QemuUIInfo *info)
51c5d4dac8SGerd Hoffmann {
52c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque;
53c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu;
54c5d4dac8SGerd Hoffmann
553b593b3fSGerd Hoffmann if (g->hw_ops->ui_info) {
56362239c0SAkihiko Odaki g->hw_ops->ui_info(g, idx, info);
57c5d4dac8SGerd Hoffmann }
58c5d4dac8SGerd Hoffmann }
59c5d4dac8SGerd Hoffmann
virtio_vga_base_gl_block(void * opaque,bool block)60c68082c4SMarc-André Lureau static void virtio_vga_base_gl_block(void *opaque, bool block)
61321c9adbSGerd Hoffmann {
62c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque;
63c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu;
64321c9adbSGerd Hoffmann
653b593b3fSGerd Hoffmann if (g->hw_ops->gl_block) {
663b593b3fSGerd Hoffmann g->hw_ops->gl_block(g, block);
67321c9adbSGerd Hoffmann }
68321c9adbSGerd Hoffmann }
69321c9adbSGerd Hoffmann
virtio_vga_base_get_flags(void * opaque)70a7dfbe28SMarc-André Lureau static int virtio_vga_base_get_flags(void *opaque)
71a7dfbe28SMarc-André Lureau {
72a7dfbe28SMarc-André Lureau VirtIOVGABase *vvga = opaque;
73a7dfbe28SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu;
74a7dfbe28SMarc-André Lureau
75a7dfbe28SMarc-André Lureau return g->hw_ops->get_flags(g);
76a7dfbe28SMarc-André Lureau }
77a7dfbe28SMarc-André Lureau
78c68082c4SMarc-André Lureau static const GraphicHwOps virtio_vga_base_ops = {
79a7dfbe28SMarc-André Lureau .get_flags = virtio_vga_base_get_flags,
80c68082c4SMarc-André Lureau .invalidate = virtio_vga_base_invalidate_display,
81c68082c4SMarc-André Lureau .gfx_update = virtio_vga_base_update_display,
82c68082c4SMarc-André Lureau .text_update = virtio_vga_base_text_update,
83c68082c4SMarc-André Lureau .ui_info = virtio_vga_base_ui_info,
84c68082c4SMarc-André Lureau .gl_block = virtio_vga_base_gl_block,
85c5d4dac8SGerd Hoffmann };
86c5d4dac8SGerd Hoffmann
87c68082c4SMarc-André Lureau static const VMStateDescription vmstate_virtio_vga_base = {
880c244e50SGerd Hoffmann .name = "virtio-vga",
890c244e50SGerd Hoffmann .version_id = 2,
900c244e50SGerd Hoffmann .minimum_version_id = 2,
91f0613160SRichard Henderson .fields = (const VMStateField[]) {
920c244e50SGerd Hoffmann /* no pci stuff here, saving the virtio device will handle that */
93c68082c4SMarc-André Lureau VMSTATE_STRUCT(vga, VirtIOVGABase, 0,
94c68082c4SMarc-André Lureau vmstate_vga_common, VGACommonState),
950c244e50SGerd Hoffmann VMSTATE_END_OF_LIST()
960c244e50SGerd Hoffmann }
970c244e50SGerd Hoffmann };
980c244e50SGerd Hoffmann
99c5d4dac8SGerd Hoffmann /* VGA device wrapper around PCI device around virtio GPU */
virtio_vga_base_realize(VirtIOPCIProxy * vpci_dev,Error ** errp)100c68082c4SMarc-André Lureau static void virtio_vga_base_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
101c5d4dac8SGerd Hoffmann {
102c68082c4SMarc-André Lureau VirtIOVGABase *vvga = VIRTIO_VGA_BASE(vpci_dev);
103c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu;
104c5d4dac8SGerd Hoffmann VGACommonState *vga = &vvga->vga;
105c5d4dac8SGerd Hoffmann uint32_t offset;
106e1888295SGerd Hoffmann int i;
107c5d4dac8SGerd Hoffmann
108c5d4dac8SGerd Hoffmann /* init vga compat bits */
109c5d4dac8SGerd Hoffmann vga->vram_size_mb = 8;
1106832deb8SThomas Huth if (!vga_common_init(vga, OBJECT(vpci_dev), errp)) {
1116832deb8SThomas Huth return;
1126832deb8SThomas Huth }
113c5d4dac8SGerd Hoffmann vga_init(vga, OBJECT(vpci_dev), pci_address_space(&vpci_dev->pci_dev),
114c5d4dac8SGerd Hoffmann pci_address_space_io(&vpci_dev->pci_dev), true);
115c5d4dac8SGerd Hoffmann pci_register_bar(&vpci_dev->pci_dev, 0,
116c5d4dac8SGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram);
117c5d4dac8SGerd Hoffmann
118ba62dfa7SGerd Hoffmann vpci_dev->modern_io_bar_idx = 5;
119ba62dfa7SGerd Hoffmann
120ba62dfa7SGerd Hoffmann if (!virtio_gpu_hostmem_enabled(g->conf)) {
121c5d4dac8SGerd Hoffmann /*
122c5d4dac8SGerd Hoffmann * Configure virtio bar and regions
123c5d4dac8SGerd Hoffmann *
124c5d4dac8SGerd Hoffmann * We use bar #2 for the mmio regions, to be compatible with stdvga.
125c5d4dac8SGerd Hoffmann * virtio regions are moved to the end of bar #2, to make room for
126c5d4dac8SGerd Hoffmann * the stdvga mmio registers at the start of bar #2.
127c5d4dac8SGerd Hoffmann */
1287a25126dSChen Fan vpci_dev->modern_mem_bar_idx = 2;
1297a25126dSChen Fan vpci_dev->msix_bar_idx = 4;
130ba62dfa7SGerd Hoffmann } else {
131ba62dfa7SGerd Hoffmann vpci_dev->msix_bar_idx = 1;
132ba62dfa7SGerd Hoffmann vpci_dev->modern_mem_bar_idx = 2;
133ba62dfa7SGerd Hoffmann memory_region_init(&g->hostmem, OBJECT(g), "virtio-gpu-hostmem",
134ba62dfa7SGerd Hoffmann g->conf.hostmem);
135ba62dfa7SGerd Hoffmann pci_register_bar(&vpci_dev->pci_dev, 4,
136ba62dfa7SGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY |
137ba62dfa7SGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH |
138ba62dfa7SGerd Hoffmann PCI_BASE_ADDRESS_MEM_TYPE_64,
139ba62dfa7SGerd Hoffmann &g->hostmem);
140ba62dfa7SGerd Hoffmann virtio_pci_add_shm_cap(vpci_dev, 4, 0, g->conf.hostmem,
141ba62dfa7SGerd Hoffmann VIRTIO_GPU_SHM_ID_HOST_VISIBLE);
142ba62dfa7SGerd Hoffmann }
143c2843e93SGerd Hoffmann
144c2843e93SGerd Hoffmann if (!(vpci_dev->flags & VIRTIO_PCI_FLAG_PAGE_PER_VQ)) {
145c2843e93SGerd Hoffmann /*
146c2843e93SGerd Hoffmann * with page-per-vq=off there is no padding space we can use
147c2843e93SGerd Hoffmann * for the stdvga registers. Make the common and isr regions
148c2843e93SGerd Hoffmann * smaller then.
149c2843e93SGerd Hoffmann */
150c2843e93SGerd Hoffmann vpci_dev->common.size /= 2;
151c2843e93SGerd Hoffmann vpci_dev->isr.size /= 2;
152c2843e93SGerd Hoffmann }
153c2843e93SGerd Hoffmann
154c5d4dac8SGerd Hoffmann offset = memory_region_size(&vpci_dev->modern_bar);
155c5d4dac8SGerd Hoffmann offset -= vpci_dev->notify.size;
156c5d4dac8SGerd Hoffmann vpci_dev->notify.offset = offset;
157c5d4dac8SGerd Hoffmann offset -= vpci_dev->device.size;
158c5d4dac8SGerd Hoffmann vpci_dev->device.offset = offset;
159c5d4dac8SGerd Hoffmann offset -= vpci_dev->isr.size;
160c5d4dac8SGerd Hoffmann vpci_dev->isr.offset = offset;
161c5d4dac8SGerd Hoffmann offset -= vpci_dev->common.size;
162c5d4dac8SGerd Hoffmann vpci_dev->common.offset = offset;
163c5d4dac8SGerd Hoffmann
164c5d4dac8SGerd Hoffmann /* init virtio bits */
165dd56040dSDr. David Alan Gilbert virtio_pci_force_virtio_1(vpci_dev);
166668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(g), BUS(&vpci_dev->bus), errp)) {
167d0f0c865SMarc-André Lureau return;
168d0f0c865SMarc-André Lureau }
169c5d4dac8SGerd Hoffmann
170c5d4dac8SGerd Hoffmann /* add stdvga mmio regions */
17193abfc88SGerd Hoffmann pci_std_vga_mmio_region_init(vga, OBJECT(vvga), &vpci_dev->modern_bar,
172d46b40fcSGerd Hoffmann vvga->vga_mrs, true, false);
173c5d4dac8SGerd Hoffmann
174c5d4dac8SGerd Hoffmann vga->con = g->scanout[0].con;
175c68082c4SMarc-André Lureau graphic_console_set_hwops(vga->con, &virtio_vga_base_ops, vvga);
176e1888295SGerd Hoffmann
177e1888295SGerd Hoffmann for (i = 0; i < g->conf.max_outputs; i++) {
1785325cc34SMarkus Armbruster object_property_set_link(OBJECT(g->scanout[i].con), "device",
1795325cc34SMarkus Armbruster OBJECT(vpci_dev), &error_abort);
180e1888295SGerd Hoffmann }
181c5d4dac8SGerd Hoffmann }
182c5d4dac8SGerd Hoffmann
virtio_vga_base_reset_hold(Object * obj,ResetType type)183*ad80e367SPeter Maydell static void virtio_vga_base_reset_hold(Object *obj, ResetType type)
184c5d4dac8SGerd Hoffmann {
1850d898904SPeter Maydell VirtIOVGABaseClass *klass = VIRTIO_VGA_BASE_GET_CLASS(obj);
1860d898904SPeter Maydell VirtIOVGABase *vvga = VIRTIO_VGA_BASE(obj);
187c5d4dac8SGerd Hoffmann
18843e4dbe2SGerd Hoffmann /* reset virtio-gpu */
1890d898904SPeter Maydell if (klass->parent_phases.hold) {
190*ad80e367SPeter Maydell klass->parent_phases.hold(obj, type);
1910d898904SPeter Maydell }
19243e4dbe2SGerd Hoffmann
19343e4dbe2SGerd Hoffmann /* reset vga */
19443e4dbe2SGerd Hoffmann vga_common_reset(&vvga->vga);
195c5d4dac8SGerd Hoffmann vga_dirty_log_start(&vvga->vga);
196c5d4dac8SGerd Hoffmann }
197c5d4dac8SGerd Hoffmann
virtio_vga_get_big_endian_fb(Object * obj,Error ** errp)1988be61ce2SGerd Hoffmann static bool virtio_vga_get_big_endian_fb(Object *obj, Error **errp)
1998be61ce2SGerd Hoffmann {
2008be61ce2SGerd Hoffmann VirtIOVGABase *d = VIRTIO_VGA_BASE(obj);
2018be61ce2SGerd Hoffmann
2028be61ce2SGerd Hoffmann return d->vga.big_endian_fb;
2038be61ce2SGerd Hoffmann }
2048be61ce2SGerd Hoffmann
virtio_vga_set_big_endian_fb(Object * obj,bool value,Error ** errp)2058be61ce2SGerd Hoffmann static void virtio_vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
2068be61ce2SGerd Hoffmann {
2078be61ce2SGerd Hoffmann VirtIOVGABase *d = VIRTIO_VGA_BASE(obj);
2088be61ce2SGerd Hoffmann
2098be61ce2SGerd Hoffmann d->vga.big_endian_fb = value;
2108be61ce2SGerd Hoffmann }
2118be61ce2SGerd Hoffmann
212c68082c4SMarc-André Lureau static Property virtio_vga_base_properties[] = {
213c5d4dac8SGerd Hoffmann DEFINE_VIRTIO_GPU_PCI_PROPERTIES(VirtIOPCIProxy),
214c5d4dac8SGerd Hoffmann DEFINE_PROP_END_OF_LIST(),
215c5d4dac8SGerd Hoffmann };
216c5d4dac8SGerd Hoffmann
virtio_vga_base_class_init(ObjectClass * klass,void * data)217c68082c4SMarc-André Lureau static void virtio_vga_base_class_init(ObjectClass *klass, void *data)
218c5d4dac8SGerd Hoffmann {
219c5d4dac8SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass);
220c5d4dac8SGerd Hoffmann VirtioPCIClass *k = VIRTIO_PCI_CLASS(klass);
221c68082c4SMarc-André Lureau VirtIOVGABaseClass *v = VIRTIO_VGA_BASE_CLASS(klass);
222c5d4dac8SGerd Hoffmann PCIDeviceClass *pcidev_k = PCI_DEVICE_CLASS(klass);
2230d898904SPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(klass);
224c5d4dac8SGerd Hoffmann
225c5d4dac8SGerd Hoffmann set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2264f67d30bSMarc-André Lureau device_class_set_props(dc, virtio_vga_base_properties);
227c68082c4SMarc-André Lureau dc->vmsd = &vmstate_virtio_vga_base;
228c5d4dac8SGerd Hoffmann dc->hotpluggable = false;
2290d898904SPeter Maydell resettable_class_set_parent_phases(rc, NULL, virtio_vga_base_reset_hold,
2300d898904SPeter Maydell NULL, &v->parent_phases);
231c5d4dac8SGerd Hoffmann
232c68082c4SMarc-André Lureau k->realize = virtio_vga_base_realize;
233c5d4dac8SGerd Hoffmann pcidev_k->romfile = "vgabios-virtio.bin";
234c5d4dac8SGerd Hoffmann pcidev_k->class_id = PCI_CLASS_DISPLAY_VGA;
2358be61ce2SGerd Hoffmann
2368be61ce2SGerd Hoffmann /* Expose framebuffer byteorder via QOM */
2378be61ce2SGerd Hoffmann object_class_property_add_bool(klass, "big-endian-framebuffer",
2388be61ce2SGerd Hoffmann virtio_vga_get_big_endian_fb,
2398be61ce2SGerd Hoffmann virtio_vga_set_big_endian_fb);
240c5d4dac8SGerd Hoffmann }
241c5d4dac8SGerd Hoffmann
2425e78c98bSBernhard Beschow static const TypeInfo virtio_vga_base_info = {
243c68082c4SMarc-André Lureau .name = TYPE_VIRTIO_VGA_BASE,
244c68082c4SMarc-André Lureau .parent = TYPE_VIRTIO_PCI,
245b84bf23cSEduardo Habkost .instance_size = sizeof(VirtIOVGABase),
246b84bf23cSEduardo Habkost .class_size = sizeof(VirtIOVGABaseClass),
247c68082c4SMarc-André Lureau .class_init = virtio_vga_base_class_init,
248c68082c4SMarc-André Lureau .abstract = true,
249c68082c4SMarc-André Lureau };
250561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA_BASE);
25124ce7aa7SJose R. Ziviani module_kconfig(VIRTIO_VGA);
252c68082c4SMarc-André Lureau
253c68082c4SMarc-André Lureau #define TYPE_VIRTIO_VGA "virtio-vga"
254c68082c4SMarc-André Lureau
255db1015e9SEduardo Habkost typedef struct VirtIOVGA VirtIOVGA;
2568110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(VirtIOVGA, VIRTIO_VGA,
2578110fa1dSEduardo Habkost TYPE_VIRTIO_VGA)
258c68082c4SMarc-André Lureau
259db1015e9SEduardo Habkost struct VirtIOVGA {
260c68082c4SMarc-André Lureau VirtIOVGABase parent_obj;
261c68082c4SMarc-André Lureau
262c68082c4SMarc-André Lureau VirtIOGPU vdev;
263db1015e9SEduardo Habkost };
264c68082c4SMarc-André Lureau
virtio_vga_inst_initfn(Object * obj)265c5d4dac8SGerd Hoffmann static void virtio_vga_inst_initfn(Object *obj)
266c5d4dac8SGerd Hoffmann {
267c5d4dac8SGerd Hoffmann VirtIOVGA *dev = VIRTIO_VGA(obj);
268b3409a31SGerd Hoffmann
269b3409a31SGerd Hoffmann virtio_instance_init_common(obj, &dev->vdev, sizeof(dev->vdev),
270b3409a31SGerd Hoffmann TYPE_VIRTIO_GPU);
271c68082c4SMarc-André Lureau VIRTIO_VGA_BASE(dev)->vgpu = VIRTIO_GPU_BASE(&dev->vdev);
272c5d4dac8SGerd Hoffmann }
273c5d4dac8SGerd Hoffmann
274c68082c4SMarc-André Lureau
275a4ee4c8bSEduardo Habkost static VirtioPCIDeviceTypeInfo virtio_vga_info = {
276a4ee4c8bSEduardo Habkost .generic_name = TYPE_VIRTIO_VGA,
277c68082c4SMarc-André Lureau .parent = TYPE_VIRTIO_VGA_BASE,
278b84bf23cSEduardo Habkost .instance_size = sizeof(VirtIOVGA),
279c5d4dac8SGerd Hoffmann .instance_init = virtio_vga_inst_initfn,
280c5d4dac8SGerd Hoffmann };
281561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA);
282c5d4dac8SGerd Hoffmann
virtio_vga_register_types(void)283c5d4dac8SGerd Hoffmann static void virtio_vga_register_types(void)
284c5d4dac8SGerd Hoffmann {
285c68082c4SMarc-André Lureau type_register_static(&virtio_vga_base_info);
286a4ee4c8bSEduardo Habkost virtio_pci_types_register(&virtio_vga_info);
287c5d4dac8SGerd Hoffmann }
288c5d4dac8SGerd Hoffmann
289c5d4dac8SGerd Hoffmann type_init(virtio_vga_register_types)
290