1fc97bb5bSPaolo Bonzini /*
2fc97bb5bSPaolo Bonzini * Samsung exynos4210 Display Controller (FIMD)
3fc97bb5bSPaolo Bonzini *
4fc97bb5bSPaolo Bonzini * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
5fc97bb5bSPaolo Bonzini * All rights reserved.
6fc97bb5bSPaolo Bonzini * Based on LCD controller for Samsung S5PC1xx-based board emulation
7fc97bb5bSPaolo Bonzini * by Kirill Batuzov <batuzovk@ispras.ru>
8fc97bb5bSPaolo Bonzini *
9fc97bb5bSPaolo Bonzini * Contributed by Mitsyanko Igor <i.mitsyanko@samsung.com>
10fc97bb5bSPaolo Bonzini *
11fc97bb5bSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it
12fc97bb5bSPaolo Bonzini * under the terms of the GNU General Public License as published by the
13fc97bb5bSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or (at your
14fc97bb5bSPaolo Bonzini * option) any later version.
15fc97bb5bSPaolo Bonzini *
16fc97bb5bSPaolo Bonzini * This program is distributed in the hope that it will be useful,
17fc97bb5bSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of
18fc97bb5bSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19fc97bb5bSPaolo Bonzini * See the GNU General Public License for more details.
20fc97bb5bSPaolo Bonzini *
21fc97bb5bSPaolo Bonzini * You should have received a copy of the GNU General Public License along
22fc97bb5bSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>.
23fc97bb5bSPaolo Bonzini */
24fc97bb5bSPaolo Bonzini
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
266d73fff3SPhilippe Mathieu-Daudé #include "hw/qdev-properties.h"
27650d103dSMarkus Armbruster #include "hw/hw.h"
2864552b6bSMarkus Armbruster #include "hw/irq.h"
29fc97bb5bSPaolo Bonzini #include "hw/sysbus.h"
30d6454270SMarkus Armbruster #include "migration/vmstate.h"
31fc97bb5bSPaolo Bonzini #include "ui/console.h"
32fc97bb5bSPaolo Bonzini #include "ui/pixel_ops.h"
33fc97bb5bSPaolo Bonzini #include "qemu/bswap.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
35b3caeaf2SPhilippe Mathieu-Daudé #include "qemu/log.h"
366d73fff3SPhilippe Mathieu-Daudé #include "qapi/error.h"
37db1015e9SEduardo Habkost #include "qom/object.h"
38fc97bb5bSPaolo Bonzini
39fc97bb5bSPaolo Bonzini /* Debug messages configuration */
40fc97bb5bSPaolo Bonzini #define EXYNOS4210_FIMD_DEBUG 0
41fc97bb5bSPaolo Bonzini #define EXYNOS4210_FIMD_MODE_TRACE 0
42fc97bb5bSPaolo Bonzini
43fc97bb5bSPaolo Bonzini #if EXYNOS4210_FIMD_DEBUG == 0
44fc97bb5bSPaolo Bonzini #define DPRINT_L1(fmt, args...) do { } while (0)
45fc97bb5bSPaolo Bonzini #define DPRINT_L2(fmt, args...) do { } while (0)
46fc97bb5bSPaolo Bonzini #elif EXYNOS4210_FIMD_DEBUG == 1
47fc97bb5bSPaolo Bonzini #define DPRINT_L1(fmt, args...) \
48fc97bb5bSPaolo Bonzini do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
49fc97bb5bSPaolo Bonzini #define DPRINT_L2(fmt, args...) do { } while (0)
50fc97bb5bSPaolo Bonzini #else
51fc97bb5bSPaolo Bonzini #define DPRINT_L1(fmt, args...) \
52fc97bb5bSPaolo Bonzini do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
53fc97bb5bSPaolo Bonzini #define DPRINT_L2(fmt, args...) \
54fc97bb5bSPaolo Bonzini do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
55fc97bb5bSPaolo Bonzini #endif
56fc97bb5bSPaolo Bonzini
57fc97bb5bSPaolo Bonzini #if EXYNOS4210_FIMD_MODE_TRACE == 0
58fc97bb5bSPaolo Bonzini #define DPRINT_TRACE(fmt, args...) do { } while (0)
59fc97bb5bSPaolo Bonzini #else
60fc97bb5bSPaolo Bonzini #define DPRINT_TRACE(fmt, args...) \
61fc97bb5bSPaolo Bonzini do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
62fc97bb5bSPaolo Bonzini #endif
63fc97bb5bSPaolo Bonzini
64fc97bb5bSPaolo Bonzini #define NUM_OF_WINDOWS 5
65fc97bb5bSPaolo Bonzini #define FIMD_REGS_SIZE 0x4114
66fc97bb5bSPaolo Bonzini
67fc97bb5bSPaolo Bonzini /* Video main control registers */
68fc97bb5bSPaolo Bonzini #define FIMD_VIDCON0 0x0000
69fc97bb5bSPaolo Bonzini #define FIMD_VIDCON1 0x0004
70fc97bb5bSPaolo Bonzini #define FIMD_VIDCON2 0x0008
71fc97bb5bSPaolo Bonzini #define FIMD_VIDCON3 0x000C
72fc97bb5bSPaolo Bonzini #define FIMD_VIDCON0_ENVID_F (1 << 0)
73fc97bb5bSPaolo Bonzini #define FIMD_VIDCON0_ENVID (1 << 1)
74fc97bb5bSPaolo Bonzini #define FIMD_VIDCON0_ENVID_MASK ((1 << 0) | (1 << 1))
75fc97bb5bSPaolo Bonzini #define FIMD_VIDCON1_ROMASK 0x07FFE000
76fc97bb5bSPaolo Bonzini
77fc97bb5bSPaolo Bonzini /* Video time control registers */
78fc97bb5bSPaolo Bonzini #define FIMD_VIDTCON_START 0x10
79fc97bb5bSPaolo Bonzini #define FIMD_VIDTCON_END 0x1C
80fc97bb5bSPaolo Bonzini #define FIMD_VIDTCON2_SIZE_MASK 0x07FF
81fc97bb5bSPaolo Bonzini #define FIMD_VIDTCON2_HOR_SHIFT 0
82fc97bb5bSPaolo Bonzini #define FIMD_VIDTCON2_VER_SHIFT 11
83fc97bb5bSPaolo Bonzini
84fc97bb5bSPaolo Bonzini /* Window control registers */
85fc97bb5bSPaolo Bonzini #define FIMD_WINCON_START 0x0020
86fc97bb5bSPaolo Bonzini #define FIMD_WINCON_END 0x0030
87fc97bb5bSPaolo Bonzini #define FIMD_WINCON_ROMASK 0x82200000
88fc97bb5bSPaolo Bonzini #define FIMD_WINCON_ENWIN (1 << 0)
89fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BLD_PIX (1 << 6)
90fc97bb5bSPaolo Bonzini #define FIMD_WINCON_ALPHA_MUL (1 << 7)
91fc97bb5bSPaolo Bonzini #define FIMD_WINCON_ALPHA_SEL (1 << 1)
92fc97bb5bSPaolo Bonzini #define FIMD_WINCON_SWAP 0x078000
93fc97bb5bSPaolo Bonzini #define FIMD_WINCON_SWAP_SHIFT 15
94fc97bb5bSPaolo Bonzini #define FIMD_WINCON_SWAP_WORD 0x1
95fc97bb5bSPaolo Bonzini #define FIMD_WINCON_SWAP_HWORD 0x2
96fc97bb5bSPaolo Bonzini #define FIMD_WINCON_SWAP_BYTE 0x4
97fc97bb5bSPaolo Bonzini #define FIMD_WINCON_SWAP_BITS 0x8
98fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUFSTAT_L (1 << 21)
99fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUFSTAT_H (1 << 31)
100fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUFSTATUS ((1 << 21) | (1 << 31))
101fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUF0_STAT ((0 << 21) | (0 << 31))
102fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUF1_STAT ((1 << 21) | (0 << 31))
1036c549dc1SMarc-André Lureau #define FIMD_WINCON_BUF2_STAT ((0 << 21) | (1U << 31))
104fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUFSELECT ((1 << 20) | (1 << 30))
105fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUF0_SEL ((0 << 20) | (0 << 30))
106fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUF1_SEL ((1 << 20) | (0 << 30))
107fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUF2_SEL ((0 << 20) | (1 << 30))
108fc97bb5bSPaolo Bonzini #define FIMD_WINCON_BUFMODE (1 << 14)
109fc97bb5bSPaolo Bonzini #define IS_PALETTIZED_MODE(w) (w->wincon & 0xC)
110fc97bb5bSPaolo Bonzini #define PAL_MODE_WITH_ALPHA(x) ((x) == 7)
111fc97bb5bSPaolo Bonzini #define WIN_BPP_MODE(w) ((w->wincon >> 2) & 0xF)
112fc97bb5bSPaolo Bonzini #define WIN_BPP_MODE_WITH_ALPHA(w) \
113fc97bb5bSPaolo Bonzini (WIN_BPP_MODE(w) == 0xD || WIN_BPP_MODE(w) == 0xE)
114fc97bb5bSPaolo Bonzini
115fc97bb5bSPaolo Bonzini /* Shadow control register */
116fc97bb5bSPaolo Bonzini #define FIMD_SHADOWCON 0x0034
117fc97bb5bSPaolo Bonzini #define FIMD_WINDOW_PROTECTED(s, w) ((s) & (1 << (10 + (w))))
118fc97bb5bSPaolo Bonzini /* Channel mapping control register */
119fc97bb5bSPaolo Bonzini #define FIMD_WINCHMAP 0x003C
120fc97bb5bSPaolo Bonzini
121fc97bb5bSPaolo Bonzini /* Window position control registers */
122fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_START 0x0040
123fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_END 0x0088
124fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_COORD_MASK 0x07FF
125fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_HOR_SHIFT 11
126fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_VER_SHIFT 0
127fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_ALPHA_AEN0 0xFFF000
128fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_AEN0_SHIFT 12
129fc97bb5bSPaolo Bonzini #define FIMD_VIDOSD_ALPHA_AEN1 0x000FFF
130fc97bb5bSPaolo Bonzini
131fc97bb5bSPaolo Bonzini /* Frame buffer address registers */
132fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD0_START 0x00A0
133fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD0_END 0x00C4
134fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD0_END 0x00C4
135fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD1_START 0x00D0
136fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD1_END 0x00F4
137fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD2_START 0x0100
138fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD2_END 0x0110
139fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD2_PAGEWIDTH 0x1FFF
140fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD2_OFFSIZE 0x1FFF
141fc97bb5bSPaolo Bonzini #define FIMD_VIDWADD2_OFFSIZE_SHIFT 13
142fc97bb5bSPaolo Bonzini #define FIMD_VIDW0ADD0_B2 0x20A0
143fc97bb5bSPaolo Bonzini #define FIMD_VIDW4ADD0_B2 0x20C0
144fc97bb5bSPaolo Bonzini
145fc97bb5bSPaolo Bonzini /* Video interrupt control registers */
146fc97bb5bSPaolo Bonzini #define FIMD_VIDINTCON0 0x130
147fc97bb5bSPaolo Bonzini #define FIMD_VIDINTCON1 0x134
148fc97bb5bSPaolo Bonzini
149fc97bb5bSPaolo Bonzini /* Window color key registers */
150fc97bb5bSPaolo Bonzini #define FIMD_WKEYCON_START 0x140
151fc97bb5bSPaolo Bonzini #define FIMD_WKEYCON_END 0x15C
152fc97bb5bSPaolo Bonzini #define FIMD_WKEYCON0_COMPKEY 0x00FFFFFF
153fc97bb5bSPaolo Bonzini #define FIMD_WKEYCON0_CTL_SHIFT 24
154fc97bb5bSPaolo Bonzini #define FIMD_WKEYCON0_DIRCON (1 << 24)
155fc97bb5bSPaolo Bonzini #define FIMD_WKEYCON0_KEYEN (1 << 25)
156fc97bb5bSPaolo Bonzini #define FIMD_WKEYCON0_KEYBLEN (1 << 26)
157fc97bb5bSPaolo Bonzini /* Window color key alpha control register */
158fc97bb5bSPaolo Bonzini #define FIMD_WKEYALPHA_START 0x160
159fc97bb5bSPaolo Bonzini #define FIMD_WKEYALPHA_END 0x16C
160fc97bb5bSPaolo Bonzini
161fc97bb5bSPaolo Bonzini /* Dithering control register */
162fc97bb5bSPaolo Bonzini #define FIMD_DITHMODE 0x170
163fc97bb5bSPaolo Bonzini
164fc97bb5bSPaolo Bonzini /* Window alpha control registers */
165fc97bb5bSPaolo Bonzini #define FIMD_VIDALPHA_ALPHA_LOWER 0x000F0F0F
166fc97bb5bSPaolo Bonzini #define FIMD_VIDALPHA_ALPHA_UPPER 0x00F0F0F0
167fc97bb5bSPaolo Bonzini #define FIMD_VIDWALPHA_START 0x21C
168fc97bb5bSPaolo Bonzini #define FIMD_VIDWALPHA_END 0x240
169fc97bb5bSPaolo Bonzini
170fc97bb5bSPaolo Bonzini /* Window color map registers */
171fc97bb5bSPaolo Bonzini #define FIMD_WINMAP_START 0x180
172fc97bb5bSPaolo Bonzini #define FIMD_WINMAP_END 0x190
173fc97bb5bSPaolo Bonzini #define FIMD_WINMAP_EN (1 << 24)
174fc97bb5bSPaolo Bonzini #define FIMD_WINMAP_COLOR_MASK 0x00FFFFFF
175fc97bb5bSPaolo Bonzini
176fc97bb5bSPaolo Bonzini /* Window palette control registers */
177fc97bb5bSPaolo Bonzini #define FIMD_WPALCON_HIGH 0x019C
178fc97bb5bSPaolo Bonzini #define FIMD_WPALCON_LOW 0x01A0
179fc97bb5bSPaolo Bonzini #define FIMD_WPALCON_UPDATEEN (1 << 9)
180fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W0PAL_L 0x07
181fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W0PAL_L_SHT 0
182fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W1PAL_L 0x07
183fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W1PAL_L_SHT 3
184fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W2PAL_L 0x01
185fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W2PAL_L_SHT 6
186fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W2PAL_H 0x06
187fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W2PAL_H_SHT 8
188fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W3PAL_L 0x01
189fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W3PAL_L_SHT 7
190fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W3PAL_H 0x06
191fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W3PAL_H_SHT 12
192fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W4PAL_L 0x01
193fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W4PAL_L_SHT 8
194fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W4PAL_H 0x06
195fc97bb5bSPaolo Bonzini #define FIMD_WPAL_W4PAL_H_SHT 16
196fc97bb5bSPaolo Bonzini
197fc97bb5bSPaolo Bonzini /* Trigger control registers */
198fc97bb5bSPaolo Bonzini #define FIMD_TRIGCON 0x01A4
199fc97bb5bSPaolo Bonzini #define FIMD_TRIGCON_ROMASK 0x00000004
200fc97bb5bSPaolo Bonzini
201fc97bb5bSPaolo Bonzini /* LCD I80 Interface Control */
202fc97bb5bSPaolo Bonzini #define FIMD_I80IFCON_START 0x01B0
203fc97bb5bSPaolo Bonzini #define FIMD_I80IFCON_END 0x01BC
204fc97bb5bSPaolo Bonzini /* Color gain control register */
205fc97bb5bSPaolo Bonzini #define FIMD_COLORGAINCON 0x01C0
206fc97bb5bSPaolo Bonzini /* LCD i80 Interface Command Control */
207fc97bb5bSPaolo Bonzini #define FIMD_LDI_CMDCON0 0x01D0
208fc97bb5bSPaolo Bonzini #define FIMD_LDI_CMDCON1 0x01D4
209fc97bb5bSPaolo Bonzini /* I80 System Interface Manual Command Control */
210fc97bb5bSPaolo Bonzini #define FIMD_SIFCCON0 0x01E0
211fc97bb5bSPaolo Bonzini #define FIMD_SIFCCON2 0x01E8
212fc97bb5bSPaolo Bonzini
213fc97bb5bSPaolo Bonzini /* Hue Control Registers */
214fc97bb5bSPaolo Bonzini #define FIMD_HUECOEFCR_START 0x01EC
215fc97bb5bSPaolo Bonzini #define FIMD_HUECOEFCR_END 0x01F4
216fc97bb5bSPaolo Bonzini #define FIMD_HUECOEFCB_START 0x01FC
217fc97bb5bSPaolo Bonzini #define FIMD_HUECOEFCB_END 0x0208
218fc97bb5bSPaolo Bonzini #define FIMD_HUEOFFSET 0x020C
219fc97bb5bSPaolo Bonzini
220fc97bb5bSPaolo Bonzini /* Video interrupt control registers */
221fc97bb5bSPaolo Bonzini #define FIMD_VIDINT_INTFIFOPEND (1 << 0)
222fc97bb5bSPaolo Bonzini #define FIMD_VIDINT_INTFRMPEND (1 << 1)
223fc97bb5bSPaolo Bonzini #define FIMD_VIDINT_INTI80PEND (1 << 2)
224fc97bb5bSPaolo Bonzini #define FIMD_VIDINT_INTEN (1 << 0)
225fc97bb5bSPaolo Bonzini #define FIMD_VIDINT_INTFIFOEN (1 << 1)
226fc97bb5bSPaolo Bonzini #define FIMD_VIDINT_INTFRMEN (1 << 12)
227fc97bb5bSPaolo Bonzini #define FIMD_VIDINT_I80IFDONE (1 << 17)
228fc97bb5bSPaolo Bonzini
229fc97bb5bSPaolo Bonzini /* Window blend equation control registers */
230fc97bb5bSPaolo Bonzini #define FIMD_BLENDEQ_START 0x0244
231fc97bb5bSPaolo Bonzini #define FIMD_BLENDEQ_END 0x0250
232fc97bb5bSPaolo Bonzini #define FIMD_BLENDCON 0x0260
233fc97bb5bSPaolo Bonzini #define FIMD_ALPHA_8BIT (1 << 0)
234fc97bb5bSPaolo Bonzini #define FIMD_BLENDEQ_COEF_MASK 0xF
235fc97bb5bSPaolo Bonzini
236fc97bb5bSPaolo Bonzini /* Window RTQOS Control Registers */
237fc97bb5bSPaolo Bonzini #define FIMD_WRTQOSCON_START 0x0264
238fc97bb5bSPaolo Bonzini #define FIMD_WRTQOSCON_END 0x0274
239fc97bb5bSPaolo Bonzini
240fc97bb5bSPaolo Bonzini /* LCD I80 Interface Command */
241fc97bb5bSPaolo Bonzini #define FIMD_I80IFCMD_START 0x0280
242fc97bb5bSPaolo Bonzini #define FIMD_I80IFCMD_END 0x02AC
243fc97bb5bSPaolo Bonzini
244fc97bb5bSPaolo Bonzini /* Shadow windows control registers */
245fc97bb5bSPaolo Bonzini #define FIMD_SHD_ADD0_START 0x40A0
246fc97bb5bSPaolo Bonzini #define FIMD_SHD_ADD0_END 0x40C0
247fc97bb5bSPaolo Bonzini #define FIMD_SHD_ADD1_START 0x40D0
248fc97bb5bSPaolo Bonzini #define FIMD_SHD_ADD1_END 0x40F0
249fc97bb5bSPaolo Bonzini #define FIMD_SHD_ADD2_START 0x4100
250fc97bb5bSPaolo Bonzini #define FIMD_SHD_ADD2_END 0x4110
251fc97bb5bSPaolo Bonzini
252fc97bb5bSPaolo Bonzini /* Palette memory */
253fc97bb5bSPaolo Bonzini #define FIMD_PAL_MEM_START 0x2400
254fc97bb5bSPaolo Bonzini #define FIMD_PAL_MEM_END 0x37FC
255fc97bb5bSPaolo Bonzini /* Palette memory aliases for windows 0 and 1 */
256fc97bb5bSPaolo Bonzini #define FIMD_PALMEM_AL_START 0x0400
257fc97bb5bSPaolo Bonzini #define FIMD_PALMEM_AL_END 0x0BFC
258fc97bb5bSPaolo Bonzini
259fc97bb5bSPaolo Bonzini typedef struct {
260fc97bb5bSPaolo Bonzini uint8_t r, g, b;
261fc97bb5bSPaolo Bonzini /* D[31..24]dummy, D[23..16]rAlpha, D[15..8]gAlpha, D[7..0]bAlpha */
262fc97bb5bSPaolo Bonzini uint32_t a;
263fc97bb5bSPaolo Bonzini } rgba;
264fc97bb5bSPaolo Bonzini #define RGBA_SIZE 7
265fc97bb5bSPaolo Bonzini
266fc97bb5bSPaolo Bonzini typedef void pixel_to_rgb_func(uint32_t pixel, rgba *p);
267fc97bb5bSPaolo Bonzini typedef struct Exynos4210fimdWindow Exynos4210fimdWindow;
268fc97bb5bSPaolo Bonzini
269fc97bb5bSPaolo Bonzini struct Exynos4210fimdWindow {
270fc97bb5bSPaolo Bonzini uint32_t wincon; /* Window control register */
271fc97bb5bSPaolo Bonzini uint32_t buf_start[3]; /* Start address for video frame buffer */
272fc97bb5bSPaolo Bonzini uint32_t buf_end[3]; /* End address for video frame buffer */
273fc97bb5bSPaolo Bonzini uint32_t keycon[2]; /* Window color key registers */
274fc97bb5bSPaolo Bonzini uint32_t keyalpha; /* Color key alpha control register */
275fc97bb5bSPaolo Bonzini uint32_t winmap; /* Window color map register */
276fc97bb5bSPaolo Bonzini uint32_t blendeq; /* Window blending equation control register */
277fc97bb5bSPaolo Bonzini uint32_t rtqoscon; /* Window RTQOS Control Registers */
278fc97bb5bSPaolo Bonzini uint32_t palette[256]; /* Palette RAM */
279fc97bb5bSPaolo Bonzini uint32_t shadow_buf_start; /* Start address of shadow frame buffer */
280fc97bb5bSPaolo Bonzini uint32_t shadow_buf_end; /* End address of shadow frame buffer */
281fc97bb5bSPaolo Bonzini uint32_t shadow_buf_size; /* Virtual shadow screen width */
282fc97bb5bSPaolo Bonzini
283fc97bb5bSPaolo Bonzini pixel_to_rgb_func *pixel_to_rgb;
284fc97bb5bSPaolo Bonzini void (*draw_line)(Exynos4210fimdWindow *w, uint8_t *src, uint8_t *dst,
285fc97bb5bSPaolo Bonzini bool blend);
286fc97bb5bSPaolo Bonzini uint32_t (*get_alpha)(Exynos4210fimdWindow *w, uint32_t pix_a);
287fc97bb5bSPaolo Bonzini uint16_t lefttop_x, lefttop_y; /* VIDOSD0 register */
288fc97bb5bSPaolo Bonzini uint16_t rightbot_x, rightbot_y; /* VIDOSD1 register */
289fc97bb5bSPaolo Bonzini uint32_t osdsize; /* VIDOSD2&3 register */
290fc97bb5bSPaolo Bonzini uint32_t alpha_val[2]; /* VIDOSD2&3, VIDWALPHA registers */
291fc97bb5bSPaolo Bonzini uint16_t virtpage_width; /* VIDWADD2 register */
292fc97bb5bSPaolo Bonzini uint16_t virtpage_offsize; /* VIDWADD2 register */
293fc97bb5bSPaolo Bonzini MemoryRegionSection mem_section; /* RAM fragment containing framebuffer */
294fc97bb5bSPaolo Bonzini uint8_t *host_fb_addr; /* Host pointer to window's framebuffer */
295fc97bb5bSPaolo Bonzini hwaddr fb_len; /* Framebuffer length */
296fc97bb5bSPaolo Bonzini };
297fc97bb5bSPaolo Bonzini
298f27321aaSAndreas Färber #define TYPE_EXYNOS4210_FIMD "exynos4210.fimd"
2998063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210fimdState, EXYNOS4210_FIMD)
300f27321aaSAndreas Färber
301db1015e9SEduardo Habkost struct Exynos4210fimdState {
302f27321aaSAndreas Färber SysBusDevice parent_obj;
303f27321aaSAndreas Färber
304fc97bb5bSPaolo Bonzini MemoryRegion iomem;
305fc97bb5bSPaolo Bonzini QemuConsole *console;
306fc97bb5bSPaolo Bonzini qemu_irq irq[3];
3076d73fff3SPhilippe Mathieu-Daudé MemoryRegion *fbmem;
308fc97bb5bSPaolo Bonzini
309fc97bb5bSPaolo Bonzini uint32_t vidcon[4]; /* Video main control registers 0-3 */
310fc97bb5bSPaolo Bonzini uint32_t vidtcon[4]; /* Video time control registers 0-3 */
311fc97bb5bSPaolo Bonzini uint32_t shadowcon; /* Window shadow control register */
312fc97bb5bSPaolo Bonzini uint32_t winchmap; /* Channel mapping control register */
313fc97bb5bSPaolo Bonzini uint32_t vidintcon[2]; /* Video interrupt control registers */
314fc97bb5bSPaolo Bonzini uint32_t dithmode; /* Dithering control register */
315fc97bb5bSPaolo Bonzini uint32_t wpalcon[2]; /* Window palette control registers */
316fc97bb5bSPaolo Bonzini uint32_t trigcon; /* Trigger control register */
317fc97bb5bSPaolo Bonzini uint32_t i80ifcon[4]; /* I80 interface control registers */
318fc97bb5bSPaolo Bonzini uint32_t colorgaincon; /* Color gain control register */
319fc97bb5bSPaolo Bonzini uint32_t ldi_cmdcon[2]; /* LCD I80 interface command control */
320fc97bb5bSPaolo Bonzini uint32_t sifccon[3]; /* I80 System Interface Manual Command Control */
321fc97bb5bSPaolo Bonzini uint32_t huecoef_cr[4]; /* Hue control registers */
322fc97bb5bSPaolo Bonzini uint32_t huecoef_cb[4]; /* Hue control registers */
323fc97bb5bSPaolo Bonzini uint32_t hueoffset; /* Hue offset control register */
324fc97bb5bSPaolo Bonzini uint32_t blendcon; /* Blending control register */
325fc97bb5bSPaolo Bonzini uint32_t i80ifcmd[12]; /* LCD I80 Interface Command */
326fc97bb5bSPaolo Bonzini
327fc97bb5bSPaolo Bonzini Exynos4210fimdWindow window[5]; /* Window-specific registers */
328fc97bb5bSPaolo Bonzini uint8_t *ifb; /* Internal frame buffer */
329fc97bb5bSPaolo Bonzini bool invalidate; /* Image needs to be redrawn */
330fc97bb5bSPaolo Bonzini bool enabled; /* Display controller is enabled */
331db1015e9SEduardo Habkost };
332fc97bb5bSPaolo Bonzini
333fc97bb5bSPaolo Bonzini /* Perform byte/halfword/word swap of data according to WINCON */
fimd_swap_data(unsigned int swap_ctl,uint64_t * data)334fc97bb5bSPaolo Bonzini static inline void fimd_swap_data(unsigned int swap_ctl, uint64_t *data)
335fc97bb5bSPaolo Bonzini {
336fc97bb5bSPaolo Bonzini int i;
337fc97bb5bSPaolo Bonzini uint64_t res;
338fc97bb5bSPaolo Bonzini uint64_t x = *data;
339fc97bb5bSPaolo Bonzini
340fc97bb5bSPaolo Bonzini if (swap_ctl & FIMD_WINCON_SWAP_BITS) {
341fc97bb5bSPaolo Bonzini res = 0;
342fc97bb5bSPaolo Bonzini for (i = 0; i < 64; i++) {
343644ead5bSPeter Maydell if (x & (1ULL << (63 - i))) {
344fc97bb5bSPaolo Bonzini res |= (1ULL << i);
345fc97bb5bSPaolo Bonzini }
346fc97bb5bSPaolo Bonzini }
347fc97bb5bSPaolo Bonzini x = res;
348fc97bb5bSPaolo Bonzini }
349fc97bb5bSPaolo Bonzini
350fc97bb5bSPaolo Bonzini if (swap_ctl & FIMD_WINCON_SWAP_BYTE) {
351fc97bb5bSPaolo Bonzini x = bswap64(x);
352fc97bb5bSPaolo Bonzini }
353fc97bb5bSPaolo Bonzini
354fc97bb5bSPaolo Bonzini if (swap_ctl & FIMD_WINCON_SWAP_HWORD) {
355fc97bb5bSPaolo Bonzini x = ((x & 0x000000000000FFFFULL) << 48) |
356fc97bb5bSPaolo Bonzini ((x & 0x00000000FFFF0000ULL) << 16) |
357fc97bb5bSPaolo Bonzini ((x & 0x0000FFFF00000000ULL) >> 16) |
358fc97bb5bSPaolo Bonzini ((x & 0xFFFF000000000000ULL) >> 48);
359fc97bb5bSPaolo Bonzini }
360fc97bb5bSPaolo Bonzini
361fc97bb5bSPaolo Bonzini if (swap_ctl & FIMD_WINCON_SWAP_WORD) {
362fc97bb5bSPaolo Bonzini x = ((x & 0x00000000FFFFFFFFULL) << 32) |
363fc97bb5bSPaolo Bonzini ((x & 0xFFFFFFFF00000000ULL) >> 32);
364fc97bb5bSPaolo Bonzini }
365fc97bb5bSPaolo Bonzini
366fc97bb5bSPaolo Bonzini *data = x;
367fc97bb5bSPaolo Bonzini }
368fc97bb5bSPaolo Bonzini
369fc97bb5bSPaolo Bonzini /* Conversion routines of Pixel data from frame buffer area to internal RGBA
370fc97bb5bSPaolo Bonzini * pixel representation.
371fc97bb5bSPaolo Bonzini * Every color component internally represented as 8-bit value. If original
372fc97bb5bSPaolo Bonzini * data has less than 8 bit for component, data is extended to 8 bit. For
373fc97bb5bSPaolo Bonzini * example, if blue component has only two possible values 0 and 1 it will be
374fc97bb5bSPaolo Bonzini * extended to 0 and 0xFF */
375fc97bb5bSPaolo Bonzini
376fc97bb5bSPaolo Bonzini /* One bit for alpha representation */
377fc97bb5bSPaolo Bonzini #define DEF_PIXEL_TO_RGB_A1(N, R, G, B) \
378fc97bb5bSPaolo Bonzini static void N(uint32_t pixel, rgba *p) \
379fc97bb5bSPaolo Bonzini { \
380fc97bb5bSPaolo Bonzini p->b = ((pixel & ((1 << (B)) - 1)) << (8 - (B))) | \
381fc97bb5bSPaolo Bonzini ((pixel >> (2 * (B) - 8)) & ((1 << (8 - (B))) - 1)); \
382fc97bb5bSPaolo Bonzini pixel >>= (B); \
383fc97bb5bSPaolo Bonzini p->g = (pixel & ((1 << (G)) - 1)) << (8 - (G)) | \
384fc97bb5bSPaolo Bonzini ((pixel >> (2 * (G) - 8)) & ((1 << (8 - (G))) - 1)); \
385fc97bb5bSPaolo Bonzini pixel >>= (G); \
386fc97bb5bSPaolo Bonzini p->r = (pixel & ((1 << (R)) - 1)) << (8 - (R)) | \
387fc97bb5bSPaolo Bonzini ((pixel >> (2 * (R) - 8)) & ((1 << (8 - (R))) - 1)); \
388fc97bb5bSPaolo Bonzini pixel >>= (R); \
389fc97bb5bSPaolo Bonzini p->a = (pixel & 0x1); \
390fc97bb5bSPaolo Bonzini }
391fc97bb5bSPaolo Bonzini
392fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A1(pixel_a444_to_rgb, 4, 4, 4)
393fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A1(pixel_a555_to_rgb, 5, 5, 5)
394fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A1(pixel_a666_to_rgb, 6, 6, 6)
395fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A1(pixel_a665_to_rgb, 6, 6, 5)
396fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A1(pixel_a888_to_rgb, 8, 8, 8)
397fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A1(pixel_a887_to_rgb, 8, 8, 7)
398fc97bb5bSPaolo Bonzini
399fc97bb5bSPaolo Bonzini /* Alpha component is always zero */
400fc97bb5bSPaolo Bonzini #define DEF_PIXEL_TO_RGB_A0(N, R, G, B) \
401fc97bb5bSPaolo Bonzini static void N(uint32_t pixel, rgba *p) \
402fc97bb5bSPaolo Bonzini { \
403fc97bb5bSPaolo Bonzini p->b = ((pixel & ((1 << (B)) - 1)) << (8 - (B))) | \
404fc97bb5bSPaolo Bonzini ((pixel >> (2 * (B) - 8)) & ((1 << (8 - (B))) - 1)); \
405fc97bb5bSPaolo Bonzini pixel >>= (B); \
406fc97bb5bSPaolo Bonzini p->g = (pixel & ((1 << (G)) - 1)) << (8 - (G)) | \
407fc97bb5bSPaolo Bonzini ((pixel >> (2 * (G) - 8)) & ((1 << (8 - (G))) - 1)); \
408fc97bb5bSPaolo Bonzini pixel >>= (G); \
409fc97bb5bSPaolo Bonzini p->r = (pixel & ((1 << (R)) - 1)) << (8 - (R)) | \
410fc97bb5bSPaolo Bonzini ((pixel >> (2 * (R) - 8)) & ((1 << (8 - (R))) - 1)); \
411fc97bb5bSPaolo Bonzini p->a = 0x0; \
412fc97bb5bSPaolo Bonzini }
413fc97bb5bSPaolo Bonzini
414fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A0(pixel_565_to_rgb, 5, 6, 5)
415fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A0(pixel_555_to_rgb, 5, 5, 5)
416fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A0(pixel_666_to_rgb, 6, 6, 6)
417fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A0(pixel_888_to_rgb, 8, 8, 8)
418fc97bb5bSPaolo Bonzini
419fc97bb5bSPaolo Bonzini /* Alpha component has some meaningful value */
420fc97bb5bSPaolo Bonzini #define DEF_PIXEL_TO_RGB_A(N, R, G, B, A) \
421fc97bb5bSPaolo Bonzini static void N(uint32_t pixel, rgba *p) \
422fc97bb5bSPaolo Bonzini { \
423fc97bb5bSPaolo Bonzini p->b = ((pixel & ((1 << (B)) - 1)) << (8 - (B))) | \
424fc97bb5bSPaolo Bonzini ((pixel >> (2 * (B) - 8)) & ((1 << (8 - (B))) - 1)); \
425fc97bb5bSPaolo Bonzini pixel >>= (B); \
426fc97bb5bSPaolo Bonzini p->g = (pixel & ((1 << (G)) - 1)) << (8 - (G)) | \
427fc97bb5bSPaolo Bonzini ((pixel >> (2 * (G) - 8)) & ((1 << (8 - (G))) - 1)); \
428fc97bb5bSPaolo Bonzini pixel >>= (G); \
429fc97bb5bSPaolo Bonzini p->r = (pixel & ((1 << (R)) - 1)) << (8 - (R)) | \
430fc97bb5bSPaolo Bonzini ((pixel >> (2 * (R) - 8)) & ((1 << (8 - (R))) - 1)); \
431fc97bb5bSPaolo Bonzini pixel >>= (R); \
432fc97bb5bSPaolo Bonzini p->a = (pixel & ((1 << (A)) - 1)) << (8 - (A)) | \
433fc97bb5bSPaolo Bonzini ((pixel >> (2 * (A) - 8)) & ((1 << (8 - (A))) - 1)); \
434fc97bb5bSPaolo Bonzini p->a = p->a | (p->a << 8) | (p->a << 16); \
435fc97bb5bSPaolo Bonzini }
436fc97bb5bSPaolo Bonzini
437fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A(pixel_4444_to_rgb, 4, 4, 4, 4)
438fc97bb5bSPaolo Bonzini DEF_PIXEL_TO_RGB_A(pixel_8888_to_rgb, 8, 8, 8, 8)
439fc97bb5bSPaolo Bonzini
440fc97bb5bSPaolo Bonzini /* Lookup table to extent 2-bit color component to 8 bit */
441fc97bb5bSPaolo Bonzini static const uint8_t pixel_lutable_2b[4] = {
442fc97bb5bSPaolo Bonzini 0x0, 0x55, 0xAA, 0xFF
443fc97bb5bSPaolo Bonzini };
444fc97bb5bSPaolo Bonzini /* Lookup table to extent 3-bit color component to 8 bit */
445fc97bb5bSPaolo Bonzini static const uint8_t pixel_lutable_3b[8] = {
446fc97bb5bSPaolo Bonzini 0x0, 0x24, 0x49, 0x6D, 0x92, 0xB6, 0xDB, 0xFF
447fc97bb5bSPaolo Bonzini };
448fc97bb5bSPaolo Bonzini /* Special case for a232 bpp mode */
pixel_a232_to_rgb(uint32_t pixel,rgba * p)449fc97bb5bSPaolo Bonzini static void pixel_a232_to_rgb(uint32_t pixel, rgba *p)
450fc97bb5bSPaolo Bonzini {
451fc97bb5bSPaolo Bonzini p->b = pixel_lutable_2b[(pixel & 0x3)];
452fc97bb5bSPaolo Bonzini pixel >>= 2;
453fc97bb5bSPaolo Bonzini p->g = pixel_lutable_3b[(pixel & 0x7)];
454fc97bb5bSPaolo Bonzini pixel >>= 3;
455fc97bb5bSPaolo Bonzini p->r = pixel_lutable_2b[(pixel & 0x3)];
456fc97bb5bSPaolo Bonzini pixel >>= 2;
457fc97bb5bSPaolo Bonzini p->a = (pixel & 0x1);
458fc97bb5bSPaolo Bonzini }
459fc97bb5bSPaolo Bonzini
460fc97bb5bSPaolo Bonzini /* Special case for (5+1, 5+1, 5+1) mode. Data bit 15 is common LSB
461fc97bb5bSPaolo Bonzini * for all three color components */
pixel_1555_to_rgb(uint32_t pixel,rgba * p)462fc97bb5bSPaolo Bonzini static void pixel_1555_to_rgb(uint32_t pixel, rgba *p)
463fc97bb5bSPaolo Bonzini {
464fc97bb5bSPaolo Bonzini uint8_t comm = (pixel >> 15) & 1;
465fc97bb5bSPaolo Bonzini p->b = ((((pixel & 0x1F) << 1) | comm) << 2) | ((pixel >> 3) & 0x3);
466fc97bb5bSPaolo Bonzini pixel >>= 5;
467fc97bb5bSPaolo Bonzini p->g = ((((pixel & 0x1F) << 1) | comm) << 2) | ((pixel >> 3) & 0x3);
468fc97bb5bSPaolo Bonzini pixel >>= 5;
469fc97bb5bSPaolo Bonzini p->r = ((((pixel & 0x1F) << 1) | comm) << 2) | ((pixel >> 3) & 0x3);
470fc97bb5bSPaolo Bonzini p->a = 0x0;
471fc97bb5bSPaolo Bonzini }
472fc97bb5bSPaolo Bonzini
473fc97bb5bSPaolo Bonzini /* Put/get pixel to/from internal LCD Controller framebuffer */
474fc97bb5bSPaolo Bonzini
put_pixel_ifb(const rgba p,uint8_t * d)475fc97bb5bSPaolo Bonzini static int put_pixel_ifb(const rgba p, uint8_t *d)
476fc97bb5bSPaolo Bonzini {
477fc97bb5bSPaolo Bonzini *(uint8_t *)d++ = p.r;
478fc97bb5bSPaolo Bonzini *(uint8_t *)d++ = p.g;
479fc97bb5bSPaolo Bonzini *(uint8_t *)d++ = p.b;
480fc97bb5bSPaolo Bonzini *(uint32_t *)d = p.a;
481fc97bb5bSPaolo Bonzini return RGBA_SIZE;
482fc97bb5bSPaolo Bonzini }
483fc97bb5bSPaolo Bonzini
get_pixel_ifb(const uint8_t * s,rgba * p)484fc97bb5bSPaolo Bonzini static int get_pixel_ifb(const uint8_t *s, rgba *p)
485fc97bb5bSPaolo Bonzini {
486fc97bb5bSPaolo Bonzini p->r = *(uint8_t *)s++;
487fc97bb5bSPaolo Bonzini p->g = *(uint8_t *)s++;
488fc97bb5bSPaolo Bonzini p->b = *(uint8_t *)s++;
489fc97bb5bSPaolo Bonzini p->a = (*(uint32_t *)s) & 0x00FFFFFF;
490fc97bb5bSPaolo Bonzini return RGBA_SIZE;
491fc97bb5bSPaolo Bonzini }
492fc97bb5bSPaolo Bonzini
493fc97bb5bSPaolo Bonzini static pixel_to_rgb_func *palette_data_format[8] = {
494fc97bb5bSPaolo Bonzini [0] = pixel_565_to_rgb,
495fc97bb5bSPaolo Bonzini [1] = pixel_a555_to_rgb,
496fc97bb5bSPaolo Bonzini [2] = pixel_666_to_rgb,
497fc97bb5bSPaolo Bonzini [3] = pixel_a665_to_rgb,
498fc97bb5bSPaolo Bonzini [4] = pixel_a666_to_rgb,
499fc97bb5bSPaolo Bonzini [5] = pixel_888_to_rgb,
500fc97bb5bSPaolo Bonzini [6] = pixel_a888_to_rgb,
501fc97bb5bSPaolo Bonzini [7] = pixel_8888_to_rgb
502fc97bb5bSPaolo Bonzini };
503fc97bb5bSPaolo Bonzini
504fc97bb5bSPaolo Bonzini /* Returns Index in palette data formats table for given window number WINDOW */
505fc97bb5bSPaolo Bonzini static uint32_t
exynos4210_fimd_palette_format(Exynos4210fimdState * s,int window)506fc97bb5bSPaolo Bonzini exynos4210_fimd_palette_format(Exynos4210fimdState *s, int window)
507fc97bb5bSPaolo Bonzini {
508fc97bb5bSPaolo Bonzini uint32_t ret;
509fc97bb5bSPaolo Bonzini
510fc97bb5bSPaolo Bonzini switch (window) {
511fc97bb5bSPaolo Bonzini case 0:
512fc97bb5bSPaolo Bonzini ret = (s->wpalcon[1] >> FIMD_WPAL_W0PAL_L_SHT) & FIMD_WPAL_W0PAL_L;
513fc97bb5bSPaolo Bonzini if (ret != 7) {
514fc97bb5bSPaolo Bonzini ret = 6 - ret;
515fc97bb5bSPaolo Bonzini }
516fc97bb5bSPaolo Bonzini break;
517fc97bb5bSPaolo Bonzini case 1:
518fc97bb5bSPaolo Bonzini ret = (s->wpalcon[1] >> FIMD_WPAL_W1PAL_L_SHT) & FIMD_WPAL_W1PAL_L;
519fc97bb5bSPaolo Bonzini if (ret != 7) {
520fc97bb5bSPaolo Bonzini ret = 6 - ret;
521fc97bb5bSPaolo Bonzini }
522fc97bb5bSPaolo Bonzini break;
523fc97bb5bSPaolo Bonzini case 2:
524fc97bb5bSPaolo Bonzini ret = ((s->wpalcon[0] >> FIMD_WPAL_W2PAL_H_SHT) & FIMD_WPAL_W2PAL_H) |
525fc97bb5bSPaolo Bonzini ((s->wpalcon[1] >> FIMD_WPAL_W2PAL_L_SHT) & FIMD_WPAL_W2PAL_L);
526fc97bb5bSPaolo Bonzini break;
527fc97bb5bSPaolo Bonzini case 3:
528fc97bb5bSPaolo Bonzini ret = ((s->wpalcon[0] >> FIMD_WPAL_W3PAL_H_SHT) & FIMD_WPAL_W3PAL_H) |
529fc97bb5bSPaolo Bonzini ((s->wpalcon[1] >> FIMD_WPAL_W3PAL_L_SHT) & FIMD_WPAL_W3PAL_L);
530fc97bb5bSPaolo Bonzini break;
531fc97bb5bSPaolo Bonzini case 4:
532fc97bb5bSPaolo Bonzini ret = ((s->wpalcon[0] >> FIMD_WPAL_W4PAL_H_SHT) & FIMD_WPAL_W4PAL_H) |
533fc97bb5bSPaolo Bonzini ((s->wpalcon[1] >> FIMD_WPAL_W4PAL_L_SHT) & FIMD_WPAL_W4PAL_L);
534fc97bb5bSPaolo Bonzini break;
535fc97bb5bSPaolo Bonzini default:
536fc97bb5bSPaolo Bonzini hw_error("exynos4210.fimd: incorrect window number %d\n", window);
537fc97bb5bSPaolo Bonzini ret = 0;
538fc97bb5bSPaolo Bonzini break;
539fc97bb5bSPaolo Bonzini }
540fc97bb5bSPaolo Bonzini return ret;
541fc97bb5bSPaolo Bonzini }
542fc97bb5bSPaolo Bonzini
543fc97bb5bSPaolo Bonzini #define FIMD_1_MINUS_COLOR(x) \
544fc97bb5bSPaolo Bonzini ((0xFF - ((x) & 0xFF)) | (0xFF00 - ((x) & 0xFF00)) | \
545fc97bb5bSPaolo Bonzini (0xFF0000 - ((x) & 0xFF0000)))
546fc97bb5bSPaolo Bonzini #define EXTEND_LOWER_HALFBYTE(x) (((x) & 0xF0F0F) | (((x) << 4) & 0xF0F0F0))
547fc97bb5bSPaolo Bonzini #define EXTEND_UPPER_HALFBYTE(x) (((x) & 0xF0F0F0) | (((x) >> 4) & 0xF0F0F))
548fc97bb5bSPaolo Bonzini
549fc97bb5bSPaolo Bonzini /* Multiply three lower bytes of two 32-bit words with each other.
550fc97bb5bSPaolo Bonzini * Each byte with values 0-255 is considered as a number with possible values
551fc97bb5bSPaolo Bonzini * in a range [0 - 1] */
fimd_mult_each_byte(uint32_t a,uint32_t b)552fc97bb5bSPaolo Bonzini static inline uint32_t fimd_mult_each_byte(uint32_t a, uint32_t b)
553fc97bb5bSPaolo Bonzini {
554fc97bb5bSPaolo Bonzini uint32_t tmp;
555fc97bb5bSPaolo Bonzini uint32_t ret;
556fc97bb5bSPaolo Bonzini
557fc97bb5bSPaolo Bonzini ret = ((tmp = (((a & 0xFF) * (b & 0xFF)) / 0xFF)) > 0xFF) ? 0xFF : tmp;
558fc97bb5bSPaolo Bonzini ret |= ((tmp = ((((a >> 8) & 0xFF) * ((b >> 8) & 0xFF)) / 0xFF)) > 0xFF) ?
559fc97bb5bSPaolo Bonzini 0xFF00 : tmp << 8;
560fc97bb5bSPaolo Bonzini ret |= ((tmp = ((((a >> 16) & 0xFF) * ((b >> 16) & 0xFF)) / 0xFF)) > 0xFF) ?
561fc97bb5bSPaolo Bonzini 0xFF0000 : tmp << 16;
562fc97bb5bSPaolo Bonzini return ret;
563fc97bb5bSPaolo Bonzini }
564fc97bb5bSPaolo Bonzini
565fc97bb5bSPaolo Bonzini /* For each corresponding bytes of two 32-bit words: (a*b + c*d)
566fc97bb5bSPaolo Bonzini * Byte values 0-255 are mapped to a range [0 .. 1] */
567fc97bb5bSPaolo Bonzini static inline uint32_t
fimd_mult_and_sum_each_byte(uint32_t a,uint32_t b,uint32_t c,uint32_t d)568fc97bb5bSPaolo Bonzini fimd_mult_and_sum_each_byte(uint32_t a, uint32_t b, uint32_t c, uint32_t d)
569fc97bb5bSPaolo Bonzini {
570fc97bb5bSPaolo Bonzini uint32_t tmp;
571fc97bb5bSPaolo Bonzini uint32_t ret;
572fc97bb5bSPaolo Bonzini
573fc97bb5bSPaolo Bonzini ret = ((tmp = (((a & 0xFF) * (b & 0xFF) + (c & 0xFF) * (d & 0xFF)) / 0xFF))
574fc97bb5bSPaolo Bonzini > 0xFF) ? 0xFF : tmp;
575fc97bb5bSPaolo Bonzini ret |= ((tmp = ((((a >> 8) & 0xFF) * ((b >> 8) & 0xFF) + ((c >> 8) & 0xFF) *
576fc97bb5bSPaolo Bonzini ((d >> 8) & 0xFF)) / 0xFF)) > 0xFF) ? 0xFF00 : tmp << 8;
577fc97bb5bSPaolo Bonzini ret |= ((tmp = ((((a >> 16) & 0xFF) * ((b >> 16) & 0xFF) +
578fc97bb5bSPaolo Bonzini ((c >> 16) & 0xFF) * ((d >> 16) & 0xFF)) / 0xFF)) > 0xFF) ?
579fc97bb5bSPaolo Bonzini 0xFF0000 : tmp << 16;
580fc97bb5bSPaolo Bonzini return ret;
581fc97bb5bSPaolo Bonzini }
582fc97bb5bSPaolo Bonzini
583fc97bb5bSPaolo Bonzini /* These routines cover all possible sources of window's transparent factor
584fc97bb5bSPaolo Bonzini * used in blending equation. Choice of routine is affected by WPALCON
585fc97bb5bSPaolo Bonzini * registers, BLENDCON register and window's WINCON register */
586fc97bb5bSPaolo Bonzini
fimd_get_alpha_pix(Exynos4210fimdWindow * w,uint32_t pix_a)587fc97bb5bSPaolo Bonzini static uint32_t fimd_get_alpha_pix(Exynos4210fimdWindow *w, uint32_t pix_a)
588fc97bb5bSPaolo Bonzini {
589fc97bb5bSPaolo Bonzini return pix_a;
590fc97bb5bSPaolo Bonzini }
591fc97bb5bSPaolo Bonzini
592fc97bb5bSPaolo Bonzini static uint32_t
fimd_get_alpha_pix_extlow(Exynos4210fimdWindow * w,uint32_t pix_a)593fc97bb5bSPaolo Bonzini fimd_get_alpha_pix_extlow(Exynos4210fimdWindow *w, uint32_t pix_a)
594fc97bb5bSPaolo Bonzini {
595fc97bb5bSPaolo Bonzini return EXTEND_LOWER_HALFBYTE(pix_a);
596fc97bb5bSPaolo Bonzini }
597fc97bb5bSPaolo Bonzini
598fc97bb5bSPaolo Bonzini static uint32_t
fimd_get_alpha_pix_exthigh(Exynos4210fimdWindow * w,uint32_t pix_a)599fc97bb5bSPaolo Bonzini fimd_get_alpha_pix_exthigh(Exynos4210fimdWindow *w, uint32_t pix_a)
600fc97bb5bSPaolo Bonzini {
601fc97bb5bSPaolo Bonzini return EXTEND_UPPER_HALFBYTE(pix_a);
602fc97bb5bSPaolo Bonzini }
603fc97bb5bSPaolo Bonzini
fimd_get_alpha_mult(Exynos4210fimdWindow * w,uint32_t pix_a)604fc97bb5bSPaolo Bonzini static uint32_t fimd_get_alpha_mult(Exynos4210fimdWindow *w, uint32_t pix_a)
605fc97bb5bSPaolo Bonzini {
606fc97bb5bSPaolo Bonzini return fimd_mult_each_byte(pix_a, w->alpha_val[0]);
607fc97bb5bSPaolo Bonzini }
608fc97bb5bSPaolo Bonzini
fimd_get_alpha_mult_ext(Exynos4210fimdWindow * w,uint32_t pix_a)609fc97bb5bSPaolo Bonzini static uint32_t fimd_get_alpha_mult_ext(Exynos4210fimdWindow *w, uint32_t pix_a)
610fc97bb5bSPaolo Bonzini {
611fc97bb5bSPaolo Bonzini return fimd_mult_each_byte(EXTEND_LOWER_HALFBYTE(pix_a),
612fc97bb5bSPaolo Bonzini EXTEND_UPPER_HALFBYTE(w->alpha_val[0]));
613fc97bb5bSPaolo Bonzini }
614fc97bb5bSPaolo Bonzini
fimd_get_alpha_aen(Exynos4210fimdWindow * w,uint32_t pix_a)615fc97bb5bSPaolo Bonzini static uint32_t fimd_get_alpha_aen(Exynos4210fimdWindow *w, uint32_t pix_a)
616fc97bb5bSPaolo Bonzini {
617fc97bb5bSPaolo Bonzini return w->alpha_val[pix_a];
618fc97bb5bSPaolo Bonzini }
619fc97bb5bSPaolo Bonzini
fimd_get_alpha_aen_ext(Exynos4210fimdWindow * w,uint32_t pix_a)620fc97bb5bSPaolo Bonzini static uint32_t fimd_get_alpha_aen_ext(Exynos4210fimdWindow *w, uint32_t pix_a)
621fc97bb5bSPaolo Bonzini {
622fc97bb5bSPaolo Bonzini return EXTEND_UPPER_HALFBYTE(w->alpha_val[pix_a]);
623fc97bb5bSPaolo Bonzini }
624fc97bb5bSPaolo Bonzini
fimd_get_alpha_sel(Exynos4210fimdWindow * w,uint32_t pix_a)625fc97bb5bSPaolo Bonzini static uint32_t fimd_get_alpha_sel(Exynos4210fimdWindow *w, uint32_t pix_a)
626fc97bb5bSPaolo Bonzini {
627fc97bb5bSPaolo Bonzini return w->alpha_val[(w->wincon & FIMD_WINCON_ALPHA_SEL) ? 1 : 0];
628fc97bb5bSPaolo Bonzini }
629fc97bb5bSPaolo Bonzini
fimd_get_alpha_sel_ext(Exynos4210fimdWindow * w,uint32_t pix_a)630fc97bb5bSPaolo Bonzini static uint32_t fimd_get_alpha_sel_ext(Exynos4210fimdWindow *w, uint32_t pix_a)
631fc97bb5bSPaolo Bonzini {
632fc97bb5bSPaolo Bonzini return EXTEND_UPPER_HALFBYTE(w->alpha_val[(w->wincon &
633fc97bb5bSPaolo Bonzini FIMD_WINCON_ALPHA_SEL) ? 1 : 0]);
634fc97bb5bSPaolo Bonzini }
635fc97bb5bSPaolo Bonzini
636fc97bb5bSPaolo Bonzini /* Updates currently active alpha value get function for specified window */
fimd_update_get_alpha(Exynos4210fimdState * s,int win)637fc97bb5bSPaolo Bonzini static void fimd_update_get_alpha(Exynos4210fimdState *s, int win)
638fc97bb5bSPaolo Bonzini {
639fc97bb5bSPaolo Bonzini Exynos4210fimdWindow *w = &s->window[win];
640fc97bb5bSPaolo Bonzini const bool alpha_is_8bit = s->blendcon & FIMD_ALPHA_8BIT;
641fc97bb5bSPaolo Bonzini
642fc97bb5bSPaolo Bonzini if (w->wincon & FIMD_WINCON_BLD_PIX) {
643fc97bb5bSPaolo Bonzini if ((w->wincon & FIMD_WINCON_ALPHA_SEL) && WIN_BPP_MODE_WITH_ALPHA(w)) {
644fc97bb5bSPaolo Bonzini /* In this case, alpha component contains meaningful value */
645fc97bb5bSPaolo Bonzini if (w->wincon & FIMD_WINCON_ALPHA_MUL) {
646fc97bb5bSPaolo Bonzini w->get_alpha = alpha_is_8bit ?
647fc97bb5bSPaolo Bonzini fimd_get_alpha_mult : fimd_get_alpha_mult_ext;
648fc97bb5bSPaolo Bonzini } else {
649fc97bb5bSPaolo Bonzini w->get_alpha = alpha_is_8bit ?
650fc97bb5bSPaolo Bonzini fimd_get_alpha_pix : fimd_get_alpha_pix_extlow;
651fc97bb5bSPaolo Bonzini }
652fc97bb5bSPaolo Bonzini } else {
653fc97bb5bSPaolo Bonzini if (IS_PALETTIZED_MODE(w) &&
654fc97bb5bSPaolo Bonzini PAL_MODE_WITH_ALPHA(exynos4210_fimd_palette_format(s, win))) {
655fc97bb5bSPaolo Bonzini /* Alpha component has 8-bit numeric value */
656fc97bb5bSPaolo Bonzini w->get_alpha = alpha_is_8bit ?
657fc97bb5bSPaolo Bonzini fimd_get_alpha_pix : fimd_get_alpha_pix_exthigh;
658fc97bb5bSPaolo Bonzini } else {
659fc97bb5bSPaolo Bonzini /* Alpha has only two possible values (AEN) */
660fc97bb5bSPaolo Bonzini w->get_alpha = alpha_is_8bit ?
661fc97bb5bSPaolo Bonzini fimd_get_alpha_aen : fimd_get_alpha_aen_ext;
662fc97bb5bSPaolo Bonzini }
663fc97bb5bSPaolo Bonzini }
664fc97bb5bSPaolo Bonzini } else {
665fc97bb5bSPaolo Bonzini w->get_alpha = alpha_is_8bit ? fimd_get_alpha_sel :
666fc97bb5bSPaolo Bonzini fimd_get_alpha_sel_ext;
667fc97bb5bSPaolo Bonzini }
668fc97bb5bSPaolo Bonzini }
669fc97bb5bSPaolo Bonzini
670fc97bb5bSPaolo Bonzini /* Blends current window's (w) pixel (foreground pixel *ret) with background
671fc97bb5bSPaolo Bonzini * window (w_blend) pixel p_bg according to formula:
672fc97bb5bSPaolo Bonzini * NEW_COLOR = a_coef x FG_PIXEL_COLOR + b_coef x BG_PIXEL_COLOR
673fc97bb5bSPaolo Bonzini * NEW_ALPHA = p_coef x FG_ALPHA + q_coef x BG_ALPHA
674fc97bb5bSPaolo Bonzini */
675fc97bb5bSPaolo Bonzini static void
exynos4210_fimd_blend_pixel(Exynos4210fimdWindow * w,rgba p_bg,rgba * ret)676fc97bb5bSPaolo Bonzini exynos4210_fimd_blend_pixel(Exynos4210fimdWindow *w, rgba p_bg, rgba *ret)
677fc97bb5bSPaolo Bonzini {
678fc97bb5bSPaolo Bonzini rgba p_fg = *ret;
679fc97bb5bSPaolo Bonzini uint32_t bg_color = ((p_bg.r & 0xFF) << 16) | ((p_bg.g & 0xFF) << 8) |
680fc97bb5bSPaolo Bonzini (p_bg.b & 0xFF);
681fc97bb5bSPaolo Bonzini uint32_t fg_color = ((p_fg.r & 0xFF) << 16) | ((p_fg.g & 0xFF) << 8) |
682fc97bb5bSPaolo Bonzini (p_fg.b & 0xFF);
683fc97bb5bSPaolo Bonzini uint32_t alpha_fg = p_fg.a;
684fc97bb5bSPaolo Bonzini int i;
685fc97bb5bSPaolo Bonzini /* It is possible that blending equation parameters a and b do not
686fc97bb5bSPaolo Bonzini * depend on window BLENEQ register. Account for this with first_coef */
687fc97bb5bSPaolo Bonzini enum { A_COEF = 0, B_COEF = 1, P_COEF = 2, Q_COEF = 3, COEF_NUM = 4};
688fc97bb5bSPaolo Bonzini uint32_t first_coef = A_COEF;
689fc97bb5bSPaolo Bonzini uint32_t blend_param[COEF_NUM];
690fc97bb5bSPaolo Bonzini
691fc97bb5bSPaolo Bonzini if (w->keycon[0] & FIMD_WKEYCON0_KEYEN) {
692fc97bb5bSPaolo Bonzini uint32_t colorkey = (w->keycon[1] &
693fc97bb5bSPaolo Bonzini ~(w->keycon[0] & FIMD_WKEYCON0_COMPKEY)) & FIMD_WKEYCON0_COMPKEY;
694fc97bb5bSPaolo Bonzini
695fc97bb5bSPaolo Bonzini if ((w->keycon[0] & FIMD_WKEYCON0_DIRCON) &&
696fc97bb5bSPaolo Bonzini (bg_color & ~(w->keycon[0] & FIMD_WKEYCON0_COMPKEY)) == colorkey) {
697fc97bb5bSPaolo Bonzini /* Foreground pixel is displayed */
698fc97bb5bSPaolo Bonzini if (w->keycon[0] & FIMD_WKEYCON0_KEYBLEN) {
699fc97bb5bSPaolo Bonzini alpha_fg = w->keyalpha;
700fc97bb5bSPaolo Bonzini blend_param[A_COEF] = alpha_fg;
701fc97bb5bSPaolo Bonzini blend_param[B_COEF] = FIMD_1_MINUS_COLOR(alpha_fg);
702fc97bb5bSPaolo Bonzini } else {
703fc97bb5bSPaolo Bonzini alpha_fg = 0;
704fc97bb5bSPaolo Bonzini blend_param[A_COEF] = 0xFFFFFF;
705fc97bb5bSPaolo Bonzini blend_param[B_COEF] = 0x0;
706fc97bb5bSPaolo Bonzini }
707fc97bb5bSPaolo Bonzini first_coef = P_COEF;
708fc97bb5bSPaolo Bonzini } else if ((w->keycon[0] & FIMD_WKEYCON0_DIRCON) == 0 &&
709fc97bb5bSPaolo Bonzini (fg_color & ~(w->keycon[0] & FIMD_WKEYCON0_COMPKEY)) == colorkey) {
710fc97bb5bSPaolo Bonzini /* Background pixel is displayed */
711fc97bb5bSPaolo Bonzini if (w->keycon[0] & FIMD_WKEYCON0_KEYBLEN) {
712fc97bb5bSPaolo Bonzini alpha_fg = w->keyalpha;
713fc97bb5bSPaolo Bonzini blend_param[A_COEF] = alpha_fg;
714fc97bb5bSPaolo Bonzini blend_param[B_COEF] = FIMD_1_MINUS_COLOR(alpha_fg);
715fc97bb5bSPaolo Bonzini } else {
716fc97bb5bSPaolo Bonzini alpha_fg = 0;
717fc97bb5bSPaolo Bonzini blend_param[A_COEF] = 0x0;
718fc97bb5bSPaolo Bonzini blend_param[B_COEF] = 0xFFFFFF;
719fc97bb5bSPaolo Bonzini }
720fc97bb5bSPaolo Bonzini first_coef = P_COEF;
721fc97bb5bSPaolo Bonzini }
722fc97bb5bSPaolo Bonzini }
723fc97bb5bSPaolo Bonzini
724fc97bb5bSPaolo Bonzini for (i = first_coef; i < COEF_NUM; i++) {
725fc97bb5bSPaolo Bonzini switch ((w->blendeq >> i * 6) & FIMD_BLENDEQ_COEF_MASK) {
726fc97bb5bSPaolo Bonzini case 0:
727fc97bb5bSPaolo Bonzini blend_param[i] = 0;
728fc97bb5bSPaolo Bonzini break;
729fc97bb5bSPaolo Bonzini case 1:
730fc97bb5bSPaolo Bonzini blend_param[i] = 0xFFFFFF;
731fc97bb5bSPaolo Bonzini break;
732fc97bb5bSPaolo Bonzini case 2:
733fc97bb5bSPaolo Bonzini blend_param[i] = alpha_fg;
734fc97bb5bSPaolo Bonzini break;
735fc97bb5bSPaolo Bonzini case 3:
736fc97bb5bSPaolo Bonzini blend_param[i] = FIMD_1_MINUS_COLOR(alpha_fg);
737fc97bb5bSPaolo Bonzini break;
738fc97bb5bSPaolo Bonzini case 4:
739fc97bb5bSPaolo Bonzini blend_param[i] = p_bg.a;
740fc97bb5bSPaolo Bonzini break;
741fc97bb5bSPaolo Bonzini case 5:
742fc97bb5bSPaolo Bonzini blend_param[i] = FIMD_1_MINUS_COLOR(p_bg.a);
743fc97bb5bSPaolo Bonzini break;
744fc97bb5bSPaolo Bonzini case 6:
745fc97bb5bSPaolo Bonzini blend_param[i] = w->alpha_val[0];
746fc97bb5bSPaolo Bonzini break;
747fc97bb5bSPaolo Bonzini case 10:
748fc97bb5bSPaolo Bonzini blend_param[i] = fg_color;
749fc97bb5bSPaolo Bonzini break;
750fc97bb5bSPaolo Bonzini case 11:
751fc97bb5bSPaolo Bonzini blend_param[i] = FIMD_1_MINUS_COLOR(fg_color);
752fc97bb5bSPaolo Bonzini break;
753fc97bb5bSPaolo Bonzini case 12:
754fc97bb5bSPaolo Bonzini blend_param[i] = bg_color;
755fc97bb5bSPaolo Bonzini break;
756fc97bb5bSPaolo Bonzini case 13:
757fc97bb5bSPaolo Bonzini blend_param[i] = FIMD_1_MINUS_COLOR(bg_color);
758fc97bb5bSPaolo Bonzini break;
759fc97bb5bSPaolo Bonzini default:
760fc97bb5bSPaolo Bonzini hw_error("exynos4210.fimd: blend equation coef illegal value\n");
761fc97bb5bSPaolo Bonzini break;
762fc97bb5bSPaolo Bonzini }
763fc97bb5bSPaolo Bonzini }
764fc97bb5bSPaolo Bonzini
765fc97bb5bSPaolo Bonzini fg_color = fimd_mult_and_sum_each_byte(bg_color, blend_param[B_COEF],
766fc97bb5bSPaolo Bonzini fg_color, blend_param[A_COEF]);
767fc97bb5bSPaolo Bonzini ret->b = fg_color & 0xFF;
768fc97bb5bSPaolo Bonzini fg_color >>= 8;
769fc97bb5bSPaolo Bonzini ret->g = fg_color & 0xFF;
770fc97bb5bSPaolo Bonzini fg_color >>= 8;
771fc97bb5bSPaolo Bonzini ret->r = fg_color & 0xFF;
772fc97bb5bSPaolo Bonzini ret->a = fimd_mult_and_sum_each_byte(alpha_fg, blend_param[P_COEF],
773fc97bb5bSPaolo Bonzini p_bg.a, blend_param[Q_COEF]);
774fc97bb5bSPaolo Bonzini }
775fc97bb5bSPaolo Bonzini
776fc97bb5bSPaolo Bonzini /* These routines read data from video frame buffer in system RAM, convert
777fc97bb5bSPaolo Bonzini * this data to display controller internal representation, if necessary,
778fc97bb5bSPaolo Bonzini * perform pixel blending with data, currently presented in internal buffer.
779fc97bb5bSPaolo Bonzini * Result is stored in display controller internal frame buffer. */
780fc97bb5bSPaolo Bonzini
781fc97bb5bSPaolo Bonzini /* Draw line with index in palette table in RAM frame buffer data */
782fc97bb5bSPaolo Bonzini #define DEF_DRAW_LINE_PALETTE(N) \
783fc97bb5bSPaolo Bonzini static void glue(draw_line_palette_, N)(Exynos4210fimdWindow *w, uint8_t *src, \
784fc97bb5bSPaolo Bonzini uint8_t *dst, bool blend) \
785fc97bb5bSPaolo Bonzini { \
786fc97bb5bSPaolo Bonzini int width = w->rightbot_x - w->lefttop_x + 1; \
787fc97bb5bSPaolo Bonzini uint8_t *ifb = dst; \
788fc97bb5bSPaolo Bonzini uint8_t swap = (w->wincon & FIMD_WINCON_SWAP) >> FIMD_WINCON_SWAP_SHIFT; \
789fc97bb5bSPaolo Bonzini uint64_t data; \
790fc97bb5bSPaolo Bonzini rgba p, p_old; \
791fc97bb5bSPaolo Bonzini int i; \
792fc97bb5bSPaolo Bonzini do { \
793fc97bb5bSPaolo Bonzini memcpy(&data, src, sizeof(data)); \
794fc97bb5bSPaolo Bonzini src += 8; \
795fc97bb5bSPaolo Bonzini fimd_swap_data(swap, &data); \
796fc97bb5bSPaolo Bonzini for (i = (64 / (N) - 1); i >= 0; i--) { \
797fc97bb5bSPaolo Bonzini w->pixel_to_rgb(w->palette[(data >> ((N) * i)) & \
798fc97bb5bSPaolo Bonzini ((1ULL << (N)) - 1)], &p); \
799fc97bb5bSPaolo Bonzini p.a = w->get_alpha(w, p.a); \
800fc97bb5bSPaolo Bonzini if (blend) { \
801fc97bb5bSPaolo Bonzini ifb += get_pixel_ifb(ifb, &p_old); \
802fc97bb5bSPaolo Bonzini exynos4210_fimd_blend_pixel(w, p_old, &p); \
803fc97bb5bSPaolo Bonzini } \
804fc97bb5bSPaolo Bonzini dst += put_pixel_ifb(p, dst); \
805fc97bb5bSPaolo Bonzini } \
806fc97bb5bSPaolo Bonzini width -= (64 / (N)); \
807fc97bb5bSPaolo Bonzini } while (width > 0); \
808fc97bb5bSPaolo Bonzini }
809fc97bb5bSPaolo Bonzini
810fc97bb5bSPaolo Bonzini /* Draw line with direct color value in RAM frame buffer data */
811fc97bb5bSPaolo Bonzini #define DEF_DRAW_LINE_NOPALETTE(N) \
812fc97bb5bSPaolo Bonzini static void glue(draw_line_, N)(Exynos4210fimdWindow *w, uint8_t *src, \
813fc97bb5bSPaolo Bonzini uint8_t *dst, bool blend) \
814fc97bb5bSPaolo Bonzini { \
815fc97bb5bSPaolo Bonzini int width = w->rightbot_x - w->lefttop_x + 1; \
816fc97bb5bSPaolo Bonzini uint8_t *ifb = dst; \
817fc97bb5bSPaolo Bonzini uint8_t swap = (w->wincon & FIMD_WINCON_SWAP) >> FIMD_WINCON_SWAP_SHIFT; \
818fc97bb5bSPaolo Bonzini uint64_t data; \
819fc97bb5bSPaolo Bonzini rgba p, p_old; \
820fc97bb5bSPaolo Bonzini int i; \
821fc97bb5bSPaolo Bonzini do { \
822fc97bb5bSPaolo Bonzini memcpy(&data, src, sizeof(data)); \
823fc97bb5bSPaolo Bonzini src += 8; \
824fc97bb5bSPaolo Bonzini fimd_swap_data(swap, &data); \
825fc97bb5bSPaolo Bonzini for (i = (64 / (N) - 1); i >= 0; i--) { \
826fc97bb5bSPaolo Bonzini w->pixel_to_rgb((data >> ((N) * i)) & ((1ULL << (N)) - 1), &p); \
827fc97bb5bSPaolo Bonzini p.a = w->get_alpha(w, p.a); \
828fc97bb5bSPaolo Bonzini if (blend) { \
829fc97bb5bSPaolo Bonzini ifb += get_pixel_ifb(ifb, &p_old); \
830fc97bb5bSPaolo Bonzini exynos4210_fimd_blend_pixel(w, p_old, &p); \
831fc97bb5bSPaolo Bonzini } \
832fc97bb5bSPaolo Bonzini dst += put_pixel_ifb(p, dst); \
833fc97bb5bSPaolo Bonzini } \
834fc97bb5bSPaolo Bonzini width -= (64 / (N)); \
835fc97bb5bSPaolo Bonzini } while (width > 0); \
836fc97bb5bSPaolo Bonzini }
837fc97bb5bSPaolo Bonzini
838fc97bb5bSPaolo Bonzini DEF_DRAW_LINE_PALETTE(1)
839fc97bb5bSPaolo Bonzini DEF_DRAW_LINE_PALETTE(2)
840fc97bb5bSPaolo Bonzini DEF_DRAW_LINE_PALETTE(4)
841fc97bb5bSPaolo Bonzini DEF_DRAW_LINE_PALETTE(8)
842fc97bb5bSPaolo Bonzini DEF_DRAW_LINE_NOPALETTE(8) /* 8bpp mode has palette and non-palette versions */
843fc97bb5bSPaolo Bonzini DEF_DRAW_LINE_NOPALETTE(16)
844fc97bb5bSPaolo Bonzini DEF_DRAW_LINE_NOPALETTE(32)
845fc97bb5bSPaolo Bonzini
846fc97bb5bSPaolo Bonzini /* Special draw line routine for window color map case */
draw_line_mapcolor(Exynos4210fimdWindow * w,uint8_t * src,uint8_t * dst,bool blend)847fc97bb5bSPaolo Bonzini static void draw_line_mapcolor(Exynos4210fimdWindow *w, uint8_t *src,
848fc97bb5bSPaolo Bonzini uint8_t *dst, bool blend)
849fc97bb5bSPaolo Bonzini {
850fc97bb5bSPaolo Bonzini rgba p, p_old;
851fc97bb5bSPaolo Bonzini uint8_t *ifb = dst;
852fc97bb5bSPaolo Bonzini int width = w->rightbot_x - w->lefttop_x + 1;
853fc97bb5bSPaolo Bonzini uint32_t map_color = w->winmap & FIMD_WINMAP_COLOR_MASK;
854fc97bb5bSPaolo Bonzini
855fc97bb5bSPaolo Bonzini do {
856fc97bb5bSPaolo Bonzini pixel_888_to_rgb(map_color, &p);
857fc97bb5bSPaolo Bonzini p.a = w->get_alpha(w, p.a);
858fc97bb5bSPaolo Bonzini if (blend) {
859fc97bb5bSPaolo Bonzini ifb += get_pixel_ifb(ifb, &p_old);
860fc97bb5bSPaolo Bonzini exynos4210_fimd_blend_pixel(w, p_old, &p);
861fc97bb5bSPaolo Bonzini }
862fc97bb5bSPaolo Bonzini dst += put_pixel_ifb(p, dst);
863fc97bb5bSPaolo Bonzini } while (--width);
864fc97bb5bSPaolo Bonzini }
865fc97bb5bSPaolo Bonzini
866fc97bb5bSPaolo Bonzini /* Write RGB to QEMU's GraphicConsole framebuffer */
867fc97bb5bSPaolo Bonzini
put_to_qemufb_pixel8(const rgba p,uint8_t * d)868fc97bb5bSPaolo Bonzini static int put_to_qemufb_pixel8(const rgba p, uint8_t *d)
869fc97bb5bSPaolo Bonzini {
870fc97bb5bSPaolo Bonzini uint32_t pixel = rgb_to_pixel8(p.r, p.g, p.b);
871fc97bb5bSPaolo Bonzini *(uint8_t *)d = pixel;
872fc97bb5bSPaolo Bonzini return 1;
873fc97bb5bSPaolo Bonzini }
874fc97bb5bSPaolo Bonzini
put_to_qemufb_pixel15(const rgba p,uint8_t * d)875fc97bb5bSPaolo Bonzini static int put_to_qemufb_pixel15(const rgba p, uint8_t *d)
876fc97bb5bSPaolo Bonzini {
877fc97bb5bSPaolo Bonzini uint32_t pixel = rgb_to_pixel15(p.r, p.g, p.b);
878fc97bb5bSPaolo Bonzini *(uint16_t *)d = pixel;
879fc97bb5bSPaolo Bonzini return 2;
880fc97bb5bSPaolo Bonzini }
881fc97bb5bSPaolo Bonzini
put_to_qemufb_pixel16(const rgba p,uint8_t * d)882fc97bb5bSPaolo Bonzini static int put_to_qemufb_pixel16(const rgba p, uint8_t *d)
883fc97bb5bSPaolo Bonzini {
884fc97bb5bSPaolo Bonzini uint32_t pixel = rgb_to_pixel16(p.r, p.g, p.b);
885fc97bb5bSPaolo Bonzini *(uint16_t *)d = pixel;
886fc97bb5bSPaolo Bonzini return 2;
887fc97bb5bSPaolo Bonzini }
888fc97bb5bSPaolo Bonzini
put_to_qemufb_pixel24(const rgba p,uint8_t * d)889fc97bb5bSPaolo Bonzini static int put_to_qemufb_pixel24(const rgba p, uint8_t *d)
890fc97bb5bSPaolo Bonzini {
891fc97bb5bSPaolo Bonzini uint32_t pixel = rgb_to_pixel24(p.r, p.g, p.b);
892fc97bb5bSPaolo Bonzini *(uint8_t *)d++ = (pixel >> 0) & 0xFF;
893fc97bb5bSPaolo Bonzini *(uint8_t *)d++ = (pixel >> 8) & 0xFF;
894fc97bb5bSPaolo Bonzini *(uint8_t *)d++ = (pixel >> 16) & 0xFF;
895fc97bb5bSPaolo Bonzini return 3;
896fc97bb5bSPaolo Bonzini }
897fc97bb5bSPaolo Bonzini
put_to_qemufb_pixel32(const rgba p,uint8_t * d)898fc97bb5bSPaolo Bonzini static int put_to_qemufb_pixel32(const rgba p, uint8_t *d)
899fc97bb5bSPaolo Bonzini {
900fc97bb5bSPaolo Bonzini uint32_t pixel = rgb_to_pixel24(p.r, p.g, p.b);
901fc97bb5bSPaolo Bonzini *(uint32_t *)d = pixel;
902fc97bb5bSPaolo Bonzini return 4;
903fc97bb5bSPaolo Bonzini }
904fc97bb5bSPaolo Bonzini
905fc97bb5bSPaolo Bonzini /* Routine to copy pixel from internal buffer to QEMU buffer */
906fc97bb5bSPaolo Bonzini static int (*put_pixel_toqemu)(const rgba p, uint8_t *pixel);
fimd_update_putpix_qemu(int bpp)907fc97bb5bSPaolo Bonzini static inline void fimd_update_putpix_qemu(int bpp)
908fc97bb5bSPaolo Bonzini {
909fc97bb5bSPaolo Bonzini switch (bpp) {
910fc97bb5bSPaolo Bonzini case 8:
911fc97bb5bSPaolo Bonzini put_pixel_toqemu = put_to_qemufb_pixel8;
912fc97bb5bSPaolo Bonzini break;
913fc97bb5bSPaolo Bonzini case 15:
914fc97bb5bSPaolo Bonzini put_pixel_toqemu = put_to_qemufb_pixel15;
915fc97bb5bSPaolo Bonzini break;
916fc97bb5bSPaolo Bonzini case 16:
917fc97bb5bSPaolo Bonzini put_pixel_toqemu = put_to_qemufb_pixel16;
918fc97bb5bSPaolo Bonzini break;
919fc97bb5bSPaolo Bonzini case 24:
920fc97bb5bSPaolo Bonzini put_pixel_toqemu = put_to_qemufb_pixel24;
921fc97bb5bSPaolo Bonzini break;
922fc97bb5bSPaolo Bonzini case 32:
923fc97bb5bSPaolo Bonzini put_pixel_toqemu = put_to_qemufb_pixel32;
924fc97bb5bSPaolo Bonzini break;
925fc97bb5bSPaolo Bonzini default:
926fc97bb5bSPaolo Bonzini hw_error("exynos4210.fimd: unsupported BPP (%d)", bpp);
927fc97bb5bSPaolo Bonzini break;
928fc97bb5bSPaolo Bonzini }
929fc97bb5bSPaolo Bonzini }
930fc97bb5bSPaolo Bonzini
931fc97bb5bSPaolo Bonzini /* Routine to copy a line from internal frame buffer to QEMU display */
fimd_copy_line_toqemu(int width,uint8_t * src,uint8_t * dst)932fc97bb5bSPaolo Bonzini static void fimd_copy_line_toqemu(int width, uint8_t *src, uint8_t *dst)
933fc97bb5bSPaolo Bonzini {
934fc97bb5bSPaolo Bonzini rgba p;
935fc97bb5bSPaolo Bonzini
936fc97bb5bSPaolo Bonzini do {
937fc97bb5bSPaolo Bonzini src += get_pixel_ifb(src, &p);
938fc97bb5bSPaolo Bonzini dst += put_pixel_toqemu(p, dst);
939fc97bb5bSPaolo Bonzini } while (--width);
940fc97bb5bSPaolo Bonzini }
941fc97bb5bSPaolo Bonzini
942fc97bb5bSPaolo Bonzini /* Parse BPPMODE_F = WINCON1[5:2] bits */
exynos4210_fimd_update_win_bppmode(Exynos4210fimdState * s,int win)943fc97bb5bSPaolo Bonzini static void exynos4210_fimd_update_win_bppmode(Exynos4210fimdState *s, int win)
944fc97bb5bSPaolo Bonzini {
945fc97bb5bSPaolo Bonzini Exynos4210fimdWindow *w = &s->window[win];
946fc97bb5bSPaolo Bonzini
947fc97bb5bSPaolo Bonzini if (w->winmap & FIMD_WINMAP_EN) {
948fc97bb5bSPaolo Bonzini w->draw_line = draw_line_mapcolor;
949fc97bb5bSPaolo Bonzini return;
950fc97bb5bSPaolo Bonzini }
951fc97bb5bSPaolo Bonzini
952fc97bb5bSPaolo Bonzini switch (WIN_BPP_MODE(w)) {
953fc97bb5bSPaolo Bonzini case 0:
954fc97bb5bSPaolo Bonzini w->draw_line = draw_line_palette_1;
955fc97bb5bSPaolo Bonzini w->pixel_to_rgb =
956fc97bb5bSPaolo Bonzini palette_data_format[exynos4210_fimd_palette_format(s, win)];
957fc97bb5bSPaolo Bonzini break;
958fc97bb5bSPaolo Bonzini case 1:
959fc97bb5bSPaolo Bonzini w->draw_line = draw_line_palette_2;
960fc97bb5bSPaolo Bonzini w->pixel_to_rgb =
961fc97bb5bSPaolo Bonzini palette_data_format[exynos4210_fimd_palette_format(s, win)];
962fc97bb5bSPaolo Bonzini break;
963fc97bb5bSPaolo Bonzini case 2:
964fc97bb5bSPaolo Bonzini w->draw_line = draw_line_palette_4;
965fc97bb5bSPaolo Bonzini w->pixel_to_rgb =
966fc97bb5bSPaolo Bonzini palette_data_format[exynos4210_fimd_palette_format(s, win)];
967fc97bb5bSPaolo Bonzini break;
968fc97bb5bSPaolo Bonzini case 3:
969fc97bb5bSPaolo Bonzini w->draw_line = draw_line_palette_8;
970fc97bb5bSPaolo Bonzini w->pixel_to_rgb =
971fc97bb5bSPaolo Bonzini palette_data_format[exynos4210_fimd_palette_format(s, win)];
972fc97bb5bSPaolo Bonzini break;
973fc97bb5bSPaolo Bonzini case 4:
974fc97bb5bSPaolo Bonzini w->draw_line = draw_line_8;
975fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_a232_to_rgb;
976fc97bb5bSPaolo Bonzini break;
977fc97bb5bSPaolo Bonzini case 5:
978fc97bb5bSPaolo Bonzini w->draw_line = draw_line_16;
979fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_565_to_rgb;
980fc97bb5bSPaolo Bonzini break;
981fc97bb5bSPaolo Bonzini case 6:
982fc97bb5bSPaolo Bonzini w->draw_line = draw_line_16;
983fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_a555_to_rgb;
984fc97bb5bSPaolo Bonzini break;
985fc97bb5bSPaolo Bonzini case 7:
986fc97bb5bSPaolo Bonzini w->draw_line = draw_line_16;
987fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_1555_to_rgb;
988fc97bb5bSPaolo Bonzini break;
989fc97bb5bSPaolo Bonzini case 8:
990fc97bb5bSPaolo Bonzini w->draw_line = draw_line_32;
991fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_666_to_rgb;
992fc97bb5bSPaolo Bonzini break;
993fc97bb5bSPaolo Bonzini case 9:
994fc97bb5bSPaolo Bonzini w->draw_line = draw_line_32;
995fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_a665_to_rgb;
996fc97bb5bSPaolo Bonzini break;
997fc97bb5bSPaolo Bonzini case 10:
998fc97bb5bSPaolo Bonzini w->draw_line = draw_line_32;
999fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_a666_to_rgb;
1000fc97bb5bSPaolo Bonzini break;
1001fc97bb5bSPaolo Bonzini case 11:
1002fc97bb5bSPaolo Bonzini w->draw_line = draw_line_32;
1003fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_888_to_rgb;
1004fc97bb5bSPaolo Bonzini break;
1005fc97bb5bSPaolo Bonzini case 12:
1006fc97bb5bSPaolo Bonzini w->draw_line = draw_line_32;
1007fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_a887_to_rgb;
1008fc97bb5bSPaolo Bonzini break;
1009fc97bb5bSPaolo Bonzini case 13:
1010fc97bb5bSPaolo Bonzini w->draw_line = draw_line_32;
1011fc97bb5bSPaolo Bonzini if ((w->wincon & FIMD_WINCON_BLD_PIX) && (w->wincon &
1012fc97bb5bSPaolo Bonzini FIMD_WINCON_ALPHA_SEL)) {
1013fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_8888_to_rgb;
1014fc97bb5bSPaolo Bonzini } else {
1015fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_a888_to_rgb;
1016fc97bb5bSPaolo Bonzini }
1017fc97bb5bSPaolo Bonzini break;
1018fc97bb5bSPaolo Bonzini case 14:
1019fc97bb5bSPaolo Bonzini w->draw_line = draw_line_16;
1020fc97bb5bSPaolo Bonzini if ((w->wincon & FIMD_WINCON_BLD_PIX) && (w->wincon &
1021fc97bb5bSPaolo Bonzini FIMD_WINCON_ALPHA_SEL)) {
1022fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_4444_to_rgb;
1023fc97bb5bSPaolo Bonzini } else {
1024fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_a444_to_rgb;
1025fc97bb5bSPaolo Bonzini }
1026fc97bb5bSPaolo Bonzini break;
1027fc97bb5bSPaolo Bonzini case 15:
1028fc97bb5bSPaolo Bonzini w->draw_line = draw_line_16;
1029fc97bb5bSPaolo Bonzini w->pixel_to_rgb = pixel_555_to_rgb;
1030fc97bb5bSPaolo Bonzini break;
1031fc97bb5bSPaolo Bonzini }
1032fc97bb5bSPaolo Bonzini }
1033fc97bb5bSPaolo Bonzini
1034fc97bb5bSPaolo Bonzini #if EXYNOS4210_FIMD_MODE_TRACE > 0
exynos4210_fimd_get_bppmode(int mode_code)1035fc97bb5bSPaolo Bonzini static const char *exynos4210_fimd_get_bppmode(int mode_code)
1036fc97bb5bSPaolo Bonzini {
1037fc97bb5bSPaolo Bonzini switch (mode_code) {
1038fc97bb5bSPaolo Bonzini case 0:
1039fc97bb5bSPaolo Bonzini return "1 bpp";
1040fc97bb5bSPaolo Bonzini case 1:
1041fc97bb5bSPaolo Bonzini return "2 bpp";
1042fc97bb5bSPaolo Bonzini case 2:
1043fc97bb5bSPaolo Bonzini return "4 bpp";
1044fc97bb5bSPaolo Bonzini case 3:
1045fc97bb5bSPaolo Bonzini return "8 bpp (palettized)";
1046fc97bb5bSPaolo Bonzini case 4:
1047fc97bb5bSPaolo Bonzini return "8 bpp (non-palettized, A: 1-R:2-G:3-B:2)";
1048fc97bb5bSPaolo Bonzini case 5:
1049fc97bb5bSPaolo Bonzini return "16 bpp (non-palettized, R:5-G:6-B:5)";
1050fc97bb5bSPaolo Bonzini case 6:
1051fc97bb5bSPaolo Bonzini return "16 bpp (non-palettized, A:1-R:5-G:5-B:5)";
1052fc97bb5bSPaolo Bonzini case 7:
1053fc97bb5bSPaolo Bonzini return "16 bpp (non-palettized, I :1-R:5-G:5-B:5)";
1054fc97bb5bSPaolo Bonzini case 8:
1055fc97bb5bSPaolo Bonzini return "Unpacked 18 bpp (non-palettized, R:6-G:6-B:6)";
1056fc97bb5bSPaolo Bonzini case 9:
1057fc97bb5bSPaolo Bonzini return "Unpacked 18bpp (non-palettized,A:1-R:6-G:6-B:5)";
1058fc97bb5bSPaolo Bonzini case 10:
1059fc97bb5bSPaolo Bonzini return "Unpacked 19bpp (non-palettized,A:1-R:6-G:6-B:6)";
1060fc97bb5bSPaolo Bonzini case 11:
1061fc97bb5bSPaolo Bonzini return "Unpacked 24 bpp (non-palettized R:8-G:8-B:8)";
1062fc97bb5bSPaolo Bonzini case 12:
1063fc97bb5bSPaolo Bonzini return "Unpacked 24 bpp (non-palettized A:1-R:8-G:8-B:7)";
1064fc97bb5bSPaolo Bonzini case 13:
1065fc97bb5bSPaolo Bonzini return "Unpacked 25 bpp (non-palettized A:1-R:8-G:8-B:8)";
1066fc97bb5bSPaolo Bonzini case 14:
1067fc97bb5bSPaolo Bonzini return "Unpacked 13 bpp (non-palettized A:1-R:4-G:4-B:4)";
1068fc97bb5bSPaolo Bonzini case 15:
1069fc97bb5bSPaolo Bonzini return "Unpacked 15 bpp (non-palettized R:5-G:5-B:5)";
1070fc97bb5bSPaolo Bonzini default:
1071fc97bb5bSPaolo Bonzini return "Non-existing bpp mode";
1072fc97bb5bSPaolo Bonzini }
1073fc97bb5bSPaolo Bonzini }
1074fc97bb5bSPaolo Bonzini
exynos4210_fimd_trace_bppmode(Exynos4210fimdState * s,int win_num,uint32_t val)1075fc97bb5bSPaolo Bonzini static inline void exynos4210_fimd_trace_bppmode(Exynos4210fimdState *s,
1076fc97bb5bSPaolo Bonzini int win_num, uint32_t val)
1077fc97bb5bSPaolo Bonzini {
1078fc97bb5bSPaolo Bonzini Exynos4210fimdWindow *w = &s->window[win_num];
1079fc97bb5bSPaolo Bonzini
1080fc97bb5bSPaolo Bonzini if (w->winmap & FIMD_WINMAP_EN) {
1081fc97bb5bSPaolo Bonzini printf("QEMU FIMD: Window %d is mapped with MAPCOLOR=0x%x\n",
1082fc97bb5bSPaolo Bonzini win_num, w->winmap & 0xFFFFFF);
1083fc97bb5bSPaolo Bonzini return;
1084fc97bb5bSPaolo Bonzini }
1085fc97bb5bSPaolo Bonzini
1086fc97bb5bSPaolo Bonzini if ((val != 0xFFFFFFFF) && ((w->wincon >> 2) & 0xF) == ((val >> 2) & 0xF)) {
1087fc97bb5bSPaolo Bonzini return;
1088fc97bb5bSPaolo Bonzini }
1089fc97bb5bSPaolo Bonzini printf("QEMU FIMD: Window %d BPP mode set to %s\n", win_num,
1090fc97bb5bSPaolo Bonzini exynos4210_fimd_get_bppmode((val >> 2) & 0xF));
1091fc97bb5bSPaolo Bonzini }
1092fc97bb5bSPaolo Bonzini #else
exynos4210_fimd_trace_bppmode(Exynos4210fimdState * s,int win_num,uint32_t val)1093fc97bb5bSPaolo Bonzini static inline void exynos4210_fimd_trace_bppmode(Exynos4210fimdState *s,
1094fc97bb5bSPaolo Bonzini int win_num, uint32_t val)
1095fc97bb5bSPaolo Bonzini {
1096fc97bb5bSPaolo Bonzini
1097fc97bb5bSPaolo Bonzini }
1098fc97bb5bSPaolo Bonzini #endif
1099fc97bb5bSPaolo Bonzini
fimd_get_buffer_id(Exynos4210fimdWindow * w)1100fc97bb5bSPaolo Bonzini static inline int fimd_get_buffer_id(Exynos4210fimdWindow *w)
1101fc97bb5bSPaolo Bonzini {
1102fc97bb5bSPaolo Bonzini switch (w->wincon & FIMD_WINCON_BUFSTATUS) {
1103fc97bb5bSPaolo Bonzini case FIMD_WINCON_BUF0_STAT:
1104fc97bb5bSPaolo Bonzini return 0;
1105fc97bb5bSPaolo Bonzini case FIMD_WINCON_BUF1_STAT:
1106fc97bb5bSPaolo Bonzini return 1;
1107fc97bb5bSPaolo Bonzini case FIMD_WINCON_BUF2_STAT:
1108fc97bb5bSPaolo Bonzini return 2;
1109fc97bb5bSPaolo Bonzini default:
1110b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "FIMD: Non-existent buffer index\n");
1111fc97bb5bSPaolo Bonzini return 0;
1112fc97bb5bSPaolo Bonzini }
1113fc97bb5bSPaolo Bonzini }
1114fc97bb5bSPaolo Bonzini
exynos4210_fimd_invalidate(void * opaque)111574259ae5SPaolo Bonzini static void exynos4210_fimd_invalidate(void *opaque)
111674259ae5SPaolo Bonzini {
111774259ae5SPaolo Bonzini Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
111874259ae5SPaolo Bonzini s->invalidate = true;
111974259ae5SPaolo Bonzini }
112074259ae5SPaolo Bonzini
1121fc97bb5bSPaolo Bonzini /* Updates specified window's MemorySection based on values of WINCON,
1122fc97bb5bSPaolo Bonzini * VIDOSDA, VIDOSDB, VIDWADDx and SHADOWCON registers */
fimd_update_memory_section(Exynos4210fimdState * s,unsigned win)1123fc97bb5bSPaolo Bonzini static void fimd_update_memory_section(Exynos4210fimdState *s, unsigned win)
1124fc97bb5bSPaolo Bonzini {
1125fc97bb5bSPaolo Bonzini Exynos4210fimdWindow *w = &s->window[win];
1126fc97bb5bSPaolo Bonzini hwaddr fb_start_addr, fb_mapped_len;
1127fc97bb5bSPaolo Bonzini
1128fc97bb5bSPaolo Bonzini if (!s->enabled || !(w->wincon & FIMD_WINCON_ENWIN) ||
1129fc97bb5bSPaolo Bonzini FIMD_WINDOW_PROTECTED(s->shadowcon, win)) {
1130fc97bb5bSPaolo Bonzini return;
1131fc97bb5bSPaolo Bonzini }
1132fc97bb5bSPaolo Bonzini
1133fc97bb5bSPaolo Bonzini if (w->host_fb_addr) {
1134fc97bb5bSPaolo Bonzini cpu_physical_memory_unmap(w->host_fb_addr, w->fb_len, 0, 0);
1135fc97bb5bSPaolo Bonzini w->host_fb_addr = NULL;
1136fc97bb5bSPaolo Bonzini w->fb_len = 0;
1137fc97bb5bSPaolo Bonzini }
1138fc97bb5bSPaolo Bonzini
1139fc97bb5bSPaolo Bonzini fb_start_addr = w->buf_start[fimd_get_buffer_id(w)];
1140fc97bb5bSPaolo Bonzini /* Total number of bytes of virtual screen used by current window */
1141fc97bb5bSPaolo Bonzini w->fb_len = fb_mapped_len = (w->virtpage_width + w->virtpage_offsize) *
1142fc97bb5bSPaolo Bonzini (w->rightbot_y - w->lefttop_y + 1);
1143dfde4e6eSPaolo Bonzini
1144dfde4e6eSPaolo Bonzini /* TODO: add .exit and unref the region there. Not needed yet since sysbus
1145dfde4e6eSPaolo Bonzini * does not support hot-unplug.
1146dfde4e6eSPaolo Bonzini */
114774259ae5SPaolo Bonzini if (w->mem_section.mr) {
114874259ae5SPaolo Bonzini memory_region_set_log(w->mem_section.mr, false, DIRTY_MEMORY_VGA);
1149dfde4e6eSPaolo Bonzini memory_region_unref(w->mem_section.mr);
115074259ae5SPaolo Bonzini }
115174259ae5SPaolo Bonzini
11526d73fff3SPhilippe Mathieu-Daudé w->mem_section = memory_region_find(s->fbmem, fb_start_addr, w->fb_len);
1153fc97bb5bSPaolo Bonzini assert(w->mem_section.mr);
1154fc97bb5bSPaolo Bonzini assert(w->mem_section.offset_within_address_space == fb_start_addr);
1155fc97bb5bSPaolo Bonzini DPRINT_TRACE("Window %u framebuffer changed: address=0x%08x, len=0x%x\n",
1156fc97bb5bSPaolo Bonzini win, fb_start_addr, w->fb_len);
1157fc97bb5bSPaolo Bonzini
1158052e87b0SPaolo Bonzini if (int128_get64(w->mem_section.size) != w->fb_len ||
1159fc97bb5bSPaolo Bonzini !memory_region_is_ram(w->mem_section.mr)) {
1160b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1161b3caeaf2SPhilippe Mathieu-Daudé "FIMD: Failed to find window %u framebuffer region\n",
1162b3caeaf2SPhilippe Mathieu-Daudé win);
1163fc97bb5bSPaolo Bonzini goto error_return;
1164fc97bb5bSPaolo Bonzini }
1165fc97bb5bSPaolo Bonzini
116685eb7c18SPhilippe Mathieu-Daudé w->host_fb_addr = cpu_physical_memory_map(fb_start_addr, &fb_mapped_len,
116785eb7c18SPhilippe Mathieu-Daudé false);
1168fc97bb5bSPaolo Bonzini if (!w->host_fb_addr) {
1169b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1170b3caeaf2SPhilippe Mathieu-Daudé "FIMD: Failed to map window %u framebuffer\n", win);
1171fc97bb5bSPaolo Bonzini goto error_return;
1172fc97bb5bSPaolo Bonzini }
1173fc97bb5bSPaolo Bonzini
1174fc97bb5bSPaolo Bonzini if (fb_mapped_len != w->fb_len) {
1175b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1176b3caeaf2SPhilippe Mathieu-Daudé "FIMD: Window %u mapped framebuffer length is less than "
1177fc97bb5bSPaolo Bonzini "expected\n", win);
1178fc97bb5bSPaolo Bonzini cpu_physical_memory_unmap(w->host_fb_addr, fb_mapped_len, 0, 0);
1179fc97bb5bSPaolo Bonzini goto error_return;
1180fc97bb5bSPaolo Bonzini }
118174259ae5SPaolo Bonzini memory_region_set_log(w->mem_section.mr, true, DIRTY_MEMORY_VGA);
118274259ae5SPaolo Bonzini exynos4210_fimd_invalidate(s);
1183fc97bb5bSPaolo Bonzini return;
1184fc97bb5bSPaolo Bonzini
1185fc97bb5bSPaolo Bonzini error_return:
1186dfde4e6eSPaolo Bonzini memory_region_unref(w->mem_section.mr);
1187fc97bb5bSPaolo Bonzini w->mem_section.mr = NULL;
1188052e87b0SPaolo Bonzini w->mem_section.size = int128_zero();
1189fc97bb5bSPaolo Bonzini w->host_fb_addr = NULL;
1190fc97bb5bSPaolo Bonzini w->fb_len = 0;
1191fc97bb5bSPaolo Bonzini }
1192fc97bb5bSPaolo Bonzini
exynos4210_fimd_enable(Exynos4210fimdState * s,bool enabled)1193fc97bb5bSPaolo Bonzini static void exynos4210_fimd_enable(Exynos4210fimdState *s, bool enabled)
1194fc97bb5bSPaolo Bonzini {
1195fc97bb5bSPaolo Bonzini if (enabled && !s->enabled) {
1196fc97bb5bSPaolo Bonzini unsigned w;
1197fc97bb5bSPaolo Bonzini s->enabled = true;
1198fc97bb5bSPaolo Bonzini for (w = 0; w < NUM_OF_WINDOWS; w++) {
1199fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1200fc97bb5bSPaolo Bonzini }
1201fc97bb5bSPaolo Bonzini }
1202fc97bb5bSPaolo Bonzini s->enabled = enabled;
1203fc97bb5bSPaolo Bonzini DPRINT_TRACE("display controller %s\n", enabled ? "enabled" : "disabled");
1204fc97bb5bSPaolo Bonzini }
1205fc97bb5bSPaolo Bonzini
unpack_upper_4(uint32_t x)1206fc97bb5bSPaolo Bonzini static inline uint32_t unpack_upper_4(uint32_t x)
1207fc97bb5bSPaolo Bonzini {
1208fc97bb5bSPaolo Bonzini return ((x & 0xF00) << 12) | ((x & 0xF0) << 8) | ((x & 0xF) << 4);
1209fc97bb5bSPaolo Bonzini }
1210fc97bb5bSPaolo Bonzini
pack_upper_4(uint32_t x)1211fc97bb5bSPaolo Bonzini static inline uint32_t pack_upper_4(uint32_t x)
1212fc97bb5bSPaolo Bonzini {
1213fc97bb5bSPaolo Bonzini return (((x & 0xF00000) >> 12) | ((x & 0xF000) >> 8) |
1214fc97bb5bSPaolo Bonzini ((x & 0xF0) >> 4)) & 0xFFF;
1215fc97bb5bSPaolo Bonzini }
1216fc97bb5bSPaolo Bonzini
exynos4210_fimd_update_irq(Exynos4210fimdState * s)1217fc97bb5bSPaolo Bonzini static void exynos4210_fimd_update_irq(Exynos4210fimdState *s)
1218fc97bb5bSPaolo Bonzini {
1219fc97bb5bSPaolo Bonzini if (!(s->vidintcon[0] & FIMD_VIDINT_INTEN)) {
1220fc97bb5bSPaolo Bonzini qemu_irq_lower(s->irq[0]);
1221fc97bb5bSPaolo Bonzini qemu_irq_lower(s->irq[1]);
1222fc97bb5bSPaolo Bonzini qemu_irq_lower(s->irq[2]);
1223fc97bb5bSPaolo Bonzini return;
1224fc97bb5bSPaolo Bonzini }
1225fc97bb5bSPaolo Bonzini if ((s->vidintcon[0] & FIMD_VIDINT_INTFIFOEN) &&
1226fc97bb5bSPaolo Bonzini (s->vidintcon[1] & FIMD_VIDINT_INTFIFOPEND)) {
1227fc97bb5bSPaolo Bonzini qemu_irq_raise(s->irq[0]);
1228fc97bb5bSPaolo Bonzini } else {
1229fc97bb5bSPaolo Bonzini qemu_irq_lower(s->irq[0]);
1230fc97bb5bSPaolo Bonzini }
1231fc97bb5bSPaolo Bonzini if ((s->vidintcon[0] & FIMD_VIDINT_INTFRMEN) &&
1232fc97bb5bSPaolo Bonzini (s->vidintcon[1] & FIMD_VIDINT_INTFRMPEND)) {
1233fc97bb5bSPaolo Bonzini qemu_irq_raise(s->irq[1]);
1234fc97bb5bSPaolo Bonzini } else {
1235fc97bb5bSPaolo Bonzini qemu_irq_lower(s->irq[1]);
1236fc97bb5bSPaolo Bonzini }
1237fc97bb5bSPaolo Bonzini if ((s->vidintcon[0] & FIMD_VIDINT_I80IFDONE) &&
1238fc97bb5bSPaolo Bonzini (s->vidintcon[1] & FIMD_VIDINT_INTI80PEND)) {
1239fc97bb5bSPaolo Bonzini qemu_irq_raise(s->irq[2]);
1240fc97bb5bSPaolo Bonzini } else {
1241fc97bb5bSPaolo Bonzini qemu_irq_lower(s->irq[2]);
1242fc97bb5bSPaolo Bonzini }
1243fc97bb5bSPaolo Bonzini }
1244fc97bb5bSPaolo Bonzini
exynos4210_update_resolution(Exynos4210fimdState * s)1245fc97bb5bSPaolo Bonzini static void exynos4210_update_resolution(Exynos4210fimdState *s)
1246fc97bb5bSPaolo Bonzini {
1247fc97bb5bSPaolo Bonzini DisplaySurface *surface = qemu_console_surface(s->console);
1248fc97bb5bSPaolo Bonzini
1249fc97bb5bSPaolo Bonzini /* LCD resolution is stored in VIDEO TIME CONTROL REGISTER 2 */
1250fc97bb5bSPaolo Bonzini uint32_t width = ((s->vidtcon[2] >> FIMD_VIDTCON2_HOR_SHIFT) &
1251fc97bb5bSPaolo Bonzini FIMD_VIDTCON2_SIZE_MASK) + 1;
1252fc97bb5bSPaolo Bonzini uint32_t height = ((s->vidtcon[2] >> FIMD_VIDTCON2_VER_SHIFT) &
1253fc97bb5bSPaolo Bonzini FIMD_VIDTCON2_SIZE_MASK) + 1;
1254fc97bb5bSPaolo Bonzini
1255fc97bb5bSPaolo Bonzini if (s->ifb == NULL || surface_width(surface) != width ||
1256fc97bb5bSPaolo Bonzini surface_height(surface) != height) {
1257fc97bb5bSPaolo Bonzini DPRINT_L1("Resolution changed from %ux%u to %ux%u\n",
1258fc97bb5bSPaolo Bonzini surface_width(surface), surface_height(surface), width, height);
1259fc97bb5bSPaolo Bonzini qemu_console_resize(s->console, width, height);
1260fc97bb5bSPaolo Bonzini s->ifb = g_realloc(s->ifb, width * height * RGBA_SIZE + 1);
1261fc97bb5bSPaolo Bonzini memset(s->ifb, 0, width * height * RGBA_SIZE + 1);
1262fc97bb5bSPaolo Bonzini exynos4210_fimd_invalidate(s);
1263fc97bb5bSPaolo Bonzini }
1264fc97bb5bSPaolo Bonzini }
1265fc97bb5bSPaolo Bonzini
exynos4210_fimd_update(void * opaque)1266fc97bb5bSPaolo Bonzini static void exynos4210_fimd_update(void *opaque)
1267fc97bb5bSPaolo Bonzini {
1268fc97bb5bSPaolo Bonzini Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1269522fccbeSIgor Mitsyanko DisplaySurface *surface;
1270fc97bb5bSPaolo Bonzini Exynos4210fimdWindow *w;
1271553bcce5SGerd Hoffmann DirtyBitmapSnapshot *snap;
1272fc97bb5bSPaolo Bonzini int i, line;
1273fc97bb5bSPaolo Bonzini hwaddr fb_line_addr, inc_size;
1274fc97bb5bSPaolo Bonzini int scrn_height;
1275fc97bb5bSPaolo Bonzini int first_line = -1, last_line = -1, scrn_width;
1276fc97bb5bSPaolo Bonzini bool blend = false;
1277fc97bb5bSPaolo Bonzini uint8_t *host_fb_addr;
1278fc97bb5bSPaolo Bonzini bool is_dirty = false;
127918520fa4SAlexChen int global_width;
1280fc97bb5bSPaolo Bonzini
1281522fccbeSIgor Mitsyanko if (!s || !s->console || !s->enabled ||
1282522fccbeSIgor Mitsyanko surface_bits_per_pixel(qemu_console_surface(s->console)) == 0) {
1283fc97bb5bSPaolo Bonzini return;
1284fc97bb5bSPaolo Bonzini }
128518520fa4SAlexChen
128618520fa4SAlexChen global_width = (s->vidtcon[2] & FIMD_VIDTCON2_SIZE_MASK) + 1;
1287fc97bb5bSPaolo Bonzini exynos4210_update_resolution(s);
1288522fccbeSIgor Mitsyanko surface = qemu_console_surface(s->console);
1289fc97bb5bSPaolo Bonzini
1290fc97bb5bSPaolo Bonzini for (i = 0; i < NUM_OF_WINDOWS; i++) {
1291fc97bb5bSPaolo Bonzini w = &s->window[i];
1292fc97bb5bSPaolo Bonzini if ((w->wincon & FIMD_WINCON_ENWIN) && w->host_fb_addr) {
1293fc97bb5bSPaolo Bonzini scrn_height = w->rightbot_y - w->lefttop_y + 1;
1294fc97bb5bSPaolo Bonzini scrn_width = w->virtpage_width;
1295fc97bb5bSPaolo Bonzini /* Total width of virtual screen page in bytes */
1296fc97bb5bSPaolo Bonzini inc_size = scrn_width + w->virtpage_offsize;
1297fc97bb5bSPaolo Bonzini host_fb_addr = w->host_fb_addr;
1298fc97bb5bSPaolo Bonzini fb_line_addr = w->mem_section.offset_within_region;
1299553bcce5SGerd Hoffmann snap = memory_region_snapshot_and_clear_dirty(w->mem_section.mr,
1300553bcce5SGerd Hoffmann fb_line_addr, inc_size * scrn_height, DIRTY_MEMORY_VGA);
1301fc97bb5bSPaolo Bonzini
1302fc97bb5bSPaolo Bonzini for (line = 0; line < scrn_height; line++) {
1303553bcce5SGerd Hoffmann is_dirty = memory_region_snapshot_get_dirty(w->mem_section.mr,
1304553bcce5SGerd Hoffmann snap, fb_line_addr, scrn_width);
1305fc97bb5bSPaolo Bonzini
1306fc97bb5bSPaolo Bonzini if (s->invalidate || is_dirty) {
1307fc97bb5bSPaolo Bonzini if (first_line == -1) {
1308fc97bb5bSPaolo Bonzini first_line = line;
1309fc97bb5bSPaolo Bonzini }
1310fc97bb5bSPaolo Bonzini last_line = line;
1311fc97bb5bSPaolo Bonzini w->draw_line(w, host_fb_addr, s->ifb +
1312fc97bb5bSPaolo Bonzini w->lefttop_x * RGBA_SIZE + (w->lefttop_y + line) *
1313fc97bb5bSPaolo Bonzini global_width * RGBA_SIZE, blend);
1314fc97bb5bSPaolo Bonzini }
1315fc97bb5bSPaolo Bonzini host_fb_addr += inc_size;
1316fc97bb5bSPaolo Bonzini fb_line_addr += inc_size;
1317fc97bb5bSPaolo Bonzini }
1318553bcce5SGerd Hoffmann g_free(snap);
1319fc97bb5bSPaolo Bonzini blend = true;
1320fc97bb5bSPaolo Bonzini }
1321fc97bb5bSPaolo Bonzini }
1322fc97bb5bSPaolo Bonzini
1323fc97bb5bSPaolo Bonzini /* Copy resulting image to QEMU_CONSOLE. */
1324fc97bb5bSPaolo Bonzini if (first_line >= 0) {
1325fc97bb5bSPaolo Bonzini uint8_t *d;
1326fc97bb5bSPaolo Bonzini int bpp;
1327fc97bb5bSPaolo Bonzini
1328fc97bb5bSPaolo Bonzini bpp = surface_bits_per_pixel(surface);
1329fc97bb5bSPaolo Bonzini fimd_update_putpix_qemu(bpp);
1330fc97bb5bSPaolo Bonzini bpp = (bpp + 1) >> 3;
1331fc97bb5bSPaolo Bonzini d = surface_data(surface);
1332fc97bb5bSPaolo Bonzini for (line = first_line; line <= last_line; line++) {
1333fc97bb5bSPaolo Bonzini fimd_copy_line_toqemu(global_width, s->ifb + global_width * line *
1334fc97bb5bSPaolo Bonzini RGBA_SIZE, d + global_width * line * bpp);
1335fc97bb5bSPaolo Bonzini }
133691155f8bSGerd Hoffmann dpy_gfx_update_full(s->console);
1337fc97bb5bSPaolo Bonzini }
1338fc97bb5bSPaolo Bonzini s->invalidate = false;
1339fc97bb5bSPaolo Bonzini s->vidintcon[1] |= FIMD_VIDINT_INTFRMPEND;
1340fc97bb5bSPaolo Bonzini if ((s->vidcon[0] & FIMD_VIDCON0_ENVID_F) == 0) {
1341fc97bb5bSPaolo Bonzini exynos4210_fimd_enable(s, false);
1342fc97bb5bSPaolo Bonzini }
1343fc97bb5bSPaolo Bonzini exynos4210_fimd_update_irq(s);
1344fc97bb5bSPaolo Bonzini }
1345fc97bb5bSPaolo Bonzini
exynos4210_fimd_reset(DeviceState * d)1346fc97bb5bSPaolo Bonzini static void exynos4210_fimd_reset(DeviceState *d)
1347fc97bb5bSPaolo Bonzini {
1348f27321aaSAndreas Färber Exynos4210fimdState *s = EXYNOS4210_FIMD(d);
1349fc97bb5bSPaolo Bonzini unsigned w;
1350fc97bb5bSPaolo Bonzini
1351fc97bb5bSPaolo Bonzini DPRINT_TRACE("Display controller reset\n");
1352fc97bb5bSPaolo Bonzini /* Set all display controller registers to 0 */
1353fc97bb5bSPaolo Bonzini memset(&s->vidcon, 0, (uint8_t *)&s->window - (uint8_t *)&s->vidcon);
1354fc97bb5bSPaolo Bonzini for (w = 0; w < NUM_OF_WINDOWS; w++) {
1355fc97bb5bSPaolo Bonzini memset(&s->window[w], 0, sizeof(Exynos4210fimdWindow));
1356fc97bb5bSPaolo Bonzini s->window[w].blendeq = 0xC2;
1357fc97bb5bSPaolo Bonzini exynos4210_fimd_update_win_bppmode(s, w);
1358fc97bb5bSPaolo Bonzini exynos4210_fimd_trace_bppmode(s, w, 0xFFFFFFFF);
1359fc97bb5bSPaolo Bonzini fimd_update_get_alpha(s, w);
1360fc97bb5bSPaolo Bonzini }
1361fc97bb5bSPaolo Bonzini
1362fc97bb5bSPaolo Bonzini g_free(s->ifb);
1363fc97bb5bSPaolo Bonzini s->ifb = NULL;
1364fc97bb5bSPaolo Bonzini
1365fc97bb5bSPaolo Bonzini exynos4210_fimd_invalidate(s);
1366fc97bb5bSPaolo Bonzini exynos4210_fimd_enable(s, false);
1367fc97bb5bSPaolo Bonzini /* Some registers have non-zero initial values */
1368fc97bb5bSPaolo Bonzini s->winchmap = 0x7D517D51;
1369fc97bb5bSPaolo Bonzini s->colorgaincon = 0x10040100;
1370fc97bb5bSPaolo Bonzini s->huecoef_cr[0] = s->huecoef_cr[3] = 0x01000100;
1371fc97bb5bSPaolo Bonzini s->huecoef_cb[0] = s->huecoef_cb[3] = 0x01000100;
1372fc97bb5bSPaolo Bonzini s->hueoffset = 0x01800080;
1373fc97bb5bSPaolo Bonzini }
1374fc97bb5bSPaolo Bonzini
exynos4210_fimd_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)1375fc97bb5bSPaolo Bonzini static void exynos4210_fimd_write(void *opaque, hwaddr offset,
1376fc97bb5bSPaolo Bonzini uint64_t val, unsigned size)
1377fc97bb5bSPaolo Bonzini {
1378fc97bb5bSPaolo Bonzini Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1379fc97bb5bSPaolo Bonzini unsigned w, i;
1380fc97bb5bSPaolo Bonzini uint32_t old_value;
1381fc97bb5bSPaolo Bonzini
1382fc97bb5bSPaolo Bonzini DPRINT_L2("write offset 0x%08x, value=%llu(0x%08llx)\n", offset,
1383fc97bb5bSPaolo Bonzini (long long unsigned int)val, (long long unsigned int)val);
1384fc97bb5bSPaolo Bonzini
1385fc97bb5bSPaolo Bonzini switch (offset) {
1386fc97bb5bSPaolo Bonzini case FIMD_VIDCON0:
1387fc97bb5bSPaolo Bonzini if ((val & FIMD_VIDCON0_ENVID_MASK) == FIMD_VIDCON0_ENVID_MASK) {
1388fc97bb5bSPaolo Bonzini exynos4210_fimd_enable(s, true);
1389fc97bb5bSPaolo Bonzini } else {
1390fc97bb5bSPaolo Bonzini if ((val & FIMD_VIDCON0_ENVID) == 0) {
1391fc97bb5bSPaolo Bonzini exynos4210_fimd_enable(s, false);
1392fc97bb5bSPaolo Bonzini }
1393fc97bb5bSPaolo Bonzini }
1394fc97bb5bSPaolo Bonzini s->vidcon[0] = val;
1395fc97bb5bSPaolo Bonzini break;
1396fc97bb5bSPaolo Bonzini case FIMD_VIDCON1:
1397fc97bb5bSPaolo Bonzini /* Leave read-only bits as is */
1398fc97bb5bSPaolo Bonzini val = (val & (~FIMD_VIDCON1_ROMASK)) |
1399fc97bb5bSPaolo Bonzini (s->vidcon[1] & FIMD_VIDCON1_ROMASK);
1400fc97bb5bSPaolo Bonzini s->vidcon[1] = val;
1401fc97bb5bSPaolo Bonzini break;
1402fc97bb5bSPaolo Bonzini case FIMD_VIDCON2 ... FIMD_VIDCON3:
1403fc97bb5bSPaolo Bonzini s->vidcon[(offset) >> 2] = val;
1404fc97bb5bSPaolo Bonzini break;
1405fc97bb5bSPaolo Bonzini case FIMD_VIDTCON_START ... FIMD_VIDTCON_END:
1406fc97bb5bSPaolo Bonzini s->vidtcon[(offset - FIMD_VIDTCON_START) >> 2] = val;
1407fc97bb5bSPaolo Bonzini break;
1408fc97bb5bSPaolo Bonzini case FIMD_WINCON_START ... FIMD_WINCON_END:
1409fc97bb5bSPaolo Bonzini w = (offset - FIMD_WINCON_START) >> 2;
1410fc97bb5bSPaolo Bonzini /* Window's current buffer ID */
1411fc97bb5bSPaolo Bonzini i = fimd_get_buffer_id(&s->window[w]);
1412fc97bb5bSPaolo Bonzini old_value = s->window[w].wincon;
1413fc97bb5bSPaolo Bonzini val = (val & ~FIMD_WINCON_ROMASK) |
1414fc97bb5bSPaolo Bonzini (s->window[w].wincon & FIMD_WINCON_ROMASK);
1415fc97bb5bSPaolo Bonzini if (w == 0) {
1416fc97bb5bSPaolo Bonzini /* Window 0 wincon ALPHA_MUL bit must always be 0 */
1417fc97bb5bSPaolo Bonzini val &= ~FIMD_WINCON_ALPHA_MUL;
1418fc97bb5bSPaolo Bonzini }
1419fc97bb5bSPaolo Bonzini exynos4210_fimd_trace_bppmode(s, w, val);
1420fc97bb5bSPaolo Bonzini switch (val & FIMD_WINCON_BUFSELECT) {
1421fc97bb5bSPaolo Bonzini case FIMD_WINCON_BUF0_SEL:
1422fc97bb5bSPaolo Bonzini val &= ~FIMD_WINCON_BUFSTATUS;
1423fc97bb5bSPaolo Bonzini break;
1424fc97bb5bSPaolo Bonzini case FIMD_WINCON_BUF1_SEL:
1425fc97bb5bSPaolo Bonzini val = (val & ~FIMD_WINCON_BUFSTAT_H) | FIMD_WINCON_BUFSTAT_L;
1426fc97bb5bSPaolo Bonzini break;
1427fc97bb5bSPaolo Bonzini case FIMD_WINCON_BUF2_SEL:
1428fc97bb5bSPaolo Bonzini if (val & FIMD_WINCON_BUFMODE) {
1429fc97bb5bSPaolo Bonzini val = (val & ~FIMD_WINCON_BUFSTAT_L) | FIMD_WINCON_BUFSTAT_H;
1430fc97bb5bSPaolo Bonzini }
1431fc97bb5bSPaolo Bonzini break;
1432fc97bb5bSPaolo Bonzini default:
1433fc97bb5bSPaolo Bonzini break;
1434fc97bb5bSPaolo Bonzini }
1435fc97bb5bSPaolo Bonzini s->window[w].wincon = val;
1436fc97bb5bSPaolo Bonzini exynos4210_fimd_update_win_bppmode(s, w);
1437fc97bb5bSPaolo Bonzini fimd_update_get_alpha(s, w);
1438fc97bb5bSPaolo Bonzini if ((i != fimd_get_buffer_id(&s->window[w])) ||
1439fc97bb5bSPaolo Bonzini (!(old_value & FIMD_WINCON_ENWIN) && (s->window[w].wincon &
1440fc97bb5bSPaolo Bonzini FIMD_WINCON_ENWIN))) {
1441fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1442fc97bb5bSPaolo Bonzini }
1443fc97bb5bSPaolo Bonzini break;
1444fc97bb5bSPaolo Bonzini case FIMD_SHADOWCON:
1445fc97bb5bSPaolo Bonzini old_value = s->shadowcon;
1446fc97bb5bSPaolo Bonzini s->shadowcon = val;
1447fc97bb5bSPaolo Bonzini for (w = 0; w < NUM_OF_WINDOWS; w++) {
1448fc97bb5bSPaolo Bonzini if (FIMD_WINDOW_PROTECTED(old_value, w) &&
1449fc97bb5bSPaolo Bonzini !FIMD_WINDOW_PROTECTED(s->shadowcon, w)) {
1450fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1451fc97bb5bSPaolo Bonzini }
1452fc97bb5bSPaolo Bonzini }
1453fc97bb5bSPaolo Bonzini break;
1454fc97bb5bSPaolo Bonzini case FIMD_WINCHMAP:
1455fc97bb5bSPaolo Bonzini s->winchmap = val;
1456fc97bb5bSPaolo Bonzini break;
1457fc97bb5bSPaolo Bonzini case FIMD_VIDOSD_START ... FIMD_VIDOSD_END:
1458fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDOSD_START) >> 4;
1459fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDOSD_START) & 0xF) >> 2;
1460fc97bb5bSPaolo Bonzini switch (i) {
1461fc97bb5bSPaolo Bonzini case 0:
1462fc97bb5bSPaolo Bonzini old_value = s->window[w].lefttop_y;
1463fc97bb5bSPaolo Bonzini s->window[w].lefttop_x = (val >> FIMD_VIDOSD_HOR_SHIFT) &
1464fc97bb5bSPaolo Bonzini FIMD_VIDOSD_COORD_MASK;
1465fc97bb5bSPaolo Bonzini s->window[w].lefttop_y = (val >> FIMD_VIDOSD_VER_SHIFT) &
1466fc97bb5bSPaolo Bonzini FIMD_VIDOSD_COORD_MASK;
1467fc97bb5bSPaolo Bonzini if (s->window[w].lefttop_y != old_value) {
1468fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1469fc97bb5bSPaolo Bonzini }
1470fc97bb5bSPaolo Bonzini break;
1471fc97bb5bSPaolo Bonzini case 1:
1472fc97bb5bSPaolo Bonzini old_value = s->window[w].rightbot_y;
1473fc97bb5bSPaolo Bonzini s->window[w].rightbot_x = (val >> FIMD_VIDOSD_HOR_SHIFT) &
1474fc97bb5bSPaolo Bonzini FIMD_VIDOSD_COORD_MASK;
1475fc97bb5bSPaolo Bonzini s->window[w].rightbot_y = (val >> FIMD_VIDOSD_VER_SHIFT) &
1476fc97bb5bSPaolo Bonzini FIMD_VIDOSD_COORD_MASK;
1477fc97bb5bSPaolo Bonzini if (s->window[w].rightbot_y != old_value) {
1478fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1479fc97bb5bSPaolo Bonzini }
1480fc97bb5bSPaolo Bonzini break;
1481fc97bb5bSPaolo Bonzini case 2:
1482fc97bb5bSPaolo Bonzini if (w == 0) {
1483fc97bb5bSPaolo Bonzini s->window[w].osdsize = val;
1484fc97bb5bSPaolo Bonzini } else {
1485fc97bb5bSPaolo Bonzini s->window[w].alpha_val[0] =
1486fc97bb5bSPaolo Bonzini unpack_upper_4((val & FIMD_VIDOSD_ALPHA_AEN0) >>
1487fc97bb5bSPaolo Bonzini FIMD_VIDOSD_AEN0_SHIFT) |
1488fc97bb5bSPaolo Bonzini (s->window[w].alpha_val[0] & FIMD_VIDALPHA_ALPHA_LOWER);
1489fc97bb5bSPaolo Bonzini s->window[w].alpha_val[1] =
1490fc97bb5bSPaolo Bonzini unpack_upper_4(val & FIMD_VIDOSD_ALPHA_AEN1) |
1491fc97bb5bSPaolo Bonzini (s->window[w].alpha_val[1] & FIMD_VIDALPHA_ALPHA_LOWER);
1492fc97bb5bSPaolo Bonzini }
1493fc97bb5bSPaolo Bonzini break;
1494fc97bb5bSPaolo Bonzini case 3:
1495fc97bb5bSPaolo Bonzini if (w != 1 && w != 2) {
1496b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1497b3caeaf2SPhilippe Mathieu-Daudé "FIMD: Bad write offset 0x%08"HWADDR_PRIx"\n",
1498b3caeaf2SPhilippe Mathieu-Daudé offset);
1499fc97bb5bSPaolo Bonzini return;
1500fc97bb5bSPaolo Bonzini }
1501fc97bb5bSPaolo Bonzini s->window[w].osdsize = val;
1502fc97bb5bSPaolo Bonzini break;
1503fc97bb5bSPaolo Bonzini }
1504fc97bb5bSPaolo Bonzini break;
1505fc97bb5bSPaolo Bonzini case FIMD_VIDWADD0_START ... FIMD_VIDWADD0_END:
1506fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDWADD0_START) >> 3;
1507fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDWADD0_START) >> 2) & 1;
1508fc97bb5bSPaolo Bonzini if (i == fimd_get_buffer_id(&s->window[w]) &&
1509fc97bb5bSPaolo Bonzini s->window[w].buf_start[i] != val) {
1510fc97bb5bSPaolo Bonzini s->window[w].buf_start[i] = val;
1511fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1512fc97bb5bSPaolo Bonzini break;
1513fc97bb5bSPaolo Bonzini }
1514fc97bb5bSPaolo Bonzini s->window[w].buf_start[i] = val;
1515fc97bb5bSPaolo Bonzini break;
1516fc97bb5bSPaolo Bonzini case FIMD_VIDWADD1_START ... FIMD_VIDWADD1_END:
1517fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDWADD1_START) >> 3;
1518fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDWADD1_START) >> 2) & 1;
1519fc97bb5bSPaolo Bonzini s->window[w].buf_end[i] = val;
1520fc97bb5bSPaolo Bonzini break;
1521fc97bb5bSPaolo Bonzini case FIMD_VIDWADD2_START ... FIMD_VIDWADD2_END:
1522fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDWADD2_START) >> 2;
1523fc97bb5bSPaolo Bonzini if (((val & FIMD_VIDWADD2_PAGEWIDTH) != s->window[w].virtpage_width) ||
1524fc97bb5bSPaolo Bonzini (((val >> FIMD_VIDWADD2_OFFSIZE_SHIFT) & FIMD_VIDWADD2_OFFSIZE) !=
1525fc97bb5bSPaolo Bonzini s->window[w].virtpage_offsize)) {
1526fc97bb5bSPaolo Bonzini s->window[w].virtpage_width = val & FIMD_VIDWADD2_PAGEWIDTH;
1527fc97bb5bSPaolo Bonzini s->window[w].virtpage_offsize =
1528fc97bb5bSPaolo Bonzini (val >> FIMD_VIDWADD2_OFFSIZE_SHIFT) & FIMD_VIDWADD2_OFFSIZE;
1529fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1530fc97bb5bSPaolo Bonzini }
1531fc97bb5bSPaolo Bonzini break;
1532fc97bb5bSPaolo Bonzini case FIMD_VIDINTCON0:
1533fc97bb5bSPaolo Bonzini s->vidintcon[0] = val;
1534fc97bb5bSPaolo Bonzini break;
1535fc97bb5bSPaolo Bonzini case FIMD_VIDINTCON1:
1536fc97bb5bSPaolo Bonzini s->vidintcon[1] &= ~(val & 7);
1537fc97bb5bSPaolo Bonzini exynos4210_fimd_update_irq(s);
1538fc97bb5bSPaolo Bonzini break;
1539fc97bb5bSPaolo Bonzini case FIMD_WKEYCON_START ... FIMD_WKEYCON_END:
1540fc97bb5bSPaolo Bonzini w = ((offset - FIMD_WKEYCON_START) >> 3) + 1;
1541fc97bb5bSPaolo Bonzini i = ((offset - FIMD_WKEYCON_START) >> 2) & 1;
1542fc97bb5bSPaolo Bonzini s->window[w].keycon[i] = val;
1543fc97bb5bSPaolo Bonzini break;
1544fc97bb5bSPaolo Bonzini case FIMD_WKEYALPHA_START ... FIMD_WKEYALPHA_END:
1545fc97bb5bSPaolo Bonzini w = ((offset - FIMD_WKEYALPHA_START) >> 2) + 1;
1546fc97bb5bSPaolo Bonzini s->window[w].keyalpha = val;
1547fc97bb5bSPaolo Bonzini break;
1548fc97bb5bSPaolo Bonzini case FIMD_DITHMODE:
1549fc97bb5bSPaolo Bonzini s->dithmode = val;
1550fc97bb5bSPaolo Bonzini break;
1551fc97bb5bSPaolo Bonzini case FIMD_WINMAP_START ... FIMD_WINMAP_END:
1552fc97bb5bSPaolo Bonzini w = (offset - FIMD_WINMAP_START) >> 2;
1553fc97bb5bSPaolo Bonzini old_value = s->window[w].winmap;
1554fc97bb5bSPaolo Bonzini s->window[w].winmap = val;
1555fc97bb5bSPaolo Bonzini if ((val & FIMD_WINMAP_EN) ^ (old_value & FIMD_WINMAP_EN)) {
1556fc97bb5bSPaolo Bonzini exynos4210_fimd_invalidate(s);
1557fc97bb5bSPaolo Bonzini exynos4210_fimd_update_win_bppmode(s, w);
1558fc97bb5bSPaolo Bonzini exynos4210_fimd_trace_bppmode(s, w, 0xFFFFFFFF);
1559fc97bb5bSPaolo Bonzini exynos4210_fimd_update(s);
1560fc97bb5bSPaolo Bonzini }
1561fc97bb5bSPaolo Bonzini break;
1562fc97bb5bSPaolo Bonzini case FIMD_WPALCON_HIGH ... FIMD_WPALCON_LOW:
1563fc97bb5bSPaolo Bonzini i = (offset - FIMD_WPALCON_HIGH) >> 2;
1564fc97bb5bSPaolo Bonzini s->wpalcon[i] = val;
1565fc97bb5bSPaolo Bonzini if (s->wpalcon[1] & FIMD_WPALCON_UPDATEEN) {
1566fc97bb5bSPaolo Bonzini for (w = 0; w < NUM_OF_WINDOWS; w++) {
1567fc97bb5bSPaolo Bonzini exynos4210_fimd_update_win_bppmode(s, w);
1568fc97bb5bSPaolo Bonzini fimd_update_get_alpha(s, w);
1569fc97bb5bSPaolo Bonzini }
1570fc97bb5bSPaolo Bonzini }
1571fc97bb5bSPaolo Bonzini break;
1572fc97bb5bSPaolo Bonzini case FIMD_TRIGCON:
1573fc97bb5bSPaolo Bonzini val = (val & ~FIMD_TRIGCON_ROMASK) | (s->trigcon & FIMD_TRIGCON_ROMASK);
1574fc97bb5bSPaolo Bonzini s->trigcon = val;
1575fc97bb5bSPaolo Bonzini break;
1576fc97bb5bSPaolo Bonzini case FIMD_I80IFCON_START ... FIMD_I80IFCON_END:
1577fc97bb5bSPaolo Bonzini s->i80ifcon[(offset - FIMD_I80IFCON_START) >> 2] = val;
1578fc97bb5bSPaolo Bonzini break;
1579fc97bb5bSPaolo Bonzini case FIMD_COLORGAINCON:
1580fc97bb5bSPaolo Bonzini s->colorgaincon = val;
1581fc97bb5bSPaolo Bonzini break;
1582fc97bb5bSPaolo Bonzini case FIMD_LDI_CMDCON0 ... FIMD_LDI_CMDCON1:
1583fc97bb5bSPaolo Bonzini s->ldi_cmdcon[(offset - FIMD_LDI_CMDCON0) >> 2] = val;
1584fc97bb5bSPaolo Bonzini break;
1585fc97bb5bSPaolo Bonzini case FIMD_SIFCCON0 ... FIMD_SIFCCON2:
1586fc97bb5bSPaolo Bonzini i = (offset - FIMD_SIFCCON0) >> 2;
1587fc97bb5bSPaolo Bonzini if (i != 2) {
1588fc97bb5bSPaolo Bonzini s->sifccon[i] = val;
1589fc97bb5bSPaolo Bonzini }
1590fc97bb5bSPaolo Bonzini break;
1591fc97bb5bSPaolo Bonzini case FIMD_HUECOEFCR_START ... FIMD_HUECOEFCR_END:
1592fc97bb5bSPaolo Bonzini i = (offset - FIMD_HUECOEFCR_START) >> 2;
1593fc97bb5bSPaolo Bonzini s->huecoef_cr[i] = val;
1594fc97bb5bSPaolo Bonzini break;
1595fc97bb5bSPaolo Bonzini case FIMD_HUECOEFCB_START ... FIMD_HUECOEFCB_END:
1596fc97bb5bSPaolo Bonzini i = (offset - FIMD_HUECOEFCB_START) >> 2;
1597fc97bb5bSPaolo Bonzini s->huecoef_cb[i] = val;
1598fc97bb5bSPaolo Bonzini break;
1599fc97bb5bSPaolo Bonzini case FIMD_HUEOFFSET:
1600fc97bb5bSPaolo Bonzini s->hueoffset = val;
1601fc97bb5bSPaolo Bonzini break;
1602fc97bb5bSPaolo Bonzini case FIMD_VIDWALPHA_START ... FIMD_VIDWALPHA_END:
1603fc97bb5bSPaolo Bonzini w = ((offset - FIMD_VIDWALPHA_START) >> 3);
1604fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDWALPHA_START) >> 2) & 1;
1605fc97bb5bSPaolo Bonzini if (w == 0) {
1606fc97bb5bSPaolo Bonzini s->window[w].alpha_val[i] = val;
1607fc97bb5bSPaolo Bonzini } else {
1608fc97bb5bSPaolo Bonzini s->window[w].alpha_val[i] = (val & FIMD_VIDALPHA_ALPHA_LOWER) |
1609fc97bb5bSPaolo Bonzini (s->window[w].alpha_val[i] & FIMD_VIDALPHA_ALPHA_UPPER);
1610fc97bb5bSPaolo Bonzini }
1611fc97bb5bSPaolo Bonzini break;
1612fc97bb5bSPaolo Bonzini case FIMD_BLENDEQ_START ... FIMD_BLENDEQ_END:
1613fc97bb5bSPaolo Bonzini s->window[(offset - FIMD_BLENDEQ_START) >> 2].blendeq = val;
1614fc97bb5bSPaolo Bonzini break;
1615fc97bb5bSPaolo Bonzini case FIMD_BLENDCON:
1616fc97bb5bSPaolo Bonzini old_value = s->blendcon;
1617fc97bb5bSPaolo Bonzini s->blendcon = val;
1618fc97bb5bSPaolo Bonzini if ((s->blendcon & FIMD_ALPHA_8BIT) != (old_value & FIMD_ALPHA_8BIT)) {
1619fc97bb5bSPaolo Bonzini for (w = 0; w < NUM_OF_WINDOWS; w++) {
1620fc97bb5bSPaolo Bonzini fimd_update_get_alpha(s, w);
1621fc97bb5bSPaolo Bonzini }
1622fc97bb5bSPaolo Bonzini }
1623fc97bb5bSPaolo Bonzini break;
1624fc97bb5bSPaolo Bonzini case FIMD_WRTQOSCON_START ... FIMD_WRTQOSCON_END:
1625fc97bb5bSPaolo Bonzini s->window[(offset - FIMD_WRTQOSCON_START) >> 2].rtqoscon = val;
1626fc97bb5bSPaolo Bonzini break;
1627fc97bb5bSPaolo Bonzini case FIMD_I80IFCMD_START ... FIMD_I80IFCMD_END:
1628fc97bb5bSPaolo Bonzini s->i80ifcmd[(offset - FIMD_I80IFCMD_START) >> 2] = val;
1629fc97bb5bSPaolo Bonzini break;
1630fc97bb5bSPaolo Bonzini case FIMD_VIDW0ADD0_B2 ... FIMD_VIDW4ADD0_B2:
1631fc97bb5bSPaolo Bonzini if (offset & 0x0004) {
1632b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1633b3caeaf2SPhilippe Mathieu-Daudé "FIMD: bad write offset 0x%08"HWADDR_PRIx"\n",
1634b3caeaf2SPhilippe Mathieu-Daudé offset);
1635fc97bb5bSPaolo Bonzini break;
1636fc97bb5bSPaolo Bonzini }
1637fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDW0ADD0_B2) >> 3;
1638fc97bb5bSPaolo Bonzini if (fimd_get_buffer_id(&s->window[w]) == 2 &&
1639fc97bb5bSPaolo Bonzini s->window[w].buf_start[2] != val) {
1640fc97bb5bSPaolo Bonzini s->window[w].buf_start[2] = val;
1641fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1642fc97bb5bSPaolo Bonzini break;
1643fc97bb5bSPaolo Bonzini }
1644fc97bb5bSPaolo Bonzini s->window[w].buf_start[2] = val;
1645fc97bb5bSPaolo Bonzini break;
1646fc97bb5bSPaolo Bonzini case FIMD_SHD_ADD0_START ... FIMD_SHD_ADD0_END:
1647fc97bb5bSPaolo Bonzini if (offset & 0x0004) {
1648b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1649b3caeaf2SPhilippe Mathieu-Daudé "FIMD: bad write offset 0x%08"HWADDR_PRIx"\n",
1650b3caeaf2SPhilippe Mathieu-Daudé offset);
1651fc97bb5bSPaolo Bonzini break;
1652fc97bb5bSPaolo Bonzini }
1653fc97bb5bSPaolo Bonzini s->window[(offset - FIMD_SHD_ADD0_START) >> 3].shadow_buf_start = val;
1654fc97bb5bSPaolo Bonzini break;
1655fc97bb5bSPaolo Bonzini case FIMD_SHD_ADD1_START ... FIMD_SHD_ADD1_END:
1656fc97bb5bSPaolo Bonzini if (offset & 0x0004) {
1657b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1658b3caeaf2SPhilippe Mathieu-Daudé "FIMD: bad write offset 0x%08"HWADDR_PRIx"\n",
1659b3caeaf2SPhilippe Mathieu-Daudé offset);
1660fc97bb5bSPaolo Bonzini break;
1661fc97bb5bSPaolo Bonzini }
1662fc97bb5bSPaolo Bonzini s->window[(offset - FIMD_SHD_ADD1_START) >> 3].shadow_buf_end = val;
1663fc97bb5bSPaolo Bonzini break;
1664fc97bb5bSPaolo Bonzini case FIMD_SHD_ADD2_START ... FIMD_SHD_ADD2_END:
1665fc97bb5bSPaolo Bonzini s->window[(offset - FIMD_SHD_ADD2_START) >> 2].shadow_buf_size = val;
1666fc97bb5bSPaolo Bonzini break;
1667fc97bb5bSPaolo Bonzini case FIMD_PAL_MEM_START ... FIMD_PAL_MEM_END:
1668fc97bb5bSPaolo Bonzini w = (offset - FIMD_PAL_MEM_START) >> 10;
1669fc97bb5bSPaolo Bonzini i = ((offset - FIMD_PAL_MEM_START) >> 2) & 0xFF;
1670fc97bb5bSPaolo Bonzini s->window[w].palette[i] = val;
1671fc97bb5bSPaolo Bonzini break;
1672fc97bb5bSPaolo Bonzini case FIMD_PALMEM_AL_START ... FIMD_PALMEM_AL_END:
1673fc97bb5bSPaolo Bonzini /* Palette memory aliases for windows 0 and 1 */
1674fc97bb5bSPaolo Bonzini w = (offset - FIMD_PALMEM_AL_START) >> 10;
1675fc97bb5bSPaolo Bonzini i = ((offset - FIMD_PALMEM_AL_START) >> 2) & 0xFF;
1676fc97bb5bSPaolo Bonzini s->window[w].palette[i] = val;
1677fc97bb5bSPaolo Bonzini break;
1678fc97bb5bSPaolo Bonzini default:
1679b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1680b3caeaf2SPhilippe Mathieu-Daudé "FIMD: bad write offset 0x%08"HWADDR_PRIx"\n", offset);
1681fc97bb5bSPaolo Bonzini break;
1682fc97bb5bSPaolo Bonzini }
1683fc97bb5bSPaolo Bonzini }
1684fc97bb5bSPaolo Bonzini
exynos4210_fimd_read(void * opaque,hwaddr offset,unsigned size)1685fc97bb5bSPaolo Bonzini static uint64_t exynos4210_fimd_read(void *opaque, hwaddr offset,
1686fc97bb5bSPaolo Bonzini unsigned size)
1687fc97bb5bSPaolo Bonzini {
1688fc97bb5bSPaolo Bonzini Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1689fc97bb5bSPaolo Bonzini int w, i;
1690fc97bb5bSPaolo Bonzini uint32_t ret = 0;
1691fc97bb5bSPaolo Bonzini
1692fc97bb5bSPaolo Bonzini DPRINT_L2("read offset 0x%08x\n", offset);
1693fc97bb5bSPaolo Bonzini
1694fc97bb5bSPaolo Bonzini switch (offset) {
1695fc97bb5bSPaolo Bonzini case FIMD_VIDCON0 ... FIMD_VIDCON3:
1696fc97bb5bSPaolo Bonzini return s->vidcon[(offset - FIMD_VIDCON0) >> 2];
1697fc97bb5bSPaolo Bonzini case FIMD_VIDTCON_START ... FIMD_VIDTCON_END:
1698fc97bb5bSPaolo Bonzini return s->vidtcon[(offset - FIMD_VIDTCON_START) >> 2];
1699fc97bb5bSPaolo Bonzini case FIMD_WINCON_START ... FIMD_WINCON_END:
1700fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_WINCON_START) >> 2].wincon;
1701fc97bb5bSPaolo Bonzini case FIMD_SHADOWCON:
1702fc97bb5bSPaolo Bonzini return s->shadowcon;
1703fc97bb5bSPaolo Bonzini case FIMD_WINCHMAP:
1704fc97bb5bSPaolo Bonzini return s->winchmap;
1705fc97bb5bSPaolo Bonzini case FIMD_VIDOSD_START ... FIMD_VIDOSD_END:
1706fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDOSD_START) >> 4;
1707fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDOSD_START) & 0xF) >> 2;
1708fc97bb5bSPaolo Bonzini switch (i) {
1709fc97bb5bSPaolo Bonzini case 0:
1710fc97bb5bSPaolo Bonzini ret = ((s->window[w].lefttop_x & FIMD_VIDOSD_COORD_MASK) <<
1711fc97bb5bSPaolo Bonzini FIMD_VIDOSD_HOR_SHIFT) |
1712fc97bb5bSPaolo Bonzini (s->window[w].lefttop_y & FIMD_VIDOSD_COORD_MASK);
1713fc97bb5bSPaolo Bonzini break;
1714fc97bb5bSPaolo Bonzini case 1:
1715fc97bb5bSPaolo Bonzini ret = ((s->window[w].rightbot_x & FIMD_VIDOSD_COORD_MASK) <<
1716fc97bb5bSPaolo Bonzini FIMD_VIDOSD_HOR_SHIFT) |
1717fc97bb5bSPaolo Bonzini (s->window[w].rightbot_y & FIMD_VIDOSD_COORD_MASK);
1718fc97bb5bSPaolo Bonzini break;
1719fc97bb5bSPaolo Bonzini case 2:
1720fc97bb5bSPaolo Bonzini if (w == 0) {
1721fc97bb5bSPaolo Bonzini ret = s->window[w].osdsize;
1722fc97bb5bSPaolo Bonzini } else {
1723fc97bb5bSPaolo Bonzini ret = (pack_upper_4(s->window[w].alpha_val[0]) <<
1724fc97bb5bSPaolo Bonzini FIMD_VIDOSD_AEN0_SHIFT) |
1725fc97bb5bSPaolo Bonzini pack_upper_4(s->window[w].alpha_val[1]);
1726fc97bb5bSPaolo Bonzini }
1727fc97bb5bSPaolo Bonzini break;
1728fc97bb5bSPaolo Bonzini case 3:
1729fc97bb5bSPaolo Bonzini if (w != 1 && w != 2) {
1730b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1731b3caeaf2SPhilippe Mathieu-Daudé "FIMD: bad read offset 0x%08"HWADDR_PRIx"\n",
1732b3caeaf2SPhilippe Mathieu-Daudé offset);
1733fc97bb5bSPaolo Bonzini return 0xBAADBAAD;
1734fc97bb5bSPaolo Bonzini }
1735fc97bb5bSPaolo Bonzini ret = s->window[w].osdsize;
1736fc97bb5bSPaolo Bonzini break;
1737fc97bb5bSPaolo Bonzini }
1738fc97bb5bSPaolo Bonzini return ret;
1739fc97bb5bSPaolo Bonzini case FIMD_VIDWADD0_START ... FIMD_VIDWADD0_END:
1740fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDWADD0_START) >> 3;
1741fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDWADD0_START) >> 2) & 1;
1742fc97bb5bSPaolo Bonzini return s->window[w].buf_start[i];
1743fc97bb5bSPaolo Bonzini case FIMD_VIDWADD1_START ... FIMD_VIDWADD1_END:
1744fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDWADD1_START) >> 3;
1745fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDWADD1_START) >> 2) & 1;
1746fc97bb5bSPaolo Bonzini return s->window[w].buf_end[i];
1747fc97bb5bSPaolo Bonzini case FIMD_VIDWADD2_START ... FIMD_VIDWADD2_END:
1748fc97bb5bSPaolo Bonzini w = (offset - FIMD_VIDWADD2_START) >> 2;
1749fc97bb5bSPaolo Bonzini return s->window[w].virtpage_width | (s->window[w].virtpage_offsize <<
1750fc97bb5bSPaolo Bonzini FIMD_VIDWADD2_OFFSIZE_SHIFT);
1751fc97bb5bSPaolo Bonzini case FIMD_VIDINTCON0 ... FIMD_VIDINTCON1:
1752fc97bb5bSPaolo Bonzini return s->vidintcon[(offset - FIMD_VIDINTCON0) >> 2];
1753fc97bb5bSPaolo Bonzini case FIMD_WKEYCON_START ... FIMD_WKEYCON_END:
1754fc97bb5bSPaolo Bonzini w = ((offset - FIMD_WKEYCON_START) >> 3) + 1;
1755fc97bb5bSPaolo Bonzini i = ((offset - FIMD_WKEYCON_START) >> 2) & 1;
1756fc97bb5bSPaolo Bonzini return s->window[w].keycon[i];
1757fc97bb5bSPaolo Bonzini case FIMD_WKEYALPHA_START ... FIMD_WKEYALPHA_END:
1758fc97bb5bSPaolo Bonzini w = ((offset - FIMD_WKEYALPHA_START) >> 2) + 1;
1759fc97bb5bSPaolo Bonzini return s->window[w].keyalpha;
1760fc97bb5bSPaolo Bonzini case FIMD_DITHMODE:
1761fc97bb5bSPaolo Bonzini return s->dithmode;
1762fc97bb5bSPaolo Bonzini case FIMD_WINMAP_START ... FIMD_WINMAP_END:
1763fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_WINMAP_START) >> 2].winmap;
1764fc97bb5bSPaolo Bonzini case FIMD_WPALCON_HIGH ... FIMD_WPALCON_LOW:
1765fc97bb5bSPaolo Bonzini return s->wpalcon[(offset - FIMD_WPALCON_HIGH) >> 2];
1766fc97bb5bSPaolo Bonzini case FIMD_TRIGCON:
1767fc97bb5bSPaolo Bonzini return s->trigcon;
1768fc97bb5bSPaolo Bonzini case FIMD_I80IFCON_START ... FIMD_I80IFCON_END:
1769fc97bb5bSPaolo Bonzini return s->i80ifcon[(offset - FIMD_I80IFCON_START) >> 2];
1770fc97bb5bSPaolo Bonzini case FIMD_COLORGAINCON:
1771fc97bb5bSPaolo Bonzini return s->colorgaincon;
1772fc97bb5bSPaolo Bonzini case FIMD_LDI_CMDCON0 ... FIMD_LDI_CMDCON1:
1773fc97bb5bSPaolo Bonzini return s->ldi_cmdcon[(offset - FIMD_LDI_CMDCON0) >> 2];
1774fc97bb5bSPaolo Bonzini case FIMD_SIFCCON0 ... FIMD_SIFCCON2:
1775fc97bb5bSPaolo Bonzini i = (offset - FIMD_SIFCCON0) >> 2;
1776fc97bb5bSPaolo Bonzini return s->sifccon[i];
1777fc97bb5bSPaolo Bonzini case FIMD_HUECOEFCR_START ... FIMD_HUECOEFCR_END:
1778fc97bb5bSPaolo Bonzini i = (offset - FIMD_HUECOEFCR_START) >> 2;
1779fc97bb5bSPaolo Bonzini return s->huecoef_cr[i];
1780fc97bb5bSPaolo Bonzini case FIMD_HUECOEFCB_START ... FIMD_HUECOEFCB_END:
1781fc97bb5bSPaolo Bonzini i = (offset - FIMD_HUECOEFCB_START) >> 2;
1782fc97bb5bSPaolo Bonzini return s->huecoef_cb[i];
1783fc97bb5bSPaolo Bonzini case FIMD_HUEOFFSET:
1784fc97bb5bSPaolo Bonzini return s->hueoffset;
1785fc97bb5bSPaolo Bonzini case FIMD_VIDWALPHA_START ... FIMD_VIDWALPHA_END:
1786fc97bb5bSPaolo Bonzini w = ((offset - FIMD_VIDWALPHA_START) >> 3);
1787fc97bb5bSPaolo Bonzini i = ((offset - FIMD_VIDWALPHA_START) >> 2) & 1;
1788fc97bb5bSPaolo Bonzini return s->window[w].alpha_val[i] &
1789fc97bb5bSPaolo Bonzini (w == 0 ? 0xFFFFFF : FIMD_VIDALPHA_ALPHA_LOWER);
1790fc97bb5bSPaolo Bonzini case FIMD_BLENDEQ_START ... FIMD_BLENDEQ_END:
1791fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_BLENDEQ_START) >> 2].blendeq;
1792fc97bb5bSPaolo Bonzini case FIMD_BLENDCON:
1793fc97bb5bSPaolo Bonzini return s->blendcon;
1794fc97bb5bSPaolo Bonzini case FIMD_WRTQOSCON_START ... FIMD_WRTQOSCON_END:
1795fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_WRTQOSCON_START) >> 2].rtqoscon;
1796fc97bb5bSPaolo Bonzini case FIMD_I80IFCMD_START ... FIMD_I80IFCMD_END:
1797fc97bb5bSPaolo Bonzini return s->i80ifcmd[(offset - FIMD_I80IFCMD_START) >> 2];
1798fc97bb5bSPaolo Bonzini case FIMD_VIDW0ADD0_B2 ... FIMD_VIDW4ADD0_B2:
1799fc97bb5bSPaolo Bonzini if (offset & 0x0004) {
1800fc97bb5bSPaolo Bonzini break;
1801fc97bb5bSPaolo Bonzini }
1802fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_VIDW0ADD0_B2) >> 3].buf_start[2];
1803fc97bb5bSPaolo Bonzini case FIMD_SHD_ADD0_START ... FIMD_SHD_ADD0_END:
1804fc97bb5bSPaolo Bonzini if (offset & 0x0004) {
1805fc97bb5bSPaolo Bonzini break;
1806fc97bb5bSPaolo Bonzini }
1807fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_SHD_ADD0_START) >> 3].shadow_buf_start;
1808fc97bb5bSPaolo Bonzini case FIMD_SHD_ADD1_START ... FIMD_SHD_ADD1_END:
1809fc97bb5bSPaolo Bonzini if (offset & 0x0004) {
1810fc97bb5bSPaolo Bonzini break;
1811fc97bb5bSPaolo Bonzini }
1812fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_SHD_ADD1_START) >> 3].shadow_buf_end;
1813fc97bb5bSPaolo Bonzini case FIMD_SHD_ADD2_START ... FIMD_SHD_ADD2_END:
1814fc97bb5bSPaolo Bonzini return s->window[(offset - FIMD_SHD_ADD2_START) >> 2].shadow_buf_size;
1815fc97bb5bSPaolo Bonzini case FIMD_PAL_MEM_START ... FIMD_PAL_MEM_END:
1816fc97bb5bSPaolo Bonzini w = (offset - FIMD_PAL_MEM_START) >> 10;
1817fc97bb5bSPaolo Bonzini i = ((offset - FIMD_PAL_MEM_START) >> 2) & 0xFF;
1818fc97bb5bSPaolo Bonzini return s->window[w].palette[i];
1819fc97bb5bSPaolo Bonzini case FIMD_PALMEM_AL_START ... FIMD_PALMEM_AL_END:
1820fc97bb5bSPaolo Bonzini /* Palette aliases for win 0,1 */
1821fc97bb5bSPaolo Bonzini w = (offset - FIMD_PALMEM_AL_START) >> 10;
1822fc97bb5bSPaolo Bonzini i = ((offset - FIMD_PALMEM_AL_START) >> 2) & 0xFF;
1823fc97bb5bSPaolo Bonzini return s->window[w].palette[i];
1824fc97bb5bSPaolo Bonzini }
1825fc97bb5bSPaolo Bonzini
1826b3caeaf2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
1827b3caeaf2SPhilippe Mathieu-Daudé "FIMD: bad read offset 0x%08"HWADDR_PRIx"\n", offset);
1828fc97bb5bSPaolo Bonzini return 0xBAADBAAD;
1829fc97bb5bSPaolo Bonzini }
1830fc97bb5bSPaolo Bonzini
1831fc97bb5bSPaolo Bonzini static const MemoryRegionOps exynos4210_fimd_mmio_ops = {
1832fc97bb5bSPaolo Bonzini .read = exynos4210_fimd_read,
1833fc97bb5bSPaolo Bonzini .write = exynos4210_fimd_write,
1834fc97bb5bSPaolo Bonzini .valid = {
1835fc97bb5bSPaolo Bonzini .min_access_size = 4,
1836fc97bb5bSPaolo Bonzini .max_access_size = 4,
1837fc97bb5bSPaolo Bonzini .unaligned = false
1838fc97bb5bSPaolo Bonzini },
1839fc97bb5bSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
1840fc97bb5bSPaolo Bonzini };
1841fc97bb5bSPaolo Bonzini
exynos4210_fimd_load(void * opaque,int version_id)1842fc97bb5bSPaolo Bonzini static int exynos4210_fimd_load(void *opaque, int version_id)
1843fc97bb5bSPaolo Bonzini {
1844fc97bb5bSPaolo Bonzini Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1845fc97bb5bSPaolo Bonzini int w;
1846fc97bb5bSPaolo Bonzini
1847fc97bb5bSPaolo Bonzini if (version_id != 1) {
1848fc97bb5bSPaolo Bonzini return -EINVAL;
1849fc97bb5bSPaolo Bonzini }
1850fc97bb5bSPaolo Bonzini
1851fc97bb5bSPaolo Bonzini for (w = 0; w < NUM_OF_WINDOWS; w++) {
1852fc97bb5bSPaolo Bonzini exynos4210_fimd_update_win_bppmode(s, w);
1853fc97bb5bSPaolo Bonzini fimd_update_get_alpha(s, w);
1854fc97bb5bSPaolo Bonzini fimd_update_memory_section(s, w);
1855fc97bb5bSPaolo Bonzini }
1856fc97bb5bSPaolo Bonzini
1857fc97bb5bSPaolo Bonzini /* Redraw the whole screen */
1858fc97bb5bSPaolo Bonzini exynos4210_update_resolution(s);
1859fc97bb5bSPaolo Bonzini exynos4210_fimd_invalidate(s);
1860fc97bb5bSPaolo Bonzini exynos4210_fimd_enable(s, (s->vidcon[0] & FIMD_VIDCON0_ENVID_MASK) ==
1861fc97bb5bSPaolo Bonzini FIMD_VIDCON0_ENVID_MASK);
1862fc97bb5bSPaolo Bonzini return 0;
1863fc97bb5bSPaolo Bonzini }
1864fc97bb5bSPaolo Bonzini
1865fc97bb5bSPaolo Bonzini static const VMStateDescription exynos4210_fimd_window_vmstate = {
1866fc97bb5bSPaolo Bonzini .name = "exynos4210.fimd_window",
1867fc97bb5bSPaolo Bonzini .version_id = 1,
1868fc97bb5bSPaolo Bonzini .minimum_version_id = 1,
1869f0613160SRichard Henderson .fields = (const VMStateField[]) {
1870fc97bb5bSPaolo Bonzini VMSTATE_UINT32(wincon, Exynos4210fimdWindow),
1871fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(buf_start, Exynos4210fimdWindow, 3),
1872fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(buf_end, Exynos4210fimdWindow, 3),
1873fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(keycon, Exynos4210fimdWindow, 2),
1874fc97bb5bSPaolo Bonzini VMSTATE_UINT32(keyalpha, Exynos4210fimdWindow),
1875fc97bb5bSPaolo Bonzini VMSTATE_UINT32(winmap, Exynos4210fimdWindow),
1876fc97bb5bSPaolo Bonzini VMSTATE_UINT32(blendeq, Exynos4210fimdWindow),
1877fc97bb5bSPaolo Bonzini VMSTATE_UINT32(rtqoscon, Exynos4210fimdWindow),
1878fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(palette, Exynos4210fimdWindow, 256),
1879fc97bb5bSPaolo Bonzini VMSTATE_UINT32(shadow_buf_start, Exynos4210fimdWindow),
1880fc97bb5bSPaolo Bonzini VMSTATE_UINT32(shadow_buf_end, Exynos4210fimdWindow),
1881fc97bb5bSPaolo Bonzini VMSTATE_UINT32(shadow_buf_size, Exynos4210fimdWindow),
1882fc97bb5bSPaolo Bonzini VMSTATE_UINT16(lefttop_x, Exynos4210fimdWindow),
1883fc97bb5bSPaolo Bonzini VMSTATE_UINT16(lefttop_y, Exynos4210fimdWindow),
1884fc97bb5bSPaolo Bonzini VMSTATE_UINT16(rightbot_x, Exynos4210fimdWindow),
1885fc97bb5bSPaolo Bonzini VMSTATE_UINT16(rightbot_y, Exynos4210fimdWindow),
1886fc97bb5bSPaolo Bonzini VMSTATE_UINT32(osdsize, Exynos4210fimdWindow),
1887fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(alpha_val, Exynos4210fimdWindow, 2),
1888fc97bb5bSPaolo Bonzini VMSTATE_UINT16(virtpage_width, Exynos4210fimdWindow),
1889fc97bb5bSPaolo Bonzini VMSTATE_UINT16(virtpage_offsize, Exynos4210fimdWindow),
1890fc97bb5bSPaolo Bonzini VMSTATE_END_OF_LIST()
1891fc97bb5bSPaolo Bonzini }
1892fc97bb5bSPaolo Bonzini };
1893fc97bb5bSPaolo Bonzini
1894fc97bb5bSPaolo Bonzini static const VMStateDescription exynos4210_fimd_vmstate = {
1895fc97bb5bSPaolo Bonzini .name = "exynos4210.fimd",
1896fc97bb5bSPaolo Bonzini .version_id = 1,
1897fc97bb5bSPaolo Bonzini .minimum_version_id = 1,
1898fc97bb5bSPaolo Bonzini .post_load = exynos4210_fimd_load,
1899f0613160SRichard Henderson .fields = (const VMStateField[]) {
1900fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(vidcon, Exynos4210fimdState, 4),
1901fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(vidtcon, Exynos4210fimdState, 4),
1902fc97bb5bSPaolo Bonzini VMSTATE_UINT32(shadowcon, Exynos4210fimdState),
1903fc97bb5bSPaolo Bonzini VMSTATE_UINT32(winchmap, Exynos4210fimdState),
1904fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(vidintcon, Exynos4210fimdState, 2),
1905fc97bb5bSPaolo Bonzini VMSTATE_UINT32(dithmode, Exynos4210fimdState),
1906fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(wpalcon, Exynos4210fimdState, 2),
1907fc97bb5bSPaolo Bonzini VMSTATE_UINT32(trigcon, Exynos4210fimdState),
1908fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(i80ifcon, Exynos4210fimdState, 4),
1909fc97bb5bSPaolo Bonzini VMSTATE_UINT32(colorgaincon, Exynos4210fimdState),
1910fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(ldi_cmdcon, Exynos4210fimdState, 2),
1911fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(sifccon, Exynos4210fimdState, 3),
1912fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(huecoef_cr, Exynos4210fimdState, 4),
1913fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(huecoef_cb, Exynos4210fimdState, 4),
1914fc97bb5bSPaolo Bonzini VMSTATE_UINT32(hueoffset, Exynos4210fimdState),
1915fc97bb5bSPaolo Bonzini VMSTATE_UINT32_ARRAY(i80ifcmd, Exynos4210fimdState, 12),
1916fc97bb5bSPaolo Bonzini VMSTATE_UINT32(blendcon, Exynos4210fimdState),
1917fc97bb5bSPaolo Bonzini VMSTATE_STRUCT_ARRAY(window, Exynos4210fimdState, 5, 1,
1918fc97bb5bSPaolo Bonzini exynos4210_fimd_window_vmstate, Exynos4210fimdWindow),
1919fc97bb5bSPaolo Bonzini VMSTATE_END_OF_LIST()
1920fc97bb5bSPaolo Bonzini }
1921fc97bb5bSPaolo Bonzini };
1922fc97bb5bSPaolo Bonzini
1923380cd056SGerd Hoffmann static const GraphicHwOps exynos4210_fimd_ops = {
1924380cd056SGerd Hoffmann .invalidate = exynos4210_fimd_invalidate,
1925380cd056SGerd Hoffmann .gfx_update = exynos4210_fimd_update,
1926380cd056SGerd Hoffmann };
1927380cd056SGerd Hoffmann
19286d73fff3SPhilippe Mathieu-Daudé static Property exynos4210_fimd_properties[] = {
19296d73fff3SPhilippe Mathieu-Daudé DEFINE_PROP_LINK("framebuffer-memory", Exynos4210fimdState, fbmem,
19306d73fff3SPhilippe Mathieu-Daudé TYPE_MEMORY_REGION, MemoryRegion *),
19316d73fff3SPhilippe Mathieu-Daudé DEFINE_PROP_END_OF_LIST(),
19326d73fff3SPhilippe Mathieu-Daudé };
19336d73fff3SPhilippe Mathieu-Daudé
exynos4210_fimd_init(Object * obj)19343c09d6caSxiaoqiang zhao static void exynos4210_fimd_init(Object *obj)
1935fc97bb5bSPaolo Bonzini {
19363c09d6caSxiaoqiang zhao Exynos4210fimdState *s = EXYNOS4210_FIMD(obj);
19373c09d6caSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj);
1938fc97bb5bSPaolo Bonzini
1939fc97bb5bSPaolo Bonzini s->ifb = NULL;
1940fc97bb5bSPaolo Bonzini
1941fc97bb5bSPaolo Bonzini sysbus_init_irq(dev, &s->irq[0]);
1942fc97bb5bSPaolo Bonzini sysbus_init_irq(dev, &s->irq[1]);
1943fc97bb5bSPaolo Bonzini sysbus_init_irq(dev, &s->irq[2]);
1944fc97bb5bSPaolo Bonzini
19453c09d6caSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_fimd_mmio_ops, s,
1946fc97bb5bSPaolo Bonzini "exynos4210.fimd", FIMD_REGS_SIZE);
1947fc97bb5bSPaolo Bonzini sysbus_init_mmio(dev, &s->iomem);
19483c09d6caSxiaoqiang zhao }
1949fc97bb5bSPaolo Bonzini
exynos4210_fimd_realize(DeviceState * dev,Error ** errp)19503c09d6caSxiaoqiang zhao static void exynos4210_fimd_realize(DeviceState *dev, Error **errp)
19513c09d6caSxiaoqiang zhao {
19523c09d6caSxiaoqiang zhao Exynos4210fimdState *s = EXYNOS4210_FIMD(dev);
19533c09d6caSxiaoqiang zhao
19546d73fff3SPhilippe Mathieu-Daudé if (!s->fbmem) {
19556d73fff3SPhilippe Mathieu-Daudé error_setg(errp, "'framebuffer-memory' property was not set");
19566d73fff3SPhilippe Mathieu-Daudé return;
19576d73fff3SPhilippe Mathieu-Daudé }
19586d73fff3SPhilippe Mathieu-Daudé
19593c09d6caSxiaoqiang zhao s->console = graphic_console_init(dev, 0, &exynos4210_fimd_ops, s);
1960fc97bb5bSPaolo Bonzini }
1961fc97bb5bSPaolo Bonzini
exynos4210_fimd_class_init(ObjectClass * klass,void * data)1962fc97bb5bSPaolo Bonzini static void exynos4210_fimd_class_init(ObjectClass *klass, void *data)
1963fc97bb5bSPaolo Bonzini {
1964fc97bb5bSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
1965fc97bb5bSPaolo Bonzini
1966fc97bb5bSPaolo Bonzini dc->vmsd = &exynos4210_fimd_vmstate;
1967*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, exynos4210_fimd_reset);
19683c09d6caSxiaoqiang zhao dc->realize = exynos4210_fimd_realize;
19696d73fff3SPhilippe Mathieu-Daudé device_class_set_props(dc, exynos4210_fimd_properties);
1970fc97bb5bSPaolo Bonzini }
1971fc97bb5bSPaolo Bonzini
1972fc97bb5bSPaolo Bonzini static const TypeInfo exynos4210_fimd_info = {
1973f27321aaSAndreas Färber .name = TYPE_EXYNOS4210_FIMD,
1974fc97bb5bSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
1975fc97bb5bSPaolo Bonzini .instance_size = sizeof(Exynos4210fimdState),
19763c09d6caSxiaoqiang zhao .instance_init = exynos4210_fimd_init,
1977fc97bb5bSPaolo Bonzini .class_init = exynos4210_fimd_class_init,
1978fc97bb5bSPaolo Bonzini };
1979fc97bb5bSPaolo Bonzini
exynos4210_fimd_register_types(void)1980fc97bb5bSPaolo Bonzini static void exynos4210_fimd_register_types(void)
1981fc97bb5bSPaolo Bonzini {
1982fc97bb5bSPaolo Bonzini type_register_static(&exynos4210_fimd_info);
1983fc97bb5bSPaolo Bonzini }
1984fc97bb5bSPaolo Bonzini
1985fc97bb5bSPaolo Bonzini type_init(exynos4210_fimd_register_types)
1986