xref: /openbmc/qemu/hw/char/mcf_uart.c (revision 28ae3179fc52d2e4d870b635c4a412aab99759e7)
19944d320SPaolo Bonzini /*
29944d320SPaolo Bonzini  * ColdFire UART emulation.
39944d320SPaolo Bonzini  *
49944d320SPaolo Bonzini  * Copyright (c) 2007 CodeSourcery.
59944d320SPaolo Bonzini  *
69944d320SPaolo Bonzini  * This code is licensed under the GPL
79944d320SPaolo Bonzini  */
80b8fa32fSMarkus Armbruster 
90430891cSPeter Maydell #include "qemu/osdep.h"
1064552b6bSMarkus Armbruster #include "hw/irq.h"
11d9ff1d35SThomas Huth #include "hw/sysbus.h"
120b8fa32fSMarkus Armbruster #include "qemu/module.h"
133e80f690SMarkus Armbruster #include "qapi/error.h"
149944d320SPaolo Bonzini #include "hw/m68k/mcf.h"
15a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
16ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
174d43a603SMarc-André Lureau #include "chardev/char-fe.h"
18db1015e9SEduardo Habkost #include "qom/object.h"
199944d320SPaolo Bonzini 
20db1015e9SEduardo Habkost struct mcf_uart_state {
21d9ff1d35SThomas Huth     SysBusDevice parent_obj;
22d9ff1d35SThomas Huth 
239944d320SPaolo Bonzini     MemoryRegion iomem;
249944d320SPaolo Bonzini     uint8_t mr[2];
259944d320SPaolo Bonzini     uint8_t sr;
269944d320SPaolo Bonzini     uint8_t isr;
279944d320SPaolo Bonzini     uint8_t imr;
289944d320SPaolo Bonzini     uint8_t bg1;
299944d320SPaolo Bonzini     uint8_t bg2;
309944d320SPaolo Bonzini     uint8_t fifo[4];
319944d320SPaolo Bonzini     uint8_t tb;
329944d320SPaolo Bonzini     int current_mr;
339944d320SPaolo Bonzini     int fifo_len;
349944d320SPaolo Bonzini     int tx_enabled;
359944d320SPaolo Bonzini     int rx_enabled;
369944d320SPaolo Bonzini     qemu_irq irq;
3732a6ebecSMarc-André Lureau     CharBackend chr;
38db1015e9SEduardo Habkost };
399944d320SPaolo Bonzini 
40d9ff1d35SThomas Huth #define TYPE_MCF_UART "mcf-uart"
OBJECT_DECLARE_SIMPLE_TYPE(mcf_uart_state,MCF_UART)418063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(mcf_uart_state, MCF_UART)
42d9ff1d35SThomas Huth 
439944d320SPaolo Bonzini /* UART Status Register bits.  */
449944d320SPaolo Bonzini #define MCF_UART_RxRDY  0x01
459944d320SPaolo Bonzini #define MCF_UART_FFULL  0x02
469944d320SPaolo Bonzini #define MCF_UART_TxRDY  0x04
479944d320SPaolo Bonzini #define MCF_UART_TxEMP  0x08
489944d320SPaolo Bonzini #define MCF_UART_OE     0x10
499944d320SPaolo Bonzini #define MCF_UART_PE     0x20
509944d320SPaolo Bonzini #define MCF_UART_FE     0x40
519944d320SPaolo Bonzini #define MCF_UART_RB     0x80
529944d320SPaolo Bonzini 
539944d320SPaolo Bonzini /* Interrupt flags.  */
549944d320SPaolo Bonzini #define MCF_UART_TxINT  0x01
559944d320SPaolo Bonzini #define MCF_UART_RxINT  0x02
569944d320SPaolo Bonzini #define MCF_UART_DBINT  0x04
579944d320SPaolo Bonzini #define MCF_UART_COSINT 0x80
589944d320SPaolo Bonzini 
599944d320SPaolo Bonzini /* UMR1 flags.  */
609944d320SPaolo Bonzini #define MCF_UART_BC0    0x01
619944d320SPaolo Bonzini #define MCF_UART_BC1    0x02
629944d320SPaolo Bonzini #define MCF_UART_PT     0x04
639944d320SPaolo Bonzini #define MCF_UART_PM0    0x08
649944d320SPaolo Bonzini #define MCF_UART_PM1    0x10
659944d320SPaolo Bonzini #define MCF_UART_ERR    0x20
669944d320SPaolo Bonzini #define MCF_UART_RxIRQ  0x40
679944d320SPaolo Bonzini #define MCF_UART_RxRTS  0x80
689944d320SPaolo Bonzini 
699944d320SPaolo Bonzini static void mcf_uart_update(mcf_uart_state *s)
709944d320SPaolo Bonzini {
719944d320SPaolo Bonzini     s->isr &= ~(MCF_UART_TxINT | MCF_UART_RxINT);
729944d320SPaolo Bonzini     if (s->sr & MCF_UART_TxRDY)
739944d320SPaolo Bonzini         s->isr |= MCF_UART_TxINT;
749944d320SPaolo Bonzini     if ((s->sr & ((s->mr[0] & MCF_UART_RxIRQ)
759944d320SPaolo Bonzini                   ? MCF_UART_FFULL : MCF_UART_RxRDY)) != 0)
769944d320SPaolo Bonzini         s->isr |= MCF_UART_RxINT;
779944d320SPaolo Bonzini 
789944d320SPaolo Bonzini     qemu_set_irq(s->irq, (s->isr & s->imr) != 0);
799944d320SPaolo Bonzini }
809944d320SPaolo Bonzini 
mcf_uart_read(void * opaque,hwaddr addr,unsigned size)819944d320SPaolo Bonzini uint64_t mcf_uart_read(void *opaque, hwaddr addr,
829944d320SPaolo Bonzini                        unsigned size)
839944d320SPaolo Bonzini {
849944d320SPaolo Bonzini     mcf_uart_state *s = (mcf_uart_state *)opaque;
859944d320SPaolo Bonzini     switch (addr & 0x3f) {
869944d320SPaolo Bonzini     case 0x00:
879944d320SPaolo Bonzini         return s->mr[s->current_mr];
889944d320SPaolo Bonzini     case 0x04:
899944d320SPaolo Bonzini         return s->sr;
909944d320SPaolo Bonzini     case 0x0c:
919944d320SPaolo Bonzini         {
929944d320SPaolo Bonzini             uint8_t val;
939944d320SPaolo Bonzini             int i;
949944d320SPaolo Bonzini 
959944d320SPaolo Bonzini             if (s->fifo_len == 0)
969944d320SPaolo Bonzini                 return 0;
979944d320SPaolo Bonzini 
989944d320SPaolo Bonzini             val = s->fifo[0];
999944d320SPaolo Bonzini             s->fifo_len--;
1009944d320SPaolo Bonzini             for (i = 0; i < s->fifo_len; i++)
1019944d320SPaolo Bonzini                 s->fifo[i] = s->fifo[i + 1];
1029944d320SPaolo Bonzini             s->sr &= ~MCF_UART_FFULL;
1039944d320SPaolo Bonzini             if (s->fifo_len == 0)
1049944d320SPaolo Bonzini                 s->sr &= ~MCF_UART_RxRDY;
1059944d320SPaolo Bonzini             mcf_uart_update(s);
1065345fdb4SMarc-André Lureau             qemu_chr_fe_accept_input(&s->chr);
1079944d320SPaolo Bonzini             return val;
1089944d320SPaolo Bonzini         }
1099944d320SPaolo Bonzini     case 0x10:
1109944d320SPaolo Bonzini         /* TODO: Implement IPCR.  */
1119944d320SPaolo Bonzini         return 0;
1129944d320SPaolo Bonzini     case 0x14:
1139944d320SPaolo Bonzini         return s->isr;
1149944d320SPaolo Bonzini     case 0x18:
1159944d320SPaolo Bonzini         return s->bg1;
1169944d320SPaolo Bonzini     case 0x1c:
1179944d320SPaolo Bonzini         return s->bg2;
1189944d320SPaolo Bonzini     default:
1199944d320SPaolo Bonzini         return 0;
1209944d320SPaolo Bonzini     }
1219944d320SPaolo Bonzini }
1229944d320SPaolo Bonzini 
1239944d320SPaolo Bonzini /* Update TxRDY flag and set data if present and enabled.  */
mcf_uart_do_tx(mcf_uart_state * s)1249944d320SPaolo Bonzini static void mcf_uart_do_tx(mcf_uart_state *s)
1259944d320SPaolo Bonzini {
1269944d320SPaolo Bonzini     if (s->tx_enabled && (s->sr & MCF_UART_TxEMP) == 0) {
1276ab3fc32SDaniel P. Berrange         /* XXX this blocks entire thread. Rewrite to use
1286ab3fc32SDaniel P. Berrange          * qemu_chr_fe_write and background I/O callbacks */
1295345fdb4SMarc-André Lureau         qemu_chr_fe_write_all(&s->chr, (unsigned char *)&s->tb, 1);
1309944d320SPaolo Bonzini         s->sr |= MCF_UART_TxEMP;
1319944d320SPaolo Bonzini     }
1329944d320SPaolo Bonzini     if (s->tx_enabled) {
1339944d320SPaolo Bonzini         s->sr |= MCF_UART_TxRDY;
1349944d320SPaolo Bonzini     } else {
1359944d320SPaolo Bonzini         s->sr &= ~MCF_UART_TxRDY;
1369944d320SPaolo Bonzini     }
1379944d320SPaolo Bonzini }
1389944d320SPaolo Bonzini 
mcf_do_command(mcf_uart_state * s,uint8_t cmd)1399944d320SPaolo Bonzini static void mcf_do_command(mcf_uart_state *s, uint8_t cmd)
1409944d320SPaolo Bonzini {
1419944d320SPaolo Bonzini     /* Misc command.  */
142491ffc1fSPaolo Bonzini     switch ((cmd >> 4) & 7) {
1439944d320SPaolo Bonzini     case 0: /* No-op.  */
1449944d320SPaolo Bonzini         break;
1459944d320SPaolo Bonzini     case 1: /* Reset mode register pointer.  */
1469944d320SPaolo Bonzini         s->current_mr = 0;
1479944d320SPaolo Bonzini         break;
1489944d320SPaolo Bonzini     case 2: /* Reset receiver.  */
1499944d320SPaolo Bonzini         s->rx_enabled = 0;
1509944d320SPaolo Bonzini         s->fifo_len = 0;
1519944d320SPaolo Bonzini         s->sr &= ~(MCF_UART_RxRDY | MCF_UART_FFULL);
1529944d320SPaolo Bonzini         break;
1539944d320SPaolo Bonzini     case 3: /* Reset transmitter.  */
1549944d320SPaolo Bonzini         s->tx_enabled = 0;
1559944d320SPaolo Bonzini         s->sr |= MCF_UART_TxEMP;
1569944d320SPaolo Bonzini         s->sr &= ~MCF_UART_TxRDY;
1579944d320SPaolo Bonzini         break;
1589944d320SPaolo Bonzini     case 4: /* Reset error status.  */
1599944d320SPaolo Bonzini         break;
1609944d320SPaolo Bonzini     case 5: /* Reset break-change interrupt.  */
1619944d320SPaolo Bonzini         s->isr &= ~MCF_UART_DBINT;
1629944d320SPaolo Bonzini         break;
1639944d320SPaolo Bonzini     case 6: /* Start break.  */
1649944d320SPaolo Bonzini     case 7: /* Stop break.  */
1659944d320SPaolo Bonzini         break;
1669944d320SPaolo Bonzini     }
1679944d320SPaolo Bonzini 
1689944d320SPaolo Bonzini     /* Transmitter command.  */
1699944d320SPaolo Bonzini     switch ((cmd >> 2) & 3) {
1709944d320SPaolo Bonzini     case 0: /* No-op.  */
1719944d320SPaolo Bonzini         break;
1729944d320SPaolo Bonzini     case 1: /* Enable.  */
1739944d320SPaolo Bonzini         s->tx_enabled = 1;
1749944d320SPaolo Bonzini         mcf_uart_do_tx(s);
1759944d320SPaolo Bonzini         break;
1769944d320SPaolo Bonzini     case 2: /* Disable.  */
1779944d320SPaolo Bonzini         s->tx_enabled = 0;
1789944d320SPaolo Bonzini         mcf_uart_do_tx(s);
1799944d320SPaolo Bonzini         break;
1809944d320SPaolo Bonzini     case 3: /* Reserved.  */
1819944d320SPaolo Bonzini         fprintf(stderr, "mcf_uart: Bad TX command\n");
1829944d320SPaolo Bonzini         break;
1839944d320SPaolo Bonzini     }
1849944d320SPaolo Bonzini 
1859944d320SPaolo Bonzini     /* Receiver command.  */
1869944d320SPaolo Bonzini     switch (cmd & 3) {
1879944d320SPaolo Bonzini     case 0: /* No-op.  */
1889944d320SPaolo Bonzini         break;
1899944d320SPaolo Bonzini     case 1: /* Enable.  */
1909944d320SPaolo Bonzini         s->rx_enabled = 1;
1919944d320SPaolo Bonzini         break;
1929944d320SPaolo Bonzini     case 2:
1939944d320SPaolo Bonzini         s->rx_enabled = 0;
1949944d320SPaolo Bonzini         break;
1959944d320SPaolo Bonzini     case 3: /* Reserved.  */
1969944d320SPaolo Bonzini         fprintf(stderr, "mcf_uart: Bad RX command\n");
1979944d320SPaolo Bonzini         break;
1989944d320SPaolo Bonzini     }
1999944d320SPaolo Bonzini }
2009944d320SPaolo Bonzini 
mcf_uart_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)2019944d320SPaolo Bonzini void mcf_uart_write(void *opaque, hwaddr addr,
2029944d320SPaolo Bonzini                     uint64_t val, unsigned size)
2039944d320SPaolo Bonzini {
2049944d320SPaolo Bonzini     mcf_uart_state *s = (mcf_uart_state *)opaque;
2059944d320SPaolo Bonzini     switch (addr & 0x3f) {
2069944d320SPaolo Bonzini     case 0x00:
2079944d320SPaolo Bonzini         s->mr[s->current_mr] = val;
2089944d320SPaolo Bonzini         s->current_mr = 1;
2099944d320SPaolo Bonzini         break;
2109944d320SPaolo Bonzini     case 0x04:
2119944d320SPaolo Bonzini         /* CSR is ignored.  */
2129944d320SPaolo Bonzini         break;
2139944d320SPaolo Bonzini     case 0x08: /* Command Register.  */
2149944d320SPaolo Bonzini         mcf_do_command(s, val);
2159944d320SPaolo Bonzini         break;
2169944d320SPaolo Bonzini     case 0x0c: /* Transmit Buffer.  */
2179944d320SPaolo Bonzini         s->sr &= ~MCF_UART_TxEMP;
2189944d320SPaolo Bonzini         s->tb = val;
2199944d320SPaolo Bonzini         mcf_uart_do_tx(s);
2209944d320SPaolo Bonzini         break;
2219944d320SPaolo Bonzini     case 0x10:
2229944d320SPaolo Bonzini         /* ACR is ignored.  */
2239944d320SPaolo Bonzini         break;
2249944d320SPaolo Bonzini     case 0x14:
2259944d320SPaolo Bonzini         s->imr = val;
2269944d320SPaolo Bonzini         break;
2279944d320SPaolo Bonzini     default:
2289944d320SPaolo Bonzini         break;
2299944d320SPaolo Bonzini     }
2309944d320SPaolo Bonzini     mcf_uart_update(s);
2319944d320SPaolo Bonzini }
2329944d320SPaolo Bonzini 
mcf_uart_reset(DeviceState * dev)233d9ff1d35SThomas Huth static void mcf_uart_reset(DeviceState *dev)
2349944d320SPaolo Bonzini {
235d9ff1d35SThomas Huth     mcf_uart_state *s = MCF_UART(dev);
236d9ff1d35SThomas Huth 
2379944d320SPaolo Bonzini     s->fifo_len = 0;
2389944d320SPaolo Bonzini     s->mr[0] = 0;
2399944d320SPaolo Bonzini     s->mr[1] = 0;
2409944d320SPaolo Bonzini     s->sr = MCF_UART_TxEMP;
2419944d320SPaolo Bonzini     s->tx_enabled = 0;
2429944d320SPaolo Bonzini     s->rx_enabled = 0;
2439944d320SPaolo Bonzini     s->isr = 0;
2449944d320SPaolo Bonzini     s->imr = 0;
2459944d320SPaolo Bonzini }
2469944d320SPaolo Bonzini 
mcf_uart_push_byte(mcf_uart_state * s,uint8_t data)2479944d320SPaolo Bonzini static void mcf_uart_push_byte(mcf_uart_state *s, uint8_t data)
2489944d320SPaolo Bonzini {
2499944d320SPaolo Bonzini     /* Break events overwrite the last byte if the fifo is full.  */
2509944d320SPaolo Bonzini     if (s->fifo_len == 4)
2519944d320SPaolo Bonzini         s->fifo_len--;
2529944d320SPaolo Bonzini 
2539944d320SPaolo Bonzini     s->fifo[s->fifo_len] = data;
2549944d320SPaolo Bonzini     s->fifo_len++;
2559944d320SPaolo Bonzini     s->sr |= MCF_UART_RxRDY;
2569944d320SPaolo Bonzini     if (s->fifo_len == 4)
2579944d320SPaolo Bonzini         s->sr |= MCF_UART_FFULL;
2589944d320SPaolo Bonzini 
2599944d320SPaolo Bonzini     mcf_uart_update(s);
2609944d320SPaolo Bonzini }
2619944d320SPaolo Bonzini 
mcf_uart_event(void * opaque,QEMUChrEvent event)262083b266fSPhilippe Mathieu-Daudé static void mcf_uart_event(void *opaque, QEMUChrEvent event)
2639944d320SPaolo Bonzini {
2649944d320SPaolo Bonzini     mcf_uart_state *s = (mcf_uart_state *)opaque;
2659944d320SPaolo Bonzini 
2669944d320SPaolo Bonzini     switch (event) {
2679944d320SPaolo Bonzini     case CHR_EVENT_BREAK:
2689944d320SPaolo Bonzini         s->isr |= MCF_UART_DBINT;
2699944d320SPaolo Bonzini         mcf_uart_push_byte(s, 0);
2709944d320SPaolo Bonzini         break;
2719944d320SPaolo Bonzini     default:
2729944d320SPaolo Bonzini         break;
2739944d320SPaolo Bonzini     }
2749944d320SPaolo Bonzini }
2759944d320SPaolo Bonzini 
mcf_uart_can_receive(void * opaque)2769944d320SPaolo Bonzini static int mcf_uart_can_receive(void *opaque)
2779944d320SPaolo Bonzini {
2789944d320SPaolo Bonzini     mcf_uart_state *s = (mcf_uart_state *)opaque;
2799944d320SPaolo Bonzini 
2809944d320SPaolo Bonzini     return s->rx_enabled && (s->sr & MCF_UART_FFULL) == 0;
2819944d320SPaolo Bonzini }
2829944d320SPaolo Bonzini 
mcf_uart_receive(void * opaque,const uint8_t * buf,int size)2839944d320SPaolo Bonzini static void mcf_uart_receive(void *opaque, const uint8_t *buf, int size)
2849944d320SPaolo Bonzini {
2859944d320SPaolo Bonzini     mcf_uart_state *s = (mcf_uart_state *)opaque;
2869944d320SPaolo Bonzini 
2879944d320SPaolo Bonzini     mcf_uart_push_byte(s, buf[0]);
2889944d320SPaolo Bonzini }
2899944d320SPaolo Bonzini 
2909944d320SPaolo Bonzini static const MemoryRegionOps mcf_uart_ops = {
2919944d320SPaolo Bonzini     .read = mcf_uart_read,
2929944d320SPaolo Bonzini     .write = mcf_uart_write,
2939944d320SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
2949944d320SPaolo Bonzini };
2959944d320SPaolo Bonzini 
mcf_uart_instance_init(Object * obj)296d9ff1d35SThomas Huth static void mcf_uart_instance_init(Object *obj)
2979944d320SPaolo Bonzini {
298d9ff1d35SThomas Huth     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
299d9ff1d35SThomas Huth     mcf_uart_state *s = MCF_UART(dev);
3009944d320SPaolo Bonzini 
301d9ff1d35SThomas Huth     memory_region_init_io(&s->iomem, obj, &mcf_uart_ops, s, "uart", 0x40);
302d9ff1d35SThomas Huth     sysbus_init_mmio(dev, &s->iomem);
303d9ff1d35SThomas Huth 
304d9ff1d35SThomas Huth     sysbus_init_irq(dev, &s->irq);
305d9ff1d35SThomas Huth }
306d9ff1d35SThomas Huth 
mcf_uart_realize(DeviceState * dev,Error ** errp)307d9ff1d35SThomas Huth static void mcf_uart_realize(DeviceState *dev, Error **errp)
308d9ff1d35SThomas Huth {
309d9ff1d35SThomas Huth     mcf_uart_state *s = MCF_UART(dev);
310d9ff1d35SThomas Huth 
311d9ff1d35SThomas Huth     qemu_chr_fe_set_handlers(&s->chr, mcf_uart_can_receive, mcf_uart_receive,
31281517ba3SAnton Nefedov                              mcf_uart_event, NULL, s, NULL, true);
313d9ff1d35SThomas Huth }
314d9ff1d35SThomas Huth 
315d9ff1d35SThomas Huth static Property mcf_uart_properties[] = {
316d9ff1d35SThomas Huth     DEFINE_PROP_CHR("chardev", mcf_uart_state, chr),
317d9ff1d35SThomas Huth     DEFINE_PROP_END_OF_LIST(),
318d9ff1d35SThomas Huth };
319d9ff1d35SThomas Huth 
mcf_uart_class_init(ObjectClass * oc,void * data)320d9ff1d35SThomas Huth static void mcf_uart_class_init(ObjectClass *oc, void *data)
321d9ff1d35SThomas Huth {
322d9ff1d35SThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
323d9ff1d35SThomas Huth 
324d9ff1d35SThomas Huth     dc->realize = mcf_uart_realize;
325*e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, mcf_uart_reset);
3264f67d30bSMarc-André Lureau     device_class_set_props(dc, mcf_uart_properties);
327d9ff1d35SThomas Huth     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
328d9ff1d35SThomas Huth }
329d9ff1d35SThomas Huth 
330d9ff1d35SThomas Huth static const TypeInfo mcf_uart_info = {
331d9ff1d35SThomas Huth     .name          = TYPE_MCF_UART,
332d9ff1d35SThomas Huth     .parent        = TYPE_SYS_BUS_DEVICE,
333d9ff1d35SThomas Huth     .instance_size = sizeof(mcf_uart_state),
334d9ff1d35SThomas Huth     .instance_init = mcf_uart_instance_init,
335d9ff1d35SThomas Huth     .class_init    = mcf_uart_class_init,
336d9ff1d35SThomas Huth };
337d9ff1d35SThomas Huth 
mcf_uart_register(void)338d9ff1d35SThomas Huth static void mcf_uart_register(void)
339d9ff1d35SThomas Huth {
340d9ff1d35SThomas Huth     type_register_static(&mcf_uart_info);
341d9ff1d35SThomas Huth }
342d9ff1d35SThomas Huth 
type_init(mcf_uart_register)343d9ff1d35SThomas Huth type_init(mcf_uart_register)
344d9ff1d35SThomas Huth 
345f213ccc9SPhilippe Mathieu-Daudé DeviceState *mcf_uart_create(qemu_irq irq, Chardev *chrdrv)
346d9ff1d35SThomas Huth {
347d9ff1d35SThomas Huth     DeviceState *dev;
348d9ff1d35SThomas Huth 
3493e80f690SMarkus Armbruster     dev = qdev_new(TYPE_MCF_UART);
350d9ff1d35SThomas Huth     if (chrdrv) {
351d9ff1d35SThomas Huth         qdev_prop_set_chr(dev, "chardev", chrdrv);
352d9ff1d35SThomas Huth     }
3533c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
354d9ff1d35SThomas Huth     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq);
355d9ff1d35SThomas Huth 
356d9ff1d35SThomas Huth     return dev;
357d9ff1d35SThomas Huth }
358d9ff1d35SThomas Huth 
mcf_uart_create_mmap(hwaddr base,qemu_irq irq,Chardev * chrdrv)359f213ccc9SPhilippe Mathieu-Daudé DeviceState *mcf_uart_create_mmap(hwaddr base, qemu_irq irq, Chardev *chrdrv)
360d9ff1d35SThomas Huth {
361d9ff1d35SThomas Huth     DeviceState *dev;
362d9ff1d35SThomas Huth 
363f213ccc9SPhilippe Mathieu-Daudé     dev = mcf_uart_create(irq, chrdrv);
364d9ff1d35SThomas Huth     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
365f213ccc9SPhilippe Mathieu-Daudé 
366f213ccc9SPhilippe Mathieu-Daudé     return dev;
3679944d320SPaolo Bonzini }
368