xref: /openbmc/qemu/hw/char/ipoctal232.c (revision d328fef93ae757a0dd65ed786a4086e27952eef3)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * QEMU GE IP-Octal 232 IndustryPack emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (C) 2012 Igalia, S.L.
5b996aed5SAlberto Garcia  * Author: Alberto Garcia <berto@igalia.com>
649ab747fSPaolo Bonzini  *
749ab747fSPaolo Bonzini  * This code is licensed under the GNU GPL v2 or (at your option) any
849ab747fSPaolo Bonzini  * later version.
949ab747fSPaolo Bonzini  */
1049ab747fSPaolo Bonzini 
110430891cSPeter Maydell #include "qemu/osdep.h"
121f9c4cfdSAndreas Färber #include "hw/ipack/ipack.h"
1364552b6bSMarkus Armbruster #include "hw/irq.h"
14a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
15ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
16d6454270SMarkus Armbruster #include "migration/vmstate.h"
1749ab747fSPaolo Bonzini #include "qemu/bitops.h"
180b8fa32fSMarkus Armbruster #include "qemu/module.h"
194d43a603SMarc-André Lureau #include "chardev/char-fe.h"
20db1015e9SEduardo Habkost #include "qom/object.h"
2149ab747fSPaolo Bonzini 
2249ab747fSPaolo Bonzini /* #define DEBUG_IPOCTAL */
2349ab747fSPaolo Bonzini 
2449ab747fSPaolo Bonzini #ifdef DEBUG_IPOCTAL
2549ab747fSPaolo Bonzini #define DPRINTF2(fmt, ...) \
2649ab747fSPaolo Bonzini     do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
2749ab747fSPaolo Bonzini #else
2849ab747fSPaolo Bonzini #define DPRINTF2(fmt, ...) do { } while (0)
2949ab747fSPaolo Bonzini #endif
3049ab747fSPaolo Bonzini 
3149ab747fSPaolo Bonzini #define DPRINTF(fmt, ...) DPRINTF2("IP-Octal: " fmt, ## __VA_ARGS__)
3249ab747fSPaolo Bonzini 
3349ab747fSPaolo Bonzini #define RX_FIFO_SIZE 3
3449ab747fSPaolo Bonzini 
3549ab747fSPaolo Bonzini /* The IP-Octal has 8 channels (a-h)
3649ab747fSPaolo Bonzini    divided into 4 blocks (A-D) */
3749ab747fSPaolo Bonzini #define N_CHANNELS 8
3849ab747fSPaolo Bonzini #define N_BLOCKS   4
3949ab747fSPaolo Bonzini 
4049ab747fSPaolo Bonzini #define REG_MRa  0x01
4149ab747fSPaolo Bonzini #define REG_MRb  0x11
4249ab747fSPaolo Bonzini #define REG_SRa  0x03
4349ab747fSPaolo Bonzini #define REG_SRb  0x13
4449ab747fSPaolo Bonzini #define REG_CSRa 0x03
4549ab747fSPaolo Bonzini #define REG_CSRb 0x13
4649ab747fSPaolo Bonzini #define REG_CRa  0x05
4749ab747fSPaolo Bonzini #define REG_CRb  0x15
4849ab747fSPaolo Bonzini #define REG_RHRa 0x07
4949ab747fSPaolo Bonzini #define REG_RHRb 0x17
5049ab747fSPaolo Bonzini #define REG_THRa 0x07
5149ab747fSPaolo Bonzini #define REG_THRb 0x17
5249ab747fSPaolo Bonzini #define REG_ACR  0x09
5349ab747fSPaolo Bonzini #define REG_ISR  0x0B
5449ab747fSPaolo Bonzini #define REG_IMR  0x0B
5549ab747fSPaolo Bonzini #define REG_OPCR 0x1B
5649ab747fSPaolo Bonzini 
5749ab747fSPaolo Bonzini #define CR_ENABLE_RX    BIT(0)
5849ab747fSPaolo Bonzini #define CR_DISABLE_RX   BIT(1)
5949ab747fSPaolo Bonzini #define CR_ENABLE_TX    BIT(2)
6049ab747fSPaolo Bonzini #define CR_DISABLE_TX   BIT(3)
6149ab747fSPaolo Bonzini #define CR_CMD(cr)      ((cr) >> 4)
6249ab747fSPaolo Bonzini #define CR_NO_OP        0
6349ab747fSPaolo Bonzini #define CR_RESET_MR     1
6449ab747fSPaolo Bonzini #define CR_RESET_RX     2
6549ab747fSPaolo Bonzini #define CR_RESET_TX     3
6649ab747fSPaolo Bonzini #define CR_RESET_ERR    4
6749ab747fSPaolo Bonzini #define CR_RESET_BRKINT 5
6849ab747fSPaolo Bonzini #define CR_START_BRK    6
6949ab747fSPaolo Bonzini #define CR_STOP_BRK     7
7049ab747fSPaolo Bonzini #define CR_ASSERT_RTSN  8
7149ab747fSPaolo Bonzini #define CR_NEGATE_RTSN  9
7249ab747fSPaolo Bonzini #define CR_TIMEOUT_ON   10
7349ab747fSPaolo Bonzini #define CR_TIMEOUT_OFF  12
7449ab747fSPaolo Bonzini 
7549ab747fSPaolo Bonzini #define SR_RXRDY   BIT(0)
7649ab747fSPaolo Bonzini #define SR_FFULL   BIT(1)
7749ab747fSPaolo Bonzini #define SR_TXRDY   BIT(2)
7849ab747fSPaolo Bonzini #define SR_TXEMT   BIT(3)
7949ab747fSPaolo Bonzini #define SR_OVERRUN BIT(4)
8049ab747fSPaolo Bonzini #define SR_PARITY  BIT(5)
8149ab747fSPaolo Bonzini #define SR_FRAMING BIT(6)
8249ab747fSPaolo Bonzini #define SR_BREAK   BIT(7)
8349ab747fSPaolo Bonzini 
8449ab747fSPaolo Bonzini #define ISR_TXRDYA BIT(0)
8549ab747fSPaolo Bonzini #define ISR_RXRDYA BIT(1)
8649ab747fSPaolo Bonzini #define ISR_BREAKA BIT(2)
8749ab747fSPaolo Bonzini #define ISR_CNTRDY BIT(3)
8849ab747fSPaolo Bonzini #define ISR_TXRDYB BIT(4)
8949ab747fSPaolo Bonzini #define ISR_RXRDYB BIT(5)
9049ab747fSPaolo Bonzini #define ISR_BREAKB BIT(6)
9149ab747fSPaolo Bonzini #define ISR_MPICHG BIT(7)
9249ab747fSPaolo Bonzini #define ISR_TXRDY(CH) (((CH) & 1) ? BIT(4) : BIT(0))
9349ab747fSPaolo Bonzini #define ISR_RXRDY(CH) (((CH) & 1) ? BIT(5) : BIT(1))
9449ab747fSPaolo Bonzini #define ISR_BREAK(CH) (((CH) & 1) ? BIT(6) : BIT(2))
9549ab747fSPaolo Bonzini 
9649ab747fSPaolo Bonzini typedef struct IPOctalState IPOctalState;
9749ab747fSPaolo Bonzini typedef struct SCC2698Channel SCC2698Channel;
9849ab747fSPaolo Bonzini typedef struct SCC2698Block SCC2698Block;
9949ab747fSPaolo Bonzini 
10049ab747fSPaolo Bonzini struct SCC2698Channel {
10149ab747fSPaolo Bonzini     IPOctalState *ipoctal;
102becdfa00SMarc-André Lureau     CharBackend dev;
10349ab747fSPaolo Bonzini     bool rx_enabled;
10449ab747fSPaolo Bonzini     uint8_t mr[2];
10549ab747fSPaolo Bonzini     uint8_t mr_idx;
10649ab747fSPaolo Bonzini     uint8_t sr;
10749ab747fSPaolo Bonzini     uint8_t rhr[RX_FIFO_SIZE];
10849ab747fSPaolo Bonzini     uint8_t rhr_idx;
10949ab747fSPaolo Bonzini     uint8_t rx_pending;
11049ab747fSPaolo Bonzini };
11149ab747fSPaolo Bonzini 
11249ab747fSPaolo Bonzini struct SCC2698Block {
11349ab747fSPaolo Bonzini     uint8_t imr;
11449ab747fSPaolo Bonzini     uint8_t isr;
11549ab747fSPaolo Bonzini };
11649ab747fSPaolo Bonzini 
11749ab747fSPaolo Bonzini struct IPOctalState {
11808c9cacfSAndreas Färber     IPackDevice parent_obj;
11908c9cacfSAndreas Färber 
12049ab747fSPaolo Bonzini     SCC2698Channel ch[N_CHANNELS];
12149ab747fSPaolo Bonzini     SCC2698Block blk[N_BLOCKS];
12249ab747fSPaolo Bonzini     uint8_t irq_vector;
12349ab747fSPaolo Bonzini };
12449ab747fSPaolo Bonzini 
12549ab747fSPaolo Bonzini #define TYPE_IPOCTAL "ipoctal232"
12649ab747fSPaolo Bonzini 
1278063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(IPOctalState, IPOCTAL)
12849ab747fSPaolo Bonzini 
12949ab747fSPaolo Bonzini static const VMStateDescription vmstate_scc2698_channel = {
13049ab747fSPaolo Bonzini     .name = "scc2698_channel",
13149ab747fSPaolo Bonzini     .version_id = 1,
13249ab747fSPaolo Bonzini     .minimum_version_id = 1,
133*2f6cab05SRichard Henderson     .fields = (const VMStateField[]) {
13449ab747fSPaolo Bonzini         VMSTATE_BOOL(rx_enabled, SCC2698Channel),
13549ab747fSPaolo Bonzini         VMSTATE_UINT8_ARRAY(mr, SCC2698Channel, 2),
13649ab747fSPaolo Bonzini         VMSTATE_UINT8(mr_idx, SCC2698Channel),
13749ab747fSPaolo Bonzini         VMSTATE_UINT8(sr, SCC2698Channel),
13849ab747fSPaolo Bonzini         VMSTATE_UINT8_ARRAY(rhr, SCC2698Channel, RX_FIFO_SIZE),
13949ab747fSPaolo Bonzini         VMSTATE_UINT8(rhr_idx, SCC2698Channel),
14049ab747fSPaolo Bonzini         VMSTATE_UINT8(rx_pending, SCC2698Channel),
14149ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
14249ab747fSPaolo Bonzini     }
14349ab747fSPaolo Bonzini };
14449ab747fSPaolo Bonzini 
14549ab747fSPaolo Bonzini static const VMStateDescription vmstate_scc2698_block = {
14649ab747fSPaolo Bonzini     .name = "scc2698_block",
14749ab747fSPaolo Bonzini     .version_id = 1,
14849ab747fSPaolo Bonzini     .minimum_version_id = 1,
149*2f6cab05SRichard Henderson     .fields = (const VMStateField[]) {
15049ab747fSPaolo Bonzini         VMSTATE_UINT8(imr, SCC2698Block),
15149ab747fSPaolo Bonzini         VMSTATE_UINT8(isr, SCC2698Block),
15249ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
15349ab747fSPaolo Bonzini     }
15449ab747fSPaolo Bonzini };
15549ab747fSPaolo Bonzini 
15649ab747fSPaolo Bonzini static const VMStateDescription vmstate_ipoctal = {
15749ab747fSPaolo Bonzini     .name = "ipoctal232",
15849ab747fSPaolo Bonzini     .version_id = 1,
15949ab747fSPaolo Bonzini     .minimum_version_id = 1,
160*2f6cab05SRichard Henderson     .fields = (const VMStateField[]) {
16108c9cacfSAndreas Färber         VMSTATE_IPACK_DEVICE(parent_obj, IPOctalState),
16249ab747fSPaolo Bonzini         VMSTATE_STRUCT_ARRAY(ch, IPOctalState, N_CHANNELS, 1,
16349ab747fSPaolo Bonzini                              vmstate_scc2698_channel, SCC2698Channel),
16449ab747fSPaolo Bonzini         VMSTATE_STRUCT_ARRAY(blk, IPOctalState, N_BLOCKS, 1,
16549ab747fSPaolo Bonzini                              vmstate_scc2698_block, SCC2698Block),
16649ab747fSPaolo Bonzini         VMSTATE_UINT8(irq_vector, IPOctalState),
16749ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
16849ab747fSPaolo Bonzini     }
16949ab747fSPaolo Bonzini };
17049ab747fSPaolo Bonzini 
17149ab747fSPaolo Bonzini /* data[10] is 0x0C, not 0x0B as the doc says */
17249ab747fSPaolo Bonzini static const uint8_t id_prom_data[] = {
17349ab747fSPaolo Bonzini     0x49, 0x50, 0x41, 0x43, 0xF0, 0x22,
17449ab747fSPaolo Bonzini     0xA1, 0x00, 0x00, 0x00, 0x0C, 0xCC
17549ab747fSPaolo Bonzini };
17649ab747fSPaolo Bonzini 
update_irq(IPOctalState * dev,unsigned block)17749ab747fSPaolo Bonzini static void update_irq(IPOctalState *dev, unsigned block)
17849ab747fSPaolo Bonzini {
17908c9cacfSAndreas Färber     IPackDevice *idev = IPACK_DEVICE(dev);
18049ab747fSPaolo Bonzini     /* Blocks A and B interrupt on INT0#, C and D on INT1#.
18149ab747fSPaolo Bonzini        Thus, to get the status we have to check two blocks. */
18249ab747fSPaolo Bonzini     SCC2698Block *blk0 = &dev->blk[block];
18349ab747fSPaolo Bonzini     SCC2698Block *blk1 = &dev->blk[block^1];
18449ab747fSPaolo Bonzini     unsigned intno = block / 2;
18549ab747fSPaolo Bonzini 
18649ab747fSPaolo Bonzini     if ((blk0->isr & blk0->imr) || (blk1->isr & blk1->imr)) {
18708c9cacfSAndreas Färber         qemu_irq_raise(idev->irq[intno]);
18849ab747fSPaolo Bonzini     } else {
18908c9cacfSAndreas Färber         qemu_irq_lower(idev->irq[intno]);
19049ab747fSPaolo Bonzini     }
19149ab747fSPaolo Bonzini }
19249ab747fSPaolo Bonzini 
write_cr(IPOctalState * dev,unsigned channel,uint8_t val)19349ab747fSPaolo Bonzini static void write_cr(IPOctalState *dev, unsigned channel, uint8_t val)
19449ab747fSPaolo Bonzini {
19549ab747fSPaolo Bonzini     SCC2698Channel *ch = &dev->ch[channel];
19649ab747fSPaolo Bonzini     SCC2698Block *blk = &dev->blk[channel / 2];
19749ab747fSPaolo Bonzini 
19849ab747fSPaolo Bonzini     DPRINTF("Write CR%c %u: ", channel + 'a', val);
19949ab747fSPaolo Bonzini 
20049ab747fSPaolo Bonzini     /* The lower 4 bits are used to enable and disable Tx and Rx */
20149ab747fSPaolo Bonzini     if (val & CR_ENABLE_RX) {
20249ab747fSPaolo Bonzini         DPRINTF2("Rx on, ");
20349ab747fSPaolo Bonzini         ch->rx_enabled = true;
20449ab747fSPaolo Bonzini     }
20549ab747fSPaolo Bonzini     if (val & CR_DISABLE_RX) {
20649ab747fSPaolo Bonzini         DPRINTF2("Rx off, ");
20749ab747fSPaolo Bonzini         ch->rx_enabled = false;
20849ab747fSPaolo Bonzini     }
20949ab747fSPaolo Bonzini     if (val & CR_ENABLE_TX) {
21049ab747fSPaolo Bonzini         DPRINTF2("Tx on, ");
21149ab747fSPaolo Bonzini         ch->sr |= SR_TXRDY | SR_TXEMT;
21249ab747fSPaolo Bonzini         blk->isr |= ISR_TXRDY(channel);
21349ab747fSPaolo Bonzini     }
21449ab747fSPaolo Bonzini     if (val & CR_DISABLE_TX) {
21549ab747fSPaolo Bonzini         DPRINTF2("Tx off, ");
21649ab747fSPaolo Bonzini         ch->sr &= ~(SR_TXRDY | SR_TXEMT);
21749ab747fSPaolo Bonzini         blk->isr &= ~ISR_TXRDY(channel);
21849ab747fSPaolo Bonzini     }
21949ab747fSPaolo Bonzini 
22049ab747fSPaolo Bonzini     DPRINTF2("cmd: ");
22149ab747fSPaolo Bonzini 
22249ab747fSPaolo Bonzini     /* The rest of the bits implement different commands */
22349ab747fSPaolo Bonzini     switch (CR_CMD(val)) {
22449ab747fSPaolo Bonzini     case CR_NO_OP:
22549ab747fSPaolo Bonzini         DPRINTF2("none");
22649ab747fSPaolo Bonzini         break;
22749ab747fSPaolo Bonzini     case CR_RESET_MR:
22849ab747fSPaolo Bonzini         DPRINTF2("reset MR");
22949ab747fSPaolo Bonzini         ch->mr_idx = 0;
23049ab747fSPaolo Bonzini         break;
23149ab747fSPaolo Bonzini     case CR_RESET_RX:
23249ab747fSPaolo Bonzini         DPRINTF2("reset Rx");
23349ab747fSPaolo Bonzini         ch->rx_enabled = false;
23449ab747fSPaolo Bonzini         ch->rx_pending = 0;
23549ab747fSPaolo Bonzini         ch->sr &= ~SR_RXRDY;
23649ab747fSPaolo Bonzini         blk->isr &= ~ISR_RXRDY(channel);
23749ab747fSPaolo Bonzini         break;
23849ab747fSPaolo Bonzini     case CR_RESET_TX:
23949ab747fSPaolo Bonzini         DPRINTF2("reset Tx");
24049ab747fSPaolo Bonzini         ch->sr &= ~(SR_TXRDY | SR_TXEMT);
24149ab747fSPaolo Bonzini         blk->isr &= ~ISR_TXRDY(channel);
24249ab747fSPaolo Bonzini         break;
24349ab747fSPaolo Bonzini     case CR_RESET_ERR:
24449ab747fSPaolo Bonzini         DPRINTF2("reset err");
24549ab747fSPaolo Bonzini         ch->sr &= ~(SR_OVERRUN | SR_PARITY | SR_FRAMING | SR_BREAK);
24649ab747fSPaolo Bonzini         break;
24749ab747fSPaolo Bonzini     case CR_RESET_BRKINT:
24849ab747fSPaolo Bonzini         DPRINTF2("reset brk ch int");
24949ab747fSPaolo Bonzini         blk->isr &= ~(ISR_BREAKA | ISR_BREAKB);
25049ab747fSPaolo Bonzini         break;
25149ab747fSPaolo Bonzini     default:
25249ab747fSPaolo Bonzini         DPRINTF2("unsupported 0x%x", CR_CMD(val));
25349ab747fSPaolo Bonzini     }
25449ab747fSPaolo Bonzini 
25549ab747fSPaolo Bonzini     DPRINTF2("\n");
25649ab747fSPaolo Bonzini }
25749ab747fSPaolo Bonzini 
io_read(IPackDevice * ip,uint8_t addr)25849ab747fSPaolo Bonzini static uint16_t io_read(IPackDevice *ip, uint8_t addr)
25949ab747fSPaolo Bonzini {
26049ab747fSPaolo Bonzini     IPOctalState *dev = IPOCTAL(ip);
26149ab747fSPaolo Bonzini     uint16_t ret = 0;
26249ab747fSPaolo Bonzini     /* addr[7:6]: block   (A-D)
26349ab747fSPaolo Bonzini        addr[7:5]: channel (a-h)
26449ab747fSPaolo Bonzini        addr[5:0]: register */
26549ab747fSPaolo Bonzini     unsigned block = addr >> 5;
26649ab747fSPaolo Bonzini     unsigned channel = addr >> 4;
26749ab747fSPaolo Bonzini     /* Big endian, accessed using 8-bit bytes at odd locations */
26849ab747fSPaolo Bonzini     unsigned offset = (addr & 0x1F) ^ 1;
26949ab747fSPaolo Bonzini     SCC2698Channel *ch = &dev->ch[channel];
27049ab747fSPaolo Bonzini     SCC2698Block *blk = &dev->blk[block];
27149ab747fSPaolo Bonzini     uint8_t old_isr = blk->isr;
27249ab747fSPaolo Bonzini 
27349ab747fSPaolo Bonzini     switch (offset) {
27449ab747fSPaolo Bonzini 
27549ab747fSPaolo Bonzini     case REG_MRa:
27649ab747fSPaolo Bonzini     case REG_MRb:
27749ab747fSPaolo Bonzini         ret = ch->mr[ch->mr_idx];
27849ab747fSPaolo Bonzini         DPRINTF("Read MR%u%c: 0x%x\n", ch->mr_idx + 1, channel + 'a', ret);
27949ab747fSPaolo Bonzini         ch->mr_idx = 1;
28049ab747fSPaolo Bonzini         break;
28149ab747fSPaolo Bonzini 
28249ab747fSPaolo Bonzini     case REG_SRa:
28349ab747fSPaolo Bonzini     case REG_SRb:
28449ab747fSPaolo Bonzini         ret = ch->sr;
28549ab747fSPaolo Bonzini         DPRINTF("Read SR%c: 0x%x\n", channel + 'a', ret);
28649ab747fSPaolo Bonzini         break;
28749ab747fSPaolo Bonzini 
28849ab747fSPaolo Bonzini     case REG_RHRa:
28949ab747fSPaolo Bonzini     case REG_RHRb:
29049ab747fSPaolo Bonzini         ret = ch->rhr[ch->rhr_idx];
29149ab747fSPaolo Bonzini         if (ch->rx_pending > 0) {
29249ab747fSPaolo Bonzini             ch->rx_pending--;
29349ab747fSPaolo Bonzini             if (ch->rx_pending == 0) {
29449ab747fSPaolo Bonzini                 ch->sr &= ~SR_RXRDY;
29549ab747fSPaolo Bonzini                 blk->isr &= ~ISR_RXRDY(channel);
2965345fdb4SMarc-André Lureau                 qemu_chr_fe_accept_input(&ch->dev);
29749ab747fSPaolo Bonzini             } else {
29849ab747fSPaolo Bonzini                 ch->rhr_idx = (ch->rhr_idx + 1) % RX_FIFO_SIZE;
29949ab747fSPaolo Bonzini             }
30049ab747fSPaolo Bonzini             if (ch->sr & SR_BREAK) {
30149ab747fSPaolo Bonzini                 ch->sr &= ~SR_BREAK;
30249ab747fSPaolo Bonzini                 blk->isr |= ISR_BREAK(channel);
30349ab747fSPaolo Bonzini             }
30449ab747fSPaolo Bonzini         }
30549ab747fSPaolo Bonzini         DPRINTF("Read RHR%c (0x%x)\n", channel + 'a', ret);
30649ab747fSPaolo Bonzini         break;
30749ab747fSPaolo Bonzini 
30849ab747fSPaolo Bonzini     case REG_ISR:
30949ab747fSPaolo Bonzini         ret = blk->isr;
31049ab747fSPaolo Bonzini         DPRINTF("Read ISR%c: 0x%x\n", block + 'A', ret);
31149ab747fSPaolo Bonzini         break;
31249ab747fSPaolo Bonzini 
31349ab747fSPaolo Bonzini     default:
31449ab747fSPaolo Bonzini         DPRINTF("Read unknown/unsupported register 0x%02x\n", offset);
31549ab747fSPaolo Bonzini     }
31649ab747fSPaolo Bonzini 
31749ab747fSPaolo Bonzini     if (old_isr != blk->isr) {
31849ab747fSPaolo Bonzini         update_irq(dev, block);
31949ab747fSPaolo Bonzini     }
32049ab747fSPaolo Bonzini 
32149ab747fSPaolo Bonzini     return ret;
32249ab747fSPaolo Bonzini }
32349ab747fSPaolo Bonzini 
io_write(IPackDevice * ip,uint8_t addr,uint16_t val)32449ab747fSPaolo Bonzini static void io_write(IPackDevice *ip, uint8_t addr, uint16_t val)
32549ab747fSPaolo Bonzini {
32649ab747fSPaolo Bonzini     IPOctalState *dev = IPOCTAL(ip);
32749ab747fSPaolo Bonzini     unsigned reg = val & 0xFF;
32849ab747fSPaolo Bonzini     /* addr[7:6]: block   (A-D)
32949ab747fSPaolo Bonzini        addr[7:5]: channel (a-h)
33049ab747fSPaolo Bonzini        addr[5:0]: register */
33149ab747fSPaolo Bonzini     unsigned block = addr >> 5;
33249ab747fSPaolo Bonzini     unsigned channel = addr >> 4;
33349ab747fSPaolo Bonzini     /* Big endian, accessed using 8-bit bytes at odd locations */
33449ab747fSPaolo Bonzini     unsigned offset = (addr & 0x1F) ^ 1;
33549ab747fSPaolo Bonzini     SCC2698Channel *ch = &dev->ch[channel];
33649ab747fSPaolo Bonzini     SCC2698Block *blk = &dev->blk[block];
33749ab747fSPaolo Bonzini     uint8_t old_isr = blk->isr;
33849ab747fSPaolo Bonzini     uint8_t old_imr = blk->imr;
33949ab747fSPaolo Bonzini 
34049ab747fSPaolo Bonzini     switch (offset) {
34149ab747fSPaolo Bonzini 
34249ab747fSPaolo Bonzini     case REG_MRa:
34349ab747fSPaolo Bonzini     case REG_MRb:
34449ab747fSPaolo Bonzini         ch->mr[ch->mr_idx] = reg;
34549ab747fSPaolo Bonzini         DPRINTF("Write MR%u%c 0x%x\n", ch->mr_idx + 1, channel + 'a', reg);
34649ab747fSPaolo Bonzini         ch->mr_idx = 1;
34749ab747fSPaolo Bonzini         break;
34849ab747fSPaolo Bonzini 
34949ab747fSPaolo Bonzini     /* Not implemented */
35049ab747fSPaolo Bonzini     case REG_CSRa:
35149ab747fSPaolo Bonzini     case REG_CSRb:
35249ab747fSPaolo Bonzini         DPRINTF("Write CSR%c: 0x%x\n", channel + 'a', reg);
35349ab747fSPaolo Bonzini         break;
35449ab747fSPaolo Bonzini 
35549ab747fSPaolo Bonzini     case REG_CRa:
35649ab747fSPaolo Bonzini     case REG_CRb:
35749ab747fSPaolo Bonzini         write_cr(dev, channel, reg);
35849ab747fSPaolo Bonzini         break;
35949ab747fSPaolo Bonzini 
36049ab747fSPaolo Bonzini     case REG_THRa:
36149ab747fSPaolo Bonzini     case REG_THRb:
36249ab747fSPaolo Bonzini         if (ch->sr & SR_TXRDY) {
36349ab747fSPaolo Bonzini             uint8_t thr = reg;
364fa394ed6SMarc-André Lureau             DPRINTF("Write THR%c (0x%x)\n", channel + 'a', reg);
3656ab3fc32SDaniel P. Berrange             /* XXX this blocks entire thread. Rewrite to use
3666ab3fc32SDaniel P. Berrange              * qemu_chr_fe_write and background I/O callbacks */
3675345fdb4SMarc-André Lureau             qemu_chr_fe_write_all(&ch->dev, &thr, 1);
36849ab747fSPaolo Bonzini         } else {
36949ab747fSPaolo Bonzini             DPRINTF("Write THR%c (0x%x), Tx disabled\n", channel + 'a', reg);
37049ab747fSPaolo Bonzini         }
37149ab747fSPaolo Bonzini         break;
37249ab747fSPaolo Bonzini 
37349ab747fSPaolo Bonzini     /* Not implemented */
37449ab747fSPaolo Bonzini     case REG_ACR:
37549ab747fSPaolo Bonzini         DPRINTF("Write ACR%c 0x%x\n", block + 'A', val);
37649ab747fSPaolo Bonzini         break;
37749ab747fSPaolo Bonzini 
37849ab747fSPaolo Bonzini     case REG_IMR:
37949ab747fSPaolo Bonzini         DPRINTF("Write IMR%c 0x%x\n", block + 'A', val);
38049ab747fSPaolo Bonzini         blk->imr = reg;
38149ab747fSPaolo Bonzini         break;
38249ab747fSPaolo Bonzini 
38349ab747fSPaolo Bonzini     /* Not implemented */
38449ab747fSPaolo Bonzini     case REG_OPCR:
38549ab747fSPaolo Bonzini         DPRINTF("Write OPCR%c 0x%x\n", block + 'A', val);
38649ab747fSPaolo Bonzini         break;
38749ab747fSPaolo Bonzini 
38849ab747fSPaolo Bonzini     default:
38949ab747fSPaolo Bonzini         DPRINTF("Write unknown/unsupported register 0x%02x %u\n", offset, val);
39049ab747fSPaolo Bonzini     }
39149ab747fSPaolo Bonzini 
39249ab747fSPaolo Bonzini     if (old_isr != blk->isr || old_imr != blk->imr) {
39349ab747fSPaolo Bonzini         update_irq(dev, block);
39449ab747fSPaolo Bonzini     }
39549ab747fSPaolo Bonzini }
39649ab747fSPaolo Bonzini 
id_read(IPackDevice * ip,uint8_t addr)39749ab747fSPaolo Bonzini static uint16_t id_read(IPackDevice *ip, uint8_t addr)
39849ab747fSPaolo Bonzini {
39949ab747fSPaolo Bonzini     uint16_t ret = 0;
40049ab747fSPaolo Bonzini     unsigned pos = addr / 2; /* The ID PROM data is stored every other byte */
40149ab747fSPaolo Bonzini 
40249ab747fSPaolo Bonzini     if (pos < ARRAY_SIZE(id_prom_data)) {
40349ab747fSPaolo Bonzini         ret = id_prom_data[pos];
40449ab747fSPaolo Bonzini     } else {
40549ab747fSPaolo Bonzini         DPRINTF("Attempt to read unavailable PROM data at 0x%x\n",  addr);
40649ab747fSPaolo Bonzini     }
40749ab747fSPaolo Bonzini 
40849ab747fSPaolo Bonzini     return ret;
40949ab747fSPaolo Bonzini }
41049ab747fSPaolo Bonzini 
id_write(IPackDevice * ip,uint8_t addr,uint16_t val)41149ab747fSPaolo Bonzini static void id_write(IPackDevice *ip, uint8_t addr, uint16_t val)
41249ab747fSPaolo Bonzini {
41349ab747fSPaolo Bonzini     IPOctalState *dev = IPOCTAL(ip);
41449ab747fSPaolo Bonzini     if (addr == 1) {
41549ab747fSPaolo Bonzini         DPRINTF("Write IRQ vector: %u\n", (unsigned) val);
41649ab747fSPaolo Bonzini         dev->irq_vector = val; /* Undocumented, but the hw works like that */
41749ab747fSPaolo Bonzini     } else {
41849ab747fSPaolo Bonzini         DPRINTF("Attempt to write 0x%x to 0x%x\n", val, addr);
41949ab747fSPaolo Bonzini     }
42049ab747fSPaolo Bonzini }
42149ab747fSPaolo Bonzini 
int_read(IPackDevice * ip,uint8_t addr)42249ab747fSPaolo Bonzini static uint16_t int_read(IPackDevice *ip, uint8_t addr)
42349ab747fSPaolo Bonzini {
42449ab747fSPaolo Bonzini     IPOctalState *dev = IPOCTAL(ip);
42549ab747fSPaolo Bonzini     /* Read address 0 to ACK INT0# and address 2 to ACK INT1# */
42649ab747fSPaolo Bonzini     if (addr != 0 && addr != 2) {
42749ab747fSPaolo Bonzini         DPRINTF("Attempt to read from 0x%x\n", addr);
42849ab747fSPaolo Bonzini         return 0;
42949ab747fSPaolo Bonzini     } else {
43049ab747fSPaolo Bonzini         /* Update interrupts if necessary */
43149ab747fSPaolo Bonzini         update_irq(dev, addr);
43249ab747fSPaolo Bonzini         return dev->irq_vector;
43349ab747fSPaolo Bonzini     }
43449ab747fSPaolo Bonzini }
43549ab747fSPaolo Bonzini 
int_write(IPackDevice * ip,uint8_t addr,uint16_t val)43649ab747fSPaolo Bonzini static void int_write(IPackDevice *ip, uint8_t addr, uint16_t val)
43749ab747fSPaolo Bonzini {
43849ab747fSPaolo Bonzini     DPRINTF("Attempt to write 0x%x to 0x%x\n", val, addr);
43949ab747fSPaolo Bonzini }
44049ab747fSPaolo Bonzini 
mem_read16(IPackDevice * ip,uint32_t addr)44149ab747fSPaolo Bonzini static uint16_t mem_read16(IPackDevice *ip, uint32_t addr)
44249ab747fSPaolo Bonzini {
44349ab747fSPaolo Bonzini     DPRINTF("Attempt to read from 0x%x\n", addr);
44449ab747fSPaolo Bonzini     return 0;
44549ab747fSPaolo Bonzini }
44649ab747fSPaolo Bonzini 
mem_write16(IPackDevice * ip,uint32_t addr,uint16_t val)44749ab747fSPaolo Bonzini static void mem_write16(IPackDevice *ip, uint32_t addr, uint16_t val)
44849ab747fSPaolo Bonzini {
44949ab747fSPaolo Bonzini     DPRINTF("Attempt to write 0x%x to 0x%x\n", val, addr);
45049ab747fSPaolo Bonzini }
45149ab747fSPaolo Bonzini 
mem_read8(IPackDevice * ip,uint32_t addr)45249ab747fSPaolo Bonzini static uint8_t mem_read8(IPackDevice *ip, uint32_t addr)
45349ab747fSPaolo Bonzini {
45449ab747fSPaolo Bonzini     DPRINTF("Attempt to read from 0x%x\n", addr);
45549ab747fSPaolo Bonzini     return 0;
45649ab747fSPaolo Bonzini }
45749ab747fSPaolo Bonzini 
mem_write8(IPackDevice * ip,uint32_t addr,uint8_t val)45849ab747fSPaolo Bonzini static void mem_write8(IPackDevice *ip, uint32_t addr, uint8_t val)
45949ab747fSPaolo Bonzini {
46049ab747fSPaolo Bonzini     IPOctalState *dev = IPOCTAL(ip);
46149ab747fSPaolo Bonzini     if (addr == 1) {
46249ab747fSPaolo Bonzini         DPRINTF("Write IRQ vector: %u\n", (unsigned) val);
46349ab747fSPaolo Bonzini         dev->irq_vector = val;
46449ab747fSPaolo Bonzini     } else {
46549ab747fSPaolo Bonzini         DPRINTF("Attempt to write 0x%x to 0x%x\n", val, addr);
46649ab747fSPaolo Bonzini     }
46749ab747fSPaolo Bonzini }
46849ab747fSPaolo Bonzini 
hostdev_can_receive(void * opaque)46949ab747fSPaolo Bonzini static int hostdev_can_receive(void *opaque)
47049ab747fSPaolo Bonzini {
47149ab747fSPaolo Bonzini     SCC2698Channel *ch = opaque;
47249ab747fSPaolo Bonzini     int available_bytes = RX_FIFO_SIZE - ch->rx_pending;
47349ab747fSPaolo Bonzini     return ch->rx_enabled ? available_bytes : 0;
47449ab747fSPaolo Bonzini }
47549ab747fSPaolo Bonzini 
hostdev_receive(void * opaque,const uint8_t * buf,int size)47649ab747fSPaolo Bonzini static void hostdev_receive(void *opaque, const uint8_t *buf, int size)
47749ab747fSPaolo Bonzini {
47849ab747fSPaolo Bonzini     SCC2698Channel *ch = opaque;
47949ab747fSPaolo Bonzini     IPOctalState *dev = ch->ipoctal;
48049ab747fSPaolo Bonzini     unsigned pos = ch->rhr_idx + ch->rx_pending;
48149ab747fSPaolo Bonzini     int i;
48249ab747fSPaolo Bonzini 
48349ab747fSPaolo Bonzini     assert(size + ch->rx_pending <= RX_FIFO_SIZE);
48449ab747fSPaolo Bonzini 
48549ab747fSPaolo Bonzini     /* Copy data to the RxFIFO */
48649ab747fSPaolo Bonzini     for (i = 0; i < size; i++) {
48749ab747fSPaolo Bonzini         pos %= RX_FIFO_SIZE;
48849ab747fSPaolo Bonzini         ch->rhr[pos++] = buf[i];
48949ab747fSPaolo Bonzini     }
49049ab747fSPaolo Bonzini 
49149ab747fSPaolo Bonzini     ch->rx_pending += size;
49249ab747fSPaolo Bonzini 
49349ab747fSPaolo Bonzini     /* If the RxFIFO was empty raise an interrupt */
49449ab747fSPaolo Bonzini     if (!(ch->sr & SR_RXRDY)) {
49549ab747fSPaolo Bonzini         unsigned block, channel = 0;
49649ab747fSPaolo Bonzini         /* Find channel number to update the ISR register */
49749ab747fSPaolo Bonzini         while (&dev->ch[channel] != ch) {
49849ab747fSPaolo Bonzini             channel++;
49949ab747fSPaolo Bonzini         }
50049ab747fSPaolo Bonzini         block = channel / 2;
50149ab747fSPaolo Bonzini         dev->blk[block].isr |= ISR_RXRDY(channel);
50249ab747fSPaolo Bonzini         ch->sr |= SR_RXRDY;
50349ab747fSPaolo Bonzini         update_irq(dev, block);
50449ab747fSPaolo Bonzini     }
50549ab747fSPaolo Bonzini }
50649ab747fSPaolo Bonzini 
hostdev_event(void * opaque,QEMUChrEvent event)507083b266fSPhilippe Mathieu-Daudé static void hostdev_event(void *opaque, QEMUChrEvent event)
50849ab747fSPaolo Bonzini {
50949ab747fSPaolo Bonzini     SCC2698Channel *ch = opaque;
51049ab747fSPaolo Bonzini     switch (event) {
51149ab747fSPaolo Bonzini     case CHR_EVENT_OPENED:
51249ab747fSPaolo Bonzini         DPRINTF("Device %s opened\n", ch->dev->label);
51349ab747fSPaolo Bonzini         break;
51449ab747fSPaolo Bonzini     case CHR_EVENT_BREAK: {
51549ab747fSPaolo Bonzini         uint8_t zero = 0;
51649ab747fSPaolo Bonzini         DPRINTF("Device %s received break\n", ch->dev->label);
51749ab747fSPaolo Bonzini 
51849ab747fSPaolo Bonzini         if (!(ch->sr & SR_BREAK)) {
51949ab747fSPaolo Bonzini             IPOctalState *dev = ch->ipoctal;
52049ab747fSPaolo Bonzini             unsigned block, channel = 0;
52149ab747fSPaolo Bonzini 
52249ab747fSPaolo Bonzini             while (&dev->ch[channel] != ch) {
52349ab747fSPaolo Bonzini                 channel++;
52449ab747fSPaolo Bonzini             }
52549ab747fSPaolo Bonzini             block = channel / 2;
52649ab747fSPaolo Bonzini 
52749ab747fSPaolo Bonzini             ch->sr |= SR_BREAK;
52849ab747fSPaolo Bonzini             dev->blk[block].isr |= ISR_BREAK(channel);
52949ab747fSPaolo Bonzini         }
53049ab747fSPaolo Bonzini 
53149ab747fSPaolo Bonzini         /* Put a zero character in the buffer */
53249ab747fSPaolo Bonzini         hostdev_receive(ch, &zero, 1);
53349ab747fSPaolo Bonzini     }
53449ab747fSPaolo Bonzini         break;
53549ab747fSPaolo Bonzini     default:
53649ab747fSPaolo Bonzini         DPRINTF("Device %s received event %d\n", ch->dev->label, event);
53749ab747fSPaolo Bonzini     }
53849ab747fSPaolo Bonzini }
53949ab747fSPaolo Bonzini 
ipoctal_realize(DeviceState * dev,Error ** errp)5405c570902SAndreas Färber static void ipoctal_realize(DeviceState *dev, Error **errp)
54149ab747fSPaolo Bonzini {
5425c570902SAndreas Färber     IPOctalState *s = IPOCTAL(dev);
54349ab747fSPaolo Bonzini     unsigned i;
54449ab747fSPaolo Bonzini 
54549ab747fSPaolo Bonzini     for (i = 0; i < N_CHANNELS; i++) {
54649ab747fSPaolo Bonzini         SCC2698Channel *ch = &s->ch[i];
54749ab747fSPaolo Bonzini         ch->ipoctal = s;
54849ab747fSPaolo Bonzini 
54949ab747fSPaolo Bonzini         /* Redirect IP-Octal channels to host character devices */
55030650701SAnton Nefedov         if (qemu_chr_fe_backend_connected(&ch->dev)) {
5515345fdb4SMarc-André Lureau             qemu_chr_fe_set_handlers(&ch->dev, hostdev_can_receive,
55239ab61c6SMarc-André Lureau                                      hostdev_receive, hostdev_event,
55381517ba3SAnton Nefedov                                      NULL, ch, NULL, true);
55449ab747fSPaolo Bonzini             DPRINTF("Redirecting channel %u to %s\n", i, ch->dev->label);
55549ab747fSPaolo Bonzini         } else {
55649ab747fSPaolo Bonzini             DPRINTF("Could not redirect channel %u, no chardev set\n", i);
55749ab747fSPaolo Bonzini         }
55849ab747fSPaolo Bonzini     }
55949ab747fSPaolo Bonzini }
56049ab747fSPaolo Bonzini 
56149ab747fSPaolo Bonzini static Property ipoctal_properties[] = {
56249ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev0", IPOctalState, ch[0].dev),
56349ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev1", IPOctalState, ch[1].dev),
56449ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev2", IPOctalState, ch[2].dev),
56549ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev3", IPOctalState, ch[3].dev),
56649ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev4", IPOctalState, ch[4].dev),
56749ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev5", IPOctalState, ch[5].dev),
56849ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev6", IPOctalState, ch[6].dev),
56949ab747fSPaolo Bonzini     DEFINE_PROP_CHR("chardev7", IPOctalState, ch[7].dev),
57049ab747fSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
57149ab747fSPaolo Bonzini };
57249ab747fSPaolo Bonzini 
ipoctal_class_init(ObjectClass * klass,void * data)57349ab747fSPaolo Bonzini static void ipoctal_class_init(ObjectClass *klass, void *data)
57449ab747fSPaolo Bonzini {
57549ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
57649ab747fSPaolo Bonzini     IPackDeviceClass *ic = IPACK_DEVICE_CLASS(klass);
57749ab747fSPaolo Bonzini 
5785c570902SAndreas Färber     ic->realize     = ipoctal_realize;
57949ab747fSPaolo Bonzini     ic->io_read     = io_read;
58049ab747fSPaolo Bonzini     ic->io_write    = io_write;
58149ab747fSPaolo Bonzini     ic->id_read     = id_read;
58249ab747fSPaolo Bonzini     ic->id_write    = id_write;
58349ab747fSPaolo Bonzini     ic->int_read    = int_read;
58449ab747fSPaolo Bonzini     ic->int_write   = int_write;
58549ab747fSPaolo Bonzini     ic->mem_read16  = mem_read16;
58649ab747fSPaolo Bonzini     ic->mem_write16 = mem_write16;
58749ab747fSPaolo Bonzini     ic->mem_read8   = mem_read8;
58849ab747fSPaolo Bonzini     ic->mem_write8  = mem_write8;
58949ab747fSPaolo Bonzini 
590125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
59149ab747fSPaolo Bonzini     dc->desc    = "GE IP-Octal 232 8-channel RS-232 IndustryPack";
5924f67d30bSMarc-André Lureau     device_class_set_props(dc, ipoctal_properties);
59349ab747fSPaolo Bonzini     dc->vmsd    = &vmstate_ipoctal;
59449ab747fSPaolo Bonzini }
59549ab747fSPaolo Bonzini 
59649ab747fSPaolo Bonzini static const TypeInfo ipoctal_info = {
59749ab747fSPaolo Bonzini     .name          = TYPE_IPOCTAL,
59849ab747fSPaolo Bonzini     .parent        = TYPE_IPACK_DEVICE,
59949ab747fSPaolo Bonzini     .instance_size = sizeof(IPOctalState),
60049ab747fSPaolo Bonzini     .class_init    = ipoctal_class_init,
60149ab747fSPaolo Bonzini };
60249ab747fSPaolo Bonzini 
ipoctal_register_types(void)60349ab747fSPaolo Bonzini static void ipoctal_register_types(void)
60449ab747fSPaolo Bonzini {
60549ab747fSPaolo Bonzini     type_register_static(&ipoctal_info);
60649ab747fSPaolo Bonzini }
60749ab747fSPaolo Bonzini 
60849ab747fSPaolo Bonzini type_init(ipoctal_register_types)
609