149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini * Device model for Cadence UART
349ab747fSPaolo Bonzini *
46e29651cSPrasad J Pandit * Reference: Xilinx Zynq 7000 reference manual
56e29651cSPrasad J Pandit * - http://www.xilinx.com/support/documentation/user_guides/ug585-Zynq-7000-TRM.pdf
66e29651cSPrasad J Pandit * - Chapter 19 UART Controller
76e29651cSPrasad J Pandit * - Appendix B for Register details
86e29651cSPrasad J Pandit *
949ab747fSPaolo Bonzini * Copyright (c) 2010 Xilinx Inc.
1049ab747fSPaolo Bonzini * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com)
1149ab747fSPaolo Bonzini * Copyright (c) 2012 PetaLogix Pty Ltd.
1249ab747fSPaolo Bonzini * Written by Haibing Ma
1349ab747fSPaolo Bonzini * M.Habib
1449ab747fSPaolo Bonzini *
1549ab747fSPaolo Bonzini * This program is free software; you can redistribute it and/or
1649ab747fSPaolo Bonzini * modify it under the terms of the GNU General Public License
1749ab747fSPaolo Bonzini * as published by the Free Software Foundation; either version
1849ab747fSPaolo Bonzini * 2 of the License, or (at your option) any later version.
1949ab747fSPaolo Bonzini *
2049ab747fSPaolo Bonzini * You should have received a copy of the GNU General Public License along
2149ab747fSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>.
2249ab747fSPaolo Bonzini */
2349ab747fSPaolo Bonzini
248ef94f0bSPeter Maydell #include "qemu/osdep.h"
2503dd024fSPaolo Bonzini #include "hw/sysbus.h"
26d6454270SMarkus Armbruster #include "migration/vmstate.h"
274d43a603SMarc-André Lureau #include "chardev/char-fe.h"
287566c6efSMarc-André Lureau #include "chardev/char-serial.h"
2903dd024fSPaolo Bonzini #include "qemu/timer.h"
3003dd024fSPaolo Bonzini #include "qemu/log.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
328ae57b2fSPeter Crosthwaite #include "hw/char/cadence_uart.h"
3364552b6bSMarkus Armbruster #include "hw/irq.h"
34b636db30SDamien Hedde #include "hw/qdev-clock.h"
35ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
36b636db30SDamien Hedde #include "trace.h"
3749ab747fSPaolo Bonzini
3849ab747fSPaolo Bonzini #ifdef CADENCE_UART_ERR_DEBUG
3949ab747fSPaolo Bonzini #define DB_PRINT(...) do { \
4049ab747fSPaolo Bonzini fprintf(stderr, ": %s: ", __func__); \
4149ab747fSPaolo Bonzini fprintf(stderr, ## __VA_ARGS__); \
422562755eSEric Blake } while (0)
4349ab747fSPaolo Bonzini #else
4449ab747fSPaolo Bonzini #define DB_PRINT(...)
4549ab747fSPaolo Bonzini #endif
4649ab747fSPaolo Bonzini
4749ab747fSPaolo Bonzini #define UART_SR_INTR_RTRIG 0x00000001
4849ab747fSPaolo Bonzini #define UART_SR_INTR_REMPTY 0x00000002
4949ab747fSPaolo Bonzini #define UART_SR_INTR_RFUL 0x00000004
5049ab747fSPaolo Bonzini #define UART_SR_INTR_TEMPTY 0x00000008
5149ab747fSPaolo Bonzini #define UART_SR_INTR_TFUL 0x00000010
5211a239a5SPeter Crosthwaite /* somewhat awkwardly, TTRIG is misaligned between SR and ISR */
5311a239a5SPeter Crosthwaite #define UART_SR_TTRIG 0x00002000
5411a239a5SPeter Crosthwaite #define UART_INTR_TTRIG 0x00000400
5549ab747fSPaolo Bonzini /* bits fields in CSR that correlate to CISR. If any of these bits are set in
5649ab747fSPaolo Bonzini * SR, then the same bit in CISR is set high too */
5749ab747fSPaolo Bonzini #define UART_SR_TO_CISR_MASK 0x0000001F
5849ab747fSPaolo Bonzini
5949ab747fSPaolo Bonzini #define UART_INTR_ROVR 0x00000020
6049ab747fSPaolo Bonzini #define UART_INTR_FRAME 0x00000040
6149ab747fSPaolo Bonzini #define UART_INTR_PARE 0x00000080
6249ab747fSPaolo Bonzini #define UART_INTR_TIMEOUT 0x00000100
6349ab747fSPaolo Bonzini #define UART_INTR_DMSI 0x00000200
6411a239a5SPeter Crosthwaite #define UART_INTR_TOVR 0x00001000
6549ab747fSPaolo Bonzini
6649ab747fSPaolo Bonzini #define UART_SR_RACTIVE 0x00000400
6749ab747fSPaolo Bonzini #define UART_SR_TACTIVE 0x00000800
6849ab747fSPaolo Bonzini #define UART_SR_FDELT 0x00001000
6949ab747fSPaolo Bonzini
7049ab747fSPaolo Bonzini #define UART_CR_RXRST 0x00000001
7149ab747fSPaolo Bonzini #define UART_CR_TXRST 0x00000002
7249ab747fSPaolo Bonzini #define UART_CR_RX_EN 0x00000004
7349ab747fSPaolo Bonzini #define UART_CR_RX_DIS 0x00000008
7449ab747fSPaolo Bonzini #define UART_CR_TX_EN 0x00000010
7549ab747fSPaolo Bonzini #define UART_CR_TX_DIS 0x00000020
7649ab747fSPaolo Bonzini #define UART_CR_RST_TO 0x00000040
7749ab747fSPaolo Bonzini #define UART_CR_STARTBRK 0x00000080
7849ab747fSPaolo Bonzini #define UART_CR_STOPBRK 0x00000100
7949ab747fSPaolo Bonzini
8049ab747fSPaolo Bonzini #define UART_MR_CLKS 0x00000001
8149ab747fSPaolo Bonzini #define UART_MR_CHRL 0x00000006
8249ab747fSPaolo Bonzini #define UART_MR_CHRL_SH 1
8349ab747fSPaolo Bonzini #define UART_MR_PAR 0x00000038
8449ab747fSPaolo Bonzini #define UART_MR_PAR_SH 3
8549ab747fSPaolo Bonzini #define UART_MR_NBSTOP 0x000000C0
8649ab747fSPaolo Bonzini #define UART_MR_NBSTOP_SH 6
8749ab747fSPaolo Bonzini #define UART_MR_CHMODE 0x00000300
8849ab747fSPaolo Bonzini #define UART_MR_CHMODE_SH 8
8949ab747fSPaolo Bonzini #define UART_MR_UCLKEN 0x00000400
9049ab747fSPaolo Bonzini #define UART_MR_IRMODE 0x00000800
9149ab747fSPaolo Bonzini
9249ab747fSPaolo Bonzini #define UART_DATA_BITS_6 (0x3 << UART_MR_CHRL_SH)
9349ab747fSPaolo Bonzini #define UART_DATA_BITS_7 (0x2 << UART_MR_CHRL_SH)
9449ab747fSPaolo Bonzini #define UART_PARITY_ODD (0x1 << UART_MR_PAR_SH)
9549ab747fSPaolo Bonzini #define UART_PARITY_EVEN (0x0 << UART_MR_PAR_SH)
9649ab747fSPaolo Bonzini #define UART_STOP_BITS_1 (0x3 << UART_MR_NBSTOP_SH)
9749ab747fSPaolo Bonzini #define UART_STOP_BITS_2 (0x2 << UART_MR_NBSTOP_SH)
9849ab747fSPaolo Bonzini #define NORMAL_MODE (0x0 << UART_MR_CHMODE_SH)
9949ab747fSPaolo Bonzini #define ECHO_MODE (0x1 << UART_MR_CHMODE_SH)
10049ab747fSPaolo Bonzini #define LOCAL_LOOPBACK (0x2 << UART_MR_CHMODE_SH)
10149ab747fSPaolo Bonzini #define REMOTE_LOOPBACK (0x3 << UART_MR_CHMODE_SH)
10249ab747fSPaolo Bonzini
103b636db30SDamien Hedde #define UART_DEFAULT_REF_CLK (50 * 1000 * 1000)
10449ab747fSPaolo Bonzini
10549ab747fSPaolo Bonzini #define R_CR (0x00/4)
10649ab747fSPaolo Bonzini #define R_MR (0x04/4)
10749ab747fSPaolo Bonzini #define R_IER (0x08/4)
10849ab747fSPaolo Bonzini #define R_IDR (0x0C/4)
10949ab747fSPaolo Bonzini #define R_IMR (0x10/4)
11049ab747fSPaolo Bonzini #define R_CISR (0x14/4)
11149ab747fSPaolo Bonzini #define R_BRGR (0x18/4)
11249ab747fSPaolo Bonzini #define R_RTOR (0x1C/4)
11349ab747fSPaolo Bonzini #define R_RTRIG (0x20/4)
11449ab747fSPaolo Bonzini #define R_MCR (0x24/4)
11549ab747fSPaolo Bonzini #define R_MSR (0x28/4)
11649ab747fSPaolo Bonzini #define R_SR (0x2C/4)
11749ab747fSPaolo Bonzini #define R_TX_RX (0x30/4)
11849ab747fSPaolo Bonzini #define R_BDIV (0x34/4)
11949ab747fSPaolo Bonzini #define R_FDEL (0x38/4)
12049ab747fSPaolo Bonzini #define R_PMIN (0x3C/4)
12149ab747fSPaolo Bonzini #define R_PWID (0x40/4)
12249ab747fSPaolo Bonzini #define R_TTRIG (0x44/4)
12349ab747fSPaolo Bonzini
12449ab747fSPaolo Bonzini
uart_update_status(CadenceUARTState * s)125e86da3cbSPeter Crosthwaite static void uart_update_status(CadenceUARTState *s)
12649ab747fSPaolo Bonzini {
127676f4c09SPeter Crosthwaite s->r[R_SR] = 0;
128676f4c09SPeter Crosthwaite
129e86da3cbSPeter Crosthwaite s->r[R_SR] |= s->rx_count == CADENCE_UART_RX_FIFO_SIZE ? UART_SR_INTR_RFUL
130e86da3cbSPeter Crosthwaite : 0;
131676f4c09SPeter Crosthwaite s->r[R_SR] |= !s->rx_count ? UART_SR_INTR_REMPTY : 0;
132676f4c09SPeter Crosthwaite s->r[R_SR] |= s->rx_count >= s->r[R_RTRIG] ? UART_SR_INTR_RTRIG : 0;
133676f4c09SPeter Crosthwaite
134e86da3cbSPeter Crosthwaite s->r[R_SR] |= s->tx_count == CADENCE_UART_TX_FIFO_SIZE ? UART_SR_INTR_TFUL
135e86da3cbSPeter Crosthwaite : 0;
1362152e08aSPeter Crosthwaite s->r[R_SR] |= !s->tx_count ? UART_SR_INTR_TEMPTY : 0;
1372152e08aSPeter Crosthwaite s->r[R_SR] |= s->tx_count >= s->r[R_TTRIG] ? UART_SR_TTRIG : 0;
1382152e08aSPeter Crosthwaite
13949ab747fSPaolo Bonzini s->r[R_CISR] |= s->r[R_SR] & UART_SR_TO_CISR_MASK;
1402152e08aSPeter Crosthwaite s->r[R_CISR] |= s->r[R_SR] & UART_SR_TTRIG ? UART_INTR_TTRIG : 0;
14149ab747fSPaolo Bonzini qemu_set_irq(s->irq, !!(s->r[R_IMR] & s->r[R_CISR]));
14249ab747fSPaolo Bonzini }
14349ab747fSPaolo Bonzini
fifo_trigger_update(void * opaque)14449ab747fSPaolo Bonzini static void fifo_trigger_update(void *opaque)
14549ab747fSPaolo Bonzini {
146e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
14749ab747fSPaolo Bonzini
1482494c9f6SAndrew Gacek if (s->r[R_RTOR]) {
14949ab747fSPaolo Bonzini s->r[R_CISR] |= UART_INTR_TIMEOUT;
15049ab747fSPaolo Bonzini uart_update_status(s);
15149ab747fSPaolo Bonzini }
1522494c9f6SAndrew Gacek }
15349ab747fSPaolo Bonzini
uart_rx_reset(CadenceUARTState * s)154e86da3cbSPeter Crosthwaite static void uart_rx_reset(CadenceUARTState *s)
15549ab747fSPaolo Bonzini {
15649ab747fSPaolo Bonzini s->rx_wpos = 0;
15749ab747fSPaolo Bonzini s->rx_count = 0;
1585345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr);
1599121d02cSPeter Crosthwaite }
16049ab747fSPaolo Bonzini
uart_tx_reset(CadenceUARTState * s)161e86da3cbSPeter Crosthwaite static void uart_tx_reset(CadenceUARTState *s)
16249ab747fSPaolo Bonzini {
1632152e08aSPeter Crosthwaite s->tx_count = 0;
16449ab747fSPaolo Bonzini }
16549ab747fSPaolo Bonzini
uart_send_breaks(CadenceUARTState * s)166e86da3cbSPeter Crosthwaite static void uart_send_breaks(CadenceUARTState *s)
16749ab747fSPaolo Bonzini {
16849ab747fSPaolo Bonzini int break_enabled = 1;
16949ab747fSPaolo Bonzini
1705345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
17149ab747fSPaolo Bonzini &break_enabled);
17249ab747fSPaolo Bonzini }
17349ab747fSPaolo Bonzini
uart_parameters_setup(CadenceUARTState * s)174e86da3cbSPeter Crosthwaite static void uart_parameters_setup(CadenceUARTState *s)
17549ab747fSPaolo Bonzini {
17649ab747fSPaolo Bonzini QEMUSerialSetParams ssp;
177b636db30SDamien Hedde unsigned int baud_rate, packet_size, input_clk;
178b636db30SDamien Hedde input_clk = clock_get_hz(s->refclk);
17949ab747fSPaolo Bonzini
180b636db30SDamien Hedde baud_rate = (s->r[R_MR] & UART_MR_CLKS) ? input_clk / 8 : input_clk;
181b636db30SDamien Hedde baud_rate /= (s->r[R_BRGR] * (s->r[R_BDIV] + 1));
182b636db30SDamien Hedde trace_cadence_uart_baudrate(baud_rate);
18349ab747fSPaolo Bonzini
184b636db30SDamien Hedde ssp.speed = baud_rate;
185b636db30SDamien Hedde
18649ab747fSPaolo Bonzini packet_size = 1;
18749ab747fSPaolo Bonzini
18849ab747fSPaolo Bonzini switch (s->r[R_MR] & UART_MR_PAR) {
18949ab747fSPaolo Bonzini case UART_PARITY_EVEN:
19049ab747fSPaolo Bonzini ssp.parity = 'E';
19149ab747fSPaolo Bonzini packet_size++;
19249ab747fSPaolo Bonzini break;
19349ab747fSPaolo Bonzini case UART_PARITY_ODD:
19449ab747fSPaolo Bonzini ssp.parity = 'O';
19549ab747fSPaolo Bonzini packet_size++;
19649ab747fSPaolo Bonzini break;
19749ab747fSPaolo Bonzini default:
19849ab747fSPaolo Bonzini ssp.parity = 'N';
19949ab747fSPaolo Bonzini break;
20049ab747fSPaolo Bonzini }
20149ab747fSPaolo Bonzini
20249ab747fSPaolo Bonzini switch (s->r[R_MR] & UART_MR_CHRL) {
20349ab747fSPaolo Bonzini case UART_DATA_BITS_6:
20449ab747fSPaolo Bonzini ssp.data_bits = 6;
20549ab747fSPaolo Bonzini break;
20649ab747fSPaolo Bonzini case UART_DATA_BITS_7:
20749ab747fSPaolo Bonzini ssp.data_bits = 7;
20849ab747fSPaolo Bonzini break;
20949ab747fSPaolo Bonzini default:
21049ab747fSPaolo Bonzini ssp.data_bits = 8;
21149ab747fSPaolo Bonzini break;
21249ab747fSPaolo Bonzini }
21349ab747fSPaolo Bonzini
21449ab747fSPaolo Bonzini switch (s->r[R_MR] & UART_MR_NBSTOP) {
21549ab747fSPaolo Bonzini case UART_STOP_BITS_1:
21649ab747fSPaolo Bonzini ssp.stop_bits = 1;
21749ab747fSPaolo Bonzini break;
21849ab747fSPaolo Bonzini default:
21949ab747fSPaolo Bonzini ssp.stop_bits = 2;
22049ab747fSPaolo Bonzini break;
22149ab747fSPaolo Bonzini }
22249ab747fSPaolo Bonzini
22349ab747fSPaolo Bonzini packet_size += ssp.data_bits + ssp.stop_bits;
224b636db30SDamien Hedde if (ssp.speed == 0) {
225b636db30SDamien Hedde /*
226b636db30SDamien Hedde * Avoid division-by-zero below.
227b636db30SDamien Hedde * TODO: find something better
228b636db30SDamien Hedde */
229b636db30SDamien Hedde ssp.speed = 1;
230b636db30SDamien Hedde }
23173bcb24dSRutuja Shah s->char_tx_time = (NANOSECONDS_PER_SECOND / ssp.speed) * packet_size;
2325345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
23349ab747fSPaolo Bonzini }
23449ab747fSPaolo Bonzini
uart_can_receive(void * opaque)23549ab747fSPaolo Bonzini static int uart_can_receive(void *opaque)
23649ab747fSPaolo Bonzini {
237e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
238983f4adfSBin Meng int ret;
239983f4adfSBin Meng uint32_t ch_mode;
240983f4adfSBin Meng
241983f4adfSBin Meng /* ignore characters when unclocked or in reset */
242983f4adfSBin Meng if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) {
24347c305f6SBin Meng qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n",
24447c305f6SBin Meng __func__);
245983f4adfSBin Meng return 0;
246983f4adfSBin Meng }
247983f4adfSBin Meng
248983f4adfSBin Meng ret = MAX(CADENCE_UART_RX_FIFO_SIZE, CADENCE_UART_TX_FIFO_SIZE);
249983f4adfSBin Meng ch_mode = s->r[R_MR] & UART_MR_CHMODE;
25049ab747fSPaolo Bonzini
251d0ac820fSPeter Crosthwaite if (ch_mode == NORMAL_MODE || ch_mode == ECHO_MODE) {
252e86da3cbSPeter Crosthwaite ret = MIN(ret, CADENCE_UART_RX_FIFO_SIZE - s->rx_count);
253d0ac820fSPeter Crosthwaite }
254d0ac820fSPeter Crosthwaite if (ch_mode == REMOTE_LOOPBACK || ch_mode == ECHO_MODE) {
255e86da3cbSPeter Crosthwaite ret = MIN(ret, CADENCE_UART_TX_FIFO_SIZE - s->tx_count);
256d0ac820fSPeter Crosthwaite }
257d0ac820fSPeter Crosthwaite return ret;
25849ab747fSPaolo Bonzini }
25949ab747fSPaolo Bonzini
uart_ctrl_update(CadenceUARTState * s)260e86da3cbSPeter Crosthwaite static void uart_ctrl_update(CadenceUARTState *s)
26149ab747fSPaolo Bonzini {
26249ab747fSPaolo Bonzini if (s->r[R_CR] & UART_CR_TXRST) {
26349ab747fSPaolo Bonzini uart_tx_reset(s);
26449ab747fSPaolo Bonzini }
26549ab747fSPaolo Bonzini
26649ab747fSPaolo Bonzini if (s->r[R_CR] & UART_CR_RXRST) {
26749ab747fSPaolo Bonzini uart_rx_reset(s);
26849ab747fSPaolo Bonzini }
26949ab747fSPaolo Bonzini
27049ab747fSPaolo Bonzini s->r[R_CR] &= ~(UART_CR_TXRST | UART_CR_RXRST);
27149ab747fSPaolo Bonzini
27249ab747fSPaolo Bonzini if (s->r[R_CR] & UART_CR_STARTBRK && !(s->r[R_CR] & UART_CR_STOPBRK)) {
27349ab747fSPaolo Bonzini uart_send_breaks(s);
27449ab747fSPaolo Bonzini }
27549ab747fSPaolo Bonzini }
27649ab747fSPaolo Bonzini
uart_write_rx_fifo(void * opaque,const uint8_t * buf,int size)27749ab747fSPaolo Bonzini static void uart_write_rx_fifo(void *opaque, const uint8_t *buf, int size)
27849ab747fSPaolo Bonzini {
279e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
280bc72ad67SAlex Bligh uint64_t new_rx_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
28149ab747fSPaolo Bonzini int i;
28249ab747fSPaolo Bonzini
28349ab747fSPaolo Bonzini if ((s->r[R_CR] & UART_CR_RX_DIS) || !(s->r[R_CR] & UART_CR_RX_EN)) {
28449ab747fSPaolo Bonzini return;
28549ab747fSPaolo Bonzini }
28649ab747fSPaolo Bonzini
287e86da3cbSPeter Crosthwaite if (s->rx_count == CADENCE_UART_RX_FIFO_SIZE) {
28849ab747fSPaolo Bonzini s->r[R_CISR] |= UART_INTR_ROVR;
28949ab747fSPaolo Bonzini } else {
29049ab747fSPaolo Bonzini for (i = 0; i < size; i++) {
2911e77c91eSPeter Crosthwaite s->rx_fifo[s->rx_wpos] = buf[i];
292e86da3cbSPeter Crosthwaite s->rx_wpos = (s->rx_wpos + 1) % CADENCE_UART_RX_FIFO_SIZE;
29349ab747fSPaolo Bonzini s->rx_count++;
29449ab747fSPaolo Bonzini }
295bc72ad67SAlex Bligh timer_mod(s->fifo_trigger_handle, new_rx_time +
29649ab747fSPaolo Bonzini (s->char_tx_time * 4));
29749ab747fSPaolo Bonzini }
29849ab747fSPaolo Bonzini uart_update_status(s);
29949ab747fSPaolo Bonzini }
30049ab747fSPaolo Bonzini
cadence_uart_xmit(void * do_not_use,GIOCondition cond,void * opaque)301bf7b1eabSMarc-André Lureau static gboolean cadence_uart_xmit(void *do_not_use, GIOCondition cond,
30238acd64bSPeter Crosthwaite void *opaque)
30338acd64bSPeter Crosthwaite {
304e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
30538acd64bSPeter Crosthwaite int ret;
30638acd64bSPeter Crosthwaite
30738acd64bSPeter Crosthwaite /* instant drain the fifo when there's no back-end */
30830650701SAnton Nefedov if (!qemu_chr_fe_backend_connected(&s->chr)) {
30938acd64bSPeter Crosthwaite s->tx_count = 0;
31053c7c924SPhilippe Mathieu-Daudé return G_SOURCE_REMOVE;
31138acd64bSPeter Crosthwaite }
31238acd64bSPeter Crosthwaite
31338acd64bSPeter Crosthwaite if (!s->tx_count) {
31453c7c924SPhilippe Mathieu-Daudé return G_SOURCE_REMOVE;
31538acd64bSPeter Crosthwaite }
31638acd64bSPeter Crosthwaite
3175345fdb4SMarc-André Lureau ret = qemu_chr_fe_write(&s->chr, s->tx_fifo, s->tx_count);
318f6cf4193SAlistair Francis
319f6cf4193SAlistair Francis if (ret >= 0) {
32038acd64bSPeter Crosthwaite s->tx_count -= ret;
32138acd64bSPeter Crosthwaite memmove(s->tx_fifo, s->tx_fifo + ret, s->tx_count);
322f6cf4193SAlistair Francis }
32338acd64bSPeter Crosthwaite
32438acd64bSPeter Crosthwaite if (s->tx_count) {
3255345fdb4SMarc-André Lureau guint r = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP,
326e02bc6deSRoger Pau Monne cadence_uart_xmit, s);
3276f1de6b7SPaolo Bonzini if (!r) {
3286f1de6b7SPaolo Bonzini s->tx_count = 0;
32953c7c924SPhilippe Mathieu-Daudé return G_SOURCE_REMOVE;
3306f1de6b7SPaolo Bonzini }
33138acd64bSPeter Crosthwaite }
33238acd64bSPeter Crosthwaite
33338acd64bSPeter Crosthwaite uart_update_status(s);
33453c7c924SPhilippe Mathieu-Daudé return G_SOURCE_REMOVE;
33538acd64bSPeter Crosthwaite }
33638acd64bSPeter Crosthwaite
uart_write_tx_fifo(CadenceUARTState * s,const uint8_t * buf,int size)337e86da3cbSPeter Crosthwaite static void uart_write_tx_fifo(CadenceUARTState *s, const uint8_t *buf,
338e86da3cbSPeter Crosthwaite int size)
33949ab747fSPaolo Bonzini {
34049ab747fSPaolo Bonzini if ((s->r[R_CR] & UART_CR_TX_DIS) || !(s->r[R_CR] & UART_CR_TX_EN)) {
34149ab747fSPaolo Bonzini return;
34249ab747fSPaolo Bonzini }
34349ab747fSPaolo Bonzini
344e86da3cbSPeter Crosthwaite if (size > CADENCE_UART_TX_FIFO_SIZE - s->tx_count) {
345e86da3cbSPeter Crosthwaite size = CADENCE_UART_TX_FIFO_SIZE - s->tx_count;
34686baecc3SPeter Crosthwaite /*
34786baecc3SPeter Crosthwaite * This can only be a guest error via a bad tx fifo register push,
34886baecc3SPeter Crosthwaite * as can_receive() should stop remote loop and echo modes ever getting
34986baecc3SPeter Crosthwaite * us to here.
35086baecc3SPeter Crosthwaite */
35186baecc3SPeter Crosthwaite qemu_log_mask(LOG_GUEST_ERROR, "cadence_uart: TxFIFO overflow");
35286baecc3SPeter Crosthwaite s->r[R_CISR] |= UART_INTR_ROVR;
35386baecc3SPeter Crosthwaite }
35486baecc3SPeter Crosthwaite
35586baecc3SPeter Crosthwaite memcpy(s->tx_fifo + s->tx_count, buf, size);
35686baecc3SPeter Crosthwaite s->tx_count += size;
35786baecc3SPeter Crosthwaite
35838acd64bSPeter Crosthwaite cadence_uart_xmit(NULL, G_IO_OUT, s);
35949ab747fSPaolo Bonzini }
36049ab747fSPaolo Bonzini
uart_receive(void * opaque,const uint8_t * buf,int size)36149ab747fSPaolo Bonzini static void uart_receive(void *opaque, const uint8_t *buf, int size)
36249ab747fSPaolo Bonzini {
363e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
36449ab747fSPaolo Bonzini uint32_t ch_mode = s->r[R_MR] & UART_MR_CHMODE;
36549ab747fSPaolo Bonzini
36649ab747fSPaolo Bonzini if (ch_mode == NORMAL_MODE || ch_mode == ECHO_MODE) {
36749ab747fSPaolo Bonzini uart_write_rx_fifo(opaque, buf, size);
36849ab747fSPaolo Bonzini }
36949ab747fSPaolo Bonzini if (ch_mode == REMOTE_LOOPBACK || ch_mode == ECHO_MODE) {
37049ab747fSPaolo Bonzini uart_write_tx_fifo(s, buf, size);
37149ab747fSPaolo Bonzini }
37249ab747fSPaolo Bonzini }
37349ab747fSPaolo Bonzini
uart_event(void * opaque,QEMUChrEvent event)374083b266fSPhilippe Mathieu-Daudé static void uart_event(void *opaque, QEMUChrEvent event)
37549ab747fSPaolo Bonzini {
376e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
37749ab747fSPaolo Bonzini uint8_t buf = '\0';
37849ab747fSPaolo Bonzini
379b636db30SDamien Hedde /* ignore characters when unclocked or in reset */
380b636db30SDamien Hedde if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) {
38147c305f6SBin Meng qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n",
38247c305f6SBin Meng __func__);
383b636db30SDamien Hedde return;
384b636db30SDamien Hedde }
385b636db30SDamien Hedde
38649ab747fSPaolo Bonzini if (event == CHR_EVENT_BREAK) {
38749ab747fSPaolo Bonzini uart_write_rx_fifo(opaque, &buf, 1);
38849ab747fSPaolo Bonzini }
38949ab747fSPaolo Bonzini
39049ab747fSPaolo Bonzini uart_update_status(s);
39149ab747fSPaolo Bonzini }
39249ab747fSPaolo Bonzini
uart_read_rx_fifo(CadenceUARTState * s,uint32_t * c)393e86da3cbSPeter Crosthwaite static void uart_read_rx_fifo(CadenceUARTState *s, uint32_t *c)
39449ab747fSPaolo Bonzini {
39549ab747fSPaolo Bonzini if ((s->r[R_CR] & UART_CR_RX_DIS) || !(s->r[R_CR] & UART_CR_RX_EN)) {
39649ab747fSPaolo Bonzini return;
39749ab747fSPaolo Bonzini }
39849ab747fSPaolo Bonzini
39949ab747fSPaolo Bonzini if (s->rx_count) {
400e86da3cbSPeter Crosthwaite uint32_t rx_rpos = (CADENCE_UART_RX_FIFO_SIZE + s->rx_wpos -
401e86da3cbSPeter Crosthwaite s->rx_count) % CADENCE_UART_RX_FIFO_SIZE;
4021e77c91eSPeter Crosthwaite *c = s->rx_fifo[rx_rpos];
40349ab747fSPaolo Bonzini s->rx_count--;
40449ab747fSPaolo Bonzini
4055345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr);
40649ab747fSPaolo Bonzini } else {
40749ab747fSPaolo Bonzini *c = 0;
40849ab747fSPaolo Bonzini }
40949ab747fSPaolo Bonzini
41049ab747fSPaolo Bonzini uart_update_status(s);
41149ab747fSPaolo Bonzini }
41249ab747fSPaolo Bonzini
uart_write(void * opaque,hwaddr offset,uint64_t value,unsigned size,MemTxAttrs attrs)4137956a8f5SBin Meng static MemTxResult uart_write(void *opaque, hwaddr offset,
4147956a8f5SBin Meng uint64_t value, unsigned size, MemTxAttrs attrs)
41549ab747fSPaolo Bonzini {
416e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
41749ab747fSPaolo Bonzini
4189834ecaaSBin Meng /* ignore access when unclocked or in reset */
4199834ecaaSBin Meng if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) {
42047c305f6SBin Meng qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n",
42147c305f6SBin Meng __func__);
4229834ecaaSBin Meng return MEMTX_ERROR;
4239834ecaaSBin Meng }
4249834ecaaSBin Meng
42549ab747fSPaolo Bonzini DB_PRINT(" offset:%x data:%08x\n", (unsigned)offset, (unsigned)value);
42649ab747fSPaolo Bonzini offset >>= 2;
4275eb0b194SMichael S. Tsirkin if (offset >= CADENCE_UART_R_MAX) {
4287956a8f5SBin Meng return MEMTX_DECODE_ERROR;
4295eb0b194SMichael S. Tsirkin }
43049ab747fSPaolo Bonzini switch (offset) {
43149ab747fSPaolo Bonzini case R_IER: /* ier (wts imr) */
43249ab747fSPaolo Bonzini s->r[R_IMR] |= value;
43349ab747fSPaolo Bonzini break;
43449ab747fSPaolo Bonzini case R_IDR: /* idr (wtc imr) */
43549ab747fSPaolo Bonzini s->r[R_IMR] &= ~value;
43649ab747fSPaolo Bonzini break;
43749ab747fSPaolo Bonzini case R_IMR: /* imr (read only) */
43849ab747fSPaolo Bonzini break;
43949ab747fSPaolo Bonzini case R_CISR: /* cisr (wtc) */
44049ab747fSPaolo Bonzini s->r[R_CISR] &= ~value;
44149ab747fSPaolo Bonzini break;
44249ab747fSPaolo Bonzini case R_TX_RX: /* UARTDR */
44349ab747fSPaolo Bonzini switch (s->r[R_MR] & UART_MR_CHMODE) {
44449ab747fSPaolo Bonzini case NORMAL_MODE:
44549ab747fSPaolo Bonzini uart_write_tx_fifo(s, (uint8_t *) &value, 1);
44649ab747fSPaolo Bonzini break;
44749ab747fSPaolo Bonzini case LOCAL_LOOPBACK:
44849ab747fSPaolo Bonzini uart_write_rx_fifo(opaque, (uint8_t *) &value, 1);
44949ab747fSPaolo Bonzini break;
45049ab747fSPaolo Bonzini }
45149ab747fSPaolo Bonzini break;
4526e29651cSPrasad J Pandit case R_BRGR: /* Baud rate generator */
4530c88f937SPeter Maydell value &= 0xffff;
4546e29651cSPrasad J Pandit if (value >= 0x01) {
4550c88f937SPeter Maydell s->r[offset] = value;
4566e29651cSPrasad J Pandit }
4576e29651cSPrasad J Pandit break;
4586e29651cSPrasad J Pandit case R_BDIV: /* Baud rate divider */
4590c88f937SPeter Maydell value &= 0xff;
4606e29651cSPrasad J Pandit if (value >= 0x04) {
4610c88f937SPeter Maydell s->r[offset] = value;
4626e29651cSPrasad J Pandit }
4636e29651cSPrasad J Pandit break;
46449ab747fSPaolo Bonzini default:
46549ab747fSPaolo Bonzini s->r[offset] = value;
46649ab747fSPaolo Bonzini }
46749ab747fSPaolo Bonzini
46849ab747fSPaolo Bonzini switch (offset) {
46949ab747fSPaolo Bonzini case R_CR:
47049ab747fSPaolo Bonzini uart_ctrl_update(s);
47149ab747fSPaolo Bonzini break;
47249ab747fSPaolo Bonzini case R_MR:
47349ab747fSPaolo Bonzini uart_parameters_setup(s);
47449ab747fSPaolo Bonzini break;
47549ab747fSPaolo Bonzini }
476589bfb68SPeter Crosthwaite uart_update_status(s);
4777956a8f5SBin Meng
4787956a8f5SBin Meng return MEMTX_OK;
47949ab747fSPaolo Bonzini }
48049ab747fSPaolo Bonzini
uart_read(void * opaque,hwaddr offset,uint64_t * value,unsigned size,MemTxAttrs attrs)4817956a8f5SBin Meng static MemTxResult uart_read(void *opaque, hwaddr offset,
4827956a8f5SBin Meng uint64_t *value, unsigned size, MemTxAttrs attrs)
48349ab747fSPaolo Bonzini {
484e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
48549ab747fSPaolo Bonzini uint32_t c = 0;
48649ab747fSPaolo Bonzini
4879834ecaaSBin Meng /* ignore access when unclocked or in reset */
4889834ecaaSBin Meng if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) {
48947c305f6SBin Meng qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n",
49047c305f6SBin Meng __func__);
4919834ecaaSBin Meng return MEMTX_ERROR;
4929834ecaaSBin Meng }
4939834ecaaSBin Meng
49449ab747fSPaolo Bonzini offset >>= 2;
495e86da3cbSPeter Crosthwaite if (offset >= CADENCE_UART_R_MAX) {
4967956a8f5SBin Meng return MEMTX_DECODE_ERROR;
4977956a8f5SBin Meng }
4987956a8f5SBin Meng if (offset == R_TX_RX) {
49949ab747fSPaolo Bonzini uart_read_rx_fifo(s, &c);
50049ab747fSPaolo Bonzini } else {
50149ab747fSPaolo Bonzini c = s->r[offset];
50249ab747fSPaolo Bonzini }
50349ab747fSPaolo Bonzini
50449ab747fSPaolo Bonzini DB_PRINT(" offset:%x data:%08x\n", (unsigned)(offset << 2), (unsigned)c);
5057956a8f5SBin Meng *value = c;
5067956a8f5SBin Meng return MEMTX_OK;
50749ab747fSPaolo Bonzini }
50849ab747fSPaolo Bonzini
50949ab747fSPaolo Bonzini static const MemoryRegionOps uart_ops = {
5107956a8f5SBin Meng .read_with_attrs = uart_read,
5117956a8f5SBin Meng .write_with_attrs = uart_write,
51249ab747fSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
51349ab747fSPaolo Bonzini };
51449ab747fSPaolo Bonzini
cadence_uart_reset_init(Object * obj,ResetType type)515b636db30SDamien Hedde static void cadence_uart_reset_init(Object *obj, ResetType type)
51649ab747fSPaolo Bonzini {
517b636db30SDamien Hedde CadenceUARTState *s = CADENCE_UART(obj);
518823dd487SPeter Crosthwaite
51949ab747fSPaolo Bonzini s->r[R_CR] = 0x00000128;
52049ab747fSPaolo Bonzini s->r[R_IMR] = 0;
52149ab747fSPaolo Bonzini s->r[R_CISR] = 0;
52249ab747fSPaolo Bonzini s->r[R_RTRIG] = 0x00000020;
523d1df5cf3SPrasad J Pandit s->r[R_BRGR] = 0x0000028B;
524d1df5cf3SPrasad J Pandit s->r[R_BDIV] = 0x0000000F;
52549ab747fSPaolo Bonzini s->r[R_TTRIG] = 0x00000020;
526b636db30SDamien Hedde }
527b636db30SDamien Hedde
cadence_uart_reset_hold(Object * obj,ResetType type)528*ad80e367SPeter Maydell static void cadence_uart_reset_hold(Object *obj, ResetType type)
529b636db30SDamien Hedde {
530b636db30SDamien Hedde CadenceUARTState *s = CADENCE_UART(obj);
53149ab747fSPaolo Bonzini
53249ab747fSPaolo Bonzini uart_rx_reset(s);
53349ab747fSPaolo Bonzini uart_tx_reset(s);
53449ab747fSPaolo Bonzini
535676f4c09SPeter Crosthwaite uart_update_status(s);
53649ab747fSPaolo Bonzini }
53749ab747fSPaolo Bonzini
cadence_uart_realize(DeviceState * dev,Error ** errp)53896f20926SAlistair Francis static void cadence_uart_realize(DeviceState *dev, Error **errp)
53949ab747fSPaolo Bonzini {
540e86da3cbSPeter Crosthwaite CadenceUARTState *s = CADENCE_UART(dev);
54149ab747fSPaolo Bonzini
542bc72ad67SAlex Bligh s->fifo_trigger_handle = timer_new_ns(QEMU_CLOCK_VIRTUAL,
54396f20926SAlistair Francis fifo_trigger_update, s);
54449ab747fSPaolo Bonzini
5455345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, uart_can_receive, uart_receive,
54681517ba3SAnton Nefedov uart_event, NULL, s, NULL, true);
54749ab747fSPaolo Bonzini }
54849ab747fSPaolo Bonzini
cadence_uart_refclk_update(void * opaque,ClockEvent event)5495ee0abedSPeter Maydell static void cadence_uart_refclk_update(void *opaque, ClockEvent event)
550b636db30SDamien Hedde {
551b636db30SDamien Hedde CadenceUARTState *s = opaque;
552b636db30SDamien Hedde
553b636db30SDamien Hedde /* recompute uart's speed on clock change */
554b636db30SDamien Hedde uart_parameters_setup(s);
555b636db30SDamien Hedde }
556b636db30SDamien Hedde
cadence_uart_init(Object * obj)55796f20926SAlistair Francis static void cadence_uart_init(Object *obj)
55896f20926SAlistair Francis {
55996f20926SAlistair Francis SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
560e86da3cbSPeter Crosthwaite CadenceUARTState *s = CADENCE_UART(obj);
56196f20926SAlistair Francis
56296f20926SAlistair Francis memory_region_init_io(&s->iomem, obj, &uart_ops, s, "uart", 0x1000);
56396f20926SAlistair Francis sysbus_init_mmio(sbd, &s->iomem);
56496f20926SAlistair Francis sysbus_init_irq(sbd, &s->irq);
56596f20926SAlistair Francis
566b636db30SDamien Hedde s->refclk = qdev_init_clock_in(DEVICE(obj), "refclk",
5675ee0abedSPeter Maydell cadence_uart_refclk_update, s, ClockUpdate);
568b636db30SDamien Hedde /* initialize the frequency in case the clock remains unconnected */
569b636db30SDamien Hedde clock_set_hz(s->refclk, UART_DEFAULT_REF_CLK);
570b636db30SDamien Hedde
57173bcb24dSRutuja Shah s->char_tx_time = (NANOSECONDS_PER_SECOND / 9600) * 10;
57249ab747fSPaolo Bonzini }
57349ab747fSPaolo Bonzini
cadence_uart_pre_load(void * opaque)574b636db30SDamien Hedde static int cadence_uart_pre_load(void *opaque)
575b636db30SDamien Hedde {
576b636db30SDamien Hedde CadenceUARTState *s = opaque;
577b636db30SDamien Hedde
5789b4b4e51SMichael Tokarev /* the frequency will be overridden if the refclk field is present */
579b636db30SDamien Hedde clock_set_hz(s->refclk, UART_DEFAULT_REF_CLK);
580b636db30SDamien Hedde return 0;
581b636db30SDamien Hedde }
582b636db30SDamien Hedde
cadence_uart_post_load(void * opaque,int version_id)58349ab747fSPaolo Bonzini static int cadence_uart_post_load(void *opaque, int version_id)
58449ab747fSPaolo Bonzini {
585e86da3cbSPeter Crosthwaite CadenceUARTState *s = opaque;
58649ab747fSPaolo Bonzini
587450aaae8SAlistair Francis /* Ensure these two aren't invalid numbers */
588450aaae8SAlistair Francis if (s->r[R_BRGR] < 1 || s->r[R_BRGR] & ~0xFFFF ||
589450aaae8SAlistair Francis s->r[R_BDIV] <= 3 || s->r[R_BDIV] & ~0xFF) {
590450aaae8SAlistair Francis /* Value is invalid, abort */
591450aaae8SAlistair Francis return 1;
592450aaae8SAlistair Francis }
593450aaae8SAlistair Francis
59449ab747fSPaolo Bonzini uart_parameters_setup(s);
59549ab747fSPaolo Bonzini uart_update_status(s);
59649ab747fSPaolo Bonzini return 0;
59749ab747fSPaolo Bonzini }
59849ab747fSPaolo Bonzini
59949ab747fSPaolo Bonzini static const VMStateDescription vmstate_cadence_uart = {
60049ab747fSPaolo Bonzini .name = "cadence_uart",
601b636db30SDamien Hedde .version_id = 3,
6022152e08aSPeter Crosthwaite .minimum_version_id = 2,
603b636db30SDamien Hedde .pre_load = cadence_uart_pre_load,
60449ab747fSPaolo Bonzini .post_load = cadence_uart_post_load,
6052f6cab05SRichard Henderson .fields = (const VMStateField[]) {
606e86da3cbSPeter Crosthwaite VMSTATE_UINT32_ARRAY(r, CadenceUARTState, CADENCE_UART_R_MAX),
607e86da3cbSPeter Crosthwaite VMSTATE_UINT8_ARRAY(rx_fifo, CadenceUARTState,
608e86da3cbSPeter Crosthwaite CADENCE_UART_RX_FIFO_SIZE),
609e86da3cbSPeter Crosthwaite VMSTATE_UINT8_ARRAY(tx_fifo, CadenceUARTState,
610e86da3cbSPeter Crosthwaite CADENCE_UART_TX_FIFO_SIZE),
611e86da3cbSPeter Crosthwaite VMSTATE_UINT32(rx_count, CadenceUARTState),
612e86da3cbSPeter Crosthwaite VMSTATE_UINT32(tx_count, CadenceUARTState),
613e86da3cbSPeter Crosthwaite VMSTATE_UINT32(rx_wpos, CadenceUARTState),
614e86da3cbSPeter Crosthwaite VMSTATE_TIMER_PTR(fifo_trigger_handle, CadenceUARTState),
615b636db30SDamien Hedde VMSTATE_CLOCK_V(refclk, CadenceUARTState, 3),
61649ab747fSPaolo Bonzini VMSTATE_END_OF_LIST()
617b636db30SDamien Hedde },
61849ab747fSPaolo Bonzini };
61949ab747fSPaolo Bonzini
6204be12ea0Sxiaoqiang zhao static Property cadence_uart_properties[] = {
6214be12ea0Sxiaoqiang zhao DEFINE_PROP_CHR("chardev", CadenceUARTState, chr),
6224be12ea0Sxiaoqiang zhao DEFINE_PROP_END_OF_LIST(),
6234be12ea0Sxiaoqiang zhao };
6244be12ea0Sxiaoqiang zhao
cadence_uart_class_init(ObjectClass * klass,void * data)62549ab747fSPaolo Bonzini static void cadence_uart_class_init(ObjectClass *klass, void *data)
62649ab747fSPaolo Bonzini {
62749ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
628b636db30SDamien Hedde ResettableClass *rc = RESETTABLE_CLASS(klass);
62949ab747fSPaolo Bonzini
63096f20926SAlistair Francis dc->realize = cadence_uart_realize;
63149ab747fSPaolo Bonzini dc->vmsd = &vmstate_cadence_uart;
632b636db30SDamien Hedde rc->phases.enter = cadence_uart_reset_init;
633b636db30SDamien Hedde rc->phases.hold = cadence_uart_reset_hold;
6344f67d30bSMarc-André Lureau device_class_set_props(dc, cadence_uart_properties);
63549ab747fSPaolo Bonzini }
63649ab747fSPaolo Bonzini
63749ab747fSPaolo Bonzini static const TypeInfo cadence_uart_info = {
638534f6ff9SAndreas Färber .name = TYPE_CADENCE_UART,
63949ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
640e86da3cbSPeter Crosthwaite .instance_size = sizeof(CadenceUARTState),
64196f20926SAlistair Francis .instance_init = cadence_uart_init,
64249ab747fSPaolo Bonzini .class_init = cadence_uart_class_init,
64349ab747fSPaolo Bonzini };
64449ab747fSPaolo Bonzini
cadence_uart_register_types(void)64549ab747fSPaolo Bonzini static void cadence_uart_register_types(void)
64649ab747fSPaolo Bonzini {
64749ab747fSPaolo Bonzini type_register_static(&cadence_uart_info);
64849ab747fSPaolo Bonzini }
64949ab747fSPaolo Bonzini
65049ab747fSPaolo Bonzini type_init(cadence_uart_register_types)
651