xref: /openbmc/qemu/hw/audio/intel-hda-defs.h (revision c5ea91da443b458352c1b629b490ee6631775cb4)
147b43a1fSPaolo Bonzini #ifndef HW_INTEL_HDA_DEFS_H
247b43a1fSPaolo Bonzini #define HW_INTEL_HDA_DEFS_H
347b43a1fSPaolo Bonzini 
447b43a1fSPaolo Bonzini /* qemu */
547b43a1fSPaolo Bonzini #define HDA_BUFFER_SIZE 256
647b43a1fSPaolo Bonzini 
747b43a1fSPaolo Bonzini /* --------------------------------------------------------------------- */
847b43a1fSPaolo Bonzini /* from linux/sound/pci/hda/hda_intel.c                                  */
947b43a1fSPaolo Bonzini 
1047b43a1fSPaolo Bonzini /*
1147b43a1fSPaolo Bonzini  * registers
1247b43a1fSPaolo Bonzini  */
1347b43a1fSPaolo Bonzini #define ICH6_REG_GCAP			0x00
1447b43a1fSPaolo Bonzini #define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
1547b43a1fSPaolo Bonzini #define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
1647b43a1fSPaolo Bonzini #define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
1747b43a1fSPaolo Bonzini #define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
1847b43a1fSPaolo Bonzini #define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
1947b43a1fSPaolo Bonzini #define ICH6_REG_VMIN			0x02
2047b43a1fSPaolo Bonzini #define ICH6_REG_VMAJ			0x03
2147b43a1fSPaolo Bonzini #define ICH6_REG_OUTPAY			0x04
2247b43a1fSPaolo Bonzini #define ICH6_REG_INPAY			0x06
2347b43a1fSPaolo Bonzini #define ICH6_REG_GCTL			0x08
2447b43a1fSPaolo Bonzini #define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
2547b43a1fSPaolo Bonzini #define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
2647b43a1fSPaolo Bonzini #define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
2747b43a1fSPaolo Bonzini #define ICH6_REG_WAKEEN			0x0c
2847b43a1fSPaolo Bonzini #define ICH6_REG_STATESTS		0x0e
2947b43a1fSPaolo Bonzini #define ICH6_REG_GSTS			0x10
3047b43a1fSPaolo Bonzini #define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
3147b43a1fSPaolo Bonzini #define ICH6_REG_INTCTL			0x20
3247b43a1fSPaolo Bonzini #define ICH6_REG_INTSTS			0x24
3347b43a1fSPaolo Bonzini #define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
3447b43a1fSPaolo Bonzini #define ICH6_REG_SYNC			0x34
3547b43a1fSPaolo Bonzini #define ICH6_REG_CORBLBASE		0x40
3647b43a1fSPaolo Bonzini #define ICH6_REG_CORBUBASE		0x44
3747b43a1fSPaolo Bonzini #define ICH6_REG_CORBWP			0x48
3847b43a1fSPaolo Bonzini #define ICH6_REG_CORBRP			0x4a
3947b43a1fSPaolo Bonzini #define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
4047b43a1fSPaolo Bonzini #define ICH6_REG_CORBCTL		0x4c
4147b43a1fSPaolo Bonzini #define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
4247b43a1fSPaolo Bonzini #define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
4347b43a1fSPaolo Bonzini #define ICH6_REG_CORBSTS		0x4d
4447b43a1fSPaolo Bonzini #define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
4547b43a1fSPaolo Bonzini #define ICH6_REG_CORBSIZE		0x4e
4647b43a1fSPaolo Bonzini 
4747b43a1fSPaolo Bonzini #define ICH6_REG_RIRBLBASE		0x50
4847b43a1fSPaolo Bonzini #define ICH6_REG_RIRBUBASE		0x54
4947b43a1fSPaolo Bonzini #define ICH6_REG_RIRBWP			0x58
5047b43a1fSPaolo Bonzini #define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
5147b43a1fSPaolo Bonzini #define ICH6_REG_RINTCNT		0x5a
5247b43a1fSPaolo Bonzini #define ICH6_REG_RIRBCTL		0x5c
5347b43a1fSPaolo Bonzini #define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
5447b43a1fSPaolo Bonzini #define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
5547b43a1fSPaolo Bonzini #define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
5647b43a1fSPaolo Bonzini #define ICH6_REG_RIRBSTS		0x5d
5747b43a1fSPaolo Bonzini #define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
5847b43a1fSPaolo Bonzini #define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
5947b43a1fSPaolo Bonzini #define ICH6_REG_RIRBSIZE		0x5e
6047b43a1fSPaolo Bonzini 
6147b43a1fSPaolo Bonzini #define ICH6_REG_IC			0x60
6247b43a1fSPaolo Bonzini #define ICH6_REG_IR			0x64
6347b43a1fSPaolo Bonzini #define ICH6_REG_IRS			0x68
6447b43a1fSPaolo Bonzini #define   ICH6_IRS_VALID	(1<<1)
6547b43a1fSPaolo Bonzini #define   ICH6_IRS_BUSY		(1<<0)
6647b43a1fSPaolo Bonzini 
6747b43a1fSPaolo Bonzini #define ICH6_REG_DPLBASE		0x70
6847b43a1fSPaolo Bonzini #define ICH6_REG_DPUBASE		0x74
6947b43a1fSPaolo Bonzini #define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */
7047b43a1fSPaolo Bonzini 
7147b43a1fSPaolo Bonzini /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
7247b43a1fSPaolo Bonzini enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
7347b43a1fSPaolo Bonzini 
7447b43a1fSPaolo Bonzini /* stream register offsets from stream base */
7547b43a1fSPaolo Bonzini #define ICH6_REG_SD_CTL			0x00
7647b43a1fSPaolo Bonzini #define ICH6_REG_SD_STS			0x03
7747b43a1fSPaolo Bonzini #define ICH6_REG_SD_LPIB		0x04
7847b43a1fSPaolo Bonzini #define ICH6_REG_SD_CBL			0x08
7947b43a1fSPaolo Bonzini #define ICH6_REG_SD_LVI			0x0c
8047b43a1fSPaolo Bonzini #define ICH6_REG_SD_FIFOW		0x0e
8147b43a1fSPaolo Bonzini #define ICH6_REG_SD_FIFOSIZE		0x10
8247b43a1fSPaolo Bonzini #define ICH6_REG_SD_FORMAT		0x12
8347b43a1fSPaolo Bonzini #define ICH6_REG_SD_BDLPL		0x18
8447b43a1fSPaolo Bonzini #define ICH6_REG_SD_BDLPU		0x1c
8547b43a1fSPaolo Bonzini 
8647b43a1fSPaolo Bonzini /* PCI space */
8747b43a1fSPaolo Bonzini #define ICH6_PCIREG_TCSEL	0x44
8847b43a1fSPaolo Bonzini 
8947b43a1fSPaolo Bonzini /*
9047b43a1fSPaolo Bonzini  * other constants
9147b43a1fSPaolo Bonzini  */
9247b43a1fSPaolo Bonzini 
9347b43a1fSPaolo Bonzini /* max number of SDs */
9447b43a1fSPaolo Bonzini /* ICH, ATI and VIA have 4 playback and 4 capture */
9547b43a1fSPaolo Bonzini #define ICH6_NUM_CAPTURE	4
9647b43a1fSPaolo Bonzini #define ICH6_NUM_PLAYBACK	4
9747b43a1fSPaolo Bonzini 
9847b43a1fSPaolo Bonzini /* ULI has 6 playback and 5 capture */
9947b43a1fSPaolo Bonzini #define ULI_NUM_CAPTURE		5
10047b43a1fSPaolo Bonzini #define ULI_NUM_PLAYBACK	6
10147b43a1fSPaolo Bonzini 
10247b43a1fSPaolo Bonzini /* ATI HDMI has 1 playback and 0 capture */
10347b43a1fSPaolo Bonzini #define ATIHDMI_NUM_CAPTURE	0
10447b43a1fSPaolo Bonzini #define ATIHDMI_NUM_PLAYBACK	1
10547b43a1fSPaolo Bonzini 
10647b43a1fSPaolo Bonzini /* TERA has 4 playback and 3 capture */
10747b43a1fSPaolo Bonzini #define TERA_NUM_CAPTURE	3
10847b43a1fSPaolo Bonzini #define TERA_NUM_PLAYBACK	4
10947b43a1fSPaolo Bonzini 
11047b43a1fSPaolo Bonzini /* this number is statically defined for simplicity */
11147b43a1fSPaolo Bonzini #define MAX_AZX_DEV		16
11247b43a1fSPaolo Bonzini 
11347b43a1fSPaolo Bonzini /* max number of fragments - we may use more if allocating more pages for BDL */
11447b43a1fSPaolo Bonzini #define BDL_SIZE		4096
11547b43a1fSPaolo Bonzini #define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
11647b43a1fSPaolo Bonzini #define AZX_MAX_FRAG		32
11747b43a1fSPaolo Bonzini /* max buffer size - no h/w limit, you can increase as you like */
11847b43a1fSPaolo Bonzini #define AZX_MAX_BUF_SIZE	(1024*1024*1024)
11947b43a1fSPaolo Bonzini 
12047b43a1fSPaolo Bonzini /* RIRB int mask: overrun[2], response[0] */
12147b43a1fSPaolo Bonzini #define RIRB_INT_RESPONSE	0x01
12247b43a1fSPaolo Bonzini #define RIRB_INT_OVERRUN	0x04
12347b43a1fSPaolo Bonzini #define RIRB_INT_MASK		0x05
12447b43a1fSPaolo Bonzini 
12547b43a1fSPaolo Bonzini /* STATESTS int mask: S3,SD2,SD1,SD0 */
12647b43a1fSPaolo Bonzini #define AZX_MAX_CODECS		8
12747b43a1fSPaolo Bonzini #define AZX_DEFAULT_CODECS	4
12847b43a1fSPaolo Bonzini #define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
12947b43a1fSPaolo Bonzini 
13047b43a1fSPaolo Bonzini /* SD_CTL bits */
13147b43a1fSPaolo Bonzini #define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
13247b43a1fSPaolo Bonzini #define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
13347b43a1fSPaolo Bonzini #define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
13447b43a1fSPaolo Bonzini #define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
13547b43a1fSPaolo Bonzini #define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
13647b43a1fSPaolo Bonzini #define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
13747b43a1fSPaolo Bonzini #define SD_CTL_STREAM_TAG_SHIFT	20
13847b43a1fSPaolo Bonzini 
13947b43a1fSPaolo Bonzini /* SD_CTL and SD_STS */
14047b43a1fSPaolo Bonzini #define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
14147b43a1fSPaolo Bonzini #define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
14247b43a1fSPaolo Bonzini #define SD_INT_COMPLETE		0x04	/* completion interrupt */
14347b43a1fSPaolo Bonzini #define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
14447b43a1fSPaolo Bonzini 				 SD_INT_COMPLETE)
14547b43a1fSPaolo Bonzini 
14647b43a1fSPaolo Bonzini /* SD_STS */
14747b43a1fSPaolo Bonzini #define SD_STS_FIFO_READY	0x20	/* FIFO ready */
14847b43a1fSPaolo Bonzini 
14947b43a1fSPaolo Bonzini /* INTCTL and INTSTS */
15047b43a1fSPaolo Bonzini #define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
15147b43a1fSPaolo Bonzini #define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
15247b43a1fSPaolo Bonzini #define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
15347b43a1fSPaolo Bonzini 
15447b43a1fSPaolo Bonzini /* below are so far hardcoded - should read registers in future */
15547b43a1fSPaolo Bonzini #define ICH6_MAX_CORB_ENTRIES	256
15647b43a1fSPaolo Bonzini #define ICH6_MAX_RIRB_ENTRIES	256
15747b43a1fSPaolo Bonzini 
15847b43a1fSPaolo Bonzini /* position fix mode */
15947b43a1fSPaolo Bonzini enum {
16047b43a1fSPaolo Bonzini 	POS_FIX_AUTO,
16147b43a1fSPaolo Bonzini 	POS_FIX_LPIB,
16247b43a1fSPaolo Bonzini 	POS_FIX_POSBUF,
16347b43a1fSPaolo Bonzini };
16447b43a1fSPaolo Bonzini 
16547b43a1fSPaolo Bonzini /* Defines for ATI HD Audio support in SB450 south bridge */
16647b43a1fSPaolo Bonzini #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
16747b43a1fSPaolo Bonzini #define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02
16847b43a1fSPaolo Bonzini 
16947b43a1fSPaolo Bonzini /* Defines for Nvidia HDA support */
17047b43a1fSPaolo Bonzini #define NVIDIA_HDA_TRANSREG_ADDR      0x4e
17147b43a1fSPaolo Bonzini #define NVIDIA_HDA_ENABLE_COHBITS     0x0f
17247b43a1fSPaolo Bonzini #define NVIDIA_HDA_ISTRM_COH          0x4d
17347b43a1fSPaolo Bonzini #define NVIDIA_HDA_OSTRM_COH          0x4c
17447b43a1fSPaolo Bonzini #define NVIDIA_HDA_ENABLE_COHBIT      0x01
17547b43a1fSPaolo Bonzini 
17647b43a1fSPaolo Bonzini /* Defines for Intel SCH HDA snoop control */
17747b43a1fSPaolo Bonzini #define INTEL_SCH_HDA_DEVC      0x78
17847b43a1fSPaolo Bonzini #define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)
17947b43a1fSPaolo Bonzini 
18047b43a1fSPaolo Bonzini /* Define IN stream 0 FIFO size offset in VIA controller */
18147b43a1fSPaolo Bonzini #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
18247b43a1fSPaolo Bonzini /* Define VIA HD Audio Device ID*/
18347b43a1fSPaolo Bonzini #define VIA_HDAC_DEVICE_ID		0x3288
18447b43a1fSPaolo Bonzini 
18547b43a1fSPaolo Bonzini /* HD Audio class code */
18647b43a1fSPaolo Bonzini #define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
18747b43a1fSPaolo Bonzini 
18847b43a1fSPaolo Bonzini /* --------------------------------------------------------------------- */
18947b43a1fSPaolo Bonzini /* from linux/sound/pci/hda/hda_codec.h                                  */
19047b43a1fSPaolo Bonzini 
19147b43a1fSPaolo Bonzini /*
19247b43a1fSPaolo Bonzini  * nodes
19347b43a1fSPaolo Bonzini  */
19447b43a1fSPaolo Bonzini #define	AC_NODE_ROOT		0x00
19547b43a1fSPaolo Bonzini 
19647b43a1fSPaolo Bonzini /*
19747b43a1fSPaolo Bonzini  * function group types
19847b43a1fSPaolo Bonzini  */
19947b43a1fSPaolo Bonzini enum {
20047b43a1fSPaolo Bonzini 	AC_GRP_AUDIO_FUNCTION = 0x01,
20147b43a1fSPaolo Bonzini 	AC_GRP_MODEM_FUNCTION = 0x02,
20247b43a1fSPaolo Bonzini };
20347b43a1fSPaolo Bonzini 
20447b43a1fSPaolo Bonzini /*
20547b43a1fSPaolo Bonzini  * widget types
20647b43a1fSPaolo Bonzini  */
20747b43a1fSPaolo Bonzini enum {
20847b43a1fSPaolo Bonzini 	AC_WID_AUD_OUT,		/* Audio Out */
20947b43a1fSPaolo Bonzini 	AC_WID_AUD_IN,		/* Audio In */
21047b43a1fSPaolo Bonzini 	AC_WID_AUD_MIX,		/* Audio Mixer */
21147b43a1fSPaolo Bonzini 	AC_WID_AUD_SEL,		/* Audio Selector */
21247b43a1fSPaolo Bonzini 	AC_WID_PIN,		/* Pin Complex */
21347b43a1fSPaolo Bonzini 	AC_WID_POWER,		/* Power */
21447b43a1fSPaolo Bonzini 	AC_WID_VOL_KNB,		/* Volume Knob */
21547b43a1fSPaolo Bonzini 	AC_WID_BEEP,		/* Beep Generator */
21647b43a1fSPaolo Bonzini 	AC_WID_VENDOR = 0x0f	/* Vendor specific */
21747b43a1fSPaolo Bonzini };
21847b43a1fSPaolo Bonzini 
21947b43a1fSPaolo Bonzini /*
22047b43a1fSPaolo Bonzini  * GET verbs
22147b43a1fSPaolo Bonzini  */
22247b43a1fSPaolo Bonzini #define AC_VERB_GET_STREAM_FORMAT		0x0a00
22347b43a1fSPaolo Bonzini #define AC_VERB_GET_AMP_GAIN_MUTE		0x0b00
22447b43a1fSPaolo Bonzini #define AC_VERB_GET_PROC_COEF			0x0c00
22547b43a1fSPaolo Bonzini #define AC_VERB_GET_COEF_INDEX			0x0d00
22647b43a1fSPaolo Bonzini #define AC_VERB_PARAMETERS			0x0f00
22747b43a1fSPaolo Bonzini #define AC_VERB_GET_CONNECT_SEL			0x0f01
22847b43a1fSPaolo Bonzini #define AC_VERB_GET_CONNECT_LIST		0x0f02
22947b43a1fSPaolo Bonzini #define AC_VERB_GET_PROC_STATE			0x0f03
23047b43a1fSPaolo Bonzini #define AC_VERB_GET_SDI_SELECT			0x0f04
23147b43a1fSPaolo Bonzini #define AC_VERB_GET_POWER_STATE			0x0f05
23247b43a1fSPaolo Bonzini #define AC_VERB_GET_CONV			0x0f06
23347b43a1fSPaolo Bonzini #define AC_VERB_GET_PIN_WIDGET_CONTROL		0x0f07
23447b43a1fSPaolo Bonzini #define AC_VERB_GET_UNSOLICITED_RESPONSE	0x0f08
23547b43a1fSPaolo Bonzini #define AC_VERB_GET_PIN_SENSE			0x0f09
23647b43a1fSPaolo Bonzini #define AC_VERB_GET_BEEP_CONTROL		0x0f0a
23747b43a1fSPaolo Bonzini #define AC_VERB_GET_EAPD_BTLENABLE		0x0f0c
23847b43a1fSPaolo Bonzini #define AC_VERB_GET_DIGI_CONVERT_1		0x0f0d
23947b43a1fSPaolo Bonzini #define AC_VERB_GET_DIGI_CONVERT_2		0x0f0e /* unused */
24047b43a1fSPaolo Bonzini #define AC_VERB_GET_VOLUME_KNOB_CONTROL		0x0f0f
24147b43a1fSPaolo Bonzini /* f10-f1a: GPIO */
24247b43a1fSPaolo Bonzini #define AC_VERB_GET_GPIO_DATA			0x0f15
24347b43a1fSPaolo Bonzini #define AC_VERB_GET_GPIO_MASK			0x0f16
24447b43a1fSPaolo Bonzini #define AC_VERB_GET_GPIO_DIRECTION		0x0f17
24547b43a1fSPaolo Bonzini #define AC_VERB_GET_GPIO_WAKE_MASK		0x0f18
24647b43a1fSPaolo Bonzini #define AC_VERB_GET_GPIO_UNSOLICITED_RSP_MASK	0x0f19
24747b43a1fSPaolo Bonzini #define AC_VERB_GET_GPIO_STICKY_MASK		0x0f1a
24847b43a1fSPaolo Bonzini #define AC_VERB_GET_CONFIG_DEFAULT		0x0f1c
24947b43a1fSPaolo Bonzini /* f20: AFG/MFG */
25047b43a1fSPaolo Bonzini #define AC_VERB_GET_SUBSYSTEM_ID		0x0f20
25147b43a1fSPaolo Bonzini #define AC_VERB_GET_CVT_CHAN_COUNT		0x0f2d
25247b43a1fSPaolo Bonzini #define AC_VERB_GET_HDMI_DIP_SIZE		0x0f2e
25347b43a1fSPaolo Bonzini #define AC_VERB_GET_HDMI_ELDD			0x0f2f
25447b43a1fSPaolo Bonzini #define AC_VERB_GET_HDMI_DIP_INDEX		0x0f30
25547b43a1fSPaolo Bonzini #define AC_VERB_GET_HDMI_DIP_DATA		0x0f31
25647b43a1fSPaolo Bonzini #define AC_VERB_GET_HDMI_DIP_XMIT		0x0f32
25747b43a1fSPaolo Bonzini #define AC_VERB_GET_HDMI_CP_CTRL		0x0f33
25847b43a1fSPaolo Bonzini #define AC_VERB_GET_HDMI_CHAN_SLOT		0x0f34
25947b43a1fSPaolo Bonzini 
26047b43a1fSPaolo Bonzini /*
26147b43a1fSPaolo Bonzini  * SET verbs
26247b43a1fSPaolo Bonzini  */
26347b43a1fSPaolo Bonzini #define AC_VERB_SET_STREAM_FORMAT		0x200
26447b43a1fSPaolo Bonzini #define AC_VERB_SET_AMP_GAIN_MUTE		0x300
26547b43a1fSPaolo Bonzini #define AC_VERB_SET_PROC_COEF			0x400
26647b43a1fSPaolo Bonzini #define AC_VERB_SET_COEF_INDEX			0x500
26747b43a1fSPaolo Bonzini #define AC_VERB_SET_CONNECT_SEL			0x701
26847b43a1fSPaolo Bonzini #define AC_VERB_SET_PROC_STATE			0x703
26947b43a1fSPaolo Bonzini #define AC_VERB_SET_SDI_SELECT			0x704
27047b43a1fSPaolo Bonzini #define AC_VERB_SET_POWER_STATE			0x705
27147b43a1fSPaolo Bonzini #define AC_VERB_SET_CHANNEL_STREAMID		0x706
27247b43a1fSPaolo Bonzini #define AC_VERB_SET_PIN_WIDGET_CONTROL		0x707
27347b43a1fSPaolo Bonzini #define AC_VERB_SET_UNSOLICITED_ENABLE		0x708
27447b43a1fSPaolo Bonzini #define AC_VERB_SET_PIN_SENSE			0x709
27547b43a1fSPaolo Bonzini #define AC_VERB_SET_BEEP_CONTROL		0x70a
27647b43a1fSPaolo Bonzini #define AC_VERB_SET_EAPD_BTLENABLE		0x70c
27747b43a1fSPaolo Bonzini #define AC_VERB_SET_DIGI_CONVERT_1		0x70d
27847b43a1fSPaolo Bonzini #define AC_VERB_SET_DIGI_CONVERT_2		0x70e
27947b43a1fSPaolo Bonzini #define AC_VERB_SET_VOLUME_KNOB_CONTROL		0x70f
28047b43a1fSPaolo Bonzini #define AC_VERB_SET_GPIO_DATA			0x715
28147b43a1fSPaolo Bonzini #define AC_VERB_SET_GPIO_MASK			0x716
28247b43a1fSPaolo Bonzini #define AC_VERB_SET_GPIO_DIRECTION		0x717
28347b43a1fSPaolo Bonzini #define AC_VERB_SET_GPIO_WAKE_MASK		0x718
28447b43a1fSPaolo Bonzini #define AC_VERB_SET_GPIO_UNSOLICITED_RSP_MASK	0x719
28547b43a1fSPaolo Bonzini #define AC_VERB_SET_GPIO_STICKY_MASK		0x71a
28647b43a1fSPaolo Bonzini #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_0	0x71c
28747b43a1fSPaolo Bonzini #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_1	0x71d
28847b43a1fSPaolo Bonzini #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_2	0x71e
28947b43a1fSPaolo Bonzini #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_3	0x71f
29047b43a1fSPaolo Bonzini #define AC_VERB_SET_EAPD				0x788
29147b43a1fSPaolo Bonzini #define AC_VERB_SET_CODEC_RESET			0x7ff
29247b43a1fSPaolo Bonzini #define AC_VERB_SET_CVT_CHAN_COUNT		0x72d
29347b43a1fSPaolo Bonzini #define AC_VERB_SET_HDMI_DIP_INDEX		0x730
29447b43a1fSPaolo Bonzini #define AC_VERB_SET_HDMI_DIP_DATA		0x731
29547b43a1fSPaolo Bonzini #define AC_VERB_SET_HDMI_DIP_XMIT		0x732
29647b43a1fSPaolo Bonzini #define AC_VERB_SET_HDMI_CP_CTRL		0x733
29747b43a1fSPaolo Bonzini #define AC_VERB_SET_HDMI_CHAN_SLOT		0x734
29847b43a1fSPaolo Bonzini 
29947b43a1fSPaolo Bonzini /*
30047b43a1fSPaolo Bonzini  * Parameter IDs
30147b43a1fSPaolo Bonzini  */
30247b43a1fSPaolo Bonzini #define AC_PAR_VENDOR_ID		0x00
30347b43a1fSPaolo Bonzini #define AC_PAR_SUBSYSTEM_ID		0x01
30447b43a1fSPaolo Bonzini #define AC_PAR_REV_ID			0x02
30547b43a1fSPaolo Bonzini #define AC_PAR_NODE_COUNT		0x04
30647b43a1fSPaolo Bonzini #define AC_PAR_FUNCTION_TYPE		0x05
30747b43a1fSPaolo Bonzini #define AC_PAR_AUDIO_FG_CAP		0x08
30847b43a1fSPaolo Bonzini #define AC_PAR_AUDIO_WIDGET_CAP		0x09
30947b43a1fSPaolo Bonzini #define AC_PAR_PCM			0x0a
31047b43a1fSPaolo Bonzini #define AC_PAR_STREAM			0x0b
31147b43a1fSPaolo Bonzini #define AC_PAR_PIN_CAP			0x0c
31247b43a1fSPaolo Bonzini #define AC_PAR_AMP_IN_CAP		0x0d
31347b43a1fSPaolo Bonzini #define AC_PAR_CONNLIST_LEN		0x0e
31447b43a1fSPaolo Bonzini #define AC_PAR_POWER_STATE		0x0f
31547b43a1fSPaolo Bonzini #define AC_PAR_PROC_CAP			0x10
31647b43a1fSPaolo Bonzini #define AC_PAR_GPIO_CAP			0x11
31747b43a1fSPaolo Bonzini #define AC_PAR_AMP_OUT_CAP		0x12
31847b43a1fSPaolo Bonzini #define AC_PAR_VOL_KNB_CAP		0x13
31947b43a1fSPaolo Bonzini #define AC_PAR_HDMI_LPCM_CAP		0x20
32047b43a1fSPaolo Bonzini 
32147b43a1fSPaolo Bonzini /*
32247b43a1fSPaolo Bonzini  * AC_VERB_PARAMETERS results (32bit)
32347b43a1fSPaolo Bonzini  */
32447b43a1fSPaolo Bonzini 
32547b43a1fSPaolo Bonzini /* Function Group Type */
32647b43a1fSPaolo Bonzini #define AC_FGT_TYPE			(0xff<<0)
32747b43a1fSPaolo Bonzini #define AC_FGT_TYPE_SHIFT		0
32847b43a1fSPaolo Bonzini #define AC_FGT_UNSOL_CAP		(1<<8)
32947b43a1fSPaolo Bonzini 
33047b43a1fSPaolo Bonzini /* Audio Function Group Capabilities */
33147b43a1fSPaolo Bonzini #define AC_AFG_OUT_DELAY		(0xf<<0)
33247b43a1fSPaolo Bonzini #define AC_AFG_IN_DELAY			(0xf<<8)
33347b43a1fSPaolo Bonzini #define AC_AFG_BEEP_GEN			(1<<16)
33447b43a1fSPaolo Bonzini 
33547b43a1fSPaolo Bonzini /* Audio Widget Capabilities */
33647b43a1fSPaolo Bonzini #define AC_WCAP_STEREO			(1<<0)	/* stereo I/O */
33747b43a1fSPaolo Bonzini #define AC_WCAP_IN_AMP			(1<<1)	/* AMP-in present */
33847b43a1fSPaolo Bonzini #define AC_WCAP_OUT_AMP			(1<<2)	/* AMP-out present */
33947b43a1fSPaolo Bonzini #define AC_WCAP_AMP_OVRD		(1<<3)	/* AMP-parameter override */
34047b43a1fSPaolo Bonzini #define AC_WCAP_FORMAT_OVRD		(1<<4)	/* format override */
34147b43a1fSPaolo Bonzini #define AC_WCAP_STRIPE			(1<<5)	/* stripe */
34247b43a1fSPaolo Bonzini #define AC_WCAP_PROC_WID		(1<<6)	/* Proc Widget */
34347b43a1fSPaolo Bonzini #define AC_WCAP_UNSOL_CAP		(1<<7)	/* Unsol capable */
34447b43a1fSPaolo Bonzini #define AC_WCAP_CONN_LIST		(1<<8)	/* connection list */
34547b43a1fSPaolo Bonzini #define AC_WCAP_DIGITAL			(1<<9)	/* digital I/O */
34647b43a1fSPaolo Bonzini #define AC_WCAP_POWER			(1<<10)	/* power control */
34747b43a1fSPaolo Bonzini #define AC_WCAP_LR_SWAP			(1<<11)	/* L/R swap */
34847b43a1fSPaolo Bonzini #define AC_WCAP_CP_CAPS			(1<<12) /* content protection */
34947b43a1fSPaolo Bonzini #define AC_WCAP_CHAN_CNT_EXT		(7<<13)	/* channel count ext */
35047b43a1fSPaolo Bonzini #define AC_WCAP_DELAY			(0xf<<16)
35147b43a1fSPaolo Bonzini #define AC_WCAP_DELAY_SHIFT		16
35247b43a1fSPaolo Bonzini #define AC_WCAP_TYPE			(0xf<<20)
35347b43a1fSPaolo Bonzini #define AC_WCAP_TYPE_SHIFT		20
35447b43a1fSPaolo Bonzini 
35547b43a1fSPaolo Bonzini /* supported PCM rates and bits */
35647b43a1fSPaolo Bonzini #define AC_SUPPCM_RATES			(0xfff << 0)
35747b43a1fSPaolo Bonzini #define AC_SUPPCM_BITS_8		(1<<16)
35847b43a1fSPaolo Bonzini #define AC_SUPPCM_BITS_16		(1<<17)
35947b43a1fSPaolo Bonzini #define AC_SUPPCM_BITS_20		(1<<18)
36047b43a1fSPaolo Bonzini #define AC_SUPPCM_BITS_24		(1<<19)
36147b43a1fSPaolo Bonzini #define AC_SUPPCM_BITS_32		(1<<20)
36247b43a1fSPaolo Bonzini 
36347b43a1fSPaolo Bonzini /* supported PCM stream format */
36447b43a1fSPaolo Bonzini #define AC_SUPFMT_PCM			(1<<0)
36547b43a1fSPaolo Bonzini #define AC_SUPFMT_FLOAT32		(1<<1)
36647b43a1fSPaolo Bonzini #define AC_SUPFMT_AC3			(1<<2)
36747b43a1fSPaolo Bonzini 
36847b43a1fSPaolo Bonzini /* GP I/O count */
36947b43a1fSPaolo Bonzini #define AC_GPIO_IO_COUNT		(0xff<<0)
37047b43a1fSPaolo Bonzini #define AC_GPIO_O_COUNT			(0xff<<8)
37147b43a1fSPaolo Bonzini #define AC_GPIO_O_COUNT_SHIFT		8
37247b43a1fSPaolo Bonzini #define AC_GPIO_I_COUNT			(0xff<<16)
37347b43a1fSPaolo Bonzini #define AC_GPIO_I_COUNT_SHIFT		16
37447b43a1fSPaolo Bonzini #define AC_GPIO_UNSOLICITED		(1<<30)
37547b43a1fSPaolo Bonzini #define AC_GPIO_WAKE			(1<<31)
37647b43a1fSPaolo Bonzini 
37747b43a1fSPaolo Bonzini /* Converter stream, channel */
37847b43a1fSPaolo Bonzini #define AC_CONV_CHANNEL			(0xf<<0)
37947b43a1fSPaolo Bonzini #define AC_CONV_STREAM			(0xf<<4)
38047b43a1fSPaolo Bonzini #define AC_CONV_STREAM_SHIFT		4
38147b43a1fSPaolo Bonzini 
38247b43a1fSPaolo Bonzini /* Input converter SDI select */
38347b43a1fSPaolo Bonzini #define AC_SDI_SELECT			(0xf<<0)
38447b43a1fSPaolo Bonzini 
38547b43a1fSPaolo Bonzini /* stream format id */
38647b43a1fSPaolo Bonzini #define AC_FMT_CHAN_SHIFT		0
38747b43a1fSPaolo Bonzini #define AC_FMT_CHAN_MASK		(0x0f << 0)
38847b43a1fSPaolo Bonzini #define AC_FMT_BITS_SHIFT		4
38947b43a1fSPaolo Bonzini #define AC_FMT_BITS_MASK		(7 << 4)
39047b43a1fSPaolo Bonzini #define AC_FMT_BITS_8			(0 << 4)
39147b43a1fSPaolo Bonzini #define AC_FMT_BITS_16			(1 << 4)
39247b43a1fSPaolo Bonzini #define AC_FMT_BITS_20			(2 << 4)
39347b43a1fSPaolo Bonzini #define AC_FMT_BITS_24			(3 << 4)
39447b43a1fSPaolo Bonzini #define AC_FMT_BITS_32			(4 << 4)
39547b43a1fSPaolo Bonzini #define AC_FMT_DIV_SHIFT		8
39647b43a1fSPaolo Bonzini #define AC_FMT_DIV_MASK			(7 << 8)
39747b43a1fSPaolo Bonzini #define AC_FMT_MULT_SHIFT		11
39847b43a1fSPaolo Bonzini #define AC_FMT_MULT_MASK		(7 << 11)
39947b43a1fSPaolo Bonzini #define AC_FMT_BASE_SHIFT		14
40047b43a1fSPaolo Bonzini #define AC_FMT_BASE_48K			(0 << 14)
40147b43a1fSPaolo Bonzini #define AC_FMT_BASE_44K			(1 << 14)
40247b43a1fSPaolo Bonzini #define AC_FMT_TYPE_SHIFT		15
40347b43a1fSPaolo Bonzini #define AC_FMT_TYPE_PCM			(0 << 15)
40447b43a1fSPaolo Bonzini #define AC_FMT_TYPE_NON_PCM		(1 << 15)
40547b43a1fSPaolo Bonzini 
40647b43a1fSPaolo Bonzini /* Unsolicited response control */
40747b43a1fSPaolo Bonzini #define AC_UNSOL_TAG			(0x3f<<0)
40847b43a1fSPaolo Bonzini #define AC_UNSOL_ENABLED		(1<<7)
40947b43a1fSPaolo Bonzini #define AC_USRSP_EN			AC_UNSOL_ENABLED
41047b43a1fSPaolo Bonzini 
41147b43a1fSPaolo Bonzini /* Unsolicited responses */
41247b43a1fSPaolo Bonzini #define AC_UNSOL_RES_TAG		(0x3f<<26)
41347b43a1fSPaolo Bonzini #define AC_UNSOL_RES_TAG_SHIFT		26
41447b43a1fSPaolo Bonzini #define AC_UNSOL_RES_SUBTAG		(0x1f<<21)
41547b43a1fSPaolo Bonzini #define AC_UNSOL_RES_SUBTAG_SHIFT	21
41647b43a1fSPaolo Bonzini #define AC_UNSOL_RES_ELDV		(1<<1)	/* ELD Data valid (for HDMI) */
41747b43a1fSPaolo Bonzini #define AC_UNSOL_RES_PD			(1<<0)	/* pinsense detect */
41847b43a1fSPaolo Bonzini #define AC_UNSOL_RES_CP_STATE		(1<<1)	/* content protection */
41947b43a1fSPaolo Bonzini #define AC_UNSOL_RES_CP_READY		(1<<0)	/* content protection */
42047b43a1fSPaolo Bonzini 
421*528ea579SMichael Tokarev /* Pin widget capabilities */
42247b43a1fSPaolo Bonzini #define AC_PINCAP_IMP_SENSE		(1<<0)	/* impedance sense capable */
42347b43a1fSPaolo Bonzini #define AC_PINCAP_TRIG_REQ		(1<<1)	/* trigger required */
42447b43a1fSPaolo Bonzini #define AC_PINCAP_PRES_DETECT		(1<<2)	/* presence detect capable */
42547b43a1fSPaolo Bonzini #define AC_PINCAP_HP_DRV		(1<<3)	/* headphone drive capable */
42647b43a1fSPaolo Bonzini #define AC_PINCAP_OUT			(1<<4)	/* output capable */
42747b43a1fSPaolo Bonzini #define AC_PINCAP_IN			(1<<5)	/* input capable */
42847b43a1fSPaolo Bonzini #define AC_PINCAP_BALANCE		(1<<6)	/* balanced I/O capable */
42947b43a1fSPaolo Bonzini /* Note: This LR_SWAP pincap is defined in the Realtek ALC883 specification,
43047b43a1fSPaolo Bonzini  *       but is marked reserved in the Intel HDA specification.
43147b43a1fSPaolo Bonzini  */
43247b43a1fSPaolo Bonzini #define AC_PINCAP_LR_SWAP		(1<<7)	/* L/R swap */
43347b43a1fSPaolo Bonzini /* Note: The same bit as LR_SWAP is newly defined as HDMI capability
43447b43a1fSPaolo Bonzini  *       in HD-audio specification
43547b43a1fSPaolo Bonzini  */
43647b43a1fSPaolo Bonzini #define AC_PINCAP_HDMI			(1<<7)	/* HDMI pin */
43747b43a1fSPaolo Bonzini #define AC_PINCAP_DP			(1<<24)	/* DisplayPort pin, can
43847b43a1fSPaolo Bonzini 						 * coexist with AC_PINCAP_HDMI
43947b43a1fSPaolo Bonzini 						 */
44047b43a1fSPaolo Bonzini #define AC_PINCAP_VREF			(0x37<<8)
44147b43a1fSPaolo Bonzini #define AC_PINCAP_VREF_SHIFT		8
44247b43a1fSPaolo Bonzini #define AC_PINCAP_EAPD			(1<<16)	/* EAPD capable */
44347b43a1fSPaolo Bonzini #define AC_PINCAP_HBR			(1<<27)	/* High Bit Rate */
44447b43a1fSPaolo Bonzini /* Vref status (used in pin cap) */
44547b43a1fSPaolo Bonzini #define AC_PINCAP_VREF_HIZ		(1<<0)	/* Hi-Z */
44647b43a1fSPaolo Bonzini #define AC_PINCAP_VREF_50		(1<<1)	/* 50% */
44747b43a1fSPaolo Bonzini #define AC_PINCAP_VREF_GRD		(1<<2)	/* ground */
44847b43a1fSPaolo Bonzini #define AC_PINCAP_VREF_80		(1<<4)	/* 80% */
44947b43a1fSPaolo Bonzini #define AC_PINCAP_VREF_100		(1<<5)	/* 100% */
45047b43a1fSPaolo Bonzini 
45147b43a1fSPaolo Bonzini /* Amplifier capabilities */
45247b43a1fSPaolo Bonzini #define AC_AMPCAP_OFFSET		(0x7f<<0)  /* 0dB offset */
45347b43a1fSPaolo Bonzini #define AC_AMPCAP_OFFSET_SHIFT		0
45447b43a1fSPaolo Bonzini #define AC_AMPCAP_NUM_STEPS		(0x7f<<8)  /* number of steps */
45547b43a1fSPaolo Bonzini #define AC_AMPCAP_NUM_STEPS_SHIFT	8
45647b43a1fSPaolo Bonzini #define AC_AMPCAP_STEP_SIZE		(0x7f<<16) /* step size 0-32dB
45747b43a1fSPaolo Bonzini 						    * in 0.25dB
45847b43a1fSPaolo Bonzini 						    */
45947b43a1fSPaolo Bonzini #define AC_AMPCAP_STEP_SIZE_SHIFT	16
46047b43a1fSPaolo Bonzini #define AC_AMPCAP_MUTE			(1<<31)    /* mute capable */
46147b43a1fSPaolo Bonzini #define AC_AMPCAP_MUTE_SHIFT		31
46247b43a1fSPaolo Bonzini 
46347b43a1fSPaolo Bonzini /* Connection list */
46447b43a1fSPaolo Bonzini #define AC_CLIST_LENGTH			(0x7f<<0)
46547b43a1fSPaolo Bonzini #define AC_CLIST_LONG			(1<<7)
46647b43a1fSPaolo Bonzini 
46747b43a1fSPaolo Bonzini /* Supported power status */
46847b43a1fSPaolo Bonzini #define AC_PWRST_D0SUP			(1<<0)
46947b43a1fSPaolo Bonzini #define AC_PWRST_D1SUP			(1<<1)
47047b43a1fSPaolo Bonzini #define AC_PWRST_D2SUP			(1<<2)
47147b43a1fSPaolo Bonzini #define AC_PWRST_D3SUP			(1<<3)
47247b43a1fSPaolo Bonzini #define AC_PWRST_D3COLDSUP		(1<<4)
47347b43a1fSPaolo Bonzini #define AC_PWRST_S3D3COLDSUP		(1<<29)
47447b43a1fSPaolo Bonzini #define AC_PWRST_CLKSTOP		(1<<30)
47547b43a1fSPaolo Bonzini #define AC_PWRST_EPSS			(1U<<31)
47647b43a1fSPaolo Bonzini 
47747b43a1fSPaolo Bonzini /* Power state values */
47847b43a1fSPaolo Bonzini #define AC_PWRST_SETTING		(0xf<<0)
47947b43a1fSPaolo Bonzini #define AC_PWRST_ACTUAL			(0xf<<4)
48047b43a1fSPaolo Bonzini #define AC_PWRST_ACTUAL_SHIFT		4
48147b43a1fSPaolo Bonzini #define AC_PWRST_D0			0x00
48247b43a1fSPaolo Bonzini #define AC_PWRST_D1			0x01
48347b43a1fSPaolo Bonzini #define AC_PWRST_D2			0x02
48447b43a1fSPaolo Bonzini #define AC_PWRST_D3			0x03
48547b43a1fSPaolo Bonzini 
486*528ea579SMichael Tokarev /* Processing capabilities */
48747b43a1fSPaolo Bonzini #define AC_PCAP_BENIGN			(1<<0)
48847b43a1fSPaolo Bonzini #define AC_PCAP_NUM_COEF		(0xff<<8)
48947b43a1fSPaolo Bonzini #define AC_PCAP_NUM_COEF_SHIFT		8
49047b43a1fSPaolo Bonzini 
49147b43a1fSPaolo Bonzini /* Volume knobs capabilities */
49247b43a1fSPaolo Bonzini #define AC_KNBCAP_NUM_STEPS		(0x7f<<0)
49347b43a1fSPaolo Bonzini #define AC_KNBCAP_DELTA			(1<<7)
49447b43a1fSPaolo Bonzini 
49547b43a1fSPaolo Bonzini /* HDMI LPCM capabilities */
49647b43a1fSPaolo Bonzini #define AC_LPCMCAP_48K_CP_CHNS		(0x0f<<0) /* max channels w/ CP-on */
49747b43a1fSPaolo Bonzini #define AC_LPCMCAP_48K_NO_CHNS		(0x0f<<4) /* max channels w/o CP-on */
49847b43a1fSPaolo Bonzini #define AC_LPCMCAP_48K_20BIT		(1<<8)	/* 20b bitrate supported */
49947b43a1fSPaolo Bonzini #define AC_LPCMCAP_48K_24BIT		(1<<9)	/* 24b bitrate supported */
50047b43a1fSPaolo Bonzini #define AC_LPCMCAP_96K_CP_CHNS		(0x0f<<10) /* max channels w/ CP-on */
50147b43a1fSPaolo Bonzini #define AC_LPCMCAP_96K_NO_CHNS		(0x0f<<14) /* max channels w/o CP-on */
50247b43a1fSPaolo Bonzini #define AC_LPCMCAP_96K_20BIT		(1<<18)	/* 20b bitrate supported */
50347b43a1fSPaolo Bonzini #define AC_LPCMCAP_96K_24BIT		(1<<19)	/* 24b bitrate supported */
50447b43a1fSPaolo Bonzini #define AC_LPCMCAP_192K_CP_CHNS		(0x0f<<20) /* max channels w/ CP-on */
50547b43a1fSPaolo Bonzini #define AC_LPCMCAP_192K_NO_CHNS		(0x0f<<24) /* max channels w/o CP-on */
50647b43a1fSPaolo Bonzini #define AC_LPCMCAP_192K_20BIT		(1<<28)	/* 20b bitrate supported */
50747b43a1fSPaolo Bonzini #define AC_LPCMCAP_192K_24BIT		(1<<29)	/* 24b bitrate supported */
50847b43a1fSPaolo Bonzini #define AC_LPCMCAP_44K			(1<<30)	/* 44.1kHz support */
50947b43a1fSPaolo Bonzini #define AC_LPCMCAP_44K_MS		(1<<31)	/* 44.1kHz-multiplies support */
51047b43a1fSPaolo Bonzini 
51147b43a1fSPaolo Bonzini /*
51247b43a1fSPaolo Bonzini  * Control Parameters
51347b43a1fSPaolo Bonzini  */
51447b43a1fSPaolo Bonzini 
51547b43a1fSPaolo Bonzini /* Amp gain/mute */
51647b43a1fSPaolo Bonzini #define AC_AMP_MUTE			(1<<7)
51747b43a1fSPaolo Bonzini #define AC_AMP_GAIN			(0x7f)
51847b43a1fSPaolo Bonzini #define AC_AMP_GET_INDEX		(0xf<<0)
51947b43a1fSPaolo Bonzini 
52047b43a1fSPaolo Bonzini #define AC_AMP_GET_LEFT			(1<<13)
52147b43a1fSPaolo Bonzini #define AC_AMP_GET_RIGHT		(0<<13)
52247b43a1fSPaolo Bonzini #define AC_AMP_GET_OUTPUT		(1<<15)
52347b43a1fSPaolo Bonzini #define AC_AMP_GET_INPUT		(0<<15)
52447b43a1fSPaolo Bonzini 
52547b43a1fSPaolo Bonzini #define AC_AMP_SET_INDEX		(0xf<<8)
52647b43a1fSPaolo Bonzini #define AC_AMP_SET_INDEX_SHIFT		8
52747b43a1fSPaolo Bonzini #define AC_AMP_SET_RIGHT		(1<<12)
52847b43a1fSPaolo Bonzini #define AC_AMP_SET_LEFT			(1<<13)
52947b43a1fSPaolo Bonzini #define AC_AMP_SET_INPUT		(1<<14)
53047b43a1fSPaolo Bonzini #define AC_AMP_SET_OUTPUT		(1<<15)
53147b43a1fSPaolo Bonzini 
53247b43a1fSPaolo Bonzini /* DIGITAL1 bits */
53347b43a1fSPaolo Bonzini #define AC_DIG1_ENABLE			(1<<0)
53447b43a1fSPaolo Bonzini #define AC_DIG1_V			(1<<1)
53547b43a1fSPaolo Bonzini #define AC_DIG1_VCFG			(1<<2)
53647b43a1fSPaolo Bonzini #define AC_DIG1_EMPHASIS		(1<<3)
53747b43a1fSPaolo Bonzini #define AC_DIG1_COPYRIGHT		(1<<4)
53847b43a1fSPaolo Bonzini #define AC_DIG1_NONAUDIO		(1<<5)
53947b43a1fSPaolo Bonzini #define AC_DIG1_PROFESSIONAL		(1<<6)
54047b43a1fSPaolo Bonzini #define AC_DIG1_LEVEL			(1<<7)
54147b43a1fSPaolo Bonzini 
54247b43a1fSPaolo Bonzini /* DIGITAL2 bits */
54347b43a1fSPaolo Bonzini #define AC_DIG2_CC			(0x7f<<0)
54447b43a1fSPaolo Bonzini 
54547b43a1fSPaolo Bonzini /* Pin widget control - 8bit */
54647b43a1fSPaolo Bonzini #define AC_PINCTL_EPT			(0x3<<0)
54747b43a1fSPaolo Bonzini #define AC_PINCTL_EPT_NATIVE		0
54847b43a1fSPaolo Bonzini #define AC_PINCTL_EPT_HBR		3
54947b43a1fSPaolo Bonzini #define AC_PINCTL_VREFEN		(0x7<<0)
55047b43a1fSPaolo Bonzini #define AC_PINCTL_VREF_HIZ		0	/* Hi-Z */
55147b43a1fSPaolo Bonzini #define AC_PINCTL_VREF_50		1	/* 50% */
55247b43a1fSPaolo Bonzini #define AC_PINCTL_VREF_GRD		2	/* ground */
55347b43a1fSPaolo Bonzini #define AC_PINCTL_VREF_80		4	/* 80% */
55447b43a1fSPaolo Bonzini #define AC_PINCTL_VREF_100		5	/* 100% */
55547b43a1fSPaolo Bonzini #define AC_PINCTL_IN_EN			(1<<5)
55647b43a1fSPaolo Bonzini #define AC_PINCTL_OUT_EN		(1<<6)
55747b43a1fSPaolo Bonzini #define AC_PINCTL_HP_EN			(1<<7)
55847b43a1fSPaolo Bonzini 
55947b43a1fSPaolo Bonzini /* Pin sense - 32bit */
56047b43a1fSPaolo Bonzini #define AC_PINSENSE_IMPEDANCE_MASK	(0x7fffffff)
56147b43a1fSPaolo Bonzini #define AC_PINSENSE_PRESENCE		(1<<31)
56247b43a1fSPaolo Bonzini #define AC_PINSENSE_ELDV		(1<<30)	/* ELD valid (HDMI) */
56347b43a1fSPaolo Bonzini 
56447b43a1fSPaolo Bonzini /* EAPD/BTL enable - 32bit */
56547b43a1fSPaolo Bonzini #define AC_EAPDBTL_BALANCED		(1<<0)
56647b43a1fSPaolo Bonzini #define AC_EAPDBTL_EAPD			(1<<1)
56747b43a1fSPaolo Bonzini #define AC_EAPDBTL_LR_SWAP		(1<<2)
56847b43a1fSPaolo Bonzini 
56947b43a1fSPaolo Bonzini /* HDMI ELD data */
57047b43a1fSPaolo Bonzini #define AC_ELDD_ELD_VALID		(1<<31)
57147b43a1fSPaolo Bonzini #define AC_ELDD_ELD_DATA		0xff
57247b43a1fSPaolo Bonzini 
57347b43a1fSPaolo Bonzini /* HDMI DIP size */
57447b43a1fSPaolo Bonzini #define AC_DIPSIZE_ELD_BUF		(1<<3) /* ELD buf size of packet size */
57547b43a1fSPaolo Bonzini #define AC_DIPSIZE_PACK_IDX		(0x07<<0) /* packet index */
57647b43a1fSPaolo Bonzini 
57747b43a1fSPaolo Bonzini /* HDMI DIP index */
57847b43a1fSPaolo Bonzini #define AC_DIPIDX_PACK_IDX		(0x07<<5) /* packet idnex */
57947b43a1fSPaolo Bonzini #define AC_DIPIDX_BYTE_IDX		(0x1f<<0) /* byte index */
58047b43a1fSPaolo Bonzini 
58147b43a1fSPaolo Bonzini /* HDMI DIP xmit (transmit) control */
58247b43a1fSPaolo Bonzini #define AC_DIPXMIT_MASK			(0x3<<6)
58347b43a1fSPaolo Bonzini #define AC_DIPXMIT_DISABLE		(0x0<<6) /* disable xmit */
58447b43a1fSPaolo Bonzini #define AC_DIPXMIT_ONCE			(0x2<<6) /* xmit once then disable */
58547b43a1fSPaolo Bonzini #define AC_DIPXMIT_BEST			(0x3<<6) /* best effort */
58647b43a1fSPaolo Bonzini 
58747b43a1fSPaolo Bonzini /* HDMI content protection (CP) control */
58847b43a1fSPaolo Bonzini #define AC_CPCTRL_CES			(1<<9) /* current encryption state */
58947b43a1fSPaolo Bonzini #define AC_CPCTRL_READY			(1<<8) /* ready bit */
59047b43a1fSPaolo Bonzini #define AC_CPCTRL_SUBTAG		(0x1f<<3) /* subtag for unsol-resp */
59147b43a1fSPaolo Bonzini #define AC_CPCTRL_STATE			(3<<0) /* current CP request state */
59247b43a1fSPaolo Bonzini 
59347b43a1fSPaolo Bonzini /* Converter channel <-> HDMI slot mapping */
59447b43a1fSPaolo Bonzini #define AC_CVTMAP_HDMI_SLOT		(0xf<<0) /* HDMI slot number */
59547b43a1fSPaolo Bonzini #define AC_CVTMAP_CHAN			(0xf<<4) /* converter channel number */
59647b43a1fSPaolo Bonzini 
59747b43a1fSPaolo Bonzini /* configuration default - 32bit */
59847b43a1fSPaolo Bonzini #define AC_DEFCFG_SEQUENCE		(0xf<<0)
59947b43a1fSPaolo Bonzini #define AC_DEFCFG_DEF_ASSOC		(0xf<<4)
60047b43a1fSPaolo Bonzini #define AC_DEFCFG_ASSOC_SHIFT		4
60147b43a1fSPaolo Bonzini #define AC_DEFCFG_MISC			(0xf<<8)
60247b43a1fSPaolo Bonzini #define AC_DEFCFG_MISC_SHIFT		8
60347b43a1fSPaolo Bonzini #define AC_DEFCFG_MISC_NO_PRESENCE	(1<<0)
60447b43a1fSPaolo Bonzini #define AC_DEFCFG_COLOR			(0xf<<12)
60547b43a1fSPaolo Bonzini #define AC_DEFCFG_COLOR_SHIFT		12
60647b43a1fSPaolo Bonzini #define AC_DEFCFG_CONN_TYPE		(0xf<<16)
60747b43a1fSPaolo Bonzini #define AC_DEFCFG_CONN_TYPE_SHIFT	16
60847b43a1fSPaolo Bonzini #define AC_DEFCFG_DEVICE		(0xf<<20)
60947b43a1fSPaolo Bonzini #define AC_DEFCFG_DEVICE_SHIFT		20
61047b43a1fSPaolo Bonzini #define AC_DEFCFG_LOCATION		(0x3f<<24)
61147b43a1fSPaolo Bonzini #define AC_DEFCFG_LOCATION_SHIFT	24
61247b43a1fSPaolo Bonzini #define AC_DEFCFG_PORT_CONN		(0x3<<30)
61347b43a1fSPaolo Bonzini #define AC_DEFCFG_PORT_CONN_SHIFT	30
61447b43a1fSPaolo Bonzini 
61547b43a1fSPaolo Bonzini /* device device types (0x0-0xf) */
61647b43a1fSPaolo Bonzini enum {
61747b43a1fSPaolo Bonzini 	AC_JACK_LINE_OUT,
61847b43a1fSPaolo Bonzini 	AC_JACK_SPEAKER,
61947b43a1fSPaolo Bonzini 	AC_JACK_HP_OUT,
62047b43a1fSPaolo Bonzini 	AC_JACK_CD,
62147b43a1fSPaolo Bonzini 	AC_JACK_SPDIF_OUT,
62247b43a1fSPaolo Bonzini 	AC_JACK_DIG_OTHER_OUT,
62347b43a1fSPaolo Bonzini 	AC_JACK_MODEM_LINE_SIDE,
62447b43a1fSPaolo Bonzini 	AC_JACK_MODEM_HAND_SIDE,
62547b43a1fSPaolo Bonzini 	AC_JACK_LINE_IN,
62647b43a1fSPaolo Bonzini 	AC_JACK_AUX,
62747b43a1fSPaolo Bonzini 	AC_JACK_MIC_IN,
62847b43a1fSPaolo Bonzini 	AC_JACK_TELEPHONY,
62947b43a1fSPaolo Bonzini 	AC_JACK_SPDIF_IN,
63047b43a1fSPaolo Bonzini 	AC_JACK_DIG_OTHER_IN,
63147b43a1fSPaolo Bonzini 	AC_JACK_OTHER = 0xf,
63247b43a1fSPaolo Bonzini };
63347b43a1fSPaolo Bonzini 
63447b43a1fSPaolo Bonzini /* jack connection types (0x0-0xf) */
63547b43a1fSPaolo Bonzini enum {
63647b43a1fSPaolo Bonzini 	AC_JACK_CONN_UNKNOWN,
63747b43a1fSPaolo Bonzini 	AC_JACK_CONN_1_8,
63847b43a1fSPaolo Bonzini 	AC_JACK_CONN_1_4,
63947b43a1fSPaolo Bonzini 	AC_JACK_CONN_ATAPI,
64047b43a1fSPaolo Bonzini 	AC_JACK_CONN_RCA,
64147b43a1fSPaolo Bonzini 	AC_JACK_CONN_OPTICAL,
64247b43a1fSPaolo Bonzini 	AC_JACK_CONN_OTHER_DIGITAL,
64347b43a1fSPaolo Bonzini 	AC_JACK_CONN_OTHER_ANALOG,
64447b43a1fSPaolo Bonzini 	AC_JACK_CONN_DIN,
64547b43a1fSPaolo Bonzini 	AC_JACK_CONN_XLR,
64647b43a1fSPaolo Bonzini 	AC_JACK_CONN_RJ11,
64747b43a1fSPaolo Bonzini 	AC_JACK_CONN_COMB,
64847b43a1fSPaolo Bonzini 	AC_JACK_CONN_OTHER = 0xf,
64947b43a1fSPaolo Bonzini };
65047b43a1fSPaolo Bonzini 
65147b43a1fSPaolo Bonzini /* jack colors (0x0-0xf) */
65247b43a1fSPaolo Bonzini enum {
65347b43a1fSPaolo Bonzini 	AC_JACK_COLOR_UNKNOWN,
65447b43a1fSPaolo Bonzini 	AC_JACK_COLOR_BLACK,
65547b43a1fSPaolo Bonzini 	AC_JACK_COLOR_GREY,
65647b43a1fSPaolo Bonzini 	AC_JACK_COLOR_BLUE,
65747b43a1fSPaolo Bonzini 	AC_JACK_COLOR_GREEN,
65847b43a1fSPaolo Bonzini 	AC_JACK_COLOR_RED,
65947b43a1fSPaolo Bonzini 	AC_JACK_COLOR_ORANGE,
66047b43a1fSPaolo Bonzini 	AC_JACK_COLOR_YELLOW,
66147b43a1fSPaolo Bonzini 	AC_JACK_COLOR_PURPLE,
66247b43a1fSPaolo Bonzini 	AC_JACK_COLOR_PINK,
66347b43a1fSPaolo Bonzini 	AC_JACK_COLOR_WHITE = 0xe,
66447b43a1fSPaolo Bonzini 	AC_JACK_COLOR_OTHER,
66547b43a1fSPaolo Bonzini };
66647b43a1fSPaolo Bonzini 
66747b43a1fSPaolo Bonzini /* Jack location (0x0-0x3f) */
66847b43a1fSPaolo Bonzini /* common case */
66947b43a1fSPaolo Bonzini enum {
67047b43a1fSPaolo Bonzini 	AC_JACK_LOC_NONE,
67147b43a1fSPaolo Bonzini 	AC_JACK_LOC_REAR,
67247b43a1fSPaolo Bonzini 	AC_JACK_LOC_FRONT,
67347b43a1fSPaolo Bonzini 	AC_JACK_LOC_LEFT,
67447b43a1fSPaolo Bonzini 	AC_JACK_LOC_RIGHT,
67547b43a1fSPaolo Bonzini 	AC_JACK_LOC_TOP,
67647b43a1fSPaolo Bonzini 	AC_JACK_LOC_BOTTOM,
67747b43a1fSPaolo Bonzini };
67847b43a1fSPaolo Bonzini /* bits 4-5 */
67947b43a1fSPaolo Bonzini enum {
68047b43a1fSPaolo Bonzini 	AC_JACK_LOC_EXTERNAL = 0x00,
68147b43a1fSPaolo Bonzini 	AC_JACK_LOC_INTERNAL = 0x10,
68247b43a1fSPaolo Bonzini 	AC_JACK_LOC_SEPARATE = 0x20,
68347b43a1fSPaolo Bonzini 	AC_JACK_LOC_OTHER    = 0x30,
68447b43a1fSPaolo Bonzini };
68547b43a1fSPaolo Bonzini enum {
68647b43a1fSPaolo Bonzini 	/* external on primary chasis */
68747b43a1fSPaolo Bonzini 	AC_JACK_LOC_REAR_PANEL = 0x07,
68847b43a1fSPaolo Bonzini 	AC_JACK_LOC_DRIVE_BAY,
68947b43a1fSPaolo Bonzini 	/* internal */
69047b43a1fSPaolo Bonzini 	AC_JACK_LOC_RISER = 0x17,
69147b43a1fSPaolo Bonzini 	AC_JACK_LOC_HDMI,
69247b43a1fSPaolo Bonzini 	AC_JACK_LOC_ATAPI,
69347b43a1fSPaolo Bonzini 	/* others */
69447b43a1fSPaolo Bonzini 	AC_JACK_LOC_MOBILE_IN = 0x37,
69547b43a1fSPaolo Bonzini 	AC_JACK_LOC_MOBILE_OUT,
69647b43a1fSPaolo Bonzini };
69747b43a1fSPaolo Bonzini 
69847b43a1fSPaolo Bonzini /* Port connectivity (0-3) */
69947b43a1fSPaolo Bonzini enum {
70047b43a1fSPaolo Bonzini 	AC_JACK_PORT_COMPLEX,
70147b43a1fSPaolo Bonzini 	AC_JACK_PORT_NONE,
70247b43a1fSPaolo Bonzini 	AC_JACK_PORT_FIXED,
70347b43a1fSPaolo Bonzini 	AC_JACK_PORT_BOTH,
70447b43a1fSPaolo Bonzini };
70547b43a1fSPaolo Bonzini 
70647b43a1fSPaolo Bonzini /* max. connections to a widget */
70747b43a1fSPaolo Bonzini #define HDA_MAX_CONNECTIONS	32
70847b43a1fSPaolo Bonzini 
70947b43a1fSPaolo Bonzini /* max. codec address */
71047b43a1fSPaolo Bonzini #define HDA_MAX_CODEC_ADDRESS	0x0f
71147b43a1fSPaolo Bonzini 
71247b43a1fSPaolo Bonzini /* max number of PCM devics per card */
71347b43a1fSPaolo Bonzini #define HDA_MAX_PCMS		10
71447b43a1fSPaolo Bonzini 
71547b43a1fSPaolo Bonzini /* --------------------------------------------------------------------- */
71647b43a1fSPaolo Bonzini 
71747b43a1fSPaolo Bonzini #endif
718