1529fc5fdSAlistair Francis /*
2529fc5fdSAlistair Francis * STM32F405 SoC
3529fc5fdSAlistair Francis *
4529fc5fdSAlistair Francis * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
5529fc5fdSAlistair Francis *
6529fc5fdSAlistair Francis * Permission is hereby granted, free of charge, to any person obtaining a copy
7529fc5fdSAlistair Francis * of this software and associated documentation files (the "Software"), to deal
8529fc5fdSAlistair Francis * in the Software without restriction, including without limitation the rights
9529fc5fdSAlistair Francis * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10529fc5fdSAlistair Francis * copies of the Software, and to permit persons to whom the Software is
11529fc5fdSAlistair Francis * furnished to do so, subject to the following conditions:
12529fc5fdSAlistair Francis *
13529fc5fdSAlistair Francis * The above copyright notice and this permission notice shall be included in
14529fc5fdSAlistair Francis * all copies or substantial portions of the Software.
15529fc5fdSAlistair Francis *
16529fc5fdSAlistair Francis * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17529fc5fdSAlistair Francis * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18529fc5fdSAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19529fc5fdSAlistair Francis * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20529fc5fdSAlistair Francis * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21529fc5fdSAlistair Francis * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22529fc5fdSAlistair Francis * THE SOFTWARE.
23529fc5fdSAlistair Francis */
24529fc5fdSAlistair Francis
25529fc5fdSAlistair Francis #include "qemu/osdep.h"
26529fc5fdSAlistair Francis #include "qapi/error.h"
27529fc5fdSAlistair Francis #include "exec/address-spaces.h"
28529fc5fdSAlistair Francis #include "sysemu/sysemu.h"
29529fc5fdSAlistair Francis #include "hw/arm/stm32f405_soc.h"
3066e6a438SPeter Maydell #include "hw/qdev-clock.h"
31529fc5fdSAlistair Francis #include "hw/misc/unimp.h"
32529fc5fdSAlistair Francis
33*950dff9aSRomán Cárdenas Rodríguez #define RCC_ADDR 0x40023800
34529fc5fdSAlistair Francis #define SYSCFG_ADD 0x40013800
35529fc5fdSAlistair Francis static const uint32_t usart_addr[] = { 0x40011000, 0x40004400, 0x40004800,
36529fc5fdSAlistair Francis 0x40004C00, 0x40005000, 0x40011400,
37529fc5fdSAlistair Francis 0x40007800, 0x40007C00 };
38529fc5fdSAlistair Francis /* At the moment only Timer 2 to 5 are modelled */
39529fc5fdSAlistair Francis static const uint32_t timer_addr[] = { 0x40000000, 0x40000400,
40529fc5fdSAlistair Francis 0x40000800, 0x40000C00 };
412fb1f7d2SMarkus Armbruster static const uint32_t adc_addr[] = { 0x40012000, 0x40012100, 0x40012200,
422fb1f7d2SMarkus Armbruster 0x40012300, 0x40012400, 0x40012500 };
43529fc5fdSAlistair Francis static const uint32_t spi_addr[] = { 0x40013000, 0x40003800, 0x40003C00,
44529fc5fdSAlistair Francis 0x40013400, 0x40015000, 0x40015400 };
45529fc5fdSAlistair Francis #define EXTI_ADDR 0x40013C00
46529fc5fdSAlistair Francis
47529fc5fdSAlistair Francis #define SYSCFG_IRQ 71
48529fc5fdSAlistair Francis static const int usart_irq[] = { 37, 38, 39, 52, 53, 71, 82, 83 };
49529fc5fdSAlistair Francis static const int timer_irq[] = { 28, 29, 30, 50 };
50529fc5fdSAlistair Francis #define ADC_IRQ 18
51529fc5fdSAlistair Francis static const int spi_irq[] = { 35, 36, 51, 0, 0, 0 };
52529fc5fdSAlistair Francis static const int exti_irq[] = { 6, 7, 8, 9, 10, 23, 23, 23, 23, 23, 40,
53529fc5fdSAlistair Francis 40, 40, 40, 40, 40} ;
54529fc5fdSAlistair Francis
55529fc5fdSAlistair Francis
stm32f405_soc_initfn(Object * obj)56529fc5fdSAlistair Francis static void stm32f405_soc_initfn(Object *obj)
57529fc5fdSAlistair Francis {
58529fc5fdSAlistair Francis STM32F405State *s = STM32F405_SOC(obj);
59529fc5fdSAlistair Francis int i;
60529fc5fdSAlistair Francis
61db873cc5SMarkus Armbruster object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
62529fc5fdSAlistair Francis
63*950dff9aSRomán Cárdenas Rodríguez object_initialize_child(obj, "rcc", &s->rcc, TYPE_STM32_RCC);
64*950dff9aSRomán Cárdenas Rodríguez
65db873cc5SMarkus Armbruster object_initialize_child(obj, "syscfg", &s->syscfg, TYPE_STM32F4XX_SYSCFG);
66529fc5fdSAlistair Francis
67529fc5fdSAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) {
68db873cc5SMarkus Armbruster object_initialize_child(obj, "usart[*]", &s->usart[i],
69db873cc5SMarkus Armbruster TYPE_STM32F2XX_USART);
70529fc5fdSAlistair Francis }
71529fc5fdSAlistair Francis
72529fc5fdSAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) {
73db873cc5SMarkus Armbruster object_initialize_child(obj, "timer[*]", &s->timer[i],
74db873cc5SMarkus Armbruster TYPE_STM32F2XX_TIMER);
75529fc5fdSAlistair Francis }
76529fc5fdSAlistair Francis
77529fc5fdSAlistair Francis for (i = 0; i < STM_NUM_ADCS; i++) {
78db873cc5SMarkus Armbruster object_initialize_child(obj, "adc[*]", &s->adc[i], TYPE_STM32F2XX_ADC);
79529fc5fdSAlistair Francis }
80529fc5fdSAlistair Francis
81529fc5fdSAlistair Francis for (i = 0; i < STM_NUM_SPIS; i++) {
82db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_STM32F2XX_SPI);
83529fc5fdSAlistair Francis }
84529fc5fdSAlistair Francis
85db873cc5SMarkus Armbruster object_initialize_child(obj, "exti", &s->exti, TYPE_STM32F4XX_EXTI);
8666e6a438SPeter Maydell
8766e6a438SPeter Maydell s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
8866e6a438SPeter Maydell s->refclk = qdev_init_clock_in(DEVICE(s), "refclk", NULL, NULL, 0);
89529fc5fdSAlistair Francis }
90529fc5fdSAlistair Francis
stm32f405_soc_realize(DeviceState * dev_soc,Error ** errp)91529fc5fdSAlistair Francis static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp)
92529fc5fdSAlistair Francis {
93529fc5fdSAlistair Francis STM32F405State *s = STM32F405_SOC(dev_soc);
94529fc5fdSAlistair Francis MemoryRegion *system_memory = get_system_memory();
95529fc5fdSAlistair Francis DeviceState *dev, *armv7m;
96529fc5fdSAlistair Francis SysBusDevice *busdev;
97529fc5fdSAlistair Francis Error *err = NULL;
98529fc5fdSAlistair Francis int i;
99529fc5fdSAlistair Francis
10066e6a438SPeter Maydell /*
10166e6a438SPeter Maydell * We use s->refclk internally and only define it with qdev_init_clock_in()
10266e6a438SPeter Maydell * so it is correctly parented and not leaked on an init/deinit; it is not
10366e6a438SPeter Maydell * intended as an externally exposed clock.
10466e6a438SPeter Maydell */
10566e6a438SPeter Maydell if (clock_has_source(s->refclk)) {
10666e6a438SPeter Maydell error_setg(errp, "refclk clock must not be wired up by the board code");
10766e6a438SPeter Maydell return;
10866e6a438SPeter Maydell }
10966e6a438SPeter Maydell
11066e6a438SPeter Maydell if (!clock_has_source(s->sysclk)) {
11166e6a438SPeter Maydell error_setg(errp, "sysclk clock must be wired up by the board code");
11266e6a438SPeter Maydell return;
11366e6a438SPeter Maydell }
11466e6a438SPeter Maydell
11566e6a438SPeter Maydell /*
11666e6a438SPeter Maydell * TODO: ideally we should model the SoC RCC and its ability to
11766e6a438SPeter Maydell * change the sysclk frequency and define different sysclk sources.
11866e6a438SPeter Maydell */
11966e6a438SPeter Maydell
12066e6a438SPeter Maydell /* The refclk always runs at frequency HCLK / 8 */
12166e6a438SPeter Maydell clock_set_mul_div(s->refclk, 8, 1);
12266e6a438SPeter Maydell clock_set_source(s->refclk, s->sysclk);
12366e6a438SPeter Maydell
12432b9523aSPhilippe Mathieu-Daudé memory_region_init_rom(&s->flash, OBJECT(dev_soc), "STM32F405.flash",
12532b9523aSPhilippe Mathieu-Daudé FLASH_SIZE, &err);
126529fc5fdSAlistair Francis if (err != NULL) {
127529fc5fdSAlistair Francis error_propagate(errp, err);
128529fc5fdSAlistair Francis return;
129529fc5fdSAlistair Francis }
13032b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->flash_alias, OBJECT(dev_soc),
13132b9523aSPhilippe Mathieu-Daudé "STM32F405.flash.alias", &s->flash, 0,
13232b9523aSPhilippe Mathieu-Daudé FLASH_SIZE);
133529fc5fdSAlistair Francis
134529fc5fdSAlistair Francis memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, &s->flash);
135529fc5fdSAlistair Francis memory_region_add_subregion(system_memory, 0, &s->flash_alias);
136529fc5fdSAlistair Francis
137529fc5fdSAlistair Francis memory_region_init_ram(&s->sram, NULL, "STM32F405.sram", SRAM_SIZE,
138529fc5fdSAlistair Francis &err);
139529fc5fdSAlistair Francis if (err != NULL) {
140529fc5fdSAlistair Francis error_propagate(errp, err);
141529fc5fdSAlistair Francis return;
142529fc5fdSAlistair Francis }
143529fc5fdSAlistair Francis memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram);
144529fc5fdSAlistair Francis
145829da0dbSFelipe Balbi memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE,
146829da0dbSFelipe Balbi &err);
147829da0dbSFelipe Balbi if (err != NULL) {
148829da0dbSFelipe Balbi error_propagate(errp, err);
149829da0dbSFelipe Balbi return;
150829da0dbSFelipe Balbi }
151829da0dbSFelipe Balbi memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm);
152829da0dbSFelipe Balbi
153529fc5fdSAlistair Francis armv7m = DEVICE(&s->armv7m);
154529fc5fdSAlistair Francis qdev_prop_set_uint32(armv7m, "num-irq", 96);
1554a04655cSSamuel Tardieu qdev_prop_set_uint8(armv7m, "num-prio-bits", 4);
156e1b72c55SPhilippe Mathieu-Daudé qdev_prop_set_string(armv7m, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4"));
157529fc5fdSAlistair Francis qdev_prop_set_bit(armv7m, "enable-bitband", true);
15866e6a438SPeter Maydell qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
15966e6a438SPeter Maydell qdev_connect_clock_in(armv7m, "refclk", s->refclk);
1605325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->armv7m), "memory",
1615325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort);
162668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), errp)) {
163529fc5fdSAlistair Francis return;
164529fc5fdSAlistair Francis }
165529fc5fdSAlistair Francis
166*950dff9aSRomán Cárdenas Rodríguez /* Reset and clock controller */
167*950dff9aSRomán Cárdenas Rodríguez dev = DEVICE(&s->rcc);
168*950dff9aSRomán Cárdenas Rodríguez if (!sysbus_realize(SYS_BUS_DEVICE(&s->rcc), errp)) {
169*950dff9aSRomán Cárdenas Rodríguez return;
170*950dff9aSRomán Cárdenas Rodríguez }
171*950dff9aSRomán Cárdenas Rodríguez busdev = SYS_BUS_DEVICE(dev);
172*950dff9aSRomán Cárdenas Rodríguez sysbus_mmio_map(busdev, 0, RCC_ADDR);
173*950dff9aSRomán Cárdenas Rodríguez
174529fc5fdSAlistair Francis /* System configuration controller */
175529fc5fdSAlistair Francis dev = DEVICE(&s->syscfg);
176668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->syscfg), errp)) {
177529fc5fdSAlistair Francis return;
178529fc5fdSAlistair Francis }
179529fc5fdSAlistair Francis busdev = SYS_BUS_DEVICE(dev);
180529fc5fdSAlistair Francis sysbus_mmio_map(busdev, 0, SYSCFG_ADD);
181529fc5fdSAlistair Francis sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, SYSCFG_IRQ));
182529fc5fdSAlistair Francis
183529fc5fdSAlistair Francis /* Attach UART (uses USART registers) and USART controllers */
184529fc5fdSAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) {
185529fc5fdSAlistair Francis dev = DEVICE(&(s->usart[i]));
186529fc5fdSAlistair Francis qdev_prop_set_chr(dev, "chardev", serial_hd(i));
187668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->usart[i]), errp)) {
188529fc5fdSAlistair Francis return;
189529fc5fdSAlistair Francis }
190529fc5fdSAlistair Francis busdev = SYS_BUS_DEVICE(dev);
191529fc5fdSAlistair Francis sysbus_mmio_map(busdev, 0, usart_addr[i]);
192529fc5fdSAlistair Francis sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i]));
193529fc5fdSAlistair Francis }
194529fc5fdSAlistair Francis
195529fc5fdSAlistair Francis /* Timer 2 to 5 */
196529fc5fdSAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) {
197529fc5fdSAlistair Francis dev = DEVICE(&(s->timer[i]));
198529fc5fdSAlistair Francis qdev_prop_set_uint64(dev, "clock-frequency", 1000000000);
199668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer[i]), errp)) {
200529fc5fdSAlistair Francis return;
201529fc5fdSAlistair Francis }
202529fc5fdSAlistair Francis busdev = SYS_BUS_DEVICE(dev);
203529fc5fdSAlistair Francis sysbus_mmio_map(busdev, 0, timer_addr[i]);
204529fc5fdSAlistair Francis sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i]));
205529fc5fdSAlistair Francis }
206529fc5fdSAlistair Francis
207529fc5fdSAlistair Francis /* ADC device, the IRQs are ORed together */
208778a2dc5SMarkus Armbruster if (!object_initialize_child_with_props(OBJECT(s), "adc-orirq",
209778a2dc5SMarkus Armbruster &s->adc_irqs, sizeof(s->adc_irqs),
210668f62ecSMarkus Armbruster TYPE_OR_IRQ, errp, NULL)) {
211529fc5fdSAlistair Francis return;
212529fc5fdSAlistair Francis }
2135325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->adc_irqs), "num-lines", STM_NUM_ADCS,
2145325cc34SMarkus Armbruster &error_abort);
215668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->adc_irqs), NULL, errp)) {
216529fc5fdSAlistair Francis return;
217529fc5fdSAlistair Francis }
218529fc5fdSAlistair Francis qdev_connect_gpio_out(DEVICE(&s->adc_irqs), 0,
219529fc5fdSAlistair Francis qdev_get_gpio_in(armv7m, ADC_IRQ));
220529fc5fdSAlistair Francis
2212fb1f7d2SMarkus Armbruster for (i = 0; i < STM_NUM_ADCS; i++) {
222529fc5fdSAlistair Francis dev = DEVICE(&(s->adc[i]));
223668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc[i]), errp)) {
224529fc5fdSAlistair Francis return;
225529fc5fdSAlistair Francis }
226529fc5fdSAlistair Francis busdev = SYS_BUS_DEVICE(dev);
2272fb1f7d2SMarkus Armbruster sysbus_mmio_map(busdev, 0, adc_addr[i]);
228529fc5fdSAlistair Francis sysbus_connect_irq(busdev, 0,
229529fc5fdSAlistair Francis qdev_get_gpio_in(DEVICE(&s->adc_irqs), i));
2302fb1f7d2SMarkus Armbruster }
231529fc5fdSAlistair Francis
232529fc5fdSAlistair Francis /* SPI devices */
233529fc5fdSAlistair Francis for (i = 0; i < STM_NUM_SPIS; i++) {
234529fc5fdSAlistair Francis dev = DEVICE(&(s->spi[i]));
235668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
236529fc5fdSAlistair Francis return;
237529fc5fdSAlistair Francis }
238529fc5fdSAlistair Francis busdev = SYS_BUS_DEVICE(dev);
239529fc5fdSAlistair Francis sysbus_mmio_map(busdev, 0, spi_addr[i]);
240529fc5fdSAlistair Francis sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i]));
241529fc5fdSAlistair Francis }
242529fc5fdSAlistair Francis
243529fc5fdSAlistair Francis /* EXTI device */
244529fc5fdSAlistair Francis dev = DEVICE(&s->exti);
245668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->exti), errp)) {
246529fc5fdSAlistair Francis return;
247529fc5fdSAlistair Francis }
248529fc5fdSAlistair Francis busdev = SYS_BUS_DEVICE(dev);
249529fc5fdSAlistair Francis sysbus_mmio_map(busdev, 0, EXTI_ADDR);
250529fc5fdSAlistair Francis for (i = 0; i < 16; i++) {
251529fc5fdSAlistair Francis sysbus_connect_irq(busdev, i, qdev_get_gpio_in(armv7m, exti_irq[i]));
252529fc5fdSAlistair Francis }
253529fc5fdSAlistair Francis for (i = 0; i < 16; i++) {
254529fc5fdSAlistair Francis qdev_connect_gpio_out(DEVICE(&s->syscfg), i, qdev_get_gpio_in(dev, i));
255529fc5fdSAlistair Francis }
256529fc5fdSAlistair Francis
257529fc5fdSAlistair Francis create_unimplemented_device("timer[7]", 0x40001400, 0x400);
258529fc5fdSAlistair Francis create_unimplemented_device("timer[12]", 0x40001800, 0x400);
259529fc5fdSAlistair Francis create_unimplemented_device("timer[6]", 0x40001000, 0x400);
260529fc5fdSAlistair Francis create_unimplemented_device("timer[13]", 0x40001C00, 0x400);
261529fc5fdSAlistair Francis create_unimplemented_device("timer[14]", 0x40002000, 0x400);
262529fc5fdSAlistair Francis create_unimplemented_device("RTC and BKP", 0x40002800, 0x400);
263529fc5fdSAlistair Francis create_unimplemented_device("WWDG", 0x40002C00, 0x400);
264529fc5fdSAlistair Francis create_unimplemented_device("IWDG", 0x40003000, 0x400);
265529fc5fdSAlistair Francis create_unimplemented_device("I2S2ext", 0x40003000, 0x400);
266529fc5fdSAlistair Francis create_unimplemented_device("I2S3ext", 0x40004000, 0x400);
267529fc5fdSAlistair Francis create_unimplemented_device("I2C1", 0x40005400, 0x400);
268529fc5fdSAlistair Francis create_unimplemented_device("I2C2", 0x40005800, 0x400);
269529fc5fdSAlistair Francis create_unimplemented_device("I2C3", 0x40005C00, 0x400);
270529fc5fdSAlistair Francis create_unimplemented_device("CAN1", 0x40006400, 0x400);
271529fc5fdSAlistair Francis create_unimplemented_device("CAN2", 0x40006800, 0x400);
272529fc5fdSAlistair Francis create_unimplemented_device("PWR", 0x40007000, 0x400);
273529fc5fdSAlistair Francis create_unimplemented_device("DAC", 0x40007400, 0x400);
274529fc5fdSAlistair Francis create_unimplemented_device("timer[1]", 0x40010000, 0x400);
275529fc5fdSAlistair Francis create_unimplemented_device("timer[8]", 0x40010400, 0x400);
276529fc5fdSAlistair Francis create_unimplemented_device("SDIO", 0x40012C00, 0x400);
277529fc5fdSAlistair Francis create_unimplemented_device("timer[9]", 0x40014000, 0x400);
278529fc5fdSAlistair Francis create_unimplemented_device("timer[10]", 0x40014400, 0x400);
279529fc5fdSAlistair Francis create_unimplemented_device("timer[11]", 0x40014800, 0x400);
280529fc5fdSAlistair Francis create_unimplemented_device("GPIOA", 0x40020000, 0x400);
281529fc5fdSAlistair Francis create_unimplemented_device("GPIOB", 0x40020400, 0x400);
282529fc5fdSAlistair Francis create_unimplemented_device("GPIOC", 0x40020800, 0x400);
283529fc5fdSAlistair Francis create_unimplemented_device("GPIOD", 0x40020C00, 0x400);
284529fc5fdSAlistair Francis create_unimplemented_device("GPIOE", 0x40021000, 0x400);
285529fc5fdSAlistair Francis create_unimplemented_device("GPIOF", 0x40021400, 0x400);
286529fc5fdSAlistair Francis create_unimplemented_device("GPIOG", 0x40021800, 0x400);
287529fc5fdSAlistair Francis create_unimplemented_device("GPIOH", 0x40021C00, 0x400);
288529fc5fdSAlistair Francis create_unimplemented_device("GPIOI", 0x40022000, 0x400);
289529fc5fdSAlistair Francis create_unimplemented_device("CRC", 0x40023000, 0x400);
290529fc5fdSAlistair Francis create_unimplemented_device("Flash Int", 0x40023C00, 0x400);
291529fc5fdSAlistair Francis create_unimplemented_device("BKPSRAM", 0x40024000, 0x400);
292529fc5fdSAlistair Francis create_unimplemented_device("DMA1", 0x40026000, 0x400);
293529fc5fdSAlistair Francis create_unimplemented_device("DMA2", 0x40026400, 0x400);
294529fc5fdSAlistair Francis create_unimplemented_device("Ethernet", 0x40028000, 0x1400);
295529fc5fdSAlistair Francis create_unimplemented_device("USB OTG HS", 0x40040000, 0x30000);
296529fc5fdSAlistair Francis create_unimplemented_device("USB OTG FS", 0x50000000, 0x31000);
297529fc5fdSAlistair Francis create_unimplemented_device("DCMI", 0x50050000, 0x400);
298529fc5fdSAlistair Francis create_unimplemented_device("RNG", 0x50060800, 0x400);
299529fc5fdSAlistair Francis }
300529fc5fdSAlistair Francis
stm32f405_soc_class_init(ObjectClass * klass,void * data)301529fc5fdSAlistair Francis static void stm32f405_soc_class_init(ObjectClass *klass, void *data)
302529fc5fdSAlistair Francis {
303529fc5fdSAlistair Francis DeviceClass *dc = DEVICE_CLASS(klass);
304529fc5fdSAlistair Francis
305529fc5fdSAlistair Francis dc->realize = stm32f405_soc_realize;
306529fc5fdSAlistair Francis /* No vmstate or reset required: device has no internal state */
307529fc5fdSAlistair Francis }
308529fc5fdSAlistair Francis
309529fc5fdSAlistair Francis static const TypeInfo stm32f405_soc_info = {
310529fc5fdSAlistair Francis .name = TYPE_STM32F405_SOC,
311529fc5fdSAlistair Francis .parent = TYPE_SYS_BUS_DEVICE,
312529fc5fdSAlistair Francis .instance_size = sizeof(STM32F405State),
313529fc5fdSAlistair Francis .instance_init = stm32f405_soc_initfn,
314529fc5fdSAlistair Francis .class_init = stm32f405_soc_class_init,
315529fc5fdSAlistair Francis };
316529fc5fdSAlistair Francis
stm32f405_soc_types(void)317529fc5fdSAlistair Francis static void stm32f405_soc_types(void)
318529fc5fdSAlistair Francis {
319529fc5fdSAlistair Francis type_register_static(&stm32f405_soc_info);
320529fc5fdSAlistair Francis }
321529fc5fdSAlistair Francis
322529fc5fdSAlistair Francis type_init(stm32f405_soc_types)
323