1db635521SAlistair Francis /*
2db635521SAlistair Francis * STM32F205 SoC
3db635521SAlistair Francis *
4db635521SAlistair Francis * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
5db635521SAlistair Francis *
6db635521SAlistair Francis * Permission is hereby granted, free of charge, to any person obtaining a copy
7db635521SAlistair Francis * of this software and associated documentation files (the "Software"), to deal
8db635521SAlistair Francis * in the Software without restriction, including without limitation the rights
9db635521SAlistair Francis * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10db635521SAlistair Francis * copies of the Software, and to permit persons to whom the Software is
11db635521SAlistair Francis * furnished to do so, subject to the following conditions:
12db635521SAlistair Francis *
13db635521SAlistair Francis * The above copyright notice and this permission notice shall be included in
14db635521SAlistair Francis * all copies or substantial portions of the Software.
15db635521SAlistair Francis *
16db635521SAlistair Francis * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17db635521SAlistair Francis * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18db635521SAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19db635521SAlistair Francis * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20db635521SAlistair Francis * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21db635521SAlistair Francis * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22db635521SAlistair Francis * THE SOFTWARE.
23db635521SAlistair Francis */
24db635521SAlistair Francis
2512b16722SPeter Maydell #include "qemu/osdep.h"
26da34e65cSMarkus Armbruster #include "qapi/error.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
2812ec8bd5SPeter Maydell #include "hw/arm/boot.h"
29db635521SAlistair Francis #include "exec/address-spaces.h"
30db635521SAlistair Francis #include "hw/arm/stm32f205_soc.h"
31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3268ba05fbSPeter Maydell #include "hw/qdev-clock.h"
3346517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
34db635521SAlistair Francis
35db635521SAlistair Francis /* At the moment only Timer 2 to 5 are modelled */
36db635521SAlistair Francis static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400,
37db635521SAlistair Francis 0x40000800, 0x40000C00 };
38db635521SAlistair Francis static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400,
39db635521SAlistair Francis 0x40004800, 0x40004C00, 0x40005000, 0x40011400 };
40b63041c8SAlistair Francis static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100,
41b63041c8SAlistair Francis 0x40012200 };
42540a8f34SAlistair Francis static const uint32_t spi_addr[STM_NUM_SPIS] = { 0x40013000, 0x40003800,
43540a8f34SAlistair Francis 0x40003C00 };
44db635521SAlistair Francis
45db635521SAlistair Francis static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50};
46db635521SAlistair Francis static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71};
47b63041c8SAlistair Francis #define ADC_IRQ 18
48540a8f34SAlistair Francis static const int spi_irq[STM_NUM_SPIS] = {35, 36, 51};
49db635521SAlistair Francis
stm32f205_soc_initfn(Object * obj)50db635521SAlistair Francis static void stm32f205_soc_initfn(Object *obj)
51db635521SAlistair Francis {
52db635521SAlistair Francis STM32F205State *s = STM32F205_SOC(obj);
53db635521SAlistair Francis int i;
54db635521SAlistair Francis
55db873cc5SMarkus Armbruster object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
56b72e2f68SPeter Maydell
57db873cc5SMarkus Armbruster object_initialize_child(obj, "syscfg", &s->syscfg, TYPE_STM32F2XX_SYSCFG);
58db635521SAlistair Francis
59db635521SAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) {
60db873cc5SMarkus Armbruster object_initialize_child(obj, "usart[*]", &s->usart[i],
61db873cc5SMarkus Armbruster TYPE_STM32F2XX_USART);
62db635521SAlistair Francis }
63db635521SAlistair Francis
64db635521SAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) {
65db873cc5SMarkus Armbruster object_initialize_child(obj, "timer[*]", &s->timer[i],
66db873cc5SMarkus Armbruster TYPE_STM32F2XX_TIMER);
67db635521SAlistair Francis }
68b63041c8SAlistair Francis
69b63041c8SAlistair Francis s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ));
70b63041c8SAlistair Francis
71b63041c8SAlistair Francis for (i = 0; i < STM_NUM_ADCS; i++) {
72db873cc5SMarkus Armbruster object_initialize_child(obj, "adc[*]", &s->adc[i], TYPE_STM32F2XX_ADC);
73b63041c8SAlistair Francis }
74540a8f34SAlistair Francis
75540a8f34SAlistair Francis for (i = 0; i < STM_NUM_SPIS; i++) {
76db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_STM32F2XX_SPI);
77540a8f34SAlistair Francis }
7868ba05fbSPeter Maydell
7968ba05fbSPeter Maydell s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
8068ba05fbSPeter Maydell s->refclk = qdev_init_clock_in(DEVICE(s), "refclk", NULL, NULL, 0);
81db635521SAlistair Francis }
82db635521SAlistair Francis
stm32f205_soc_realize(DeviceState * dev_soc,Error ** errp)83db635521SAlistair Francis static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
84db635521SAlistair Francis {
85db635521SAlistair Francis STM32F205State *s = STM32F205_SOC(dev_soc);
868a85e065SPeter Maydell DeviceState *dev, *armv7m;
8781fed1d0SAlistair Francis SysBusDevice *busdev;
88db635521SAlistair Francis int i;
89db635521SAlistair Francis
90db635521SAlistair Francis MemoryRegion *system_memory = get_system_memory();
91db635521SAlistair Francis
9268ba05fbSPeter Maydell /*
9368ba05fbSPeter Maydell * We use s->refclk internally and only define it with qdev_init_clock_in()
9468ba05fbSPeter Maydell * so it is correctly parented and not leaked on an init/deinit; it is not
9568ba05fbSPeter Maydell * intended as an externally exposed clock.
9668ba05fbSPeter Maydell */
9768ba05fbSPeter Maydell if (clock_has_source(s->refclk)) {
9868ba05fbSPeter Maydell error_setg(errp, "refclk clock must not be wired up by the board code");
9968ba05fbSPeter Maydell return;
10068ba05fbSPeter Maydell }
10168ba05fbSPeter Maydell
10268ba05fbSPeter Maydell if (!clock_has_source(s->sysclk)) {
10368ba05fbSPeter Maydell error_setg(errp, "sysclk clock must be wired up by the board code");
10468ba05fbSPeter Maydell return;
10568ba05fbSPeter Maydell }
10668ba05fbSPeter Maydell
10768ba05fbSPeter Maydell /*
10868ba05fbSPeter Maydell * TODO: ideally we should model the SoC RCC and its ability to
10968ba05fbSPeter Maydell * change the sysclk frequency and define different sysclk sources.
11068ba05fbSPeter Maydell */
11168ba05fbSPeter Maydell
11268ba05fbSPeter Maydell /* The refclk always runs at frequency HCLK / 8 */
11368ba05fbSPeter Maydell clock_set_mul_div(s->refclk, 8, 1);
11468ba05fbSPeter Maydell clock_set_source(s->refclk, s->sysclk);
11568ba05fbSPeter Maydell
116cabc613fSPeter Maydell memory_region_init_rom(&s->flash, OBJECT(dev_soc), "STM32F205.flash",
11732b9523aSPhilippe Mathieu-Daudé FLASH_SIZE, &error_fatal);
118cabc613fSPeter Maydell memory_region_init_alias(&s->flash_alias, OBJECT(dev_soc),
119cabc613fSPeter Maydell "STM32F205.flash.alias", &s->flash, 0, FLASH_SIZE);
120db635521SAlistair Francis
121cabc613fSPeter Maydell memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, &s->flash);
122cabc613fSPeter Maydell memory_region_add_subregion(system_memory, 0, &s->flash_alias);
123db635521SAlistair Francis
124cabc613fSPeter Maydell memory_region_init_ram(&s->sram, NULL, "STM32F205.sram", SRAM_SIZE,
125f8ed85acSMarkus Armbruster &error_fatal);
126cabc613fSPeter Maydell memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram);
127db635521SAlistair Francis
1288a85e065SPeter Maydell armv7m = DEVICE(&s->armv7m);
1298a85e065SPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 96);
130*4a04655cSSamuel Tardieu qdev_prop_set_uint8(armv7m, "num-prio-bits", 4);
131ff6cda35SPhilippe Mathieu-Daudé qdev_prop_set_string(armv7m, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m3"));
132a1c5a062SStefan Hajnoczi qdev_prop_set_bit(armv7m, "enable-bitband", true);
13368ba05fbSPeter Maydell qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
13468ba05fbSPeter Maydell qdev_connect_clock_in(armv7m, "refclk", s->refclk);
1355325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->armv7m), "memory",
1365325cc34SMarkus Armbruster OBJECT(get_system_memory()), &error_abort);
137668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), errp)) {
138b72e2f68SPeter Maydell return;
139b72e2f68SPeter Maydell }
140db635521SAlistair Francis
141db635521SAlistair Francis /* System configuration controller */
14281fed1d0SAlistair Francis dev = DEVICE(&s->syscfg);
143668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->syscfg), errp)) {
144db635521SAlistair Francis return;
145db635521SAlistair Francis }
14681fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev);
14781fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, 0x40013800);
148db635521SAlistair Francis
149db635521SAlistair Francis /* Attach UART (uses USART registers) and USART controllers */
150db635521SAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) {
15181fed1d0SAlistair Francis dev = DEVICE(&(s->usart[i]));
152fc38a112SPeter Maydell qdev_prop_set_chr(dev, "chardev", serial_hd(i));
153668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->usart[i]), errp)) {
154db635521SAlistair Francis return;
155db635521SAlistair Francis }
15681fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev);
15781fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, usart_addr[i]);
1588a85e065SPeter Maydell sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i]));
159db635521SAlistair Francis }
160db635521SAlistair Francis
161db635521SAlistair Francis /* Timer 2 to 5 */
162db635521SAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) {
16381fed1d0SAlistair Francis dev = DEVICE(&(s->timer[i]));
16481fed1d0SAlistair Francis qdev_prop_set_uint64(dev, "clock-frequency", 1000000000);
165668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer[i]), errp)) {
166db635521SAlistair Francis return;
167db635521SAlistair Francis }
16881fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev);
16981fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, timer_addr[i]);
1708a85e065SPeter Maydell sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i]));
171db635521SAlistair Francis }
172b63041c8SAlistair Francis
173b63041c8SAlistair Francis /* ADC 1 to 3 */
1745325cc34SMarkus Armbruster object_property_set_int(OBJECT(s->adc_irqs), "num-lines", STM_NUM_ADCS,
1755325cc34SMarkus Armbruster &error_abort);
176668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(s->adc_irqs), NULL, errp)) {
177b63041c8SAlistair Francis return;
178b63041c8SAlistair Francis }
179b63041c8SAlistair Francis qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0,
1808a85e065SPeter Maydell qdev_get_gpio_in(armv7m, ADC_IRQ));
181b63041c8SAlistair Francis
182b63041c8SAlistair Francis for (i = 0; i < STM_NUM_ADCS; i++) {
183b63041c8SAlistair Francis dev = DEVICE(&(s->adc[i]));
184668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc[i]), errp)) {
185b63041c8SAlistair Francis return;
186b63041c8SAlistair Francis }
187b63041c8SAlistair Francis busdev = SYS_BUS_DEVICE(dev);
188b63041c8SAlistair Francis sysbus_mmio_map(busdev, 0, adc_addr[i]);
189b63041c8SAlistair Francis sysbus_connect_irq(busdev, 0,
190b63041c8SAlistair Francis qdev_get_gpio_in(DEVICE(s->adc_irqs), i));
191b63041c8SAlistair Francis }
192540a8f34SAlistair Francis
193540a8f34SAlistair Francis /* SPI 1 and 2 */
194540a8f34SAlistair Francis for (i = 0; i < STM_NUM_SPIS; i++) {
195540a8f34SAlistair Francis dev = DEVICE(&(s->spi[i]));
196668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
197540a8f34SAlistair Francis return;
198540a8f34SAlistair Francis }
199540a8f34SAlistair Francis busdev = SYS_BUS_DEVICE(dev);
200540a8f34SAlistair Francis sysbus_mmio_map(busdev, 0, spi_addr[i]);
2018a85e065SPeter Maydell sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i]));
202540a8f34SAlistair Francis }
203db635521SAlistair Francis }
204db635521SAlistair Francis
stm32f205_soc_class_init(ObjectClass * klass,void * data)205db635521SAlistair Francis static void stm32f205_soc_class_init(ObjectClass *klass, void *data)
206db635521SAlistair Francis {
207db635521SAlistair Francis DeviceClass *dc = DEVICE_CLASS(klass);
208db635521SAlistair Francis
209db635521SAlistair Francis dc->realize = stm32f205_soc_realize;
210ff6cda35SPhilippe Mathieu-Daudé /* No vmstate or reset required: device has no internal state */
211db635521SAlistair Francis }
212db635521SAlistair Francis
213db635521SAlistair Francis static const TypeInfo stm32f205_soc_info = {
214db635521SAlistair Francis .name = TYPE_STM32F205_SOC,
215db635521SAlistair Francis .parent = TYPE_SYS_BUS_DEVICE,
216db635521SAlistair Francis .instance_size = sizeof(STM32F205State),
217db635521SAlistair Francis .instance_init = stm32f205_soc_initfn,
218db635521SAlistair Francis .class_init = stm32f205_soc_class_init,
219db635521SAlistair Francis };
220db635521SAlistair Francis
stm32f205_soc_types(void)221db635521SAlistair Francis static void stm32f205_soc_types(void)
222db635521SAlistair Francis {
223db635521SAlistair Francis type_register_static(&stm32f205_soc_info);
224db635521SAlistair Francis }
225db635521SAlistair Francis
226db635521SAlistair Francis type_init(stm32f205_soc_types)
227