xref: /openbmc/qemu/hw/arm/mps2.c (revision 29b008927ef6e3fbb70e6607b25d3fcae26a5190)
12eb5578bSPeter Maydell /*
22eb5578bSPeter Maydell  * ARM V2M MPS2 board emulation.
32eb5578bSPeter Maydell  *
42eb5578bSPeter Maydell  * Copyright (c) 2017 Linaro Limited
52eb5578bSPeter Maydell  * Written by Peter Maydell
62eb5578bSPeter Maydell  *
72eb5578bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
82eb5578bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
92eb5578bSPeter Maydell  *  (at your option) any later version.
102eb5578bSPeter Maydell  */
112eb5578bSPeter Maydell 
122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
132eb5578bSPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
142eb5578bSPeter Maydell  * and most of the devices are in the FPGA, the details of the board
152eb5578bSPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
162eb5578bSPeter Maydell  * We model the following FPGA images:
172eb5578bSPeter Maydell  *  "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385
18897d2726SPeter Maydell  *  "mps2-an386" -- Cortex-M4 as documented in ARM Application Note AN386
196d4811c4SPeter Maydell  *  "mps2-an500" -- Cortex-M7 as documented in ARM Application Note AN500
202eb5578bSPeter Maydell  *  "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511
212eb5578bSPeter Maydell  *
222eb5578bSPeter Maydell  * Links to the TRM for the board itself and to the various Application
232eb5578bSPeter Maydell  * Notes which document the FPGA images can be found here:
242eb5578bSPeter Maydell  *   https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system
252eb5578bSPeter Maydell  */
262eb5578bSPeter Maydell 
272eb5578bSPeter Maydell #include "qemu/osdep.h"
28eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
2968637c3aSIgor Mammedov #include "qemu/cutils.h"
302eb5578bSPeter Maydell #include "qapi/error.h"
312eb5578bSPeter Maydell #include "qemu/error-report.h"
3212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
332eb5578bSPeter Maydell #include "hw/arm/armv7m.h"
34977a15f4SPeter Maydell #include "hw/or-irq.h"
352eb5578bSPeter Maydell #include "hw/boards.h"
362eb5578bSPeter Maydell #include "exec/address-spaces.h"
37977a15f4SPeter Maydell #include "sysemu/sysemu.h"
384ab694b9SPhilippe Mathieu-Daudé #include "hw/qdev-properties.h"
392eb5578bSPeter Maydell #include "hw/misc/unimp.h"
40977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
413d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
42595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h"
436dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h"
44adbb23b6SPhilippe Mathieu-Daudé #include "hw/misc/mps2-fpgaio.h"
4558f7f3c4SPhilippe Mathieu-Daudé #include "hw/ssi/pl022.h"
46ada45de9SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
4766b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
4835873939SPeter Maydell #include "net/net.h"
49adbb23b6SPhilippe Mathieu-Daudé #include "hw/watchdog/cmsdk-apb-watchdog.h"
50640ec258SPeter Maydell #include "hw/qdev-clock.h"
5180e09151SKevin Wolf #include "qapi/qmp/qlist.h"
52db1015e9SEduardo Habkost #include "qom/object.h"
532eb5578bSPeter Maydell 
542eb5578bSPeter Maydell typedef enum MPS2FPGAType {
552eb5578bSPeter Maydell     FPGA_AN385,
56897d2726SPeter Maydell     FPGA_AN386,
576d4811c4SPeter Maydell     FPGA_AN500,
582eb5578bSPeter Maydell     FPGA_AN511,
592eb5578bSPeter Maydell } MPS2FPGAType;
602eb5578bSPeter Maydell 
61db1015e9SEduardo Habkost struct MPS2MachineClass {
622eb5578bSPeter Maydell     MachineClass parent;
632eb5578bSPeter Maydell     MPS2FPGAType fpga_type;
646dbdf4ecSPeter Maydell     uint32_t scc_id;
656d4811c4SPeter Maydell     bool has_block_ram;
666d4811c4SPeter Maydell     hwaddr ethernet_base;
676d4811c4SPeter Maydell     hwaddr psram_base;
68db1015e9SEduardo Habkost };
692eb5578bSPeter Maydell 
70db1015e9SEduardo Habkost struct MPS2MachineState {
712eb5578bSPeter Maydell     MachineState parent;
722eb5578bSPeter Maydell 
732eb5578bSPeter Maydell     ARMv7MState armv7m;
742eb5578bSPeter Maydell     MemoryRegion ssram1;
752eb5578bSPeter Maydell     MemoryRegion ssram1_m;
762eb5578bSPeter Maydell     MemoryRegion ssram23;
772eb5578bSPeter Maydell     MemoryRegion ssram23_m;
782eb5578bSPeter Maydell     MemoryRegion blockram;
792eb5578bSPeter Maydell     MemoryRegion blockram_m1;
802eb5578bSPeter Maydell     MemoryRegion blockram_m2;
812eb5578bSPeter Maydell     MemoryRegion blockram_m3;
822eb5578bSPeter Maydell     MemoryRegion sram;
8375ca8341SPhilippe Mathieu-Daudé     /* FPGA APB subsystem */
846dbdf4ecSPeter Maydell     MPS2SCC scc;
85adbb23b6SPhilippe Mathieu-Daudé     MPS2FPGAIO fpgaio;
8675ca8341SPhilippe Mathieu-Daudé     /* CMSDK APB subsystem */
87595c786bSPeter Maydell     CMSDKAPBDualTimer dualtimer;
88adbb23b6SPhilippe Mathieu-Daudé     CMSDKAPBWatchdog watchdog;
89efc34aaaSPeter Maydell     CMSDKAPBTimer timer[2];
90640ec258SPeter Maydell     Clock *sysclk;
91a860df4fSPeter Maydell     Clock *refclk;
92db1015e9SEduardo Habkost };
932eb5578bSPeter Maydell 
942eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2"
952eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385")
96897d2726SPeter Maydell #define TYPE_MPS2_AN386_MACHINE MACHINE_TYPE_NAME("mps2-an386")
976d4811c4SPeter Maydell #define TYPE_MPS2_AN500_MACHINE MACHINE_TYPE_NAME("mps2-an500")
982eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511")
992eb5578bSPeter Maydell 
OBJECT_DECLARE_TYPE(MPS2MachineState,MPS2MachineClass,MPS2_MACHINE)100a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2MachineState, MPS2MachineClass, MPS2_MACHINE)
1012eb5578bSPeter Maydell 
1022eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */
1032eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000
1042eb5578bSPeter Maydell 
105a860df4fSPeter Maydell /*
106a860df4fSPeter Maydell  * The Application Notes don't say anything about how the
107a860df4fSPeter Maydell  * systick reference clock is configured. (Quite possibly
108a860df4fSPeter Maydell  * they don't have one at all.) This 1MHz clock matches the
109a860df4fSPeter Maydell  * pre-existing behaviour that used to be hardcoded in the
110a860df4fSPeter Maydell  * armv7m_systick implementation.
111a860df4fSPeter Maydell  */
112a860df4fSPeter Maydell #define REFCLK_FRQ (1 * 1000 * 1000)
113a860df4fSPeter Maydell 
1142eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into
1152eb5578bSPeter Maydell  * the memory map at @base.
1162eb5578bSPeter Maydell  */
1172eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name,
1182eb5578bSPeter Maydell                      hwaddr base, hwaddr size)
1192eb5578bSPeter Maydell {
1202eb5578bSPeter Maydell     memory_region_init_ram(mr, NULL, name, size, &error_fatal);
1212eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
1222eb5578bSPeter Maydell }
1232eb5578bSPeter Maydell 
1242eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
1252eb5578bSPeter Maydell  * located at @base in the memory map.
1262eb5578bSPeter Maydell  */
make_ram_alias(MemoryRegion * mr,const char * name,MemoryRegion * orig,hwaddr base)1272eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
1282eb5578bSPeter Maydell                            MemoryRegion *orig, hwaddr base)
1292eb5578bSPeter Maydell {
1302eb5578bSPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
1312eb5578bSPeter Maydell                              memory_region_size(orig));
1322eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
1332eb5578bSPeter Maydell }
1342eb5578bSPeter Maydell 
mps2_common_init(MachineState * machine)1352eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine)
1362eb5578bSPeter Maydell {
1372eb5578bSPeter Maydell     MPS2MachineState *mms = MPS2_MACHINE(machine);
1382eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine);
1392eb5578bSPeter Maydell     MemoryRegion *system_memory = get_system_memory();
140ba1ba5ccSIgor Mammedov     MachineClass *mc = MACHINE_GET_CLASS(machine);
1416dbdf4ecSPeter Maydell     DeviceState *armv7m, *sccdev;
14280e09151SKevin Wolf     QList *oscclk;
143bb8fba9cSPhilippe Mathieu-Daudé     int i;
1442eb5578bSPeter Maydell 
14568637c3aSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
14668637c3aSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
14768637c3aSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
14868637c3aSIgor Mammedov         g_free(sz);
14968637c3aSIgor Mammedov         exit(EXIT_FAILURE);
15068637c3aSIgor Mammedov     }
15168637c3aSIgor Mammedov 
152640ec258SPeter Maydell     /* This clock doesn't need migration because it is fixed-frequency */
153640ec258SPeter Maydell     mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
154640ec258SPeter Maydell     clock_set_hz(mms->sysclk, SYSCLK_FRQ);
155640ec258SPeter Maydell 
156a860df4fSPeter Maydell     mms->refclk = clock_new(OBJECT(machine), "REFCLK");
157a860df4fSPeter Maydell     clock_set_hz(mms->refclk, REFCLK_FRQ);
158a860df4fSPeter Maydell 
1592eb5578bSPeter Maydell     /* The FPGA images have an odd combination of different RAMs,
1602eb5578bSPeter Maydell      * because in hardware they are different implementations and
1612eb5578bSPeter Maydell      * connected to different buses, giving varying performance/size
1622eb5578bSPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
1632eb5578bSPeter Maydell      * call the 16MB our "system memory", as it's the largest lump.
1642eb5578bSPeter Maydell      *
165897d2726SPeter Maydell      * AN385/AN386/AN511:
1662eb5578bSPeter Maydell      *  0x21000000 .. 0x21ffffff : PSRAM (16MB)
1676d4811c4SPeter Maydell      * AN385/AN386/AN500:
1682eb5578bSPeter Maydell      *  0x00000000 .. 0x003fffff : ZBT SSRAM1
1692eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1
1702eb5578bSPeter Maydell      *  0x20000000 .. 0x203fffff : ZBT SSRAM 2&3
1712eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3
1726d4811c4SPeter Maydell      * AN385/AN386 only:
1732eb5578bSPeter Maydell      *  0x01000000 .. 0x01003fff : block RAM (16K)
1742eb5578bSPeter Maydell      *  0x01004000 .. 0x01007fff : mirror of above
1752eb5578bSPeter Maydell      *  0x01008000 .. 0x0100bfff : mirror of above
1762eb5578bSPeter Maydell      *  0x0100c000 .. 0x0100ffff : mirror of above
1772eb5578bSPeter Maydell      * AN511 only:
1782eb5578bSPeter Maydell      *  0x00000000 .. 0x0003ffff : FPGA block RAM
1792eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : ZBT SSRAM1
1802eb5578bSPeter Maydell      *  0x20000000 .. 0x2001ffff : SRAM
1812eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : ZBT SSRAM 2&3
1826d4811c4SPeter Maydell      * AN500 only:
1836d4811c4SPeter Maydell      *  0x60000000 .. 0x60ffffff : PSRAM (16MB)
1842eb5578bSPeter Maydell      *
185897d2726SPeter Maydell      * The AN385/AN386 has a feature where the lowest 16K can be mapped
1862eb5578bSPeter Maydell      * either to the bottom of the ZBT SSRAM1 or to the block RAM.
1872eb5578bSPeter Maydell      * This is of no use for QEMU so we don't implement it (as if
1882eb5578bSPeter Maydell      * zbt_boot_ctrl is always zero).
1892eb5578bSPeter Maydell      */
1906d4811c4SPeter Maydell     memory_region_add_subregion(system_memory, mmc->psram_base, machine->ram);
1912eb5578bSPeter Maydell 
1926d4811c4SPeter Maydell     if (mmc->has_block_ram) {
1932eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000);
1942eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m1, "mps.blockram_m1",
1952eb5578bSPeter Maydell                        &mms->blockram, 0x01004000);
1962eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m2, "mps.blockram_m2",
1972eb5578bSPeter Maydell                        &mms->blockram, 0x01008000);
1982eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m3, "mps.blockram_m3",
1992eb5578bSPeter Maydell                        &mms->blockram, 0x0100c000);
2006d4811c4SPeter Maydell     }
2016d4811c4SPeter Maydell 
2026d4811c4SPeter Maydell     switch (mmc->fpga_type) {
2036d4811c4SPeter Maydell     case FPGA_AN385:
2046d4811c4SPeter Maydell     case FPGA_AN386:
2056d4811c4SPeter Maydell     case FPGA_AN500:
2066d4811c4SPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000);
2076d4811c4SPeter Maydell         make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000);
2086d4811c4SPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000);
2096d4811c4SPeter Maydell         make_ram_alias(&mms->ssram23_m, "mps.ssram23_m",
2106d4811c4SPeter Maydell                        &mms->ssram23, 0x20400000);
2112eb5578bSPeter Maydell         break;
2122eb5578bSPeter Maydell     case FPGA_AN511:
2132eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000);
2142eb5578bSPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000);
2152eb5578bSPeter Maydell         make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000);
2162eb5578bSPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000);
2172eb5578bSPeter Maydell         break;
2182eb5578bSPeter Maydell     default:
2192eb5578bSPeter Maydell         g_assert_not_reached();
2202eb5578bSPeter Maydell     }
2212eb5578bSPeter Maydell 
2220074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M);
2232eb5578bSPeter Maydell     armv7m = DEVICE(&mms->armv7m);
2242eb5578bSPeter Maydell     switch (mmc->fpga_type) {
2252eb5578bSPeter Maydell     case FPGA_AN385:
226897d2726SPeter Maydell     case FPGA_AN386:
2276d4811c4SPeter Maydell     case FPGA_AN500:
2282eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 32);
2292eb5578bSPeter Maydell         break;
2302eb5578bSPeter Maydell     case FPGA_AN511:
2312eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 64);
2322eb5578bSPeter Maydell         break;
2332eb5578bSPeter Maydell     default:
2342eb5578bSPeter Maydell         g_assert_not_reached();
2352eb5578bSPeter Maydell     }
236a860df4fSPeter Maydell     qdev_connect_clock_in(armv7m, "cpuclk", mms->sysclk);
237a860df4fSPeter Maydell     qdev_connect_clock_in(armv7m, "refclk", mms->refclk);
238ba1ba5ccSIgor Mammedov     qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type);
239a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(armv7m, "enable-bitband", true);
2405325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->armv7m), "memory",
2415325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
2420074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal);
2432eb5578bSPeter Maydell 
2442eb5578bSPeter Maydell     create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000);
2452eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000);
2462eb5578bSPeter Maydell     create_unimplemented_device("Block RAM", 0x01000000, 0x00010000);
2472eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000);
2482eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000);
2492eb5578bSPeter Maydell     create_unimplemented_device("PSRAM", 0x21000000, 0x01000000);
2502eb5578bSPeter Maydell     /* These three ranges all cover multiple devices; we may implement
2512eb5578bSPeter Maydell      * some of them below (in which case the real device takes precedence
2522eb5578bSPeter Maydell      * over the unimplemented-region mapping).
2532eb5578bSPeter Maydell      */
2542eb5578bSPeter Maydell     create_unimplemented_device("CMSDK APB peripheral region @0x40000000",
2552eb5578bSPeter Maydell                                 0x40000000, 0x00010000);
25690b1b6efSPhilippe Mathieu-Daudé     create_unimplemented_device("CMSDK AHB peripheral region @0x40010000",
2572eb5578bSPeter Maydell                                 0x40010000, 0x00010000);
2582eb5578bSPeter Maydell     create_unimplemented_device("Extra peripheral region @0x40020000",
2592eb5578bSPeter Maydell                                 0x40020000, 0x00010000);
26090b1b6efSPhilippe Mathieu-Daudé 
2612eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000);
2622eb5578bSPeter Maydell     create_unimplemented_device("VGA", 0x41000000, 0x0200000);
2632eb5578bSPeter Maydell 
264977a15f4SPeter Maydell     switch (mmc->fpga_type) {
265977a15f4SPeter Maydell     case FPGA_AN385:
266897d2726SPeter Maydell     case FPGA_AN386:
2676d4811c4SPeter Maydell     case FPGA_AN500:
268977a15f4SPeter Maydell     {
269977a15f4SPeter Maydell         /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together.
270977a15f4SPeter Maydell          * Overflow for UARTs 4 and 5 doesn't trigger any interrupt.
271977a15f4SPeter Maydell          */
272977a15f4SPeter Maydell         Object *orgate;
273977a15f4SPeter Maydell         DeviceState *orgate_dev;
274977a15f4SPeter Maydell 
275977a15f4SPeter Maydell         orgate = object_new(TYPE_OR_IRQ);
2765325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 6, &error_fatal);
277ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(orgate), NULL, &error_fatal);
278977a15f4SPeter Maydell         orgate_dev = DEVICE(orgate);
279977a15f4SPeter Maydell         qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
280977a15f4SPeter Maydell 
281977a15f4SPeter Maydell         for (i = 0; i < 5; i++) {
2824ab694b9SPhilippe Mathieu-Daudé             DeviceState *dev;
2834ab694b9SPhilippe Mathieu-Daudé             SysBusDevice *s;
2844ab694b9SPhilippe Mathieu-Daudé 
285977a15f4SPeter Maydell             static const hwaddr uartbase[] = {0x40004000, 0x40005000,
286977a15f4SPeter Maydell                                               0x40006000, 0x40007000,
287977a15f4SPeter Maydell                                               0x40009000};
288977a15f4SPeter Maydell             /* RX irq number; TX irq is always one greater */
289977a15f4SPeter Maydell             static const int uartirq[] = {0, 2, 4, 18, 20};
290977a15f4SPeter Maydell             qemu_irq txovrint = NULL, rxovrint = NULL;
291977a15f4SPeter Maydell 
292977a15f4SPeter Maydell             if (i < 3) {
293977a15f4SPeter Maydell                 txovrint = qdev_get_gpio_in(orgate_dev, i * 2);
294977a15f4SPeter Maydell                 rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1);
295977a15f4SPeter Maydell             }
296977a15f4SPeter Maydell 
2974ab694b9SPhilippe Mathieu-Daudé             dev = qdev_new(TYPE_CMSDK_APB_UART);
2984ab694b9SPhilippe Mathieu-Daudé             s = SYS_BUS_DEVICE(dev);
2994ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_chr(dev, "chardev", serial_hd(i));
3004ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ);
3014ab694b9SPhilippe Mathieu-Daudé             sysbus_realize_and_unref(s, &error_fatal);
3024ab694b9SPhilippe Mathieu-Daudé             sysbus_mmio_map(s, 0, uartbase[i]);
3034ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 0, qdev_get_gpio_in(armv7m, uartirq[i] + 1));
3044ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 1, qdev_get_gpio_in(armv7m, uartirq[i]));
3054ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 2, txovrint);
3064ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 3, rxovrint);
307977a15f4SPeter Maydell         }
308977a15f4SPeter Maydell         break;
309977a15f4SPeter Maydell     }
310977a15f4SPeter Maydell     case FPGA_AN511:
311977a15f4SPeter Maydell     {
312977a15f4SPeter Maydell         /* The overflow IRQs for all UARTs are ORed together.
313977a15f4SPeter Maydell          * Tx and Rx IRQs for each UART are ORed together.
314977a15f4SPeter Maydell          */
315977a15f4SPeter Maydell         Object *orgate;
316977a15f4SPeter Maydell         DeviceState *orgate_dev;
317977a15f4SPeter Maydell 
318977a15f4SPeter Maydell         orgate = object_new(TYPE_OR_IRQ);
3195325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 10, &error_fatal);
320ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(orgate), NULL, &error_fatal);
321977a15f4SPeter Maydell         orgate_dev = DEVICE(orgate);
322977a15f4SPeter Maydell         qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
323977a15f4SPeter Maydell 
324977a15f4SPeter Maydell         for (i = 0; i < 5; i++) {
325977a15f4SPeter Maydell             /* system irq numbers for the combined tx/rx for each UART */
326977a15f4SPeter Maydell             static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56};
327977a15f4SPeter Maydell             static const hwaddr uartbase[] = {0x40004000, 0x40005000,
328977a15f4SPeter Maydell                                               0x4002c000, 0x4002d000,
329977a15f4SPeter Maydell                                               0x4002e000};
330977a15f4SPeter Maydell             Object *txrx_orgate;
3314ab694b9SPhilippe Mathieu-Daudé             DeviceState *txrx_orgate_dev, *dev;
3324ab694b9SPhilippe Mathieu-Daudé             SysBusDevice *s;
333977a15f4SPeter Maydell 
334977a15f4SPeter Maydell             txrx_orgate = object_new(TYPE_OR_IRQ);
3355325cc34SMarkus Armbruster             object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal);
336ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal);
337977a15f4SPeter Maydell             txrx_orgate_dev = DEVICE(txrx_orgate);
338977a15f4SPeter Maydell             qdev_connect_gpio_out(txrx_orgate_dev, 0,
339977a15f4SPeter Maydell                                   qdev_get_gpio_in(armv7m, uart_txrx_irqno[i]));
3404ab694b9SPhilippe Mathieu-Daudé 
3414ab694b9SPhilippe Mathieu-Daudé             dev = qdev_new(TYPE_CMSDK_APB_UART);
3424ab694b9SPhilippe Mathieu-Daudé             s = SYS_BUS_DEVICE(dev);
3434ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_chr(dev, "chardev", serial_hd(i));
3444ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ);
3454ab694b9SPhilippe Mathieu-Daudé             sysbus_realize_and_unref(s, &error_fatal);
3464ab694b9SPhilippe Mathieu-Daudé             sysbus_mmio_map(s, 0, uartbase[i]);
3474ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 0, qdev_get_gpio_in(txrx_orgate_dev, 0));
3484ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 1, qdev_get_gpio_in(txrx_orgate_dev, 1));
3494ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
3504ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
351977a15f4SPeter Maydell         }
352977a15f4SPeter Maydell         break;
353977a15f4SPeter Maydell     }
354977a15f4SPeter Maydell     default:
355977a15f4SPeter Maydell         g_assert_not_reached();
356977a15f4SPeter Maydell     }
357bb8fba9cSPhilippe Mathieu-Daudé     for (i = 0; i < 4; i++) {
358bb8fba9cSPhilippe Mathieu-Daudé         static const hwaddr gpiobase[] = {0x40010000, 0x40011000,
359bb8fba9cSPhilippe Mathieu-Daudé                                           0x40012000, 0x40013000};
360bb8fba9cSPhilippe Mathieu-Daudé         create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000);
361bb8fba9cSPhilippe Mathieu-Daudé     }
362977a15f4SPeter Maydell 
36375ca8341SPhilippe Mathieu-Daudé     /* CMSDK APB subsystem */
364efc34aaaSPeter Maydell     for (i = 0; i < ARRAY_SIZE(mms->timer); i++) {
365efc34aaaSPeter Maydell         g_autofree char *name = g_strdup_printf("timer%d", i);
366efc34aaaSPeter Maydell         hwaddr base = 0x40000000 + i * 0x1000;
367efc34aaaSPeter Maydell         int irqno = 8 + i;
368efc34aaaSPeter Maydell         SysBusDevice *sbd;
369efc34aaaSPeter Maydell 
370efc34aaaSPeter Maydell         object_initialize_child(OBJECT(mms), name, &mms->timer[i],
371efc34aaaSPeter Maydell                                 TYPE_CMSDK_APB_TIMER);
372efc34aaaSPeter Maydell         sbd = SYS_BUS_DEVICE(&mms->timer[i]);
373640ec258SPeter Maydell         qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk);
374efc34aaaSPeter Maydell         sysbus_realize_and_unref(sbd, &error_fatal);
375efc34aaaSPeter Maydell         sysbus_mmio_map(sbd, 0, base);
376efc34aaaSPeter Maydell         sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno));
377efc34aaaSPeter Maydell     }
378efc34aaaSPeter Maydell 
3790074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer,
3800074fce6SMarkus Armbruster                             TYPE_CMSDK_APB_DUALTIMER);
381640ec258SPeter Maydell     qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk);
3820074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal);
383595c786bSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0,
384595c786bSPeter Maydell                        qdev_get_gpio_in(armv7m, 10));
385595c786bSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000);
386ecbe51afSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog,
387ecbe51afSPhilippe Mathieu-Daudé                             TYPE_CMSDK_APB_WATCHDOG);
388640ec258SPeter Maydell     qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk);
389ecbe51afSPhilippe Mathieu-Daudé     sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal);
390ecbe51afSPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0,
391ecbe51afSPhilippe Mathieu-Daudé                        qdev_get_gpio_in_named(armv7m, "NMI", 0));
392ecbe51afSPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000);
393595c786bSPeter Maydell 
39475ca8341SPhilippe Mathieu-Daudé     /* FPGA APB subsystem */
3950074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC);
3966dbdf4ecSPeter Maydell     sccdev = DEVICE(&mms->scc);
3976dbdf4ecSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
398239cb6feSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
3996dbdf4ecSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
4004fb013afSPeter Maydell     /* All these FPGA images have the same OSCCLK configuration */
40180e09151SKevin Wolf     oscclk = qlist_new();
40280e09151SKevin Wolf     qlist_append_int(oscclk, 50000000);
40380e09151SKevin Wolf     qlist_append_int(oscclk, 24576000);
40480e09151SKevin Wolf     qlist_append_int(oscclk, 25000000);
40580e09151SKevin Wolf     qdev_prop_set_array(sccdev, "oscclk", oscclk);
40680e09151SKevin Wolf 
4070074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal);
4086dbdf4ecSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000);
409adbb23b6SPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "fpgaio",
410adbb23b6SPhilippe Mathieu-Daudé                             &mms->fpgaio, TYPE_MPS2_FPGAIO);
411adbb23b6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000);
412adbb23b6SPhilippe Mathieu-Daudé     sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal);
413adbb23b6SPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000);
41458f7f3c4SPhilippe Mathieu-Daudé     sysbus_create_simple(TYPE_PL022, 0x40025000,        /* External ADC */
41558f7f3c4SPhilippe Mathieu-Daudé                          qdev_get_gpio_in(armv7m, 22));
41658f7f3c4SPhilippe Mathieu-Daudé     for (i = 0; i < 2; i++) {
41758f7f3c4SPhilippe Mathieu-Daudé         static const int spi_irqno[] = {11, 24};
41858f7f3c4SPhilippe Mathieu-Daudé         static const hwaddr spibase[] = {0x40020000,    /* APB */
41958f7f3c4SPhilippe Mathieu-Daudé                                          0x40021000,    /* LCD */
42058f7f3c4SPhilippe Mathieu-Daudé                                          0x40026000,    /* Shield0 */
42158f7f3c4SPhilippe Mathieu-Daudé                                          0x40027000};   /* Shield1 */
42258f7f3c4SPhilippe Mathieu-Daudé         DeviceState *orgate_dev;
42358f7f3c4SPhilippe Mathieu-Daudé         Object *orgate;
42458f7f3c4SPhilippe Mathieu-Daudé         int j;
42558f7f3c4SPhilippe Mathieu-Daudé 
42658f7f3c4SPhilippe Mathieu-Daudé         orgate = object_new(TYPE_OR_IRQ);
4275325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 2, &error_fatal);
42858f7f3c4SPhilippe Mathieu-Daudé         orgate_dev = DEVICE(orgate);
42958f7f3c4SPhilippe Mathieu-Daudé         qdev_realize(orgate_dev, NULL, &error_fatal);
43058f7f3c4SPhilippe Mathieu-Daudé         qdev_connect_gpio_out(orgate_dev, 0,
43158f7f3c4SPhilippe Mathieu-Daudé                               qdev_get_gpio_in(armv7m, spi_irqno[i]));
43258f7f3c4SPhilippe Mathieu-Daudé         for (j = 0; j < 2; j++) {
43358f7f3c4SPhilippe Mathieu-Daudé             sysbus_create_simple(TYPE_PL022, spibase[2 * i + j],
43458f7f3c4SPhilippe Mathieu-Daudé                                  qdev_get_gpio_in(orgate_dev, j));
43558f7f3c4SPhilippe Mathieu-Daudé         }
43658f7f3c4SPhilippe Mathieu-Daudé     }
437ada45de9SPhilippe Mathieu-Daudé     for (i = 0; i < 4; i++) {
438ada45de9SPhilippe Mathieu-Daudé         static const hwaddr i2cbase[] = {0x40022000,    /* Touch */
439ada45de9SPhilippe Mathieu-Daudé                                          0x40023000,    /* Audio */
440ada45de9SPhilippe Mathieu-Daudé                                          0x40029000,    /* Shield0 */
441ada45de9SPhilippe Mathieu-Daudé                                          0x4002a000};   /* Shield1 */
44228e987a7SPeter Maydell         DeviceState *dev;
44328e987a7SPeter Maydell 
44428e987a7SPeter Maydell         dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL);
44528e987a7SPeter Maydell         if (i < 2) {
44628e987a7SPeter Maydell             /*
44728e987a7SPeter Maydell              * internal-only bus: mark it full to avoid user-created
44828e987a7SPeter Maydell              * i2c devices being plugged into it.
44928e987a7SPeter Maydell              */
45028e987a7SPeter Maydell             BusState *qbus = qdev_get_child_bus(dev, "i2c");
45128e987a7SPeter Maydell             qbus_mark_full(qbus);
45228e987a7SPeter Maydell         }
453ada45de9SPhilippe Mathieu-Daudé     }
4547b465641SPhilippe Mathieu-Daudé     create_unimplemented_device("i2s", 0x40024000, 0x400);
4556dbdf4ecSPeter Maydell 
45635873939SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
45735873939SPeter Maydell      * except that it doesn't support the checksum-offload feature.
45835873939SPeter Maydell      */
459*f138ed5eSDavid Woodhouse     lan9118_init(mmc->ethernet_base,
46035873939SPeter Maydell                  qdev_get_gpio_in(armv7m,
461897d2726SPeter Maydell                                   mmc->fpga_type == FPGA_AN511 ? 47 : 13));
46235873939SPeter Maydell 
4632eb5578bSPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
464761c532aSPeter Maydell                        0, 0x400000);
4652eb5578bSPeter Maydell }
4662eb5578bSPeter Maydell 
mps2_class_init(ObjectClass * oc,void * data)4672eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data)
4682eb5578bSPeter Maydell {
4692eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
4702eb5578bSPeter Maydell 
4712eb5578bSPeter Maydell     mc->init = mps2_common_init;
4722eb5578bSPeter Maydell     mc->max_cpus = 1;
47368637c3aSIgor Mammedov     mc->default_ram_size = 16 * MiB;
47468637c3aSIgor Mammedov     mc->default_ram_id = "mps.ram";
4752eb5578bSPeter Maydell }
4762eb5578bSPeter Maydell 
mps2_an385_class_init(ObjectClass * oc,void * data)4772eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data)
4782eb5578bSPeter Maydell {
4792eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
4802eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
4813e71f4a7SGavin Shan     static const char * const valid_cpu_types[] = {
4823e71f4a7SGavin Shan         ARM_CPU_TYPE_NAME("cortex-m3"),
4833e71f4a7SGavin Shan         NULL
4843e71f4a7SGavin Shan     };
4852eb5578bSPeter Maydell 
4862eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3";
4872eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN385;
488ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
4893e71f4a7SGavin Shan     mc->valid_cpu_types = valid_cpu_types;
490239cb6feSPeter Maydell     mmc->scc_id = 0x41043850;
4916d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
4926d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
4936d4811c4SPeter Maydell     mmc->has_block_ram = true;
4942eb5578bSPeter Maydell }
4952eb5578bSPeter Maydell 
mps2_an386_class_init(ObjectClass * oc,void * data)496897d2726SPeter Maydell static void mps2_an386_class_init(ObjectClass *oc, void *data)
497897d2726SPeter Maydell {
498897d2726SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
499897d2726SPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
5003e71f4a7SGavin Shan     static const char * const valid_cpu_types[] = {
5013e71f4a7SGavin Shan         ARM_CPU_TYPE_NAME("cortex-m4"),
5023e71f4a7SGavin Shan         NULL
5033e71f4a7SGavin Shan     };
504897d2726SPeter Maydell 
505897d2726SPeter Maydell     mc->desc = "ARM MPS2 with AN386 FPGA image for Cortex-M4";
506897d2726SPeter Maydell     mmc->fpga_type = FPGA_AN386;
507897d2726SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
5083e71f4a7SGavin Shan     mc->valid_cpu_types = valid_cpu_types;
509897d2726SPeter Maydell     mmc->scc_id = 0x41043860;
5106d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
5116d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
5126d4811c4SPeter Maydell     mmc->has_block_ram = true;
5136d4811c4SPeter Maydell }
5146d4811c4SPeter Maydell 
mps2_an500_class_init(ObjectClass * oc,void * data)5156d4811c4SPeter Maydell static void mps2_an500_class_init(ObjectClass *oc, void *data)
5166d4811c4SPeter Maydell {
5176d4811c4SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
5186d4811c4SPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
5193e71f4a7SGavin Shan     static const char * const valid_cpu_types[] = {
5203e71f4a7SGavin Shan         ARM_CPU_TYPE_NAME("cortex-m7"),
5213e71f4a7SGavin Shan         NULL
5223e71f4a7SGavin Shan     };
5236d4811c4SPeter Maydell 
5246d4811c4SPeter Maydell     mc->desc = "ARM MPS2 with AN500 FPGA image for Cortex-M7";
5256d4811c4SPeter Maydell     mmc->fpga_type = FPGA_AN500;
5266d4811c4SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m7");
5273e71f4a7SGavin Shan     mc->valid_cpu_types = valid_cpu_types;
5286d4811c4SPeter Maydell     mmc->scc_id = 0x41045000;
5296d4811c4SPeter Maydell     mmc->psram_base = 0x60000000;
5306d4811c4SPeter Maydell     mmc->ethernet_base = 0xa0000000;
5316d4811c4SPeter Maydell     mmc->has_block_ram = false;
532897d2726SPeter Maydell }
533897d2726SPeter Maydell 
mps2_an511_class_init(ObjectClass * oc,void * data)5342eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data)
5352eb5578bSPeter Maydell {
5362eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
5372eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
5383e71f4a7SGavin Shan     static const char * const valid_cpu_types[] = {
5393e71f4a7SGavin Shan         ARM_CPU_TYPE_NAME("cortex-m3"),
5403e71f4a7SGavin Shan         NULL
5413e71f4a7SGavin Shan     };
5422eb5578bSPeter Maydell 
5432eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3";
5442eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN511;
545ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
5463e71f4a7SGavin Shan     mc->valid_cpu_types = valid_cpu_types;
547239cb6feSPeter Maydell     mmc->scc_id = 0x41045110;
5486d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
5496d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
5506d4811c4SPeter Maydell     mmc->has_block_ram = false;
5512eb5578bSPeter Maydell }
5522eb5578bSPeter Maydell 
5532eb5578bSPeter Maydell static const TypeInfo mps2_info = {
5542eb5578bSPeter Maydell     .name = TYPE_MPS2_MACHINE,
5552eb5578bSPeter Maydell     .parent = TYPE_MACHINE,
5562eb5578bSPeter Maydell     .abstract = true,
5572eb5578bSPeter Maydell     .instance_size = sizeof(MPS2MachineState),
5582eb5578bSPeter Maydell     .class_size = sizeof(MPS2MachineClass),
5592eb5578bSPeter Maydell     .class_init = mps2_class_init,
5602eb5578bSPeter Maydell };
5612eb5578bSPeter Maydell 
5622eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = {
5632eb5578bSPeter Maydell     .name = TYPE_MPS2_AN385_MACHINE,
5642eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5652eb5578bSPeter Maydell     .class_init = mps2_an385_class_init,
5662eb5578bSPeter Maydell };
5672eb5578bSPeter Maydell 
568897d2726SPeter Maydell static const TypeInfo mps2_an386_info = {
569897d2726SPeter Maydell     .name = TYPE_MPS2_AN386_MACHINE,
570897d2726SPeter Maydell     .parent = TYPE_MPS2_MACHINE,
571897d2726SPeter Maydell     .class_init = mps2_an386_class_init,
572897d2726SPeter Maydell };
573897d2726SPeter Maydell 
5746d4811c4SPeter Maydell static const TypeInfo mps2_an500_info = {
5756d4811c4SPeter Maydell     .name = TYPE_MPS2_AN500_MACHINE,
5766d4811c4SPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5776d4811c4SPeter Maydell     .class_init = mps2_an500_class_init,
5786d4811c4SPeter Maydell };
5796d4811c4SPeter Maydell 
5802eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = {
5812eb5578bSPeter Maydell     .name = TYPE_MPS2_AN511_MACHINE,
5822eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5832eb5578bSPeter Maydell     .class_init = mps2_an511_class_init,
5842eb5578bSPeter Maydell };
5852eb5578bSPeter Maydell 
mps2_machine_init(void)5862eb5578bSPeter Maydell static void mps2_machine_init(void)
5872eb5578bSPeter Maydell {
5882eb5578bSPeter Maydell     type_register_static(&mps2_info);
5892eb5578bSPeter Maydell     type_register_static(&mps2_an385_info);
590897d2726SPeter Maydell     type_register_static(&mps2_an386_info);
5916d4811c4SPeter Maydell     type_register_static(&mps2_an500_info);
5922eb5578bSPeter Maydell     type_register_static(&mps2_an511_info);
5932eb5578bSPeter Maydell }
5942eb5578bSPeter Maydell 
5952eb5578bSPeter Maydell type_init(mps2_machine_init);
596