xref: /openbmc/qemu/hw/arm/highbank.c (revision e264d29de28c5b0be3d063307ce9fb613b427cc3)
153018216SPaolo Bonzini /*
253018216SPaolo Bonzini  * Calxeda Highbank SoC emulation
353018216SPaolo Bonzini  *
453018216SPaolo Bonzini  * Copyright (c) 2010-2012 Calxeda
553018216SPaolo Bonzini  *
653018216SPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
753018216SPaolo Bonzini  * under the terms and conditions of the GNU General Public License,
853018216SPaolo Bonzini  * version 2 or later, as published by the Free Software Foundation.
953018216SPaolo Bonzini  *
1053018216SPaolo Bonzini  * This program is distributed in the hope it will be useful, but WITHOUT
1153018216SPaolo Bonzini  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1253018216SPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1353018216SPaolo Bonzini  * more details.
1453018216SPaolo Bonzini  *
1553018216SPaolo Bonzini  * You should have received a copy of the GNU General Public License along with
1653018216SPaolo Bonzini  * this program.  If not, see <http://www.gnu.org/licenses/>.
1753018216SPaolo Bonzini  *
1853018216SPaolo Bonzini  */
1953018216SPaolo Bonzini 
2053018216SPaolo Bonzini #include "hw/sysbus.h"
21bd2be150SPeter Maydell #include "hw/arm/arm.h"
22bd2be150SPeter Maydell #include "hw/devices.h"
2353018216SPaolo Bonzini #include "hw/loader.h"
2453018216SPaolo Bonzini #include "net/net.h"
2553018216SPaolo Bonzini #include "sysemu/sysemu.h"
2653018216SPaolo Bonzini #include "hw/boards.h"
274be74634SMarkus Armbruster #include "sysemu/block-backend.h"
2853018216SPaolo Bonzini #include "exec/address-spaces.h"
29f282f296SPeter Crosthwaite #include "qemu/error-report.h"
3053018216SPaolo Bonzini 
3153018216SPaolo Bonzini #define SMP_BOOT_ADDR           0x100
3253018216SPaolo Bonzini #define SMP_BOOT_REG            0x40
33e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE       0xfff10000
3453018216SPaolo Bonzini 
3553018216SPaolo Bonzini #define NIRQ_GIC                160
3653018216SPaolo Bonzini 
3753018216SPaolo Bonzini /* Board init.  */
3853018216SPaolo Bonzini 
3953018216SPaolo Bonzini static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
4053018216SPaolo Bonzini {
4153018216SPaolo Bonzini     int n;
4253018216SPaolo Bonzini     uint32_t smpboot[] = {
4353018216SPaolo Bonzini         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
4453018216SPaolo Bonzini         0xe210000f, /* ands r0, r0, #0x0f */
4553018216SPaolo Bonzini         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
4653018216SPaolo Bonzini         0xe0830200, /* add r0, r3, r0, lsl #4 */
4753018216SPaolo Bonzini         0xe59f2024, /* ldr r2, privbase */
4853018216SPaolo Bonzini         0xe3a01001, /* mov r1, #1 */
4953018216SPaolo Bonzini         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
5053018216SPaolo Bonzini         0xe3a010ff, /* mov r1, #0xff */
5153018216SPaolo Bonzini         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
5253018216SPaolo Bonzini         0xf57ff04f, /* dsb */
5353018216SPaolo Bonzini         0xe320f003, /* wfi */
5453018216SPaolo Bonzini         0xe5901000, /* ldr     r1, [r0] */
5553018216SPaolo Bonzini         0xe1110001, /* tst     r1, r1 */
5653018216SPaolo Bonzini         0x0afffffb, /* beq     <wfi> */
5753018216SPaolo Bonzini         0xe12fff11, /* bx      r1 */
58e2cddeebSPeter Crosthwaite         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
5953018216SPaolo Bonzini     };
6053018216SPaolo Bonzini     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
6153018216SPaolo Bonzini         smpboot[n] = tswap32(smpboot[n]);
6253018216SPaolo Bonzini     }
6353018216SPaolo Bonzini     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
6453018216SPaolo Bonzini }
6553018216SPaolo Bonzini 
6653018216SPaolo Bonzini static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
6753018216SPaolo Bonzini {
6853018216SPaolo Bonzini     CPUARMState *env = &cpu->env;
6953018216SPaolo Bonzini 
7053018216SPaolo Bonzini     switch (info->nb_cpus) {
7153018216SPaolo Bonzini     case 4:
7242874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
7342874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x30, 0,
7442874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
7553018216SPaolo Bonzini     case 3:
7642874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
7742874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x20, 0,
7842874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
7953018216SPaolo Bonzini     case 2:
8042874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
8142874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x10, 0,
8242874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
8353018216SPaolo Bonzini         env->regs[15] = SMP_BOOT_ADDR;
8453018216SPaolo Bonzini         break;
8553018216SPaolo Bonzini     default:
8653018216SPaolo Bonzini         break;
8753018216SPaolo Bonzini     }
8853018216SPaolo Bonzini }
8953018216SPaolo Bonzini 
9053018216SPaolo Bonzini #define NUM_REGS      0x200
9153018216SPaolo Bonzini static void hb_regs_write(void *opaque, hwaddr offset,
9253018216SPaolo Bonzini                           uint64_t value, unsigned size)
9353018216SPaolo Bonzini {
9453018216SPaolo Bonzini     uint32_t *regs = opaque;
9553018216SPaolo Bonzini 
9653018216SPaolo Bonzini     if (offset == 0xf00) {
9753018216SPaolo Bonzini         if (value == 1 || value == 2) {
9853018216SPaolo Bonzini             qemu_system_reset_request();
9953018216SPaolo Bonzini         } else if (value == 3) {
10053018216SPaolo Bonzini             qemu_system_shutdown_request();
10153018216SPaolo Bonzini         }
10253018216SPaolo Bonzini     }
10353018216SPaolo Bonzini 
10453018216SPaolo Bonzini     regs[offset/4] = value;
10553018216SPaolo Bonzini }
10653018216SPaolo Bonzini 
10753018216SPaolo Bonzini static uint64_t hb_regs_read(void *opaque, hwaddr offset,
10853018216SPaolo Bonzini                              unsigned size)
10953018216SPaolo Bonzini {
11053018216SPaolo Bonzini     uint32_t *regs = opaque;
11153018216SPaolo Bonzini     uint32_t value = regs[offset/4];
11253018216SPaolo Bonzini 
11353018216SPaolo Bonzini     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
11453018216SPaolo Bonzini         value |= 0x30000000;
11553018216SPaolo Bonzini     }
11653018216SPaolo Bonzini 
11753018216SPaolo Bonzini     return value;
11853018216SPaolo Bonzini }
11953018216SPaolo Bonzini 
12053018216SPaolo Bonzini static const MemoryRegionOps hb_mem_ops = {
12153018216SPaolo Bonzini     .read = hb_regs_read,
12253018216SPaolo Bonzini     .write = hb_regs_write,
12353018216SPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
12453018216SPaolo Bonzini };
12553018216SPaolo Bonzini 
126426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
127426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \
128426533faSAndreas Färber     OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS)
129426533faSAndreas Färber 
13053018216SPaolo Bonzini typedef struct {
131426533faSAndreas Färber     /*< private >*/
132426533faSAndreas Färber     SysBusDevice parent_obj;
133426533faSAndreas Färber     /*< public >*/
134426533faSAndreas Färber 
135112f2ac9SStefan Weil     MemoryRegion iomem;
13653018216SPaolo Bonzini     uint32_t regs[NUM_REGS];
13753018216SPaolo Bonzini } HighbankRegsState;
13853018216SPaolo Bonzini 
13953018216SPaolo Bonzini static VMStateDescription vmstate_highbank_regs = {
14053018216SPaolo Bonzini     .name = "highbank-regs",
14153018216SPaolo Bonzini     .version_id = 0,
14253018216SPaolo Bonzini     .minimum_version_id = 0,
14353018216SPaolo Bonzini     .fields = (VMStateField[]) {
14453018216SPaolo Bonzini         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
14553018216SPaolo Bonzini         VMSTATE_END_OF_LIST(),
14653018216SPaolo Bonzini     },
14753018216SPaolo Bonzini };
14853018216SPaolo Bonzini 
14953018216SPaolo Bonzini static void highbank_regs_reset(DeviceState *dev)
15053018216SPaolo Bonzini {
151426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
15253018216SPaolo Bonzini 
15353018216SPaolo Bonzini     s->regs[0x40] = 0x05F20121;
15453018216SPaolo Bonzini     s->regs[0x41] = 0x2;
15553018216SPaolo Bonzini     s->regs[0x42] = 0x05F30121;
15653018216SPaolo Bonzini     s->regs[0x43] = 0x05F40121;
15753018216SPaolo Bonzini }
15853018216SPaolo Bonzini 
15953018216SPaolo Bonzini static int highbank_regs_init(SysBusDevice *dev)
16053018216SPaolo Bonzini {
161426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
16253018216SPaolo Bonzini 
163112f2ac9SStefan Weil     memory_region_init_io(&s->iomem, OBJECT(s), &hb_mem_ops, s->regs,
16464bde0f3SPaolo Bonzini                           "highbank_regs", 0x1000);
165112f2ac9SStefan Weil     sysbus_init_mmio(dev, &s->iomem);
16653018216SPaolo Bonzini 
16753018216SPaolo Bonzini     return 0;
16853018216SPaolo Bonzini }
16953018216SPaolo Bonzini 
17053018216SPaolo Bonzini static void highbank_regs_class_init(ObjectClass *klass, void *data)
17153018216SPaolo Bonzini {
17253018216SPaolo Bonzini     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
17353018216SPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
17453018216SPaolo Bonzini 
17553018216SPaolo Bonzini     sbc->init = highbank_regs_init;
17653018216SPaolo Bonzini     dc->desc = "Calxeda Highbank registers";
17753018216SPaolo Bonzini     dc->vmsd = &vmstate_highbank_regs;
17853018216SPaolo Bonzini     dc->reset = highbank_regs_reset;
17953018216SPaolo Bonzini }
18053018216SPaolo Bonzini 
18153018216SPaolo Bonzini static const TypeInfo highbank_regs_info = {
182426533faSAndreas Färber     .name          = TYPE_HIGHBANK_REGISTERS,
18353018216SPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
18453018216SPaolo Bonzini     .instance_size = sizeof(HighbankRegsState),
18553018216SPaolo Bonzini     .class_init    = highbank_regs_class_init,
18653018216SPaolo Bonzini };
18753018216SPaolo Bonzini 
18853018216SPaolo Bonzini static void highbank_regs_register_types(void)
18953018216SPaolo Bonzini {
19053018216SPaolo Bonzini     type_register_static(&highbank_regs_info);
19153018216SPaolo Bonzini }
19253018216SPaolo Bonzini 
19353018216SPaolo Bonzini type_init(highbank_regs_register_types)
19453018216SPaolo Bonzini 
19553018216SPaolo Bonzini static struct arm_boot_info highbank_binfo;
19653018216SPaolo Bonzini 
197574f66bcSAndre Przywara enum cxmachines {
198574f66bcSAndre Przywara     CALXEDA_HIGHBANK,
199b25a83f0SAndre Przywara     CALXEDA_MIDWAY,
200574f66bcSAndre Przywara };
201574f66bcSAndre Przywara 
20253018216SPaolo Bonzini /* ram_size must be set to match the upper bound of memory in the
20353018216SPaolo Bonzini  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
20453018216SPaolo Bonzini  * normally 0xff900000 or -m 4089. When running this board on a
20553018216SPaolo Bonzini  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
20653018216SPaolo Bonzini  * device tree and pass -m 2047 to QEMU.
20753018216SPaolo Bonzini  */
2083ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
20953018216SPaolo Bonzini {
2103ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
2113ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
2123ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
2133ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
2143ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
215574f66bcSAndre Przywara     DeviceState *dev = NULL;
21653018216SPaolo Bonzini     SysBusDevice *busdev;
21753018216SPaolo Bonzini     qemu_irq pic[128];
21853018216SPaolo Bonzini     int n;
21953018216SPaolo Bonzini     qemu_irq cpu_irq[4];
2205ae79fe8SPeter Maydell     qemu_irq cpu_fiq[4];
22153018216SPaolo Bonzini     MemoryRegion *sysram;
22253018216SPaolo Bonzini     MemoryRegion *dram;
22353018216SPaolo Bonzini     MemoryRegion *sysmem;
22453018216SPaolo Bonzini     char *sysboot_filename;
22553018216SPaolo Bonzini 
22653018216SPaolo Bonzini     if (!cpu_model) {
2273ef96221SMarcel Apfelbaum         switch (machine_id) {
228574f66bcSAndre Przywara         case CALXEDA_HIGHBANK:
22953018216SPaolo Bonzini             cpu_model = "cortex-a9";
230574f66bcSAndre Przywara             break;
231b25a83f0SAndre Przywara         case CALXEDA_MIDWAY:
232b25a83f0SAndre Przywara             cpu_model = "cortex-a15";
233b25a83f0SAndre Przywara             break;
234574f66bcSAndre Przywara         }
23553018216SPaolo Bonzini     }
23653018216SPaolo Bonzini 
23753018216SPaolo Bonzini     for (n = 0; n < smp_cpus; n++) {
238f282f296SPeter Crosthwaite         ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
239d097696eSPeter Maydell         Object *cpuobj;
24053018216SPaolo Bonzini         ARMCPU *cpu;
241f282f296SPeter Crosthwaite         Error *err = NULL;
242f282f296SPeter Crosthwaite 
2433b418d0cSPeter Maydell         if (!oc) {
2443b418d0cSPeter Maydell             error_report("Unable to find CPU definition");
2453b418d0cSPeter Maydell             exit(1);
2463b418d0cSPeter Maydell         }
2473b418d0cSPeter Maydell 
248d097696eSPeter Maydell         cpuobj = object_new(object_class_get_name(oc));
249d097696eSPeter Maydell         cpu = ARM_CPU(cpuobj);
250f282f296SPeter Crosthwaite 
25161e2f352SGreg Bellows         /* By default A9 and A15 CPUs have EL3 enabled.  This board does not
25261e2f352SGreg Bellows          * currently support EL3 so the CPU EL3 property is disabled before
25361e2f352SGreg Bellows          * realization.
25461e2f352SGreg Bellows          */
25561e2f352SGreg Bellows         if (object_property_find(cpuobj, "has_el3", NULL)) {
25661e2f352SGreg Bellows             object_property_set_bool(cpuobj, false, "has_el3", &err);
25761e2f352SGreg Bellows             if (err) {
258565f65d2SMarkus Armbruster                 error_report_err(err);
25961e2f352SGreg Bellows                 exit(1);
26061e2f352SGreg Bellows             }
26161e2f352SGreg Bellows         }
26261e2f352SGreg Bellows 
263d097696eSPeter Maydell         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
264d097696eSPeter Maydell             object_property_set_int(cpuobj, MPCORE_PERIPHBASE,
265d097696eSPeter Maydell                                     "reset-cbar", &error_abort);
266c0f1ead9SPeter Crosthwaite         }
267d097696eSPeter Maydell         object_property_set_bool(cpuobj, true, "realized", &err);
268f282f296SPeter Crosthwaite         if (err) {
269565f65d2SMarkus Armbruster             error_report_err(err);
27053018216SPaolo Bonzini             exit(1);
27153018216SPaolo Bonzini         }
2729188dbf7SPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
2735ae79fe8SPeter Maydell         cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ);
27453018216SPaolo Bonzini     }
27553018216SPaolo Bonzini 
27653018216SPaolo Bonzini     sysmem = get_system_memory();
27753018216SPaolo Bonzini     dram = g_new(MemoryRegion, 1);
278c8623c02SDirk Müller     memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size);
27953018216SPaolo Bonzini     /* SDRAM at address zero.  */
28053018216SPaolo Bonzini     memory_region_add_subregion(sysmem, 0, dram);
28153018216SPaolo Bonzini 
28253018216SPaolo Bonzini     sysram = g_new(MemoryRegion, 1);
28349946538SHu Tao     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000,
284f8ed85acSMarkus Armbruster                            &error_fatal);
28553018216SPaolo Bonzini     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
28653018216SPaolo Bonzini     if (bios_name != NULL) {
28753018216SPaolo Bonzini         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
28853018216SPaolo Bonzini         if (sysboot_filename != NULL) {
28960ff4e63SStefan Weil             if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) {
29053018216SPaolo Bonzini                 hw_error("Unable to load %s\n", bios_name);
29153018216SPaolo Bonzini             }
2926e05a12fSGonglei             g_free(sysboot_filename);
29353018216SPaolo Bonzini         } else {
29453018216SPaolo Bonzini            hw_error("Unable to find %s\n", bios_name);
29553018216SPaolo Bonzini         }
29653018216SPaolo Bonzini     }
29753018216SPaolo Bonzini 
2983ef96221SMarcel Apfelbaum     switch (machine_id) {
299574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
300b25a83f0SAndre Przywara         dev = qdev_create(NULL, "l2x0");
301b25a83f0SAndre Przywara         qdev_init_nofail(dev);
302b25a83f0SAndre Przywara         busdev = SYS_BUS_DEVICE(dev);
303b25a83f0SAndre Przywara         sysbus_mmio_map(busdev, 0, 0xfff12000);
304b25a83f0SAndre Przywara 
30553018216SPaolo Bonzini         dev = qdev_create(NULL, "a9mpcore_priv");
306574f66bcSAndre Przywara         break;
307b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
308b25a83f0SAndre Przywara         dev = qdev_create(NULL, "a15mpcore_priv");
309b25a83f0SAndre Przywara         break;
310574f66bcSAndre Przywara     }
31153018216SPaolo Bonzini     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
31253018216SPaolo Bonzini     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
31353018216SPaolo Bonzini     qdev_init_nofail(dev);
31453018216SPaolo Bonzini     busdev = SYS_BUS_DEVICE(dev);
315e2cddeebSPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
31653018216SPaolo Bonzini     for (n = 0; n < smp_cpus; n++) {
31753018216SPaolo Bonzini         sysbus_connect_irq(busdev, n, cpu_irq[n]);
3185ae79fe8SPeter Maydell         sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]);
31953018216SPaolo Bonzini     }
32053018216SPaolo Bonzini 
32153018216SPaolo Bonzini     for (n = 0; n < 128; n++) {
32253018216SPaolo Bonzini         pic[n] = qdev_get_gpio_in(dev, n);
32353018216SPaolo Bonzini     }
32453018216SPaolo Bonzini 
32553018216SPaolo Bonzini     dev = qdev_create(NULL, "sp804");
32653018216SPaolo Bonzini     qdev_prop_set_uint32(dev, "freq0", 150000000);
32753018216SPaolo Bonzini     qdev_prop_set_uint32(dev, "freq1", 150000000);
32853018216SPaolo Bonzini     qdev_init_nofail(dev);
32953018216SPaolo Bonzini     busdev = SYS_BUS_DEVICE(dev);
33053018216SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfff34000);
33153018216SPaolo Bonzini     sysbus_connect_irq(busdev, 0, pic[18]);
33253018216SPaolo Bonzini     sysbus_create_simple("pl011", 0xfff36000, pic[20]);
33353018216SPaolo Bonzini 
33453018216SPaolo Bonzini     dev = qdev_create(NULL, "highbank-regs");
33553018216SPaolo Bonzini     qdev_init_nofail(dev);
33653018216SPaolo Bonzini     busdev = SYS_BUS_DEVICE(dev);
33753018216SPaolo Bonzini     sysbus_mmio_map(busdev, 0, 0xfff3c000);
33853018216SPaolo Bonzini 
33953018216SPaolo Bonzini     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
34053018216SPaolo Bonzini     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
34153018216SPaolo Bonzini     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
34253018216SPaolo Bonzini     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
34353018216SPaolo Bonzini     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
34453018216SPaolo Bonzini     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
34553018216SPaolo Bonzini 
34653018216SPaolo Bonzini     sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]);
34753018216SPaolo Bonzini 
34853018216SPaolo Bonzini     if (nd_table[0].used) {
34953018216SPaolo Bonzini         qemu_check_nic_model(&nd_table[0], "xgmac");
35053018216SPaolo Bonzini         dev = qdev_create(NULL, "xgmac");
35153018216SPaolo Bonzini         qdev_set_nic_properties(dev, &nd_table[0]);
35253018216SPaolo Bonzini         qdev_init_nofail(dev);
35353018216SPaolo Bonzini         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
35453018216SPaolo Bonzini         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
35553018216SPaolo Bonzini         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
35653018216SPaolo Bonzini         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
35753018216SPaolo Bonzini 
35853018216SPaolo Bonzini         qemu_check_nic_model(&nd_table[1], "xgmac");
35953018216SPaolo Bonzini         dev = qdev_create(NULL, "xgmac");
36053018216SPaolo Bonzini         qdev_set_nic_properties(dev, &nd_table[1]);
36153018216SPaolo Bonzini         qdev_init_nofail(dev);
36253018216SPaolo Bonzini         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
36353018216SPaolo Bonzini         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
36453018216SPaolo Bonzini         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
36553018216SPaolo Bonzini         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
36653018216SPaolo Bonzini     }
36753018216SPaolo Bonzini 
36853018216SPaolo Bonzini     highbank_binfo.ram_size = ram_size;
36953018216SPaolo Bonzini     highbank_binfo.kernel_filename = kernel_filename;
37053018216SPaolo Bonzini     highbank_binfo.kernel_cmdline = kernel_cmdline;
37153018216SPaolo Bonzini     highbank_binfo.initrd_filename = initrd_filename;
37253018216SPaolo Bonzini     /* highbank requires a dtb in order to boot, and the dtb will override
37353018216SPaolo Bonzini      * the board ID. The following value is ignored, so set it to -1 to be
37453018216SPaolo Bonzini      * clear that the value is meaningless.
37553018216SPaolo Bonzini      */
37653018216SPaolo Bonzini     highbank_binfo.board_id = -1;
37753018216SPaolo Bonzini     highbank_binfo.nb_cpus = smp_cpus;
37853018216SPaolo Bonzini     highbank_binfo.loader_start = 0;
37953018216SPaolo Bonzini     highbank_binfo.write_secondary_boot = hb_write_secondary;
38053018216SPaolo Bonzini     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
381182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo);
38253018216SPaolo Bonzini }
38353018216SPaolo Bonzini 
3843ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine)
385574f66bcSAndre Przywara {
3863ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_HIGHBANK);
387574f66bcSAndre Przywara }
388574f66bcSAndre Przywara 
3893ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine)
390b25a83f0SAndre Przywara {
3913ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_MIDWAY);
392b25a83f0SAndre Przywara }
393b25a83f0SAndre Przywara 
394*e264d29dSEduardo Habkost static void highbank_machine_init(MachineClass *mc)
39553018216SPaolo Bonzini {
396*e264d29dSEduardo Habkost     mc->desc = "Calxeda Highbank (ECX-1000)";
397*e264d29dSEduardo Habkost     mc->init = highbank_init;
398*e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
399*e264d29dSEduardo Habkost     mc->max_cpus = 4;
40053018216SPaolo Bonzini }
40153018216SPaolo Bonzini 
402*e264d29dSEduardo Habkost DEFINE_MACHINE("highbank", highbank_machine_init)
403*e264d29dSEduardo Habkost 
404*e264d29dSEduardo Habkost static void midway_machine_init(MachineClass *mc)
405*e264d29dSEduardo Habkost {
406*e264d29dSEduardo Habkost     mc->desc = "Calxeda Midway (ECX-2000)";
407*e264d29dSEduardo Habkost     mc->init = midway_init;
408*e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
409*e264d29dSEduardo Habkost     mc->max_cpus = 4;
410*e264d29dSEduardo Habkost }
411*e264d29dSEduardo Habkost 
412*e264d29dSEduardo Habkost DEFINE_MACHINE("midway", midway_machine_init)
413