153018216SPaolo Bonzini /* 253018216SPaolo Bonzini * ARM kernel loader. 353018216SPaolo Bonzini * 453018216SPaolo Bonzini * Copyright (c) 2006-2007 CodeSourcery. 553018216SPaolo Bonzini * Written by Paul Brook 653018216SPaolo Bonzini * 753018216SPaolo Bonzini * This code is licensed under the GPL. 853018216SPaolo Bonzini */ 953018216SPaolo Bonzini 1053018216SPaolo Bonzini #include "config.h" 1153018216SPaolo Bonzini #include "hw/hw.h" 12bd2be150SPeter Maydell #include "hw/arm/arm.h" 1353018216SPaolo Bonzini #include "sysemu/sysemu.h" 1453018216SPaolo Bonzini #include "hw/boards.h" 1553018216SPaolo Bonzini #include "hw/loader.h" 1653018216SPaolo Bonzini #include "elf.h" 1753018216SPaolo Bonzini #include "sysemu/device_tree.h" 1853018216SPaolo Bonzini #include "qemu/config-file.h" 192198a121SEdgar E. Iglesias #include "exec/address-spaces.h" 2053018216SPaolo Bonzini 214d9ebf75SMian M. Hamayun /* Kernel boot protocol is specified in the kernel docs 224d9ebf75SMian M. Hamayun * Documentation/arm/Booting and Documentation/arm64/booting.txt 234d9ebf75SMian M. Hamayun * They have different preferred image load offsets from system RAM base. 244d9ebf75SMian M. Hamayun */ 2553018216SPaolo Bonzini #define KERNEL_ARGS_ADDR 0x100 2653018216SPaolo Bonzini #define KERNEL_LOAD_ADDR 0x00010000 274d9ebf75SMian M. Hamayun #define KERNEL64_LOAD_ADDR 0x00080000 2853018216SPaolo Bonzini 2947b1da81SPeter Maydell typedef enum { 3047b1da81SPeter Maydell FIXUP_NONE = 0, /* do nothing */ 3147b1da81SPeter Maydell FIXUP_TERMINATOR, /* end of insns */ 3247b1da81SPeter Maydell FIXUP_BOARDID, /* overwrite with board ID number */ 3347b1da81SPeter Maydell FIXUP_ARGPTR, /* overwrite with pointer to kernel args */ 3447b1da81SPeter Maydell FIXUP_ENTRYPOINT, /* overwrite with kernel entry point */ 3547b1da81SPeter Maydell FIXUP_GIC_CPU_IF, /* overwrite with GIC CPU interface address */ 3647b1da81SPeter Maydell FIXUP_BOOTREG, /* overwrite with boot register address */ 3747b1da81SPeter Maydell FIXUP_DSB, /* overwrite with correct DSB insn for cpu */ 3847b1da81SPeter Maydell FIXUP_MAX, 3947b1da81SPeter Maydell } FixupType; 4047b1da81SPeter Maydell 4147b1da81SPeter Maydell typedef struct ARMInsnFixup { 4247b1da81SPeter Maydell uint32_t insn; 4347b1da81SPeter Maydell FixupType fixup; 4447b1da81SPeter Maydell } ARMInsnFixup; 4547b1da81SPeter Maydell 464d9ebf75SMian M. Hamayun static const ARMInsnFixup bootloader_aarch64[] = { 474d9ebf75SMian M. Hamayun { 0x580000c0 }, /* ldr x0, arg ; Load the lower 32-bits of DTB */ 484d9ebf75SMian M. Hamayun { 0xaa1f03e1 }, /* mov x1, xzr */ 494d9ebf75SMian M. Hamayun { 0xaa1f03e2 }, /* mov x2, xzr */ 504d9ebf75SMian M. Hamayun { 0xaa1f03e3 }, /* mov x3, xzr */ 514d9ebf75SMian M. Hamayun { 0x58000084 }, /* ldr x4, entry ; Load the lower 32-bits of kernel entry */ 524d9ebf75SMian M. Hamayun { 0xd61f0080 }, /* br x4 ; Jump to the kernel entry point */ 534d9ebf75SMian M. Hamayun { 0, FIXUP_ARGPTR }, /* arg: .word @DTB Lower 32-bits */ 544d9ebf75SMian M. Hamayun { 0 }, /* .word @DTB Higher 32-bits */ 554d9ebf75SMian M. Hamayun { 0, FIXUP_ENTRYPOINT }, /* entry: .word @Kernel Entry Lower 32-bits */ 564d9ebf75SMian M. Hamayun { 0 }, /* .word @Kernel Entry Higher 32-bits */ 574d9ebf75SMian M. Hamayun { 0, FIXUP_TERMINATOR } 584d9ebf75SMian M. Hamayun }; 594d9ebf75SMian M. Hamayun 6053018216SPaolo Bonzini /* The worlds second smallest bootloader. Set r0-r2, then jump to kernel. */ 6147b1da81SPeter Maydell static const ARMInsnFixup bootloader[] = { 6247b1da81SPeter Maydell { 0xe3a00000 }, /* mov r0, #0 */ 6347b1da81SPeter Maydell { 0xe59f1004 }, /* ldr r1, [pc, #4] */ 6447b1da81SPeter Maydell { 0xe59f2004 }, /* ldr r2, [pc, #4] */ 6547b1da81SPeter Maydell { 0xe59ff004 }, /* ldr pc, [pc, #4] */ 6647b1da81SPeter Maydell { 0, FIXUP_BOARDID }, 6747b1da81SPeter Maydell { 0, FIXUP_ARGPTR }, 6847b1da81SPeter Maydell { 0, FIXUP_ENTRYPOINT }, 6947b1da81SPeter Maydell { 0, FIXUP_TERMINATOR } 7053018216SPaolo Bonzini }; 7153018216SPaolo Bonzini 7253018216SPaolo Bonzini /* Handling for secondary CPU boot in a multicore system. 7353018216SPaolo Bonzini * Unlike the uniprocessor/primary CPU boot, this is platform 7453018216SPaolo Bonzini * dependent. The default code here is based on the secondary 7553018216SPaolo Bonzini * CPU boot protocol used on realview/vexpress boards, with 7653018216SPaolo Bonzini * some parameterisation to increase its flexibility. 7753018216SPaolo Bonzini * QEMU platform models for which this code is not appropriate 7853018216SPaolo Bonzini * should override write_secondary_boot and secondary_cpu_reset_hook 7953018216SPaolo Bonzini * instead. 8053018216SPaolo Bonzini * 8153018216SPaolo Bonzini * This code enables the interrupt controllers for the secondary 8253018216SPaolo Bonzini * CPUs and then puts all the secondary CPUs into a loop waiting 8353018216SPaolo Bonzini * for an interprocessor interrupt and polling a configurable 8453018216SPaolo Bonzini * location for the kernel secondary CPU entry point. 8553018216SPaolo Bonzini */ 8653018216SPaolo Bonzini #define DSB_INSN 0xf57ff04f 8753018216SPaolo Bonzini #define CP15_DSB_INSN 0xee070f9a /* mcr cp15, 0, r0, c7, c10, 4 */ 8853018216SPaolo Bonzini 8947b1da81SPeter Maydell static const ARMInsnFixup smpboot[] = { 9047b1da81SPeter Maydell { 0xe59f2028 }, /* ldr r2, gic_cpu_if */ 9147b1da81SPeter Maydell { 0xe59f0028 }, /* ldr r0, bootreg_addr */ 9247b1da81SPeter Maydell { 0xe3a01001 }, /* mov r1, #1 */ 9347b1da81SPeter Maydell { 0xe5821000 }, /* str r1, [r2] - set GICC_CTLR.Enable */ 9447b1da81SPeter Maydell { 0xe3a010ff }, /* mov r1, #0xff */ 9547b1da81SPeter Maydell { 0xe5821004 }, /* str r1, [r2, 4] - set GIC_PMR.Priority to 0xff */ 9647b1da81SPeter Maydell { 0, FIXUP_DSB }, /* dsb */ 9747b1da81SPeter Maydell { 0xe320f003 }, /* wfi */ 9847b1da81SPeter Maydell { 0xe5901000 }, /* ldr r1, [r0] */ 9947b1da81SPeter Maydell { 0xe1110001 }, /* tst r1, r1 */ 10047b1da81SPeter Maydell { 0x0afffffb }, /* beq <wfi> */ 10147b1da81SPeter Maydell { 0xe12fff11 }, /* bx r1 */ 10247b1da81SPeter Maydell { 0, FIXUP_GIC_CPU_IF }, /* gic_cpu_if: .word 0x.... */ 10347b1da81SPeter Maydell { 0, FIXUP_BOOTREG }, /* bootreg_addr: .word 0x.... */ 10447b1da81SPeter Maydell { 0, FIXUP_TERMINATOR } 10553018216SPaolo Bonzini }; 10653018216SPaolo Bonzini 10747b1da81SPeter Maydell static void write_bootloader(const char *name, hwaddr addr, 10847b1da81SPeter Maydell const ARMInsnFixup *insns, uint32_t *fixupcontext) 10947b1da81SPeter Maydell { 11047b1da81SPeter Maydell /* Fix up the specified bootloader fragment and write it into 11147b1da81SPeter Maydell * guest memory using rom_add_blob_fixed(). fixupcontext is 11247b1da81SPeter Maydell * an array giving the values to write in for the fixup types 11347b1da81SPeter Maydell * which write a value into the code array. 11447b1da81SPeter Maydell */ 11547b1da81SPeter Maydell int i, len; 11647b1da81SPeter Maydell uint32_t *code; 11747b1da81SPeter Maydell 11847b1da81SPeter Maydell len = 0; 11947b1da81SPeter Maydell while (insns[len].fixup != FIXUP_TERMINATOR) { 12047b1da81SPeter Maydell len++; 12147b1da81SPeter Maydell } 12247b1da81SPeter Maydell 12347b1da81SPeter Maydell code = g_new0(uint32_t, len); 12447b1da81SPeter Maydell 12547b1da81SPeter Maydell for (i = 0; i < len; i++) { 12647b1da81SPeter Maydell uint32_t insn = insns[i].insn; 12747b1da81SPeter Maydell FixupType fixup = insns[i].fixup; 12847b1da81SPeter Maydell 12947b1da81SPeter Maydell switch (fixup) { 13047b1da81SPeter Maydell case FIXUP_NONE: 13147b1da81SPeter Maydell break; 13247b1da81SPeter Maydell case FIXUP_BOARDID: 13347b1da81SPeter Maydell case FIXUP_ARGPTR: 13447b1da81SPeter Maydell case FIXUP_ENTRYPOINT: 13547b1da81SPeter Maydell case FIXUP_GIC_CPU_IF: 13647b1da81SPeter Maydell case FIXUP_BOOTREG: 13747b1da81SPeter Maydell case FIXUP_DSB: 13847b1da81SPeter Maydell insn = fixupcontext[fixup]; 13947b1da81SPeter Maydell break; 14047b1da81SPeter Maydell default: 14147b1da81SPeter Maydell abort(); 14247b1da81SPeter Maydell } 14347b1da81SPeter Maydell code[i] = tswap32(insn); 14447b1da81SPeter Maydell } 14547b1da81SPeter Maydell 14647b1da81SPeter Maydell rom_add_blob_fixed(name, code, len * sizeof(uint32_t), addr); 14747b1da81SPeter Maydell 14847b1da81SPeter Maydell g_free(code); 14947b1da81SPeter Maydell } 15047b1da81SPeter Maydell 15153018216SPaolo Bonzini static void default_write_secondary(ARMCPU *cpu, 15253018216SPaolo Bonzini const struct arm_boot_info *info) 15353018216SPaolo Bonzini { 15447b1da81SPeter Maydell uint32_t fixupcontext[FIXUP_MAX]; 15547b1da81SPeter Maydell 15647b1da81SPeter Maydell fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr; 15747b1da81SPeter Maydell fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr; 15847b1da81SPeter Maydell if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { 15947b1da81SPeter Maydell fixupcontext[FIXUP_DSB] = DSB_INSN; 16047b1da81SPeter Maydell } else { 16147b1da81SPeter Maydell fixupcontext[FIXUP_DSB] = CP15_DSB_INSN; 16253018216SPaolo Bonzini } 16347b1da81SPeter Maydell 16447b1da81SPeter Maydell write_bootloader("smpboot", info->smp_loader_start, 16547b1da81SPeter Maydell smpboot, fixupcontext); 16653018216SPaolo Bonzini } 16753018216SPaolo Bonzini 16853018216SPaolo Bonzini static void default_reset_secondary(ARMCPU *cpu, 16953018216SPaolo Bonzini const struct arm_boot_info *info) 17053018216SPaolo Bonzini { 17153018216SPaolo Bonzini CPUARMState *env = &cpu->env; 17253018216SPaolo Bonzini 1732198a121SEdgar E. Iglesias stl_phys_notdirty(&address_space_memory, info->smp_bootreg_addr, 0); 17453018216SPaolo Bonzini env->regs[15] = info->smp_loader_start; 17553018216SPaolo Bonzini } 17653018216SPaolo Bonzini 17783bfffecSPeter Maydell static inline bool have_dtb(const struct arm_boot_info *info) 17883bfffecSPeter Maydell { 17983bfffecSPeter Maydell return info->dtb_filename || info->get_dtb; 18083bfffecSPeter Maydell } 18183bfffecSPeter Maydell 18253018216SPaolo Bonzini #define WRITE_WORD(p, value) do { \ 1832198a121SEdgar E. Iglesias stl_phys_notdirty(&address_space_memory, p, value); \ 18453018216SPaolo Bonzini p += 4; \ 18553018216SPaolo Bonzini } while (0) 18653018216SPaolo Bonzini 18753018216SPaolo Bonzini static void set_kernel_args(const struct arm_boot_info *info) 18853018216SPaolo Bonzini { 18953018216SPaolo Bonzini int initrd_size = info->initrd_size; 19053018216SPaolo Bonzini hwaddr base = info->loader_start; 19153018216SPaolo Bonzini hwaddr p; 19253018216SPaolo Bonzini 19353018216SPaolo Bonzini p = base + KERNEL_ARGS_ADDR; 19453018216SPaolo Bonzini /* ATAG_CORE */ 19553018216SPaolo Bonzini WRITE_WORD(p, 5); 19653018216SPaolo Bonzini WRITE_WORD(p, 0x54410001); 19753018216SPaolo Bonzini WRITE_WORD(p, 1); 19853018216SPaolo Bonzini WRITE_WORD(p, 0x1000); 19953018216SPaolo Bonzini WRITE_WORD(p, 0); 20053018216SPaolo Bonzini /* ATAG_MEM */ 20153018216SPaolo Bonzini /* TODO: handle multiple chips on one ATAG list */ 20253018216SPaolo Bonzini WRITE_WORD(p, 4); 20353018216SPaolo Bonzini WRITE_WORD(p, 0x54410002); 20453018216SPaolo Bonzini WRITE_WORD(p, info->ram_size); 20553018216SPaolo Bonzini WRITE_WORD(p, info->loader_start); 20653018216SPaolo Bonzini if (initrd_size) { 20753018216SPaolo Bonzini /* ATAG_INITRD2 */ 20853018216SPaolo Bonzini WRITE_WORD(p, 4); 20953018216SPaolo Bonzini WRITE_WORD(p, 0x54420005); 21053018216SPaolo Bonzini WRITE_WORD(p, info->initrd_start); 21153018216SPaolo Bonzini WRITE_WORD(p, initrd_size); 21253018216SPaolo Bonzini } 21353018216SPaolo Bonzini if (info->kernel_cmdline && *info->kernel_cmdline) { 21453018216SPaolo Bonzini /* ATAG_CMDLINE */ 21553018216SPaolo Bonzini int cmdline_size; 21653018216SPaolo Bonzini 21753018216SPaolo Bonzini cmdline_size = strlen(info->kernel_cmdline); 218e1fe50dcSStefan Weil cpu_physical_memory_write(p + 8, info->kernel_cmdline, 21953018216SPaolo Bonzini cmdline_size + 1); 22053018216SPaolo Bonzini cmdline_size = (cmdline_size >> 2) + 1; 22153018216SPaolo Bonzini WRITE_WORD(p, cmdline_size + 2); 22253018216SPaolo Bonzini WRITE_WORD(p, 0x54410009); 22353018216SPaolo Bonzini p += cmdline_size * 4; 22453018216SPaolo Bonzini } 22553018216SPaolo Bonzini if (info->atag_board) { 22653018216SPaolo Bonzini /* ATAG_BOARD */ 22753018216SPaolo Bonzini int atag_board_len; 22853018216SPaolo Bonzini uint8_t atag_board_buf[0x1000]; 22953018216SPaolo Bonzini 23053018216SPaolo Bonzini atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3; 23153018216SPaolo Bonzini WRITE_WORD(p, (atag_board_len + 8) >> 2); 23253018216SPaolo Bonzini WRITE_WORD(p, 0x414f4d50); 23353018216SPaolo Bonzini cpu_physical_memory_write(p, atag_board_buf, atag_board_len); 23453018216SPaolo Bonzini p += atag_board_len; 23553018216SPaolo Bonzini } 23653018216SPaolo Bonzini /* ATAG_END */ 23753018216SPaolo Bonzini WRITE_WORD(p, 0); 23853018216SPaolo Bonzini WRITE_WORD(p, 0); 23953018216SPaolo Bonzini } 24053018216SPaolo Bonzini 24153018216SPaolo Bonzini static void set_kernel_args_old(const struct arm_boot_info *info) 24253018216SPaolo Bonzini { 24353018216SPaolo Bonzini hwaddr p; 24453018216SPaolo Bonzini const char *s; 24553018216SPaolo Bonzini int initrd_size = info->initrd_size; 24653018216SPaolo Bonzini hwaddr base = info->loader_start; 24753018216SPaolo Bonzini 24853018216SPaolo Bonzini /* see linux/include/asm-arm/setup.h */ 24953018216SPaolo Bonzini p = base + KERNEL_ARGS_ADDR; 25053018216SPaolo Bonzini /* page_size */ 25153018216SPaolo Bonzini WRITE_WORD(p, 4096); 25253018216SPaolo Bonzini /* nr_pages */ 25353018216SPaolo Bonzini WRITE_WORD(p, info->ram_size / 4096); 25453018216SPaolo Bonzini /* ramdisk_size */ 25553018216SPaolo Bonzini WRITE_WORD(p, 0); 25653018216SPaolo Bonzini #define FLAG_READONLY 1 25753018216SPaolo Bonzini #define FLAG_RDLOAD 4 25853018216SPaolo Bonzini #define FLAG_RDPROMPT 8 25953018216SPaolo Bonzini /* flags */ 26053018216SPaolo Bonzini WRITE_WORD(p, FLAG_READONLY | FLAG_RDLOAD | FLAG_RDPROMPT); 26153018216SPaolo Bonzini /* rootdev */ 26253018216SPaolo Bonzini WRITE_WORD(p, (31 << 8) | 0); /* /dev/mtdblock0 */ 26353018216SPaolo Bonzini /* video_num_cols */ 26453018216SPaolo Bonzini WRITE_WORD(p, 0); 26553018216SPaolo Bonzini /* video_num_rows */ 26653018216SPaolo Bonzini WRITE_WORD(p, 0); 26753018216SPaolo Bonzini /* video_x */ 26853018216SPaolo Bonzini WRITE_WORD(p, 0); 26953018216SPaolo Bonzini /* video_y */ 27053018216SPaolo Bonzini WRITE_WORD(p, 0); 27153018216SPaolo Bonzini /* memc_control_reg */ 27253018216SPaolo Bonzini WRITE_WORD(p, 0); 27353018216SPaolo Bonzini /* unsigned char sounddefault */ 27453018216SPaolo Bonzini /* unsigned char adfsdrives */ 27553018216SPaolo Bonzini /* unsigned char bytes_per_char_h */ 27653018216SPaolo Bonzini /* unsigned char bytes_per_char_v */ 27753018216SPaolo Bonzini WRITE_WORD(p, 0); 27853018216SPaolo Bonzini /* pages_in_bank[4] */ 27953018216SPaolo Bonzini WRITE_WORD(p, 0); 28053018216SPaolo Bonzini WRITE_WORD(p, 0); 28153018216SPaolo Bonzini WRITE_WORD(p, 0); 28253018216SPaolo Bonzini WRITE_WORD(p, 0); 28353018216SPaolo Bonzini /* pages_in_vram */ 28453018216SPaolo Bonzini WRITE_WORD(p, 0); 28553018216SPaolo Bonzini /* initrd_start */ 28653018216SPaolo Bonzini if (initrd_size) { 28753018216SPaolo Bonzini WRITE_WORD(p, info->initrd_start); 28853018216SPaolo Bonzini } else { 28953018216SPaolo Bonzini WRITE_WORD(p, 0); 29053018216SPaolo Bonzini } 29153018216SPaolo Bonzini /* initrd_size */ 29253018216SPaolo Bonzini WRITE_WORD(p, initrd_size); 29353018216SPaolo Bonzini /* rd_start */ 29453018216SPaolo Bonzini WRITE_WORD(p, 0); 29553018216SPaolo Bonzini /* system_rev */ 29653018216SPaolo Bonzini WRITE_WORD(p, 0); 29753018216SPaolo Bonzini /* system_serial_low */ 29853018216SPaolo Bonzini WRITE_WORD(p, 0); 29953018216SPaolo Bonzini /* system_serial_high */ 30053018216SPaolo Bonzini WRITE_WORD(p, 0); 30153018216SPaolo Bonzini /* mem_fclk_21285 */ 30253018216SPaolo Bonzini WRITE_WORD(p, 0); 30353018216SPaolo Bonzini /* zero unused fields */ 30453018216SPaolo Bonzini while (p < base + KERNEL_ARGS_ADDR + 256 + 1024) { 30553018216SPaolo Bonzini WRITE_WORD(p, 0); 30653018216SPaolo Bonzini } 30753018216SPaolo Bonzini s = info->kernel_cmdline; 30853018216SPaolo Bonzini if (s) { 309e1fe50dcSStefan Weil cpu_physical_memory_write(p, s, strlen(s) + 1); 31053018216SPaolo Bonzini } else { 31153018216SPaolo Bonzini WRITE_WORD(p, 0); 31253018216SPaolo Bonzini } 31353018216SPaolo Bonzini } 31453018216SPaolo Bonzini 31553018216SPaolo Bonzini static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo) 31653018216SPaolo Bonzini { 31753018216SPaolo Bonzini void *fdt = NULL; 31853018216SPaolo Bonzini int size, rc; 31970976c41SPeter Maydell uint32_t acells, scells; 32053018216SPaolo Bonzini 3210fb79851SJohn Rigby if (binfo->dtb_filename) { 3220fb79851SJohn Rigby char *filename; 32353018216SPaolo Bonzini filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, binfo->dtb_filename); 32453018216SPaolo Bonzini if (!filename) { 32553018216SPaolo Bonzini fprintf(stderr, "Couldn't open dtb file %s\n", binfo->dtb_filename); 326c23045deSPeter Maydell goto fail; 32753018216SPaolo Bonzini } 32853018216SPaolo Bonzini 32953018216SPaolo Bonzini fdt = load_device_tree(filename, &size); 33053018216SPaolo Bonzini if (!fdt) { 33153018216SPaolo Bonzini fprintf(stderr, "Couldn't open dtb file %s\n", filename); 33253018216SPaolo Bonzini g_free(filename); 333c23045deSPeter Maydell goto fail; 33453018216SPaolo Bonzini } 33553018216SPaolo Bonzini g_free(filename); 3360fb79851SJohn Rigby } else if (binfo->get_dtb) { 3370fb79851SJohn Rigby fdt = binfo->get_dtb(binfo, &size); 3380fb79851SJohn Rigby if (!fdt) { 3390fb79851SJohn Rigby fprintf(stderr, "Board was unable to create a dtb blob\n"); 3400fb79851SJohn Rigby goto fail; 3410fb79851SJohn Rigby } 3420fb79851SJohn Rigby } 34353018216SPaolo Bonzini 3445a4348d1SPeter Crosthwaite acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells"); 3455a4348d1SPeter Crosthwaite scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells"); 34653018216SPaolo Bonzini if (acells == 0 || scells == 0) { 34753018216SPaolo Bonzini fprintf(stderr, "dtb file invalid (#address-cells or #size-cells 0)\n"); 348c23045deSPeter Maydell goto fail; 34953018216SPaolo Bonzini } 35053018216SPaolo Bonzini 35170976c41SPeter Maydell if (scells < 2 && binfo->ram_size >= (1ULL << 32)) { 35270976c41SPeter Maydell /* This is user error so deserves a friendlier error message 35370976c41SPeter Maydell * than the failure of setprop_sized_cells would provide 35470976c41SPeter Maydell */ 35553018216SPaolo Bonzini fprintf(stderr, "qemu: dtb file not compatible with " 35653018216SPaolo Bonzini "RAM size > 4GB\n"); 357c23045deSPeter Maydell goto fail; 35853018216SPaolo Bonzini } 35953018216SPaolo Bonzini 3605a4348d1SPeter Crosthwaite rc = qemu_fdt_setprop_sized_cells(fdt, "/memory", "reg", 36170976c41SPeter Maydell acells, binfo->loader_start, 36270976c41SPeter Maydell scells, binfo->ram_size); 36353018216SPaolo Bonzini if (rc < 0) { 36453018216SPaolo Bonzini fprintf(stderr, "couldn't set /memory/reg\n"); 365c23045deSPeter Maydell goto fail; 36653018216SPaolo Bonzini } 36753018216SPaolo Bonzini 36853018216SPaolo Bonzini if (binfo->kernel_cmdline && *binfo->kernel_cmdline) { 3695a4348d1SPeter Crosthwaite rc = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", 37053018216SPaolo Bonzini binfo->kernel_cmdline); 37153018216SPaolo Bonzini if (rc < 0) { 37253018216SPaolo Bonzini fprintf(stderr, "couldn't set /chosen/bootargs\n"); 373c23045deSPeter Maydell goto fail; 37453018216SPaolo Bonzini } 37553018216SPaolo Bonzini } 37653018216SPaolo Bonzini 37753018216SPaolo Bonzini if (binfo->initrd_size) { 3785a4348d1SPeter Crosthwaite rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", 37953018216SPaolo Bonzini binfo->initrd_start); 38053018216SPaolo Bonzini if (rc < 0) { 38153018216SPaolo Bonzini fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); 382c23045deSPeter Maydell goto fail; 38353018216SPaolo Bonzini } 38453018216SPaolo Bonzini 3855a4348d1SPeter Crosthwaite rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", 38653018216SPaolo Bonzini binfo->initrd_start + binfo->initrd_size); 38753018216SPaolo Bonzini if (rc < 0) { 38853018216SPaolo Bonzini fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); 389c23045deSPeter Maydell goto fail; 39053018216SPaolo Bonzini } 39153018216SPaolo Bonzini } 3923b1cceb8SPeter Maydell 3933b1cceb8SPeter Maydell if (binfo->modify_dtb) { 3943b1cceb8SPeter Maydell binfo->modify_dtb(binfo, fdt); 3953b1cceb8SPeter Maydell } 3963b1cceb8SPeter Maydell 3975a4348d1SPeter Crosthwaite qemu_fdt_dumpdtb(fdt, size); 39853018216SPaolo Bonzini 39953018216SPaolo Bonzini cpu_physical_memory_write(addr, fdt, size); 40053018216SPaolo Bonzini 401c23045deSPeter Maydell g_free(fdt); 402c23045deSPeter Maydell 40353018216SPaolo Bonzini return 0; 404c23045deSPeter Maydell 405c23045deSPeter Maydell fail: 406c23045deSPeter Maydell g_free(fdt); 407c23045deSPeter Maydell return -1; 40853018216SPaolo Bonzini } 40953018216SPaolo Bonzini 41053018216SPaolo Bonzini static void do_cpu_reset(void *opaque) 41153018216SPaolo Bonzini { 41253018216SPaolo Bonzini ARMCPU *cpu = opaque; 41353018216SPaolo Bonzini CPUARMState *env = &cpu->env; 41453018216SPaolo Bonzini const struct arm_boot_info *info = env->boot_info; 41553018216SPaolo Bonzini 41653018216SPaolo Bonzini cpu_reset(CPU(cpu)); 41753018216SPaolo Bonzini if (info) { 41853018216SPaolo Bonzini if (!info->is_linux) { 41953018216SPaolo Bonzini /* Jump to the entry point. */ 420*a9047ec3SPeter Maydell if (env->aarch64) { 421*a9047ec3SPeter Maydell env->pc = info->entry; 422*a9047ec3SPeter Maydell } else { 42353018216SPaolo Bonzini env->regs[15] = info->entry & 0xfffffffe; 42453018216SPaolo Bonzini env->thumb = info->entry & 1; 425*a9047ec3SPeter Maydell } 42653018216SPaolo Bonzini } else { 427182735efSAndreas Färber if (CPU(cpu) == first_cpu) { 4284d9ebf75SMian M. Hamayun if (env->aarch64) { 4294d9ebf75SMian M. Hamayun env->pc = info->loader_start; 4304d9ebf75SMian M. Hamayun } else { 43153018216SPaolo Bonzini env->regs[15] = info->loader_start; 4324d9ebf75SMian M. Hamayun } 4334d9ebf75SMian M. Hamayun 43483bfffecSPeter Maydell if (!have_dtb(info)) { 43553018216SPaolo Bonzini if (old_param) { 43653018216SPaolo Bonzini set_kernel_args_old(info); 43753018216SPaolo Bonzini } else { 43853018216SPaolo Bonzini set_kernel_args(info); 43953018216SPaolo Bonzini } 44053018216SPaolo Bonzini } 44153018216SPaolo Bonzini } else { 44253018216SPaolo Bonzini info->secondary_cpu_reset_hook(cpu, info); 44353018216SPaolo Bonzini } 44453018216SPaolo Bonzini } 44553018216SPaolo Bonzini } 44653018216SPaolo Bonzini } 44753018216SPaolo Bonzini 44853018216SPaolo Bonzini void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) 44953018216SPaolo Bonzini { 450182735efSAndreas Färber CPUState *cs = CPU(cpu); 45153018216SPaolo Bonzini int kernel_size; 45253018216SPaolo Bonzini int initrd_size; 45353018216SPaolo Bonzini int is_linux = 0; 45453018216SPaolo Bonzini uint64_t elf_entry; 455da0af40dSPeter Maydell int elf_machine; 4564d9ebf75SMian M. Hamayun hwaddr entry, kernel_load_offset; 45753018216SPaolo Bonzini int big_endian; 4584d9ebf75SMian M. Hamayun static const ARMInsnFixup *primary_loader; 45953018216SPaolo Bonzini 46053018216SPaolo Bonzini /* Load the kernel. */ 46153018216SPaolo Bonzini if (!info->kernel_filename) { 4629546dbabSPeter Maydell /* If no kernel specified, do nothing; we will start from address 0 4639546dbabSPeter Maydell * (typically a boot ROM image) in the same way as hardware. 4649546dbabSPeter Maydell */ 4659546dbabSPeter Maydell return; 46653018216SPaolo Bonzini } 46753018216SPaolo Bonzini 4684d9ebf75SMian M. Hamayun if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { 4694d9ebf75SMian M. Hamayun primary_loader = bootloader_aarch64; 4704d9ebf75SMian M. Hamayun kernel_load_offset = KERNEL64_LOAD_ADDR; 471da0af40dSPeter Maydell elf_machine = EM_AARCH64; 4724d9ebf75SMian M. Hamayun } else { 4734d9ebf75SMian M. Hamayun primary_loader = bootloader; 4744d9ebf75SMian M. Hamayun kernel_load_offset = KERNEL_LOAD_ADDR; 475da0af40dSPeter Maydell elf_machine = EM_ARM; 4764d9ebf75SMian M. Hamayun } 4774d9ebf75SMian M. Hamayun 4782ff3de68SMarkus Armbruster info->dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb"); 47953018216SPaolo Bonzini 48053018216SPaolo Bonzini if (!info->secondary_cpu_reset_hook) { 48153018216SPaolo Bonzini info->secondary_cpu_reset_hook = default_reset_secondary; 48253018216SPaolo Bonzini } 48353018216SPaolo Bonzini if (!info->write_secondary_boot) { 48453018216SPaolo Bonzini info->write_secondary_boot = default_write_secondary; 48553018216SPaolo Bonzini } 48653018216SPaolo Bonzini 48753018216SPaolo Bonzini if (info->nb_cpus == 0) 48853018216SPaolo Bonzini info->nb_cpus = 1; 48953018216SPaolo Bonzini 49053018216SPaolo Bonzini #ifdef TARGET_WORDS_BIGENDIAN 49153018216SPaolo Bonzini big_endian = 1; 49253018216SPaolo Bonzini #else 49353018216SPaolo Bonzini big_endian = 0; 49453018216SPaolo Bonzini #endif 49553018216SPaolo Bonzini 49653018216SPaolo Bonzini /* We want to put the initrd far enough into RAM that when the 49753018216SPaolo Bonzini * kernel is uncompressed it will not clobber the initrd. However 49853018216SPaolo Bonzini * on boards without much RAM we must ensure that we still leave 49953018216SPaolo Bonzini * enough room for a decent sized initrd, and on boards with large 50053018216SPaolo Bonzini * amounts of RAM we must avoid the initrd being so far up in RAM 50153018216SPaolo Bonzini * that it is outside lowmem and inaccessible to the kernel. 50253018216SPaolo Bonzini * So for boards with less than 256MB of RAM we put the initrd 50353018216SPaolo Bonzini * halfway into RAM, and for boards with 256MB of RAM or more we put 50453018216SPaolo Bonzini * the initrd at 128MB. 50553018216SPaolo Bonzini */ 50653018216SPaolo Bonzini info->initrd_start = info->loader_start + 50753018216SPaolo Bonzini MIN(info->ram_size / 2, 128 * 1024 * 1024); 50853018216SPaolo Bonzini 50953018216SPaolo Bonzini /* Assume that raw images are linux kernels, and ELF images are not. */ 51053018216SPaolo Bonzini kernel_size = load_elf(info->kernel_filename, NULL, NULL, &elf_entry, 511da0af40dSPeter Maydell NULL, NULL, big_endian, elf_machine, 1); 51253018216SPaolo Bonzini entry = elf_entry; 51353018216SPaolo Bonzini if (kernel_size < 0) { 51453018216SPaolo Bonzini kernel_size = load_uimage(info->kernel_filename, &entry, NULL, 51553018216SPaolo Bonzini &is_linux); 51653018216SPaolo Bonzini } 51753018216SPaolo Bonzini if (kernel_size < 0) { 5184d9ebf75SMian M. Hamayun entry = info->loader_start + kernel_load_offset; 51953018216SPaolo Bonzini kernel_size = load_image_targphys(info->kernel_filename, entry, 5204d9ebf75SMian M. Hamayun info->ram_size - kernel_load_offset); 52153018216SPaolo Bonzini is_linux = 1; 52253018216SPaolo Bonzini } 52353018216SPaolo Bonzini if (kernel_size < 0) { 52453018216SPaolo Bonzini fprintf(stderr, "qemu: could not load kernel '%s'\n", 52553018216SPaolo Bonzini info->kernel_filename); 52653018216SPaolo Bonzini exit(1); 52753018216SPaolo Bonzini } 52853018216SPaolo Bonzini info->entry = entry; 52953018216SPaolo Bonzini if (is_linux) { 53047b1da81SPeter Maydell uint32_t fixupcontext[FIXUP_MAX]; 53147b1da81SPeter Maydell 53253018216SPaolo Bonzini if (info->initrd_filename) { 533fd76663eSSoren Brinkmann initrd_size = load_ramdisk(info->initrd_filename, 534fd76663eSSoren Brinkmann info->initrd_start, 535fd76663eSSoren Brinkmann info->ram_size - 536fd76663eSSoren Brinkmann info->initrd_start); 537fd76663eSSoren Brinkmann if (initrd_size < 0) { 53853018216SPaolo Bonzini initrd_size = load_image_targphys(info->initrd_filename, 53953018216SPaolo Bonzini info->initrd_start, 54053018216SPaolo Bonzini info->ram_size - 54153018216SPaolo Bonzini info->initrd_start); 542fd76663eSSoren Brinkmann } 54353018216SPaolo Bonzini if (initrd_size < 0) { 54453018216SPaolo Bonzini fprintf(stderr, "qemu: could not load initrd '%s'\n", 54553018216SPaolo Bonzini info->initrd_filename); 54653018216SPaolo Bonzini exit(1); 54753018216SPaolo Bonzini } 54853018216SPaolo Bonzini } else { 54953018216SPaolo Bonzini initrd_size = 0; 55053018216SPaolo Bonzini } 55153018216SPaolo Bonzini info->initrd_size = initrd_size; 55253018216SPaolo Bonzini 55347b1da81SPeter Maydell fixupcontext[FIXUP_BOARDID] = info->board_id; 55453018216SPaolo Bonzini 55553018216SPaolo Bonzini /* for device tree boot, we pass the DTB directly in r2. Otherwise 55653018216SPaolo Bonzini * we point to the kernel args. 55753018216SPaolo Bonzini */ 55883bfffecSPeter Maydell if (have_dtb(info)) { 55953018216SPaolo Bonzini /* Place the DTB after the initrd in memory. Note that some 56053018216SPaolo Bonzini * kernels will trash anything in the 4K page the initrd 56153018216SPaolo Bonzini * ends in, so make sure the DTB isn't caught up in that. 56253018216SPaolo Bonzini */ 56353018216SPaolo Bonzini hwaddr dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, 56453018216SPaolo Bonzini 4096); 56553018216SPaolo Bonzini if (load_dtb(dtb_start, info)) { 56653018216SPaolo Bonzini exit(1); 56753018216SPaolo Bonzini } 56847b1da81SPeter Maydell fixupcontext[FIXUP_ARGPTR] = dtb_start; 56953018216SPaolo Bonzini } else { 57047b1da81SPeter Maydell fixupcontext[FIXUP_ARGPTR] = info->loader_start + KERNEL_ARGS_ADDR; 57153018216SPaolo Bonzini if (info->ram_size >= (1ULL << 32)) { 57253018216SPaolo Bonzini fprintf(stderr, "qemu: RAM size must be less than 4GB to boot" 57353018216SPaolo Bonzini " Linux kernel using ATAGS (try passing a device tree" 57453018216SPaolo Bonzini " using -dtb)\n"); 57553018216SPaolo Bonzini exit(1); 57653018216SPaolo Bonzini } 57753018216SPaolo Bonzini } 57847b1da81SPeter Maydell fixupcontext[FIXUP_ENTRYPOINT] = entry; 57947b1da81SPeter Maydell 58047b1da81SPeter Maydell write_bootloader("bootloader", info->loader_start, 5814d9ebf75SMian M. Hamayun primary_loader, fixupcontext); 58247b1da81SPeter Maydell 58353018216SPaolo Bonzini if (info->nb_cpus > 1) { 58453018216SPaolo Bonzini info->write_secondary_boot(cpu, info); 58553018216SPaolo Bonzini } 58653018216SPaolo Bonzini } 58753018216SPaolo Bonzini info->is_linux = is_linux; 58853018216SPaolo Bonzini 589bdc44640SAndreas Färber for (; cs; cs = CPU_NEXT(cs)) { 590182735efSAndreas Färber cpu = ARM_CPU(cs); 591182735efSAndreas Färber cpu->env.boot_info = info; 59253018216SPaolo Bonzini qemu_register_reset(do_cpu_reset, cpu); 59353018216SPaolo Bonzini } 59453018216SPaolo Bonzini } 595