15dd883abSJamin Lin /*
25dd883abSJamin Lin * ASPEED SoC 27x0 family
35dd883abSJamin Lin *
45dd883abSJamin Lin * Copyright (C) 2024 ASPEED Technology Inc.
55dd883abSJamin Lin *
65dd883abSJamin Lin * This code is licensed under the GPL version 2 or later. See
75dd883abSJamin Lin * the COPYING file in the top-level directory.
85dd883abSJamin Lin *
95dd883abSJamin Lin * Implementation extracted from the AST2600 and adapted for AST27x0.
105dd883abSJamin Lin */
115dd883abSJamin Lin
125dd883abSJamin Lin #include "qemu/osdep.h"
135dd883abSJamin Lin #include "qapi/error.h"
145dd883abSJamin Lin #include "hw/misc/unimp.h"
155dd883abSJamin Lin #include "hw/arm/aspeed_soc.h"
16ed680effSPeter Maydell #include "hw/arm/bsa.h"
175dd883abSJamin Lin #include "qemu/module.h"
185dd883abSJamin Lin #include "qemu/error-report.h"
195dd883abSJamin Lin #include "hw/i2c/aspeed_i2c.h"
205dd883abSJamin Lin #include "net/net.h"
215dd883abSJamin Lin #include "sysemu/sysemu.h"
225dd883abSJamin Lin #include "hw/intc/arm_gicv3.h"
235dd883abSJamin Lin #include "qapi/qmp/qlist.h"
247436db10SJamin Lin #include "qemu/log.h"
255dd883abSJamin Lin
265dd883abSJamin Lin static const hwaddr aspeed_soc_ast2700_memmap[] = {
275dd883abSJamin Lin [ASPEED_DEV_SPI_BOOT] = 0x400000000,
285dd883abSJamin Lin [ASPEED_DEV_SRAM] = 0x10000000,
295dd883abSJamin Lin [ASPEED_DEV_SDMC] = 0x12C00000,
305dd883abSJamin Lin [ASPEED_DEV_SCU] = 0x12C02000,
315dd883abSJamin Lin [ASPEED_DEV_SCUIO] = 0x14C02000,
325dd883abSJamin Lin [ASPEED_DEV_UART0] = 0X14C33000,
335dd883abSJamin Lin [ASPEED_DEV_UART1] = 0X14C33100,
345dd883abSJamin Lin [ASPEED_DEV_UART2] = 0X14C33200,
355dd883abSJamin Lin [ASPEED_DEV_UART3] = 0X14C33300,
365dd883abSJamin Lin [ASPEED_DEV_UART4] = 0X12C1A000,
375dd883abSJamin Lin [ASPEED_DEV_UART5] = 0X14C33400,
385dd883abSJamin Lin [ASPEED_DEV_UART6] = 0X14C33500,
395dd883abSJamin Lin [ASPEED_DEV_UART7] = 0X14C33600,
405dd883abSJamin Lin [ASPEED_DEV_UART8] = 0X14C33700,
415dd883abSJamin Lin [ASPEED_DEV_UART9] = 0X14C33800,
425dd883abSJamin Lin [ASPEED_DEV_UART10] = 0X14C33900,
435dd883abSJamin Lin [ASPEED_DEV_UART11] = 0X14C33A00,
445dd883abSJamin Lin [ASPEED_DEV_UART12] = 0X14C33B00,
455dd883abSJamin Lin [ASPEED_DEV_WDT] = 0x14C37000,
465dd883abSJamin Lin [ASPEED_DEV_VUART] = 0X14C30000,
475dd883abSJamin Lin [ASPEED_DEV_FMC] = 0x14000000,
485dd883abSJamin Lin [ASPEED_DEV_SPI0] = 0x14010000,
495dd883abSJamin Lin [ASPEED_DEV_SPI1] = 0x14020000,
505dd883abSJamin Lin [ASPEED_DEV_SPI2] = 0x14030000,
515dd883abSJamin Lin [ASPEED_DEV_SDRAM] = 0x400000000,
525dd883abSJamin Lin [ASPEED_DEV_MII1] = 0x14040000,
535dd883abSJamin Lin [ASPEED_DEV_MII2] = 0x14040008,
545dd883abSJamin Lin [ASPEED_DEV_MII3] = 0x14040010,
555dd883abSJamin Lin [ASPEED_DEV_ETH1] = 0x14050000,
565dd883abSJamin Lin [ASPEED_DEV_ETH2] = 0x14060000,
575dd883abSJamin Lin [ASPEED_DEV_ETH3] = 0x14070000,
585dd883abSJamin Lin [ASPEED_DEV_EMMC] = 0x12090000,
595dd883abSJamin Lin [ASPEED_DEV_INTC] = 0x12100000,
605dd883abSJamin Lin [ASPEED_DEV_SLI] = 0x12C17000,
615dd883abSJamin Lin [ASPEED_DEV_SLIIO] = 0x14C1E000,
625dd883abSJamin Lin [ASPEED_GIC_DIST] = 0x12200000,
635dd883abSJamin Lin [ASPEED_GIC_REDIST] = 0x12280000,
6411bea810SJamin Lin [ASPEED_DEV_ADC] = 0x14C00000,
658ac116ccSJamin Lin [ASPEED_DEV_I2C] = 0x14C0F000,
66c6a8a2a7SJamin Lin [ASPEED_DEV_GPIO] = 0x14C0B000,
67fc2693ccSJamin Lin [ASPEED_DEV_RTC] = 0x12C0F000,
687843f77cSJamin Lin [ASPEED_DEV_SDHCI] = 0x14080000,
695dd883abSJamin Lin };
705dd883abSJamin Lin
711f67508cSPeter Maydell #define AST2700_MAX_IRQ 256
725dd883abSJamin Lin
735dd883abSJamin Lin /* Shared Peripheral Interrupt values below are offset by -32 from datasheet */
745dd883abSJamin Lin static const int aspeed_soc_ast2700_irqmap[] = {
755dd883abSJamin Lin [ASPEED_DEV_UART0] = 132,
765dd883abSJamin Lin [ASPEED_DEV_UART1] = 132,
775dd883abSJamin Lin [ASPEED_DEV_UART2] = 132,
785dd883abSJamin Lin [ASPEED_DEV_UART3] = 132,
795dd883abSJamin Lin [ASPEED_DEV_UART4] = 8,
805dd883abSJamin Lin [ASPEED_DEV_UART5] = 132,
815dd883abSJamin Lin [ASPEED_DEV_UART6] = 132,
825dd883abSJamin Lin [ASPEED_DEV_UART7] = 132,
835dd883abSJamin Lin [ASPEED_DEV_UART8] = 132,
845dd883abSJamin Lin [ASPEED_DEV_UART9] = 132,
855dd883abSJamin Lin [ASPEED_DEV_UART10] = 132,
865dd883abSJamin Lin [ASPEED_DEV_UART11] = 132,
875dd883abSJamin Lin [ASPEED_DEV_UART12] = 132,
885dd883abSJamin Lin [ASPEED_DEV_FMC] = 131,
895dd883abSJamin Lin [ASPEED_DEV_SDMC] = 0,
905dd883abSJamin Lin [ASPEED_DEV_SCU] = 12,
915dd883abSJamin Lin [ASPEED_DEV_ADC] = 130,
925dd883abSJamin Lin [ASPEED_DEV_XDMA] = 5,
935dd883abSJamin Lin [ASPEED_DEV_EMMC] = 15,
94f34030ecSJamin Lin [ASPEED_DEV_GPIO] = 130,
955dd883abSJamin Lin [ASPEED_DEV_RTC] = 13,
965dd883abSJamin Lin [ASPEED_DEV_TIMER1] = 16,
975dd883abSJamin Lin [ASPEED_DEV_TIMER2] = 17,
985dd883abSJamin Lin [ASPEED_DEV_TIMER3] = 18,
995dd883abSJamin Lin [ASPEED_DEV_TIMER4] = 19,
1005dd883abSJamin Lin [ASPEED_DEV_TIMER5] = 20,
1015dd883abSJamin Lin [ASPEED_DEV_TIMER6] = 21,
1025dd883abSJamin Lin [ASPEED_DEV_TIMER7] = 22,
1035dd883abSJamin Lin [ASPEED_DEV_TIMER8] = 23,
1045dd883abSJamin Lin [ASPEED_DEV_WDT] = 131,
1055dd883abSJamin Lin [ASPEED_DEV_PWM] = 131,
1065dd883abSJamin Lin [ASPEED_DEV_LPC] = 128,
1075dd883abSJamin Lin [ASPEED_DEV_IBT] = 128,
1085dd883abSJamin Lin [ASPEED_DEV_I2C] = 130,
1095dd883abSJamin Lin [ASPEED_DEV_PECI] = 133,
1105dd883abSJamin Lin [ASPEED_DEV_ETH1] = 132,
1115dd883abSJamin Lin [ASPEED_DEV_ETH2] = 132,
1125dd883abSJamin Lin [ASPEED_DEV_ETH3] = 132,
1135dd883abSJamin Lin [ASPEED_DEV_HACE] = 4,
1145dd883abSJamin Lin [ASPEED_DEV_KCS] = 128,
1155dd883abSJamin Lin [ASPEED_DEV_DP] = 28,
1165dd883abSJamin Lin [ASPEED_DEV_I3C] = 131,
1177843f77cSJamin Lin [ASPEED_DEV_SDHCI] = 133,
1185dd883abSJamin Lin };
1195dd883abSJamin Lin
1205dd883abSJamin Lin /* GICINT 128 */
1215dd883abSJamin Lin static const int aspeed_soc_ast2700_gic128_intcmap[] = {
1225dd883abSJamin Lin [ASPEED_DEV_LPC] = 0,
1235dd883abSJamin Lin [ASPEED_DEV_IBT] = 2,
1245dd883abSJamin Lin [ASPEED_DEV_KCS] = 4,
1255dd883abSJamin Lin };
1265dd883abSJamin Lin
1275dd883abSJamin Lin /* GICINT 130 */
1285dd883abSJamin Lin static const int aspeed_soc_ast2700_gic130_intcmap[] = {
1295dd883abSJamin Lin [ASPEED_DEV_I2C] = 0,
1305dd883abSJamin Lin [ASPEED_DEV_ADC] = 16,
131f34030ecSJamin Lin [ASPEED_DEV_GPIO] = 18,
1325dd883abSJamin Lin };
1335dd883abSJamin Lin
1345dd883abSJamin Lin /* GICINT 131 */
1355dd883abSJamin Lin static const int aspeed_soc_ast2700_gic131_intcmap[] = {
1365dd883abSJamin Lin [ASPEED_DEV_I3C] = 0,
1375dd883abSJamin Lin [ASPEED_DEV_WDT] = 16,
1385dd883abSJamin Lin [ASPEED_DEV_FMC] = 25,
1395dd883abSJamin Lin [ASPEED_DEV_PWM] = 29,
1405dd883abSJamin Lin };
1415dd883abSJamin Lin
1425dd883abSJamin Lin /* GICINT 132 */
1435dd883abSJamin Lin static const int aspeed_soc_ast2700_gic132_intcmap[] = {
1445dd883abSJamin Lin [ASPEED_DEV_ETH1] = 0,
1455dd883abSJamin Lin [ASPEED_DEV_ETH2] = 1,
1465dd883abSJamin Lin [ASPEED_DEV_ETH3] = 2,
1475dd883abSJamin Lin [ASPEED_DEV_UART0] = 7,
1485dd883abSJamin Lin [ASPEED_DEV_UART1] = 8,
1495dd883abSJamin Lin [ASPEED_DEV_UART2] = 9,
1505dd883abSJamin Lin [ASPEED_DEV_UART3] = 10,
1515dd883abSJamin Lin [ASPEED_DEV_UART5] = 11,
1525dd883abSJamin Lin [ASPEED_DEV_UART6] = 12,
1535dd883abSJamin Lin [ASPEED_DEV_UART7] = 13,
1545dd883abSJamin Lin [ASPEED_DEV_UART8] = 14,
1555dd883abSJamin Lin [ASPEED_DEV_UART9] = 15,
1565dd883abSJamin Lin [ASPEED_DEV_UART10] = 16,
1575dd883abSJamin Lin [ASPEED_DEV_UART11] = 17,
1585dd883abSJamin Lin [ASPEED_DEV_UART12] = 18,
1595dd883abSJamin Lin };
1605dd883abSJamin Lin
1615dd883abSJamin Lin /* GICINT 133 */
1625dd883abSJamin Lin static const int aspeed_soc_ast2700_gic133_intcmap[] = {
1637843f77cSJamin Lin [ASPEED_DEV_SDHCI] = 1,
1645dd883abSJamin Lin [ASPEED_DEV_PECI] = 4,
1655dd883abSJamin Lin };
1665dd883abSJamin Lin
1675dd883abSJamin Lin /* GICINT 128 ~ 136 */
1685dd883abSJamin Lin struct gic_intc_irq_info {
1695dd883abSJamin Lin int irq;
1705dd883abSJamin Lin const int *ptr;
1715dd883abSJamin Lin };
1725dd883abSJamin Lin
1735dd883abSJamin Lin static const struct gic_intc_irq_info aspeed_soc_ast2700_gic_intcmap[] = {
1745dd883abSJamin Lin {128, aspeed_soc_ast2700_gic128_intcmap},
1755dd883abSJamin Lin {129, NULL},
1765dd883abSJamin Lin {130, aspeed_soc_ast2700_gic130_intcmap},
1775dd883abSJamin Lin {131, aspeed_soc_ast2700_gic131_intcmap},
1785dd883abSJamin Lin {132, aspeed_soc_ast2700_gic132_intcmap},
1795dd883abSJamin Lin {133, aspeed_soc_ast2700_gic133_intcmap},
1805dd883abSJamin Lin {134, NULL},
1815dd883abSJamin Lin {135, NULL},
1825dd883abSJamin Lin {136, NULL},
1835dd883abSJamin Lin };
1845dd883abSJamin Lin
aspeed_soc_ast2700_get_irq(AspeedSoCState * s,int dev)1855dd883abSJamin Lin static qemu_irq aspeed_soc_ast2700_get_irq(AspeedSoCState *s, int dev)
1865dd883abSJamin Lin {
1875dd883abSJamin Lin Aspeed27x0SoCState *a = ASPEED27X0_SOC(s);
1885dd883abSJamin Lin AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
1895dd883abSJamin Lin int i;
1905dd883abSJamin Lin
1915dd883abSJamin Lin for (i = 0; i < ARRAY_SIZE(aspeed_soc_ast2700_gic_intcmap); i++) {
1925dd883abSJamin Lin if (sc->irqmap[dev] == aspeed_soc_ast2700_gic_intcmap[i].irq) {
1935dd883abSJamin Lin assert(aspeed_soc_ast2700_gic_intcmap[i].ptr);
1945dd883abSJamin Lin return qdev_get_gpio_in(DEVICE(&a->intc.orgates[i]),
1955dd883abSJamin Lin aspeed_soc_ast2700_gic_intcmap[i].ptr[dev]);
1965dd883abSJamin Lin }
1975dd883abSJamin Lin }
1985dd883abSJamin Lin
1995dd883abSJamin Lin return qdev_get_gpio_in(DEVICE(&a->gic), sc->irqmap[dev]);
2005dd883abSJamin Lin }
2015dd883abSJamin Lin
aspeed_soc_ast2700_get_irq_index(AspeedSoCState * s,int dev,int index)2021279f945SJamin Lin static qemu_irq aspeed_soc_ast2700_get_irq_index(AspeedSoCState *s, int dev,
2031279f945SJamin Lin int index)
2041279f945SJamin Lin {
2051279f945SJamin Lin Aspeed27x0SoCState *a = ASPEED27X0_SOC(s);
2061279f945SJamin Lin AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
2071279f945SJamin Lin int i;
2081279f945SJamin Lin
2091279f945SJamin Lin for (i = 0; i < ARRAY_SIZE(aspeed_soc_ast2700_gic_intcmap); i++) {
2101279f945SJamin Lin if (sc->irqmap[dev] == aspeed_soc_ast2700_gic_intcmap[i].irq) {
2111279f945SJamin Lin assert(aspeed_soc_ast2700_gic_intcmap[i].ptr);
2121279f945SJamin Lin return qdev_get_gpio_in(DEVICE(&a->intc.orgates[i]),
2131279f945SJamin Lin aspeed_soc_ast2700_gic_intcmap[i].ptr[dev] + index);
2141279f945SJamin Lin }
2151279f945SJamin Lin }
2161279f945SJamin Lin
2171279f945SJamin Lin /*
2181279f945SJamin Lin * Invalid orgate index, device irq should be 128 to 136.
2191279f945SJamin Lin */
2201279f945SJamin Lin g_assert_not_reached();
2211279f945SJamin Lin }
2221279f945SJamin Lin
aspeed_ram_capacity_read(void * opaque,hwaddr addr,unsigned int size)2237436db10SJamin Lin static uint64_t aspeed_ram_capacity_read(void *opaque, hwaddr addr,
2247436db10SJamin Lin unsigned int size)
2257436db10SJamin Lin {
2267436db10SJamin Lin qemu_log_mask(LOG_GUEST_ERROR,
2277436db10SJamin Lin "%s: DRAM read out of ram size, addr:0x%" PRIx64 "\n",
2287436db10SJamin Lin __func__, addr);
2297436db10SJamin Lin return 0;
2307436db10SJamin Lin }
2317436db10SJamin Lin
aspeed_ram_capacity_write(void * opaque,hwaddr addr,uint64_t data,unsigned int size)2327436db10SJamin Lin static void aspeed_ram_capacity_write(void *opaque, hwaddr addr, uint64_t data,
2337436db10SJamin Lin unsigned int size)
2347436db10SJamin Lin {
2357436db10SJamin Lin AspeedSoCState *s = ASPEED_SOC(opaque);
2367436db10SJamin Lin ram_addr_t ram_size;
2377436db10SJamin Lin MemTxResult result;
2387436db10SJamin Lin
2397436db10SJamin Lin ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size",
2407436db10SJamin Lin &error_abort);
2417436db10SJamin Lin
2425c065dfcSJamin Lin assert(ram_size > 0);
2435c065dfcSJamin Lin
2447436db10SJamin Lin /*
2457436db10SJamin Lin * Emulate ddr capacity hardware behavior.
2467436db10SJamin Lin * If writes the data to the address which is beyond the ram size,
2477436db10SJamin Lin * it would write the data to the "address % ram_size".
2487436db10SJamin Lin */
2497436db10SJamin Lin result = address_space_write(&s->dram_as, addr % ram_size,
2507436db10SJamin Lin MEMTXATTRS_UNSPECIFIED, &data, 4);
2517436db10SJamin Lin if (result != MEMTX_OK) {
2527436db10SJamin Lin qemu_log_mask(LOG_GUEST_ERROR,
2537436db10SJamin Lin "%s: DRAM write failed, addr:0x%" HWADDR_PRIx
2547436db10SJamin Lin ", data :0x%" PRIx64 "\n",
2557436db10SJamin Lin __func__, addr % ram_size, data);
2567436db10SJamin Lin }
2577436db10SJamin Lin }
2587436db10SJamin Lin
2597436db10SJamin Lin static const MemoryRegionOps aspeed_ram_capacity_ops = {
2607436db10SJamin Lin .read = aspeed_ram_capacity_read,
2617436db10SJamin Lin .write = aspeed_ram_capacity_write,
2627436db10SJamin Lin .endianness = DEVICE_LITTLE_ENDIAN,
2637436db10SJamin Lin .valid = {
2647436db10SJamin Lin .min_access_size = 1,
2657436db10SJamin Lin .max_access_size = 8,
2667436db10SJamin Lin },
2677436db10SJamin Lin };
2687436db10SJamin Lin
2697436db10SJamin Lin /*
2707436db10SJamin Lin * SDMC should be realized first to get correct RAM size and max size
2717436db10SJamin Lin * values
2727436db10SJamin Lin */
aspeed_soc_ast2700_dram_init(DeviceState * dev,Error ** errp)2737436db10SJamin Lin static bool aspeed_soc_ast2700_dram_init(DeviceState *dev, Error **errp)
2747436db10SJamin Lin {
2757436db10SJamin Lin ram_addr_t ram_size, max_ram_size;
2767436db10SJamin Lin Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev);
2777436db10SJamin Lin AspeedSoCState *s = ASPEED_SOC(dev);
2787436db10SJamin Lin AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
2797436db10SJamin Lin
2807436db10SJamin Lin ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size",
2817436db10SJamin Lin &error_abort);
2827436db10SJamin Lin max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size",
2837436db10SJamin Lin &error_abort);
2847436db10SJamin Lin
2857436db10SJamin Lin memory_region_init(&s->dram_container, OBJECT(s), "ram-container",
2867436db10SJamin Lin ram_size);
2877436db10SJamin Lin memory_region_add_subregion(&s->dram_container, 0, s->dram_mr);
2887436db10SJamin Lin address_space_init(&s->dram_as, s->dram_mr, "dram");
2897436db10SJamin Lin
2907436db10SJamin Lin /*
2917436db10SJamin Lin * Add a memory region beyond the RAM region to emulate
2927436db10SJamin Lin * ddr capacity hardware behavior.
2937436db10SJamin Lin */
2947436db10SJamin Lin if (ram_size < max_ram_size) {
2957436db10SJamin Lin memory_region_init_io(&a->dram_empty, OBJECT(s),
2967436db10SJamin Lin &aspeed_ram_capacity_ops, s,
2977436db10SJamin Lin "ram-empty", max_ram_size - ram_size);
2987436db10SJamin Lin
2997436db10SJamin Lin memory_region_add_subregion(s->memory,
3007436db10SJamin Lin sc->memmap[ASPEED_DEV_SDRAM] + ram_size,
3017436db10SJamin Lin &a->dram_empty);
3027436db10SJamin Lin }
3037436db10SJamin Lin
3047436db10SJamin Lin memory_region_add_subregion(s->memory,
3057436db10SJamin Lin sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container);
3067436db10SJamin Lin return true;
3077436db10SJamin Lin }
3087436db10SJamin Lin
aspeed_soc_ast2700_init(Object * obj)3095dd883abSJamin Lin static void aspeed_soc_ast2700_init(Object *obj)
3105dd883abSJamin Lin {
3115dd883abSJamin Lin Aspeed27x0SoCState *a = ASPEED27X0_SOC(obj);
3125dd883abSJamin Lin AspeedSoCState *s = ASPEED_SOC(obj);
3135dd883abSJamin Lin AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
3145dd883abSJamin Lin int i;
3155dd883abSJamin Lin char socname[8];
3165dd883abSJamin Lin char typename[64];
3175dd883abSJamin Lin
3185dd883abSJamin Lin if (sscanf(sc->name, "%7s", socname) != 1) {
3195dd883abSJamin Lin g_assert_not_reached();
3205dd883abSJamin Lin }
3215dd883abSJamin Lin
3225dd883abSJamin Lin for (i = 0; i < sc->num_cpus; i++) {
3235dd883abSJamin Lin object_initialize_child(obj, "cpu[*]", &a->cpu[i],
3245dd883abSJamin Lin aspeed_soc_cpu_type(sc));
3255dd883abSJamin Lin }
3265dd883abSJamin Lin
3275dd883abSJamin Lin object_initialize_child(obj, "gic", &a->gic, gicv3_class_name());
3285dd883abSJamin Lin
3295dd883abSJamin Lin object_initialize_child(obj, "scu", &s->scu, TYPE_ASPEED_2700_SCU);
3305dd883abSJamin Lin qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
3315dd883abSJamin Lin sc->silicon_rev);
3325dd883abSJamin Lin object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
3335dd883abSJamin Lin "hw-strap1");
3345dd883abSJamin Lin object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
3355dd883abSJamin Lin "hw-strap2");
3365dd883abSJamin Lin object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
3375dd883abSJamin Lin "hw-prot-key");
3385dd883abSJamin Lin
3395dd883abSJamin Lin object_initialize_child(obj, "scuio", &s->scuio, TYPE_ASPEED_2700_SCUIO);
3405dd883abSJamin Lin qdev_prop_set_uint32(DEVICE(&s->scuio), "silicon-rev",
3415dd883abSJamin Lin sc->silicon_rev);
3425dd883abSJamin Lin
3435dd883abSJamin Lin snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
3445dd883abSJamin Lin object_initialize_child(obj, "fmc", &s->fmc, typename);
3455dd883abSJamin Lin
3465dd883abSJamin Lin for (i = 0; i < sc->spis_num; i++) {
3475dd883abSJamin Lin snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i, socname);
3485dd883abSJamin Lin object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
3495dd883abSJamin Lin }
3505dd883abSJamin Lin
3515dd883abSJamin Lin snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
3525dd883abSJamin Lin object_initialize_child(obj, "sdmc", &s->sdmc, typename);
3535dd883abSJamin Lin object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
3545dd883abSJamin Lin "ram-size");
3555dd883abSJamin Lin
3565dd883abSJamin Lin for (i = 0; i < sc->wdts_num; i++) {
3575dd883abSJamin Lin snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
3585dd883abSJamin Lin object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
3595dd883abSJamin Lin }
3605dd883abSJamin Lin
3615dd883abSJamin Lin for (i = 0; i < sc->macs_num; i++) {
3625dd883abSJamin Lin object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
3635dd883abSJamin Lin TYPE_FTGMAC100);
3645dd883abSJamin Lin
3655dd883abSJamin Lin object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII);
3665dd883abSJamin Lin }
3675dd883abSJamin Lin
3685dd883abSJamin Lin for (i = 0; i < sc->uarts_num; i++) {
3695dd883abSJamin Lin object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
3705dd883abSJamin Lin }
3715dd883abSJamin Lin
3725dd883abSJamin Lin object_initialize_child(obj, "sli", &s->sli, TYPE_ASPEED_2700_SLI);
3735dd883abSJamin Lin object_initialize_child(obj, "sliio", &s->sliio, TYPE_ASPEED_2700_SLIIO);
3745dd883abSJamin Lin object_initialize_child(obj, "intc", &a->intc, TYPE_ASPEED_2700_INTC);
37511bea810SJamin Lin
37611bea810SJamin Lin snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
37711bea810SJamin Lin object_initialize_child(obj, "adc", &s->adc, typename);
3788ac116ccSJamin Lin
3798ac116ccSJamin Lin snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
3808ac116ccSJamin Lin object_initialize_child(obj, "i2c", &s->i2c, typename);
381c6a8a2a7SJamin Lin
382c6a8a2a7SJamin Lin snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
383c6a8a2a7SJamin Lin object_initialize_child(obj, "gpio", &s->gpio, typename);
384fc2693ccSJamin Lin
385fc2693ccSJamin Lin object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
3867843f77cSJamin Lin
3877843f77cSJamin Lin snprintf(typename, sizeof(typename), "aspeed.sdhci-%s", socname);
3887843f77cSJamin Lin object_initialize_child(obj, "sd-controller", &s->sdhci, typename);
3897843f77cSJamin Lin object_property_set_int(OBJECT(&s->sdhci), "num-slots", 1, &error_abort);
3907843f77cSJamin Lin
3917843f77cSJamin Lin /* Init sd card slot class here so that they're under the correct parent */
3927843f77cSJamin Lin object_initialize_child(obj, "sd-controller.sdhci",
3937843f77cSJamin Lin &s->sdhci.slots[0], TYPE_SYSBUS_SDHCI);
394*421d3bdeSJamin Lin
395*421d3bdeSJamin Lin object_initialize_child(obj, "emmc-controller", &s->emmc, typename);
396*421d3bdeSJamin Lin object_property_set_int(OBJECT(&s->emmc), "num-slots", 1, &error_abort);
397*421d3bdeSJamin Lin
398*421d3bdeSJamin Lin object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0],
399*421d3bdeSJamin Lin TYPE_SYSBUS_SDHCI);
4005dd883abSJamin Lin }
4015dd883abSJamin Lin
4025dd883abSJamin Lin /*
4035dd883abSJamin Lin * ASPEED ast2700 has 0x0 as cluster ID
4045dd883abSJamin Lin *
4055dd883abSJamin Lin * https://developer.arm.com/documentation/100236/0100/register-descriptions/aarch64-system-registers/multiprocessor-affinity-register--el1
4065dd883abSJamin Lin */
aspeed_calc_affinity(int cpu)4075dd883abSJamin Lin static uint64_t aspeed_calc_affinity(int cpu)
4085dd883abSJamin Lin {
4095dd883abSJamin Lin return (0x0 << ARM_AFF1_SHIFT) | cpu;
4105dd883abSJamin Lin }
4115dd883abSJamin Lin
aspeed_soc_ast2700_gic_realize(DeviceState * dev,Error ** errp)4125dd883abSJamin Lin static bool aspeed_soc_ast2700_gic_realize(DeviceState *dev, Error **errp)
4135dd883abSJamin Lin {
4145dd883abSJamin Lin Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev);
4155dd883abSJamin Lin AspeedSoCState *s = ASPEED_SOC(dev);
4165dd883abSJamin Lin AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
4175dd883abSJamin Lin SysBusDevice *gicbusdev;
4185dd883abSJamin Lin DeviceState *gicdev;
4195dd883abSJamin Lin QList *redist_region_count;
4205dd883abSJamin Lin int i;
4215dd883abSJamin Lin
4225dd883abSJamin Lin gicbusdev = SYS_BUS_DEVICE(&a->gic);
4235dd883abSJamin Lin gicdev = DEVICE(&a->gic);
4245dd883abSJamin Lin qdev_prop_set_uint32(gicdev, "revision", 3);
4255dd883abSJamin Lin qdev_prop_set_uint32(gicdev, "num-cpu", sc->num_cpus);
4261f67508cSPeter Maydell qdev_prop_set_uint32(gicdev, "num-irq", AST2700_MAX_IRQ + GIC_INTERNAL);
4275dd883abSJamin Lin
4285dd883abSJamin Lin redist_region_count = qlist_new();
4295dd883abSJamin Lin qlist_append_int(redist_region_count, sc->num_cpus);
4305dd883abSJamin Lin qdev_prop_set_array(gicdev, "redist-region-count", redist_region_count);
4315dd883abSJamin Lin
4325dd883abSJamin Lin if (!sysbus_realize(gicbusdev, errp)) {
4335dd883abSJamin Lin return false;
4345dd883abSJamin Lin }
4355dd883abSJamin Lin sysbus_mmio_map(gicbusdev, 0, sc->memmap[ASPEED_GIC_DIST]);
4365dd883abSJamin Lin sysbus_mmio_map(gicbusdev, 1, sc->memmap[ASPEED_GIC_REDIST]);
4375dd883abSJamin Lin
4385dd883abSJamin Lin for (i = 0; i < sc->num_cpus; i++) {
4395dd883abSJamin Lin DeviceState *cpudev = DEVICE(&a->cpu[i]);
4401f67508cSPeter Maydell int intidbase = AST2700_MAX_IRQ + i * GIC_INTERNAL;
4415dd883abSJamin Lin
4425dd883abSJamin Lin const int timer_irq[] = {
443ed680effSPeter Maydell [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ,
444ed680effSPeter Maydell [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ,
445ed680effSPeter Maydell [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ,
446ed680effSPeter Maydell [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ,
4475dd883abSJamin Lin };
4485dd883abSJamin Lin int j;
4495dd883abSJamin Lin
4505dd883abSJamin Lin for (j = 0; j < ARRAY_SIZE(timer_irq); j++) {
4515dd883abSJamin Lin qdev_connect_gpio_out(cpudev, j,
452ed680effSPeter Maydell qdev_get_gpio_in(gicdev, intidbase + timer_irq[j]));
4535dd883abSJamin Lin }
4545dd883abSJamin Lin
4555dd883abSJamin Lin qemu_irq irq = qdev_get_gpio_in(gicdev,
456ed680effSPeter Maydell intidbase + ARCH_GIC_MAINT_IRQ);
4575dd883abSJamin Lin qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt",
4585dd883abSJamin Lin 0, irq);
4595dd883abSJamin Lin qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0,
460ed680effSPeter Maydell qdev_get_gpio_in(gicdev, intidbase + VIRTUAL_PMU_IRQ));
4615dd883abSJamin Lin
4625dd883abSJamin Lin sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
4635dd883abSJamin Lin sysbus_connect_irq(gicbusdev, i + sc->num_cpus,
4645dd883abSJamin Lin qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
4655dd883abSJamin Lin sysbus_connect_irq(gicbusdev, i + 2 * sc->num_cpus,
4665dd883abSJamin Lin qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
4675dd883abSJamin Lin sysbus_connect_irq(gicbusdev, i + 3 * sc->num_cpus,
4685dd883abSJamin Lin qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
4695dd883abSJamin Lin }
4705dd883abSJamin Lin
4715dd883abSJamin Lin return true;
4725dd883abSJamin Lin }
4735dd883abSJamin Lin
aspeed_soc_ast2700_realize(DeviceState * dev,Error ** errp)4745dd883abSJamin Lin static void aspeed_soc_ast2700_realize(DeviceState *dev, Error **errp)
4755dd883abSJamin Lin {
4765dd883abSJamin Lin int i;
4775dd883abSJamin Lin Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev);
4785dd883abSJamin Lin AspeedSoCState *s = ASPEED_SOC(dev);
4795dd883abSJamin Lin AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
4805dd883abSJamin Lin AspeedINTCClass *ic = ASPEED_INTC_GET_CLASS(&a->intc);
4815dd883abSJamin Lin g_autofree char *sram_name = NULL;
4828ac116ccSJamin Lin qemu_irq irq;
4835dd883abSJamin Lin
4845dd883abSJamin Lin /* Default boot region (SPI memory or ROMs) */
4855dd883abSJamin Lin memory_region_init(&s->spi_boot_container, OBJECT(s),
4865dd883abSJamin Lin "aspeed.spi_boot_container", 0x400000000);
4875dd883abSJamin Lin memory_region_add_subregion(s->memory, sc->memmap[ASPEED_DEV_SPI_BOOT],
4885dd883abSJamin Lin &s->spi_boot_container);
4895dd883abSJamin Lin
4905dd883abSJamin Lin /* CPU */
4915dd883abSJamin Lin for (i = 0; i < sc->num_cpus; i++) {
4925dd883abSJamin Lin object_property_set_int(OBJECT(&a->cpu[i]), "mp-affinity",
4935dd883abSJamin Lin aspeed_calc_affinity(i), &error_abort);
4945dd883abSJamin Lin
4955dd883abSJamin Lin object_property_set_int(OBJECT(&a->cpu[i]), "cntfrq", 1125000000,
4965dd883abSJamin Lin &error_abort);
4975dd883abSJamin Lin object_property_set_link(OBJECT(&a->cpu[i]), "memory",
4985dd883abSJamin Lin OBJECT(s->memory), &error_abort);
4995dd883abSJamin Lin
5005dd883abSJamin Lin if (!qdev_realize(DEVICE(&a->cpu[i]), NULL, errp)) {
5015dd883abSJamin Lin return;
5025dd883abSJamin Lin }
5035dd883abSJamin Lin }
5045dd883abSJamin Lin
5055dd883abSJamin Lin /* GIC */
5065dd883abSJamin Lin if (!aspeed_soc_ast2700_gic_realize(dev, errp)) {
5075dd883abSJamin Lin return;
5085dd883abSJamin Lin }
5095dd883abSJamin Lin
5105dd883abSJamin Lin /* INTC */
5115dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc), errp)) {
5125dd883abSJamin Lin return;
5135dd883abSJamin Lin }
5145dd883abSJamin Lin
5155dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc), 0,
5165dd883abSJamin Lin sc->memmap[ASPEED_DEV_INTC]);
5175dd883abSJamin Lin
5185dd883abSJamin Lin /* GICINT orgates -> INTC -> GIC */
5195dd883abSJamin Lin for (i = 0; i < ic->num_ints; i++) {
5205dd883abSJamin Lin qdev_connect_gpio_out(DEVICE(&a->intc.orgates[i]), 0,
5215dd883abSJamin Lin qdev_get_gpio_in(DEVICE(&a->intc), i));
5225dd883abSJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc), i,
5235dd883abSJamin Lin qdev_get_gpio_in(DEVICE(&a->gic),
5245dd883abSJamin Lin aspeed_soc_ast2700_gic_intcmap[i].irq));
5255dd883abSJamin Lin }
5265dd883abSJamin Lin
5275dd883abSJamin Lin /* SRAM */
5285dd883abSJamin Lin sram_name = g_strdup_printf("aspeed.sram.%d", CPU(&a->cpu[0])->cpu_index);
5295dd883abSJamin Lin if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size,
5305dd883abSJamin Lin errp)) {
5315dd883abSJamin Lin return;
5325dd883abSJamin Lin }
5335dd883abSJamin Lin memory_region_add_subregion(s->memory,
5345dd883abSJamin Lin sc->memmap[ASPEED_DEV_SRAM], &s->sram);
5355dd883abSJamin Lin
5365dd883abSJamin Lin /* SCU */
5375dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
5385dd883abSJamin Lin return;
5395dd883abSJamin Lin }
5405dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
5415dd883abSJamin Lin
5425dd883abSJamin Lin /* SCU1 */
5435dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->scuio), errp)) {
5445dd883abSJamin Lin return;
5455dd883abSJamin Lin }
5465dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scuio), 0,
5475dd883abSJamin Lin sc->memmap[ASPEED_DEV_SCUIO]);
5485dd883abSJamin Lin
5495dd883abSJamin Lin /* UART */
5505dd883abSJamin Lin if (!aspeed_soc_uart_realize(s, errp)) {
5515dd883abSJamin Lin return;
5525dd883abSJamin Lin }
5535dd883abSJamin Lin
5545dd883abSJamin Lin /* FMC, The number of CS is set at the board level */
5555dd883abSJamin Lin object_property_set_int(OBJECT(&s->fmc), "dram-base",
5565dd883abSJamin Lin sc->memmap[ASPEED_DEV_SDRAM],
5575dd883abSJamin Lin &error_abort);
5585dd883abSJamin Lin object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr),
5595dd883abSJamin Lin &error_abort);
5605dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
5615dd883abSJamin Lin return;
5625dd883abSJamin Lin }
5635dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
5645dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
5655dd883abSJamin Lin ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
5665dd883abSJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
5675dd883abSJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
5685dd883abSJamin Lin
5695dd883abSJamin Lin /* Set up an alias on the FMC CE0 region (boot default) */
5705dd883abSJamin Lin MemoryRegion *fmc0_mmio = &s->fmc.flashes[0].mmio;
5715dd883abSJamin Lin memory_region_init_alias(&s->spi_boot, OBJECT(s), "aspeed.spi_boot",
5725dd883abSJamin Lin fmc0_mmio, 0, memory_region_size(fmc0_mmio));
5735dd883abSJamin Lin memory_region_add_subregion(&s->spi_boot_container, 0x0, &s->spi_boot);
5745dd883abSJamin Lin
5755dd883abSJamin Lin /* SPI */
5765dd883abSJamin Lin for (i = 0; i < sc->spis_num; i++) {
5775dd883abSJamin Lin object_property_set_link(OBJECT(&s->spi[i]), "dram",
5785dd883abSJamin Lin OBJECT(s->dram_mr), &error_abort);
5795dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
5805dd883abSJamin Lin return;
5815dd883abSJamin Lin }
5825dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
5835dd883abSJamin Lin sc->memmap[ASPEED_DEV_SPI0 + i]);
5845dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
5855dd883abSJamin Lin ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
5865dd883abSJamin Lin }
5875dd883abSJamin Lin
5885dd883abSJamin Lin /*
5895dd883abSJamin Lin * SDMC - SDRAM Memory Controller
5905dd883abSJamin Lin * The SDMC controller is unlocked at SPL stage.
5915dd883abSJamin Lin * At present, only supports to emulate booting
5925dd883abSJamin Lin * start from u-boot stage. Set SDMC controller
5935dd883abSJamin Lin * unlocked by default. It is a temporarily solution.
5945dd883abSJamin Lin */
5955dd883abSJamin Lin object_property_set_bool(OBJECT(&s->sdmc), "unlocked", true,
5965dd883abSJamin Lin &error_abort);
5975dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) {
5985dd883abSJamin Lin return;
5995dd883abSJamin Lin }
6005dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0,
6015dd883abSJamin Lin sc->memmap[ASPEED_DEV_SDMC]);
6025dd883abSJamin Lin
6035dd883abSJamin Lin /* RAM */
6047436db10SJamin Lin if (!aspeed_soc_ast2700_dram_init(dev, errp)) {
6055dd883abSJamin Lin return;
6065dd883abSJamin Lin }
6075dd883abSJamin Lin
608f2146bc6SJamin Lin /* Net */
6095dd883abSJamin Lin for (i = 0; i < sc->macs_num; i++) {
6105dd883abSJamin Lin object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true,
6115dd883abSJamin Lin &error_abort);
612f2146bc6SJamin Lin object_property_set_bool(OBJECT(&s->ftgmac100[i]), "dma64", true,
613f2146bc6SJamin Lin &error_abort);
6145dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) {
6155dd883abSJamin Lin return;
6165dd883abSJamin Lin }
6175dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
6185dd883abSJamin Lin sc->memmap[ASPEED_DEV_ETH1 + i]);
6195dd883abSJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
6205dd883abSJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i));
6215dd883abSJamin Lin
6225dd883abSJamin Lin object_property_set_link(OBJECT(&s->mii[i]), "nic",
6235dd883abSJamin Lin OBJECT(&s->ftgmac100[i]), &error_abort);
6245dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), errp)) {
6255dd883abSJamin Lin return;
6265dd883abSJamin Lin }
6275dd883abSJamin Lin
6285dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->mii[i]), 0,
6295dd883abSJamin Lin sc->memmap[ASPEED_DEV_MII1 + i]);
6305dd883abSJamin Lin }
6315dd883abSJamin Lin
6325dd883abSJamin Lin /* Watch dog */
6335dd883abSJamin Lin for (i = 0; i < sc->wdts_num; i++) {
6345dd883abSJamin Lin AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
6355dd883abSJamin Lin hwaddr wdt_offset = sc->memmap[ASPEED_DEV_WDT] + i * awc->iosize;
6365dd883abSJamin Lin
6375dd883abSJamin Lin object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
6385dd883abSJamin Lin &error_abort);
6395dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
6405dd883abSJamin Lin return;
6415dd883abSJamin Lin }
6425dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, wdt_offset);
6435dd883abSJamin Lin }
6445dd883abSJamin Lin
6455dd883abSJamin Lin /* SLI */
6465dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->sli), errp)) {
6475dd883abSJamin Lin return;
6485dd883abSJamin Lin }
6495dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sli), 0, sc->memmap[ASPEED_DEV_SLI]);
6505dd883abSJamin Lin
6515dd883abSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->sliio), errp)) {
6525dd883abSJamin Lin return;
6535dd883abSJamin Lin }
6545dd883abSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sliio), 0,
6555dd883abSJamin Lin sc->memmap[ASPEED_DEV_SLIIO]);
6565dd883abSJamin Lin
65711bea810SJamin Lin /* ADC */
65811bea810SJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
65911bea810SJamin Lin return;
66011bea810SJamin Lin }
66111bea810SJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
66211bea810SJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
66311bea810SJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
66411bea810SJamin Lin
6658ac116ccSJamin Lin /* I2C */
6668ac116ccSJamin Lin object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr),
6678ac116ccSJamin Lin &error_abort);
6688ac116ccSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
6698ac116ccSJamin Lin return;
6708ac116ccSJamin Lin }
6718ac116ccSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
6728ac116ccSJamin Lin for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
6738ac116ccSJamin Lin /*
6748ac116ccSJamin Lin * The AST2700 I2C controller has one source INTC per bus.
6758ac116ccSJamin Lin * I2C buses interrupt are connected to GICINT130_INTC
6768ac116ccSJamin Lin * from bit 0 to bit 15.
6778ac116ccSJamin Lin * I2C bus 0 is connected to GICINT130_INTC at bit 0.
6788ac116ccSJamin Lin * I2C bus 15 is connected to GICINT130_INTC at bit 15.
6798ac116ccSJamin Lin */
6808ac116ccSJamin Lin irq = aspeed_soc_ast2700_get_irq_index(s, ASPEED_DEV_I2C, i);
6818ac116ccSJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq);
6828ac116ccSJamin Lin }
6838ac116ccSJamin Lin
684c6a8a2a7SJamin Lin /* GPIO */
685c6a8a2a7SJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
686c6a8a2a7SJamin Lin return;
687c6a8a2a7SJamin Lin }
688c6a8a2a7SJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
689c6a8a2a7SJamin Lin sc->memmap[ASPEED_DEV_GPIO]);
690c6a8a2a7SJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
691c6a8a2a7SJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
692c6a8a2a7SJamin Lin
693fc2693ccSJamin Lin /* RTC */
694fc2693ccSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
695fc2693ccSJamin Lin return;
696fc2693ccSJamin Lin }
697fc2693ccSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]);
698fc2693ccSJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
699fc2693ccSJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_RTC));
700fc2693ccSJamin Lin
7017843f77cSJamin Lin /* SDHCI */
7027843f77cSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
7037843f77cSJamin Lin return;
7047843f77cSJamin Lin }
7057843f77cSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0,
7067843f77cSJamin Lin sc->memmap[ASPEED_DEV_SDHCI]);
7077843f77cSJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
7087843f77cSJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI));
7097843f77cSJamin Lin
710*421d3bdeSJamin Lin /* eMMC */
711*421d3bdeSJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), errp)) {
712*421d3bdeSJamin Lin return;
713*421d3bdeSJamin Lin }
714*421d3bdeSJamin Lin aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->emmc), 0,
715*421d3bdeSJamin Lin sc->memmap[ASPEED_DEV_EMMC]);
716*421d3bdeSJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0,
717*421d3bdeSJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_EMMC));
718*421d3bdeSJamin Lin
7195dd883abSJamin Lin create_unimplemented_device("ast2700.dpmcu", 0x11000000, 0x40000);
7205dd883abSJamin Lin create_unimplemented_device("ast2700.iomem0", 0x12000000, 0x01000000);
7215dd883abSJamin Lin create_unimplemented_device("ast2700.iomem1", 0x14000000, 0x01000000);
7225dd883abSJamin Lin create_unimplemented_device("ast2700.ltpi", 0x30000000, 0x1000000);
7235dd883abSJamin Lin create_unimplemented_device("ast2700.io", 0x0, 0x4000000);
7245dd883abSJamin Lin }
7255dd883abSJamin Lin
aspeed_soc_ast2700_class_init(ObjectClass * oc,void * data)7265dd883abSJamin Lin static void aspeed_soc_ast2700_class_init(ObjectClass *oc, void *data)
7275dd883abSJamin Lin {
7285dd883abSJamin Lin static const char * const valid_cpu_types[] = {
7295dd883abSJamin Lin ARM_CPU_TYPE_NAME("cortex-a35"),
7305dd883abSJamin Lin NULL
7315dd883abSJamin Lin };
7325dd883abSJamin Lin DeviceClass *dc = DEVICE_CLASS(oc);
7335dd883abSJamin Lin AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
7345dd883abSJamin Lin
7355dd883abSJamin Lin /* Reason: The Aspeed SoC can only be instantiated from a board */
7365dd883abSJamin Lin dc->user_creatable = false;
7375dd883abSJamin Lin dc->realize = aspeed_soc_ast2700_realize;
7385dd883abSJamin Lin
7395dd883abSJamin Lin sc->name = "ast2700-a0";
7405dd883abSJamin Lin sc->valid_cpu_types = valid_cpu_types;
7415dd883abSJamin Lin sc->silicon_rev = AST2700_A0_SILICON_REV;
7425dd883abSJamin Lin sc->sram_size = 0x20000;
7435dd883abSJamin Lin sc->spis_num = 3;
7445dd883abSJamin Lin sc->wdts_num = 8;
7455dd883abSJamin Lin sc->macs_num = 1;
7465dd883abSJamin Lin sc->uarts_num = 13;
7475dd883abSJamin Lin sc->num_cpus = 4;
7485dd883abSJamin Lin sc->uarts_base = ASPEED_DEV_UART0;
7495dd883abSJamin Lin sc->irqmap = aspeed_soc_ast2700_irqmap;
7505dd883abSJamin Lin sc->memmap = aspeed_soc_ast2700_memmap;
7515dd883abSJamin Lin sc->get_irq = aspeed_soc_ast2700_get_irq;
7525dd883abSJamin Lin }
7535dd883abSJamin Lin
7545dd883abSJamin Lin static const TypeInfo aspeed_soc_ast27x0_types[] = {
7555dd883abSJamin Lin {
7565dd883abSJamin Lin .name = TYPE_ASPEED27X0_SOC,
7575dd883abSJamin Lin .parent = TYPE_ASPEED_SOC,
7585dd883abSJamin Lin .instance_size = sizeof(Aspeed27x0SoCState),
7595dd883abSJamin Lin .abstract = true,
7605dd883abSJamin Lin }, {
7615dd883abSJamin Lin .name = "ast2700-a0",
7625dd883abSJamin Lin .parent = TYPE_ASPEED27X0_SOC,
7635dd883abSJamin Lin .instance_init = aspeed_soc_ast2700_init,
7645dd883abSJamin Lin .class_init = aspeed_soc_ast2700_class_init,
7655dd883abSJamin Lin },
7665dd883abSJamin Lin };
7675dd883abSJamin Lin
7685dd883abSJamin Lin DEFINE_TYPES(aspeed_soc_ast27x0_types)
769