1740dafc0SNiek Linnenbank /* 2740dafc0SNiek Linnenbank * Allwinner H3 System on Chip emulation 3740dafc0SNiek Linnenbank * 4740dafc0SNiek Linnenbank * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> 5740dafc0SNiek Linnenbank * 6740dafc0SNiek Linnenbank * This program is free software: you can redistribute it and/or modify 7740dafc0SNiek Linnenbank * it under the terms of the GNU General Public License as published by 8740dafc0SNiek Linnenbank * the Free Software Foundation, either version 2 of the License, or 9740dafc0SNiek Linnenbank * (at your option) any later version. 10740dafc0SNiek Linnenbank * 11740dafc0SNiek Linnenbank * This program is distributed in the hope that it will be useful, 12740dafc0SNiek Linnenbank * but WITHOUT ANY WARRANTY; without even the implied warranty of 13740dafc0SNiek Linnenbank * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14740dafc0SNiek Linnenbank * GNU General Public License for more details. 15740dafc0SNiek Linnenbank * 16740dafc0SNiek Linnenbank * You should have received a copy of the GNU General Public License 17740dafc0SNiek Linnenbank * along with this program. If not, see <http://www.gnu.org/licenses/>. 18740dafc0SNiek Linnenbank */ 19740dafc0SNiek Linnenbank 20740dafc0SNiek Linnenbank #include "qemu/osdep.h" 21740dafc0SNiek Linnenbank #include "exec/address-spaces.h" 22740dafc0SNiek Linnenbank #include "qapi/error.h" 23740dafc0SNiek Linnenbank #include "qemu/error-report.h" 24740dafc0SNiek Linnenbank #include "qemu/module.h" 25740dafc0SNiek Linnenbank #include "qemu/units.h" 26740dafc0SNiek Linnenbank #include "hw/qdev-core.h" 27740dafc0SNiek Linnenbank #include "cpu.h" 28740dafc0SNiek Linnenbank #include "hw/sysbus.h" 29740dafc0SNiek Linnenbank #include "hw/char/serial.h" 30740dafc0SNiek Linnenbank #include "hw/misc/unimp.h" 312e4dfe80SNiek Linnenbank #include "hw/usb/hcd-ehci.h" 32a80beb16SNiek Linnenbank #include "hw/loader.h" 33740dafc0SNiek Linnenbank #include "sysemu/sysemu.h" 34740dafc0SNiek Linnenbank #include "hw/arm/allwinner-h3.h" 35740dafc0SNiek Linnenbank 36740dafc0SNiek Linnenbank /* Memory map */ 37740dafc0SNiek Linnenbank const hwaddr allwinner_h3_memmap[] = { 38740dafc0SNiek Linnenbank [AW_H3_SRAM_A1] = 0x00000000, 39740dafc0SNiek Linnenbank [AW_H3_SRAM_A2] = 0x00044000, 40740dafc0SNiek Linnenbank [AW_H3_SRAM_C] = 0x00010000, 417e83c9ddSNiek Linnenbank [AW_H3_SYSCTRL] = 0x01c00000, 4282e48382SNiek Linnenbank [AW_H3_MMC0] = 0x01c0f000, 436556617cSNiek Linnenbank [AW_H3_SID] = 0x01c14000, 442e4dfe80SNiek Linnenbank [AW_H3_EHCI0] = 0x01c1a000, 452e4dfe80SNiek Linnenbank [AW_H3_OHCI0] = 0x01c1a400, 462e4dfe80SNiek Linnenbank [AW_H3_EHCI1] = 0x01c1b000, 472e4dfe80SNiek Linnenbank [AW_H3_OHCI1] = 0x01c1b400, 482e4dfe80SNiek Linnenbank [AW_H3_EHCI2] = 0x01c1c000, 492e4dfe80SNiek Linnenbank [AW_H3_OHCI2] = 0x01c1c400, 502e4dfe80SNiek Linnenbank [AW_H3_EHCI3] = 0x01c1d000, 512e4dfe80SNiek Linnenbank [AW_H3_OHCI3] = 0x01c1d400, 52fef06c8bSNiek Linnenbank [AW_H3_CCU] = 0x01c20000, 53740dafc0SNiek Linnenbank [AW_H3_PIT] = 0x01c20c00, 54740dafc0SNiek Linnenbank [AW_H3_UART0] = 0x01c28000, 55740dafc0SNiek Linnenbank [AW_H3_UART1] = 0x01c28400, 56740dafc0SNiek Linnenbank [AW_H3_UART2] = 0x01c28800, 57740dafc0SNiek Linnenbank [AW_H3_UART3] = 0x01c28c00, 5829d08975SNiek Linnenbank [AW_H3_EMAC] = 0x01c30000, 59b71d0385SNiek Linnenbank [AW_H3_DRAMCOM] = 0x01c62000, 60b71d0385SNiek Linnenbank [AW_H3_DRAMCTL] = 0x01c63000, 61b71d0385SNiek Linnenbank [AW_H3_DRAMPHY] = 0x01c65000, 62740dafc0SNiek Linnenbank [AW_H3_GIC_DIST] = 0x01c81000, 63740dafc0SNiek Linnenbank [AW_H3_GIC_CPU] = 0x01c82000, 64740dafc0SNiek Linnenbank [AW_H3_GIC_HYP] = 0x01c84000, 65740dafc0SNiek Linnenbank [AW_H3_GIC_VCPU] = 0x01c86000, 66a9ad9e73SNiek Linnenbank [AW_H3_RTC] = 0x01f00000, 67d26af5deSNiek Linnenbank [AW_H3_CPUCFG] = 0x01f01c00, 68740dafc0SNiek Linnenbank [AW_H3_SDRAM] = 0x40000000 69740dafc0SNiek Linnenbank }; 70740dafc0SNiek Linnenbank 71740dafc0SNiek Linnenbank /* List of unimplemented devices */ 72740dafc0SNiek Linnenbank struct AwH3Unimplemented { 73740dafc0SNiek Linnenbank const char *device_name; 74740dafc0SNiek Linnenbank hwaddr base; 75740dafc0SNiek Linnenbank hwaddr size; 76740dafc0SNiek Linnenbank } unimplemented[] = { 77740dafc0SNiek Linnenbank { "d-engine", 0x01000000, 4 * MiB }, 78740dafc0SNiek Linnenbank { "d-inter", 0x01400000, 128 * KiB }, 79740dafc0SNiek Linnenbank { "dma", 0x01c02000, 4 * KiB }, 80740dafc0SNiek Linnenbank { "nfdc", 0x01c03000, 4 * KiB }, 81740dafc0SNiek Linnenbank { "ts", 0x01c06000, 4 * KiB }, 82740dafc0SNiek Linnenbank { "keymem", 0x01c0b000, 4 * KiB }, 83740dafc0SNiek Linnenbank { "lcd0", 0x01c0c000, 4 * KiB }, 84740dafc0SNiek Linnenbank { "lcd1", 0x01c0d000, 4 * KiB }, 85740dafc0SNiek Linnenbank { "ve", 0x01c0e000, 4 * KiB }, 86740dafc0SNiek Linnenbank { "mmc1", 0x01c10000, 4 * KiB }, 87740dafc0SNiek Linnenbank { "mmc2", 0x01c11000, 4 * KiB }, 88740dafc0SNiek Linnenbank { "crypto", 0x01c15000, 4 * KiB }, 89740dafc0SNiek Linnenbank { "msgbox", 0x01c17000, 4 * KiB }, 90740dafc0SNiek Linnenbank { "spinlock", 0x01c18000, 4 * KiB }, 91740dafc0SNiek Linnenbank { "usb0-otg", 0x01c19000, 4 * KiB }, 92740dafc0SNiek Linnenbank { "usb0-phy", 0x01c1a000, 4 * KiB }, 93740dafc0SNiek Linnenbank { "usb1-phy", 0x01c1b000, 4 * KiB }, 94740dafc0SNiek Linnenbank { "usb2-phy", 0x01c1c000, 4 * KiB }, 95740dafc0SNiek Linnenbank { "usb3-phy", 0x01c1d000, 4 * KiB }, 96740dafc0SNiek Linnenbank { "smc", 0x01c1e000, 4 * KiB }, 97740dafc0SNiek Linnenbank { "pio", 0x01c20800, 1 * KiB }, 98740dafc0SNiek Linnenbank { "owa", 0x01c21000, 1 * KiB }, 99740dafc0SNiek Linnenbank { "pwm", 0x01c21400, 1 * KiB }, 100740dafc0SNiek Linnenbank { "keyadc", 0x01c21800, 1 * KiB }, 101740dafc0SNiek Linnenbank { "pcm0", 0x01c22000, 1 * KiB }, 102740dafc0SNiek Linnenbank { "pcm1", 0x01c22400, 1 * KiB }, 103740dafc0SNiek Linnenbank { "pcm2", 0x01c22800, 1 * KiB }, 104740dafc0SNiek Linnenbank { "audio", 0x01c22c00, 2 * KiB }, 105740dafc0SNiek Linnenbank { "smta", 0x01c23400, 1 * KiB }, 106740dafc0SNiek Linnenbank { "ths", 0x01c25000, 1 * KiB }, 107740dafc0SNiek Linnenbank { "uart0", 0x01c28000, 1 * KiB }, 108740dafc0SNiek Linnenbank { "uart1", 0x01c28400, 1 * KiB }, 109740dafc0SNiek Linnenbank { "uart2", 0x01c28800, 1 * KiB }, 110740dafc0SNiek Linnenbank { "uart3", 0x01c28c00, 1 * KiB }, 111740dafc0SNiek Linnenbank { "twi0", 0x01c2ac00, 1 * KiB }, 112740dafc0SNiek Linnenbank { "twi1", 0x01c2b000, 1 * KiB }, 113740dafc0SNiek Linnenbank { "twi2", 0x01c2b400, 1 * KiB }, 114740dafc0SNiek Linnenbank { "scr", 0x01c2c400, 1 * KiB }, 115740dafc0SNiek Linnenbank { "gpu", 0x01c40000, 64 * KiB }, 116740dafc0SNiek Linnenbank { "hstmr", 0x01c60000, 4 * KiB }, 117740dafc0SNiek Linnenbank { "spi0", 0x01c68000, 4 * KiB }, 118740dafc0SNiek Linnenbank { "spi1", 0x01c69000, 4 * KiB }, 119740dafc0SNiek Linnenbank { "csi", 0x01cb0000, 320 * KiB }, 120740dafc0SNiek Linnenbank { "tve", 0x01e00000, 64 * KiB }, 121740dafc0SNiek Linnenbank { "hdmi", 0x01ee0000, 128 * KiB }, 122740dafc0SNiek Linnenbank { "r_timer", 0x01f00800, 1 * KiB }, 123740dafc0SNiek Linnenbank { "r_intc", 0x01f00c00, 1 * KiB }, 124740dafc0SNiek Linnenbank { "r_wdog", 0x01f01000, 1 * KiB }, 125740dafc0SNiek Linnenbank { "r_prcm", 0x01f01400, 1 * KiB }, 126740dafc0SNiek Linnenbank { "r_twd", 0x01f01800, 1 * KiB }, 127740dafc0SNiek Linnenbank { "r_cir-rx", 0x01f02000, 1 * KiB }, 128740dafc0SNiek Linnenbank { "r_twi", 0x01f02400, 1 * KiB }, 129740dafc0SNiek Linnenbank { "r_uart", 0x01f02800, 1 * KiB }, 130740dafc0SNiek Linnenbank { "r_pio", 0x01f02c00, 1 * KiB }, 131740dafc0SNiek Linnenbank { "r_pwm", 0x01f03800, 1 * KiB }, 132740dafc0SNiek Linnenbank { "core-dbg", 0x3f500000, 128 * KiB }, 133740dafc0SNiek Linnenbank { "tsgen-ro", 0x3f506000, 4 * KiB }, 134740dafc0SNiek Linnenbank { "tsgen-ctl", 0x3f507000, 4 * KiB }, 135740dafc0SNiek Linnenbank { "ddr-mem", 0x40000000, 2 * GiB }, 136740dafc0SNiek Linnenbank { "n-brom", 0xffff0000, 32 * KiB }, 137740dafc0SNiek Linnenbank { "s-brom", 0xffff0000, 64 * KiB } 138740dafc0SNiek Linnenbank }; 139740dafc0SNiek Linnenbank 140740dafc0SNiek Linnenbank /* Per Processor Interrupts */ 141740dafc0SNiek Linnenbank enum { 142740dafc0SNiek Linnenbank AW_H3_GIC_PPI_MAINT = 9, 143740dafc0SNiek Linnenbank AW_H3_GIC_PPI_HYPTIMER = 10, 144740dafc0SNiek Linnenbank AW_H3_GIC_PPI_VIRTTIMER = 11, 145740dafc0SNiek Linnenbank AW_H3_GIC_PPI_SECTIMER = 13, 146740dafc0SNiek Linnenbank AW_H3_GIC_PPI_PHYSTIMER = 14 147740dafc0SNiek Linnenbank }; 148740dafc0SNiek Linnenbank 149740dafc0SNiek Linnenbank /* Shared Processor Interrupts */ 150740dafc0SNiek Linnenbank enum { 151740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART0 = 0, 152740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART1 = 1, 153740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART2 = 2, 154740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART3 = 3, 155740dafc0SNiek Linnenbank AW_H3_GIC_SPI_TIMER0 = 18, 156740dafc0SNiek Linnenbank AW_H3_GIC_SPI_TIMER1 = 19, 15782e48382SNiek Linnenbank AW_H3_GIC_SPI_MMC0 = 60, 1582e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI0 = 72, 1592e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI0 = 73, 1602e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI1 = 74, 1612e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI1 = 75, 1622e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI2 = 76, 1632e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI2 = 77, 1642e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI3 = 78, 1652e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI3 = 79, 16629d08975SNiek Linnenbank AW_H3_GIC_SPI_EMAC = 82 167740dafc0SNiek Linnenbank }; 168740dafc0SNiek Linnenbank 169740dafc0SNiek Linnenbank /* Allwinner H3 general constants */ 170740dafc0SNiek Linnenbank enum { 171740dafc0SNiek Linnenbank AW_H3_GIC_NUM_SPI = 128 172740dafc0SNiek Linnenbank }; 173740dafc0SNiek Linnenbank 174a80beb16SNiek Linnenbank void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk) 175a80beb16SNiek Linnenbank { 176a80beb16SNiek Linnenbank const int64_t rom_size = 32 * KiB; 177a80beb16SNiek Linnenbank g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); 178a80beb16SNiek Linnenbank 179a80beb16SNiek Linnenbank if (blk_pread(blk, 8 * KiB, buffer, rom_size) < 0) { 180a80beb16SNiek Linnenbank error_setg(&error_fatal, "%s: failed to read BlockBackend data", 181a80beb16SNiek Linnenbank __func__); 182a80beb16SNiek Linnenbank return; 183a80beb16SNiek Linnenbank } 184a80beb16SNiek Linnenbank 185a80beb16SNiek Linnenbank rom_add_blob("allwinner-h3.bootrom", buffer, rom_size, 186a80beb16SNiek Linnenbank rom_size, s->memmap[AW_H3_SRAM_A1], 187a80beb16SNiek Linnenbank NULL, NULL, NULL, NULL, false); 188a80beb16SNiek Linnenbank } 189a80beb16SNiek Linnenbank 190740dafc0SNiek Linnenbank static void allwinner_h3_init(Object *obj) 191740dafc0SNiek Linnenbank { 192740dafc0SNiek Linnenbank AwH3State *s = AW_H3(obj); 193740dafc0SNiek Linnenbank 194740dafc0SNiek Linnenbank s->memmap = allwinner_h3_memmap; 195740dafc0SNiek Linnenbank 196740dafc0SNiek Linnenbank for (int i = 0; i < AW_H3_NUM_CPUS; i++) { 1979fc7fc4dSMarkus Armbruster object_initialize_child(obj, "cpu[*]", &s->cpus[i], 1989fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a7")); 199740dafc0SNiek Linnenbank } 200740dafc0SNiek Linnenbank 201*db873cc5SMarkus Armbruster object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC); 202740dafc0SNiek Linnenbank 203*db873cc5SMarkus Armbruster object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); 204740dafc0SNiek Linnenbank object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), 205d2623129SMarkus Armbruster "clk0-freq"); 206740dafc0SNiek Linnenbank object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), 207d2623129SMarkus Armbruster "clk1-freq"); 208fef06c8bSNiek Linnenbank 209*db873cc5SMarkus Armbruster object_initialize_child(obj, "ccu", &s->ccu, TYPE_AW_H3_CCU); 2107e83c9ddSNiek Linnenbank 211*db873cc5SMarkus Armbruster object_initialize_child(obj, "sysctrl", &s->sysctrl, TYPE_AW_H3_SYSCTRL); 212d26af5deSNiek Linnenbank 213*db873cc5SMarkus Armbruster object_initialize_child(obj, "cpucfg", &s->cpucfg, TYPE_AW_CPUCFG); 2146556617cSNiek Linnenbank 215*db873cc5SMarkus Armbruster object_initialize_child(obj, "sid", &s->sid, TYPE_AW_SID); 2166556617cSNiek Linnenbank object_property_add_alias(obj, "identifier", OBJECT(&s->sid), 217d2623129SMarkus Armbruster "identifier"); 21882e48382SNiek Linnenbank 219*db873cc5SMarkus Armbruster object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN5I); 22029d08975SNiek Linnenbank 221*db873cc5SMarkus Armbruster object_initialize_child(obj, "emac", &s->emac, TYPE_AW_SUN8I_EMAC); 222b71d0385SNiek Linnenbank 223*db873cc5SMarkus Armbruster object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_H3_DRAMC); 224b71d0385SNiek Linnenbank object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), 225d2623129SMarkus Armbruster "ram-addr"); 226b71d0385SNiek Linnenbank object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), 227d2623129SMarkus Armbruster "ram-size"); 228a9ad9e73SNiek Linnenbank 229*db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); 230740dafc0SNiek Linnenbank } 231740dafc0SNiek Linnenbank 232740dafc0SNiek Linnenbank static void allwinner_h3_realize(DeviceState *dev, Error **errp) 233740dafc0SNiek Linnenbank { 234740dafc0SNiek Linnenbank AwH3State *s = AW_H3(dev); 235740dafc0SNiek Linnenbank unsigned i; 236740dafc0SNiek Linnenbank 237740dafc0SNiek Linnenbank /* CPUs */ 238740dafc0SNiek Linnenbank for (i = 0; i < AW_H3_NUM_CPUS; i++) { 239740dafc0SNiek Linnenbank 240740dafc0SNiek Linnenbank /* Provide Power State Coordination Interface */ 241740dafc0SNiek Linnenbank qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit", 242740dafc0SNiek Linnenbank QEMU_PSCI_CONDUIT_HVC); 243740dafc0SNiek Linnenbank 244740dafc0SNiek Linnenbank /* Disable secondary CPUs */ 245740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", 246740dafc0SNiek Linnenbank i > 0); 247740dafc0SNiek Linnenbank 248740dafc0SNiek Linnenbank /* All exception levels required */ 249740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); 250740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); 251740dafc0SNiek Linnenbank 252740dafc0SNiek Linnenbank /* Mark realized */ 253740dafc0SNiek Linnenbank qdev_init_nofail(DEVICE(&s->cpus[i])); 254740dafc0SNiek Linnenbank } 255740dafc0SNiek Linnenbank 256740dafc0SNiek Linnenbank /* Generic Interrupt Controller */ 257740dafc0SNiek Linnenbank qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI + 258740dafc0SNiek Linnenbank GIC_INTERNAL); 259740dafc0SNiek Linnenbank qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 260740dafc0SNiek Linnenbank qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS); 261740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); 262740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); 263*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gic), &error_fatal); 264740dafc0SNiek Linnenbank 265740dafc0SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_GIC_DIST]); 266740dafc0SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_GIC_CPU]); 267740dafc0SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_GIC_HYP]); 268740dafc0SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_GIC_VCPU]); 269740dafc0SNiek Linnenbank 270740dafc0SNiek Linnenbank /* 271740dafc0SNiek Linnenbank * Wire the outputs from each CPU's generic timer and the GICv3 272740dafc0SNiek Linnenbank * maintenance interrupt signal to the appropriate GIC PPI inputs, 273740dafc0SNiek Linnenbank * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. 274740dafc0SNiek Linnenbank */ 275740dafc0SNiek Linnenbank for (i = 0; i < AW_H3_NUM_CPUS; i++) { 276740dafc0SNiek Linnenbank DeviceState *cpudev = DEVICE(&s->cpus[i]); 277740dafc0SNiek Linnenbank int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; 278740dafc0SNiek Linnenbank int irq; 279740dafc0SNiek Linnenbank /* 280740dafc0SNiek Linnenbank * Mapping from the output timer irq lines from the CPU to the 281740dafc0SNiek Linnenbank * GIC PPI inputs used for this board. 282740dafc0SNiek Linnenbank */ 283740dafc0SNiek Linnenbank const int timer_irq[] = { 284740dafc0SNiek Linnenbank [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER, 285740dafc0SNiek Linnenbank [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER, 286740dafc0SNiek Linnenbank [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER, 287740dafc0SNiek Linnenbank [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER, 288740dafc0SNiek Linnenbank }; 289740dafc0SNiek Linnenbank 290740dafc0SNiek Linnenbank /* Connect CPU timer outputs to GIC PPI inputs */ 291740dafc0SNiek Linnenbank for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { 292740dafc0SNiek Linnenbank qdev_connect_gpio_out(cpudev, irq, 293740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 294740dafc0SNiek Linnenbank ppibase + timer_irq[irq])); 295740dafc0SNiek Linnenbank } 296740dafc0SNiek Linnenbank 297740dafc0SNiek Linnenbank /* Connect GIC outputs to CPU interrupt inputs */ 298740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 299740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 300740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS, 301740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 302740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS), 303740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 304740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS), 305740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 306740dafc0SNiek Linnenbank 307740dafc0SNiek Linnenbank /* GIC maintenance signal */ 308740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS), 309740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 310740dafc0SNiek Linnenbank ppibase + AW_H3_GIC_PPI_MAINT)); 311740dafc0SNiek Linnenbank } 312740dafc0SNiek Linnenbank 313740dafc0SNiek Linnenbank /* Timer */ 314*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->timer), &error_fatal); 315740dafc0SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_PIT]); 316740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, 317740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0)); 318740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, 319740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1)); 320740dafc0SNiek Linnenbank 321740dafc0SNiek Linnenbank /* SRAM */ 322740dafc0SNiek Linnenbank memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", 323740dafc0SNiek Linnenbank 64 * KiB, &error_abort); 324740dafc0SNiek Linnenbank memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", 325740dafc0SNiek Linnenbank 32 * KiB, &error_abort); 326740dafc0SNiek Linnenbank memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C", 327740dafc0SNiek Linnenbank 44 * KiB, &error_abort); 328740dafc0SNiek Linnenbank memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A1], 329740dafc0SNiek Linnenbank &s->sram_a1); 330740dafc0SNiek Linnenbank memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A2], 331740dafc0SNiek Linnenbank &s->sram_a2); 332740dafc0SNiek Linnenbank memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], 333740dafc0SNiek Linnenbank &s->sram_c); 334740dafc0SNiek Linnenbank 335fef06c8bSNiek Linnenbank /* Clock Control Unit */ 336*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->ccu), &error_fatal); 337fef06c8bSNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); 338fef06c8bSNiek Linnenbank 3397e83c9ddSNiek Linnenbank /* System Control */ 340*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->sysctrl), &error_fatal); 3417e83c9ddSNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); 3427e83c9ddSNiek Linnenbank 343d26af5deSNiek Linnenbank /* CPU Configuration */ 344*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->cpucfg), &error_fatal); 345d26af5deSNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); 346d26af5deSNiek Linnenbank 3476556617cSNiek Linnenbank /* Security Identifier */ 348*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->sid), &error_fatal); 3496556617cSNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); 3506556617cSNiek Linnenbank 35182e48382SNiek Linnenbank /* SD/MMC */ 352*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); 35382e48382SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); 35482e48382SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, 35582e48382SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0)); 35682e48382SNiek Linnenbank 35782e48382SNiek Linnenbank object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), 358d2623129SMarkus Armbruster "sd-bus"); 35982e48382SNiek Linnenbank 36029d08975SNiek Linnenbank /* EMAC */ 36129d08975SNiek Linnenbank if (nd_table[0].used) { 36229d08975SNiek Linnenbank qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); 36329d08975SNiek Linnenbank qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); 36429d08975SNiek Linnenbank } 365*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal); 36629d08975SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); 36729d08975SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, 36829d08975SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC)); 36929d08975SNiek Linnenbank 3702e4dfe80SNiek Linnenbank /* Universal Serial Bus */ 3712e4dfe80SNiek Linnenbank sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], 3722e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3732e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI0)); 3742e4dfe80SNiek Linnenbank sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI1], 3752e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3762e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI1)); 3772e4dfe80SNiek Linnenbank sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI2], 3782e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3792e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI2)); 3802e4dfe80SNiek Linnenbank sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI3], 3812e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3822e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI3)); 3832e4dfe80SNiek Linnenbank 3842e4dfe80SNiek Linnenbank sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI0], 3852e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3862e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI0)); 3872e4dfe80SNiek Linnenbank sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI1], 3882e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3892e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI1)); 3902e4dfe80SNiek Linnenbank sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI2], 3912e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3922e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI2)); 3932e4dfe80SNiek Linnenbank sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI3], 3942e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3952e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI3)); 3962e4dfe80SNiek Linnenbank 397740dafc0SNiek Linnenbank /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ 398740dafc0SNiek Linnenbank serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, 399740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), 400740dafc0SNiek Linnenbank 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); 401740dafc0SNiek Linnenbank /* UART1 */ 402740dafc0SNiek Linnenbank serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART1], 2, 403740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1), 404740dafc0SNiek Linnenbank 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN); 405740dafc0SNiek Linnenbank /* UART2 */ 406740dafc0SNiek Linnenbank serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART2], 2, 407740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2), 408740dafc0SNiek Linnenbank 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN); 409740dafc0SNiek Linnenbank /* UART3 */ 410740dafc0SNiek Linnenbank serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART3], 2, 411740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), 412740dafc0SNiek Linnenbank 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); 413740dafc0SNiek Linnenbank 414b71d0385SNiek Linnenbank /* DRAMC */ 415*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); 416b71d0385SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DRAMCOM]); 417b71d0385SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); 418b71d0385SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); 419b71d0385SNiek Linnenbank 420a9ad9e73SNiek Linnenbank /* RTC */ 421*db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); 422a9ad9e73SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_RTC]); 423a9ad9e73SNiek Linnenbank 424740dafc0SNiek Linnenbank /* Unimplemented devices */ 425740dafc0SNiek Linnenbank for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { 426740dafc0SNiek Linnenbank create_unimplemented_device(unimplemented[i].device_name, 427740dafc0SNiek Linnenbank unimplemented[i].base, 428740dafc0SNiek Linnenbank unimplemented[i].size); 429740dafc0SNiek Linnenbank } 430740dafc0SNiek Linnenbank } 431740dafc0SNiek Linnenbank 432740dafc0SNiek Linnenbank static void allwinner_h3_class_init(ObjectClass *oc, void *data) 433740dafc0SNiek Linnenbank { 434740dafc0SNiek Linnenbank DeviceClass *dc = DEVICE_CLASS(oc); 435740dafc0SNiek Linnenbank 436740dafc0SNiek Linnenbank dc->realize = allwinner_h3_realize; 437740dafc0SNiek Linnenbank /* Reason: uses serial_hd() in realize function */ 438740dafc0SNiek Linnenbank dc->user_creatable = false; 439740dafc0SNiek Linnenbank } 440740dafc0SNiek Linnenbank 441740dafc0SNiek Linnenbank static const TypeInfo allwinner_h3_type_info = { 442740dafc0SNiek Linnenbank .name = TYPE_AW_H3, 443740dafc0SNiek Linnenbank .parent = TYPE_DEVICE, 444740dafc0SNiek Linnenbank .instance_size = sizeof(AwH3State), 445740dafc0SNiek Linnenbank .instance_init = allwinner_h3_init, 446740dafc0SNiek Linnenbank .class_init = allwinner_h3_class_init, 447740dafc0SNiek Linnenbank }; 448740dafc0SNiek Linnenbank 449740dafc0SNiek Linnenbank static void allwinner_h3_register_types(void) 450740dafc0SNiek Linnenbank { 451740dafc0SNiek Linnenbank type_register_static(&allwinner_h3_type_info); 452740dafc0SNiek Linnenbank } 453740dafc0SNiek Linnenbank 454740dafc0SNiek Linnenbank type_init(allwinner_h3_register_types) 455