1740dafc0SNiek Linnenbank /* 2740dafc0SNiek Linnenbank * Allwinner H3 System on Chip emulation 3740dafc0SNiek Linnenbank * 4740dafc0SNiek Linnenbank * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> 5740dafc0SNiek Linnenbank * 6740dafc0SNiek Linnenbank * This program is free software: you can redistribute it and/or modify 7740dafc0SNiek Linnenbank * it under the terms of the GNU General Public License as published by 8740dafc0SNiek Linnenbank * the Free Software Foundation, either version 2 of the License, or 9740dafc0SNiek Linnenbank * (at your option) any later version. 10740dafc0SNiek Linnenbank * 11740dafc0SNiek Linnenbank * This program is distributed in the hope that it will be useful, 12740dafc0SNiek Linnenbank * but WITHOUT ANY WARRANTY; without even the implied warranty of 13740dafc0SNiek Linnenbank * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14740dafc0SNiek Linnenbank * GNU General Public License for more details. 15740dafc0SNiek Linnenbank * 16740dafc0SNiek Linnenbank * You should have received a copy of the GNU General Public License 17740dafc0SNiek Linnenbank * along with this program. If not, see <http://www.gnu.org/licenses/>. 18740dafc0SNiek Linnenbank */ 19740dafc0SNiek Linnenbank 20740dafc0SNiek Linnenbank #include "qemu/osdep.h" 21740dafc0SNiek Linnenbank #include "qapi/error.h" 22740dafc0SNiek Linnenbank #include "qemu/error-report.h" 23740dafc0SNiek Linnenbank #include "qemu/module.h" 24740dafc0SNiek Linnenbank #include "qemu/units.h" 25740dafc0SNiek Linnenbank #include "hw/qdev-core.h" 26740dafc0SNiek Linnenbank #include "hw/sysbus.h" 277e6b5497SBernhard Beschow #include "hw/char/serial-mm.h" 28740dafc0SNiek Linnenbank #include "hw/misc/unimp.h" 292e4dfe80SNiek Linnenbank #include "hw/usb/hcd-ehci.h" 30a80beb16SNiek Linnenbank #include "hw/loader.h" 31740dafc0SNiek Linnenbank #include "sysemu/sysemu.h" 32740dafc0SNiek Linnenbank #include "hw/arm/allwinner-h3.h" 33d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h" 34f4f318b4SPhilippe Mathieu-Daudé #include "target/arm/gtimer.h" 35740dafc0SNiek Linnenbank 36740dafc0SNiek Linnenbank /* Memory map */ 37740dafc0SNiek Linnenbank const hwaddr allwinner_h3_memmap[] = { 384af44e1eSEduardo Habkost [AW_H3_DEV_SRAM_A1] = 0x00000000, 394af44e1eSEduardo Habkost [AW_H3_DEV_SRAM_A2] = 0x00044000, 404af44e1eSEduardo Habkost [AW_H3_DEV_SRAM_C] = 0x00010000, 414af44e1eSEduardo Habkost [AW_H3_DEV_SYSCTRL] = 0x01c00000, 424af44e1eSEduardo Habkost [AW_H3_DEV_MMC0] = 0x01c0f000, 434af44e1eSEduardo Habkost [AW_H3_DEV_SID] = 0x01c14000, 444af44e1eSEduardo Habkost [AW_H3_DEV_EHCI0] = 0x01c1a000, 454af44e1eSEduardo Habkost [AW_H3_DEV_OHCI0] = 0x01c1a400, 464af44e1eSEduardo Habkost [AW_H3_DEV_EHCI1] = 0x01c1b000, 474af44e1eSEduardo Habkost [AW_H3_DEV_OHCI1] = 0x01c1b400, 484af44e1eSEduardo Habkost [AW_H3_DEV_EHCI2] = 0x01c1c000, 494af44e1eSEduardo Habkost [AW_H3_DEV_OHCI2] = 0x01c1c400, 504af44e1eSEduardo Habkost [AW_H3_DEV_EHCI3] = 0x01c1d000, 514af44e1eSEduardo Habkost [AW_H3_DEV_OHCI3] = 0x01c1d400, 524af44e1eSEduardo Habkost [AW_H3_DEV_CCU] = 0x01c20000, 534af44e1eSEduardo Habkost [AW_H3_DEV_PIT] = 0x01c20c00, 54c663fc9fSStrahinja Jankovic [AW_H3_DEV_WDT] = 0x01c20ca0, 554af44e1eSEduardo Habkost [AW_H3_DEV_UART0] = 0x01c28000, 564af44e1eSEduardo Habkost [AW_H3_DEV_UART1] = 0x01c28400, 574af44e1eSEduardo Habkost [AW_H3_DEV_UART2] = 0x01c28800, 584af44e1eSEduardo Habkost [AW_H3_DEV_UART3] = 0x01c28c00, 599be8a82cSStrahinja Jankovic [AW_H3_DEV_TWI0] = 0x01c2ac00, 602ddc4595Sqianfan Zhao [AW_H3_DEV_TWI1] = 0x01c2b000, 612ddc4595Sqianfan Zhao [AW_H3_DEV_TWI2] = 0x01c2b400, 624af44e1eSEduardo Habkost [AW_H3_DEV_EMAC] = 0x01c30000, 634af44e1eSEduardo Habkost [AW_H3_DEV_DRAMCOM] = 0x01c62000, 644af44e1eSEduardo Habkost [AW_H3_DEV_DRAMCTL] = 0x01c63000, 654af44e1eSEduardo Habkost [AW_H3_DEV_DRAMPHY] = 0x01c65000, 664af44e1eSEduardo Habkost [AW_H3_DEV_GIC_DIST] = 0x01c81000, 674af44e1eSEduardo Habkost [AW_H3_DEV_GIC_CPU] = 0x01c82000, 684af44e1eSEduardo Habkost [AW_H3_DEV_GIC_HYP] = 0x01c84000, 694af44e1eSEduardo Habkost [AW_H3_DEV_GIC_VCPU] = 0x01c86000, 704af44e1eSEduardo Habkost [AW_H3_DEV_RTC] = 0x01f00000, 714af44e1eSEduardo Habkost [AW_H3_DEV_CPUCFG] = 0x01f01c00, 722ddc4595Sqianfan Zhao [AW_H3_DEV_R_TWI] = 0x01f02400, 734af44e1eSEduardo Habkost [AW_H3_DEV_SDRAM] = 0x40000000 74740dafc0SNiek Linnenbank }; 75740dafc0SNiek Linnenbank 76740dafc0SNiek Linnenbank /* List of unimplemented devices */ 77740dafc0SNiek Linnenbank struct AwH3Unimplemented { 78740dafc0SNiek Linnenbank const char *device_name; 79740dafc0SNiek Linnenbank hwaddr base; 80740dafc0SNiek Linnenbank hwaddr size; 81740dafc0SNiek Linnenbank } unimplemented[] = { 82740dafc0SNiek Linnenbank { "d-engine", 0x01000000, 4 * MiB }, 83740dafc0SNiek Linnenbank { "d-inter", 0x01400000, 128 * KiB }, 84740dafc0SNiek Linnenbank { "dma", 0x01c02000, 4 * KiB }, 85740dafc0SNiek Linnenbank { "nfdc", 0x01c03000, 4 * KiB }, 86740dafc0SNiek Linnenbank { "ts", 0x01c06000, 4 * KiB }, 87740dafc0SNiek Linnenbank { "keymem", 0x01c0b000, 4 * KiB }, 88740dafc0SNiek Linnenbank { "lcd0", 0x01c0c000, 4 * KiB }, 89740dafc0SNiek Linnenbank { "lcd1", 0x01c0d000, 4 * KiB }, 90740dafc0SNiek Linnenbank { "ve", 0x01c0e000, 4 * KiB }, 91740dafc0SNiek Linnenbank { "mmc1", 0x01c10000, 4 * KiB }, 92740dafc0SNiek Linnenbank { "mmc2", 0x01c11000, 4 * KiB }, 93740dafc0SNiek Linnenbank { "crypto", 0x01c15000, 4 * KiB }, 94740dafc0SNiek Linnenbank { "msgbox", 0x01c17000, 4 * KiB }, 95740dafc0SNiek Linnenbank { "spinlock", 0x01c18000, 4 * KiB }, 96740dafc0SNiek Linnenbank { "usb0-otg", 0x01c19000, 4 * KiB }, 97740dafc0SNiek Linnenbank { "usb0-phy", 0x01c1a000, 4 * KiB }, 98740dafc0SNiek Linnenbank { "usb1-phy", 0x01c1b000, 4 * KiB }, 99740dafc0SNiek Linnenbank { "usb2-phy", 0x01c1c000, 4 * KiB }, 100740dafc0SNiek Linnenbank { "usb3-phy", 0x01c1d000, 4 * KiB }, 101740dafc0SNiek Linnenbank { "smc", 0x01c1e000, 4 * KiB }, 102740dafc0SNiek Linnenbank { "pio", 0x01c20800, 1 * KiB }, 103740dafc0SNiek Linnenbank { "owa", 0x01c21000, 1 * KiB }, 104740dafc0SNiek Linnenbank { "pwm", 0x01c21400, 1 * KiB }, 105740dafc0SNiek Linnenbank { "keyadc", 0x01c21800, 1 * KiB }, 106740dafc0SNiek Linnenbank { "pcm0", 0x01c22000, 1 * KiB }, 107740dafc0SNiek Linnenbank { "pcm1", 0x01c22400, 1 * KiB }, 108740dafc0SNiek Linnenbank { "pcm2", 0x01c22800, 1 * KiB }, 109740dafc0SNiek Linnenbank { "audio", 0x01c22c00, 2 * KiB }, 110740dafc0SNiek Linnenbank { "smta", 0x01c23400, 1 * KiB }, 111740dafc0SNiek Linnenbank { "ths", 0x01c25000, 1 * KiB }, 112740dafc0SNiek Linnenbank { "uart0", 0x01c28000, 1 * KiB }, 113740dafc0SNiek Linnenbank { "uart1", 0x01c28400, 1 * KiB }, 114740dafc0SNiek Linnenbank { "uart2", 0x01c28800, 1 * KiB }, 115740dafc0SNiek Linnenbank { "uart3", 0x01c28c00, 1 * KiB }, 116740dafc0SNiek Linnenbank { "scr", 0x01c2c400, 1 * KiB }, 117740dafc0SNiek Linnenbank { "gpu", 0x01c40000, 64 * KiB }, 118740dafc0SNiek Linnenbank { "hstmr", 0x01c60000, 4 * KiB }, 119740dafc0SNiek Linnenbank { "spi0", 0x01c68000, 4 * KiB }, 120740dafc0SNiek Linnenbank { "spi1", 0x01c69000, 4 * KiB }, 121740dafc0SNiek Linnenbank { "csi", 0x01cb0000, 320 * KiB }, 122740dafc0SNiek Linnenbank { "tve", 0x01e00000, 64 * KiB }, 123740dafc0SNiek Linnenbank { "hdmi", 0x01ee0000, 128 * KiB }, 124740dafc0SNiek Linnenbank { "r_timer", 0x01f00800, 1 * KiB }, 125740dafc0SNiek Linnenbank { "r_intc", 0x01f00c00, 1 * KiB }, 126740dafc0SNiek Linnenbank { "r_wdog", 0x01f01000, 1 * KiB }, 127740dafc0SNiek Linnenbank { "r_prcm", 0x01f01400, 1 * KiB }, 128740dafc0SNiek Linnenbank { "r_twd", 0x01f01800, 1 * KiB }, 129740dafc0SNiek Linnenbank { "r_cir-rx", 0x01f02000, 1 * KiB }, 130740dafc0SNiek Linnenbank { "r_uart", 0x01f02800, 1 * KiB }, 131740dafc0SNiek Linnenbank { "r_pio", 0x01f02c00, 1 * KiB }, 132740dafc0SNiek Linnenbank { "r_pwm", 0x01f03800, 1 * KiB }, 133740dafc0SNiek Linnenbank { "core-dbg", 0x3f500000, 128 * KiB }, 134740dafc0SNiek Linnenbank { "tsgen-ro", 0x3f506000, 4 * KiB }, 135740dafc0SNiek Linnenbank { "tsgen-ctl", 0x3f507000, 4 * KiB }, 136740dafc0SNiek Linnenbank { "ddr-mem", 0x40000000, 2 * GiB }, 137740dafc0SNiek Linnenbank { "n-brom", 0xffff0000, 32 * KiB }, 138740dafc0SNiek Linnenbank { "s-brom", 0xffff0000, 64 * KiB } 139740dafc0SNiek Linnenbank }; 140740dafc0SNiek Linnenbank 141740dafc0SNiek Linnenbank /* Per Processor Interrupts */ 142740dafc0SNiek Linnenbank enum { 143740dafc0SNiek Linnenbank AW_H3_GIC_PPI_MAINT = 9, 144740dafc0SNiek Linnenbank AW_H3_GIC_PPI_HYPTIMER = 10, 145740dafc0SNiek Linnenbank AW_H3_GIC_PPI_VIRTTIMER = 11, 146740dafc0SNiek Linnenbank AW_H3_GIC_PPI_SECTIMER = 13, 147740dafc0SNiek Linnenbank AW_H3_GIC_PPI_PHYSTIMER = 14 148740dafc0SNiek Linnenbank }; 149740dafc0SNiek Linnenbank 150740dafc0SNiek Linnenbank /* Shared Processor Interrupts */ 151740dafc0SNiek Linnenbank enum { 152740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART0 = 0, 153740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART1 = 1, 154740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART2 = 2, 155740dafc0SNiek Linnenbank AW_H3_GIC_SPI_UART3 = 3, 1569be8a82cSStrahinja Jankovic AW_H3_GIC_SPI_TWI0 = 6, 1572ddc4595Sqianfan Zhao AW_H3_GIC_SPI_TWI1 = 7, 1582ddc4595Sqianfan Zhao AW_H3_GIC_SPI_TWI2 = 8, 159740dafc0SNiek Linnenbank AW_H3_GIC_SPI_TIMER0 = 18, 160740dafc0SNiek Linnenbank AW_H3_GIC_SPI_TIMER1 = 19, 1612ddc4595Sqianfan Zhao AW_H3_GIC_SPI_R_TWI = 44, 16282e48382SNiek Linnenbank AW_H3_GIC_SPI_MMC0 = 60, 1632e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI0 = 72, 1642e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI0 = 73, 1652e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI1 = 74, 1662e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI1 = 75, 1672e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI2 = 76, 1682e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI2 = 77, 1692e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI3 = 78, 1702e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI3 = 79, 17129d08975SNiek Linnenbank AW_H3_GIC_SPI_EMAC = 82 172740dafc0SNiek Linnenbank }; 173740dafc0SNiek Linnenbank 174740dafc0SNiek Linnenbank /* Allwinner H3 general constants */ 175740dafc0SNiek Linnenbank enum { 176740dafc0SNiek Linnenbank AW_H3_GIC_NUM_SPI = 128 177740dafc0SNiek Linnenbank }; 178740dafc0SNiek Linnenbank 179a80beb16SNiek Linnenbank void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk) 180a80beb16SNiek Linnenbank { 181a80beb16SNiek Linnenbank const int64_t rom_size = 32 * KiB; 182a80beb16SNiek Linnenbank g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); 183a80beb16SNiek Linnenbank 184a9262f55SAlberto Faria if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { 185*5ae3ec63STudor Gheorghiu error_report("%s: failed to read BlockBackend data", __func__); 186*5ae3ec63STudor Gheorghiu exit(1); 187a80beb16SNiek Linnenbank } 188a80beb16SNiek Linnenbank 189a80beb16SNiek Linnenbank rom_add_blob("allwinner-h3.bootrom", buffer, rom_size, 1904af44e1eSEduardo Habkost rom_size, s->memmap[AW_H3_DEV_SRAM_A1], 191a80beb16SNiek Linnenbank NULL, NULL, NULL, NULL, false); 192a80beb16SNiek Linnenbank } 193a80beb16SNiek Linnenbank 194740dafc0SNiek Linnenbank static void allwinner_h3_init(Object *obj) 195740dafc0SNiek Linnenbank { 196740dafc0SNiek Linnenbank AwH3State *s = AW_H3(obj); 197740dafc0SNiek Linnenbank 198740dafc0SNiek Linnenbank s->memmap = allwinner_h3_memmap; 199740dafc0SNiek Linnenbank 200740dafc0SNiek Linnenbank for (int i = 0; i < AW_H3_NUM_CPUS; i++) { 2019fc7fc4dSMarkus Armbruster object_initialize_child(obj, "cpu[*]", &s->cpus[i], 2029fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a7")); 203740dafc0SNiek Linnenbank } 204740dafc0SNiek Linnenbank 205db873cc5SMarkus Armbruster object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC); 206740dafc0SNiek Linnenbank 207db873cc5SMarkus Armbruster object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); 208740dafc0SNiek Linnenbank object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), 209d2623129SMarkus Armbruster "clk0-freq"); 210740dafc0SNiek Linnenbank object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), 211d2623129SMarkus Armbruster "clk1-freq"); 212fef06c8bSNiek Linnenbank 213db873cc5SMarkus Armbruster object_initialize_child(obj, "ccu", &s->ccu, TYPE_AW_H3_CCU); 2147e83c9ddSNiek Linnenbank 215db873cc5SMarkus Armbruster object_initialize_child(obj, "sysctrl", &s->sysctrl, TYPE_AW_H3_SYSCTRL); 216d26af5deSNiek Linnenbank 217db873cc5SMarkus Armbruster object_initialize_child(obj, "cpucfg", &s->cpucfg, TYPE_AW_CPUCFG); 2186556617cSNiek Linnenbank 219db873cc5SMarkus Armbruster object_initialize_child(obj, "sid", &s->sid, TYPE_AW_SID); 2206556617cSNiek Linnenbank object_property_add_alias(obj, "identifier", OBJECT(&s->sid), 221d2623129SMarkus Armbruster "identifier"); 22282e48382SNiek Linnenbank 223db873cc5SMarkus Armbruster object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN5I); 22429d08975SNiek Linnenbank 225db873cc5SMarkus Armbruster object_initialize_child(obj, "emac", &s->emac, TYPE_AW_SUN8I_EMAC); 226b71d0385SNiek Linnenbank 227db873cc5SMarkus Armbruster object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_H3_DRAMC); 228b71d0385SNiek Linnenbank object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), 229d2623129SMarkus Armbruster "ram-addr"); 230b71d0385SNiek Linnenbank object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), 231d2623129SMarkus Armbruster "ram-size"); 232a9ad9e73SNiek Linnenbank 233db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); 2349be8a82cSStrahinja Jankovic 2352ddc4595Sqianfan Zhao object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I); 2362ddc4595Sqianfan Zhao object_initialize_child(obj, "twi1", &s->i2c1, TYPE_AW_I2C_SUN6I); 2372ddc4595Sqianfan Zhao object_initialize_child(obj, "twi2", &s->i2c2, TYPE_AW_I2C_SUN6I); 2382ddc4595Sqianfan Zhao object_initialize_child(obj, "r_twi", &s->r_twi, TYPE_AW_I2C_SUN6I); 239c663fc9fSStrahinja Jankovic 240c663fc9fSStrahinja Jankovic object_initialize_child(obj, "wdt", &s->wdt, TYPE_AW_WDT_SUN6I); 241740dafc0SNiek Linnenbank } 242740dafc0SNiek Linnenbank 243740dafc0SNiek Linnenbank static void allwinner_h3_realize(DeviceState *dev, Error **errp) 244740dafc0SNiek Linnenbank { 245740dafc0SNiek Linnenbank AwH3State *s = AW_H3(dev); 246740dafc0SNiek Linnenbank unsigned i; 247740dafc0SNiek Linnenbank 248740dafc0SNiek Linnenbank /* CPUs */ 249740dafc0SNiek Linnenbank for (i = 0; i < AW_H3_NUM_CPUS; i++) { 250740dafc0SNiek Linnenbank 25149865b90SPeter Maydell /* 25249865b90SPeter Maydell * Disable secondary CPUs. Guest EL3 firmware will start 25349865b90SPeter Maydell * them via CPU reset control registers. 25449865b90SPeter Maydell */ 255740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", 256740dafc0SNiek Linnenbank i > 0); 257740dafc0SNiek Linnenbank 258740dafc0SNiek Linnenbank /* All exception levels required */ 259740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); 260740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); 261740dafc0SNiek Linnenbank 262740dafc0SNiek Linnenbank /* Mark realized */ 263ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->cpus[i]), NULL, &error_fatal); 264740dafc0SNiek Linnenbank } 265740dafc0SNiek Linnenbank 266740dafc0SNiek Linnenbank /* Generic Interrupt Controller */ 267740dafc0SNiek Linnenbank qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI + 268740dafc0SNiek Linnenbank GIC_INTERNAL); 269740dafc0SNiek Linnenbank qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 270740dafc0SNiek Linnenbank qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS); 271740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); 272740dafc0SNiek Linnenbank qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); 273db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gic), &error_fatal); 274740dafc0SNiek Linnenbank 2754af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_DEV_GIC_DIST]); 2764af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_DEV_GIC_CPU]); 2774af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_DEV_GIC_HYP]); 2784af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_DEV_GIC_VCPU]); 279740dafc0SNiek Linnenbank 280740dafc0SNiek Linnenbank /* 281740dafc0SNiek Linnenbank * Wire the outputs from each CPU's generic timer and the GICv3 282740dafc0SNiek Linnenbank * maintenance interrupt signal to the appropriate GIC PPI inputs, 283740dafc0SNiek Linnenbank * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. 284740dafc0SNiek Linnenbank */ 285740dafc0SNiek Linnenbank for (i = 0; i < AW_H3_NUM_CPUS; i++) { 286740dafc0SNiek Linnenbank DeviceState *cpudev = DEVICE(&s->cpus[i]); 287740dafc0SNiek Linnenbank int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; 288740dafc0SNiek Linnenbank int irq; 289740dafc0SNiek Linnenbank /* 290740dafc0SNiek Linnenbank * Mapping from the output timer irq lines from the CPU to the 291740dafc0SNiek Linnenbank * GIC PPI inputs used for this board. 292740dafc0SNiek Linnenbank */ 293740dafc0SNiek Linnenbank const int timer_irq[] = { 294740dafc0SNiek Linnenbank [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER, 295740dafc0SNiek Linnenbank [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER, 296740dafc0SNiek Linnenbank [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER, 297740dafc0SNiek Linnenbank [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER, 298740dafc0SNiek Linnenbank }; 299740dafc0SNiek Linnenbank 300740dafc0SNiek Linnenbank /* Connect CPU timer outputs to GIC PPI inputs */ 301740dafc0SNiek Linnenbank for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { 302740dafc0SNiek Linnenbank qdev_connect_gpio_out(cpudev, irq, 303740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 304740dafc0SNiek Linnenbank ppibase + timer_irq[irq])); 305740dafc0SNiek Linnenbank } 306740dafc0SNiek Linnenbank 307740dafc0SNiek Linnenbank /* Connect GIC outputs to CPU interrupt inputs */ 308740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 309740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 310740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS, 311740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 312740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS), 313740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 314740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS), 315740dafc0SNiek Linnenbank qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 316740dafc0SNiek Linnenbank 317740dafc0SNiek Linnenbank /* GIC maintenance signal */ 318740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS), 319740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 320740dafc0SNiek Linnenbank ppibase + AW_H3_GIC_PPI_MAINT)); 321740dafc0SNiek Linnenbank } 322740dafc0SNiek Linnenbank 323740dafc0SNiek Linnenbank /* Timer */ 324db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->timer), &error_fatal); 3254af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_DEV_PIT]); 326740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, 327740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0)); 328740dafc0SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, 329740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1)); 330740dafc0SNiek Linnenbank 331740dafc0SNiek Linnenbank /* SRAM */ 332740dafc0SNiek Linnenbank memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", 333740dafc0SNiek Linnenbank 64 * KiB, &error_abort); 334740dafc0SNiek Linnenbank memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", 335740dafc0SNiek Linnenbank 32 * KiB, &error_abort); 336740dafc0SNiek Linnenbank memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C", 337740dafc0SNiek Linnenbank 44 * KiB, &error_abort); 3384af44e1eSEduardo Habkost memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_DEV_SRAM_A1], 339740dafc0SNiek Linnenbank &s->sram_a1); 3404af44e1eSEduardo Habkost memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_DEV_SRAM_A2], 341740dafc0SNiek Linnenbank &s->sram_a2); 3424af44e1eSEduardo Habkost memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_DEV_SRAM_C], 343740dafc0SNiek Linnenbank &s->sram_c); 344740dafc0SNiek Linnenbank 345fef06c8bSNiek Linnenbank /* Clock Control Unit */ 346db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->ccu), &error_fatal); 3474af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_DEV_CCU]); 348fef06c8bSNiek Linnenbank 3497e83c9ddSNiek Linnenbank /* System Control */ 350db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->sysctrl), &error_fatal); 3514af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_DEV_SYSCTRL]); 3527e83c9ddSNiek Linnenbank 353d26af5deSNiek Linnenbank /* CPU Configuration */ 354db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->cpucfg), &error_fatal); 3554af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_DEV_CPUCFG]); 356d26af5deSNiek Linnenbank 3576556617cSNiek Linnenbank /* Security Identifier */ 358db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->sid), &error_fatal); 3594af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_DEV_SID]); 3606556617cSNiek Linnenbank 36182e48382SNiek Linnenbank /* SD/MMC */ 362b3aec952SPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&s->mmc0), "dma-memory", 363b3aec952SPhilippe Mathieu-Daudé OBJECT(get_system_memory()), &error_fatal); 364db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); 3654af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_DEV_MMC0]); 36682e48382SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, 36782e48382SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0)); 36882e48382SNiek Linnenbank 36982e48382SNiek Linnenbank object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), 370d2623129SMarkus Armbruster "sd-bus"); 37182e48382SNiek Linnenbank 37229d08975SNiek Linnenbank /* EMAC */ 3737e9c15acSDavid Woodhouse qemu_configure_nic_device(DEVICE(&s->emac), true, NULL); 3744757cb85SPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&s->emac), "dma-memory", 3754757cb85SPhilippe Mathieu-Daudé OBJECT(get_system_memory()), &error_fatal); 376db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal); 3774af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_DEV_EMAC]); 37829d08975SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, 37929d08975SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC)); 38029d08975SNiek Linnenbank 3812e4dfe80SNiek Linnenbank /* Universal Serial Bus */ 3824af44e1eSEduardo Habkost sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI0], 3832e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3842e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI0)); 3854af44e1eSEduardo Habkost sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI1], 3862e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3872e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI1)); 3884af44e1eSEduardo Habkost sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI2], 3892e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3902e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI2)); 3914af44e1eSEduardo Habkost sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_DEV_EHCI3], 3922e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3932e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_EHCI3)); 3942e4dfe80SNiek Linnenbank 3954af44e1eSEduardo Habkost sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI0], 3962e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 3972e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI0)); 3984af44e1eSEduardo Habkost sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI1], 3992e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 4002e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI1)); 4014af44e1eSEduardo Habkost sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI2], 4022e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 4032e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI2)); 4044af44e1eSEduardo Habkost sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_DEV_OHCI3], 4052e4dfe80SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), 4062e4dfe80SNiek Linnenbank AW_H3_GIC_SPI_OHCI3)); 4072e4dfe80SNiek Linnenbank 408740dafc0SNiek Linnenbank /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ 4094af44e1eSEduardo Habkost serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART0], 2, 410740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), 411740dafc0SNiek Linnenbank 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); 412740dafc0SNiek Linnenbank /* UART1 */ 4134af44e1eSEduardo Habkost serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART1], 2, 414740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1), 415740dafc0SNiek Linnenbank 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN); 416740dafc0SNiek Linnenbank /* UART2 */ 4174af44e1eSEduardo Habkost serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART2], 2, 418740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2), 419740dafc0SNiek Linnenbank 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN); 420740dafc0SNiek Linnenbank /* UART3 */ 4214af44e1eSEduardo Habkost serial_mm_init(get_system_memory(), s->memmap[AW_H3_DEV_UART3], 2, 422740dafc0SNiek Linnenbank qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), 423740dafc0SNiek Linnenbank 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); 424740dafc0SNiek Linnenbank 425b71d0385SNiek Linnenbank /* DRAMC */ 426db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); 4274af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DEV_DRAMCOM]); 4284af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DEV_DRAMCTL]); 4294af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DEV_DRAMPHY]); 430b71d0385SNiek Linnenbank 431a9ad9e73SNiek Linnenbank /* RTC */ 432db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); 4334af44e1eSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); 434a9ad9e73SNiek Linnenbank 4359be8a82cSStrahinja Jankovic /* I2C */ 4369be8a82cSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); 4379be8a82cSStrahinja Jankovic sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); 4389be8a82cSStrahinja Jankovic sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, 4399be8a82cSStrahinja Jankovic qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); 4409be8a82cSStrahinja Jankovic 4412ddc4595Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->i2c1), &error_fatal); 4422ddc4595Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c1), 0, s->memmap[AW_H3_DEV_TWI1]); 4432ddc4595Sqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c1), 0, 4442ddc4595Sqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI1)); 4452ddc4595Sqianfan Zhao 4462ddc4595Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->i2c2), &error_fatal); 4472ddc4595Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c2), 0, s->memmap[AW_H3_DEV_TWI2]); 4482ddc4595Sqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c2), 0, 4492ddc4595Sqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI2)); 4502ddc4595Sqianfan Zhao 4512ddc4595Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->r_twi), &error_fatal); 4522ddc4595Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->r_twi), 0, s->memmap[AW_H3_DEV_R_TWI]); 4532ddc4595Sqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->r_twi), 0, 4542ddc4595Sqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_R_TWI)); 4552ddc4595Sqianfan Zhao 456c663fc9fSStrahinja Jankovic /* WDT */ 457c663fc9fSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_fatal); 458c663fc9fSStrahinja Jankovic sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->wdt), 0, 459c663fc9fSStrahinja Jankovic s->memmap[AW_H3_DEV_WDT], 1); 460c663fc9fSStrahinja Jankovic 461740dafc0SNiek Linnenbank /* Unimplemented devices */ 462740dafc0SNiek Linnenbank for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { 463740dafc0SNiek Linnenbank create_unimplemented_device(unimplemented[i].device_name, 464740dafc0SNiek Linnenbank unimplemented[i].base, 465740dafc0SNiek Linnenbank unimplemented[i].size); 466740dafc0SNiek Linnenbank } 467740dafc0SNiek Linnenbank } 468740dafc0SNiek Linnenbank 469740dafc0SNiek Linnenbank static void allwinner_h3_class_init(ObjectClass *oc, void *data) 470740dafc0SNiek Linnenbank { 471740dafc0SNiek Linnenbank DeviceClass *dc = DEVICE_CLASS(oc); 472740dafc0SNiek Linnenbank 473740dafc0SNiek Linnenbank dc->realize = allwinner_h3_realize; 474740dafc0SNiek Linnenbank /* Reason: uses serial_hd() in realize function */ 475740dafc0SNiek Linnenbank dc->user_creatable = false; 476740dafc0SNiek Linnenbank } 477740dafc0SNiek Linnenbank 478740dafc0SNiek Linnenbank static const TypeInfo allwinner_h3_type_info = { 479740dafc0SNiek Linnenbank .name = TYPE_AW_H3, 480740dafc0SNiek Linnenbank .parent = TYPE_DEVICE, 481740dafc0SNiek Linnenbank .instance_size = sizeof(AwH3State), 482740dafc0SNiek Linnenbank .instance_init = allwinner_h3_init, 483740dafc0SNiek Linnenbank .class_init = allwinner_h3_class_init, 484740dafc0SNiek Linnenbank }; 485740dafc0SNiek Linnenbank 486740dafc0SNiek Linnenbank static void allwinner_h3_register_types(void) 487740dafc0SNiek Linnenbank { 488740dafc0SNiek Linnenbank type_register_static(&allwinner_h3_type_info); 489740dafc0SNiek Linnenbank } 490740dafc0SNiek Linnenbank 491740dafc0SNiek Linnenbank type_init(allwinner_h3_register_types) 492