1150a282dSJim Mattson /* SPDX-License-Identifier: GPL-2.0-only */ 2150a282dSJim Mattson /* 3150a282dSJim Mattson * tools/testing/selftests/kvm/include/x86_64/apic.h 4150a282dSJim Mattson * 5150a282dSJim Mattson * Copyright (C) 2021, Google LLC. 6150a282dSJim Mattson */ 7150a282dSJim Mattson 8150a282dSJim Mattson #ifndef SELFTEST_KVM_APIC_H 9150a282dSJim Mattson #define SELFTEST_KVM_APIC_H 10150a282dSJim Mattson 114c63c923SJim Mattson #include <stdint.h> 124c63c923SJim Mattson 134c63c923SJim Mattson #include "processor.h" 144c63c923SJim Mattson 15150a282dSJim Mattson #define APIC_DEFAULT_GPA 0xfee00000ULL 16150a282dSJim Mattson 17150a282dSJim Mattson /* APIC base address MSR and fields */ 18150a282dSJim Mattson #define MSR_IA32_APICBASE 0x0000001b 19150a282dSJim Mattson #define MSR_IA32_APICBASE_BSP (1<<8) 20150a282dSJim Mattson #define MSR_IA32_APICBASE_EXTD (1<<10) 21150a282dSJim Mattson #define MSR_IA32_APICBASE_ENABLE (1<<11) 22150a282dSJim Mattson #define MSR_IA32_APICBASE_BASE (0xfffff<<12) 23150a282dSJim Mattson #define GET_APIC_BASE(x) (((x) >> 12) << 12) 24150a282dSJim Mattson 25150a282dSJim Mattson #define APIC_BASE_MSR 0x800 26150a282dSJim Mattson #define X2APIC_ENABLE (1UL << 10) 27150a282dSJim Mattson #define APIC_ID 0x20 28150a282dSJim Mattson #define APIC_LVR 0x30 29150a282dSJim Mattson #define GET_APIC_ID_FIELD(x) (((x) >> 24) & 0xFF) 30150a282dSJim Mattson #define APIC_TASKPRI 0x80 31150a282dSJim Mattson #define APIC_PROCPRI 0xA0 32150a282dSJim Mattson #define APIC_EOI 0xB0 33150a282dSJim Mattson #define APIC_SPIV 0xF0 34150a282dSJim Mattson #define APIC_SPIV_FOCUS_DISABLED (1 << 9) 35150a282dSJim Mattson #define APIC_SPIV_APIC_ENABLED (1 << 8) 3685c68eb4SSean Christopherson #define APIC_IRR 0x200 37150a282dSJim Mattson #define APIC_ICR 0x300 38*eede2065SJue Wang #define APIC_LVTCMCI 0x2f0 39150a282dSJim Mattson #define APIC_DEST_SELF 0x40000 40150a282dSJim Mattson #define APIC_DEST_ALLINC 0x80000 41150a282dSJim Mattson #define APIC_DEST_ALLBUT 0xC0000 42150a282dSJim Mattson #define APIC_ICR_RR_MASK 0x30000 43150a282dSJim Mattson #define APIC_ICR_RR_INVALID 0x00000 44150a282dSJim Mattson #define APIC_ICR_RR_INPROG 0x10000 45150a282dSJim Mattson #define APIC_ICR_RR_VALID 0x20000 46150a282dSJim Mattson #define APIC_INT_LEVELTRIG 0x08000 47150a282dSJim Mattson #define APIC_INT_ASSERT 0x04000 48150a282dSJim Mattson #define APIC_ICR_BUSY 0x01000 49150a282dSJim Mattson #define APIC_DEST_LOGICAL 0x00800 50150a282dSJim Mattson #define APIC_DEST_PHYSICAL 0x00000 51150a282dSJim Mattson #define APIC_DM_FIXED 0x00000 52150a282dSJim Mattson #define APIC_DM_FIXED_MASK 0x00700 53150a282dSJim Mattson #define APIC_DM_LOWEST 0x00100 54150a282dSJim Mattson #define APIC_DM_SMI 0x00200 55150a282dSJim Mattson #define APIC_DM_REMRD 0x00300 56150a282dSJim Mattson #define APIC_DM_NMI 0x00400 57150a282dSJim Mattson #define APIC_DM_INIT 0x00500 58150a282dSJim Mattson #define APIC_DM_STARTUP 0x00600 59150a282dSJim Mattson #define APIC_DM_EXTINT 0x00700 60150a282dSJim Mattson #define APIC_VECTOR_MASK 0x000FF 61150a282dSJim Mattson #define APIC_ICR2 0x310 62150a282dSJim Mattson #define SET_APIC_DEST_FIELD(x) ((x) << 24) 63150a282dSJim Mattson 644c63c923SJim Mattson void apic_disable(void); 654c63c923SJim Mattson void xapic_enable(void); 664c63c923SJim Mattson void x2apic_enable(void); 674c63c923SJim Mattson get_bsp_flag(void)684c63c923SJim Mattsonstatic inline uint32_t get_bsp_flag(void) 694c63c923SJim Mattson { 704c63c923SJim Mattson return rdmsr(MSR_IA32_APICBASE) & MSR_IA32_APICBASE_BSP; 714c63c923SJim Mattson } 724c63c923SJim Mattson xapic_read_reg(unsigned int reg)734c63c923SJim Mattsonstatic inline uint32_t xapic_read_reg(unsigned int reg) 744c63c923SJim Mattson { 754c63c923SJim Mattson return ((volatile uint32_t *)APIC_DEFAULT_GPA)[reg >> 2]; 764c63c923SJim Mattson } 774c63c923SJim Mattson xapic_write_reg(unsigned int reg,uint32_t val)784c63c923SJim Mattsonstatic inline void xapic_write_reg(unsigned int reg, uint32_t val) 794c63c923SJim Mattson { 804c63c923SJim Mattson ((volatile uint32_t *)APIC_DEFAULT_GPA)[reg >> 2] = val; 814c63c923SJim Mattson } 824c63c923SJim Mattson x2apic_read_reg(unsigned int reg)83768d134dSJim Mattsonstatic inline uint64_t x2apic_read_reg(unsigned int reg) 84768d134dSJim Mattson { 85768d134dSJim Mattson return rdmsr(APIC_BASE_MSR + (reg >> 4)); 86768d134dSJim Mattson } 87768d134dSJim Mattson x2apic_write_reg(unsigned int reg,uint64_t value)88768d134dSJim Mattsonstatic inline void x2apic_write_reg(unsigned int reg, uint64_t value) 89768d134dSJim Mattson { 90768d134dSJim Mattson wrmsr(APIC_BASE_MSR + (reg >> 4), value); 91768d134dSJim Mattson } 92768d134dSJim Mattson 93150a282dSJim Mattson #endif /* SELFTEST_KVM_APIC_H */ 94