xref: /openbmc/linux/tools/testing/nvdimm/test/nfit.c (revision e3f5df762d4a6ef6326c3c09bc9f89ea8a2eab2c)
16bc75619SDan Williams /*
26bc75619SDan Williams  * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
36bc75619SDan Williams  *
46bc75619SDan Williams  * This program is free software; you can redistribute it and/or modify
56bc75619SDan Williams  * it under the terms of version 2 of the GNU General Public License as
66bc75619SDan Williams  * published by the Free Software Foundation.
76bc75619SDan Williams  *
86bc75619SDan Williams  * This program is distributed in the hope that it will be useful, but
96bc75619SDan Williams  * WITHOUT ANY WARRANTY; without even the implied warranty of
106bc75619SDan Williams  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
116bc75619SDan Williams  * General Public License for more details.
126bc75619SDan Williams  */
136bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
146bc75619SDan Williams #include <linux/platform_device.h>
156bc75619SDan Williams #include <linux/dma-mapping.h>
16d8d378faSDan Williams #include <linux/workqueue.h>
176bc75619SDan Williams #include <linux/libnvdimm.h>
18*e3f5df76SDan Williams #include <linux/genalloc.h>
196bc75619SDan Williams #include <linux/vmalloc.h>
206bc75619SDan Williams #include <linux/device.h>
216bc75619SDan Williams #include <linux/module.h>
2220985164SVishal Verma #include <linux/mutex.h>
236bc75619SDan Williams #include <linux/ndctl.h>
246bc75619SDan Williams #include <linux/sizes.h>
2520985164SVishal Verma #include <linux/list.h>
266bc75619SDan Williams #include <linux/slab.h>
27a7de92daSDan Williams #include <nd-core.h>
280ead1118SDan Williams #include <intel.h>
296bc75619SDan Williams #include <nfit.h>
306bc75619SDan Williams #include <nd.h>
316bc75619SDan Williams #include "nfit_test.h"
320fb5c8dfSDan Williams #include "../watermark.h"
336bc75619SDan Williams 
345d8beee2SDan Williams #include <asm/mcsafe_test.h>
355d8beee2SDan Williams 
366bc75619SDan Williams /*
376bc75619SDan Williams  * Generate an NFIT table to describe the following topology:
386bc75619SDan Williams  *
396bc75619SDan Williams  * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
406bc75619SDan Williams  *
416bc75619SDan Williams  *                     (a)                       (b)            DIMM   BLK-REGION
426bc75619SDan Williams  *           +----------+--------------+----------+---------+
436bc75619SDan Williams  * +------+  |  blk2.0  |     pm0.0    |  blk2.1  |  pm1.0  |    0      region2
446bc75619SDan Williams  * | imc0 +--+- - - - - region0 - - - -+----------+         +
456bc75619SDan Williams  * +--+---+  |  blk3.0  |     pm0.0    |  blk3.1  |  pm1.0  |    1      region3
466bc75619SDan Williams  *    |      +----------+--------------v----------v         v
476bc75619SDan Williams  * +--+---+                            |                    |
486bc75619SDan Williams  * | cpu0 |                                    region1
496bc75619SDan Williams  * +--+---+                            |                    |
506bc75619SDan Williams  *    |      +-------------------------^----------^         ^
516bc75619SDan Williams  * +--+---+  |                 blk4.0             |  pm1.0  |    2      region4
526bc75619SDan Williams  * | imc1 +--+-------------------------+----------+         +
536bc75619SDan Williams  * +------+  |                 blk5.0             |  pm1.0  |    3      region5
546bc75619SDan Williams  *           +-------------------------+----------+-+-------+
556bc75619SDan Williams  *
5620985164SVishal Verma  * +--+---+
5720985164SVishal Verma  * | cpu1 |
5820985164SVishal Verma  * +--+---+                   (Hotplug DIMM)
5920985164SVishal Verma  *    |      +----------------------------------------------+
6020985164SVishal Verma  * +--+---+  |                 blk6.0/pm7.0                 |    4      region6/7
6120985164SVishal Verma  * | imc0 +--+----------------------------------------------+
6220985164SVishal Verma  * +------+
6320985164SVishal Verma  *
6420985164SVishal Verma  *
656bc75619SDan Williams  * *) In this layout we have four dimms and two memory controllers in one
666bc75619SDan Williams  *    socket.  Each unique interface (BLK or PMEM) to DPA space
676bc75619SDan Williams  *    is identified by a region device with a dynamically assigned id.
686bc75619SDan Williams  *
696bc75619SDan Williams  * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
706bc75619SDan Williams  *    A single PMEM namespace "pm0.0" is created using half of the
716bc75619SDan Williams  *    REGION0 SPA-range.  REGION0 spans dimm0 and dimm1.  PMEM namespace
726bc75619SDan Williams  *    allocate from from the bottom of a region.  The unallocated
736bc75619SDan Williams  *    portion of REGION0 aliases with REGION2 and REGION3.  That
746bc75619SDan Williams  *    unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
756bc75619SDan Williams  *    "blk3.0") starting at the base of each DIMM to offset (a) in those
766bc75619SDan Williams  *    DIMMs.  "pm0.0", "blk2.0" and "blk3.0" are free-form readable
776bc75619SDan Williams  *    names that can be assigned to a namespace.
786bc75619SDan Williams  *
796bc75619SDan Williams  * *) In the last portion of dimm0 and dimm1 we have an interleaved
806bc75619SDan Williams  *    SPA range, REGION1, that spans those two dimms as well as dimm2
816bc75619SDan Williams  *    and dimm3.  Some of REGION1 allocated to a PMEM namespace named
826bc75619SDan Williams  *    "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
836bc75619SDan Williams  *    dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
846bc75619SDan Williams  *    "blk5.0".
856bc75619SDan Williams  *
866bc75619SDan Williams  * *) The portion of dimm2 and dimm3 that do not participate in the
876bc75619SDan Williams  *    REGION1 interleaved SPA range (i.e. the DPA address below offset
886bc75619SDan Williams  *    (b) are also included in the "blk4.0" and "blk5.0" namespaces.
896bc75619SDan Williams  *    Note, that BLK namespaces need not be contiguous in DPA-space, and
906bc75619SDan Williams  *    can consume aliased capacity from multiple interleave sets.
916bc75619SDan Williams  *
926bc75619SDan Williams  * BUS1: Legacy NVDIMM (single contiguous range)
936bc75619SDan Williams  *
946bc75619SDan Williams  *  region2
956bc75619SDan Williams  * +---------------------+
966bc75619SDan Williams  * |---------------------|
976bc75619SDan Williams  * ||       pm2.0       ||
986bc75619SDan Williams  * |---------------------|
996bc75619SDan Williams  * +---------------------+
1006bc75619SDan Williams  *
1016bc75619SDan Williams  * *) A NFIT-table may describe a simple system-physical-address range
1026bc75619SDan Williams  *    with no BLK aliasing.  This type of region may optionally
1036bc75619SDan Williams  *    reference an NVDIMM.
1046bc75619SDan Williams  */
1056bc75619SDan Williams enum {
10620985164SVishal Verma 	NUM_PM  = 3,
10720985164SVishal Verma 	NUM_DCR = 5,
10885d3fa02SDan Williams 	NUM_HINTS = 8,
1096bc75619SDan Williams 	NUM_BDW = NUM_DCR,
1106bc75619SDan Williams 	NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
1119741a559SRoss Zwisler 	NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */
1129741a559SRoss Zwisler 		+ 4 /* spa1 iset */ + 1 /* spa11 iset */,
1136bc75619SDan Williams 	DIMM_SIZE = SZ_32M,
1146bc75619SDan Williams 	LABEL_SIZE = SZ_128K,
1157bfe97c7SDan Williams 	SPA_VCD_SIZE = SZ_4M,
1166bc75619SDan Williams 	SPA0_SIZE = DIMM_SIZE,
1176bc75619SDan Williams 	SPA1_SIZE = DIMM_SIZE*2,
1186bc75619SDan Williams 	SPA2_SIZE = DIMM_SIZE,
1196bc75619SDan Williams 	BDW_SIZE = 64 << 8,
1206bc75619SDan Williams 	DCR_SIZE = 12,
1216bc75619SDan Williams 	NUM_NFITS = 2, /* permit testing multiple NFITs per system */
1226bc75619SDan Williams };
1236bc75619SDan Williams 
1246bc75619SDan Williams struct nfit_test_dcr {
1256bc75619SDan Williams 	__le64 bdw_addr;
1266bc75619SDan Williams 	__le32 bdw_status;
1276bc75619SDan Williams 	__u8 aperature[BDW_SIZE];
1286bc75619SDan Williams };
1296bc75619SDan Williams 
1306bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
1316bc75619SDan Williams 	(((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
1326bc75619SDan Williams 	 | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
1336bc75619SDan Williams 
134dafb1048SDan Williams static u32 handle[] = {
1356bc75619SDan Williams 	[0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
1366bc75619SDan Williams 	[1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
1376bc75619SDan Williams 	[2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
1386bc75619SDan Williams 	[3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
13920985164SVishal Verma 	[4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
140dafb1048SDan Williams 	[5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0),
141ac40b675SDan Williams 	[6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1),
1426bc75619SDan Williams };
1436bc75619SDan Williams 
144af31b04bSMasayoshi Mizuma static unsigned long dimm_fail_cmd_flags[ARRAY_SIZE(handle)];
145af31b04bSMasayoshi Mizuma static int dimm_fail_cmd_code[ARRAY_SIZE(handle)];
14673606afdSDan Williams 
147b4d4702fSVishal Verma static const struct nd_intel_smart smart_def = {
148b4d4702fSVishal Verma 	.flags = ND_INTEL_SMART_HEALTH_VALID
149b4d4702fSVishal Verma 		| ND_INTEL_SMART_SPARES_VALID
150b4d4702fSVishal Verma 		| ND_INTEL_SMART_ALARM_VALID
151b4d4702fSVishal Verma 		| ND_INTEL_SMART_USED_VALID
152b4d4702fSVishal Verma 		| ND_INTEL_SMART_SHUTDOWN_VALID
153f1101766SDan Williams 		| ND_INTEL_SMART_SHUTDOWN_COUNT_VALID
154b4d4702fSVishal Verma 		| ND_INTEL_SMART_MTEMP_VALID
155b4d4702fSVishal Verma 		| ND_INTEL_SMART_CTEMP_VALID,
156b4d4702fSVishal Verma 	.health = ND_INTEL_SMART_NON_CRITICAL_HEALTH,
157b4d4702fSVishal Verma 	.media_temperature = 23 * 16,
158b4d4702fSVishal Verma 	.ctrl_temperature = 25 * 16,
159b4d4702fSVishal Verma 	.pmic_temperature = 40 * 16,
160b4d4702fSVishal Verma 	.spares = 75,
161b4d4702fSVishal Verma 	.alarm_flags = ND_INTEL_SMART_SPARE_TRIP
162b4d4702fSVishal Verma 		| ND_INTEL_SMART_TEMP_TRIP,
163b4d4702fSVishal Verma 	.ait_status = 1,
164b4d4702fSVishal Verma 	.life_used = 5,
165b4d4702fSVishal Verma 	.shutdown_state = 0,
166f1101766SDan Williams 	.shutdown_count = 42,
167b4d4702fSVishal Verma 	.vendor_size = 0,
168b4d4702fSVishal Verma };
169b4d4702fSVishal Verma 
170bfbaa952SDave Jiang struct nfit_test_fw {
171bfbaa952SDave Jiang 	enum intel_fw_update_state state;
172bfbaa952SDave Jiang 	u32 context;
173bfbaa952SDave Jiang 	u64 version;
174bfbaa952SDave Jiang 	u32 size_received;
175bfbaa952SDave Jiang 	u64 end_time;
176bfbaa952SDave Jiang };
177bfbaa952SDave Jiang 
1786bc75619SDan Williams struct nfit_test {
1796bc75619SDan Williams 	struct acpi_nfit_desc acpi_desc;
1806bc75619SDan Williams 	struct platform_device pdev;
1816bc75619SDan Williams 	struct list_head resources;
1826bc75619SDan Williams 	void *nfit_buf;
1836bc75619SDan Williams 	dma_addr_t nfit_dma;
1846bc75619SDan Williams 	size_t nfit_size;
1851526f9e2SRoss Zwisler 	size_t nfit_filled;
186dafb1048SDan Williams 	int dcr_idx;
1876bc75619SDan Williams 	int num_dcr;
1886bc75619SDan Williams 	int num_pm;
1896bc75619SDan Williams 	void **dimm;
1906bc75619SDan Williams 	dma_addr_t *dimm_dma;
1919d27a87eSDan Williams 	void **flush;
1929d27a87eSDan Williams 	dma_addr_t *flush_dma;
1936bc75619SDan Williams 	void **label;
1946bc75619SDan Williams 	dma_addr_t *label_dma;
1956bc75619SDan Williams 	void **spa_set;
1966bc75619SDan Williams 	dma_addr_t *spa_set_dma;
1976bc75619SDan Williams 	struct nfit_test_dcr **dcr;
1986bc75619SDan Williams 	dma_addr_t *dcr_dma;
1996bc75619SDan Williams 	int (*alloc)(struct nfit_test *t);
2006bc75619SDan Williams 	void (*setup)(struct nfit_test *t);
20120985164SVishal Verma 	int setup_hotplug;
202c14a868aSDan Williams 	union acpi_object **_fit;
203c14a868aSDan Williams 	dma_addr_t _fit_dma;
204f471f1a7SDan Williams 	struct ars_state {
205f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status;
206f471f1a7SDan Williams 		unsigned long deadline;
207f471f1a7SDan Williams 		spinlock_t lock;
208f471f1a7SDan Williams 	} ars_state;
209af31b04bSMasayoshi Mizuma 	struct device *dimm_dev[ARRAY_SIZE(handle)];
210ed07c433SDan Williams 	struct nd_intel_smart *smart;
211ed07c433SDan Williams 	struct nd_intel_smart_threshold *smart_threshold;
2129fb1a190SDave Jiang 	struct badrange badrange;
2139fb1a190SDave Jiang 	struct work_struct work;
214bfbaa952SDave Jiang 	struct nfit_test_fw *fw;
2156bc75619SDan Williams };
2166bc75619SDan Williams 
2179fb1a190SDave Jiang static struct workqueue_struct *nfit_wq;
2189fb1a190SDave Jiang 
219*e3f5df76SDan Williams static struct gen_pool *nfit_pool;
220*e3f5df76SDan Williams 
2216bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev)
2226bc75619SDan Williams {
2236bc75619SDan Williams 	struct platform_device *pdev = to_platform_device(dev);
2246bc75619SDan Williams 
2256bc75619SDan Williams 	return container_of(pdev, struct nfit_test, pdev);
2266bc75619SDan Williams }
2276bc75619SDan Williams 
228bfbaa952SDave Jiang static int nd_intel_test_get_fw_info(struct nfit_test *t,
229bfbaa952SDave Jiang 		struct nd_intel_fw_info *nd_cmd, unsigned int buf_len,
230bfbaa952SDave Jiang 		int idx)
231bfbaa952SDave Jiang {
232bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
233bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
234bfbaa952SDave Jiang 
235bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n",
236bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
237bfbaa952SDave Jiang 
238bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
239bfbaa952SDave Jiang 		return -EINVAL;
240bfbaa952SDave Jiang 
241bfbaa952SDave Jiang 	nd_cmd->status = 0;
242bfbaa952SDave Jiang 	nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE;
243bfbaa952SDave Jiang 	nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN;
244bfbaa952SDave Jiang 	nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL;
245bfbaa952SDave Jiang 	nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME;
246bfbaa952SDave Jiang 	nd_cmd->update_cap = 0;
247bfbaa952SDave Jiang 	nd_cmd->fis_version = INTEL_FW_FIS_VERSION;
248bfbaa952SDave Jiang 	nd_cmd->run_version = 0;
249bfbaa952SDave Jiang 	nd_cmd->updated_version = fw->version;
250bfbaa952SDave Jiang 
251bfbaa952SDave Jiang 	return 0;
252bfbaa952SDave Jiang }
253bfbaa952SDave Jiang 
254bfbaa952SDave Jiang static int nd_intel_test_start_update(struct nfit_test *t,
255bfbaa952SDave Jiang 		struct nd_intel_fw_start *nd_cmd, unsigned int buf_len,
256bfbaa952SDave Jiang 		int idx)
257bfbaa952SDave Jiang {
258bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
259bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
260bfbaa952SDave Jiang 
261bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
262bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
263bfbaa952SDave Jiang 
264bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
265bfbaa952SDave Jiang 		return -EINVAL;
266bfbaa952SDave Jiang 
267bfbaa952SDave Jiang 	if (fw->state != FW_STATE_NEW) {
268bfbaa952SDave Jiang 		/* extended status, FW update in progress */
269bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
270bfbaa952SDave Jiang 		return 0;
271bfbaa952SDave Jiang 	}
272bfbaa952SDave Jiang 
273bfbaa952SDave Jiang 	fw->state = FW_STATE_IN_PROGRESS;
274bfbaa952SDave Jiang 	fw->context++;
275bfbaa952SDave Jiang 	fw->size_received = 0;
276bfbaa952SDave Jiang 	nd_cmd->status = 0;
277bfbaa952SDave Jiang 	nd_cmd->context = fw->context;
278bfbaa952SDave Jiang 
279bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context);
280bfbaa952SDave Jiang 
281bfbaa952SDave Jiang 	return 0;
282bfbaa952SDave Jiang }
283bfbaa952SDave Jiang 
284bfbaa952SDave Jiang static int nd_intel_test_send_data(struct nfit_test *t,
285bfbaa952SDave Jiang 		struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len,
286bfbaa952SDave Jiang 		int idx)
287bfbaa952SDave Jiang {
288bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
289bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
290bfbaa952SDave Jiang 	u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length];
291bfbaa952SDave Jiang 
292bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
293bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
294bfbaa952SDave Jiang 
295bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
296bfbaa952SDave Jiang 		return -EINVAL;
297bfbaa952SDave Jiang 
298bfbaa952SDave Jiang 
299bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status);
300bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]);
301bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1,
302bfbaa952SDave Jiang 			nd_cmd->data[nd_cmd->length-1]);
303bfbaa952SDave Jiang 
304bfbaa952SDave Jiang 	if (fw->state != FW_STATE_IN_PROGRESS) {
305bfbaa952SDave Jiang 		dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__);
306bfbaa952SDave Jiang 		*status = 0x5;
307bfbaa952SDave Jiang 		return 0;
308bfbaa952SDave Jiang 	}
309bfbaa952SDave Jiang 
310bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
311bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
312bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
313bfbaa952SDave Jiang 		*status = 0x10007;
314bfbaa952SDave Jiang 		return 0;
315bfbaa952SDave Jiang 	}
316bfbaa952SDave Jiang 
317bfbaa952SDave Jiang 	/*
318bfbaa952SDave Jiang 	 * check offset + len > size of fw storage
319bfbaa952SDave Jiang 	 * check length is > max send length
320bfbaa952SDave Jiang 	 */
321bfbaa952SDave Jiang 	if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE ||
322bfbaa952SDave Jiang 			nd_cmd->length > INTEL_FW_MAX_SEND_LEN) {
323bfbaa952SDave Jiang 		*status = 0x3;
324bfbaa952SDave Jiang 		dev_dbg(dev, "%s: buffer boundary violation\n", __func__);
325bfbaa952SDave Jiang 		return 0;
326bfbaa952SDave Jiang 	}
327bfbaa952SDave Jiang 
328bfbaa952SDave Jiang 	fw->size_received += nd_cmd->length;
329bfbaa952SDave Jiang 	dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n",
330bfbaa952SDave Jiang 			__func__, nd_cmd->length, fw->size_received);
331bfbaa952SDave Jiang 	*status = 0;
332bfbaa952SDave Jiang 	return 0;
333bfbaa952SDave Jiang }
334bfbaa952SDave Jiang 
335bfbaa952SDave Jiang static int nd_intel_test_finish_fw(struct nfit_test *t,
336bfbaa952SDave Jiang 		struct nd_intel_fw_finish_update *nd_cmd,
337bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
338bfbaa952SDave Jiang {
339bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
340bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
341bfbaa952SDave Jiang 
342bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
343bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
344bfbaa952SDave Jiang 
345bfbaa952SDave Jiang 	if (fw->state == FW_STATE_UPDATED) {
346bfbaa952SDave Jiang 		/* update already done, need cold boot */
347bfbaa952SDave Jiang 		nd_cmd->status = 0x20007;
348bfbaa952SDave Jiang 		return 0;
349bfbaa952SDave Jiang 	}
350bfbaa952SDave Jiang 
351bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context: %#x  ctrl_flags: %#x\n",
352bfbaa952SDave Jiang 			__func__, nd_cmd->context, nd_cmd->ctrl_flags);
353bfbaa952SDave Jiang 
354bfbaa952SDave Jiang 	switch (nd_cmd->ctrl_flags) {
355bfbaa952SDave Jiang 	case 0: /* finish */
356bfbaa952SDave Jiang 		if (nd_cmd->context != fw->context) {
357bfbaa952SDave Jiang 			dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
358bfbaa952SDave Jiang 					__func__, nd_cmd->context,
359bfbaa952SDave Jiang 					fw->context);
360bfbaa952SDave Jiang 			nd_cmd->status = 0x10007;
361bfbaa952SDave Jiang 			return 0;
362bfbaa952SDave Jiang 		}
363bfbaa952SDave Jiang 		nd_cmd->status = 0;
364bfbaa952SDave Jiang 		fw->state = FW_STATE_VERIFY;
365bfbaa952SDave Jiang 		/* set 1 second of time for firmware "update" */
366bfbaa952SDave Jiang 		fw->end_time = jiffies + HZ;
367bfbaa952SDave Jiang 		break;
368bfbaa952SDave Jiang 
369bfbaa952SDave Jiang 	case 1: /* abort */
370bfbaa952SDave Jiang 		fw->size_received = 0;
371bfbaa952SDave Jiang 		/* successfully aborted status */
372bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
373bfbaa952SDave Jiang 		fw->state = FW_STATE_NEW;
374bfbaa952SDave Jiang 		dev_dbg(dev, "%s: abort successful\n", __func__);
375bfbaa952SDave Jiang 		break;
376bfbaa952SDave Jiang 
377bfbaa952SDave Jiang 	default: /* bad control flag */
378bfbaa952SDave Jiang 		dev_warn(dev, "%s: unknown control flag: %#x\n",
379bfbaa952SDave Jiang 				__func__, nd_cmd->ctrl_flags);
380bfbaa952SDave Jiang 		return -EINVAL;
381bfbaa952SDave Jiang 	}
382bfbaa952SDave Jiang 
383bfbaa952SDave Jiang 	return 0;
384bfbaa952SDave Jiang }
385bfbaa952SDave Jiang 
386bfbaa952SDave Jiang static int nd_intel_test_finish_query(struct nfit_test *t,
387bfbaa952SDave Jiang 		struct nd_intel_fw_finish_query *nd_cmd,
388bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
389bfbaa952SDave Jiang {
390bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
391bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
392bfbaa952SDave Jiang 
393bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
394bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
395bfbaa952SDave Jiang 
396bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
397bfbaa952SDave Jiang 		return -EINVAL;
398bfbaa952SDave Jiang 
399bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
400bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
401bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
402bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
403bfbaa952SDave Jiang 		return 0;
404bfbaa952SDave Jiang 	}
405bfbaa952SDave Jiang 
406bfbaa952SDave Jiang 	dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context);
407bfbaa952SDave Jiang 
408bfbaa952SDave Jiang 	switch (fw->state) {
409bfbaa952SDave Jiang 	case FW_STATE_NEW:
410bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
411bfbaa952SDave Jiang 		nd_cmd->status = 0;
412bfbaa952SDave Jiang 		dev_dbg(dev, "%s: new state\n", __func__);
413bfbaa952SDave Jiang 		break;
414bfbaa952SDave Jiang 
415bfbaa952SDave Jiang 	case FW_STATE_IN_PROGRESS:
416bfbaa952SDave Jiang 		/* sequencing error */
417bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
418bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
419bfbaa952SDave Jiang 		dev_dbg(dev, "%s: sequence error\n", __func__);
420bfbaa952SDave Jiang 		break;
421bfbaa952SDave Jiang 
422bfbaa952SDave Jiang 	case FW_STATE_VERIFY:
423bfbaa952SDave Jiang 		if (time_is_after_jiffies64(fw->end_time)) {
424bfbaa952SDave Jiang 			nd_cmd->updated_fw_rev = 0;
425bfbaa952SDave Jiang 			nd_cmd->status = 0x20007;
426bfbaa952SDave Jiang 			dev_dbg(dev, "%s: still verifying\n", __func__);
427bfbaa952SDave Jiang 			break;
428bfbaa952SDave Jiang 		}
429bfbaa952SDave Jiang 
430bfbaa952SDave Jiang 		dev_dbg(dev, "%s: transition out verify\n", __func__);
431bfbaa952SDave Jiang 		fw->state = FW_STATE_UPDATED;
432bfbaa952SDave Jiang 		/* we are going to fall through if it's "done" */
433bfbaa952SDave Jiang 	case FW_STATE_UPDATED:
434bfbaa952SDave Jiang 		nd_cmd->status = 0;
435bfbaa952SDave Jiang 		/* bogus test version */
436bfbaa952SDave Jiang 		fw->version = nd_cmd->updated_fw_rev =
437bfbaa952SDave Jiang 			INTEL_FW_FAKE_VERSION;
438bfbaa952SDave Jiang 		dev_dbg(dev, "%s: updated\n", __func__);
439bfbaa952SDave Jiang 		break;
440bfbaa952SDave Jiang 
441bfbaa952SDave Jiang 	default: /* we should never get here */
442bfbaa952SDave Jiang 		return -EINVAL;
443bfbaa952SDave Jiang 	}
444bfbaa952SDave Jiang 
445bfbaa952SDave Jiang 	return 0;
446bfbaa952SDave Jiang }
447bfbaa952SDave Jiang 
44839c686b8SVishal Verma static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
4496bc75619SDan Williams 		unsigned int buf_len)
4506bc75619SDan Williams {
4516bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4526bc75619SDan Williams 		return -EINVAL;
45339c686b8SVishal Verma 
4546bc75619SDan Williams 	nd_cmd->status = 0;
4556bc75619SDan Williams 	nd_cmd->config_size = LABEL_SIZE;
4566bc75619SDan Williams 	nd_cmd->max_xfer = SZ_4K;
45739c686b8SVishal Verma 
45839c686b8SVishal Verma 	return 0;
4596bc75619SDan Williams }
46039c686b8SVishal Verma 
46139c686b8SVishal Verma static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
46239c686b8SVishal Verma 		*nd_cmd, unsigned int buf_len, void *label)
46339c686b8SVishal Verma {
4646bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
46539c686b8SVishal Verma 	int rc;
4666bc75619SDan Williams 
4676bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4686bc75619SDan Williams 		return -EINVAL;
4696bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4706bc75619SDan Williams 		return -EINVAL;
4716bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
4726bc75619SDan Williams 		return -EINVAL;
4736bc75619SDan Williams 
4746bc75619SDan Williams 	nd_cmd->status = 0;
4756bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
47639c686b8SVishal Verma 	memcpy(nd_cmd->out_buf, label + offset, len);
4776bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - len;
47839c686b8SVishal Verma 
47939c686b8SVishal Verma 	return rc;
4806bc75619SDan Williams }
48139c686b8SVishal Verma 
48239c686b8SVishal Verma static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
48339c686b8SVishal Verma 		unsigned int buf_len, void *label)
48439c686b8SVishal Verma {
4856bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
4866bc75619SDan Williams 	u32 *status;
48739c686b8SVishal Verma 	int rc;
4886bc75619SDan Williams 
4896bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4906bc75619SDan Williams 		return -EINVAL;
4916bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4926bc75619SDan Williams 		return -EINVAL;
4936bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
4946bc75619SDan Williams 		return -EINVAL;
4956bc75619SDan Williams 
49639c686b8SVishal Verma 	status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
4976bc75619SDan Williams 	*status = 0;
4986bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
49939c686b8SVishal Verma 	memcpy(label + offset, nd_cmd->in_buf, len);
5006bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - (len + 4);
50139c686b8SVishal Verma 
50239c686b8SVishal Verma 	return rc;
5036bc75619SDan Williams }
50439c686b8SVishal Verma 
505d4f32367SDan Williams #define NFIT_TEST_CLEAR_ERR_UNIT 256
506747ffe11SDan Williams 
50739c686b8SVishal Verma static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
50839c686b8SVishal Verma 		unsigned int buf_len)
50939c686b8SVishal Verma {
5109fb1a190SDave Jiang 	int ars_recs;
5119fb1a190SDave Jiang 
51239c686b8SVishal Verma 	if (buf_len < sizeof(*nd_cmd))
51339c686b8SVishal Verma 		return -EINVAL;
51439c686b8SVishal Verma 
5159fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
5169fb1a190SDave Jiang 	ars_recs = SZ_4K / sizeof(struct nd_ars_record);
5179fb1a190SDave Jiang 
518747ffe11SDan Williams 	nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
5199fb1a190SDave Jiang 		+ ars_recs * sizeof(struct nd_ars_record);
52039c686b8SVishal Verma 	nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
521d4f32367SDan Williams 	nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
52239c686b8SVishal Verma 
52339c686b8SVishal Verma 	return 0;
52439c686b8SVishal Verma }
52539c686b8SVishal Verma 
5269fb1a190SDave Jiang static void post_ars_status(struct ars_state *ars_state,
5279fb1a190SDave Jiang 		struct badrange *badrange, u64 addr, u64 len)
52839c686b8SVishal Verma {
529f471f1a7SDan Williams 	struct nd_cmd_ars_status *ars_status;
530f471f1a7SDan Williams 	struct nd_ars_record *ars_record;
5319fb1a190SDave Jiang 	struct badrange_entry *be;
5329fb1a190SDave Jiang 	u64 end = addr + len - 1;
5339fb1a190SDave Jiang 	int i = 0;
534f471f1a7SDan Williams 
535f471f1a7SDan Williams 	ars_state->deadline = jiffies + 1*HZ;
536f471f1a7SDan Williams 	ars_status = ars_state->ars_status;
537f471f1a7SDan Williams 	ars_status->status = 0;
538f471f1a7SDan Williams 	ars_status->address = addr;
539f471f1a7SDan Williams 	ars_status->length = len;
540f471f1a7SDan Williams 	ars_status->type = ND_ARS_PERSISTENT;
5419fb1a190SDave Jiang 
5429fb1a190SDave Jiang 	spin_lock(&badrange->lock);
5439fb1a190SDave Jiang 	list_for_each_entry(be, &badrange->list, list) {
5449fb1a190SDave Jiang 		u64 be_end = be->start + be->length - 1;
5459fb1a190SDave Jiang 		u64 rstart, rend;
5469fb1a190SDave Jiang 
5479fb1a190SDave Jiang 		/* skip entries outside the range */
5489fb1a190SDave Jiang 		if (be_end < addr || be->start > end)
5499fb1a190SDave Jiang 			continue;
5509fb1a190SDave Jiang 
5519fb1a190SDave Jiang 		rstart = (be->start < addr) ? addr : be->start;
5529fb1a190SDave Jiang 		rend = (be_end < end) ? be_end : end;
5539fb1a190SDave Jiang 		ars_record = &ars_status->records[i];
554f471f1a7SDan Williams 		ars_record->handle = 0;
5559fb1a190SDave Jiang 		ars_record->err_address = rstart;
5569fb1a190SDave Jiang 		ars_record->length = rend - rstart + 1;
5579fb1a190SDave Jiang 		i++;
5589fb1a190SDave Jiang 	}
5599fb1a190SDave Jiang 	spin_unlock(&badrange->lock);
5609fb1a190SDave Jiang 	ars_status->num_records = i;
5619fb1a190SDave Jiang 	ars_status->out_length = sizeof(struct nd_cmd_ars_status)
5629fb1a190SDave Jiang 		+ i * sizeof(struct nd_ars_record);
563f471f1a7SDan Williams }
564f471f1a7SDan Williams 
5659fb1a190SDave Jiang static int nfit_test_cmd_ars_start(struct nfit_test *t,
5669fb1a190SDave Jiang 		struct ars_state *ars_state,
567f471f1a7SDan Williams 		struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
568f471f1a7SDan Williams 		int *cmd_rc)
569f471f1a7SDan Williams {
570f471f1a7SDan Williams 	if (buf_len < sizeof(*ars_start))
57139c686b8SVishal Verma 		return -EINVAL;
57239c686b8SVishal Verma 
573f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
574f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
575f471f1a7SDan Williams 		ars_start->status = NFIT_ARS_START_BUSY;
576f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
577f471f1a7SDan Williams 	} else {
578f471f1a7SDan Williams 		ars_start->status = 0;
579f471f1a7SDan Williams 		ars_start->scrub_time = 1;
5809fb1a190SDave Jiang 		post_ars_status(ars_state, &t->badrange, ars_start->address,
581f471f1a7SDan Williams 				ars_start->length);
582f471f1a7SDan Williams 		*cmd_rc = 0;
583f471f1a7SDan Williams 	}
584f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
58539c686b8SVishal Verma 
58639c686b8SVishal Verma 	return 0;
58739c686b8SVishal Verma }
58839c686b8SVishal Verma 
589f471f1a7SDan Williams static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
590f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
591f471f1a7SDan Williams 		int *cmd_rc)
59239c686b8SVishal Verma {
593f471f1a7SDan Williams 	if (buf_len < ars_state->ars_status->out_length)
59439c686b8SVishal Verma 		return -EINVAL;
59539c686b8SVishal Verma 
596f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
597f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
598f471f1a7SDan Williams 		memset(ars_status, 0, buf_len);
599f471f1a7SDan Williams 		ars_status->status = NFIT_ARS_STATUS_BUSY;
600f471f1a7SDan Williams 		ars_status->out_length = sizeof(*ars_status);
601f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
602f471f1a7SDan Williams 	} else {
603f471f1a7SDan Williams 		memcpy(ars_status, ars_state->ars_status,
604f471f1a7SDan Williams 				ars_state->ars_status->out_length);
605f471f1a7SDan Williams 		*cmd_rc = 0;
606f471f1a7SDan Williams 	}
607f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
60839c686b8SVishal Verma 	return 0;
60939c686b8SVishal Verma }
61039c686b8SVishal Verma 
6115e096ef3SVishal Verma static int nfit_test_cmd_clear_error(struct nfit_test *t,
6125e096ef3SVishal Verma 		struct nd_cmd_clear_error *clear_err,
613d4f32367SDan Williams 		unsigned int buf_len, int *cmd_rc)
614d4f32367SDan Williams {
615d4f32367SDan Williams 	const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
616d4f32367SDan Williams 	if (buf_len < sizeof(*clear_err))
617d4f32367SDan Williams 		return -EINVAL;
618d4f32367SDan Williams 
619d4f32367SDan Williams 	if ((clear_err->address & mask) || (clear_err->length & mask))
620d4f32367SDan Williams 		return -EINVAL;
621d4f32367SDan Williams 
6225e096ef3SVishal Verma 	badrange_forget(&t->badrange, clear_err->address, clear_err->length);
623d4f32367SDan Williams 	clear_err->status = 0;
624d4f32367SDan Williams 	clear_err->cleared = clear_err->length;
625d4f32367SDan Williams 	*cmd_rc = 0;
626d4f32367SDan Williams 	return 0;
627d4f32367SDan Williams }
628d4f32367SDan Williams 
62910246dc8SYasunori Goto struct region_search_spa {
63010246dc8SYasunori Goto 	u64 addr;
63110246dc8SYasunori Goto 	struct nd_region *region;
63210246dc8SYasunori Goto };
63310246dc8SYasunori Goto 
63410246dc8SYasunori Goto static int is_region_device(struct device *dev)
63510246dc8SYasunori Goto {
63610246dc8SYasunori Goto 	return !strncmp(dev->kobj.name, "region", 6);
63710246dc8SYasunori Goto }
63810246dc8SYasunori Goto 
63910246dc8SYasunori Goto static int nfit_test_search_region_spa(struct device *dev, void *data)
64010246dc8SYasunori Goto {
64110246dc8SYasunori Goto 	struct region_search_spa *ctx = data;
64210246dc8SYasunori Goto 	struct nd_region *nd_region;
64310246dc8SYasunori Goto 	resource_size_t ndr_end;
64410246dc8SYasunori Goto 
64510246dc8SYasunori Goto 	if (!is_region_device(dev))
64610246dc8SYasunori Goto 		return 0;
64710246dc8SYasunori Goto 
64810246dc8SYasunori Goto 	nd_region = to_nd_region(dev);
64910246dc8SYasunori Goto 	ndr_end = nd_region->ndr_start + nd_region->ndr_size;
65010246dc8SYasunori Goto 
65110246dc8SYasunori Goto 	if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) {
65210246dc8SYasunori Goto 		ctx->region = nd_region;
65310246dc8SYasunori Goto 		return 1;
65410246dc8SYasunori Goto 	}
65510246dc8SYasunori Goto 
65610246dc8SYasunori Goto 	return 0;
65710246dc8SYasunori Goto }
65810246dc8SYasunori Goto 
65910246dc8SYasunori Goto static int nfit_test_search_spa(struct nvdimm_bus *bus,
66010246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa)
66110246dc8SYasunori Goto {
66210246dc8SYasunori Goto 	int ret;
66310246dc8SYasunori Goto 	struct nd_region *nd_region = NULL;
66410246dc8SYasunori Goto 	struct nvdimm *nvdimm = NULL;
66510246dc8SYasunori Goto 	struct nd_mapping *nd_mapping = NULL;
66610246dc8SYasunori Goto 	struct region_search_spa ctx = {
66710246dc8SYasunori Goto 		.addr = spa->spa,
66810246dc8SYasunori Goto 		.region = NULL,
66910246dc8SYasunori Goto 	};
67010246dc8SYasunori Goto 	u64 dpa;
67110246dc8SYasunori Goto 
67210246dc8SYasunori Goto 	ret = device_for_each_child(&bus->dev, &ctx,
67310246dc8SYasunori Goto 				nfit_test_search_region_spa);
67410246dc8SYasunori Goto 
67510246dc8SYasunori Goto 	if (!ret)
67610246dc8SYasunori Goto 		return -ENODEV;
67710246dc8SYasunori Goto 
67810246dc8SYasunori Goto 	nd_region = ctx.region;
67910246dc8SYasunori Goto 
68010246dc8SYasunori Goto 	dpa = ctx.addr - nd_region->ndr_start;
68110246dc8SYasunori Goto 
68210246dc8SYasunori Goto 	/*
68310246dc8SYasunori Goto 	 * last dimm is selected for test
68410246dc8SYasunori Goto 	 */
68510246dc8SYasunori Goto 	nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1];
68610246dc8SYasunori Goto 	nvdimm = nd_mapping->nvdimm;
68710246dc8SYasunori Goto 
68810246dc8SYasunori Goto 	spa->devices[0].nfit_device_handle = handle[nvdimm->id];
68910246dc8SYasunori Goto 	spa->num_nvdimms = 1;
69010246dc8SYasunori Goto 	spa->devices[0].dpa = dpa;
69110246dc8SYasunori Goto 
69210246dc8SYasunori Goto 	return 0;
69310246dc8SYasunori Goto }
69410246dc8SYasunori Goto 
69510246dc8SYasunori Goto static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus,
69610246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa, unsigned int buf_len)
69710246dc8SYasunori Goto {
69810246dc8SYasunori Goto 	if (buf_len < spa->translate_length)
69910246dc8SYasunori Goto 		return -EINVAL;
70010246dc8SYasunori Goto 
70110246dc8SYasunori Goto 	if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms)
70210246dc8SYasunori Goto 		spa->status = 2;
70310246dc8SYasunori Goto 
70410246dc8SYasunori Goto 	return 0;
70510246dc8SYasunori Goto }
70610246dc8SYasunori Goto 
707ed07c433SDan Williams static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len,
708ed07c433SDan Williams 		struct nd_intel_smart *smart_data)
709baa51277SDan Williams {
710baa51277SDan Williams 	if (buf_len < sizeof(*smart))
711baa51277SDan Williams 		return -EINVAL;
712ed07c433SDan Williams 	memcpy(smart, smart_data, sizeof(*smart));
713baa51277SDan Williams 	return 0;
714baa51277SDan Williams }
715baa51277SDan Williams 
716cdd77d3eSDan Williams static int nfit_test_cmd_smart_threshold(
717ed07c433SDan Williams 		struct nd_intel_smart_threshold *out,
718ed07c433SDan Williams 		unsigned int buf_len,
719ed07c433SDan Williams 		struct nd_intel_smart_threshold *smart_t)
720baa51277SDan Williams {
721baa51277SDan Williams 	if (buf_len < sizeof(*smart_t))
722baa51277SDan Williams 		return -EINVAL;
723ed07c433SDan Williams 	memcpy(out, smart_t, sizeof(*smart_t));
724ed07c433SDan Williams 	return 0;
725ed07c433SDan Williams }
726ed07c433SDan Williams 
727ed07c433SDan Williams static void smart_notify(struct device *bus_dev,
728ed07c433SDan Williams 		struct device *dimm_dev, struct nd_intel_smart *smart,
729ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh)
730ed07c433SDan Williams {
731ed07c433SDan Williams 	dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n",
732ed07c433SDan Williams 			__func__, thresh->alarm_control, thresh->spares,
733ed07c433SDan Williams 			smart->spares, thresh->media_temperature,
734ed07c433SDan Williams 			smart->media_temperature, thresh->ctrl_temperature,
735ed07c433SDan Williams 			smart->ctrl_temperature);
736ed07c433SDan Williams 	if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP)
737ed07c433SDan Williams 				&& smart->spares
738ed07c433SDan Williams 				<= thresh->spares)
739ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP)
740ed07c433SDan Williams 				&& smart->media_temperature
741ed07c433SDan Williams 				>= thresh->media_temperature)
742ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP)
743ed07c433SDan Williams 				&& smart->ctrl_temperature
7444cf260fcSVishal Verma 				>= thresh->ctrl_temperature)
7454cf260fcSVishal Verma 			|| (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH)
7464cf260fcSVishal Verma 			|| (smart->shutdown_state != 0)) {
747ed07c433SDan Williams 		device_lock(bus_dev);
748ed07c433SDan Williams 		__acpi_nvdimm_notify(dimm_dev, 0x81);
749ed07c433SDan Williams 		device_unlock(bus_dev);
750ed07c433SDan Williams 	}
751ed07c433SDan Williams }
752ed07c433SDan Williams 
753ed07c433SDan Williams static int nfit_test_cmd_smart_set_threshold(
754ed07c433SDan Williams 		struct nd_intel_smart_set_threshold *in,
755ed07c433SDan Williams 		unsigned int buf_len,
756ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh,
757ed07c433SDan Williams 		struct nd_intel_smart *smart,
758ed07c433SDan Williams 		struct device *bus_dev, struct device *dimm_dev)
759ed07c433SDan Williams {
760ed07c433SDan Williams 	unsigned int size;
761ed07c433SDan Williams 
762ed07c433SDan Williams 	size = sizeof(*in) - 4;
763ed07c433SDan Williams 	if (buf_len < size)
764ed07c433SDan Williams 		return -EINVAL;
765ed07c433SDan Williams 	memcpy(thresh->data, in, size);
766ed07c433SDan Williams 	in->status = 0;
767ed07c433SDan Williams 	smart_notify(bus_dev, dimm_dev, smart, thresh);
768ed07c433SDan Williams 
769baa51277SDan Williams 	return 0;
770baa51277SDan Williams }
771baa51277SDan Williams 
7724cf260fcSVishal Verma static int nfit_test_cmd_smart_inject(
7734cf260fcSVishal Verma 		struct nd_intel_smart_inject *inj,
7744cf260fcSVishal Verma 		unsigned int buf_len,
7754cf260fcSVishal Verma 		struct nd_intel_smart_threshold *thresh,
7764cf260fcSVishal Verma 		struct nd_intel_smart *smart,
7774cf260fcSVishal Verma 		struct device *bus_dev, struct device *dimm_dev)
7784cf260fcSVishal Verma {
7794cf260fcSVishal Verma 	if (buf_len != sizeof(*inj))
7804cf260fcSVishal Verma 		return -EINVAL;
7814cf260fcSVishal Verma 
782b4d4702fSVishal Verma 	if (inj->flags & ND_INTEL_SMART_INJECT_MTEMP) {
7834cf260fcSVishal Verma 		if (inj->mtemp_enable)
7844cf260fcSVishal Verma 			smart->media_temperature = inj->media_temperature;
785b4d4702fSVishal Verma 		else
786b4d4702fSVishal Verma 			smart->media_temperature = smart_def.media_temperature;
787b4d4702fSVishal Verma 	}
788b4d4702fSVishal Verma 	if (inj->flags & ND_INTEL_SMART_INJECT_SPARE) {
7894cf260fcSVishal Verma 		if (inj->spare_enable)
7904cf260fcSVishal Verma 			smart->spares = inj->spares;
791b4d4702fSVishal Verma 		else
792b4d4702fSVishal Verma 			smart->spares = smart_def.spares;
793b4d4702fSVishal Verma 	}
794b4d4702fSVishal Verma 	if (inj->flags & ND_INTEL_SMART_INJECT_FATAL) {
7954cf260fcSVishal Verma 		if (inj->fatal_enable)
7964cf260fcSVishal Verma 			smart->health = ND_INTEL_SMART_FATAL_HEALTH;
797b4d4702fSVishal Verma 		else
798b4d4702fSVishal Verma 			smart->health = ND_INTEL_SMART_NON_CRITICAL_HEALTH;
799b4d4702fSVishal Verma 	}
800b4d4702fSVishal Verma 	if (inj->flags & ND_INTEL_SMART_INJECT_SHUTDOWN) {
8014cf260fcSVishal Verma 		if (inj->unsafe_shutdown_enable) {
8024cf260fcSVishal Verma 			smart->shutdown_state = 1;
8034cf260fcSVishal Verma 			smart->shutdown_count++;
804b4d4702fSVishal Verma 		} else
805b4d4702fSVishal Verma 			smart->shutdown_state = 0;
8064cf260fcSVishal Verma 	}
8074cf260fcSVishal Verma 	inj->status = 0;
8084cf260fcSVishal Verma 	smart_notify(bus_dev, dimm_dev, smart, thresh);
8094cf260fcSVishal Verma 
8104cf260fcSVishal Verma 	return 0;
8114cf260fcSVishal Verma }
8124cf260fcSVishal Verma 
8139fb1a190SDave Jiang static void uc_error_notify(struct work_struct *work)
8149fb1a190SDave Jiang {
8159fb1a190SDave Jiang 	struct nfit_test *t = container_of(work, typeof(*t), work);
8169fb1a190SDave Jiang 
8179fb1a190SDave Jiang 	__acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR);
8189fb1a190SDave Jiang }
8199fb1a190SDave Jiang 
8209fb1a190SDave Jiang static int nfit_test_cmd_ars_error_inject(struct nfit_test *t,
8219fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len)
8229fb1a190SDave Jiang {
8239fb1a190SDave Jiang 	int rc;
8249fb1a190SDave Jiang 
82541cb3301SVishal Verma 	if (buf_len != sizeof(*err_inj)) {
8269fb1a190SDave Jiang 		rc = -EINVAL;
8279fb1a190SDave Jiang 		goto err;
8289fb1a190SDave Jiang 	}
8299fb1a190SDave Jiang 
8309fb1a190SDave Jiang 	if (err_inj->err_inj_spa_range_length <= 0) {
8319fb1a190SDave Jiang 		rc = -EINVAL;
8329fb1a190SDave Jiang 		goto err;
8339fb1a190SDave Jiang 	}
8349fb1a190SDave Jiang 
8359fb1a190SDave Jiang 	rc =  badrange_add(&t->badrange, err_inj->err_inj_spa_range_base,
8369fb1a190SDave Jiang 			err_inj->err_inj_spa_range_length);
8379fb1a190SDave Jiang 	if (rc < 0)
8389fb1a190SDave Jiang 		goto err;
8399fb1a190SDave Jiang 
8409fb1a190SDave Jiang 	if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY))
8419fb1a190SDave Jiang 		queue_work(nfit_wq, &t->work);
8429fb1a190SDave Jiang 
8439fb1a190SDave Jiang 	err_inj->status = 0;
8449fb1a190SDave Jiang 	return 0;
8459fb1a190SDave Jiang 
8469fb1a190SDave Jiang err:
8479fb1a190SDave Jiang 	err_inj->status = NFIT_ARS_INJECT_INVALID;
8489fb1a190SDave Jiang 	return rc;
8499fb1a190SDave Jiang }
8509fb1a190SDave Jiang 
8519fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t,
8529fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len)
8539fb1a190SDave Jiang {
8549fb1a190SDave Jiang 	int rc;
8559fb1a190SDave Jiang 
85641cb3301SVishal Verma 	if (buf_len != sizeof(*err_clr)) {
8579fb1a190SDave Jiang 		rc = -EINVAL;
8589fb1a190SDave Jiang 		goto err;
8599fb1a190SDave Jiang 	}
8609fb1a190SDave Jiang 
8619fb1a190SDave Jiang 	if (err_clr->err_inj_clr_spa_range_length <= 0) {
8629fb1a190SDave Jiang 		rc = -EINVAL;
8639fb1a190SDave Jiang 		goto err;
8649fb1a190SDave Jiang 	}
8659fb1a190SDave Jiang 
8669fb1a190SDave Jiang 	badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base,
8679fb1a190SDave Jiang 			err_clr->err_inj_clr_spa_range_length);
8689fb1a190SDave Jiang 
8699fb1a190SDave Jiang 	err_clr->status = 0;
8709fb1a190SDave Jiang 	return 0;
8719fb1a190SDave Jiang 
8729fb1a190SDave Jiang err:
8739fb1a190SDave Jiang 	err_clr->status = NFIT_ARS_INJECT_INVALID;
8749fb1a190SDave Jiang 	return rc;
8759fb1a190SDave Jiang }
8769fb1a190SDave Jiang 
8779fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_status(struct nfit_test *t,
8789fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_stat *err_stat,
8799fb1a190SDave Jiang 		unsigned int buf_len)
8809fb1a190SDave Jiang {
8819fb1a190SDave Jiang 	struct badrange_entry *be;
8829fb1a190SDave Jiang 	int max = SZ_4K / sizeof(struct nd_error_stat_query_record);
8839fb1a190SDave Jiang 	int i = 0;
8849fb1a190SDave Jiang 
8859fb1a190SDave Jiang 	err_stat->status = 0;
8869fb1a190SDave Jiang 	spin_lock(&t->badrange.lock);
8879fb1a190SDave Jiang 	list_for_each_entry(be, &t->badrange.list, list) {
8889fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_base = be->start;
8899fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_length = be->length;
8909fb1a190SDave Jiang 		i++;
8919fb1a190SDave Jiang 		if (i > max)
8929fb1a190SDave Jiang 			break;
8939fb1a190SDave Jiang 	}
8949fb1a190SDave Jiang 	spin_unlock(&t->badrange.lock);
8959fb1a190SDave Jiang 	err_stat->inj_err_rec_count = i;
8969fb1a190SDave Jiang 
8979fb1a190SDave Jiang 	return 0;
8989fb1a190SDave Jiang }
8999fb1a190SDave Jiang 
900674d8bdeSDave Jiang static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t,
901674d8bdeSDave Jiang 		struct nd_intel_lss *nd_cmd, unsigned int buf_len)
902674d8bdeSDave Jiang {
903674d8bdeSDave Jiang 	struct device *dev = &t->pdev.dev;
904674d8bdeSDave Jiang 
905674d8bdeSDave Jiang 	if (buf_len < sizeof(*nd_cmd))
906674d8bdeSDave Jiang 		return -EINVAL;
907674d8bdeSDave Jiang 
908674d8bdeSDave Jiang 	switch (nd_cmd->enable) {
909674d8bdeSDave Jiang 	case 0:
910674d8bdeSDave Jiang 		nd_cmd->status = 0;
911674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n",
912674d8bdeSDave Jiang 				__func__);
913674d8bdeSDave Jiang 		break;
914674d8bdeSDave Jiang 	case 1:
915674d8bdeSDave Jiang 		nd_cmd->status = 0;
916674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n",
917674d8bdeSDave Jiang 				__func__);
918674d8bdeSDave Jiang 		break;
919674d8bdeSDave Jiang 	default:
920674d8bdeSDave Jiang 		dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable);
921674d8bdeSDave Jiang 		nd_cmd->status = 0x3;
922674d8bdeSDave Jiang 		break;
923674d8bdeSDave Jiang 	}
924674d8bdeSDave Jiang 
925674d8bdeSDave Jiang 
926674d8bdeSDave Jiang 	return 0;
927674d8bdeSDave Jiang }
928674d8bdeSDave Jiang 
92939611e83SDan Williams static int override_return_code(int dimm, unsigned int func, int rc)
93039611e83SDan Williams {
93139611e83SDan Williams 	if ((1 << func) & dimm_fail_cmd_flags[dimm]) {
93239611e83SDan Williams 		if (dimm_fail_cmd_code[dimm])
93339611e83SDan Williams 			return dimm_fail_cmd_code[dimm];
93439611e83SDan Williams 		return -EIO;
93539611e83SDan Williams 	}
93639611e83SDan Williams 	return rc;
93739611e83SDan Williams }
93839611e83SDan Williams 
939bfbaa952SDave Jiang static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func)
940bfbaa952SDave Jiang {
941bfbaa952SDave Jiang 	int i;
942bfbaa952SDave Jiang 
943bfbaa952SDave Jiang 	/* lookup per-dimm data */
944bfbaa952SDave Jiang 	for (i = 0; i < ARRAY_SIZE(handle); i++)
945bfbaa952SDave Jiang 		if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i])
946bfbaa952SDave Jiang 			break;
947bfbaa952SDave Jiang 	if (i >= ARRAY_SIZE(handle))
948bfbaa952SDave Jiang 		return -ENXIO;
949bfbaa952SDave Jiang 	return i;
950bfbaa952SDave Jiang }
951bfbaa952SDave Jiang 
95239c686b8SVishal Verma static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
95339c686b8SVishal Verma 		struct nvdimm *nvdimm, unsigned int cmd, void *buf,
954aef25338SDan Williams 		unsigned int buf_len, int *cmd_rc)
95539c686b8SVishal Verma {
95639c686b8SVishal Verma 	struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
95739c686b8SVishal Verma 	struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
9586634fb06SDan Williams 	unsigned int func = cmd;
959f471f1a7SDan Williams 	int i, rc = 0, __cmd_rc;
960f471f1a7SDan Williams 
961f471f1a7SDan Williams 	if (!cmd_rc)
962f471f1a7SDan Williams 		cmd_rc = &__cmd_rc;
963f471f1a7SDan Williams 	*cmd_rc = 0;
96439c686b8SVishal Verma 
96539c686b8SVishal Verma 	if (nvdimm) {
96639c686b8SVishal Verma 		struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
967e3654ecaSDan Williams 		unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
96839c686b8SVishal Verma 
9696634fb06SDan Williams 		if (!nfit_mem)
9706634fb06SDan Williams 			return -ENOTTY;
9716634fb06SDan Williams 
9726634fb06SDan Williams 		if (cmd == ND_CMD_CALL) {
9736634fb06SDan Williams 			struct nd_cmd_pkg *call_pkg = buf;
9746634fb06SDan Williams 
9756634fb06SDan Williams 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
9766634fb06SDan Williams 			buf = (void *) call_pkg->nd_payload;
9776634fb06SDan Williams 			func = call_pkg->nd_command;
9786634fb06SDan Williams 			if (call_pkg->nd_family != nfit_mem->family)
9796634fb06SDan Williams 				return -ENOTTY;
980bfbaa952SDave Jiang 
981bfbaa952SDave Jiang 			i = get_dimm(nfit_mem, func);
982bfbaa952SDave Jiang 			if (i < 0)
983bfbaa952SDave Jiang 				return i;
984bfbaa952SDave Jiang 
985bfbaa952SDave Jiang 			switch (func) {
986674d8bdeSDave Jiang 			case ND_INTEL_ENABLE_LSS_STATUS:
98739611e83SDan Williams 				rc = nd_intel_test_cmd_set_lss_status(t,
988674d8bdeSDave Jiang 						buf, buf_len);
98939611e83SDan Williams 				break;
990bfbaa952SDave Jiang 			case ND_INTEL_FW_GET_INFO:
99139611e83SDan Williams 				rc = nd_intel_test_get_fw_info(t, buf,
992bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
99339611e83SDan Williams 				break;
994bfbaa952SDave Jiang 			case ND_INTEL_FW_START_UPDATE:
99539611e83SDan Williams 				rc = nd_intel_test_start_update(t, buf,
996bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
99739611e83SDan Williams 				break;
998bfbaa952SDave Jiang 			case ND_INTEL_FW_SEND_DATA:
99939611e83SDan Williams 				rc = nd_intel_test_send_data(t, buf,
1000bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
100139611e83SDan Williams 				break;
1002bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_UPDATE:
100339611e83SDan Williams 				rc = nd_intel_test_finish_fw(t, buf,
1004bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
100539611e83SDan Williams 				break;
1006bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_QUERY:
100739611e83SDan Williams 				rc = nd_intel_test_finish_query(t, buf,
1008bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
100939611e83SDan Williams 				break;
1010bfbaa952SDave Jiang 			case ND_INTEL_SMART:
101139611e83SDan Williams 				rc = nfit_test_cmd_smart(buf, buf_len,
1012bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx]);
101339611e83SDan Williams 				break;
1014bfbaa952SDave Jiang 			case ND_INTEL_SMART_THRESHOLD:
101539611e83SDan Williams 				rc = nfit_test_cmd_smart_threshold(buf,
1016bfbaa952SDave Jiang 						buf_len,
1017bfbaa952SDave Jiang 						&t->smart_threshold[i -
1018bfbaa952SDave Jiang 							t->dcr_idx]);
101939611e83SDan Williams 				break;
1020bfbaa952SDave Jiang 			case ND_INTEL_SMART_SET_THRESHOLD:
102139611e83SDan Williams 				rc = nfit_test_cmd_smart_set_threshold(buf,
1022bfbaa952SDave Jiang 						buf_len,
1023bfbaa952SDave Jiang 						&t->smart_threshold[i -
1024bfbaa952SDave Jiang 							t->dcr_idx],
1025bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx],
1026bfbaa952SDave Jiang 						&t->pdev.dev, t->dimm_dev[i]);
102739611e83SDan Williams 				break;
10284cf260fcSVishal Verma 			case ND_INTEL_SMART_INJECT:
102939611e83SDan Williams 				rc = nfit_test_cmd_smart_inject(buf,
10304cf260fcSVishal Verma 						buf_len,
10314cf260fcSVishal Verma 						&t->smart_threshold[i -
10324cf260fcSVishal Verma 							t->dcr_idx],
10334cf260fcSVishal Verma 						&t->smart[i - t->dcr_idx],
10344cf260fcSVishal Verma 						&t->pdev.dev, t->dimm_dev[i]);
103539611e83SDan Williams 				break;
1036bfbaa952SDave Jiang 			default:
1037bfbaa952SDave Jiang 				return -ENOTTY;
1038bfbaa952SDave Jiang 			}
103939611e83SDan Williams 			return override_return_code(i, func, rc);
10406634fb06SDan Williams 		}
10416634fb06SDan Williams 
10426634fb06SDan Williams 		if (!test_bit(cmd, &cmd_mask)
10436634fb06SDan Williams 				|| !test_bit(func, &nfit_mem->dsm_mask))
104439c686b8SVishal Verma 			return -ENOTTY;
104539c686b8SVishal Verma 
1046bfbaa952SDave Jiang 		i = get_dimm(nfit_mem, func);
1047bfbaa952SDave Jiang 		if (i < 0)
1048bfbaa952SDave Jiang 			return i;
104973606afdSDan Williams 
10506634fb06SDan Williams 		switch (func) {
105139c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_SIZE:
105239c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_size(buf, buf_len);
105339c686b8SVishal Verma 			break;
105439c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_DATA:
105539c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_data(buf, buf_len,
1056dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
105739c686b8SVishal Verma 			break;
105839c686b8SVishal Verma 		case ND_CMD_SET_CONFIG_DATA:
105939c686b8SVishal Verma 			rc = nfit_test_cmd_set_config_data(buf, buf_len,
1060dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
106139c686b8SVishal Verma 			break;
10626bc75619SDan Williams 		default:
10636bc75619SDan Williams 			return -ENOTTY;
10646bc75619SDan Williams 		}
106539611e83SDan Williams 		return override_return_code(i, func, rc);
106639c686b8SVishal Verma 	} else {
1067f471f1a7SDan Williams 		struct ars_state *ars_state = &t->ars_state;
106810246dc8SYasunori Goto 		struct nd_cmd_pkg *call_pkg = buf;
106910246dc8SYasunori Goto 
107010246dc8SYasunori Goto 		if (!nd_desc)
107110246dc8SYasunori Goto 			return -ENOTTY;
107210246dc8SYasunori Goto 
107310246dc8SYasunori Goto 		if (cmd == ND_CMD_CALL) {
107410246dc8SYasunori Goto 			func = call_pkg->nd_command;
107510246dc8SYasunori Goto 
107610246dc8SYasunori Goto 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
107710246dc8SYasunori Goto 			buf = (void *) call_pkg->nd_payload;
107810246dc8SYasunori Goto 
107910246dc8SYasunori Goto 			switch (func) {
108010246dc8SYasunori Goto 			case NFIT_CMD_TRANSLATE_SPA:
108110246dc8SYasunori Goto 				rc = nfit_test_cmd_translate_spa(
108210246dc8SYasunori Goto 					acpi_desc->nvdimm_bus, buf, buf_len);
108310246dc8SYasunori Goto 				return rc;
10849fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_SET:
10859fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_error_inject(t, buf,
10869fb1a190SDave Jiang 					buf_len);
10879fb1a190SDave Jiang 				return rc;
10889fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_CLEAR:
10899fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_clear(t, buf,
10909fb1a190SDave Jiang 					buf_len);
10919fb1a190SDave Jiang 				return rc;
10929fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_GET:
10939fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_status(t, buf,
10949fb1a190SDave Jiang 					buf_len);
10959fb1a190SDave Jiang 				return rc;
109610246dc8SYasunori Goto 			default:
109710246dc8SYasunori Goto 				return -ENOTTY;
109810246dc8SYasunori Goto 			}
109910246dc8SYasunori Goto 		}
1100f471f1a7SDan Williams 
1101e3654ecaSDan Williams 		if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
110239c686b8SVishal Verma 			return -ENOTTY;
110339c686b8SVishal Verma 
11046634fb06SDan Williams 		switch (func) {
110539c686b8SVishal Verma 		case ND_CMD_ARS_CAP:
110639c686b8SVishal Verma 			rc = nfit_test_cmd_ars_cap(buf, buf_len);
110739c686b8SVishal Verma 			break;
110839c686b8SVishal Verma 		case ND_CMD_ARS_START:
11099fb1a190SDave Jiang 			rc = nfit_test_cmd_ars_start(t, ars_state, buf,
11109fb1a190SDave Jiang 					buf_len, cmd_rc);
111139c686b8SVishal Verma 			break;
111239c686b8SVishal Verma 		case ND_CMD_ARS_STATUS:
1113f471f1a7SDan Williams 			rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
1114f471f1a7SDan Williams 					cmd_rc);
111539c686b8SVishal Verma 			break;
1116d4f32367SDan Williams 		case ND_CMD_CLEAR_ERROR:
11175e096ef3SVishal Verma 			rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc);
1118d4f32367SDan Williams 			break;
111939c686b8SVishal Verma 		default:
112039c686b8SVishal Verma 			return -ENOTTY;
112139c686b8SVishal Verma 		}
112239c686b8SVishal Verma 	}
11236bc75619SDan Williams 
11246bc75619SDan Williams 	return rc;
11256bc75619SDan Williams }
11266bc75619SDan Williams 
11276bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock);
11286bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS];
11296bc75619SDan Williams 
11306bc75619SDan Williams static void release_nfit_res(void *data)
11316bc75619SDan Williams {
11326bc75619SDan Williams 	struct nfit_test_resource *nfit_res = data;
11336bc75619SDan Williams 
11346bc75619SDan Williams 	spin_lock(&nfit_test_lock);
11356bc75619SDan Williams 	list_del(&nfit_res->list);
11366bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
11376bc75619SDan Williams 
1138*e3f5df76SDan Williams 	if (resource_size(&nfit_res->res) >= DIMM_SIZE)
1139*e3f5df76SDan Williams 		gen_pool_free(nfit_pool, nfit_res->res.start,
1140*e3f5df76SDan Williams 				resource_size(&nfit_res->res));
11416bc75619SDan Williams 	vfree(nfit_res->buf);
11426bc75619SDan Williams 	kfree(nfit_res);
11436bc75619SDan Williams }
11446bc75619SDan Williams 
11456bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
11466bc75619SDan Williams 		void *buf)
11476bc75619SDan Williams {
11486bc75619SDan Williams 	struct device *dev = &t->pdev.dev;
11496bc75619SDan Williams 	struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
11506bc75619SDan Williams 			GFP_KERNEL);
11516bc75619SDan Williams 	int rc;
11526bc75619SDan Williams 
1153*e3f5df76SDan Williams 	if (!buf || !nfit_res || !*dma)
11546bc75619SDan Williams 		goto err;
11556bc75619SDan Williams 	rc = devm_add_action(dev, release_nfit_res, nfit_res);
11566bc75619SDan Williams 	if (rc)
11576bc75619SDan Williams 		goto err;
11586bc75619SDan Williams 	INIT_LIST_HEAD(&nfit_res->list);
11596bc75619SDan Williams 	memset(buf, 0, size);
11606bc75619SDan Williams 	nfit_res->dev = dev;
11616bc75619SDan Williams 	nfit_res->buf = buf;
1162bd4cd745SDan Williams 	nfit_res->res.start = *dma;
1163bd4cd745SDan Williams 	nfit_res->res.end = *dma + size - 1;
1164bd4cd745SDan Williams 	nfit_res->res.name = "NFIT";
1165bd4cd745SDan Williams 	spin_lock_init(&nfit_res->lock);
1166bd4cd745SDan Williams 	INIT_LIST_HEAD(&nfit_res->requests);
11676bc75619SDan Williams 	spin_lock(&nfit_test_lock);
11686bc75619SDan Williams 	list_add(&nfit_res->list, &t->resources);
11696bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
11706bc75619SDan Williams 
11716bc75619SDan Williams 	return nfit_res->buf;
11726bc75619SDan Williams  err:
1173*e3f5df76SDan Williams 	if (*dma && size >= DIMM_SIZE)
1174*e3f5df76SDan Williams 		gen_pool_free(nfit_pool, *dma, size);
1175ee8520feSDan Williams 	if (buf)
11766bc75619SDan Williams 		vfree(buf);
11776bc75619SDan Williams 	kfree(nfit_res);
11786bc75619SDan Williams 	return NULL;
11796bc75619SDan Williams }
11806bc75619SDan Williams 
11816bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
11826bc75619SDan Williams {
1183*e3f5df76SDan Williams 	struct genpool_data_align data = {
1184*e3f5df76SDan Williams 		.align = SZ_128M,
1185*e3f5df76SDan Williams 	};
11866bc75619SDan Williams 	void *buf = vmalloc(size);
11876bc75619SDan Williams 
1188*e3f5df76SDan Williams 	if (size >= DIMM_SIZE)
1189*e3f5df76SDan Williams 		*dma = gen_pool_alloc_algo(nfit_pool, size,
1190*e3f5df76SDan Williams 				gen_pool_first_fit_align, &data);
1191*e3f5df76SDan Williams 	else
11926bc75619SDan Williams 		*dma = (unsigned long) buf;
11936bc75619SDan Williams 	return __test_alloc(t, size, dma, buf);
11946bc75619SDan Williams }
11956bc75619SDan Williams 
11966bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
11976bc75619SDan Williams {
11986bc75619SDan Williams 	int i;
11996bc75619SDan Williams 
12006bc75619SDan Williams 	for (i = 0; i < ARRAY_SIZE(instances); i++) {
12016bc75619SDan Williams 		struct nfit_test_resource *n, *nfit_res = NULL;
12026bc75619SDan Williams 		struct nfit_test *t = instances[i];
12036bc75619SDan Williams 
12046bc75619SDan Williams 		if (!t)
12056bc75619SDan Williams 			continue;
12066bc75619SDan Williams 		spin_lock(&nfit_test_lock);
12076bc75619SDan Williams 		list_for_each_entry(n, &t->resources, list) {
1208bd4cd745SDan Williams 			if (addr >= n->res.start && (addr < n->res.start
1209bd4cd745SDan Williams 						+ resource_size(&n->res))) {
12106bc75619SDan Williams 				nfit_res = n;
12116bc75619SDan Williams 				break;
12126bc75619SDan Williams 			} else if (addr >= (unsigned long) n->buf
12136bc75619SDan Williams 					&& (addr < (unsigned long) n->buf
1214bd4cd745SDan Williams 						+ resource_size(&n->res))) {
12156bc75619SDan Williams 				nfit_res = n;
12166bc75619SDan Williams 				break;
12176bc75619SDan Williams 			}
12186bc75619SDan Williams 		}
12196bc75619SDan Williams 		spin_unlock(&nfit_test_lock);
12206bc75619SDan Williams 		if (nfit_res)
12216bc75619SDan Williams 			return nfit_res;
12226bc75619SDan Williams 	}
12236bc75619SDan Williams 
12246bc75619SDan Williams 	return NULL;
12256bc75619SDan Williams }
12266bc75619SDan Williams 
1227f471f1a7SDan Williams static int ars_state_init(struct device *dev, struct ars_state *ars_state)
1228f471f1a7SDan Williams {
12299fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
1230f471f1a7SDan Williams 	ars_state->ars_status = devm_kzalloc(dev,
12319fb1a190SDave Jiang 			sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL);
1232f471f1a7SDan Williams 	if (!ars_state->ars_status)
1233f471f1a7SDan Williams 		return -ENOMEM;
1234f471f1a7SDan Williams 	spin_lock_init(&ars_state->lock);
1235f471f1a7SDan Williams 	return 0;
1236f471f1a7SDan Williams }
1237f471f1a7SDan Williams 
1238231bf117SDan Williams static void put_dimms(void *data)
1239231bf117SDan Williams {
1240718fda67SDan Williams 	struct nfit_test *t = data;
1241231bf117SDan Williams 	int i;
1242231bf117SDan Williams 
1243718fda67SDan Williams 	for (i = 0; i < t->num_dcr; i++)
1244718fda67SDan Williams 		if (t->dimm_dev[i])
1245718fda67SDan Williams 			device_unregister(t->dimm_dev[i]);
1246231bf117SDan Williams }
1247231bf117SDan Williams 
1248231bf117SDan Williams static struct class *nfit_test_dimm;
1249231bf117SDan Williams 
125073606afdSDan Williams static int dimm_name_to_id(struct device *dev)
125173606afdSDan Williams {
125273606afdSDan Williams 	int dimm;
125373606afdSDan Williams 
1254718fda67SDan Williams 	if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1)
125573606afdSDan Williams 		return -ENXIO;
125673606afdSDan Williams 	return dimm;
125773606afdSDan Williams }
125873606afdSDan Williams 
125973606afdSDan Williams static ssize_t handle_show(struct device *dev, struct device_attribute *attr,
126073606afdSDan Williams 		char *buf)
126173606afdSDan Williams {
126273606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
126373606afdSDan Williams 
126473606afdSDan Williams 	if (dimm < 0)
126573606afdSDan Williams 		return dimm;
126673606afdSDan Williams 
126719357a68SDan Williams 	return sprintf(buf, "%#x\n", handle[dimm]);
126873606afdSDan Williams }
126973606afdSDan Williams DEVICE_ATTR_RO(handle);
127073606afdSDan Williams 
127173606afdSDan Williams static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr,
127273606afdSDan Williams 		char *buf)
127373606afdSDan Williams {
127473606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
127573606afdSDan Williams 
127673606afdSDan Williams 	if (dimm < 0)
127773606afdSDan Williams 		return dimm;
127873606afdSDan Williams 
127973606afdSDan Williams 	return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]);
128073606afdSDan Williams }
128173606afdSDan Williams 
128273606afdSDan Williams static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr,
128373606afdSDan Williams 		const char *buf, size_t size)
128473606afdSDan Williams {
128573606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
128673606afdSDan Williams 	unsigned long val;
128773606afdSDan Williams 	ssize_t rc;
128873606afdSDan Williams 
128973606afdSDan Williams 	if (dimm < 0)
129073606afdSDan Williams 		return dimm;
129173606afdSDan Williams 
129273606afdSDan Williams 	rc = kstrtol(buf, 0, &val);
129373606afdSDan Williams 	if (rc)
129473606afdSDan Williams 		return rc;
129573606afdSDan Williams 
129673606afdSDan Williams 	dimm_fail_cmd_flags[dimm] = val;
129773606afdSDan Williams 	return size;
129873606afdSDan Williams }
129973606afdSDan Williams static DEVICE_ATTR_RW(fail_cmd);
130073606afdSDan Williams 
130155c72ab6SDan Williams static ssize_t fail_cmd_code_show(struct device *dev, struct device_attribute *attr,
130255c72ab6SDan Williams 		char *buf)
130355c72ab6SDan Williams {
130455c72ab6SDan Williams 	int dimm = dimm_name_to_id(dev);
130555c72ab6SDan Williams 
130655c72ab6SDan Williams 	if (dimm < 0)
130755c72ab6SDan Williams 		return dimm;
130855c72ab6SDan Williams 
130955c72ab6SDan Williams 	return sprintf(buf, "%d\n", dimm_fail_cmd_code[dimm]);
131055c72ab6SDan Williams }
131155c72ab6SDan Williams 
131255c72ab6SDan Williams static ssize_t fail_cmd_code_store(struct device *dev, struct device_attribute *attr,
131355c72ab6SDan Williams 		const char *buf, size_t size)
131455c72ab6SDan Williams {
131555c72ab6SDan Williams 	int dimm = dimm_name_to_id(dev);
131655c72ab6SDan Williams 	unsigned long val;
131755c72ab6SDan Williams 	ssize_t rc;
131855c72ab6SDan Williams 
131955c72ab6SDan Williams 	if (dimm < 0)
132055c72ab6SDan Williams 		return dimm;
132155c72ab6SDan Williams 
132255c72ab6SDan Williams 	rc = kstrtol(buf, 0, &val);
132355c72ab6SDan Williams 	if (rc)
132455c72ab6SDan Williams 		return rc;
132555c72ab6SDan Williams 
132655c72ab6SDan Williams 	dimm_fail_cmd_code[dimm] = val;
132755c72ab6SDan Williams 	return size;
132855c72ab6SDan Williams }
132955c72ab6SDan Williams static DEVICE_ATTR_RW(fail_cmd_code);
133055c72ab6SDan Williams 
133173606afdSDan Williams static struct attribute *nfit_test_dimm_attributes[] = {
133273606afdSDan Williams 	&dev_attr_fail_cmd.attr,
133355c72ab6SDan Williams 	&dev_attr_fail_cmd_code.attr,
133473606afdSDan Williams 	&dev_attr_handle.attr,
133573606afdSDan Williams 	NULL,
133673606afdSDan Williams };
133773606afdSDan Williams 
133873606afdSDan Williams static struct attribute_group nfit_test_dimm_attribute_group = {
133973606afdSDan Williams 	.attrs = nfit_test_dimm_attributes,
134073606afdSDan Williams };
134173606afdSDan Williams 
134273606afdSDan Williams static const struct attribute_group *nfit_test_dimm_attribute_groups[] = {
134373606afdSDan Williams 	&nfit_test_dimm_attribute_group,
134473606afdSDan Williams 	NULL,
134573606afdSDan Williams };
134673606afdSDan Williams 
1347718fda67SDan Williams static int nfit_test_dimm_init(struct nfit_test *t)
1348718fda67SDan Williams {
1349718fda67SDan Williams 	int i;
1350718fda67SDan Williams 
1351718fda67SDan Williams 	if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t))
1352718fda67SDan Williams 		return -ENOMEM;
1353718fda67SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1354718fda67SDan Williams 		t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm,
1355718fda67SDan Williams 				&t->pdev.dev, 0, NULL,
1356718fda67SDan Williams 				nfit_test_dimm_attribute_groups,
1357718fda67SDan Williams 				"test_dimm%d", i + t->dcr_idx);
1358718fda67SDan Williams 		if (!t->dimm_dev[i])
1359718fda67SDan Williams 			return -ENOMEM;
1360718fda67SDan Williams 	}
1361718fda67SDan Williams 	return 0;
1362718fda67SDan Williams }
1363718fda67SDan Williams 
1364ed07c433SDan Williams static void smart_init(struct nfit_test *t)
1365ed07c433SDan Williams {
1366ed07c433SDan Williams 	int i;
1367ed07c433SDan Williams 	const struct nd_intel_smart_threshold smart_t_data = {
1368ed07c433SDan Williams 		.alarm_control = ND_INTEL_SMART_SPARE_TRIP
1369ed07c433SDan Williams 			| ND_INTEL_SMART_TEMP_TRIP,
1370ed07c433SDan Williams 		.media_temperature = 40 * 16,
1371ed07c433SDan Williams 		.ctrl_temperature = 30 * 16,
1372ed07c433SDan Williams 		.spares = 5,
1373ed07c433SDan Williams 	};
1374ed07c433SDan Williams 
1375ed07c433SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1376b4d4702fSVishal Verma 		memcpy(&t->smart[i], &smart_def, sizeof(smart_def));
1377ed07c433SDan Williams 		memcpy(&t->smart_threshold[i], &smart_t_data,
1378ed07c433SDan Williams 				sizeof(smart_t_data));
1379ed07c433SDan Williams 	}
1380ed07c433SDan Williams }
1381ed07c433SDan Williams 
13826bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t)
13836bc75619SDan Williams {
13846b577c9dSLinda Knippers 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
13856bc75619SDan Williams 			+ sizeof(struct acpi_nfit_memory_map) * NUM_MEM
13866bc75619SDan Williams 			+ sizeof(struct acpi_nfit_control_region) * NUM_DCR
13873b87356fSDan Williams 			+ offsetof(struct acpi_nfit_control_region,
13883b87356fSDan Williams 					window_size) * NUM_DCR
13899d27a87eSDan Williams 			+ sizeof(struct acpi_nfit_data_region) * NUM_BDW
139085d3fa02SDan Williams 			+ (sizeof(struct acpi_nfit_flush_address)
1391f81e1d35SDave Jiang 					+ sizeof(u64) * NUM_HINTS) * NUM_DCR
1392f81e1d35SDave Jiang 			+ sizeof(struct acpi_nfit_capabilities);
13936bc75619SDan Williams 	int i;
13946bc75619SDan Williams 
13956bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
13966bc75619SDan Williams 	if (!t->nfit_buf)
13976bc75619SDan Williams 		return -ENOMEM;
13986bc75619SDan Williams 	t->nfit_size = nfit_size;
13996bc75619SDan Williams 
1400ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
14016bc75619SDan Williams 	if (!t->spa_set[0])
14026bc75619SDan Williams 		return -ENOMEM;
14036bc75619SDan Williams 
1404ee8520feSDan Williams 	t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
14056bc75619SDan Williams 	if (!t->spa_set[1])
14066bc75619SDan Williams 		return -ENOMEM;
14076bc75619SDan Williams 
1408ee8520feSDan Williams 	t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
140920985164SVishal Verma 	if (!t->spa_set[2])
141020985164SVishal Verma 		return -ENOMEM;
141120985164SVishal Verma 
1412dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
14136bc75619SDan Williams 		t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
14146bc75619SDan Williams 		if (!t->dimm[i])
14156bc75619SDan Williams 			return -ENOMEM;
14166bc75619SDan Williams 
14176bc75619SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
14186bc75619SDan Williams 		if (!t->label[i])
14196bc75619SDan Williams 			return -ENOMEM;
14206bc75619SDan Williams 		sprintf(t->label[i], "label%d", i);
14219d27a87eSDan Williams 
14229d15ce9cSDan Williams 		t->flush[i] = test_alloc(t, max(PAGE_SIZE,
14239d15ce9cSDan Williams 					sizeof(u64) * NUM_HINTS),
142485d3fa02SDan Williams 				&t->flush_dma[i]);
14259d27a87eSDan Williams 		if (!t->flush[i])
14269d27a87eSDan Williams 			return -ENOMEM;
14276bc75619SDan Williams 	}
14286bc75619SDan Williams 
1429dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
14306bc75619SDan Williams 		t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
14316bc75619SDan Williams 		if (!t->dcr[i])
14326bc75619SDan Williams 			return -ENOMEM;
14336bc75619SDan Williams 	}
14346bc75619SDan Williams 
1435c14a868aSDan Williams 	t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma);
1436c14a868aSDan Williams 	if (!t->_fit)
1437c14a868aSDan Williams 		return -ENOMEM;
1438c14a868aSDan Williams 
1439718fda67SDan Williams 	if (nfit_test_dimm_init(t))
1440231bf117SDan Williams 		return -ENOMEM;
1441ed07c433SDan Williams 	smart_init(t);
1442f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
14436bc75619SDan Williams }
14446bc75619SDan Williams 
14456bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t)
14466bc75619SDan Williams {
14477bfe97c7SDan Williams 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
1448ac40b675SDan Williams 		+ sizeof(struct acpi_nfit_memory_map) * 2
1449ac40b675SDan Williams 		+ offsetof(struct acpi_nfit_control_region, window_size) * 2;
1450dafb1048SDan Williams 	int i;
14516bc75619SDan Williams 
14526bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
14536bc75619SDan Williams 	if (!t->nfit_buf)
14546bc75619SDan Williams 		return -ENOMEM;
14556bc75619SDan Williams 	t->nfit_size = nfit_size;
14566bc75619SDan Williams 
1457ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
14586bc75619SDan Williams 	if (!t->spa_set[0])
14596bc75619SDan Williams 		return -ENOMEM;
14606bc75619SDan Williams 
1461dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1462dafb1048SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
1463dafb1048SDan Williams 		if (!t->label[i])
1464dafb1048SDan Williams 			return -ENOMEM;
1465dafb1048SDan Williams 		sprintf(t->label[i], "label%d", i);
1466dafb1048SDan Williams 	}
1467dafb1048SDan Williams 
14687bfe97c7SDan Williams 	t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
14697bfe97c7SDan Williams 	if (!t->spa_set[1])
14707bfe97c7SDan Williams 		return -ENOMEM;
14717bfe97c7SDan Williams 
1472718fda67SDan Williams 	if (nfit_test_dimm_init(t))
1473718fda67SDan Williams 		return -ENOMEM;
1474ed07c433SDan Williams 	smart_init(t);
1475f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
14766bc75619SDan Williams }
14776bc75619SDan Williams 
14785dc68e55SDan Williams static void dcr_common_init(struct acpi_nfit_control_region *dcr)
14795dc68e55SDan Williams {
14805dc68e55SDan Williams 	dcr->vendor_id = 0xabcd;
14815dc68e55SDan Williams 	dcr->device_id = 0;
14825dc68e55SDan Williams 	dcr->revision_id = 1;
14835dc68e55SDan Williams 	dcr->valid_fields = 1;
14845dc68e55SDan Williams 	dcr->manufacturing_location = 0xa;
14855dc68e55SDan Williams 	dcr->manufacturing_date = cpu_to_be16(2016);
14865dc68e55SDan Williams }
14875dc68e55SDan Williams 
14886bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t)
14896bc75619SDan Williams {
149085d3fa02SDan Williams 	const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
149185d3fa02SDan Williams 		+ (sizeof(u64) * NUM_HINTS);
14926bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
14936bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
14946bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
14956bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
14966bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
14976bc75619SDan Williams 	struct acpi_nfit_data_region *bdw;
14989d27a87eSDan Williams 	struct acpi_nfit_flush_address *flush;
1499f81e1d35SDave Jiang 	struct acpi_nfit_capabilities *pcap;
1500d7d8464dSRoss Zwisler 	unsigned int offset = 0, i;
15016bc75619SDan Williams 
15026bc75619SDan Williams 	/*
15036bc75619SDan Williams 	 * spa0 (interleave first half of dimm0 and dimm1, note storage
15046bc75619SDan Williams 	 * does not actually alias the related block-data-window
15056bc75619SDan Williams 	 * regions)
15066bc75619SDan Williams 	 */
15076b577c9dSLinda Knippers 	spa = nfit_buf;
15086bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15096bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15106bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
15116bc75619SDan Williams 	spa->range_index = 0+1;
15126bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
15136bc75619SDan Williams 	spa->length = SPA0_SIZE;
1514d7d8464dSRoss Zwisler 	offset += spa->header.length;
15156bc75619SDan Williams 
15166bc75619SDan Williams 	/*
15176bc75619SDan Williams 	 * spa1 (interleave last half of the 4 DIMMS, note storage
15186bc75619SDan Williams 	 * does not actually alias the related block-data-window
15196bc75619SDan Williams 	 * regions)
15206bc75619SDan Williams 	 */
1521d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15226bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15236bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15246bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
15256bc75619SDan Williams 	spa->range_index = 1+1;
15266bc75619SDan Williams 	spa->address = t->spa_set_dma[1];
15276bc75619SDan Williams 	spa->length = SPA1_SIZE;
1528d7d8464dSRoss Zwisler 	offset += spa->header.length;
15296bc75619SDan Williams 
15306bc75619SDan Williams 	/* spa2 (dcr0) dimm0 */
1531d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15326bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15336bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15346bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15356bc75619SDan Williams 	spa->range_index = 2+1;
15366bc75619SDan Williams 	spa->address = t->dcr_dma[0];
15376bc75619SDan Williams 	spa->length = DCR_SIZE;
1538d7d8464dSRoss Zwisler 	offset += spa->header.length;
15396bc75619SDan Williams 
15406bc75619SDan Williams 	/* spa3 (dcr1) dimm1 */
1541d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15426bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15436bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15446bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15456bc75619SDan Williams 	spa->range_index = 3+1;
15466bc75619SDan Williams 	spa->address = t->dcr_dma[1];
15476bc75619SDan Williams 	spa->length = DCR_SIZE;
1548d7d8464dSRoss Zwisler 	offset += spa->header.length;
15496bc75619SDan Williams 
15506bc75619SDan Williams 	/* spa4 (dcr2) dimm2 */
1551d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15526bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15536bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15546bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15556bc75619SDan Williams 	spa->range_index = 4+1;
15566bc75619SDan Williams 	spa->address = t->dcr_dma[2];
15576bc75619SDan Williams 	spa->length = DCR_SIZE;
1558d7d8464dSRoss Zwisler 	offset += spa->header.length;
15596bc75619SDan Williams 
15606bc75619SDan Williams 	/* spa5 (dcr3) dimm3 */
1561d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15626bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15636bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15646bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15656bc75619SDan Williams 	spa->range_index = 5+1;
15666bc75619SDan Williams 	spa->address = t->dcr_dma[3];
15676bc75619SDan Williams 	spa->length = DCR_SIZE;
1568d7d8464dSRoss Zwisler 	offset += spa->header.length;
15696bc75619SDan Williams 
15706bc75619SDan Williams 	/* spa6 (bdw for dcr0) dimm0 */
1571d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15726bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15736bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15746bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15756bc75619SDan Williams 	spa->range_index = 6+1;
15766bc75619SDan Williams 	spa->address = t->dimm_dma[0];
15776bc75619SDan Williams 	spa->length = DIMM_SIZE;
1578d7d8464dSRoss Zwisler 	offset += spa->header.length;
15796bc75619SDan Williams 
15806bc75619SDan Williams 	/* spa7 (bdw for dcr1) dimm1 */
1581d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15826bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15836bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15846bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15856bc75619SDan Williams 	spa->range_index = 7+1;
15866bc75619SDan Williams 	spa->address = t->dimm_dma[1];
15876bc75619SDan Williams 	spa->length = DIMM_SIZE;
1588d7d8464dSRoss Zwisler 	offset += spa->header.length;
15896bc75619SDan Williams 
15906bc75619SDan Williams 	/* spa8 (bdw for dcr2) dimm2 */
1591d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15926bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15936bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15946bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15956bc75619SDan Williams 	spa->range_index = 8+1;
15966bc75619SDan Williams 	spa->address = t->dimm_dma[2];
15976bc75619SDan Williams 	spa->length = DIMM_SIZE;
1598d7d8464dSRoss Zwisler 	offset += spa->header.length;
15996bc75619SDan Williams 
16006bc75619SDan Williams 	/* spa9 (bdw for dcr3) dimm3 */
1601d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
16026bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
16036bc75619SDan Williams 	spa->header.length = sizeof(*spa);
16046bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
16056bc75619SDan Williams 	spa->range_index = 9+1;
16066bc75619SDan Williams 	spa->address = t->dimm_dma[3];
16076bc75619SDan Williams 	spa->length = DIMM_SIZE;
1608d7d8464dSRoss Zwisler 	offset += spa->header.length;
16096bc75619SDan Williams 
16106bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
16116bc75619SDan Williams 	memdev = nfit_buf + offset;
16126bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16136bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16146bc75619SDan Williams 	memdev->device_handle = handle[0];
16156bc75619SDan Williams 	memdev->physical_id = 0;
16166bc75619SDan Williams 	memdev->region_id = 0;
16176bc75619SDan Williams 	memdev->range_index = 0+1;
16183b87356fSDan Williams 	memdev->region_index = 4+1;
16196bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1620df06a2d5SDan Williams 	memdev->region_offset = 1;
16216bc75619SDan Williams 	memdev->address = 0;
16226bc75619SDan Williams 	memdev->interleave_index = 0;
16236bc75619SDan Williams 	memdev->interleave_ways = 2;
1624d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16256bc75619SDan Williams 
16266bc75619SDan Williams 	/* mem-region1 (spa0, dimm1) */
1627d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16286bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16296bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16306bc75619SDan Williams 	memdev->device_handle = handle[1];
16316bc75619SDan Williams 	memdev->physical_id = 1;
16326bc75619SDan Williams 	memdev->region_id = 0;
16336bc75619SDan Williams 	memdev->range_index = 0+1;
16343b87356fSDan Williams 	memdev->region_index = 5+1;
16356bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1636df06a2d5SDan Williams 	memdev->region_offset = (1 << 8);
16376bc75619SDan Williams 	memdev->address = 0;
16386bc75619SDan Williams 	memdev->interleave_index = 0;
16396bc75619SDan Williams 	memdev->interleave_ways = 2;
1640ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1641d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16426bc75619SDan Williams 
16436bc75619SDan Williams 	/* mem-region2 (spa1, dimm0) */
1644d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16456bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16466bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16476bc75619SDan Williams 	memdev->device_handle = handle[0];
16486bc75619SDan Williams 	memdev->physical_id = 0;
16496bc75619SDan Williams 	memdev->region_id = 1;
16506bc75619SDan Williams 	memdev->range_index = 1+1;
16513b87356fSDan Williams 	memdev->region_index = 4+1;
16526bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1653df06a2d5SDan Williams 	memdev->region_offset = (1 << 16);
16546bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16556bc75619SDan Williams 	memdev->interleave_index = 0;
16566bc75619SDan Williams 	memdev->interleave_ways = 4;
1657ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1658d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16596bc75619SDan Williams 
16606bc75619SDan Williams 	/* mem-region3 (spa1, dimm1) */
1661d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16626bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16636bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16646bc75619SDan Williams 	memdev->device_handle = handle[1];
16656bc75619SDan Williams 	memdev->physical_id = 1;
16666bc75619SDan Williams 	memdev->region_id = 1;
16676bc75619SDan Williams 	memdev->range_index = 1+1;
16683b87356fSDan Williams 	memdev->region_index = 5+1;
16696bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1670df06a2d5SDan Williams 	memdev->region_offset = (1 << 24);
16716bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16726bc75619SDan Williams 	memdev->interleave_index = 0;
16736bc75619SDan Williams 	memdev->interleave_ways = 4;
1674d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16756bc75619SDan Williams 
16766bc75619SDan Williams 	/* mem-region4 (spa1, dimm2) */
1677d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16786bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16796bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16806bc75619SDan Williams 	memdev->device_handle = handle[2];
16816bc75619SDan Williams 	memdev->physical_id = 2;
16826bc75619SDan Williams 	memdev->region_id = 0;
16836bc75619SDan Williams 	memdev->range_index = 1+1;
16843b87356fSDan Williams 	memdev->region_index = 6+1;
16856bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1686df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 32);
16876bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16886bc75619SDan Williams 	memdev->interleave_index = 0;
16896bc75619SDan Williams 	memdev->interleave_ways = 4;
1690ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1691d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16926bc75619SDan Williams 
16936bc75619SDan Williams 	/* mem-region5 (spa1, dimm3) */
1694d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16956bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16966bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16976bc75619SDan Williams 	memdev->device_handle = handle[3];
16986bc75619SDan Williams 	memdev->physical_id = 3;
16996bc75619SDan Williams 	memdev->region_id = 0;
17006bc75619SDan Williams 	memdev->range_index = 1+1;
17013b87356fSDan Williams 	memdev->region_index = 7+1;
17026bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1703df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 40);
17046bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
17056bc75619SDan Williams 	memdev->interleave_index = 0;
17066bc75619SDan Williams 	memdev->interleave_ways = 4;
1707d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17086bc75619SDan Williams 
17096bc75619SDan Williams 	/* mem-region6 (spa/dcr0, dimm0) */
1710d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17116bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17126bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17136bc75619SDan Williams 	memdev->device_handle = handle[0];
17146bc75619SDan Williams 	memdev->physical_id = 0;
17156bc75619SDan Williams 	memdev->region_id = 0;
17166bc75619SDan Williams 	memdev->range_index = 2+1;
17176bc75619SDan Williams 	memdev->region_index = 0+1;
17186bc75619SDan Williams 	memdev->region_size = 0;
17196bc75619SDan Williams 	memdev->region_offset = 0;
17206bc75619SDan Williams 	memdev->address = 0;
17216bc75619SDan Williams 	memdev->interleave_index = 0;
17226bc75619SDan Williams 	memdev->interleave_ways = 1;
1723d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17246bc75619SDan Williams 
17256bc75619SDan Williams 	/* mem-region7 (spa/dcr1, dimm1) */
1726d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17276bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17286bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17296bc75619SDan Williams 	memdev->device_handle = handle[1];
17306bc75619SDan Williams 	memdev->physical_id = 1;
17316bc75619SDan Williams 	memdev->region_id = 0;
17326bc75619SDan Williams 	memdev->range_index = 3+1;
17336bc75619SDan Williams 	memdev->region_index = 1+1;
17346bc75619SDan Williams 	memdev->region_size = 0;
17356bc75619SDan Williams 	memdev->region_offset = 0;
17366bc75619SDan Williams 	memdev->address = 0;
17376bc75619SDan Williams 	memdev->interleave_index = 0;
17386bc75619SDan Williams 	memdev->interleave_ways = 1;
1739d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17406bc75619SDan Williams 
17416bc75619SDan Williams 	/* mem-region8 (spa/dcr2, dimm2) */
1742d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17436bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17446bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17456bc75619SDan Williams 	memdev->device_handle = handle[2];
17466bc75619SDan Williams 	memdev->physical_id = 2;
17476bc75619SDan Williams 	memdev->region_id = 0;
17486bc75619SDan Williams 	memdev->range_index = 4+1;
17496bc75619SDan Williams 	memdev->region_index = 2+1;
17506bc75619SDan Williams 	memdev->region_size = 0;
17516bc75619SDan Williams 	memdev->region_offset = 0;
17526bc75619SDan Williams 	memdev->address = 0;
17536bc75619SDan Williams 	memdev->interleave_index = 0;
17546bc75619SDan Williams 	memdev->interleave_ways = 1;
1755d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17566bc75619SDan Williams 
17576bc75619SDan Williams 	/* mem-region9 (spa/dcr3, dimm3) */
1758d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17596bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17606bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17616bc75619SDan Williams 	memdev->device_handle = handle[3];
17626bc75619SDan Williams 	memdev->physical_id = 3;
17636bc75619SDan Williams 	memdev->region_id = 0;
17646bc75619SDan Williams 	memdev->range_index = 5+1;
17656bc75619SDan Williams 	memdev->region_index = 3+1;
17666bc75619SDan Williams 	memdev->region_size = 0;
17676bc75619SDan Williams 	memdev->region_offset = 0;
17686bc75619SDan Williams 	memdev->address = 0;
17696bc75619SDan Williams 	memdev->interleave_index = 0;
17706bc75619SDan Williams 	memdev->interleave_ways = 1;
1771d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17726bc75619SDan Williams 
17736bc75619SDan Williams 	/* mem-region10 (spa/bdw0, dimm0) */
1774d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17756bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17766bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17776bc75619SDan Williams 	memdev->device_handle = handle[0];
17786bc75619SDan Williams 	memdev->physical_id = 0;
17796bc75619SDan Williams 	memdev->region_id = 0;
17806bc75619SDan Williams 	memdev->range_index = 6+1;
17816bc75619SDan Williams 	memdev->region_index = 0+1;
17826bc75619SDan Williams 	memdev->region_size = 0;
17836bc75619SDan Williams 	memdev->region_offset = 0;
17846bc75619SDan Williams 	memdev->address = 0;
17856bc75619SDan Williams 	memdev->interleave_index = 0;
17866bc75619SDan Williams 	memdev->interleave_ways = 1;
1787d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17886bc75619SDan Williams 
17896bc75619SDan Williams 	/* mem-region11 (spa/bdw1, dimm1) */
1790d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17916bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17926bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17936bc75619SDan Williams 	memdev->device_handle = handle[1];
17946bc75619SDan Williams 	memdev->physical_id = 1;
17956bc75619SDan Williams 	memdev->region_id = 0;
17966bc75619SDan Williams 	memdev->range_index = 7+1;
17976bc75619SDan Williams 	memdev->region_index = 1+1;
17986bc75619SDan Williams 	memdev->region_size = 0;
17996bc75619SDan Williams 	memdev->region_offset = 0;
18006bc75619SDan Williams 	memdev->address = 0;
18016bc75619SDan Williams 	memdev->interleave_index = 0;
18026bc75619SDan Williams 	memdev->interleave_ways = 1;
1803d7d8464dSRoss Zwisler 	offset += memdev->header.length;
18046bc75619SDan Williams 
18056bc75619SDan Williams 	/* mem-region12 (spa/bdw2, dimm2) */
1806d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
18076bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
18086bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
18096bc75619SDan Williams 	memdev->device_handle = handle[2];
18106bc75619SDan Williams 	memdev->physical_id = 2;
18116bc75619SDan Williams 	memdev->region_id = 0;
18126bc75619SDan Williams 	memdev->range_index = 8+1;
18136bc75619SDan Williams 	memdev->region_index = 2+1;
18146bc75619SDan Williams 	memdev->region_size = 0;
18156bc75619SDan Williams 	memdev->region_offset = 0;
18166bc75619SDan Williams 	memdev->address = 0;
18176bc75619SDan Williams 	memdev->interleave_index = 0;
18186bc75619SDan Williams 	memdev->interleave_ways = 1;
1819d7d8464dSRoss Zwisler 	offset += memdev->header.length;
18206bc75619SDan Williams 
18216bc75619SDan Williams 	/* mem-region13 (spa/dcr3, dimm3) */
1822d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
18236bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
18246bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
18256bc75619SDan Williams 	memdev->device_handle = handle[3];
18266bc75619SDan Williams 	memdev->physical_id = 3;
18276bc75619SDan Williams 	memdev->region_id = 0;
18286bc75619SDan Williams 	memdev->range_index = 9+1;
18296bc75619SDan Williams 	memdev->region_index = 3+1;
18306bc75619SDan Williams 	memdev->region_size = 0;
18316bc75619SDan Williams 	memdev->region_offset = 0;
18326bc75619SDan Williams 	memdev->address = 0;
18336bc75619SDan Williams 	memdev->interleave_index = 0;
18346bc75619SDan Williams 	memdev->interleave_ways = 1;
1835ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1836d7d8464dSRoss Zwisler 	offset += memdev->header.length;
18376bc75619SDan Williams 
18383b87356fSDan Williams 	/* dcr-descriptor0: blk */
18396bc75619SDan Williams 	dcr = nfit_buf + offset;
18406bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1841d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18426bc75619SDan Williams 	dcr->region_index = 0+1;
18435dc68e55SDan Williams 	dcr_common_init(dcr);
18446bc75619SDan Williams 	dcr->serial_number = ~handle[0];
1845be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18466bc75619SDan Williams 	dcr->windows = 1;
18476bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18486bc75619SDan Williams 	dcr->command_offset = 0;
18496bc75619SDan Williams 	dcr->command_size = 8;
18506bc75619SDan Williams 	dcr->status_offset = 8;
18516bc75619SDan Williams 	dcr->status_size = 4;
1852d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18536bc75619SDan Williams 
18543b87356fSDan Williams 	/* dcr-descriptor1: blk */
1855d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18566bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1857d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18586bc75619SDan Williams 	dcr->region_index = 1+1;
18595dc68e55SDan Williams 	dcr_common_init(dcr);
18606bc75619SDan Williams 	dcr->serial_number = ~handle[1];
1861be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18626bc75619SDan Williams 	dcr->windows = 1;
18636bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18646bc75619SDan Williams 	dcr->command_offset = 0;
18656bc75619SDan Williams 	dcr->command_size = 8;
18666bc75619SDan Williams 	dcr->status_offset = 8;
18676bc75619SDan Williams 	dcr->status_size = 4;
1868d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18696bc75619SDan Williams 
18703b87356fSDan Williams 	/* dcr-descriptor2: blk */
1871d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18726bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1873d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18746bc75619SDan Williams 	dcr->region_index = 2+1;
18755dc68e55SDan Williams 	dcr_common_init(dcr);
18766bc75619SDan Williams 	dcr->serial_number = ~handle[2];
1877be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18786bc75619SDan Williams 	dcr->windows = 1;
18796bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18806bc75619SDan Williams 	dcr->command_offset = 0;
18816bc75619SDan Williams 	dcr->command_size = 8;
18826bc75619SDan Williams 	dcr->status_offset = 8;
18836bc75619SDan Williams 	dcr->status_size = 4;
1884d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18856bc75619SDan Williams 
18863b87356fSDan Williams 	/* dcr-descriptor3: blk */
1887d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18886bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1889d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18906bc75619SDan Williams 	dcr->region_index = 3+1;
18915dc68e55SDan Williams 	dcr_common_init(dcr);
18926bc75619SDan Williams 	dcr->serial_number = ~handle[3];
1893be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18946bc75619SDan Williams 	dcr->windows = 1;
18956bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18966bc75619SDan Williams 	dcr->command_offset = 0;
18976bc75619SDan Williams 	dcr->command_size = 8;
18986bc75619SDan Williams 	dcr->status_offset = 8;
18996bc75619SDan Williams 	dcr->status_size = 4;
1900d7d8464dSRoss Zwisler 	offset += dcr->header.length;
19016bc75619SDan Williams 
19023b87356fSDan Williams 	/* dcr-descriptor0: pmem */
19033b87356fSDan Williams 	dcr = nfit_buf + offset;
19043b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
19053b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
19063b87356fSDan Williams 			window_size);
19073b87356fSDan Williams 	dcr->region_index = 4+1;
19085dc68e55SDan Williams 	dcr_common_init(dcr);
19093b87356fSDan Williams 	dcr->serial_number = ~handle[0];
19103b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
19113b87356fSDan Williams 	dcr->windows = 0;
1912d7d8464dSRoss Zwisler 	offset += dcr->header.length;
19133b87356fSDan Williams 
19143b87356fSDan Williams 	/* dcr-descriptor1: pmem */
1915d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
19163b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
19173b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
19183b87356fSDan Williams 			window_size);
19193b87356fSDan Williams 	dcr->region_index = 5+1;
19205dc68e55SDan Williams 	dcr_common_init(dcr);
19213b87356fSDan Williams 	dcr->serial_number = ~handle[1];
19223b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
19233b87356fSDan Williams 	dcr->windows = 0;
1924d7d8464dSRoss Zwisler 	offset += dcr->header.length;
19253b87356fSDan Williams 
19263b87356fSDan Williams 	/* dcr-descriptor2: pmem */
1927d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
19283b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
19293b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
19303b87356fSDan Williams 			window_size);
19313b87356fSDan Williams 	dcr->region_index = 6+1;
19325dc68e55SDan Williams 	dcr_common_init(dcr);
19333b87356fSDan Williams 	dcr->serial_number = ~handle[2];
19343b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
19353b87356fSDan Williams 	dcr->windows = 0;
1936d7d8464dSRoss Zwisler 	offset += dcr->header.length;
19373b87356fSDan Williams 
19383b87356fSDan Williams 	/* dcr-descriptor3: pmem */
1939d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
19403b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
19413b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
19423b87356fSDan Williams 			window_size);
19433b87356fSDan Williams 	dcr->region_index = 7+1;
19445dc68e55SDan Williams 	dcr_common_init(dcr);
19453b87356fSDan Williams 	dcr->serial_number = ~handle[3];
19463b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
19473b87356fSDan Williams 	dcr->windows = 0;
1948d7d8464dSRoss Zwisler 	offset += dcr->header.length;
19493b87356fSDan Williams 
19506bc75619SDan Williams 	/* bdw0 (spa/dcr0, dimm0) */
19516bc75619SDan Williams 	bdw = nfit_buf + offset;
19526bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1953d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19546bc75619SDan Williams 	bdw->region_index = 0+1;
19556bc75619SDan Williams 	bdw->windows = 1;
19566bc75619SDan Williams 	bdw->offset = 0;
19576bc75619SDan Williams 	bdw->size = BDW_SIZE;
19586bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19596bc75619SDan Williams 	bdw->start_address = 0;
1960d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19616bc75619SDan Williams 
19626bc75619SDan Williams 	/* bdw1 (spa/dcr1, dimm1) */
1963d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
19646bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1965d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19666bc75619SDan Williams 	bdw->region_index = 1+1;
19676bc75619SDan Williams 	bdw->windows = 1;
19686bc75619SDan Williams 	bdw->offset = 0;
19696bc75619SDan Williams 	bdw->size = BDW_SIZE;
19706bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19716bc75619SDan Williams 	bdw->start_address = 0;
1972d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19736bc75619SDan Williams 
19746bc75619SDan Williams 	/* bdw2 (spa/dcr2, dimm2) */
1975d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
19766bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1977d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19786bc75619SDan Williams 	bdw->region_index = 2+1;
19796bc75619SDan Williams 	bdw->windows = 1;
19806bc75619SDan Williams 	bdw->offset = 0;
19816bc75619SDan Williams 	bdw->size = BDW_SIZE;
19826bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19836bc75619SDan Williams 	bdw->start_address = 0;
1984d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19856bc75619SDan Williams 
19866bc75619SDan Williams 	/* bdw3 (spa/dcr3, dimm3) */
1987d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
19886bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1989d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19906bc75619SDan Williams 	bdw->region_index = 3+1;
19916bc75619SDan Williams 	bdw->windows = 1;
19926bc75619SDan Williams 	bdw->offset = 0;
19936bc75619SDan Williams 	bdw->size = BDW_SIZE;
19946bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19956bc75619SDan Williams 	bdw->start_address = 0;
1996d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19976bc75619SDan Williams 
19989d27a87eSDan Williams 	/* flush0 (dimm0) */
19999d27a87eSDan Williams 	flush = nfit_buf + offset;
20009d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
200185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
20029d27a87eSDan Williams 	flush->device_handle = handle[0];
200385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
200485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
200585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
2006d7d8464dSRoss Zwisler 	offset += flush->header.length;
20079d27a87eSDan Williams 
20089d27a87eSDan Williams 	/* flush1 (dimm1) */
2009d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
20109d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
201185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
20129d27a87eSDan Williams 	flush->device_handle = handle[1];
201385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
201485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
201585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
2016d7d8464dSRoss Zwisler 	offset += flush->header.length;
20179d27a87eSDan Williams 
20189d27a87eSDan Williams 	/* flush2 (dimm2) */
2019d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
20209d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
202185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
20229d27a87eSDan Williams 	flush->device_handle = handle[2];
202385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
202485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
202585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
2026d7d8464dSRoss Zwisler 	offset += flush->header.length;
20279d27a87eSDan Williams 
20289d27a87eSDan Williams 	/* flush3 (dimm3) */
2029d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
20309d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
203185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
20329d27a87eSDan Williams 	flush->device_handle = handle[3];
203385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
203485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
203585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
2036d7d8464dSRoss Zwisler 	offset += flush->header.length;
20379d27a87eSDan Williams 
2038f81e1d35SDave Jiang 	/* platform capabilities */
2039d7d8464dSRoss Zwisler 	pcap = nfit_buf + offset;
2040f81e1d35SDave Jiang 	pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES;
2041f81e1d35SDave Jiang 	pcap->header.length = sizeof(*pcap);
2042f81e1d35SDave Jiang 	pcap->highest_capability = 1;
20431273c253SVishal Verma 	pcap->capabilities = ACPI_NFIT_CAPABILITY_MEM_FLUSH;
2044d7d8464dSRoss Zwisler 	offset += pcap->header.length;
2045f81e1d35SDave Jiang 
204620985164SVishal Verma 	if (t->setup_hotplug) {
20473b87356fSDan Williams 		/* dcr-descriptor4: blk */
204820985164SVishal Verma 		dcr = nfit_buf + offset;
204920985164SVishal Verma 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2050d7d8464dSRoss Zwisler 		dcr->header.length = sizeof(*dcr);
20513b87356fSDan Williams 		dcr->region_index = 8+1;
20525dc68e55SDan Williams 		dcr_common_init(dcr);
205320985164SVishal Verma 		dcr->serial_number = ~handle[4];
2054be26f9aeSDan Williams 		dcr->code = NFIT_FIC_BLK;
205520985164SVishal Verma 		dcr->windows = 1;
205620985164SVishal Verma 		dcr->window_size = DCR_SIZE;
205720985164SVishal Verma 		dcr->command_offset = 0;
205820985164SVishal Verma 		dcr->command_size = 8;
205920985164SVishal Verma 		dcr->status_offset = 8;
206020985164SVishal Verma 		dcr->status_size = 4;
2061d7d8464dSRoss Zwisler 		offset += dcr->header.length;
206220985164SVishal Verma 
20633b87356fSDan Williams 		/* dcr-descriptor4: pmem */
20643b87356fSDan Williams 		dcr = nfit_buf + offset;
20653b87356fSDan Williams 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
20663b87356fSDan Williams 		dcr->header.length = offsetof(struct acpi_nfit_control_region,
20673b87356fSDan Williams 				window_size);
20683b87356fSDan Williams 		dcr->region_index = 9+1;
20695dc68e55SDan Williams 		dcr_common_init(dcr);
20703b87356fSDan Williams 		dcr->serial_number = ~handle[4];
20713b87356fSDan Williams 		dcr->code = NFIT_FIC_BYTEN;
20723b87356fSDan Williams 		dcr->windows = 0;
2073d7d8464dSRoss Zwisler 		offset += dcr->header.length;
20743b87356fSDan Williams 
207520985164SVishal Verma 		/* bdw4 (spa/dcr4, dimm4) */
207620985164SVishal Verma 		bdw = nfit_buf + offset;
207720985164SVishal Verma 		bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
2078d7d8464dSRoss Zwisler 		bdw->header.length = sizeof(*bdw);
20793b87356fSDan Williams 		bdw->region_index = 8+1;
208020985164SVishal Verma 		bdw->windows = 1;
208120985164SVishal Verma 		bdw->offset = 0;
208220985164SVishal Verma 		bdw->size = BDW_SIZE;
208320985164SVishal Verma 		bdw->capacity = DIMM_SIZE;
208420985164SVishal Verma 		bdw->start_address = 0;
2085d7d8464dSRoss Zwisler 		offset += bdw->header.length;
208620985164SVishal Verma 
208720985164SVishal Verma 		/* spa10 (dcr4) dimm4 */
208820985164SVishal Verma 		spa = nfit_buf + offset;
208920985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
209020985164SVishal Verma 		spa->header.length = sizeof(*spa);
209120985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
209220985164SVishal Verma 		spa->range_index = 10+1;
209320985164SVishal Verma 		spa->address = t->dcr_dma[4];
209420985164SVishal Verma 		spa->length = DCR_SIZE;
2095d7d8464dSRoss Zwisler 		offset += spa->header.length;
209620985164SVishal Verma 
209720985164SVishal Verma 		/*
209820985164SVishal Verma 		 * spa11 (single-dimm interleave for hotplug, note storage
209920985164SVishal Verma 		 * does not actually alias the related block-data-window
210020985164SVishal Verma 		 * regions)
210120985164SVishal Verma 		 */
2102d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
210320985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
210420985164SVishal Verma 		spa->header.length = sizeof(*spa);
210520985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
210620985164SVishal Verma 		spa->range_index = 11+1;
210720985164SVishal Verma 		spa->address = t->spa_set_dma[2];
210820985164SVishal Verma 		spa->length = SPA0_SIZE;
2109d7d8464dSRoss Zwisler 		offset += spa->header.length;
211020985164SVishal Verma 
211120985164SVishal Verma 		/* spa12 (bdw for dcr4) dimm4 */
2112d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
211320985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
211420985164SVishal Verma 		spa->header.length = sizeof(*spa);
211520985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
211620985164SVishal Verma 		spa->range_index = 12+1;
211720985164SVishal Verma 		spa->address = t->dimm_dma[4];
211820985164SVishal Verma 		spa->length = DIMM_SIZE;
2119d7d8464dSRoss Zwisler 		offset += spa->header.length;
212020985164SVishal Verma 
212120985164SVishal Verma 		/* mem-region14 (spa/dcr4, dimm4) */
212220985164SVishal Verma 		memdev = nfit_buf + offset;
212320985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
212420985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
212520985164SVishal Verma 		memdev->device_handle = handle[4];
212620985164SVishal Verma 		memdev->physical_id = 4;
212720985164SVishal Verma 		memdev->region_id = 0;
212820985164SVishal Verma 		memdev->range_index = 10+1;
21293b87356fSDan Williams 		memdev->region_index = 8+1;
213020985164SVishal Verma 		memdev->region_size = 0;
213120985164SVishal Verma 		memdev->region_offset = 0;
213220985164SVishal Verma 		memdev->address = 0;
213320985164SVishal Verma 		memdev->interleave_index = 0;
213420985164SVishal Verma 		memdev->interleave_ways = 1;
2135d7d8464dSRoss Zwisler 		offset += memdev->header.length;
213620985164SVishal Verma 
2137d7d8464dSRoss Zwisler 		/* mem-region15 (spa11, dimm4) */
2138d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
213920985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
214020985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
214120985164SVishal Verma 		memdev->device_handle = handle[4];
214220985164SVishal Verma 		memdev->physical_id = 4;
214320985164SVishal Verma 		memdev->region_id = 0;
214420985164SVishal Verma 		memdev->range_index = 11+1;
21453b87356fSDan Williams 		memdev->region_index = 9+1;
214620985164SVishal Verma 		memdev->region_size = SPA0_SIZE;
2147df06a2d5SDan Williams 		memdev->region_offset = (1ULL << 48);
214820985164SVishal Verma 		memdev->address = 0;
214920985164SVishal Verma 		memdev->interleave_index = 0;
215020985164SVishal Verma 		memdev->interleave_ways = 1;
2151ac40b675SDan Williams 		memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2152d7d8464dSRoss Zwisler 		offset += memdev->header.length;
215320985164SVishal Verma 
21543b87356fSDan Williams 		/* mem-region16 (spa/bdw4, dimm4) */
2155d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
215620985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
215720985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
215820985164SVishal Verma 		memdev->device_handle = handle[4];
215920985164SVishal Verma 		memdev->physical_id = 4;
216020985164SVishal Verma 		memdev->region_id = 0;
216120985164SVishal Verma 		memdev->range_index = 12+1;
21623b87356fSDan Williams 		memdev->region_index = 8+1;
216320985164SVishal Verma 		memdev->region_size = 0;
216420985164SVishal Verma 		memdev->region_offset = 0;
216520985164SVishal Verma 		memdev->address = 0;
216620985164SVishal Verma 		memdev->interleave_index = 0;
216720985164SVishal Verma 		memdev->interleave_ways = 1;
2168d7d8464dSRoss Zwisler 		offset += memdev->header.length;
216920985164SVishal Verma 
217020985164SVishal Verma 		/* flush3 (dimm4) */
217120985164SVishal Verma 		flush = nfit_buf + offset;
217220985164SVishal Verma 		flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
217385d3fa02SDan Williams 		flush->header.length = flush_hint_size;
217420985164SVishal Verma 		flush->device_handle = handle[4];
217585d3fa02SDan Williams 		flush->hint_count = NUM_HINTS;
217685d3fa02SDan Williams 		for (i = 0; i < NUM_HINTS; i++)
217785d3fa02SDan Williams 			flush->hint_address[i] = t->flush_dma[4]
217885d3fa02SDan Williams 				+ i * sizeof(u64);
2179d7d8464dSRoss Zwisler 		offset += flush->header.length;
21809741a559SRoss Zwisler 
21819741a559SRoss Zwisler 		/* sanity check to make sure we've filled the buffer */
21829741a559SRoss Zwisler 		WARN_ON(offset != t->nfit_size);
218320985164SVishal Verma 	}
218420985164SVishal Verma 
21851526f9e2SRoss Zwisler 	t->nfit_filled = offset;
21861526f9e2SRoss Zwisler 
21879fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
21889fb1a190SDave Jiang 			SPA0_SIZE);
2189f471f1a7SDan Williams 
21906bc75619SDan Williams 	acpi_desc = &t->acpi_desc;
2191e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
2192e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2193e3654ecaSDan Williams 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2194ed07c433SDan Williams 	set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en);
2195ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2196ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
21974cf260fcSVishal Verma 	set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en);
2198e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2199e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2200e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2201e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
220210246dc8SYasunori Goto 	set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en);
220310246dc8SYasunori Goto 	set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en);
22049fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en);
22059fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en);
22069fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en);
2207bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en);
2208bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en);
2209bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en);
2210bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en);
2211bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en);
2212674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
22136bc75619SDan Williams }
22146bc75619SDan Williams 
22156bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t)
22166bc75619SDan Williams {
22176b577c9dSLinda Knippers 	size_t offset;
22186bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
22196bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
22206bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
22216bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
2222d26f73f0SDan Williams 	struct acpi_nfit_desc *acpi_desc;
22236bc75619SDan Williams 
22246b577c9dSLinda Knippers 	offset = 0;
22256bc75619SDan Williams 	/* spa0 (flat range with no bdw aliasing) */
22266bc75619SDan Williams 	spa = nfit_buf + offset;
22276bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
22286bc75619SDan Williams 	spa->header.length = sizeof(*spa);
22296bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
22306bc75619SDan Williams 	spa->range_index = 0+1;
22316bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
22326bc75619SDan Williams 	spa->length = SPA2_SIZE;
2233d7d8464dSRoss Zwisler 	offset += spa->header.length;
22346bc75619SDan Williams 
22357bfe97c7SDan Williams 	/* virtual cd region */
2236d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
22377bfe97c7SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
22387bfe97c7SDan Williams 	spa->header.length = sizeof(*spa);
22397bfe97c7SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
22407bfe97c7SDan Williams 	spa->range_index = 0;
22417bfe97c7SDan Williams 	spa->address = t->spa_set_dma[1];
22427bfe97c7SDan Williams 	spa->length = SPA_VCD_SIZE;
2243d7d8464dSRoss Zwisler 	offset += spa->header.length;
22447bfe97c7SDan Williams 
22456bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
22466bc75619SDan Williams 	memdev = nfit_buf + offset;
22476bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
22486bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
2249dafb1048SDan Williams 	memdev->device_handle = handle[5];
22506bc75619SDan Williams 	memdev->physical_id = 0;
22516bc75619SDan Williams 	memdev->region_id = 0;
22526bc75619SDan Williams 	memdev->range_index = 0+1;
22536bc75619SDan Williams 	memdev->region_index = 0+1;
22546bc75619SDan Williams 	memdev->region_size = SPA2_SIZE;
22556bc75619SDan Williams 	memdev->region_offset = 0;
22566bc75619SDan Williams 	memdev->address = 0;
22576bc75619SDan Williams 	memdev->interleave_index = 0;
22586bc75619SDan Williams 	memdev->interleave_ways = 1;
225958138820SDan Williams 	memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
226058138820SDan Williams 		| ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
2261f4295796SDan Williams 		| ACPI_NFIT_MEM_NOT_ARMED;
2262d7d8464dSRoss Zwisler 	offset += memdev->header.length;
22636bc75619SDan Williams 
22646bc75619SDan Williams 	/* dcr-descriptor0 */
22656bc75619SDan Williams 	dcr = nfit_buf + offset;
22666bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
22673b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
22683b87356fSDan Williams 			window_size);
22696bc75619SDan Williams 	dcr->region_index = 0+1;
22705dc68e55SDan Williams 	dcr_common_init(dcr);
2271dafb1048SDan Williams 	dcr->serial_number = ~handle[5];
2272be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BYTE;
22736bc75619SDan Williams 	dcr->windows = 0;
2274ac40b675SDan Williams 	offset += dcr->header.length;
2275d7d8464dSRoss Zwisler 
2276ac40b675SDan Williams 	memdev = nfit_buf + offset;
2277ac40b675SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2278ac40b675SDan Williams 	memdev->header.length = sizeof(*memdev);
2279ac40b675SDan Williams 	memdev->device_handle = handle[6];
2280ac40b675SDan Williams 	memdev->physical_id = 0;
2281ac40b675SDan Williams 	memdev->region_id = 0;
2282ac40b675SDan Williams 	memdev->range_index = 0;
2283ac40b675SDan Williams 	memdev->region_index = 0+2;
2284ac40b675SDan Williams 	memdev->region_size = SPA2_SIZE;
2285ac40b675SDan Williams 	memdev->region_offset = 0;
2286ac40b675SDan Williams 	memdev->address = 0;
2287ac40b675SDan Williams 	memdev->interleave_index = 0;
2288ac40b675SDan Williams 	memdev->interleave_ways = 1;
2289ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_MAP_FAILED;
2290d7d8464dSRoss Zwisler 	offset += memdev->header.length;
2291ac40b675SDan Williams 
2292ac40b675SDan Williams 	/* dcr-descriptor1 */
2293ac40b675SDan Williams 	dcr = nfit_buf + offset;
2294ac40b675SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2295ac40b675SDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2296ac40b675SDan Williams 			window_size);
2297ac40b675SDan Williams 	dcr->region_index = 0+2;
2298ac40b675SDan Williams 	dcr_common_init(dcr);
2299ac40b675SDan Williams 	dcr->serial_number = ~handle[6];
2300ac40b675SDan Williams 	dcr->code = NFIT_FIC_BYTE;
2301ac40b675SDan Williams 	dcr->windows = 0;
2302d7d8464dSRoss Zwisler 	offset += dcr->header.length;
2303ac40b675SDan Williams 
23049741a559SRoss Zwisler 	/* sanity check to make sure we've filled the buffer */
23059741a559SRoss Zwisler 	WARN_ON(offset != t->nfit_size);
23069741a559SRoss Zwisler 
23071526f9e2SRoss Zwisler 	t->nfit_filled = offset;
23081526f9e2SRoss Zwisler 
23099fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
23109fb1a190SDave Jiang 			SPA2_SIZE);
2311f471f1a7SDan Williams 
2312d26f73f0SDan Williams 	acpi_desc = &t->acpi_desc;
2313e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2314e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2315e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2316e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
2317674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
23189484e12dSDan Williams 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
23199484e12dSDan Williams 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
23209484e12dSDan Williams 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
23216bc75619SDan Williams }
23226bc75619SDan Williams 
23236bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
23246bc75619SDan Williams 		void *iobuf, u64 len, int rw)
23256bc75619SDan Williams {
23266bc75619SDan Williams 	struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
23276bc75619SDan Williams 	struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
23286bc75619SDan Williams 	struct nd_region *nd_region = &ndbr->nd_region;
23296bc75619SDan Williams 	unsigned int lane;
23306bc75619SDan Williams 
23316bc75619SDan Williams 	lane = nd_region_acquire_lane(nd_region);
23326bc75619SDan Williams 	if (rw)
233367a3e8feSRoss Zwisler 		memcpy(mmio->addr.base + dpa, iobuf, len);
233467a3e8feSRoss Zwisler 	else {
233567a3e8feSRoss Zwisler 		memcpy(iobuf, mmio->addr.base + dpa, len);
233667a3e8feSRoss Zwisler 
23375deb67f7SRobin Murphy 		/* give us some some coverage of the arch_invalidate_pmem() API */
23385deb67f7SRobin Murphy 		arch_invalidate_pmem(mmio->addr.base + dpa, len);
233967a3e8feSRoss Zwisler 	}
23406bc75619SDan Williams 	nd_region_release_lane(nd_region, lane);
23416bc75619SDan Williams 
23426bc75619SDan Williams 	return 0;
23436bc75619SDan Williams }
23446bc75619SDan Williams 
2345a7de92daSDan Williams static unsigned long nfit_ctl_handle;
2346a7de92daSDan Williams 
2347a7de92daSDan Williams union acpi_object *result;
2348a7de92daSDan Williams 
2349a7de92daSDan Williams static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle,
235094116f81SAndy Shevchenko 		const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4)
2351a7de92daSDan Williams {
2352a7de92daSDan Williams 	if (handle != &nfit_ctl_handle)
2353a7de92daSDan Williams 		return ERR_PTR(-ENXIO);
2354a7de92daSDan Williams 
2355a7de92daSDan Williams 	return result;
2356a7de92daSDan Williams }
2357a7de92daSDan Williams 
2358a7de92daSDan Williams static int setup_result(void *buf, size_t size)
2359a7de92daSDan Williams {
2360a7de92daSDan Williams 	result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL);
2361a7de92daSDan Williams 	if (!result)
2362a7de92daSDan Williams 		return -ENOMEM;
2363a7de92daSDan Williams 	result->package.type = ACPI_TYPE_BUFFER,
2364a7de92daSDan Williams 	result->buffer.pointer = (void *) (result + 1);
2365a7de92daSDan Williams 	result->buffer.length = size;
2366a7de92daSDan Williams 	memcpy(result->buffer.pointer, buf, size);
2367a7de92daSDan Williams 	memset(buf, 0, size);
2368a7de92daSDan Williams 	return 0;
2369a7de92daSDan Williams }
2370a7de92daSDan Williams 
2371a7de92daSDan Williams static int nfit_ctl_test(struct device *dev)
2372a7de92daSDan Williams {
2373a7de92daSDan Williams 	int rc, cmd_rc;
2374a7de92daSDan Williams 	struct nvdimm *nvdimm;
2375a7de92daSDan Williams 	struct acpi_device *adev;
2376a7de92daSDan Williams 	struct nfit_mem *nfit_mem;
2377a7de92daSDan Williams 	struct nd_ars_record *record;
2378a7de92daSDan Williams 	struct acpi_nfit_desc *acpi_desc;
2379a7de92daSDan Williams 	const u64 test_val = 0x0123456789abcdefULL;
2380a7de92daSDan Williams 	unsigned long mask, cmd_size, offset;
2381a7de92daSDan Williams 	union {
2382a7de92daSDan Williams 		struct nd_cmd_get_config_size cfg_size;
2383fb2a1748SDan Williams 		struct nd_cmd_clear_error clear_err;
2384a7de92daSDan Williams 		struct nd_cmd_ars_status ars_stat;
2385a7de92daSDan Williams 		struct nd_cmd_ars_cap ars_cap;
2386a7de92daSDan Williams 		char buf[sizeof(struct nd_cmd_ars_status)
2387a7de92daSDan Williams 			+ sizeof(struct nd_ars_record)];
2388a7de92daSDan Williams 	} cmds;
2389a7de92daSDan Williams 
2390a7de92daSDan Williams 	adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
2391a7de92daSDan Williams 	if (!adev)
2392a7de92daSDan Williams 		return -ENOMEM;
2393a7de92daSDan Williams 	*adev = (struct acpi_device) {
2394a7de92daSDan Williams 		.handle = &nfit_ctl_handle,
2395a7de92daSDan Williams 		.dev = {
2396a7de92daSDan Williams 			.init_name = "test-adev",
2397a7de92daSDan Williams 		},
2398a7de92daSDan Williams 	};
2399a7de92daSDan Williams 
2400a7de92daSDan Williams 	acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL);
2401a7de92daSDan Williams 	if (!acpi_desc)
2402a7de92daSDan Williams 		return -ENOMEM;
2403a7de92daSDan Williams 	*acpi_desc = (struct acpi_nfit_desc) {
2404a7de92daSDan Williams 		.nd_desc = {
2405a7de92daSDan Williams 			.cmd_mask = 1UL << ND_CMD_ARS_CAP
2406a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_START
2407a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_STATUS
240810246dc8SYasunori Goto 				| 1UL << ND_CMD_CLEAR_ERROR
240910246dc8SYasunori Goto 				| 1UL << ND_CMD_CALL,
2410a7de92daSDan Williams 			.module = THIS_MODULE,
2411a7de92daSDan Williams 			.provider_name = "ACPI.NFIT",
2412a7de92daSDan Williams 			.ndctl = acpi_nfit_ctl,
24139fb1a190SDave Jiang 			.bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA
24149fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_SET
24159fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_CLEAR
24169fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_GET,
2417a7de92daSDan Williams 		},
2418a7de92daSDan Williams 		.dev = &adev->dev,
2419a7de92daSDan Williams 	};
2420a7de92daSDan Williams 
2421a7de92daSDan Williams 	nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL);
2422a7de92daSDan Williams 	if (!nfit_mem)
2423a7de92daSDan Williams 		return -ENOMEM;
2424a7de92daSDan Williams 
2425a7de92daSDan Williams 	mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD
2426a7de92daSDan Williams 		| 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE
2427a7de92daSDan Williams 		| 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA
2428a7de92daSDan Williams 		| 1UL << ND_CMD_VENDOR;
2429a7de92daSDan Williams 	*nfit_mem = (struct nfit_mem) {
2430a7de92daSDan Williams 		.adev = adev,
2431a7de92daSDan Williams 		.family = NVDIMM_FAMILY_INTEL,
2432a7de92daSDan Williams 		.dsm_mask = mask,
2433a7de92daSDan Williams 	};
2434a7de92daSDan Williams 
2435a7de92daSDan Williams 	nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL);
2436a7de92daSDan Williams 	if (!nvdimm)
2437a7de92daSDan Williams 		return -ENOMEM;
2438a7de92daSDan Williams 	*nvdimm = (struct nvdimm) {
2439a7de92daSDan Williams 		.provider_data = nfit_mem,
2440a7de92daSDan Williams 		.cmd_mask = mask,
2441a7de92daSDan Williams 		.dev = {
2442a7de92daSDan Williams 			.init_name = "test-dimm",
2443a7de92daSDan Williams 		},
2444a7de92daSDan Williams 	};
2445a7de92daSDan Williams 
2446a7de92daSDan Williams 
2447a7de92daSDan Williams 	/* basic checkout of a typical 'get config size' command */
2448a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2449a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2450a7de92daSDan Williams 		.status = 0,
2451a7de92daSDan Williams 		.config_size = SZ_128K,
2452a7de92daSDan Williams 		.max_xfer = SZ_4K,
2453a7de92daSDan Williams 	};
2454a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2455a7de92daSDan Williams 	if (rc)
2456a7de92daSDan Williams 		return rc;
2457a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2458a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2459a7de92daSDan Williams 
2460a7de92daSDan Williams 	if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0
2461a7de92daSDan Williams 			|| cmds.cfg_size.config_size != SZ_128K
2462a7de92daSDan Williams 			|| cmds.cfg_size.max_xfer != SZ_4K) {
2463a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2464a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2465a7de92daSDan Williams 		return -EIO;
2466a7de92daSDan Williams 	}
2467a7de92daSDan Williams 
2468a7de92daSDan Williams 
2469a7de92daSDan Williams 	/* test ars_status with zero output */
2470a7de92daSDan Williams 	cmd_size = offsetof(struct nd_cmd_ars_status, address);
2471a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2472a7de92daSDan Williams 		.out_length = 0,
2473a7de92daSDan Williams 	};
2474a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2475a7de92daSDan Williams 	if (rc)
2476a7de92daSDan Williams 		return rc;
2477a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2478a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2479a7de92daSDan Williams 
2480a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2481a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2482a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2483a7de92daSDan Williams 		return -EIO;
2484a7de92daSDan Williams 	}
2485a7de92daSDan Williams 
2486a7de92daSDan Williams 
2487a7de92daSDan Williams 	/* test ars_cap with benign extended status */
2488a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_cap);
2489a7de92daSDan Williams 	cmds.ars_cap = (struct nd_cmd_ars_cap) {
2490a7de92daSDan Williams 		.status = ND_ARS_PERSISTENT << 16,
2491a7de92daSDan Williams 	};
2492a7de92daSDan Williams 	offset = offsetof(struct nd_cmd_ars_cap, status);
2493a7de92daSDan Williams 	rc = setup_result(cmds.buf + offset, cmd_size - offset);
2494a7de92daSDan Williams 	if (rc)
2495a7de92daSDan Williams 		return rc;
2496a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP,
2497a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2498a7de92daSDan Williams 
2499a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2500a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2501a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2502a7de92daSDan Williams 		return -EIO;
2503a7de92daSDan Williams 	}
2504a7de92daSDan Williams 
2505a7de92daSDan Williams 
2506a7de92daSDan Williams 	/* test ars_status with 'status' trimmed from 'out_length' */
2507a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2508a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2509a7de92daSDan Williams 		.out_length = cmd_size - 4,
2510a7de92daSDan Williams 	};
2511a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2512a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2513a7de92daSDan Williams 		.length = test_val,
2514a7de92daSDan Williams 	};
2515a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2516a7de92daSDan Williams 	if (rc)
2517a7de92daSDan Williams 		return rc;
2518a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2519a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2520a7de92daSDan Williams 
2521a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2522a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2523a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2524a7de92daSDan Williams 		return -EIO;
2525a7de92daSDan Williams 	}
2526a7de92daSDan Williams 
2527a7de92daSDan Williams 
2528a7de92daSDan Williams 	/* test ars_status with 'Output (Size)' including 'status' */
2529a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2530a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2531a7de92daSDan Williams 		.out_length = cmd_size,
2532a7de92daSDan Williams 	};
2533a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2534a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2535a7de92daSDan Williams 		.length = test_val,
2536a7de92daSDan Williams 	};
2537a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2538a7de92daSDan Williams 	if (rc)
2539a7de92daSDan Williams 		return rc;
2540a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2541a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2542a7de92daSDan Williams 
2543a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2544a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2545a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2546a7de92daSDan Williams 		return -EIO;
2547a7de92daSDan Williams 	}
2548a7de92daSDan Williams 
2549a7de92daSDan Williams 
2550a7de92daSDan Williams 	/* test extended status for get_config_size results in failure */
2551a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2552a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2553a7de92daSDan Williams 		.status = 1 << 16,
2554a7de92daSDan Williams 	};
2555a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2556a7de92daSDan Williams 	if (rc)
2557a7de92daSDan Williams 		return rc;
2558a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2559a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2560a7de92daSDan Williams 
2561a7de92daSDan Williams 	if (rc < 0 || cmd_rc >= 0) {
2562a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2563a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2564a7de92daSDan Williams 		return -EIO;
2565a7de92daSDan Williams 	}
2566a7de92daSDan Williams 
2567fb2a1748SDan Williams 	/* test clear error */
2568fb2a1748SDan Williams 	cmd_size = sizeof(cmds.clear_err);
2569fb2a1748SDan Williams 	cmds.clear_err = (struct nd_cmd_clear_error) {
2570fb2a1748SDan Williams 		.length = 512,
2571fb2a1748SDan Williams 		.cleared = 512,
2572fb2a1748SDan Williams 	};
2573fb2a1748SDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2574fb2a1748SDan Williams 	if (rc)
2575fb2a1748SDan Williams 		return rc;
2576fb2a1748SDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR,
2577fb2a1748SDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2578fb2a1748SDan Williams 	if (rc < 0 || cmd_rc) {
2579fb2a1748SDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2580fb2a1748SDan Williams 				__func__, __LINE__, rc, cmd_rc);
2581fb2a1748SDan Williams 		return -EIO;
2582fb2a1748SDan Williams 	}
2583fb2a1748SDan Williams 
2584a7de92daSDan Williams 	return 0;
2585a7de92daSDan Williams }
2586a7de92daSDan Williams 
25876bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev)
25886bc75619SDan Williams {
25896bc75619SDan Williams 	struct nvdimm_bus_descriptor *nd_desc;
25906bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
25916bc75619SDan Williams 	struct device *dev = &pdev->dev;
25926bc75619SDan Williams 	struct nfit_test *nfit_test;
2593231bf117SDan Williams 	struct nfit_mem *nfit_mem;
2594c14a868aSDan Williams 	union acpi_object *obj;
25956bc75619SDan Williams 	int rc;
25966bc75619SDan Williams 
2597a7de92daSDan Williams 	if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) {
2598a7de92daSDan Williams 		rc = nfit_ctl_test(&pdev->dev);
2599a7de92daSDan Williams 		if (rc)
2600a7de92daSDan Williams 			return rc;
2601a7de92daSDan Williams 	}
2602a7de92daSDan Williams 
26036bc75619SDan Williams 	nfit_test = to_nfit_test(&pdev->dev);
26046bc75619SDan Williams 
26056bc75619SDan Williams 	/* common alloc */
26066bc75619SDan Williams 	if (nfit_test->num_dcr) {
26076bc75619SDan Williams 		int num = nfit_test->num_dcr;
26086bc75619SDan Williams 
26096bc75619SDan Williams 		nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
26106bc75619SDan Williams 				GFP_KERNEL);
26116bc75619SDan Williams 		nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
26126bc75619SDan Williams 				GFP_KERNEL);
26139d27a87eSDan Williams 		nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
26149d27a87eSDan Williams 				GFP_KERNEL);
26159d27a87eSDan Williams 		nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
26169d27a87eSDan Williams 				GFP_KERNEL);
26176bc75619SDan Williams 		nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
26186bc75619SDan Williams 				GFP_KERNEL);
26196bc75619SDan Williams 		nfit_test->label_dma = devm_kcalloc(dev, num,
26206bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
26216bc75619SDan Williams 		nfit_test->dcr = devm_kcalloc(dev, num,
26226bc75619SDan Williams 				sizeof(struct nfit_test_dcr *), GFP_KERNEL);
26236bc75619SDan Williams 		nfit_test->dcr_dma = devm_kcalloc(dev, num,
26246bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
2625ed07c433SDan Williams 		nfit_test->smart = devm_kcalloc(dev, num,
2626ed07c433SDan Williams 				sizeof(struct nd_intel_smart), GFP_KERNEL);
2627ed07c433SDan Williams 		nfit_test->smart_threshold = devm_kcalloc(dev, num,
2628ed07c433SDan Williams 				sizeof(struct nd_intel_smart_threshold),
2629ed07c433SDan Williams 				GFP_KERNEL);
2630bfbaa952SDave Jiang 		nfit_test->fw = devm_kcalloc(dev, num,
2631bfbaa952SDave Jiang 				sizeof(struct nfit_test_fw), GFP_KERNEL);
26326bc75619SDan Williams 		if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
26336bc75619SDan Williams 				&& nfit_test->label_dma && nfit_test->dcr
26349d27a87eSDan Williams 				&& nfit_test->dcr_dma && nfit_test->flush
2635bfbaa952SDave Jiang 				&& nfit_test->flush_dma
2636bfbaa952SDave Jiang 				&& nfit_test->fw)
26376bc75619SDan Williams 			/* pass */;
26386bc75619SDan Williams 		else
26396bc75619SDan Williams 			return -ENOMEM;
26406bc75619SDan Williams 	}
26416bc75619SDan Williams 
26426bc75619SDan Williams 	if (nfit_test->num_pm) {
26436bc75619SDan Williams 		int num = nfit_test->num_pm;
26446bc75619SDan Williams 
26456bc75619SDan Williams 		nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
26466bc75619SDan Williams 				GFP_KERNEL);
26476bc75619SDan Williams 		nfit_test->spa_set_dma = devm_kcalloc(dev, num,
26486bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
26496bc75619SDan Williams 		if (nfit_test->spa_set && nfit_test->spa_set_dma)
26506bc75619SDan Williams 			/* pass */;
26516bc75619SDan Williams 		else
26526bc75619SDan Williams 			return -ENOMEM;
26536bc75619SDan Williams 	}
26546bc75619SDan Williams 
26556bc75619SDan Williams 	/* per-nfit specific alloc */
26566bc75619SDan Williams 	if (nfit_test->alloc(nfit_test))
26576bc75619SDan Williams 		return -ENOMEM;
26586bc75619SDan Williams 
26596bc75619SDan Williams 	nfit_test->setup(nfit_test);
26606bc75619SDan Williams 	acpi_desc = &nfit_test->acpi_desc;
2661a61fe6f7SDan Williams 	acpi_nfit_desc_init(acpi_desc, &pdev->dev);
26626bc75619SDan Williams 	acpi_desc->blk_do_io = nfit_test_blk_do_io;
26636bc75619SDan Williams 	nd_desc = &acpi_desc->nd_desc;
2664a61fe6f7SDan Williams 	nd_desc->provider_name = NULL;
2665bc9775d8SDan Williams 	nd_desc->module = THIS_MODULE;
2666a61fe6f7SDan Williams 	nd_desc->ndctl = nfit_test_ctl;
26676bc75619SDan Williams 
2668e7a11b44SDan Williams 	rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf,
26691526f9e2SRoss Zwisler 			nfit_test->nfit_filled);
267058cd71b4SDan Williams 	if (rc)
267120985164SVishal Verma 		return rc;
267220985164SVishal Verma 
2673fbabd829SDan Williams 	rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc);
2674fbabd829SDan Williams 	if (rc)
2675fbabd829SDan Williams 		return rc;
2676fbabd829SDan Williams 
267720985164SVishal Verma 	if (nfit_test->setup != nfit_test0_setup)
267820985164SVishal Verma 		return 0;
267920985164SVishal Verma 
268020985164SVishal Verma 	nfit_test->setup_hotplug = 1;
268120985164SVishal Verma 	nfit_test->setup(nfit_test);
268220985164SVishal Verma 
2683c14a868aSDan Williams 	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
2684c14a868aSDan Williams 	if (!obj)
2685c14a868aSDan Williams 		return -ENOMEM;
2686c14a868aSDan Williams 	obj->type = ACPI_TYPE_BUFFER;
2687c14a868aSDan Williams 	obj->buffer.length = nfit_test->nfit_size;
2688c14a868aSDan Williams 	obj->buffer.pointer = nfit_test->nfit_buf;
2689c14a868aSDan Williams 	*(nfit_test->_fit) = obj;
2690c14a868aSDan Williams 	__acpi_nfit_notify(&pdev->dev, nfit_test, 0x80);
2691231bf117SDan Williams 
2692231bf117SDan Williams 	/* associate dimm devices with nfit_mem data for notification testing */
2693231bf117SDan Williams 	mutex_lock(&acpi_desc->init_mutex);
2694231bf117SDan Williams 	list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) {
2695231bf117SDan Williams 		u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle;
2696231bf117SDan Williams 		int i;
2697231bf117SDan Williams 
2698af31b04bSMasayoshi Mizuma 		for (i = 0; i < ARRAY_SIZE(handle); i++)
2699231bf117SDan Williams 			if (nfit_handle == handle[i])
2700231bf117SDan Williams 				dev_set_drvdata(nfit_test->dimm_dev[i],
2701231bf117SDan Williams 						nfit_mem);
2702231bf117SDan Williams 	}
2703231bf117SDan Williams 	mutex_unlock(&acpi_desc->init_mutex);
27046bc75619SDan Williams 
27056bc75619SDan Williams 	return 0;
27066bc75619SDan Williams }
27076bc75619SDan Williams 
27086bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev)
27096bc75619SDan Williams {
27106bc75619SDan Williams 	return 0;
27116bc75619SDan Williams }
27126bc75619SDan Williams 
27136bc75619SDan Williams static void nfit_test_release(struct device *dev)
27146bc75619SDan Williams {
27156bc75619SDan Williams 	struct nfit_test *nfit_test = to_nfit_test(dev);
27166bc75619SDan Williams 
27176bc75619SDan Williams 	kfree(nfit_test);
27186bc75619SDan Williams }
27196bc75619SDan Williams 
27206bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = {
27216bc75619SDan Williams 	{ KBUILD_MODNAME },
27226bc75619SDan Williams 	{ },
27236bc75619SDan Williams };
27246bc75619SDan Williams 
27256bc75619SDan Williams static struct platform_driver nfit_test_driver = {
27266bc75619SDan Williams 	.probe = nfit_test_probe,
27276bc75619SDan Williams 	.remove = nfit_test_remove,
27286bc75619SDan Williams 	.driver = {
27296bc75619SDan Williams 		.name = KBUILD_MODNAME,
27306bc75619SDan Williams 	},
27316bc75619SDan Williams 	.id_table = nfit_test_id,
27326bc75619SDan Williams };
27336bc75619SDan Williams 
27345d8beee2SDan Williams static char mcsafe_buf[PAGE_SIZE] __attribute__((__aligned__(PAGE_SIZE)));
27355d8beee2SDan Williams 
27365d8beee2SDan Williams enum INJECT {
27375d8beee2SDan Williams 	INJECT_NONE,
27385d8beee2SDan Williams 	INJECT_SRC,
27395d8beee2SDan Williams 	INJECT_DST,
27405d8beee2SDan Williams };
27415d8beee2SDan Williams 
27425d8beee2SDan Williams static void mcsafe_test_init(char *dst, char *src, size_t size)
27435d8beee2SDan Williams {
27445d8beee2SDan Williams 	size_t i;
27455d8beee2SDan Williams 
27465d8beee2SDan Williams 	memset(dst, 0xff, size);
27475d8beee2SDan Williams 	for (i = 0; i < size; i++)
27485d8beee2SDan Williams 		src[i] = (char) i;
27495d8beee2SDan Williams }
27505d8beee2SDan Williams 
27515d8beee2SDan Williams static bool mcsafe_test_validate(unsigned char *dst, unsigned char *src,
27525d8beee2SDan Williams 		size_t size, unsigned long rem)
27535d8beee2SDan Williams {
27545d8beee2SDan Williams 	size_t i;
27555d8beee2SDan Williams 
27565d8beee2SDan Williams 	for (i = 0; i < size - rem; i++)
27575d8beee2SDan Williams 		if (dst[i] != (unsigned char) i) {
27585d8beee2SDan Williams 			pr_info_once("%s:%d: offset: %zd got: %#x expect: %#x\n",
27595d8beee2SDan Williams 					__func__, __LINE__, i, dst[i],
27605d8beee2SDan Williams 					(unsigned char) i);
27615d8beee2SDan Williams 			return false;
27625d8beee2SDan Williams 		}
27635d8beee2SDan Williams 	for (i = size - rem; i < size; i++)
27645d8beee2SDan Williams 		if (dst[i] != 0xffU) {
27655d8beee2SDan Williams 			pr_info_once("%s:%d: offset: %zd got: %#x expect: 0xff\n",
27665d8beee2SDan Williams 					__func__, __LINE__, i, dst[i]);
27675d8beee2SDan Williams 			return false;
27685d8beee2SDan Williams 		}
27695d8beee2SDan Williams 	return true;
27705d8beee2SDan Williams }
27715d8beee2SDan Williams 
27725d8beee2SDan Williams void mcsafe_test(void)
27735d8beee2SDan Williams {
27745d8beee2SDan Williams 	char *inject_desc[] = { "none", "source", "destination" };
27755d8beee2SDan Williams 	enum INJECT inj;
27765d8beee2SDan Williams 
27775d8beee2SDan Williams 	if (IS_ENABLED(CONFIG_MCSAFE_TEST)) {
27785d8beee2SDan Williams 		pr_info("%s: run...\n", __func__);
27795d8beee2SDan Williams 	} else {
27805d8beee2SDan Williams 		pr_info("%s: disabled, skip.\n", __func__);
27815d8beee2SDan Williams 		return;
27825d8beee2SDan Williams 	}
27835d8beee2SDan Williams 
27845d8beee2SDan Williams 	for (inj = INJECT_NONE; inj <= INJECT_DST; inj++) {
27855d8beee2SDan Williams 		int i;
27865d8beee2SDan Williams 
27875d8beee2SDan Williams 		pr_info("%s: inject: %s\n", __func__, inject_desc[inj]);
27885d8beee2SDan Williams 		for (i = 0; i < 512; i++) {
27895d8beee2SDan Williams 			unsigned long expect, rem;
27905d8beee2SDan Williams 			void *src, *dst;
27915d8beee2SDan Williams 			bool valid;
27925d8beee2SDan Williams 
27935d8beee2SDan Williams 			switch (inj) {
27945d8beee2SDan Williams 			case INJECT_NONE:
27955d8beee2SDan Williams 				mcsafe_inject_src(NULL);
27965d8beee2SDan Williams 				mcsafe_inject_dst(NULL);
27975d8beee2SDan Williams 				dst = &mcsafe_buf[2048];
27985d8beee2SDan Williams 				src = &mcsafe_buf[1024 - i];
27995d8beee2SDan Williams 				expect = 0;
28005d8beee2SDan Williams 				break;
28015d8beee2SDan Williams 			case INJECT_SRC:
28025d8beee2SDan Williams 				mcsafe_inject_src(&mcsafe_buf[1024]);
28035d8beee2SDan Williams 				mcsafe_inject_dst(NULL);
28045d8beee2SDan Williams 				dst = &mcsafe_buf[2048];
28055d8beee2SDan Williams 				src = &mcsafe_buf[1024 - i];
28065d8beee2SDan Williams 				expect = 512 - i;
28075d8beee2SDan Williams 				break;
28085d8beee2SDan Williams 			case INJECT_DST:
28095d8beee2SDan Williams 				mcsafe_inject_src(NULL);
28105d8beee2SDan Williams 				mcsafe_inject_dst(&mcsafe_buf[2048]);
28115d8beee2SDan Williams 				dst = &mcsafe_buf[2048 - i];
28125d8beee2SDan Williams 				src = &mcsafe_buf[1024];
28135d8beee2SDan Williams 				expect = 512 - i;
28145d8beee2SDan Williams 				break;
28155d8beee2SDan Williams 			}
28165d8beee2SDan Williams 
28175d8beee2SDan Williams 			mcsafe_test_init(dst, src, 512);
28185d8beee2SDan Williams 			rem = __memcpy_mcsafe(dst, src, 512);
28195d8beee2SDan Williams 			valid = mcsafe_test_validate(dst, src, 512, expect);
28205d8beee2SDan Williams 			if (rem == expect && valid)
28215d8beee2SDan Williams 				continue;
28225d8beee2SDan Williams 			pr_info("%s: copy(%#lx, %#lx, %d) off: %d rem: %ld %s expect: %ld\n",
28235d8beee2SDan Williams 					__func__,
28245d8beee2SDan Williams 					((unsigned long) dst) & ~PAGE_MASK,
28255d8beee2SDan Williams 					((unsigned long ) src) & ~PAGE_MASK,
28265d8beee2SDan Williams 					512, i, rem, valid ? "valid" : "bad",
28275d8beee2SDan Williams 					expect);
28285d8beee2SDan Williams 		}
28295d8beee2SDan Williams 	}
28305d8beee2SDan Williams 
28315d8beee2SDan Williams 	mcsafe_inject_src(NULL);
28325d8beee2SDan Williams 	mcsafe_inject_dst(NULL);
28335d8beee2SDan Williams }
28345d8beee2SDan Williams 
28356bc75619SDan Williams static __init int nfit_test_init(void)
28366bc75619SDan Williams {
28376bc75619SDan Williams 	int rc, i;
28386bc75619SDan Williams 
28390fb5c8dfSDan Williams 	pmem_test();
28400fb5c8dfSDan Williams 	libnvdimm_test();
28410fb5c8dfSDan Williams 	acpi_nfit_test();
28420fb5c8dfSDan Williams 	device_dax_test();
28435d8beee2SDan Williams 	mcsafe_test();
28440fb5c8dfSDan Williams 
2845a7de92daSDan Williams 	nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm);
2846231bf117SDan Williams 
28479fb1a190SDave Jiang 	nfit_wq = create_singlethread_workqueue("nfit");
28489fb1a190SDave Jiang 	if (!nfit_wq)
28499fb1a190SDave Jiang 		return -ENOMEM;
28509fb1a190SDave Jiang 
2851a7de92daSDan Williams 	nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm");
2852a7de92daSDan Williams 	if (IS_ERR(nfit_test_dimm)) {
2853a7de92daSDan Williams 		rc = PTR_ERR(nfit_test_dimm);
2854a7de92daSDan Williams 		goto err_register;
2855a7de92daSDan Williams 	}
28566bc75619SDan Williams 
2857*e3f5df76SDan Williams 	nfit_pool = gen_pool_create(ilog2(SZ_4M), NUMA_NO_NODE);
2858*e3f5df76SDan Williams 	if (!nfit_pool) {
2859*e3f5df76SDan Williams 		rc = -ENOMEM;
2860*e3f5df76SDan Williams 		goto err_register;
2861*e3f5df76SDan Williams 	}
2862*e3f5df76SDan Williams 
2863*e3f5df76SDan Williams 	if (gen_pool_add(nfit_pool, SZ_4G, SZ_4G, NUMA_NO_NODE)) {
2864*e3f5df76SDan Williams 		rc = -ENOMEM;
2865*e3f5df76SDan Williams 		goto err_register;
2866*e3f5df76SDan Williams 	}
2867*e3f5df76SDan Williams 
28686bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++) {
28696bc75619SDan Williams 		struct nfit_test *nfit_test;
28706bc75619SDan Williams 		struct platform_device *pdev;
28716bc75619SDan Williams 
28726bc75619SDan Williams 		nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
28736bc75619SDan Williams 		if (!nfit_test) {
28746bc75619SDan Williams 			rc = -ENOMEM;
28756bc75619SDan Williams 			goto err_register;
28766bc75619SDan Williams 		}
28776bc75619SDan Williams 		INIT_LIST_HEAD(&nfit_test->resources);
28789fb1a190SDave Jiang 		badrange_init(&nfit_test->badrange);
28796bc75619SDan Williams 		switch (i) {
28806bc75619SDan Williams 		case 0:
28816bc75619SDan Williams 			nfit_test->num_pm = NUM_PM;
2882dafb1048SDan Williams 			nfit_test->dcr_idx = 0;
28836bc75619SDan Williams 			nfit_test->num_dcr = NUM_DCR;
28846bc75619SDan Williams 			nfit_test->alloc = nfit_test0_alloc;
28856bc75619SDan Williams 			nfit_test->setup = nfit_test0_setup;
28866bc75619SDan Williams 			break;
28876bc75619SDan Williams 		case 1:
2888a117699cSYasunori Goto 			nfit_test->num_pm = 2;
2889dafb1048SDan Williams 			nfit_test->dcr_idx = NUM_DCR;
2890ac40b675SDan Williams 			nfit_test->num_dcr = 2;
28916bc75619SDan Williams 			nfit_test->alloc = nfit_test1_alloc;
28926bc75619SDan Williams 			nfit_test->setup = nfit_test1_setup;
28936bc75619SDan Williams 			break;
28946bc75619SDan Williams 		default:
28956bc75619SDan Williams 			rc = -EINVAL;
28966bc75619SDan Williams 			goto err_register;
28976bc75619SDan Williams 		}
28986bc75619SDan Williams 		pdev = &nfit_test->pdev;
28996bc75619SDan Williams 		pdev->name = KBUILD_MODNAME;
29006bc75619SDan Williams 		pdev->id = i;
29016bc75619SDan Williams 		pdev->dev.release = nfit_test_release;
29026bc75619SDan Williams 		rc = platform_device_register(pdev);
29036bc75619SDan Williams 		if (rc) {
29046bc75619SDan Williams 			put_device(&pdev->dev);
29056bc75619SDan Williams 			goto err_register;
29066bc75619SDan Williams 		}
29078b06b884SDan Williams 		get_device(&pdev->dev);
29086bc75619SDan Williams 
29096bc75619SDan Williams 		rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
29106bc75619SDan Williams 		if (rc)
29116bc75619SDan Williams 			goto err_register;
29126bc75619SDan Williams 
29136bc75619SDan Williams 		instances[i] = nfit_test;
29149fb1a190SDave Jiang 		INIT_WORK(&nfit_test->work, uc_error_notify);
29156bc75619SDan Williams 	}
29166bc75619SDan Williams 
29176bc75619SDan Williams 	rc = platform_driver_register(&nfit_test_driver);
29186bc75619SDan Williams 	if (rc)
29196bc75619SDan Williams 		goto err_register;
29206bc75619SDan Williams 	return 0;
29216bc75619SDan Williams 
29226bc75619SDan Williams  err_register:
2923*e3f5df76SDan Williams 	if (nfit_pool)
2924*e3f5df76SDan Williams 		gen_pool_destroy(nfit_pool);
2925*e3f5df76SDan Williams 
29269fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
29276bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
29286bc75619SDan Williams 		if (instances[i])
29296bc75619SDan Williams 			platform_device_unregister(&instances[i]->pdev);
29306bc75619SDan Williams 	nfit_test_teardown();
29318b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
29328b06b884SDan Williams 		if (instances[i])
29338b06b884SDan Williams 			put_device(&instances[i]->pdev.dev);
29348b06b884SDan Williams 
29356bc75619SDan Williams 	return rc;
29366bc75619SDan Williams }
29376bc75619SDan Williams 
29386bc75619SDan Williams static __exit void nfit_test_exit(void)
29396bc75619SDan Williams {
29406bc75619SDan Williams 	int i;
29416bc75619SDan Williams 
29429fb1a190SDave Jiang 	flush_workqueue(nfit_wq);
29439fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
29446bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
29456bc75619SDan Williams 		platform_device_unregister(&instances[i]->pdev);
29468b06b884SDan Williams 	platform_driver_unregister(&nfit_test_driver);
29476bc75619SDan Williams 	nfit_test_teardown();
29488b06b884SDan Williams 
2949*e3f5df76SDan Williams 	gen_pool_destroy(nfit_pool);
2950*e3f5df76SDan Williams 
29518b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
29528b06b884SDan Williams 		put_device(&instances[i]->pdev.dev);
2953231bf117SDan Williams 	class_destroy(nfit_test_dimm);
29546bc75619SDan Williams }
29556bc75619SDan Williams 
29566bc75619SDan Williams module_init(nfit_test_init);
29576bc75619SDan Williams module_exit(nfit_test_exit);
29586bc75619SDan Williams MODULE_LICENSE("GPL v2");
29596bc75619SDan Williams MODULE_AUTHOR("Intel Corporation");
2960