16bc75619SDan Williams /* 26bc75619SDan Williams * Copyright(c) 2013-2015 Intel Corporation. All rights reserved. 36bc75619SDan Williams * 46bc75619SDan Williams * This program is free software; you can redistribute it and/or modify 56bc75619SDan Williams * it under the terms of version 2 of the GNU General Public License as 66bc75619SDan Williams * published by the Free Software Foundation. 76bc75619SDan Williams * 86bc75619SDan Williams * This program is distributed in the hope that it will be useful, but 96bc75619SDan Williams * WITHOUT ANY WARRANTY; without even the implied warranty of 106bc75619SDan Williams * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 116bc75619SDan Williams * General Public License for more details. 126bc75619SDan Williams */ 136bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 146bc75619SDan Williams #include <linux/platform_device.h> 156bc75619SDan Williams #include <linux/dma-mapping.h> 166bc75619SDan Williams #include <linux/libnvdimm.h> 176bc75619SDan Williams #include <linux/vmalloc.h> 186bc75619SDan Williams #include <linux/device.h> 196bc75619SDan Williams #include <linux/module.h> 2020985164SVishal Verma #include <linux/mutex.h> 216bc75619SDan Williams #include <linux/ndctl.h> 226bc75619SDan Williams #include <linux/sizes.h> 2320985164SVishal Verma #include <linux/list.h> 246bc75619SDan Williams #include <linux/slab.h> 256bc75619SDan Williams #include <nfit.h> 266bc75619SDan Williams #include <nd.h> 276bc75619SDan Williams #include "nfit_test.h" 286bc75619SDan Williams 296bc75619SDan Williams /* 306bc75619SDan Williams * Generate an NFIT table to describe the following topology: 316bc75619SDan Williams * 326bc75619SDan Williams * BUS0: Interleaved PMEM regions, and aliasing with BLK regions 336bc75619SDan Williams * 346bc75619SDan Williams * (a) (b) DIMM BLK-REGION 356bc75619SDan Williams * +----------+--------------+----------+---------+ 366bc75619SDan Williams * +------+ | blk2.0 | pm0.0 | blk2.1 | pm1.0 | 0 region2 376bc75619SDan Williams * | imc0 +--+- - - - - region0 - - - -+----------+ + 386bc75619SDan Williams * +--+---+ | blk3.0 | pm0.0 | blk3.1 | pm1.0 | 1 region3 396bc75619SDan Williams * | +----------+--------------v----------v v 406bc75619SDan Williams * +--+---+ | | 416bc75619SDan Williams * | cpu0 | region1 426bc75619SDan Williams * +--+---+ | | 436bc75619SDan Williams * | +-------------------------^----------^ ^ 446bc75619SDan Williams * +--+---+ | blk4.0 | pm1.0 | 2 region4 456bc75619SDan Williams * | imc1 +--+-------------------------+----------+ + 466bc75619SDan Williams * +------+ | blk5.0 | pm1.0 | 3 region5 476bc75619SDan Williams * +-------------------------+----------+-+-------+ 486bc75619SDan Williams * 4920985164SVishal Verma * +--+---+ 5020985164SVishal Verma * | cpu1 | 5120985164SVishal Verma * +--+---+ (Hotplug DIMM) 5220985164SVishal Verma * | +----------------------------------------------+ 5320985164SVishal Verma * +--+---+ | blk6.0/pm7.0 | 4 region6/7 5420985164SVishal Verma * | imc0 +--+----------------------------------------------+ 5520985164SVishal Verma * +------+ 5620985164SVishal Verma * 5720985164SVishal Verma * 586bc75619SDan Williams * *) In this layout we have four dimms and two memory controllers in one 596bc75619SDan Williams * socket. Each unique interface (BLK or PMEM) to DPA space 606bc75619SDan Williams * is identified by a region device with a dynamically assigned id. 616bc75619SDan Williams * 626bc75619SDan Williams * *) The first portion of dimm0 and dimm1 are interleaved as REGION0. 636bc75619SDan Williams * A single PMEM namespace "pm0.0" is created using half of the 646bc75619SDan Williams * REGION0 SPA-range. REGION0 spans dimm0 and dimm1. PMEM namespace 656bc75619SDan Williams * allocate from from the bottom of a region. The unallocated 666bc75619SDan Williams * portion of REGION0 aliases with REGION2 and REGION3. That 676bc75619SDan Williams * unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and 686bc75619SDan Williams * "blk3.0") starting at the base of each DIMM to offset (a) in those 696bc75619SDan Williams * DIMMs. "pm0.0", "blk2.0" and "blk3.0" are free-form readable 706bc75619SDan Williams * names that can be assigned to a namespace. 716bc75619SDan Williams * 726bc75619SDan Williams * *) In the last portion of dimm0 and dimm1 we have an interleaved 736bc75619SDan Williams * SPA range, REGION1, that spans those two dimms as well as dimm2 746bc75619SDan Williams * and dimm3. Some of REGION1 allocated to a PMEM namespace named 756bc75619SDan Williams * "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each 766bc75619SDan Williams * dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and 776bc75619SDan Williams * "blk5.0". 786bc75619SDan Williams * 796bc75619SDan Williams * *) The portion of dimm2 and dimm3 that do not participate in the 806bc75619SDan Williams * REGION1 interleaved SPA range (i.e. the DPA address below offset 816bc75619SDan Williams * (b) are also included in the "blk4.0" and "blk5.0" namespaces. 826bc75619SDan Williams * Note, that BLK namespaces need not be contiguous in DPA-space, and 836bc75619SDan Williams * can consume aliased capacity from multiple interleave sets. 846bc75619SDan Williams * 856bc75619SDan Williams * BUS1: Legacy NVDIMM (single contiguous range) 866bc75619SDan Williams * 876bc75619SDan Williams * region2 886bc75619SDan Williams * +---------------------+ 896bc75619SDan Williams * |---------------------| 906bc75619SDan Williams * || pm2.0 || 916bc75619SDan Williams * |---------------------| 926bc75619SDan Williams * +---------------------+ 936bc75619SDan Williams * 946bc75619SDan Williams * *) A NFIT-table may describe a simple system-physical-address range 956bc75619SDan Williams * with no BLK aliasing. This type of region may optionally 966bc75619SDan Williams * reference an NVDIMM. 976bc75619SDan Williams */ 986bc75619SDan Williams enum { 9920985164SVishal Verma NUM_PM = 3, 10020985164SVishal Verma NUM_DCR = 5, 1016bc75619SDan Williams NUM_BDW = NUM_DCR, 1026bc75619SDan Williams NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW, 1036bc75619SDan Williams NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */ + 4 /* spa1 iset */, 1046bc75619SDan Williams DIMM_SIZE = SZ_32M, 1056bc75619SDan Williams LABEL_SIZE = SZ_128K, 1066bc75619SDan Williams SPA0_SIZE = DIMM_SIZE, 1076bc75619SDan Williams SPA1_SIZE = DIMM_SIZE*2, 1086bc75619SDan Williams SPA2_SIZE = DIMM_SIZE, 1096bc75619SDan Williams BDW_SIZE = 64 << 8, 1106bc75619SDan Williams DCR_SIZE = 12, 1116bc75619SDan Williams NUM_NFITS = 2, /* permit testing multiple NFITs per system */ 1126bc75619SDan Williams }; 1136bc75619SDan Williams 1146bc75619SDan Williams struct nfit_test_dcr { 1156bc75619SDan Williams __le64 bdw_addr; 1166bc75619SDan Williams __le32 bdw_status; 1176bc75619SDan Williams __u8 aperature[BDW_SIZE]; 1186bc75619SDan Williams }; 1196bc75619SDan Williams 1206bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \ 1216bc75619SDan Williams (((node & 0xfff) << 16) | ((socket & 0xf) << 12) \ 1226bc75619SDan Williams | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf)) 1236bc75619SDan Williams 1246bc75619SDan Williams static u32 handle[NUM_DCR] = { 1256bc75619SDan Williams [0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0), 1266bc75619SDan Williams [1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1), 1276bc75619SDan Williams [2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0), 1286bc75619SDan Williams [3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1), 12920985164SVishal Verma [4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0), 1306bc75619SDan Williams }; 1316bc75619SDan Williams 1326bc75619SDan Williams struct nfit_test { 1336bc75619SDan Williams struct acpi_nfit_desc acpi_desc; 1346bc75619SDan Williams struct platform_device pdev; 1356bc75619SDan Williams struct list_head resources; 1366bc75619SDan Williams void *nfit_buf; 1376bc75619SDan Williams dma_addr_t nfit_dma; 1386bc75619SDan Williams size_t nfit_size; 1396bc75619SDan Williams int num_dcr; 1406bc75619SDan Williams int num_pm; 1416bc75619SDan Williams void **dimm; 1426bc75619SDan Williams dma_addr_t *dimm_dma; 1439d27a87eSDan Williams void **flush; 1449d27a87eSDan Williams dma_addr_t *flush_dma; 1456bc75619SDan Williams void **label; 1466bc75619SDan Williams dma_addr_t *label_dma; 1476bc75619SDan Williams void **spa_set; 1486bc75619SDan Williams dma_addr_t *spa_set_dma; 1496bc75619SDan Williams struct nfit_test_dcr **dcr; 1506bc75619SDan Williams dma_addr_t *dcr_dma; 1516bc75619SDan Williams int (*alloc)(struct nfit_test *t); 1526bc75619SDan Williams void (*setup)(struct nfit_test *t); 15320985164SVishal Verma int setup_hotplug; 154f471f1a7SDan Williams struct ars_state { 155f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status; 156f471f1a7SDan Williams unsigned long deadline; 157f471f1a7SDan Williams spinlock_t lock; 158f471f1a7SDan Williams } ars_state; 1596bc75619SDan Williams }; 1606bc75619SDan Williams 1616bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev) 1626bc75619SDan Williams { 1636bc75619SDan Williams struct platform_device *pdev = to_platform_device(dev); 1646bc75619SDan Williams 1656bc75619SDan Williams return container_of(pdev, struct nfit_test, pdev); 1666bc75619SDan Williams } 1676bc75619SDan Williams 16839c686b8SVishal Verma static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd, 1696bc75619SDan Williams unsigned int buf_len) 1706bc75619SDan Williams { 1716bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 1726bc75619SDan Williams return -EINVAL; 17339c686b8SVishal Verma 1746bc75619SDan Williams nd_cmd->status = 0; 1756bc75619SDan Williams nd_cmd->config_size = LABEL_SIZE; 1766bc75619SDan Williams nd_cmd->max_xfer = SZ_4K; 17739c686b8SVishal Verma 17839c686b8SVishal Verma return 0; 1796bc75619SDan Williams } 18039c686b8SVishal Verma 18139c686b8SVishal Verma static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr 18239c686b8SVishal Verma *nd_cmd, unsigned int buf_len, void *label) 18339c686b8SVishal Verma { 1846bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 18539c686b8SVishal Verma int rc; 1866bc75619SDan Williams 1876bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 1886bc75619SDan Williams return -EINVAL; 1896bc75619SDan Williams if (offset >= LABEL_SIZE) 1906bc75619SDan Williams return -EINVAL; 1916bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len) 1926bc75619SDan Williams return -EINVAL; 1936bc75619SDan Williams 1946bc75619SDan Williams nd_cmd->status = 0; 1956bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 19639c686b8SVishal Verma memcpy(nd_cmd->out_buf, label + offset, len); 1976bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - len; 19839c686b8SVishal Verma 19939c686b8SVishal Verma return rc; 2006bc75619SDan Williams } 20139c686b8SVishal Verma 20239c686b8SVishal Verma static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd, 20339c686b8SVishal Verma unsigned int buf_len, void *label) 20439c686b8SVishal Verma { 2056bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 2066bc75619SDan Williams u32 *status; 20739c686b8SVishal Verma int rc; 2086bc75619SDan Williams 2096bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 2106bc75619SDan Williams return -EINVAL; 2116bc75619SDan Williams if (offset >= LABEL_SIZE) 2126bc75619SDan Williams return -EINVAL; 2136bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len) 2146bc75619SDan Williams return -EINVAL; 2156bc75619SDan Williams 21639c686b8SVishal Verma status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd); 2176bc75619SDan Williams *status = 0; 2186bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 21939c686b8SVishal Verma memcpy(label + offset, nd_cmd->in_buf, len); 2206bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - (len + 4); 22139c686b8SVishal Verma 22239c686b8SVishal Verma return rc; 2236bc75619SDan Williams } 22439c686b8SVishal Verma 225747ffe11SDan Williams #define NFIT_TEST_ARS_RECORDS 4 226d4f32367SDan Williams #define NFIT_TEST_CLEAR_ERR_UNIT 256 227747ffe11SDan Williams 22839c686b8SVishal Verma static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd, 22939c686b8SVishal Verma unsigned int buf_len) 23039c686b8SVishal Verma { 23139c686b8SVishal Verma if (buf_len < sizeof(*nd_cmd)) 23239c686b8SVishal Verma return -EINVAL; 23339c686b8SVishal Verma 234747ffe11SDan Williams nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status) 235747ffe11SDan Williams + NFIT_TEST_ARS_RECORDS * sizeof(struct nd_ars_record); 23639c686b8SVishal Verma nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16; 237d4f32367SDan Williams nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT; 23839c686b8SVishal Verma 23939c686b8SVishal Verma return 0; 24039c686b8SVishal Verma } 24139c686b8SVishal Verma 242f471f1a7SDan Williams /* 243f471f1a7SDan Williams * Initialize the ars_state to return an ars_result 1 second in the future with 244f471f1a7SDan Williams * a 4K error range in the middle of the requested address range. 245f471f1a7SDan Williams */ 246f471f1a7SDan Williams static void post_ars_status(struct ars_state *ars_state, u64 addr, u64 len) 24739c686b8SVishal Verma { 248f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status; 249f471f1a7SDan Williams struct nd_ars_record *ars_record; 250f471f1a7SDan Williams 251f471f1a7SDan Williams ars_state->deadline = jiffies + 1*HZ; 252f471f1a7SDan Williams ars_status = ars_state->ars_status; 253f471f1a7SDan Williams ars_status->status = 0; 254f471f1a7SDan Williams ars_status->out_length = sizeof(struct nd_cmd_ars_status) 255f471f1a7SDan Williams + sizeof(struct nd_ars_record); 256f471f1a7SDan Williams ars_status->address = addr; 257f471f1a7SDan Williams ars_status->length = len; 258f471f1a7SDan Williams ars_status->type = ND_ARS_PERSISTENT; 259f471f1a7SDan Williams ars_status->num_records = 1; 260f471f1a7SDan Williams ars_record = &ars_status->records[0]; 261f471f1a7SDan Williams ars_record->handle = 0; 262f471f1a7SDan Williams ars_record->err_address = addr + len / 2; 263f471f1a7SDan Williams ars_record->length = SZ_4K; 264f471f1a7SDan Williams } 265f471f1a7SDan Williams 266f471f1a7SDan Williams static int nfit_test_cmd_ars_start(struct ars_state *ars_state, 267f471f1a7SDan Williams struct nd_cmd_ars_start *ars_start, unsigned int buf_len, 268f471f1a7SDan Williams int *cmd_rc) 269f471f1a7SDan Williams { 270f471f1a7SDan Williams if (buf_len < sizeof(*ars_start)) 27139c686b8SVishal Verma return -EINVAL; 27239c686b8SVishal Verma 273f471f1a7SDan Williams spin_lock(&ars_state->lock); 274f471f1a7SDan Williams if (time_before(jiffies, ars_state->deadline)) { 275f471f1a7SDan Williams ars_start->status = NFIT_ARS_START_BUSY; 276f471f1a7SDan Williams *cmd_rc = -EBUSY; 277f471f1a7SDan Williams } else { 278f471f1a7SDan Williams ars_start->status = 0; 279f471f1a7SDan Williams ars_start->scrub_time = 1; 280f471f1a7SDan Williams post_ars_status(ars_state, ars_start->address, 281f471f1a7SDan Williams ars_start->length); 282f471f1a7SDan Williams *cmd_rc = 0; 283f471f1a7SDan Williams } 284f471f1a7SDan Williams spin_unlock(&ars_state->lock); 28539c686b8SVishal Verma 28639c686b8SVishal Verma return 0; 28739c686b8SVishal Verma } 28839c686b8SVishal Verma 289f471f1a7SDan Williams static int nfit_test_cmd_ars_status(struct ars_state *ars_state, 290f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status, unsigned int buf_len, 291f471f1a7SDan Williams int *cmd_rc) 29239c686b8SVishal Verma { 293f471f1a7SDan Williams if (buf_len < ars_state->ars_status->out_length) 29439c686b8SVishal Verma return -EINVAL; 29539c686b8SVishal Verma 296f471f1a7SDan Williams spin_lock(&ars_state->lock); 297f471f1a7SDan Williams if (time_before(jiffies, ars_state->deadline)) { 298f471f1a7SDan Williams memset(ars_status, 0, buf_len); 299f471f1a7SDan Williams ars_status->status = NFIT_ARS_STATUS_BUSY; 300f471f1a7SDan Williams ars_status->out_length = sizeof(*ars_status); 301f471f1a7SDan Williams *cmd_rc = -EBUSY; 302f471f1a7SDan Williams } else { 303f471f1a7SDan Williams memcpy(ars_status, ars_state->ars_status, 304f471f1a7SDan Williams ars_state->ars_status->out_length); 305f471f1a7SDan Williams *cmd_rc = 0; 306f471f1a7SDan Williams } 307f471f1a7SDan Williams spin_unlock(&ars_state->lock); 30839c686b8SVishal Verma return 0; 30939c686b8SVishal Verma } 31039c686b8SVishal Verma 311d4f32367SDan Williams static int nfit_test_cmd_clear_error(struct nd_cmd_clear_error *clear_err, 312d4f32367SDan Williams unsigned int buf_len, int *cmd_rc) 313d4f32367SDan Williams { 314d4f32367SDan Williams const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1; 315d4f32367SDan Williams if (buf_len < sizeof(*clear_err)) 316d4f32367SDan Williams return -EINVAL; 317d4f32367SDan Williams 318d4f32367SDan Williams if ((clear_err->address & mask) || (clear_err->length & mask)) 319d4f32367SDan Williams return -EINVAL; 320d4f32367SDan Williams 321d4f32367SDan Williams /* 322d4f32367SDan Williams * Report 'all clear' success for all commands even though a new 323d4f32367SDan Williams * scrub will find errors again. This is enough to have the 324d4f32367SDan Williams * error removed from the 'badblocks' tracking in the pmem 325d4f32367SDan Williams * driver. 326d4f32367SDan Williams */ 327d4f32367SDan Williams clear_err->status = 0; 328d4f32367SDan Williams clear_err->cleared = clear_err->length; 329d4f32367SDan Williams *cmd_rc = 0; 330d4f32367SDan Williams return 0; 331d4f32367SDan Williams } 332d4f32367SDan Williams 333*baa51277SDan Williams static int nfit_test_cmd_smart(struct nd_cmd_smart *smart, unsigned int buf_len) 334*baa51277SDan Williams { 335*baa51277SDan Williams static const struct nd_smart_payload smart_data = { 336*baa51277SDan Williams .flags = ND_SMART_HEALTH_VALID | ND_SMART_TEMP_VALID 337*baa51277SDan Williams | ND_SMART_SPARES_VALID | ND_SMART_ALARM_VALID 338*baa51277SDan Williams | ND_SMART_USED_VALID | ND_SMART_SHUTDOWN_VALID, 339*baa51277SDan Williams .health = ND_SMART_NON_CRITICAL_HEALTH, 340*baa51277SDan Williams .temperature = 23 * 16, 341*baa51277SDan Williams .spares = 75, 342*baa51277SDan Williams .alarm_flags = ND_SMART_SPARE_TRIP | ND_SMART_TEMP_TRIP, 343*baa51277SDan Williams .life_used = 5, 344*baa51277SDan Williams .shutdown_state = 0, 345*baa51277SDan Williams .vendor_size = 0, 346*baa51277SDan Williams }; 347*baa51277SDan Williams 348*baa51277SDan Williams if (buf_len < sizeof(*smart)) 349*baa51277SDan Williams return -EINVAL; 350*baa51277SDan Williams memcpy(smart->data, &smart_data, sizeof(smart_data)); 351*baa51277SDan Williams return 0; 352*baa51277SDan Williams } 353*baa51277SDan Williams 354*baa51277SDan Williams static int nfit_test_cmd_smart_threshold(struct nd_cmd_smart_threshold *smart_t, 355*baa51277SDan Williams unsigned int buf_len) 356*baa51277SDan Williams { 357*baa51277SDan Williams static const struct nd_smart_threshold_payload smart_t_data = { 358*baa51277SDan Williams .alarm_control = ND_SMART_SPARE_TRIP | ND_SMART_TEMP_TRIP, 359*baa51277SDan Williams .temperature = 40 * 16, 360*baa51277SDan Williams .spares = 5, 361*baa51277SDan Williams }; 362*baa51277SDan Williams 363*baa51277SDan Williams if (buf_len < sizeof(*smart_t)) 364*baa51277SDan Williams return -EINVAL; 365*baa51277SDan Williams memcpy(smart_t->data, &smart_t_data, sizeof(smart_t_data)); 366*baa51277SDan Williams return 0; 367*baa51277SDan Williams } 368*baa51277SDan Williams 36939c686b8SVishal Verma static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc, 37039c686b8SVishal Verma struct nvdimm *nvdimm, unsigned int cmd, void *buf, 371aef25338SDan Williams unsigned int buf_len, int *cmd_rc) 37239c686b8SVishal Verma { 37339c686b8SVishal Verma struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc); 37439c686b8SVishal Verma struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc); 375f471f1a7SDan Williams int i, rc = 0, __cmd_rc; 376f471f1a7SDan Williams 377f471f1a7SDan Williams if (!cmd_rc) 378f471f1a7SDan Williams cmd_rc = &__cmd_rc; 379f471f1a7SDan Williams *cmd_rc = 0; 38039c686b8SVishal Verma 38139c686b8SVishal Verma if (nvdimm) { 38239c686b8SVishal Verma struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm); 38339c686b8SVishal Verma 38439c686b8SVishal Verma if (!nfit_mem || !test_bit(cmd, &nfit_mem->dsm_mask)) 38539c686b8SVishal Verma return -ENOTTY; 38639c686b8SVishal Verma 38739c686b8SVishal Verma /* lookup label space for the given dimm */ 38839c686b8SVishal Verma for (i = 0; i < ARRAY_SIZE(handle); i++) 38939c686b8SVishal Verma if (__to_nfit_memdev(nfit_mem)->device_handle == 39039c686b8SVishal Verma handle[i]) 39139c686b8SVishal Verma break; 39239c686b8SVishal Verma if (i >= ARRAY_SIZE(handle)) 39339c686b8SVishal Verma return -ENXIO; 39439c686b8SVishal Verma 39539c686b8SVishal Verma switch (cmd) { 39639c686b8SVishal Verma case ND_CMD_GET_CONFIG_SIZE: 39739c686b8SVishal Verma rc = nfit_test_cmd_get_config_size(buf, buf_len); 39839c686b8SVishal Verma break; 39939c686b8SVishal Verma case ND_CMD_GET_CONFIG_DATA: 40039c686b8SVishal Verma rc = nfit_test_cmd_get_config_data(buf, buf_len, 40139c686b8SVishal Verma t->label[i]); 40239c686b8SVishal Verma break; 40339c686b8SVishal Verma case ND_CMD_SET_CONFIG_DATA: 40439c686b8SVishal Verma rc = nfit_test_cmd_set_config_data(buf, buf_len, 40539c686b8SVishal Verma t->label[i]); 40639c686b8SVishal Verma break; 407*baa51277SDan Williams case ND_CMD_SMART: 408*baa51277SDan Williams rc = nfit_test_cmd_smart(buf, buf_len); 409*baa51277SDan Williams break; 410*baa51277SDan Williams case ND_CMD_SMART_THRESHOLD: 411*baa51277SDan Williams rc = nfit_test_cmd_smart_threshold(buf, buf_len); 412*baa51277SDan Williams break; 4136bc75619SDan Williams default: 4146bc75619SDan Williams return -ENOTTY; 4156bc75619SDan Williams } 41639c686b8SVishal Verma } else { 417f471f1a7SDan Williams struct ars_state *ars_state = &t->ars_state; 418f471f1a7SDan Williams 41939c686b8SVishal Verma if (!nd_desc || !test_bit(cmd, &nd_desc->dsm_mask)) 42039c686b8SVishal Verma return -ENOTTY; 42139c686b8SVishal Verma 42239c686b8SVishal Verma switch (cmd) { 42339c686b8SVishal Verma case ND_CMD_ARS_CAP: 42439c686b8SVishal Verma rc = nfit_test_cmd_ars_cap(buf, buf_len); 42539c686b8SVishal Verma break; 42639c686b8SVishal Verma case ND_CMD_ARS_START: 427f471f1a7SDan Williams rc = nfit_test_cmd_ars_start(ars_state, buf, buf_len, 428f471f1a7SDan Williams cmd_rc); 42939c686b8SVishal Verma break; 43039c686b8SVishal Verma case ND_CMD_ARS_STATUS: 431f471f1a7SDan Williams rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len, 432f471f1a7SDan Williams cmd_rc); 43339c686b8SVishal Verma break; 434d4f32367SDan Williams case ND_CMD_CLEAR_ERROR: 435d4f32367SDan Williams rc = nfit_test_cmd_clear_error(buf, buf_len, cmd_rc); 436d4f32367SDan Williams break; 43739c686b8SVishal Verma default: 43839c686b8SVishal Verma return -ENOTTY; 43939c686b8SVishal Verma } 44039c686b8SVishal Verma } 4416bc75619SDan Williams 4426bc75619SDan Williams return rc; 4436bc75619SDan Williams } 4446bc75619SDan Williams 4456bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock); 4466bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS]; 4476bc75619SDan Williams 4486bc75619SDan Williams static void release_nfit_res(void *data) 4496bc75619SDan Williams { 4506bc75619SDan Williams struct nfit_test_resource *nfit_res = data; 4516bc75619SDan Williams struct resource *res = nfit_res->res; 4526bc75619SDan Williams 4536bc75619SDan Williams spin_lock(&nfit_test_lock); 4546bc75619SDan Williams list_del(&nfit_res->list); 4556bc75619SDan Williams spin_unlock(&nfit_test_lock); 4566bc75619SDan Williams 4576bc75619SDan Williams if (is_vmalloc_addr(nfit_res->buf)) 4586bc75619SDan Williams vfree(nfit_res->buf); 4596bc75619SDan Williams else 4606bc75619SDan Williams dma_free_coherent(nfit_res->dev, resource_size(res), 4616bc75619SDan Williams nfit_res->buf, res->start); 4626bc75619SDan Williams kfree(res); 4636bc75619SDan Williams kfree(nfit_res); 4646bc75619SDan Williams } 4656bc75619SDan Williams 4666bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma, 4676bc75619SDan Williams void *buf) 4686bc75619SDan Williams { 4696bc75619SDan Williams struct device *dev = &t->pdev.dev; 4706bc75619SDan Williams struct resource *res = kzalloc(sizeof(*res) * 2, GFP_KERNEL); 4716bc75619SDan Williams struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res), 4726bc75619SDan Williams GFP_KERNEL); 4736bc75619SDan Williams int rc; 4746bc75619SDan Williams 4756bc75619SDan Williams if (!res || !buf || !nfit_res) 4766bc75619SDan Williams goto err; 4776bc75619SDan Williams rc = devm_add_action(dev, release_nfit_res, nfit_res); 4786bc75619SDan Williams if (rc) 4796bc75619SDan Williams goto err; 4806bc75619SDan Williams INIT_LIST_HEAD(&nfit_res->list); 4816bc75619SDan Williams memset(buf, 0, size); 4826bc75619SDan Williams nfit_res->dev = dev; 4836bc75619SDan Williams nfit_res->buf = buf; 4846bc75619SDan Williams nfit_res->res = res; 4856bc75619SDan Williams res->start = *dma; 4866bc75619SDan Williams res->end = *dma + size - 1; 4876bc75619SDan Williams res->name = "NFIT"; 4886bc75619SDan Williams spin_lock(&nfit_test_lock); 4896bc75619SDan Williams list_add(&nfit_res->list, &t->resources); 4906bc75619SDan Williams spin_unlock(&nfit_test_lock); 4916bc75619SDan Williams 4926bc75619SDan Williams return nfit_res->buf; 4936bc75619SDan Williams err: 4946bc75619SDan Williams if (buf && !is_vmalloc_addr(buf)) 4956bc75619SDan Williams dma_free_coherent(dev, size, buf, *dma); 4966bc75619SDan Williams else if (buf) 4976bc75619SDan Williams vfree(buf); 4986bc75619SDan Williams kfree(res); 4996bc75619SDan Williams kfree(nfit_res); 5006bc75619SDan Williams return NULL; 5016bc75619SDan Williams } 5026bc75619SDan Williams 5036bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma) 5046bc75619SDan Williams { 5056bc75619SDan Williams void *buf = vmalloc(size); 5066bc75619SDan Williams 5076bc75619SDan Williams *dma = (unsigned long) buf; 5086bc75619SDan Williams return __test_alloc(t, size, dma, buf); 5096bc75619SDan Williams } 5106bc75619SDan Williams 5116bc75619SDan Williams static void *test_alloc_coherent(struct nfit_test *t, size_t size, 5126bc75619SDan Williams dma_addr_t *dma) 5136bc75619SDan Williams { 5146bc75619SDan Williams struct device *dev = &t->pdev.dev; 5156bc75619SDan Williams void *buf = dma_alloc_coherent(dev, size, dma, GFP_KERNEL); 5166bc75619SDan Williams 5176bc75619SDan Williams return __test_alloc(t, size, dma, buf); 5186bc75619SDan Williams } 5196bc75619SDan Williams 5206bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr) 5216bc75619SDan Williams { 5226bc75619SDan Williams int i; 5236bc75619SDan Williams 5246bc75619SDan Williams for (i = 0; i < ARRAY_SIZE(instances); i++) { 5256bc75619SDan Williams struct nfit_test_resource *n, *nfit_res = NULL; 5266bc75619SDan Williams struct nfit_test *t = instances[i]; 5276bc75619SDan Williams 5286bc75619SDan Williams if (!t) 5296bc75619SDan Williams continue; 5306bc75619SDan Williams spin_lock(&nfit_test_lock); 5316bc75619SDan Williams list_for_each_entry(n, &t->resources, list) { 5326bc75619SDan Williams if (addr >= n->res->start && (addr < n->res->start 5336bc75619SDan Williams + resource_size(n->res))) { 5346bc75619SDan Williams nfit_res = n; 5356bc75619SDan Williams break; 5366bc75619SDan Williams } else if (addr >= (unsigned long) n->buf 5376bc75619SDan Williams && (addr < (unsigned long) n->buf 5386bc75619SDan Williams + resource_size(n->res))) { 5396bc75619SDan Williams nfit_res = n; 5406bc75619SDan Williams break; 5416bc75619SDan Williams } 5426bc75619SDan Williams } 5436bc75619SDan Williams spin_unlock(&nfit_test_lock); 5446bc75619SDan Williams if (nfit_res) 5456bc75619SDan Williams return nfit_res; 5466bc75619SDan Williams } 5476bc75619SDan Williams 5486bc75619SDan Williams return NULL; 5496bc75619SDan Williams } 5506bc75619SDan Williams 551f471f1a7SDan Williams static int ars_state_init(struct device *dev, struct ars_state *ars_state) 552f471f1a7SDan Williams { 553f471f1a7SDan Williams ars_state->ars_status = devm_kzalloc(dev, 554f471f1a7SDan Williams sizeof(struct nd_cmd_ars_status) 555f471f1a7SDan Williams + sizeof(struct nd_ars_record) * NFIT_TEST_ARS_RECORDS, 556f471f1a7SDan Williams GFP_KERNEL); 557f471f1a7SDan Williams if (!ars_state->ars_status) 558f471f1a7SDan Williams return -ENOMEM; 559f471f1a7SDan Williams spin_lock_init(&ars_state->lock); 560f471f1a7SDan Williams return 0; 561f471f1a7SDan Williams } 562f471f1a7SDan Williams 5636bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t) 5646bc75619SDan Williams { 5656b577c9dSLinda Knippers size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA 5666bc75619SDan Williams + sizeof(struct acpi_nfit_memory_map) * NUM_MEM 5676bc75619SDan Williams + sizeof(struct acpi_nfit_control_region) * NUM_DCR 5683b87356fSDan Williams + offsetof(struct acpi_nfit_control_region, 5693b87356fSDan Williams window_size) * NUM_DCR 5709d27a87eSDan Williams + sizeof(struct acpi_nfit_data_region) * NUM_BDW 5719d27a87eSDan Williams + sizeof(struct acpi_nfit_flush_address) * NUM_DCR; 5726bc75619SDan Williams int i; 5736bc75619SDan Williams 5746bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 5756bc75619SDan Williams if (!t->nfit_buf) 5766bc75619SDan Williams return -ENOMEM; 5776bc75619SDan Williams t->nfit_size = nfit_size; 5786bc75619SDan Williams 5796bc75619SDan Williams t->spa_set[0] = test_alloc_coherent(t, SPA0_SIZE, &t->spa_set_dma[0]); 5806bc75619SDan Williams if (!t->spa_set[0]) 5816bc75619SDan Williams return -ENOMEM; 5826bc75619SDan Williams 5836bc75619SDan Williams t->spa_set[1] = test_alloc_coherent(t, SPA1_SIZE, &t->spa_set_dma[1]); 5846bc75619SDan Williams if (!t->spa_set[1]) 5856bc75619SDan Williams return -ENOMEM; 5866bc75619SDan Williams 58720985164SVishal Verma t->spa_set[2] = test_alloc_coherent(t, SPA0_SIZE, &t->spa_set_dma[2]); 58820985164SVishal Verma if (!t->spa_set[2]) 58920985164SVishal Verma return -ENOMEM; 59020985164SVishal Verma 5916bc75619SDan Williams for (i = 0; i < NUM_DCR; i++) { 5926bc75619SDan Williams t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]); 5936bc75619SDan Williams if (!t->dimm[i]) 5946bc75619SDan Williams return -ENOMEM; 5956bc75619SDan Williams 5966bc75619SDan Williams t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]); 5976bc75619SDan Williams if (!t->label[i]) 5986bc75619SDan Williams return -ENOMEM; 5996bc75619SDan Williams sprintf(t->label[i], "label%d", i); 6009d27a87eSDan Williams 6019d27a87eSDan Williams t->flush[i] = test_alloc(t, 8, &t->flush_dma[i]); 6029d27a87eSDan Williams if (!t->flush[i]) 6039d27a87eSDan Williams return -ENOMEM; 6046bc75619SDan Williams } 6056bc75619SDan Williams 6066bc75619SDan Williams for (i = 0; i < NUM_DCR; i++) { 6076bc75619SDan Williams t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]); 6086bc75619SDan Williams if (!t->dcr[i]) 6096bc75619SDan Williams return -ENOMEM; 6106bc75619SDan Williams } 6116bc75619SDan Williams 612f471f1a7SDan Williams return ars_state_init(&t->pdev.dev, &t->ars_state); 6136bc75619SDan Williams } 6146bc75619SDan Williams 6156bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t) 6166bc75619SDan Williams { 6176b577c9dSLinda Knippers size_t nfit_size = sizeof(struct acpi_nfit_system_address) 6186bc75619SDan Williams + sizeof(struct acpi_nfit_memory_map) 6193b87356fSDan Williams + offsetof(struct acpi_nfit_control_region, window_size); 6206bc75619SDan Williams 6216bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 6226bc75619SDan Williams if (!t->nfit_buf) 6236bc75619SDan Williams return -ENOMEM; 6246bc75619SDan Williams t->nfit_size = nfit_size; 6256bc75619SDan Williams 6266bc75619SDan Williams t->spa_set[0] = test_alloc_coherent(t, SPA2_SIZE, &t->spa_set_dma[0]); 6276bc75619SDan Williams if (!t->spa_set[0]) 6286bc75619SDan Williams return -ENOMEM; 6296bc75619SDan Williams 630f471f1a7SDan Williams return ars_state_init(&t->pdev.dev, &t->ars_state); 6316bc75619SDan Williams } 6326bc75619SDan Williams 6336bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t) 6346bc75619SDan Williams { 6356bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 6366bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 6376bc75619SDan Williams void *nfit_buf = t->nfit_buf; 6386bc75619SDan Williams struct acpi_nfit_system_address *spa; 6396bc75619SDan Williams struct acpi_nfit_control_region *dcr; 6406bc75619SDan Williams struct acpi_nfit_data_region *bdw; 6419d27a87eSDan Williams struct acpi_nfit_flush_address *flush; 6426bc75619SDan Williams unsigned int offset; 6436bc75619SDan Williams 6446bc75619SDan Williams /* 6456bc75619SDan Williams * spa0 (interleave first half of dimm0 and dimm1, note storage 6466bc75619SDan Williams * does not actually alias the related block-data-window 6476bc75619SDan Williams * regions) 6486bc75619SDan Williams */ 6496b577c9dSLinda Knippers spa = nfit_buf; 6506bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 6516bc75619SDan Williams spa->header.length = sizeof(*spa); 6526bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 6536bc75619SDan Williams spa->range_index = 0+1; 6546bc75619SDan Williams spa->address = t->spa_set_dma[0]; 6556bc75619SDan Williams spa->length = SPA0_SIZE; 6566bc75619SDan Williams 6576bc75619SDan Williams /* 6586bc75619SDan Williams * spa1 (interleave last half of the 4 DIMMS, note storage 6596bc75619SDan Williams * does not actually alias the related block-data-window 6606bc75619SDan Williams * regions) 6616bc75619SDan Williams */ 6626b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa); 6636bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 6646bc75619SDan Williams spa->header.length = sizeof(*spa); 6656bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 6666bc75619SDan Williams spa->range_index = 1+1; 6676bc75619SDan Williams spa->address = t->spa_set_dma[1]; 6686bc75619SDan Williams spa->length = SPA1_SIZE; 6696bc75619SDan Williams 6706bc75619SDan Williams /* spa2 (dcr0) dimm0 */ 6716b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 2; 6726bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 6736bc75619SDan Williams spa->header.length = sizeof(*spa); 6746bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 6756bc75619SDan Williams spa->range_index = 2+1; 6766bc75619SDan Williams spa->address = t->dcr_dma[0]; 6776bc75619SDan Williams spa->length = DCR_SIZE; 6786bc75619SDan Williams 6796bc75619SDan Williams /* spa3 (dcr1) dimm1 */ 6806b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 3; 6816bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 6826bc75619SDan Williams spa->header.length = sizeof(*spa); 6836bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 6846bc75619SDan Williams spa->range_index = 3+1; 6856bc75619SDan Williams spa->address = t->dcr_dma[1]; 6866bc75619SDan Williams spa->length = DCR_SIZE; 6876bc75619SDan Williams 6886bc75619SDan Williams /* spa4 (dcr2) dimm2 */ 6896b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 4; 6906bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 6916bc75619SDan Williams spa->header.length = sizeof(*spa); 6926bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 6936bc75619SDan Williams spa->range_index = 4+1; 6946bc75619SDan Williams spa->address = t->dcr_dma[2]; 6956bc75619SDan Williams spa->length = DCR_SIZE; 6966bc75619SDan Williams 6976bc75619SDan Williams /* spa5 (dcr3) dimm3 */ 6986b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 5; 6996bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 7006bc75619SDan Williams spa->header.length = sizeof(*spa); 7016bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 7026bc75619SDan Williams spa->range_index = 5+1; 7036bc75619SDan Williams spa->address = t->dcr_dma[3]; 7046bc75619SDan Williams spa->length = DCR_SIZE; 7056bc75619SDan Williams 7066bc75619SDan Williams /* spa6 (bdw for dcr0) dimm0 */ 7076b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 6; 7086bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 7096bc75619SDan Williams spa->header.length = sizeof(*spa); 7106bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 7116bc75619SDan Williams spa->range_index = 6+1; 7126bc75619SDan Williams spa->address = t->dimm_dma[0]; 7136bc75619SDan Williams spa->length = DIMM_SIZE; 7146bc75619SDan Williams 7156bc75619SDan Williams /* spa7 (bdw for dcr1) dimm1 */ 7166b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 7; 7176bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 7186bc75619SDan Williams spa->header.length = sizeof(*spa); 7196bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 7206bc75619SDan Williams spa->range_index = 7+1; 7216bc75619SDan Williams spa->address = t->dimm_dma[1]; 7226bc75619SDan Williams spa->length = DIMM_SIZE; 7236bc75619SDan Williams 7246bc75619SDan Williams /* spa8 (bdw for dcr2) dimm2 */ 7256b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 8; 7266bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 7276bc75619SDan Williams spa->header.length = sizeof(*spa); 7286bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 7296bc75619SDan Williams spa->range_index = 8+1; 7306bc75619SDan Williams spa->address = t->dimm_dma[2]; 7316bc75619SDan Williams spa->length = DIMM_SIZE; 7326bc75619SDan Williams 7336bc75619SDan Williams /* spa9 (bdw for dcr3) dimm3 */ 7346b577c9dSLinda Knippers spa = nfit_buf + sizeof(*spa) * 9; 7356bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 7366bc75619SDan Williams spa->header.length = sizeof(*spa); 7376bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 7386bc75619SDan Williams spa->range_index = 9+1; 7396bc75619SDan Williams spa->address = t->dimm_dma[3]; 7406bc75619SDan Williams spa->length = DIMM_SIZE; 7416bc75619SDan Williams 7426b577c9dSLinda Knippers offset = sizeof(*spa) * 10; 7436bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 7446bc75619SDan Williams memdev = nfit_buf + offset; 7456bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 7466bc75619SDan Williams memdev->header.length = sizeof(*memdev); 7476bc75619SDan Williams memdev->device_handle = handle[0]; 7486bc75619SDan Williams memdev->physical_id = 0; 7496bc75619SDan Williams memdev->region_id = 0; 7506bc75619SDan Williams memdev->range_index = 0+1; 7513b87356fSDan Williams memdev->region_index = 4+1; 7526bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 7536bc75619SDan Williams memdev->region_offset = t->spa_set_dma[0]; 7546bc75619SDan Williams memdev->address = 0; 7556bc75619SDan Williams memdev->interleave_index = 0; 7566bc75619SDan Williams memdev->interleave_ways = 2; 7576bc75619SDan Williams 7586bc75619SDan Williams /* mem-region1 (spa0, dimm1) */ 7596bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map); 7606bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 7616bc75619SDan Williams memdev->header.length = sizeof(*memdev); 7626bc75619SDan Williams memdev->device_handle = handle[1]; 7636bc75619SDan Williams memdev->physical_id = 1; 7646bc75619SDan Williams memdev->region_id = 0; 7656bc75619SDan Williams memdev->range_index = 0+1; 7663b87356fSDan Williams memdev->region_index = 5+1; 7676bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 7686bc75619SDan Williams memdev->region_offset = t->spa_set_dma[0] + SPA0_SIZE/2; 7696bc75619SDan Williams memdev->address = 0; 7706bc75619SDan Williams memdev->interleave_index = 0; 7716bc75619SDan Williams memdev->interleave_ways = 2; 7726bc75619SDan Williams 7736bc75619SDan Williams /* mem-region2 (spa1, dimm0) */ 7746bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 2; 7756bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 7766bc75619SDan Williams memdev->header.length = sizeof(*memdev); 7776bc75619SDan Williams memdev->device_handle = handle[0]; 7786bc75619SDan Williams memdev->physical_id = 0; 7796bc75619SDan Williams memdev->region_id = 1; 7806bc75619SDan Williams memdev->range_index = 1+1; 7813b87356fSDan Williams memdev->region_index = 4+1; 7826bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 7836bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1]; 7846bc75619SDan Williams memdev->address = SPA0_SIZE/2; 7856bc75619SDan Williams memdev->interleave_index = 0; 7866bc75619SDan Williams memdev->interleave_ways = 4; 7876bc75619SDan Williams 7886bc75619SDan Williams /* mem-region3 (spa1, dimm1) */ 7896bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 3; 7906bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 7916bc75619SDan Williams memdev->header.length = sizeof(*memdev); 7926bc75619SDan Williams memdev->device_handle = handle[1]; 7936bc75619SDan Williams memdev->physical_id = 1; 7946bc75619SDan Williams memdev->region_id = 1; 7956bc75619SDan Williams memdev->range_index = 1+1; 7963b87356fSDan Williams memdev->region_index = 5+1; 7976bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 7986bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1] + SPA1_SIZE/4; 7996bc75619SDan Williams memdev->address = SPA0_SIZE/2; 8006bc75619SDan Williams memdev->interleave_index = 0; 8016bc75619SDan Williams memdev->interleave_ways = 4; 8026bc75619SDan Williams 8036bc75619SDan Williams /* mem-region4 (spa1, dimm2) */ 8046bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 4; 8056bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 8066bc75619SDan Williams memdev->header.length = sizeof(*memdev); 8076bc75619SDan Williams memdev->device_handle = handle[2]; 8086bc75619SDan Williams memdev->physical_id = 2; 8096bc75619SDan Williams memdev->region_id = 0; 8106bc75619SDan Williams memdev->range_index = 1+1; 8113b87356fSDan Williams memdev->region_index = 6+1; 8126bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 8136bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1] + 2*SPA1_SIZE/4; 8146bc75619SDan Williams memdev->address = SPA0_SIZE/2; 8156bc75619SDan Williams memdev->interleave_index = 0; 8166bc75619SDan Williams memdev->interleave_ways = 4; 8176bc75619SDan Williams 8186bc75619SDan Williams /* mem-region5 (spa1, dimm3) */ 8196bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 5; 8206bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 8216bc75619SDan Williams memdev->header.length = sizeof(*memdev); 8226bc75619SDan Williams memdev->device_handle = handle[3]; 8236bc75619SDan Williams memdev->physical_id = 3; 8246bc75619SDan Williams memdev->region_id = 0; 8256bc75619SDan Williams memdev->range_index = 1+1; 8263b87356fSDan Williams memdev->region_index = 7+1; 8276bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 8286bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1] + 3*SPA1_SIZE/4; 8296bc75619SDan Williams memdev->address = SPA0_SIZE/2; 8306bc75619SDan Williams memdev->interleave_index = 0; 8316bc75619SDan Williams memdev->interleave_ways = 4; 8326bc75619SDan Williams 8336bc75619SDan Williams /* mem-region6 (spa/dcr0, dimm0) */ 8346bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 6; 8356bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 8366bc75619SDan Williams memdev->header.length = sizeof(*memdev); 8376bc75619SDan Williams memdev->device_handle = handle[0]; 8386bc75619SDan Williams memdev->physical_id = 0; 8396bc75619SDan Williams memdev->region_id = 0; 8406bc75619SDan Williams memdev->range_index = 2+1; 8416bc75619SDan Williams memdev->region_index = 0+1; 8426bc75619SDan Williams memdev->region_size = 0; 8436bc75619SDan Williams memdev->region_offset = 0; 8446bc75619SDan Williams memdev->address = 0; 8456bc75619SDan Williams memdev->interleave_index = 0; 8466bc75619SDan Williams memdev->interleave_ways = 1; 8476bc75619SDan Williams 8486bc75619SDan Williams /* mem-region7 (spa/dcr1, dimm1) */ 8496bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 7; 8506bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 8516bc75619SDan Williams memdev->header.length = sizeof(*memdev); 8526bc75619SDan Williams memdev->device_handle = handle[1]; 8536bc75619SDan Williams memdev->physical_id = 1; 8546bc75619SDan Williams memdev->region_id = 0; 8556bc75619SDan Williams memdev->range_index = 3+1; 8566bc75619SDan Williams memdev->region_index = 1+1; 8576bc75619SDan Williams memdev->region_size = 0; 8586bc75619SDan Williams memdev->region_offset = 0; 8596bc75619SDan Williams memdev->address = 0; 8606bc75619SDan Williams memdev->interleave_index = 0; 8616bc75619SDan Williams memdev->interleave_ways = 1; 8626bc75619SDan Williams 8636bc75619SDan Williams /* mem-region8 (spa/dcr2, dimm2) */ 8646bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 8; 8656bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 8666bc75619SDan Williams memdev->header.length = sizeof(*memdev); 8676bc75619SDan Williams memdev->device_handle = handle[2]; 8686bc75619SDan Williams memdev->physical_id = 2; 8696bc75619SDan Williams memdev->region_id = 0; 8706bc75619SDan Williams memdev->range_index = 4+1; 8716bc75619SDan Williams memdev->region_index = 2+1; 8726bc75619SDan Williams memdev->region_size = 0; 8736bc75619SDan Williams memdev->region_offset = 0; 8746bc75619SDan Williams memdev->address = 0; 8756bc75619SDan Williams memdev->interleave_index = 0; 8766bc75619SDan Williams memdev->interleave_ways = 1; 8776bc75619SDan Williams 8786bc75619SDan Williams /* mem-region9 (spa/dcr3, dimm3) */ 8796bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 9; 8806bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 8816bc75619SDan Williams memdev->header.length = sizeof(*memdev); 8826bc75619SDan Williams memdev->device_handle = handle[3]; 8836bc75619SDan Williams memdev->physical_id = 3; 8846bc75619SDan Williams memdev->region_id = 0; 8856bc75619SDan Williams memdev->range_index = 5+1; 8866bc75619SDan Williams memdev->region_index = 3+1; 8876bc75619SDan Williams memdev->region_size = 0; 8886bc75619SDan Williams memdev->region_offset = 0; 8896bc75619SDan Williams memdev->address = 0; 8906bc75619SDan Williams memdev->interleave_index = 0; 8916bc75619SDan Williams memdev->interleave_ways = 1; 8926bc75619SDan Williams 8936bc75619SDan Williams /* mem-region10 (spa/bdw0, dimm0) */ 8946bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 10; 8956bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 8966bc75619SDan Williams memdev->header.length = sizeof(*memdev); 8976bc75619SDan Williams memdev->device_handle = handle[0]; 8986bc75619SDan Williams memdev->physical_id = 0; 8996bc75619SDan Williams memdev->region_id = 0; 9006bc75619SDan Williams memdev->range_index = 6+1; 9016bc75619SDan Williams memdev->region_index = 0+1; 9026bc75619SDan Williams memdev->region_size = 0; 9036bc75619SDan Williams memdev->region_offset = 0; 9046bc75619SDan Williams memdev->address = 0; 9056bc75619SDan Williams memdev->interleave_index = 0; 9066bc75619SDan Williams memdev->interleave_ways = 1; 9076bc75619SDan Williams 9086bc75619SDan Williams /* mem-region11 (spa/bdw1, dimm1) */ 9096bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 11; 9106bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 9116bc75619SDan Williams memdev->header.length = sizeof(*memdev); 9126bc75619SDan Williams memdev->device_handle = handle[1]; 9136bc75619SDan Williams memdev->physical_id = 1; 9146bc75619SDan Williams memdev->region_id = 0; 9156bc75619SDan Williams memdev->range_index = 7+1; 9166bc75619SDan Williams memdev->region_index = 1+1; 9176bc75619SDan Williams memdev->region_size = 0; 9186bc75619SDan Williams memdev->region_offset = 0; 9196bc75619SDan Williams memdev->address = 0; 9206bc75619SDan Williams memdev->interleave_index = 0; 9216bc75619SDan Williams memdev->interleave_ways = 1; 9226bc75619SDan Williams 9236bc75619SDan Williams /* mem-region12 (spa/bdw2, dimm2) */ 9246bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 12; 9256bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 9266bc75619SDan Williams memdev->header.length = sizeof(*memdev); 9276bc75619SDan Williams memdev->device_handle = handle[2]; 9286bc75619SDan Williams memdev->physical_id = 2; 9296bc75619SDan Williams memdev->region_id = 0; 9306bc75619SDan Williams memdev->range_index = 8+1; 9316bc75619SDan Williams memdev->region_index = 2+1; 9326bc75619SDan Williams memdev->region_size = 0; 9336bc75619SDan Williams memdev->region_offset = 0; 9346bc75619SDan Williams memdev->address = 0; 9356bc75619SDan Williams memdev->interleave_index = 0; 9366bc75619SDan Williams memdev->interleave_ways = 1; 9376bc75619SDan Williams 9386bc75619SDan Williams /* mem-region13 (spa/dcr3, dimm3) */ 9396bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 13; 9406bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 9416bc75619SDan Williams memdev->header.length = sizeof(*memdev); 9426bc75619SDan Williams memdev->device_handle = handle[3]; 9436bc75619SDan Williams memdev->physical_id = 3; 9446bc75619SDan Williams memdev->region_id = 0; 9456bc75619SDan Williams memdev->range_index = 9+1; 9466bc75619SDan Williams memdev->region_index = 3+1; 9476bc75619SDan Williams memdev->region_size = 0; 9486bc75619SDan Williams memdev->region_offset = 0; 9496bc75619SDan Williams memdev->address = 0; 9506bc75619SDan Williams memdev->interleave_index = 0; 9516bc75619SDan Williams memdev->interleave_ways = 1; 9526bc75619SDan Williams 9536bc75619SDan Williams offset = offset + sizeof(struct acpi_nfit_memory_map) * 14; 9543b87356fSDan Williams /* dcr-descriptor0: blk */ 9556bc75619SDan Williams dcr = nfit_buf + offset; 9566bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 9576bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 9586bc75619SDan Williams dcr->region_index = 0+1; 9596bc75619SDan Williams dcr->vendor_id = 0xabcd; 9606bc75619SDan Williams dcr->device_id = 0; 9616bc75619SDan Williams dcr->revision_id = 1; 9626bc75619SDan Williams dcr->serial_number = ~handle[0]; 963be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 9646bc75619SDan Williams dcr->windows = 1; 9656bc75619SDan Williams dcr->window_size = DCR_SIZE; 9666bc75619SDan Williams dcr->command_offset = 0; 9676bc75619SDan Williams dcr->command_size = 8; 9686bc75619SDan Williams dcr->status_offset = 8; 9696bc75619SDan Williams dcr->status_size = 4; 9706bc75619SDan Williams 9713b87356fSDan Williams /* dcr-descriptor1: blk */ 9726bc75619SDan Williams dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region); 9736bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 9746bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 9756bc75619SDan Williams dcr->region_index = 1+1; 9766bc75619SDan Williams dcr->vendor_id = 0xabcd; 9776bc75619SDan Williams dcr->device_id = 0; 9786bc75619SDan Williams dcr->revision_id = 1; 9796bc75619SDan Williams dcr->serial_number = ~handle[1]; 980be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 9816bc75619SDan Williams dcr->windows = 1; 9826bc75619SDan Williams dcr->window_size = DCR_SIZE; 9836bc75619SDan Williams dcr->command_offset = 0; 9846bc75619SDan Williams dcr->command_size = 8; 9856bc75619SDan Williams dcr->status_offset = 8; 9866bc75619SDan Williams dcr->status_size = 4; 9876bc75619SDan Williams 9883b87356fSDan Williams /* dcr-descriptor2: blk */ 9896bc75619SDan Williams dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region) * 2; 9906bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 9916bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 9926bc75619SDan Williams dcr->region_index = 2+1; 9936bc75619SDan Williams dcr->vendor_id = 0xabcd; 9946bc75619SDan Williams dcr->device_id = 0; 9956bc75619SDan Williams dcr->revision_id = 1; 9966bc75619SDan Williams dcr->serial_number = ~handle[2]; 997be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 9986bc75619SDan Williams dcr->windows = 1; 9996bc75619SDan Williams dcr->window_size = DCR_SIZE; 10006bc75619SDan Williams dcr->command_offset = 0; 10016bc75619SDan Williams dcr->command_size = 8; 10026bc75619SDan Williams dcr->status_offset = 8; 10036bc75619SDan Williams dcr->status_size = 4; 10046bc75619SDan Williams 10053b87356fSDan Williams /* dcr-descriptor3: blk */ 10066bc75619SDan Williams dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region) * 3; 10076bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 10086bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 10096bc75619SDan Williams dcr->region_index = 3+1; 10106bc75619SDan Williams dcr->vendor_id = 0xabcd; 10116bc75619SDan Williams dcr->device_id = 0; 10126bc75619SDan Williams dcr->revision_id = 1; 10136bc75619SDan Williams dcr->serial_number = ~handle[3]; 1014be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 10156bc75619SDan Williams dcr->windows = 1; 10166bc75619SDan Williams dcr->window_size = DCR_SIZE; 10176bc75619SDan Williams dcr->command_offset = 0; 10186bc75619SDan Williams dcr->command_size = 8; 10196bc75619SDan Williams dcr->status_offset = 8; 10206bc75619SDan Williams dcr->status_size = 4; 10216bc75619SDan Williams 10226bc75619SDan Williams offset = offset + sizeof(struct acpi_nfit_control_region) * 4; 10233b87356fSDan Williams /* dcr-descriptor0: pmem */ 10243b87356fSDan Williams dcr = nfit_buf + offset; 10253b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 10263b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 10273b87356fSDan Williams window_size); 10283b87356fSDan Williams dcr->region_index = 4+1; 10293b87356fSDan Williams dcr->vendor_id = 0xabcd; 10303b87356fSDan Williams dcr->device_id = 0; 10313b87356fSDan Williams dcr->revision_id = 1; 10323b87356fSDan Williams dcr->serial_number = ~handle[0]; 10333b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 10343b87356fSDan Williams dcr->windows = 0; 10353b87356fSDan Williams 10363b87356fSDan Williams /* dcr-descriptor1: pmem */ 10373b87356fSDan Williams dcr = nfit_buf + offset + offsetof(struct acpi_nfit_control_region, 10383b87356fSDan Williams window_size); 10393b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 10403b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 10413b87356fSDan Williams window_size); 10423b87356fSDan Williams dcr->region_index = 5+1; 10433b87356fSDan Williams dcr->vendor_id = 0xabcd; 10443b87356fSDan Williams dcr->device_id = 0; 10453b87356fSDan Williams dcr->revision_id = 1; 10463b87356fSDan Williams dcr->serial_number = ~handle[1]; 10473b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 10483b87356fSDan Williams dcr->windows = 0; 10493b87356fSDan Williams 10503b87356fSDan Williams /* dcr-descriptor2: pmem */ 10513b87356fSDan Williams dcr = nfit_buf + offset + offsetof(struct acpi_nfit_control_region, 10523b87356fSDan Williams window_size) * 2; 10533b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 10543b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 10553b87356fSDan Williams window_size); 10563b87356fSDan Williams dcr->region_index = 6+1; 10573b87356fSDan Williams dcr->vendor_id = 0xabcd; 10583b87356fSDan Williams dcr->device_id = 0; 10593b87356fSDan Williams dcr->revision_id = 1; 10603b87356fSDan Williams dcr->serial_number = ~handle[2]; 10613b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 10623b87356fSDan Williams dcr->windows = 0; 10633b87356fSDan Williams 10643b87356fSDan Williams /* dcr-descriptor3: pmem */ 10653b87356fSDan Williams dcr = nfit_buf + offset + offsetof(struct acpi_nfit_control_region, 10663b87356fSDan Williams window_size) * 3; 10673b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 10683b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 10693b87356fSDan Williams window_size); 10703b87356fSDan Williams dcr->region_index = 7+1; 10713b87356fSDan Williams dcr->vendor_id = 0xabcd; 10723b87356fSDan Williams dcr->device_id = 0; 10733b87356fSDan Williams dcr->revision_id = 1; 10743b87356fSDan Williams dcr->serial_number = ~handle[3]; 10753b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 10763b87356fSDan Williams dcr->windows = 0; 10773b87356fSDan Williams 10783b87356fSDan Williams offset = offset + offsetof(struct acpi_nfit_control_region, 10793b87356fSDan Williams window_size) * 4; 10806bc75619SDan Williams /* bdw0 (spa/dcr0, dimm0) */ 10816bc75619SDan Williams bdw = nfit_buf + offset; 10826bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 10836bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 10846bc75619SDan Williams bdw->region_index = 0+1; 10856bc75619SDan Williams bdw->windows = 1; 10866bc75619SDan Williams bdw->offset = 0; 10876bc75619SDan Williams bdw->size = BDW_SIZE; 10886bc75619SDan Williams bdw->capacity = DIMM_SIZE; 10896bc75619SDan Williams bdw->start_address = 0; 10906bc75619SDan Williams 10916bc75619SDan Williams /* bdw1 (spa/dcr1, dimm1) */ 10926bc75619SDan Williams bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region); 10936bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 10946bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 10956bc75619SDan Williams bdw->region_index = 1+1; 10966bc75619SDan Williams bdw->windows = 1; 10976bc75619SDan Williams bdw->offset = 0; 10986bc75619SDan Williams bdw->size = BDW_SIZE; 10996bc75619SDan Williams bdw->capacity = DIMM_SIZE; 11006bc75619SDan Williams bdw->start_address = 0; 11016bc75619SDan Williams 11026bc75619SDan Williams /* bdw2 (spa/dcr2, dimm2) */ 11036bc75619SDan Williams bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region) * 2; 11046bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 11056bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 11066bc75619SDan Williams bdw->region_index = 2+1; 11076bc75619SDan Williams bdw->windows = 1; 11086bc75619SDan Williams bdw->offset = 0; 11096bc75619SDan Williams bdw->size = BDW_SIZE; 11106bc75619SDan Williams bdw->capacity = DIMM_SIZE; 11116bc75619SDan Williams bdw->start_address = 0; 11126bc75619SDan Williams 11136bc75619SDan Williams /* bdw3 (spa/dcr3, dimm3) */ 11146bc75619SDan Williams bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region) * 3; 11156bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 11166bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 11176bc75619SDan Williams bdw->region_index = 3+1; 11186bc75619SDan Williams bdw->windows = 1; 11196bc75619SDan Williams bdw->offset = 0; 11206bc75619SDan Williams bdw->size = BDW_SIZE; 11216bc75619SDan Williams bdw->capacity = DIMM_SIZE; 11226bc75619SDan Williams bdw->start_address = 0; 11236bc75619SDan Williams 11249d27a87eSDan Williams offset = offset + sizeof(struct acpi_nfit_data_region) * 4; 11259d27a87eSDan Williams /* flush0 (dimm0) */ 11269d27a87eSDan Williams flush = nfit_buf + offset; 11279d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 11289d27a87eSDan Williams flush->header.length = sizeof(struct acpi_nfit_flush_address); 11299d27a87eSDan Williams flush->device_handle = handle[0]; 11309d27a87eSDan Williams flush->hint_count = 1; 11319d27a87eSDan Williams flush->hint_address[0] = t->flush_dma[0]; 11329d27a87eSDan Williams 11339d27a87eSDan Williams /* flush1 (dimm1) */ 11349d27a87eSDan Williams flush = nfit_buf + offset + sizeof(struct acpi_nfit_flush_address) * 1; 11359d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 11369d27a87eSDan Williams flush->header.length = sizeof(struct acpi_nfit_flush_address); 11379d27a87eSDan Williams flush->device_handle = handle[1]; 11389d27a87eSDan Williams flush->hint_count = 1; 11399d27a87eSDan Williams flush->hint_address[0] = t->flush_dma[1]; 11409d27a87eSDan Williams 11419d27a87eSDan Williams /* flush2 (dimm2) */ 11429d27a87eSDan Williams flush = nfit_buf + offset + sizeof(struct acpi_nfit_flush_address) * 2; 11439d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 11449d27a87eSDan Williams flush->header.length = sizeof(struct acpi_nfit_flush_address); 11459d27a87eSDan Williams flush->device_handle = handle[2]; 11469d27a87eSDan Williams flush->hint_count = 1; 11479d27a87eSDan Williams flush->hint_address[0] = t->flush_dma[2]; 11489d27a87eSDan Williams 11499d27a87eSDan Williams /* flush3 (dimm3) */ 11509d27a87eSDan Williams flush = nfit_buf + offset + sizeof(struct acpi_nfit_flush_address) * 3; 11519d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 11529d27a87eSDan Williams flush->header.length = sizeof(struct acpi_nfit_flush_address); 11539d27a87eSDan Williams flush->device_handle = handle[3]; 11549d27a87eSDan Williams flush->hint_count = 1; 11559d27a87eSDan Williams flush->hint_address[0] = t->flush_dma[3]; 11569d27a87eSDan Williams 115720985164SVishal Verma if (t->setup_hotplug) { 115820985164SVishal Verma offset = offset + sizeof(struct acpi_nfit_flush_address) * 4; 11593b87356fSDan Williams /* dcr-descriptor4: blk */ 116020985164SVishal Verma dcr = nfit_buf + offset; 116120985164SVishal Verma dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 116220985164SVishal Verma dcr->header.length = sizeof(struct acpi_nfit_control_region); 11633b87356fSDan Williams dcr->region_index = 8+1; 116420985164SVishal Verma dcr->vendor_id = 0xabcd; 116520985164SVishal Verma dcr->device_id = 0; 116620985164SVishal Verma dcr->revision_id = 1; 116720985164SVishal Verma dcr->serial_number = ~handle[4]; 1168be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 116920985164SVishal Verma dcr->windows = 1; 117020985164SVishal Verma dcr->window_size = DCR_SIZE; 117120985164SVishal Verma dcr->command_offset = 0; 117220985164SVishal Verma dcr->command_size = 8; 117320985164SVishal Verma dcr->status_offset = 8; 117420985164SVishal Verma dcr->status_size = 4; 117520985164SVishal Verma 117620985164SVishal Verma offset = offset + sizeof(struct acpi_nfit_control_region); 11773b87356fSDan Williams /* dcr-descriptor4: pmem */ 11783b87356fSDan Williams dcr = nfit_buf + offset; 11793b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 11803b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 11813b87356fSDan Williams window_size); 11823b87356fSDan Williams dcr->region_index = 9+1; 11833b87356fSDan Williams dcr->vendor_id = 0xabcd; 11843b87356fSDan Williams dcr->device_id = 0; 11853b87356fSDan Williams dcr->revision_id = 1; 11863b87356fSDan Williams dcr->serial_number = ~handle[4]; 11873b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 11883b87356fSDan Williams dcr->windows = 0; 11893b87356fSDan Williams 11903b87356fSDan Williams offset = offset + offsetof(struct acpi_nfit_control_region, 11913b87356fSDan Williams window_size); 119220985164SVishal Verma /* bdw4 (spa/dcr4, dimm4) */ 119320985164SVishal Verma bdw = nfit_buf + offset; 119420985164SVishal Verma bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 119520985164SVishal Verma bdw->header.length = sizeof(struct acpi_nfit_data_region); 11963b87356fSDan Williams bdw->region_index = 8+1; 119720985164SVishal Verma bdw->windows = 1; 119820985164SVishal Verma bdw->offset = 0; 119920985164SVishal Verma bdw->size = BDW_SIZE; 120020985164SVishal Verma bdw->capacity = DIMM_SIZE; 120120985164SVishal Verma bdw->start_address = 0; 120220985164SVishal Verma 120320985164SVishal Verma offset = offset + sizeof(struct acpi_nfit_data_region); 120420985164SVishal Verma /* spa10 (dcr4) dimm4 */ 120520985164SVishal Verma spa = nfit_buf + offset; 120620985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 120720985164SVishal Verma spa->header.length = sizeof(*spa); 120820985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 120920985164SVishal Verma spa->range_index = 10+1; 121020985164SVishal Verma spa->address = t->dcr_dma[4]; 121120985164SVishal Verma spa->length = DCR_SIZE; 121220985164SVishal Verma 121320985164SVishal Verma /* 121420985164SVishal Verma * spa11 (single-dimm interleave for hotplug, note storage 121520985164SVishal Verma * does not actually alias the related block-data-window 121620985164SVishal Verma * regions) 121720985164SVishal Verma */ 121820985164SVishal Verma spa = nfit_buf + offset + sizeof(*spa); 121920985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 122020985164SVishal Verma spa->header.length = sizeof(*spa); 122120985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 122220985164SVishal Verma spa->range_index = 11+1; 122320985164SVishal Verma spa->address = t->spa_set_dma[2]; 122420985164SVishal Verma spa->length = SPA0_SIZE; 122520985164SVishal Verma 122620985164SVishal Verma /* spa12 (bdw for dcr4) dimm4 */ 122720985164SVishal Verma spa = nfit_buf + offset + sizeof(*spa) * 2; 122820985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 122920985164SVishal Verma spa->header.length = sizeof(*spa); 123020985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 123120985164SVishal Verma spa->range_index = 12+1; 123220985164SVishal Verma spa->address = t->dimm_dma[4]; 123320985164SVishal Verma spa->length = DIMM_SIZE; 123420985164SVishal Verma 123520985164SVishal Verma offset = offset + sizeof(*spa) * 3; 123620985164SVishal Verma /* mem-region14 (spa/dcr4, dimm4) */ 123720985164SVishal Verma memdev = nfit_buf + offset; 123820985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 123920985164SVishal Verma memdev->header.length = sizeof(*memdev); 124020985164SVishal Verma memdev->device_handle = handle[4]; 124120985164SVishal Verma memdev->physical_id = 4; 124220985164SVishal Verma memdev->region_id = 0; 124320985164SVishal Verma memdev->range_index = 10+1; 12443b87356fSDan Williams memdev->region_index = 8+1; 124520985164SVishal Verma memdev->region_size = 0; 124620985164SVishal Verma memdev->region_offset = 0; 124720985164SVishal Verma memdev->address = 0; 124820985164SVishal Verma memdev->interleave_index = 0; 124920985164SVishal Verma memdev->interleave_ways = 1; 125020985164SVishal Verma 125120985164SVishal Verma /* mem-region15 (spa0, dimm4) */ 125220985164SVishal Verma memdev = nfit_buf + offset + 125320985164SVishal Verma sizeof(struct acpi_nfit_memory_map); 125420985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 125520985164SVishal Verma memdev->header.length = sizeof(*memdev); 125620985164SVishal Verma memdev->device_handle = handle[4]; 125720985164SVishal Verma memdev->physical_id = 4; 125820985164SVishal Verma memdev->region_id = 0; 125920985164SVishal Verma memdev->range_index = 11+1; 12603b87356fSDan Williams memdev->region_index = 9+1; 126120985164SVishal Verma memdev->region_size = SPA0_SIZE; 126220985164SVishal Verma memdev->region_offset = t->spa_set_dma[2]; 126320985164SVishal Verma memdev->address = 0; 126420985164SVishal Verma memdev->interleave_index = 0; 126520985164SVishal Verma memdev->interleave_ways = 1; 126620985164SVishal Verma 12673b87356fSDan Williams /* mem-region16 (spa/bdw4, dimm4) */ 126820985164SVishal Verma memdev = nfit_buf + offset + 126920985164SVishal Verma sizeof(struct acpi_nfit_memory_map) * 2; 127020985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 127120985164SVishal Verma memdev->header.length = sizeof(*memdev); 127220985164SVishal Verma memdev->device_handle = handle[4]; 127320985164SVishal Verma memdev->physical_id = 4; 127420985164SVishal Verma memdev->region_id = 0; 127520985164SVishal Verma memdev->range_index = 12+1; 12763b87356fSDan Williams memdev->region_index = 8+1; 127720985164SVishal Verma memdev->region_size = 0; 127820985164SVishal Verma memdev->region_offset = 0; 127920985164SVishal Verma memdev->address = 0; 128020985164SVishal Verma memdev->interleave_index = 0; 128120985164SVishal Verma memdev->interleave_ways = 1; 128220985164SVishal Verma 128320985164SVishal Verma offset = offset + sizeof(struct acpi_nfit_memory_map) * 3; 128420985164SVishal Verma /* flush3 (dimm4) */ 128520985164SVishal Verma flush = nfit_buf + offset; 128620985164SVishal Verma flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 128720985164SVishal Verma flush->header.length = sizeof(struct acpi_nfit_flush_address); 128820985164SVishal Verma flush->device_handle = handle[4]; 128920985164SVishal Verma flush->hint_count = 1; 129020985164SVishal Verma flush->hint_address[0] = t->flush_dma[4]; 129120985164SVishal Verma } 129220985164SVishal Verma 1293f471f1a7SDan Williams post_ars_status(&t->ars_state, t->spa_set_dma[0], SPA0_SIZE); 1294f471f1a7SDan Williams 12956bc75619SDan Williams acpi_desc = &t->acpi_desc; 12966bc75619SDan Williams set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_dsm_force_en); 12976bc75619SDan Williams set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_dsm_force_en); 12986bc75619SDan Williams set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_dsm_force_en); 1299*baa51277SDan Williams set_bit(ND_CMD_SMART, &acpi_desc->dimm_dsm_force_en); 130039c686b8SVishal Verma set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_dsm_force_en); 130139c686b8SVishal Verma set_bit(ND_CMD_ARS_START, &acpi_desc->bus_dsm_force_en); 130239c686b8SVishal Verma set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_dsm_force_en); 1303d4f32367SDan Williams set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_dsm_force_en); 1304*baa51277SDan Williams set_bit(ND_CMD_SMART_THRESHOLD, &acpi_desc->dimm_dsm_force_en); 13056bc75619SDan Williams } 13066bc75619SDan Williams 13076bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t) 13086bc75619SDan Williams { 13096b577c9dSLinda Knippers size_t offset; 13106bc75619SDan Williams void *nfit_buf = t->nfit_buf; 13116bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 13126bc75619SDan Williams struct acpi_nfit_control_region *dcr; 13136bc75619SDan Williams struct acpi_nfit_system_address *spa; 1314d26f73f0SDan Williams struct acpi_nfit_desc *acpi_desc; 13156bc75619SDan Williams 13166b577c9dSLinda Knippers offset = 0; 13176bc75619SDan Williams /* spa0 (flat range with no bdw aliasing) */ 13186bc75619SDan Williams spa = nfit_buf + offset; 13196bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 13206bc75619SDan Williams spa->header.length = sizeof(*spa); 13216bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 13226bc75619SDan Williams spa->range_index = 0+1; 13236bc75619SDan Williams spa->address = t->spa_set_dma[0]; 13246bc75619SDan Williams spa->length = SPA2_SIZE; 13256bc75619SDan Williams 13266bc75619SDan Williams offset += sizeof(*spa); 13276bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 13286bc75619SDan Williams memdev = nfit_buf + offset; 13296bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 13306bc75619SDan Williams memdev->header.length = sizeof(*memdev); 13316bc75619SDan Williams memdev->device_handle = 0; 13326bc75619SDan Williams memdev->physical_id = 0; 13336bc75619SDan Williams memdev->region_id = 0; 13346bc75619SDan Williams memdev->range_index = 0+1; 13356bc75619SDan Williams memdev->region_index = 0+1; 13366bc75619SDan Williams memdev->region_size = SPA2_SIZE; 13376bc75619SDan Williams memdev->region_offset = 0; 13386bc75619SDan Williams memdev->address = 0; 13396bc75619SDan Williams memdev->interleave_index = 0; 13406bc75619SDan Williams memdev->interleave_ways = 1; 134158138820SDan Williams memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED 134258138820SDan Williams | ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED 1343f4295796SDan Williams | ACPI_NFIT_MEM_NOT_ARMED; 13446bc75619SDan Williams 13456bc75619SDan Williams offset += sizeof(*memdev); 13466bc75619SDan Williams /* dcr-descriptor0 */ 13476bc75619SDan Williams dcr = nfit_buf + offset; 13486bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 13493b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 13503b87356fSDan Williams window_size); 13516bc75619SDan Williams dcr->region_index = 0+1; 13526bc75619SDan Williams dcr->vendor_id = 0xabcd; 13536bc75619SDan Williams dcr->device_id = 0; 13546bc75619SDan Williams dcr->revision_id = 1; 13556bc75619SDan Williams dcr->serial_number = ~0; 1356be26f9aeSDan Williams dcr->code = NFIT_FIC_BYTE; 13576bc75619SDan Williams dcr->windows = 0; 1358d26f73f0SDan Williams 1359f471f1a7SDan Williams post_ars_status(&t->ars_state, t->spa_set_dma[0], SPA2_SIZE); 1360f471f1a7SDan Williams 1361d26f73f0SDan Williams acpi_desc = &t->acpi_desc; 1362d26f73f0SDan Williams set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_dsm_force_en); 1363d26f73f0SDan Williams set_bit(ND_CMD_ARS_START, &acpi_desc->bus_dsm_force_en); 1364d26f73f0SDan Williams set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_dsm_force_en); 1365d4f32367SDan Williams set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_dsm_force_en); 13666bc75619SDan Williams } 13676bc75619SDan Williams 13686bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa, 13696bc75619SDan Williams void *iobuf, u64 len, int rw) 13706bc75619SDan Williams { 13716bc75619SDan Williams struct nfit_blk *nfit_blk = ndbr->blk_provider_data; 13726bc75619SDan Williams struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW]; 13736bc75619SDan Williams struct nd_region *nd_region = &ndbr->nd_region; 13746bc75619SDan Williams unsigned int lane; 13756bc75619SDan Williams 13766bc75619SDan Williams lane = nd_region_acquire_lane(nd_region); 13776bc75619SDan Williams if (rw) 137867a3e8feSRoss Zwisler memcpy(mmio->addr.base + dpa, iobuf, len); 137967a3e8feSRoss Zwisler else { 138067a3e8feSRoss Zwisler memcpy(iobuf, mmio->addr.base + dpa, len); 138167a3e8feSRoss Zwisler 138267a3e8feSRoss Zwisler /* give us some some coverage of the mmio_flush_range() API */ 138367a3e8feSRoss Zwisler mmio_flush_range(mmio->addr.base + dpa, len); 138467a3e8feSRoss Zwisler } 13856bc75619SDan Williams nd_region_release_lane(nd_region, lane); 13866bc75619SDan Williams 13876bc75619SDan Williams return 0; 13886bc75619SDan Williams } 13896bc75619SDan Williams 13906bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev) 13916bc75619SDan Williams { 13926bc75619SDan Williams struct nvdimm_bus_descriptor *nd_desc; 13936bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 13946bc75619SDan Williams struct device *dev = &pdev->dev; 13956bc75619SDan Williams struct nfit_test *nfit_test; 13966bc75619SDan Williams int rc; 13976bc75619SDan Williams 13986bc75619SDan Williams nfit_test = to_nfit_test(&pdev->dev); 13996bc75619SDan Williams 14006bc75619SDan Williams /* common alloc */ 14016bc75619SDan Williams if (nfit_test->num_dcr) { 14026bc75619SDan Williams int num = nfit_test->num_dcr; 14036bc75619SDan Williams 14046bc75619SDan Williams nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *), 14056bc75619SDan Williams GFP_KERNEL); 14066bc75619SDan Williams nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t), 14076bc75619SDan Williams GFP_KERNEL); 14089d27a87eSDan Williams nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *), 14099d27a87eSDan Williams GFP_KERNEL); 14109d27a87eSDan Williams nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t), 14119d27a87eSDan Williams GFP_KERNEL); 14126bc75619SDan Williams nfit_test->label = devm_kcalloc(dev, num, sizeof(void *), 14136bc75619SDan Williams GFP_KERNEL); 14146bc75619SDan Williams nfit_test->label_dma = devm_kcalloc(dev, num, 14156bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 14166bc75619SDan Williams nfit_test->dcr = devm_kcalloc(dev, num, 14176bc75619SDan Williams sizeof(struct nfit_test_dcr *), GFP_KERNEL); 14186bc75619SDan Williams nfit_test->dcr_dma = devm_kcalloc(dev, num, 14196bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 14206bc75619SDan Williams if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label 14216bc75619SDan Williams && nfit_test->label_dma && nfit_test->dcr 14229d27a87eSDan Williams && nfit_test->dcr_dma && nfit_test->flush 14239d27a87eSDan Williams && nfit_test->flush_dma) 14246bc75619SDan Williams /* pass */; 14256bc75619SDan Williams else 14266bc75619SDan Williams return -ENOMEM; 14276bc75619SDan Williams } 14286bc75619SDan Williams 14296bc75619SDan Williams if (nfit_test->num_pm) { 14306bc75619SDan Williams int num = nfit_test->num_pm; 14316bc75619SDan Williams 14326bc75619SDan Williams nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *), 14336bc75619SDan Williams GFP_KERNEL); 14346bc75619SDan Williams nfit_test->spa_set_dma = devm_kcalloc(dev, num, 14356bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 14366bc75619SDan Williams if (nfit_test->spa_set && nfit_test->spa_set_dma) 14376bc75619SDan Williams /* pass */; 14386bc75619SDan Williams else 14396bc75619SDan Williams return -ENOMEM; 14406bc75619SDan Williams } 14416bc75619SDan Williams 14426bc75619SDan Williams /* per-nfit specific alloc */ 14436bc75619SDan Williams if (nfit_test->alloc(nfit_test)) 14446bc75619SDan Williams return -ENOMEM; 14456bc75619SDan Williams 14466bc75619SDan Williams nfit_test->setup(nfit_test); 14476bc75619SDan Williams acpi_desc = &nfit_test->acpi_desc; 1448a61fe6f7SDan Williams acpi_nfit_desc_init(acpi_desc, &pdev->dev); 14496bc75619SDan Williams acpi_desc->nfit = nfit_test->nfit_buf; 14506bc75619SDan Williams acpi_desc->blk_do_io = nfit_test_blk_do_io; 14516bc75619SDan Williams nd_desc = &acpi_desc->nd_desc; 1452a61fe6f7SDan Williams nd_desc->provider_name = NULL; 1453a61fe6f7SDan Williams nd_desc->ndctl = nfit_test_ctl; 14546bc75619SDan Williams acpi_desc->nvdimm_bus = nvdimm_bus_register(&pdev->dev, nd_desc); 14556bc75619SDan Williams if (!acpi_desc->nvdimm_bus) 14566bc75619SDan Williams return -ENXIO; 14576bc75619SDan Williams 145820985164SVishal Verma rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_size); 145920985164SVishal Verma if (rc) { 146020985164SVishal Verma nvdimm_bus_unregister(acpi_desc->nvdimm_bus); 146120985164SVishal Verma return rc; 146220985164SVishal Verma } 146320985164SVishal Verma 146420985164SVishal Verma if (nfit_test->setup != nfit_test0_setup) 146520985164SVishal Verma return 0; 146620985164SVishal Verma 146720985164SVishal Verma nfit_test->setup_hotplug = 1; 146820985164SVishal Verma nfit_test->setup(nfit_test); 146920985164SVishal Verma 14706bc75619SDan Williams rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_size); 14716bc75619SDan Williams if (rc) { 14726bc75619SDan Williams nvdimm_bus_unregister(acpi_desc->nvdimm_bus); 14736bc75619SDan Williams return rc; 14746bc75619SDan Williams } 14756bc75619SDan Williams 14766bc75619SDan Williams return 0; 14776bc75619SDan Williams } 14786bc75619SDan Williams 14796bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev) 14806bc75619SDan Williams { 14816bc75619SDan Williams struct nfit_test *nfit_test = to_nfit_test(&pdev->dev); 14826bc75619SDan Williams struct acpi_nfit_desc *acpi_desc = &nfit_test->acpi_desc; 14836bc75619SDan Williams 14846bc75619SDan Williams nvdimm_bus_unregister(acpi_desc->nvdimm_bus); 14856bc75619SDan Williams 14866bc75619SDan Williams return 0; 14876bc75619SDan Williams } 14886bc75619SDan Williams 14896bc75619SDan Williams static void nfit_test_release(struct device *dev) 14906bc75619SDan Williams { 14916bc75619SDan Williams struct nfit_test *nfit_test = to_nfit_test(dev); 14926bc75619SDan Williams 14936bc75619SDan Williams kfree(nfit_test); 14946bc75619SDan Williams } 14956bc75619SDan Williams 14966bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = { 14976bc75619SDan Williams { KBUILD_MODNAME }, 14986bc75619SDan Williams { }, 14996bc75619SDan Williams }; 15006bc75619SDan Williams 15016bc75619SDan Williams static struct platform_driver nfit_test_driver = { 15026bc75619SDan Williams .probe = nfit_test_probe, 15036bc75619SDan Williams .remove = nfit_test_remove, 15046bc75619SDan Williams .driver = { 15056bc75619SDan Williams .name = KBUILD_MODNAME, 15066bc75619SDan Williams }, 15076bc75619SDan Williams .id_table = nfit_test_id, 15086bc75619SDan Williams }; 15096bc75619SDan Williams 15106bc75619SDan Williams #ifdef CONFIG_CMA_SIZE_MBYTES 15116bc75619SDan Williams #define CMA_SIZE_MBYTES CONFIG_CMA_SIZE_MBYTES 15126bc75619SDan Williams #else 15136bc75619SDan Williams #define CMA_SIZE_MBYTES 0 15146bc75619SDan Williams #endif 15156bc75619SDan Williams 15166bc75619SDan Williams static __init int nfit_test_init(void) 15176bc75619SDan Williams { 15186bc75619SDan Williams int rc, i; 15196bc75619SDan Williams 15206bc75619SDan Williams nfit_test_setup(nfit_test_lookup); 15216bc75619SDan Williams 15226bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) { 15236bc75619SDan Williams struct nfit_test *nfit_test; 15246bc75619SDan Williams struct platform_device *pdev; 15256bc75619SDan Williams static int once; 15266bc75619SDan Williams 15276bc75619SDan Williams nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL); 15286bc75619SDan Williams if (!nfit_test) { 15296bc75619SDan Williams rc = -ENOMEM; 15306bc75619SDan Williams goto err_register; 15316bc75619SDan Williams } 15326bc75619SDan Williams INIT_LIST_HEAD(&nfit_test->resources); 15336bc75619SDan Williams switch (i) { 15346bc75619SDan Williams case 0: 15356bc75619SDan Williams nfit_test->num_pm = NUM_PM; 15366bc75619SDan Williams nfit_test->num_dcr = NUM_DCR; 15376bc75619SDan Williams nfit_test->alloc = nfit_test0_alloc; 15386bc75619SDan Williams nfit_test->setup = nfit_test0_setup; 15396bc75619SDan Williams break; 15406bc75619SDan Williams case 1: 15416bc75619SDan Williams nfit_test->num_pm = 1; 15426bc75619SDan Williams nfit_test->alloc = nfit_test1_alloc; 15436bc75619SDan Williams nfit_test->setup = nfit_test1_setup; 15446bc75619SDan Williams break; 15456bc75619SDan Williams default: 15466bc75619SDan Williams rc = -EINVAL; 15476bc75619SDan Williams goto err_register; 15486bc75619SDan Williams } 15496bc75619SDan Williams pdev = &nfit_test->pdev; 15506bc75619SDan Williams pdev->name = KBUILD_MODNAME; 15516bc75619SDan Williams pdev->id = i; 15526bc75619SDan Williams pdev->dev.release = nfit_test_release; 15536bc75619SDan Williams rc = platform_device_register(pdev); 15546bc75619SDan Williams if (rc) { 15556bc75619SDan Williams put_device(&pdev->dev); 15566bc75619SDan Williams goto err_register; 15576bc75619SDan Williams } 15586bc75619SDan Williams 15596bc75619SDan Williams rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 15606bc75619SDan Williams if (rc) 15616bc75619SDan Williams goto err_register; 15626bc75619SDan Williams 15636bc75619SDan Williams instances[i] = nfit_test; 15646bc75619SDan Williams 15656bc75619SDan Williams if (!once++) { 15666bc75619SDan Williams dma_addr_t dma; 15676bc75619SDan Williams void *buf; 15686bc75619SDan Williams 15696bc75619SDan Williams buf = dma_alloc_coherent(&pdev->dev, SZ_128M, &dma, 15706bc75619SDan Williams GFP_KERNEL); 15716bc75619SDan Williams if (!buf) { 15726bc75619SDan Williams rc = -ENOMEM; 15736bc75619SDan Williams dev_warn(&pdev->dev, "need 128M of free cma\n"); 15746bc75619SDan Williams goto err_register; 15756bc75619SDan Williams } 15766bc75619SDan Williams dma_free_coherent(&pdev->dev, SZ_128M, buf, dma); 15776bc75619SDan Williams } 15786bc75619SDan Williams } 15796bc75619SDan Williams 15806bc75619SDan Williams rc = platform_driver_register(&nfit_test_driver); 15816bc75619SDan Williams if (rc) 15826bc75619SDan Williams goto err_register; 15836bc75619SDan Williams return 0; 15846bc75619SDan Williams 15856bc75619SDan Williams err_register: 15866bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 15876bc75619SDan Williams if (instances[i]) 15886bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 15896bc75619SDan Williams nfit_test_teardown(); 15906bc75619SDan Williams return rc; 15916bc75619SDan Williams } 15926bc75619SDan Williams 15936bc75619SDan Williams static __exit void nfit_test_exit(void) 15946bc75619SDan Williams { 15956bc75619SDan Williams int i; 15966bc75619SDan Williams 15976bc75619SDan Williams platform_driver_unregister(&nfit_test_driver); 15986bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 15996bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 16006bc75619SDan Williams nfit_test_teardown(); 16016bc75619SDan Williams } 16026bc75619SDan Williams 16036bc75619SDan Williams module_init(nfit_test_init); 16046bc75619SDan Williams module_exit(nfit_test_exit); 16056bc75619SDan Williams MODULE_LICENSE("GPL v2"); 16066bc75619SDan Williams MODULE_AUTHOR("Intel Corporation"); 1607