xref: /openbmc/linux/tools/testing/nvdimm/test/nfit.c (revision 9741a559971856fca61a83840b558b4f94500d89)
16bc75619SDan Williams /*
26bc75619SDan Williams  * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
36bc75619SDan Williams  *
46bc75619SDan Williams  * This program is free software; you can redistribute it and/or modify
56bc75619SDan Williams  * it under the terms of version 2 of the GNU General Public License as
66bc75619SDan Williams  * published by the Free Software Foundation.
76bc75619SDan Williams  *
86bc75619SDan Williams  * This program is distributed in the hope that it will be useful, but
96bc75619SDan Williams  * WITHOUT ANY WARRANTY; without even the implied warranty of
106bc75619SDan Williams  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
116bc75619SDan Williams  * General Public License for more details.
126bc75619SDan Williams  */
136bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
146bc75619SDan Williams #include <linux/platform_device.h>
156bc75619SDan Williams #include <linux/dma-mapping.h>
16d8d378faSDan Williams #include <linux/workqueue.h>
176bc75619SDan Williams #include <linux/libnvdimm.h>
186bc75619SDan Williams #include <linux/vmalloc.h>
196bc75619SDan Williams #include <linux/device.h>
206bc75619SDan Williams #include <linux/module.h>
2120985164SVishal Verma #include <linux/mutex.h>
226bc75619SDan Williams #include <linux/ndctl.h>
236bc75619SDan Williams #include <linux/sizes.h>
2420985164SVishal Verma #include <linux/list.h>
256bc75619SDan Williams #include <linux/slab.h>
26a7de92daSDan Williams #include <nd-core.h>
276bc75619SDan Williams #include <nfit.h>
286bc75619SDan Williams #include <nd.h>
296bc75619SDan Williams #include "nfit_test.h"
300fb5c8dfSDan Williams #include "../watermark.h"
316bc75619SDan Williams 
326bc75619SDan Williams /*
336bc75619SDan Williams  * Generate an NFIT table to describe the following topology:
346bc75619SDan Williams  *
356bc75619SDan Williams  * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
366bc75619SDan Williams  *
376bc75619SDan Williams  *                     (a)                       (b)            DIMM   BLK-REGION
386bc75619SDan Williams  *           +----------+--------------+----------+---------+
396bc75619SDan Williams  * +------+  |  blk2.0  |     pm0.0    |  blk2.1  |  pm1.0  |    0      region2
406bc75619SDan Williams  * | imc0 +--+- - - - - region0 - - - -+----------+         +
416bc75619SDan Williams  * +--+---+  |  blk3.0  |     pm0.0    |  blk3.1  |  pm1.0  |    1      region3
426bc75619SDan Williams  *    |      +----------+--------------v----------v         v
436bc75619SDan Williams  * +--+---+                            |                    |
446bc75619SDan Williams  * | cpu0 |                                    region1
456bc75619SDan Williams  * +--+---+                            |                    |
466bc75619SDan Williams  *    |      +-------------------------^----------^         ^
476bc75619SDan Williams  * +--+---+  |                 blk4.0             |  pm1.0  |    2      region4
486bc75619SDan Williams  * | imc1 +--+-------------------------+----------+         +
496bc75619SDan Williams  * +------+  |                 blk5.0             |  pm1.0  |    3      region5
506bc75619SDan Williams  *           +-------------------------+----------+-+-------+
516bc75619SDan Williams  *
5220985164SVishal Verma  * +--+---+
5320985164SVishal Verma  * | cpu1 |
5420985164SVishal Verma  * +--+---+                   (Hotplug DIMM)
5520985164SVishal Verma  *    |      +----------------------------------------------+
5620985164SVishal Verma  * +--+---+  |                 blk6.0/pm7.0                 |    4      region6/7
5720985164SVishal Verma  * | imc0 +--+----------------------------------------------+
5820985164SVishal Verma  * +------+
5920985164SVishal Verma  *
6020985164SVishal Verma  *
616bc75619SDan Williams  * *) In this layout we have four dimms and two memory controllers in one
626bc75619SDan Williams  *    socket.  Each unique interface (BLK or PMEM) to DPA space
636bc75619SDan Williams  *    is identified by a region device with a dynamically assigned id.
646bc75619SDan Williams  *
656bc75619SDan Williams  * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
666bc75619SDan Williams  *    A single PMEM namespace "pm0.0" is created using half of the
676bc75619SDan Williams  *    REGION0 SPA-range.  REGION0 spans dimm0 and dimm1.  PMEM namespace
686bc75619SDan Williams  *    allocate from from the bottom of a region.  The unallocated
696bc75619SDan Williams  *    portion of REGION0 aliases with REGION2 and REGION3.  That
706bc75619SDan Williams  *    unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
716bc75619SDan Williams  *    "blk3.0") starting at the base of each DIMM to offset (a) in those
726bc75619SDan Williams  *    DIMMs.  "pm0.0", "blk2.0" and "blk3.0" are free-form readable
736bc75619SDan Williams  *    names that can be assigned to a namespace.
746bc75619SDan Williams  *
756bc75619SDan Williams  * *) In the last portion of dimm0 and dimm1 we have an interleaved
766bc75619SDan Williams  *    SPA range, REGION1, that spans those two dimms as well as dimm2
776bc75619SDan Williams  *    and dimm3.  Some of REGION1 allocated to a PMEM namespace named
786bc75619SDan Williams  *    "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
796bc75619SDan Williams  *    dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
806bc75619SDan Williams  *    "blk5.0".
816bc75619SDan Williams  *
826bc75619SDan Williams  * *) The portion of dimm2 and dimm3 that do not participate in the
836bc75619SDan Williams  *    REGION1 interleaved SPA range (i.e. the DPA address below offset
846bc75619SDan Williams  *    (b) are also included in the "blk4.0" and "blk5.0" namespaces.
856bc75619SDan Williams  *    Note, that BLK namespaces need not be contiguous in DPA-space, and
866bc75619SDan Williams  *    can consume aliased capacity from multiple interleave sets.
876bc75619SDan Williams  *
886bc75619SDan Williams  * BUS1: Legacy NVDIMM (single contiguous range)
896bc75619SDan Williams  *
906bc75619SDan Williams  *  region2
916bc75619SDan Williams  * +---------------------+
926bc75619SDan Williams  * |---------------------|
936bc75619SDan Williams  * ||       pm2.0       ||
946bc75619SDan Williams  * |---------------------|
956bc75619SDan Williams  * +---------------------+
966bc75619SDan Williams  *
976bc75619SDan Williams  * *) A NFIT-table may describe a simple system-physical-address range
986bc75619SDan Williams  *    with no BLK aliasing.  This type of region may optionally
996bc75619SDan Williams  *    reference an NVDIMM.
1006bc75619SDan Williams  */
1016bc75619SDan Williams enum {
10220985164SVishal Verma 	NUM_PM  = 3,
10320985164SVishal Verma 	NUM_DCR = 5,
10485d3fa02SDan Williams 	NUM_HINTS = 8,
1056bc75619SDan Williams 	NUM_BDW = NUM_DCR,
1066bc75619SDan Williams 	NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
107*9741a559SRoss Zwisler 	NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */
108*9741a559SRoss Zwisler 		+ 4 /* spa1 iset */ + 1 /* spa11 iset */,
1096bc75619SDan Williams 	DIMM_SIZE = SZ_32M,
1106bc75619SDan Williams 	LABEL_SIZE = SZ_128K,
1117bfe97c7SDan Williams 	SPA_VCD_SIZE = SZ_4M,
1126bc75619SDan Williams 	SPA0_SIZE = DIMM_SIZE,
1136bc75619SDan Williams 	SPA1_SIZE = DIMM_SIZE*2,
1146bc75619SDan Williams 	SPA2_SIZE = DIMM_SIZE,
1156bc75619SDan Williams 	BDW_SIZE = 64 << 8,
1166bc75619SDan Williams 	DCR_SIZE = 12,
1176bc75619SDan Williams 	NUM_NFITS = 2, /* permit testing multiple NFITs per system */
1186bc75619SDan Williams };
1196bc75619SDan Williams 
1206bc75619SDan Williams struct nfit_test_dcr {
1216bc75619SDan Williams 	__le64 bdw_addr;
1226bc75619SDan Williams 	__le32 bdw_status;
1236bc75619SDan Williams 	__u8 aperature[BDW_SIZE];
1246bc75619SDan Williams };
1256bc75619SDan Williams 
1266bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
1276bc75619SDan Williams 	(((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
1286bc75619SDan Williams 	 | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
1296bc75619SDan Williams 
130dafb1048SDan Williams static u32 handle[] = {
1316bc75619SDan Williams 	[0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
1326bc75619SDan Williams 	[1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
1336bc75619SDan Williams 	[2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
1346bc75619SDan Williams 	[3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
13520985164SVishal Verma 	[4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
136dafb1048SDan Williams 	[5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0),
137ac40b675SDan Williams 	[6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1),
1386bc75619SDan Williams };
1396bc75619SDan Williams 
14073606afdSDan Williams static unsigned long dimm_fail_cmd_flags[NUM_DCR];
14173606afdSDan Williams 
142bfbaa952SDave Jiang struct nfit_test_fw {
143bfbaa952SDave Jiang 	enum intel_fw_update_state state;
144bfbaa952SDave Jiang 	u32 context;
145bfbaa952SDave Jiang 	u64 version;
146bfbaa952SDave Jiang 	u32 size_received;
147bfbaa952SDave Jiang 	u64 end_time;
148bfbaa952SDave Jiang };
149bfbaa952SDave Jiang 
1506bc75619SDan Williams struct nfit_test {
1516bc75619SDan Williams 	struct acpi_nfit_desc acpi_desc;
1526bc75619SDan Williams 	struct platform_device pdev;
1536bc75619SDan Williams 	struct list_head resources;
1546bc75619SDan Williams 	void *nfit_buf;
1556bc75619SDan Williams 	dma_addr_t nfit_dma;
1566bc75619SDan Williams 	size_t nfit_size;
157dafb1048SDan Williams 	int dcr_idx;
1586bc75619SDan Williams 	int num_dcr;
1596bc75619SDan Williams 	int num_pm;
1606bc75619SDan Williams 	void **dimm;
1616bc75619SDan Williams 	dma_addr_t *dimm_dma;
1629d27a87eSDan Williams 	void **flush;
1639d27a87eSDan Williams 	dma_addr_t *flush_dma;
1646bc75619SDan Williams 	void **label;
1656bc75619SDan Williams 	dma_addr_t *label_dma;
1666bc75619SDan Williams 	void **spa_set;
1676bc75619SDan Williams 	dma_addr_t *spa_set_dma;
1686bc75619SDan Williams 	struct nfit_test_dcr **dcr;
1696bc75619SDan Williams 	dma_addr_t *dcr_dma;
1706bc75619SDan Williams 	int (*alloc)(struct nfit_test *t);
1716bc75619SDan Williams 	void (*setup)(struct nfit_test *t);
17220985164SVishal Verma 	int setup_hotplug;
173c14a868aSDan Williams 	union acpi_object **_fit;
174c14a868aSDan Williams 	dma_addr_t _fit_dma;
175f471f1a7SDan Williams 	struct ars_state {
176f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status;
177f471f1a7SDan Williams 		unsigned long deadline;
178f471f1a7SDan Williams 		spinlock_t lock;
179f471f1a7SDan Williams 	} ars_state;
180231bf117SDan Williams 	struct device *dimm_dev[NUM_DCR];
181ed07c433SDan Williams 	struct nd_intel_smart *smart;
182ed07c433SDan Williams 	struct nd_intel_smart_threshold *smart_threshold;
1839fb1a190SDave Jiang 	struct badrange badrange;
1849fb1a190SDave Jiang 	struct work_struct work;
185bfbaa952SDave Jiang 	struct nfit_test_fw *fw;
1866bc75619SDan Williams };
1876bc75619SDan Williams 
1889fb1a190SDave Jiang static struct workqueue_struct *nfit_wq;
1899fb1a190SDave Jiang 
1906bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev)
1916bc75619SDan Williams {
1926bc75619SDan Williams 	struct platform_device *pdev = to_platform_device(dev);
1936bc75619SDan Williams 
1946bc75619SDan Williams 	return container_of(pdev, struct nfit_test, pdev);
1956bc75619SDan Williams }
1966bc75619SDan Williams 
197bfbaa952SDave Jiang static int nd_intel_test_get_fw_info(struct nfit_test *t,
198bfbaa952SDave Jiang 		struct nd_intel_fw_info *nd_cmd, unsigned int buf_len,
199bfbaa952SDave Jiang 		int idx)
200bfbaa952SDave Jiang {
201bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
202bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
203bfbaa952SDave Jiang 
204bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n",
205bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
206bfbaa952SDave Jiang 
207bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
208bfbaa952SDave Jiang 		return -EINVAL;
209bfbaa952SDave Jiang 
210bfbaa952SDave Jiang 	nd_cmd->status = 0;
211bfbaa952SDave Jiang 	nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE;
212bfbaa952SDave Jiang 	nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN;
213bfbaa952SDave Jiang 	nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL;
214bfbaa952SDave Jiang 	nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME;
215bfbaa952SDave Jiang 	nd_cmd->update_cap = 0;
216bfbaa952SDave Jiang 	nd_cmd->fis_version = INTEL_FW_FIS_VERSION;
217bfbaa952SDave Jiang 	nd_cmd->run_version = 0;
218bfbaa952SDave Jiang 	nd_cmd->updated_version = fw->version;
219bfbaa952SDave Jiang 
220bfbaa952SDave Jiang 	return 0;
221bfbaa952SDave Jiang }
222bfbaa952SDave Jiang 
223bfbaa952SDave Jiang static int nd_intel_test_start_update(struct nfit_test *t,
224bfbaa952SDave Jiang 		struct nd_intel_fw_start *nd_cmd, unsigned int buf_len,
225bfbaa952SDave Jiang 		int idx)
226bfbaa952SDave Jiang {
227bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
228bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
229bfbaa952SDave Jiang 
230bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
231bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
232bfbaa952SDave Jiang 
233bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
234bfbaa952SDave Jiang 		return -EINVAL;
235bfbaa952SDave Jiang 
236bfbaa952SDave Jiang 	if (fw->state != FW_STATE_NEW) {
237bfbaa952SDave Jiang 		/* extended status, FW update in progress */
238bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
239bfbaa952SDave Jiang 		return 0;
240bfbaa952SDave Jiang 	}
241bfbaa952SDave Jiang 
242bfbaa952SDave Jiang 	fw->state = FW_STATE_IN_PROGRESS;
243bfbaa952SDave Jiang 	fw->context++;
244bfbaa952SDave Jiang 	fw->size_received = 0;
245bfbaa952SDave Jiang 	nd_cmd->status = 0;
246bfbaa952SDave Jiang 	nd_cmd->context = fw->context;
247bfbaa952SDave Jiang 
248bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context);
249bfbaa952SDave Jiang 
250bfbaa952SDave Jiang 	return 0;
251bfbaa952SDave Jiang }
252bfbaa952SDave Jiang 
253bfbaa952SDave Jiang static int nd_intel_test_send_data(struct nfit_test *t,
254bfbaa952SDave Jiang 		struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len,
255bfbaa952SDave Jiang 		int idx)
256bfbaa952SDave Jiang {
257bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
258bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
259bfbaa952SDave Jiang 	u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length];
260bfbaa952SDave Jiang 
261bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
262bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
263bfbaa952SDave Jiang 
264bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
265bfbaa952SDave Jiang 		return -EINVAL;
266bfbaa952SDave Jiang 
267bfbaa952SDave Jiang 
268bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status);
269bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]);
270bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1,
271bfbaa952SDave Jiang 			nd_cmd->data[nd_cmd->length-1]);
272bfbaa952SDave Jiang 
273bfbaa952SDave Jiang 	if (fw->state != FW_STATE_IN_PROGRESS) {
274bfbaa952SDave Jiang 		dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__);
275bfbaa952SDave Jiang 		*status = 0x5;
276bfbaa952SDave Jiang 		return 0;
277bfbaa952SDave Jiang 	}
278bfbaa952SDave Jiang 
279bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
280bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
281bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
282bfbaa952SDave Jiang 		*status = 0x10007;
283bfbaa952SDave Jiang 		return 0;
284bfbaa952SDave Jiang 	}
285bfbaa952SDave Jiang 
286bfbaa952SDave Jiang 	/*
287bfbaa952SDave Jiang 	 * check offset + len > size of fw storage
288bfbaa952SDave Jiang 	 * check length is > max send length
289bfbaa952SDave Jiang 	 */
290bfbaa952SDave Jiang 	if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE ||
291bfbaa952SDave Jiang 			nd_cmd->length > INTEL_FW_MAX_SEND_LEN) {
292bfbaa952SDave Jiang 		*status = 0x3;
293bfbaa952SDave Jiang 		dev_dbg(dev, "%s: buffer boundary violation\n", __func__);
294bfbaa952SDave Jiang 		return 0;
295bfbaa952SDave Jiang 	}
296bfbaa952SDave Jiang 
297bfbaa952SDave Jiang 	fw->size_received += nd_cmd->length;
298bfbaa952SDave Jiang 	dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n",
299bfbaa952SDave Jiang 			__func__, nd_cmd->length, fw->size_received);
300bfbaa952SDave Jiang 	*status = 0;
301bfbaa952SDave Jiang 	return 0;
302bfbaa952SDave Jiang }
303bfbaa952SDave Jiang 
304bfbaa952SDave Jiang static int nd_intel_test_finish_fw(struct nfit_test *t,
305bfbaa952SDave Jiang 		struct nd_intel_fw_finish_update *nd_cmd,
306bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
307bfbaa952SDave Jiang {
308bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
309bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
310bfbaa952SDave Jiang 
311bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
312bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
313bfbaa952SDave Jiang 
314bfbaa952SDave Jiang 	if (fw->state == FW_STATE_UPDATED) {
315bfbaa952SDave Jiang 		/* update already done, need cold boot */
316bfbaa952SDave Jiang 		nd_cmd->status = 0x20007;
317bfbaa952SDave Jiang 		return 0;
318bfbaa952SDave Jiang 	}
319bfbaa952SDave Jiang 
320bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context: %#x  ctrl_flags: %#x\n",
321bfbaa952SDave Jiang 			__func__, nd_cmd->context, nd_cmd->ctrl_flags);
322bfbaa952SDave Jiang 
323bfbaa952SDave Jiang 	switch (nd_cmd->ctrl_flags) {
324bfbaa952SDave Jiang 	case 0: /* finish */
325bfbaa952SDave Jiang 		if (nd_cmd->context != fw->context) {
326bfbaa952SDave Jiang 			dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
327bfbaa952SDave Jiang 					__func__, nd_cmd->context,
328bfbaa952SDave Jiang 					fw->context);
329bfbaa952SDave Jiang 			nd_cmd->status = 0x10007;
330bfbaa952SDave Jiang 			return 0;
331bfbaa952SDave Jiang 		}
332bfbaa952SDave Jiang 		nd_cmd->status = 0;
333bfbaa952SDave Jiang 		fw->state = FW_STATE_VERIFY;
334bfbaa952SDave Jiang 		/* set 1 second of time for firmware "update" */
335bfbaa952SDave Jiang 		fw->end_time = jiffies + HZ;
336bfbaa952SDave Jiang 		break;
337bfbaa952SDave Jiang 
338bfbaa952SDave Jiang 	case 1: /* abort */
339bfbaa952SDave Jiang 		fw->size_received = 0;
340bfbaa952SDave Jiang 		/* successfully aborted status */
341bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
342bfbaa952SDave Jiang 		fw->state = FW_STATE_NEW;
343bfbaa952SDave Jiang 		dev_dbg(dev, "%s: abort successful\n", __func__);
344bfbaa952SDave Jiang 		break;
345bfbaa952SDave Jiang 
346bfbaa952SDave Jiang 	default: /* bad control flag */
347bfbaa952SDave Jiang 		dev_warn(dev, "%s: unknown control flag: %#x\n",
348bfbaa952SDave Jiang 				__func__, nd_cmd->ctrl_flags);
349bfbaa952SDave Jiang 		return -EINVAL;
350bfbaa952SDave Jiang 	}
351bfbaa952SDave Jiang 
352bfbaa952SDave Jiang 	return 0;
353bfbaa952SDave Jiang }
354bfbaa952SDave Jiang 
355bfbaa952SDave Jiang static int nd_intel_test_finish_query(struct nfit_test *t,
356bfbaa952SDave Jiang 		struct nd_intel_fw_finish_query *nd_cmd,
357bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
358bfbaa952SDave Jiang {
359bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
360bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
361bfbaa952SDave Jiang 
362bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
363bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
364bfbaa952SDave Jiang 
365bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
366bfbaa952SDave Jiang 		return -EINVAL;
367bfbaa952SDave Jiang 
368bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
369bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
370bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
371bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
372bfbaa952SDave Jiang 		return 0;
373bfbaa952SDave Jiang 	}
374bfbaa952SDave Jiang 
375bfbaa952SDave Jiang 	dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context);
376bfbaa952SDave Jiang 
377bfbaa952SDave Jiang 	switch (fw->state) {
378bfbaa952SDave Jiang 	case FW_STATE_NEW:
379bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
380bfbaa952SDave Jiang 		nd_cmd->status = 0;
381bfbaa952SDave Jiang 		dev_dbg(dev, "%s: new state\n", __func__);
382bfbaa952SDave Jiang 		break;
383bfbaa952SDave Jiang 
384bfbaa952SDave Jiang 	case FW_STATE_IN_PROGRESS:
385bfbaa952SDave Jiang 		/* sequencing error */
386bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
387bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
388bfbaa952SDave Jiang 		dev_dbg(dev, "%s: sequence error\n", __func__);
389bfbaa952SDave Jiang 		break;
390bfbaa952SDave Jiang 
391bfbaa952SDave Jiang 	case FW_STATE_VERIFY:
392bfbaa952SDave Jiang 		if (time_is_after_jiffies64(fw->end_time)) {
393bfbaa952SDave Jiang 			nd_cmd->updated_fw_rev = 0;
394bfbaa952SDave Jiang 			nd_cmd->status = 0x20007;
395bfbaa952SDave Jiang 			dev_dbg(dev, "%s: still verifying\n", __func__);
396bfbaa952SDave Jiang 			break;
397bfbaa952SDave Jiang 		}
398bfbaa952SDave Jiang 
399bfbaa952SDave Jiang 		dev_dbg(dev, "%s: transition out verify\n", __func__);
400bfbaa952SDave Jiang 		fw->state = FW_STATE_UPDATED;
401bfbaa952SDave Jiang 		/* we are going to fall through if it's "done" */
402bfbaa952SDave Jiang 	case FW_STATE_UPDATED:
403bfbaa952SDave Jiang 		nd_cmd->status = 0;
404bfbaa952SDave Jiang 		/* bogus test version */
405bfbaa952SDave Jiang 		fw->version = nd_cmd->updated_fw_rev =
406bfbaa952SDave Jiang 			INTEL_FW_FAKE_VERSION;
407bfbaa952SDave Jiang 		dev_dbg(dev, "%s: updated\n", __func__);
408bfbaa952SDave Jiang 		break;
409bfbaa952SDave Jiang 
410bfbaa952SDave Jiang 	default: /* we should never get here */
411bfbaa952SDave Jiang 		return -EINVAL;
412bfbaa952SDave Jiang 	}
413bfbaa952SDave Jiang 
414bfbaa952SDave Jiang 	return 0;
415bfbaa952SDave Jiang }
416bfbaa952SDave Jiang 
41739c686b8SVishal Verma static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
4186bc75619SDan Williams 		unsigned int buf_len)
4196bc75619SDan Williams {
4206bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4216bc75619SDan Williams 		return -EINVAL;
42239c686b8SVishal Verma 
4236bc75619SDan Williams 	nd_cmd->status = 0;
4246bc75619SDan Williams 	nd_cmd->config_size = LABEL_SIZE;
4256bc75619SDan Williams 	nd_cmd->max_xfer = SZ_4K;
42639c686b8SVishal Verma 
42739c686b8SVishal Verma 	return 0;
4286bc75619SDan Williams }
42939c686b8SVishal Verma 
43039c686b8SVishal Verma static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
43139c686b8SVishal Verma 		*nd_cmd, unsigned int buf_len, void *label)
43239c686b8SVishal Verma {
4336bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
43439c686b8SVishal Verma 	int rc;
4356bc75619SDan Williams 
4366bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4376bc75619SDan Williams 		return -EINVAL;
4386bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4396bc75619SDan Williams 		return -EINVAL;
4406bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
4416bc75619SDan Williams 		return -EINVAL;
4426bc75619SDan Williams 
4436bc75619SDan Williams 	nd_cmd->status = 0;
4446bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
44539c686b8SVishal Verma 	memcpy(nd_cmd->out_buf, label + offset, len);
4466bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - len;
44739c686b8SVishal Verma 
44839c686b8SVishal Verma 	return rc;
4496bc75619SDan Williams }
45039c686b8SVishal Verma 
45139c686b8SVishal Verma static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
45239c686b8SVishal Verma 		unsigned int buf_len, void *label)
45339c686b8SVishal Verma {
4546bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
4556bc75619SDan Williams 	u32 *status;
45639c686b8SVishal Verma 	int rc;
4576bc75619SDan Williams 
4586bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4596bc75619SDan Williams 		return -EINVAL;
4606bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4616bc75619SDan Williams 		return -EINVAL;
4626bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
4636bc75619SDan Williams 		return -EINVAL;
4646bc75619SDan Williams 
46539c686b8SVishal Verma 	status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
4666bc75619SDan Williams 	*status = 0;
4676bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
46839c686b8SVishal Verma 	memcpy(label + offset, nd_cmd->in_buf, len);
4696bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - (len + 4);
47039c686b8SVishal Verma 
47139c686b8SVishal Verma 	return rc;
4726bc75619SDan Williams }
47339c686b8SVishal Verma 
474d4f32367SDan Williams #define NFIT_TEST_CLEAR_ERR_UNIT 256
475747ffe11SDan Williams 
47639c686b8SVishal Verma static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
47739c686b8SVishal Verma 		unsigned int buf_len)
47839c686b8SVishal Verma {
4799fb1a190SDave Jiang 	int ars_recs;
4809fb1a190SDave Jiang 
48139c686b8SVishal Verma 	if (buf_len < sizeof(*nd_cmd))
48239c686b8SVishal Verma 		return -EINVAL;
48339c686b8SVishal Verma 
4849fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
4859fb1a190SDave Jiang 	ars_recs = SZ_4K / sizeof(struct nd_ars_record);
4869fb1a190SDave Jiang 
487747ffe11SDan Williams 	nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
4889fb1a190SDave Jiang 		+ ars_recs * sizeof(struct nd_ars_record);
48939c686b8SVishal Verma 	nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
490d4f32367SDan Williams 	nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
49139c686b8SVishal Verma 
49239c686b8SVishal Verma 	return 0;
49339c686b8SVishal Verma }
49439c686b8SVishal Verma 
4959fb1a190SDave Jiang static void post_ars_status(struct ars_state *ars_state,
4969fb1a190SDave Jiang 		struct badrange *badrange, u64 addr, u64 len)
49739c686b8SVishal Verma {
498f471f1a7SDan Williams 	struct nd_cmd_ars_status *ars_status;
499f471f1a7SDan Williams 	struct nd_ars_record *ars_record;
5009fb1a190SDave Jiang 	struct badrange_entry *be;
5019fb1a190SDave Jiang 	u64 end = addr + len - 1;
5029fb1a190SDave Jiang 	int i = 0;
503f471f1a7SDan Williams 
504f471f1a7SDan Williams 	ars_state->deadline = jiffies + 1*HZ;
505f471f1a7SDan Williams 	ars_status = ars_state->ars_status;
506f471f1a7SDan Williams 	ars_status->status = 0;
507f471f1a7SDan Williams 	ars_status->address = addr;
508f471f1a7SDan Williams 	ars_status->length = len;
509f471f1a7SDan Williams 	ars_status->type = ND_ARS_PERSISTENT;
5109fb1a190SDave Jiang 
5119fb1a190SDave Jiang 	spin_lock(&badrange->lock);
5129fb1a190SDave Jiang 	list_for_each_entry(be, &badrange->list, list) {
5139fb1a190SDave Jiang 		u64 be_end = be->start + be->length - 1;
5149fb1a190SDave Jiang 		u64 rstart, rend;
5159fb1a190SDave Jiang 
5169fb1a190SDave Jiang 		/* skip entries outside the range */
5179fb1a190SDave Jiang 		if (be_end < addr || be->start > end)
5189fb1a190SDave Jiang 			continue;
5199fb1a190SDave Jiang 
5209fb1a190SDave Jiang 		rstart = (be->start < addr) ? addr : be->start;
5219fb1a190SDave Jiang 		rend = (be_end < end) ? be_end : end;
5229fb1a190SDave Jiang 		ars_record = &ars_status->records[i];
523f471f1a7SDan Williams 		ars_record->handle = 0;
5249fb1a190SDave Jiang 		ars_record->err_address = rstart;
5259fb1a190SDave Jiang 		ars_record->length = rend - rstart + 1;
5269fb1a190SDave Jiang 		i++;
5279fb1a190SDave Jiang 	}
5289fb1a190SDave Jiang 	spin_unlock(&badrange->lock);
5299fb1a190SDave Jiang 	ars_status->num_records = i;
5309fb1a190SDave Jiang 	ars_status->out_length = sizeof(struct nd_cmd_ars_status)
5319fb1a190SDave Jiang 		+ i * sizeof(struct nd_ars_record);
532f471f1a7SDan Williams }
533f471f1a7SDan Williams 
5349fb1a190SDave Jiang static int nfit_test_cmd_ars_start(struct nfit_test *t,
5359fb1a190SDave Jiang 		struct ars_state *ars_state,
536f471f1a7SDan Williams 		struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
537f471f1a7SDan Williams 		int *cmd_rc)
538f471f1a7SDan Williams {
539f471f1a7SDan Williams 	if (buf_len < sizeof(*ars_start))
54039c686b8SVishal Verma 		return -EINVAL;
54139c686b8SVishal Verma 
542f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
543f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
544f471f1a7SDan Williams 		ars_start->status = NFIT_ARS_START_BUSY;
545f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
546f471f1a7SDan Williams 	} else {
547f471f1a7SDan Williams 		ars_start->status = 0;
548f471f1a7SDan Williams 		ars_start->scrub_time = 1;
5499fb1a190SDave Jiang 		post_ars_status(ars_state, &t->badrange, ars_start->address,
550f471f1a7SDan Williams 				ars_start->length);
551f471f1a7SDan Williams 		*cmd_rc = 0;
552f471f1a7SDan Williams 	}
553f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
55439c686b8SVishal Verma 
55539c686b8SVishal Verma 	return 0;
55639c686b8SVishal Verma }
55739c686b8SVishal Verma 
558f471f1a7SDan Williams static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
559f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
560f471f1a7SDan Williams 		int *cmd_rc)
56139c686b8SVishal Verma {
562f471f1a7SDan Williams 	if (buf_len < ars_state->ars_status->out_length)
56339c686b8SVishal Verma 		return -EINVAL;
56439c686b8SVishal Verma 
565f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
566f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
567f471f1a7SDan Williams 		memset(ars_status, 0, buf_len);
568f471f1a7SDan Williams 		ars_status->status = NFIT_ARS_STATUS_BUSY;
569f471f1a7SDan Williams 		ars_status->out_length = sizeof(*ars_status);
570f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
571f471f1a7SDan Williams 	} else {
572f471f1a7SDan Williams 		memcpy(ars_status, ars_state->ars_status,
573f471f1a7SDan Williams 				ars_state->ars_status->out_length);
574f471f1a7SDan Williams 		*cmd_rc = 0;
575f471f1a7SDan Williams 	}
576f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
57739c686b8SVishal Verma 	return 0;
57839c686b8SVishal Verma }
57939c686b8SVishal Verma 
5805e096ef3SVishal Verma static int nfit_test_cmd_clear_error(struct nfit_test *t,
5815e096ef3SVishal Verma 		struct nd_cmd_clear_error *clear_err,
582d4f32367SDan Williams 		unsigned int buf_len, int *cmd_rc)
583d4f32367SDan Williams {
584d4f32367SDan Williams 	const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
585d4f32367SDan Williams 	if (buf_len < sizeof(*clear_err))
586d4f32367SDan Williams 		return -EINVAL;
587d4f32367SDan Williams 
588d4f32367SDan Williams 	if ((clear_err->address & mask) || (clear_err->length & mask))
589d4f32367SDan Williams 		return -EINVAL;
590d4f32367SDan Williams 
5915e096ef3SVishal Verma 	badrange_forget(&t->badrange, clear_err->address, clear_err->length);
592d4f32367SDan Williams 	clear_err->status = 0;
593d4f32367SDan Williams 	clear_err->cleared = clear_err->length;
594d4f32367SDan Williams 	*cmd_rc = 0;
595d4f32367SDan Williams 	return 0;
596d4f32367SDan Williams }
597d4f32367SDan Williams 
59810246dc8SYasunori Goto struct region_search_spa {
59910246dc8SYasunori Goto 	u64 addr;
60010246dc8SYasunori Goto 	struct nd_region *region;
60110246dc8SYasunori Goto };
60210246dc8SYasunori Goto 
60310246dc8SYasunori Goto static int is_region_device(struct device *dev)
60410246dc8SYasunori Goto {
60510246dc8SYasunori Goto 	return !strncmp(dev->kobj.name, "region", 6);
60610246dc8SYasunori Goto }
60710246dc8SYasunori Goto 
60810246dc8SYasunori Goto static int nfit_test_search_region_spa(struct device *dev, void *data)
60910246dc8SYasunori Goto {
61010246dc8SYasunori Goto 	struct region_search_spa *ctx = data;
61110246dc8SYasunori Goto 	struct nd_region *nd_region;
61210246dc8SYasunori Goto 	resource_size_t ndr_end;
61310246dc8SYasunori Goto 
61410246dc8SYasunori Goto 	if (!is_region_device(dev))
61510246dc8SYasunori Goto 		return 0;
61610246dc8SYasunori Goto 
61710246dc8SYasunori Goto 	nd_region = to_nd_region(dev);
61810246dc8SYasunori Goto 	ndr_end = nd_region->ndr_start + nd_region->ndr_size;
61910246dc8SYasunori Goto 
62010246dc8SYasunori Goto 	if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) {
62110246dc8SYasunori Goto 		ctx->region = nd_region;
62210246dc8SYasunori Goto 		return 1;
62310246dc8SYasunori Goto 	}
62410246dc8SYasunori Goto 
62510246dc8SYasunori Goto 	return 0;
62610246dc8SYasunori Goto }
62710246dc8SYasunori Goto 
62810246dc8SYasunori Goto static int nfit_test_search_spa(struct nvdimm_bus *bus,
62910246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa)
63010246dc8SYasunori Goto {
63110246dc8SYasunori Goto 	int ret;
63210246dc8SYasunori Goto 	struct nd_region *nd_region = NULL;
63310246dc8SYasunori Goto 	struct nvdimm *nvdimm = NULL;
63410246dc8SYasunori Goto 	struct nd_mapping *nd_mapping = NULL;
63510246dc8SYasunori Goto 	struct region_search_spa ctx = {
63610246dc8SYasunori Goto 		.addr = spa->spa,
63710246dc8SYasunori Goto 		.region = NULL,
63810246dc8SYasunori Goto 	};
63910246dc8SYasunori Goto 	u64 dpa;
64010246dc8SYasunori Goto 
64110246dc8SYasunori Goto 	ret = device_for_each_child(&bus->dev, &ctx,
64210246dc8SYasunori Goto 				nfit_test_search_region_spa);
64310246dc8SYasunori Goto 
64410246dc8SYasunori Goto 	if (!ret)
64510246dc8SYasunori Goto 		return -ENODEV;
64610246dc8SYasunori Goto 
64710246dc8SYasunori Goto 	nd_region = ctx.region;
64810246dc8SYasunori Goto 
64910246dc8SYasunori Goto 	dpa = ctx.addr - nd_region->ndr_start;
65010246dc8SYasunori Goto 
65110246dc8SYasunori Goto 	/*
65210246dc8SYasunori Goto 	 * last dimm is selected for test
65310246dc8SYasunori Goto 	 */
65410246dc8SYasunori Goto 	nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1];
65510246dc8SYasunori Goto 	nvdimm = nd_mapping->nvdimm;
65610246dc8SYasunori Goto 
65710246dc8SYasunori Goto 	spa->devices[0].nfit_device_handle = handle[nvdimm->id];
65810246dc8SYasunori Goto 	spa->num_nvdimms = 1;
65910246dc8SYasunori Goto 	spa->devices[0].dpa = dpa;
66010246dc8SYasunori Goto 
66110246dc8SYasunori Goto 	return 0;
66210246dc8SYasunori Goto }
66310246dc8SYasunori Goto 
66410246dc8SYasunori Goto static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus,
66510246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa, unsigned int buf_len)
66610246dc8SYasunori Goto {
66710246dc8SYasunori Goto 	if (buf_len < spa->translate_length)
66810246dc8SYasunori Goto 		return -EINVAL;
66910246dc8SYasunori Goto 
67010246dc8SYasunori Goto 	if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms)
67110246dc8SYasunori Goto 		spa->status = 2;
67210246dc8SYasunori Goto 
67310246dc8SYasunori Goto 	return 0;
67410246dc8SYasunori Goto }
67510246dc8SYasunori Goto 
676ed07c433SDan Williams static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len,
677ed07c433SDan Williams 		struct nd_intel_smart *smart_data)
678baa51277SDan Williams {
679baa51277SDan Williams 	if (buf_len < sizeof(*smart))
680baa51277SDan Williams 		return -EINVAL;
681ed07c433SDan Williams 	memcpy(smart, smart_data, sizeof(*smart));
682baa51277SDan Williams 	return 0;
683baa51277SDan Williams }
684baa51277SDan Williams 
685cdd77d3eSDan Williams static int nfit_test_cmd_smart_threshold(
686ed07c433SDan Williams 		struct nd_intel_smart_threshold *out,
687ed07c433SDan Williams 		unsigned int buf_len,
688ed07c433SDan Williams 		struct nd_intel_smart_threshold *smart_t)
689baa51277SDan Williams {
690baa51277SDan Williams 	if (buf_len < sizeof(*smart_t))
691baa51277SDan Williams 		return -EINVAL;
692ed07c433SDan Williams 	memcpy(out, smart_t, sizeof(*smart_t));
693ed07c433SDan Williams 	return 0;
694ed07c433SDan Williams }
695ed07c433SDan Williams 
696ed07c433SDan Williams static void smart_notify(struct device *bus_dev,
697ed07c433SDan Williams 		struct device *dimm_dev, struct nd_intel_smart *smart,
698ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh)
699ed07c433SDan Williams {
700ed07c433SDan Williams 	dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n",
701ed07c433SDan Williams 			__func__, thresh->alarm_control, thresh->spares,
702ed07c433SDan Williams 			smart->spares, thresh->media_temperature,
703ed07c433SDan Williams 			smart->media_temperature, thresh->ctrl_temperature,
704ed07c433SDan Williams 			smart->ctrl_temperature);
705ed07c433SDan Williams 	if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP)
706ed07c433SDan Williams 				&& smart->spares
707ed07c433SDan Williams 				<= thresh->spares)
708ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP)
709ed07c433SDan Williams 				&& smart->media_temperature
710ed07c433SDan Williams 				>= thresh->media_temperature)
711ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP)
712ed07c433SDan Williams 				&& smart->ctrl_temperature
713ed07c433SDan Williams 				>= thresh->ctrl_temperature)) {
714ed07c433SDan Williams 		device_lock(bus_dev);
715ed07c433SDan Williams 		__acpi_nvdimm_notify(dimm_dev, 0x81);
716ed07c433SDan Williams 		device_unlock(bus_dev);
717ed07c433SDan Williams 	}
718ed07c433SDan Williams }
719ed07c433SDan Williams 
720ed07c433SDan Williams static int nfit_test_cmd_smart_set_threshold(
721ed07c433SDan Williams 		struct nd_intel_smart_set_threshold *in,
722ed07c433SDan Williams 		unsigned int buf_len,
723ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh,
724ed07c433SDan Williams 		struct nd_intel_smart *smart,
725ed07c433SDan Williams 		struct device *bus_dev, struct device *dimm_dev)
726ed07c433SDan Williams {
727ed07c433SDan Williams 	unsigned int size;
728ed07c433SDan Williams 
729ed07c433SDan Williams 	size = sizeof(*in) - 4;
730ed07c433SDan Williams 	if (buf_len < size)
731ed07c433SDan Williams 		return -EINVAL;
732ed07c433SDan Williams 	memcpy(thresh->data, in, size);
733ed07c433SDan Williams 	in->status = 0;
734ed07c433SDan Williams 	smart_notify(bus_dev, dimm_dev, smart, thresh);
735ed07c433SDan Williams 
736baa51277SDan Williams 	return 0;
737baa51277SDan Williams }
738baa51277SDan Williams 
7399fb1a190SDave Jiang static void uc_error_notify(struct work_struct *work)
7409fb1a190SDave Jiang {
7419fb1a190SDave Jiang 	struct nfit_test *t = container_of(work, typeof(*t), work);
7429fb1a190SDave Jiang 
7439fb1a190SDave Jiang 	__acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR);
7449fb1a190SDave Jiang }
7459fb1a190SDave Jiang 
7469fb1a190SDave Jiang static int nfit_test_cmd_ars_error_inject(struct nfit_test *t,
7479fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len)
7489fb1a190SDave Jiang {
7499fb1a190SDave Jiang 	int rc;
7509fb1a190SDave Jiang 
75141cb3301SVishal Verma 	if (buf_len != sizeof(*err_inj)) {
7529fb1a190SDave Jiang 		rc = -EINVAL;
7539fb1a190SDave Jiang 		goto err;
7549fb1a190SDave Jiang 	}
7559fb1a190SDave Jiang 
7569fb1a190SDave Jiang 	if (err_inj->err_inj_spa_range_length <= 0) {
7579fb1a190SDave Jiang 		rc = -EINVAL;
7589fb1a190SDave Jiang 		goto err;
7599fb1a190SDave Jiang 	}
7609fb1a190SDave Jiang 
7619fb1a190SDave Jiang 	rc =  badrange_add(&t->badrange, err_inj->err_inj_spa_range_base,
7629fb1a190SDave Jiang 			err_inj->err_inj_spa_range_length);
7639fb1a190SDave Jiang 	if (rc < 0)
7649fb1a190SDave Jiang 		goto err;
7659fb1a190SDave Jiang 
7669fb1a190SDave Jiang 	if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY))
7679fb1a190SDave Jiang 		queue_work(nfit_wq, &t->work);
7689fb1a190SDave Jiang 
7699fb1a190SDave Jiang 	err_inj->status = 0;
7709fb1a190SDave Jiang 	return 0;
7719fb1a190SDave Jiang 
7729fb1a190SDave Jiang err:
7739fb1a190SDave Jiang 	err_inj->status = NFIT_ARS_INJECT_INVALID;
7749fb1a190SDave Jiang 	return rc;
7759fb1a190SDave Jiang }
7769fb1a190SDave Jiang 
7779fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t,
7789fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len)
7799fb1a190SDave Jiang {
7809fb1a190SDave Jiang 	int rc;
7819fb1a190SDave Jiang 
78241cb3301SVishal Verma 	if (buf_len != sizeof(*err_clr)) {
7839fb1a190SDave Jiang 		rc = -EINVAL;
7849fb1a190SDave Jiang 		goto err;
7859fb1a190SDave Jiang 	}
7869fb1a190SDave Jiang 
7879fb1a190SDave Jiang 	if (err_clr->err_inj_clr_spa_range_length <= 0) {
7889fb1a190SDave Jiang 		rc = -EINVAL;
7899fb1a190SDave Jiang 		goto err;
7909fb1a190SDave Jiang 	}
7919fb1a190SDave Jiang 
7929fb1a190SDave Jiang 	badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base,
7939fb1a190SDave Jiang 			err_clr->err_inj_clr_spa_range_length);
7949fb1a190SDave Jiang 
7959fb1a190SDave Jiang 	err_clr->status = 0;
7969fb1a190SDave Jiang 	return 0;
7979fb1a190SDave Jiang 
7989fb1a190SDave Jiang err:
7999fb1a190SDave Jiang 	err_clr->status = NFIT_ARS_INJECT_INVALID;
8009fb1a190SDave Jiang 	return rc;
8019fb1a190SDave Jiang }
8029fb1a190SDave Jiang 
8039fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_status(struct nfit_test *t,
8049fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_stat *err_stat,
8059fb1a190SDave Jiang 		unsigned int buf_len)
8069fb1a190SDave Jiang {
8079fb1a190SDave Jiang 	struct badrange_entry *be;
8089fb1a190SDave Jiang 	int max = SZ_4K / sizeof(struct nd_error_stat_query_record);
8099fb1a190SDave Jiang 	int i = 0;
8109fb1a190SDave Jiang 
8119fb1a190SDave Jiang 	err_stat->status = 0;
8129fb1a190SDave Jiang 	spin_lock(&t->badrange.lock);
8139fb1a190SDave Jiang 	list_for_each_entry(be, &t->badrange.list, list) {
8149fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_base = be->start;
8159fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_length = be->length;
8169fb1a190SDave Jiang 		i++;
8179fb1a190SDave Jiang 		if (i > max)
8189fb1a190SDave Jiang 			break;
8199fb1a190SDave Jiang 	}
8209fb1a190SDave Jiang 	spin_unlock(&t->badrange.lock);
8219fb1a190SDave Jiang 	err_stat->inj_err_rec_count = i;
8229fb1a190SDave Jiang 
8239fb1a190SDave Jiang 	return 0;
8249fb1a190SDave Jiang }
8259fb1a190SDave Jiang 
826674d8bdeSDave Jiang static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t,
827674d8bdeSDave Jiang 		struct nd_intel_lss *nd_cmd, unsigned int buf_len)
828674d8bdeSDave Jiang {
829674d8bdeSDave Jiang 	struct device *dev = &t->pdev.dev;
830674d8bdeSDave Jiang 
831674d8bdeSDave Jiang 	if (buf_len < sizeof(*nd_cmd))
832674d8bdeSDave Jiang 		return -EINVAL;
833674d8bdeSDave Jiang 
834674d8bdeSDave Jiang 	switch (nd_cmd->enable) {
835674d8bdeSDave Jiang 	case 0:
836674d8bdeSDave Jiang 		nd_cmd->status = 0;
837674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n",
838674d8bdeSDave Jiang 				__func__);
839674d8bdeSDave Jiang 		break;
840674d8bdeSDave Jiang 	case 1:
841674d8bdeSDave Jiang 		nd_cmd->status = 0;
842674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n",
843674d8bdeSDave Jiang 				__func__);
844674d8bdeSDave Jiang 		break;
845674d8bdeSDave Jiang 	default:
846674d8bdeSDave Jiang 		dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable);
847674d8bdeSDave Jiang 		nd_cmd->status = 0x3;
848674d8bdeSDave Jiang 		break;
849674d8bdeSDave Jiang 	}
850674d8bdeSDave Jiang 
851674d8bdeSDave Jiang 
852674d8bdeSDave Jiang 	return 0;
853674d8bdeSDave Jiang }
854674d8bdeSDave Jiang 
855bfbaa952SDave Jiang static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func)
856bfbaa952SDave Jiang {
857bfbaa952SDave Jiang 	int i;
858bfbaa952SDave Jiang 
859bfbaa952SDave Jiang 	/* lookup per-dimm data */
860bfbaa952SDave Jiang 	for (i = 0; i < ARRAY_SIZE(handle); i++)
861bfbaa952SDave Jiang 		if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i])
862bfbaa952SDave Jiang 			break;
863bfbaa952SDave Jiang 	if (i >= ARRAY_SIZE(handle))
864bfbaa952SDave Jiang 		return -ENXIO;
865bfbaa952SDave Jiang 
866bfbaa952SDave Jiang 	if ((1 << func) & dimm_fail_cmd_flags[i])
867bfbaa952SDave Jiang 		return -EIO;
868bfbaa952SDave Jiang 
869bfbaa952SDave Jiang 	return i;
870bfbaa952SDave Jiang }
871bfbaa952SDave Jiang 
87239c686b8SVishal Verma static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
87339c686b8SVishal Verma 		struct nvdimm *nvdimm, unsigned int cmd, void *buf,
874aef25338SDan Williams 		unsigned int buf_len, int *cmd_rc)
87539c686b8SVishal Verma {
87639c686b8SVishal Verma 	struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
87739c686b8SVishal Verma 	struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
8786634fb06SDan Williams 	unsigned int func = cmd;
879f471f1a7SDan Williams 	int i, rc = 0, __cmd_rc;
880f471f1a7SDan Williams 
881f471f1a7SDan Williams 	if (!cmd_rc)
882f471f1a7SDan Williams 		cmd_rc = &__cmd_rc;
883f471f1a7SDan Williams 	*cmd_rc = 0;
88439c686b8SVishal Verma 
88539c686b8SVishal Verma 	if (nvdimm) {
88639c686b8SVishal Verma 		struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
887e3654ecaSDan Williams 		unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
88839c686b8SVishal Verma 
8896634fb06SDan Williams 		if (!nfit_mem)
8906634fb06SDan Williams 			return -ENOTTY;
8916634fb06SDan Williams 
8926634fb06SDan Williams 		if (cmd == ND_CMD_CALL) {
8936634fb06SDan Williams 			struct nd_cmd_pkg *call_pkg = buf;
8946634fb06SDan Williams 
8956634fb06SDan Williams 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
8966634fb06SDan Williams 			buf = (void *) call_pkg->nd_payload;
8976634fb06SDan Williams 			func = call_pkg->nd_command;
8986634fb06SDan Williams 			if (call_pkg->nd_family != nfit_mem->family)
8996634fb06SDan Williams 				return -ENOTTY;
900bfbaa952SDave Jiang 
901bfbaa952SDave Jiang 			i = get_dimm(nfit_mem, func);
902bfbaa952SDave Jiang 			if (i < 0)
903bfbaa952SDave Jiang 				return i;
904bfbaa952SDave Jiang 
905bfbaa952SDave Jiang 			switch (func) {
906674d8bdeSDave Jiang 			case ND_INTEL_ENABLE_LSS_STATUS:
907674d8bdeSDave Jiang 				return nd_intel_test_cmd_set_lss_status(t,
908674d8bdeSDave Jiang 						buf, buf_len);
909bfbaa952SDave Jiang 			case ND_INTEL_FW_GET_INFO:
910bfbaa952SDave Jiang 				return nd_intel_test_get_fw_info(t, buf,
911bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
912bfbaa952SDave Jiang 			case ND_INTEL_FW_START_UPDATE:
913bfbaa952SDave Jiang 				return nd_intel_test_start_update(t, buf,
914bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
915bfbaa952SDave Jiang 			case ND_INTEL_FW_SEND_DATA:
916bfbaa952SDave Jiang 				return nd_intel_test_send_data(t, buf,
917bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
918bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_UPDATE:
919bfbaa952SDave Jiang 				return nd_intel_test_finish_fw(t, buf,
920bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
921bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_QUERY:
922bfbaa952SDave Jiang 				return nd_intel_test_finish_query(t, buf,
923bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
924bfbaa952SDave Jiang 			case ND_INTEL_SMART:
925bfbaa952SDave Jiang 				return nfit_test_cmd_smart(buf, buf_len,
926bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx]);
927bfbaa952SDave Jiang 			case ND_INTEL_SMART_THRESHOLD:
928bfbaa952SDave Jiang 				return nfit_test_cmd_smart_threshold(buf,
929bfbaa952SDave Jiang 						buf_len,
930bfbaa952SDave Jiang 						&t->smart_threshold[i -
931bfbaa952SDave Jiang 							t->dcr_idx]);
932bfbaa952SDave Jiang 			case ND_INTEL_SMART_SET_THRESHOLD:
933bfbaa952SDave Jiang 				return nfit_test_cmd_smart_set_threshold(buf,
934bfbaa952SDave Jiang 						buf_len,
935bfbaa952SDave Jiang 						&t->smart_threshold[i -
936bfbaa952SDave Jiang 							t->dcr_idx],
937bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx],
938bfbaa952SDave Jiang 						&t->pdev.dev, t->dimm_dev[i]);
939bfbaa952SDave Jiang 			default:
940bfbaa952SDave Jiang 				return -ENOTTY;
941bfbaa952SDave Jiang 			}
9426634fb06SDan Williams 		}
9436634fb06SDan Williams 
9446634fb06SDan Williams 		if (!test_bit(cmd, &cmd_mask)
9456634fb06SDan Williams 				|| !test_bit(func, &nfit_mem->dsm_mask))
94639c686b8SVishal Verma 			return -ENOTTY;
94739c686b8SVishal Verma 
948bfbaa952SDave Jiang 		i = get_dimm(nfit_mem, func);
949bfbaa952SDave Jiang 		if (i < 0)
950bfbaa952SDave Jiang 			return i;
95173606afdSDan Williams 
9526634fb06SDan Williams 		switch (func) {
95339c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_SIZE:
95439c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_size(buf, buf_len);
95539c686b8SVishal Verma 			break;
95639c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_DATA:
95739c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_data(buf, buf_len,
958dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
95939c686b8SVishal Verma 			break;
96039c686b8SVishal Verma 		case ND_CMD_SET_CONFIG_DATA:
96139c686b8SVishal Verma 			rc = nfit_test_cmd_set_config_data(buf, buf_len,
962dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
96339c686b8SVishal Verma 			break;
9646bc75619SDan Williams 		default:
9656bc75619SDan Williams 			return -ENOTTY;
9666bc75619SDan Williams 		}
96739c686b8SVishal Verma 	} else {
968f471f1a7SDan Williams 		struct ars_state *ars_state = &t->ars_state;
96910246dc8SYasunori Goto 		struct nd_cmd_pkg *call_pkg = buf;
97010246dc8SYasunori Goto 
97110246dc8SYasunori Goto 		if (!nd_desc)
97210246dc8SYasunori Goto 			return -ENOTTY;
97310246dc8SYasunori Goto 
97410246dc8SYasunori Goto 		if (cmd == ND_CMD_CALL) {
97510246dc8SYasunori Goto 			func = call_pkg->nd_command;
97610246dc8SYasunori Goto 
97710246dc8SYasunori Goto 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
97810246dc8SYasunori Goto 			buf = (void *) call_pkg->nd_payload;
97910246dc8SYasunori Goto 
98010246dc8SYasunori Goto 			switch (func) {
98110246dc8SYasunori Goto 			case NFIT_CMD_TRANSLATE_SPA:
98210246dc8SYasunori Goto 				rc = nfit_test_cmd_translate_spa(
98310246dc8SYasunori Goto 					acpi_desc->nvdimm_bus, buf, buf_len);
98410246dc8SYasunori Goto 				return rc;
9859fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_SET:
9869fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_error_inject(t, buf,
9879fb1a190SDave Jiang 					buf_len);
9889fb1a190SDave Jiang 				return rc;
9899fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_CLEAR:
9909fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_clear(t, buf,
9919fb1a190SDave Jiang 					buf_len);
9929fb1a190SDave Jiang 				return rc;
9939fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_GET:
9949fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_status(t, buf,
9959fb1a190SDave Jiang 					buf_len);
9969fb1a190SDave Jiang 				return rc;
99710246dc8SYasunori Goto 			default:
99810246dc8SYasunori Goto 				return -ENOTTY;
99910246dc8SYasunori Goto 			}
100010246dc8SYasunori Goto 		}
1001f471f1a7SDan Williams 
1002e3654ecaSDan Williams 		if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
100339c686b8SVishal Verma 			return -ENOTTY;
100439c686b8SVishal Verma 
10056634fb06SDan Williams 		switch (func) {
100639c686b8SVishal Verma 		case ND_CMD_ARS_CAP:
100739c686b8SVishal Verma 			rc = nfit_test_cmd_ars_cap(buf, buf_len);
100839c686b8SVishal Verma 			break;
100939c686b8SVishal Verma 		case ND_CMD_ARS_START:
10109fb1a190SDave Jiang 			rc = nfit_test_cmd_ars_start(t, ars_state, buf,
10119fb1a190SDave Jiang 					buf_len, cmd_rc);
101239c686b8SVishal Verma 			break;
101339c686b8SVishal Verma 		case ND_CMD_ARS_STATUS:
1014f471f1a7SDan Williams 			rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
1015f471f1a7SDan Williams 					cmd_rc);
101639c686b8SVishal Verma 			break;
1017d4f32367SDan Williams 		case ND_CMD_CLEAR_ERROR:
10185e096ef3SVishal Verma 			rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc);
1019d4f32367SDan Williams 			break;
102039c686b8SVishal Verma 		default:
102139c686b8SVishal Verma 			return -ENOTTY;
102239c686b8SVishal Verma 		}
102339c686b8SVishal Verma 	}
10246bc75619SDan Williams 
10256bc75619SDan Williams 	return rc;
10266bc75619SDan Williams }
10276bc75619SDan Williams 
10286bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock);
10296bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS];
10306bc75619SDan Williams 
10316bc75619SDan Williams static void release_nfit_res(void *data)
10326bc75619SDan Williams {
10336bc75619SDan Williams 	struct nfit_test_resource *nfit_res = data;
10346bc75619SDan Williams 
10356bc75619SDan Williams 	spin_lock(&nfit_test_lock);
10366bc75619SDan Williams 	list_del(&nfit_res->list);
10376bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
10386bc75619SDan Williams 
10396bc75619SDan Williams 	vfree(nfit_res->buf);
10406bc75619SDan Williams 	kfree(nfit_res);
10416bc75619SDan Williams }
10426bc75619SDan Williams 
10436bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
10446bc75619SDan Williams 		void *buf)
10456bc75619SDan Williams {
10466bc75619SDan Williams 	struct device *dev = &t->pdev.dev;
10476bc75619SDan Williams 	struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
10486bc75619SDan Williams 			GFP_KERNEL);
10496bc75619SDan Williams 	int rc;
10506bc75619SDan Williams 
1051bd4cd745SDan Williams 	if (!buf || !nfit_res)
10526bc75619SDan Williams 		goto err;
10536bc75619SDan Williams 	rc = devm_add_action(dev, release_nfit_res, nfit_res);
10546bc75619SDan Williams 	if (rc)
10556bc75619SDan Williams 		goto err;
10566bc75619SDan Williams 	INIT_LIST_HEAD(&nfit_res->list);
10576bc75619SDan Williams 	memset(buf, 0, size);
10586bc75619SDan Williams 	nfit_res->dev = dev;
10596bc75619SDan Williams 	nfit_res->buf = buf;
1060bd4cd745SDan Williams 	nfit_res->res.start = *dma;
1061bd4cd745SDan Williams 	nfit_res->res.end = *dma + size - 1;
1062bd4cd745SDan Williams 	nfit_res->res.name = "NFIT";
1063bd4cd745SDan Williams 	spin_lock_init(&nfit_res->lock);
1064bd4cd745SDan Williams 	INIT_LIST_HEAD(&nfit_res->requests);
10656bc75619SDan Williams 	spin_lock(&nfit_test_lock);
10666bc75619SDan Williams 	list_add(&nfit_res->list, &t->resources);
10676bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
10686bc75619SDan Williams 
10696bc75619SDan Williams 	return nfit_res->buf;
10706bc75619SDan Williams  err:
1071ee8520feSDan Williams 	if (buf)
10726bc75619SDan Williams 		vfree(buf);
10736bc75619SDan Williams 	kfree(nfit_res);
10746bc75619SDan Williams 	return NULL;
10756bc75619SDan Williams }
10766bc75619SDan Williams 
10776bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
10786bc75619SDan Williams {
10796bc75619SDan Williams 	void *buf = vmalloc(size);
10806bc75619SDan Williams 
10816bc75619SDan Williams 	*dma = (unsigned long) buf;
10826bc75619SDan Williams 	return __test_alloc(t, size, dma, buf);
10836bc75619SDan Williams }
10846bc75619SDan Williams 
10856bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
10866bc75619SDan Williams {
10876bc75619SDan Williams 	int i;
10886bc75619SDan Williams 
10896bc75619SDan Williams 	for (i = 0; i < ARRAY_SIZE(instances); i++) {
10906bc75619SDan Williams 		struct nfit_test_resource *n, *nfit_res = NULL;
10916bc75619SDan Williams 		struct nfit_test *t = instances[i];
10926bc75619SDan Williams 
10936bc75619SDan Williams 		if (!t)
10946bc75619SDan Williams 			continue;
10956bc75619SDan Williams 		spin_lock(&nfit_test_lock);
10966bc75619SDan Williams 		list_for_each_entry(n, &t->resources, list) {
1097bd4cd745SDan Williams 			if (addr >= n->res.start && (addr < n->res.start
1098bd4cd745SDan Williams 						+ resource_size(&n->res))) {
10996bc75619SDan Williams 				nfit_res = n;
11006bc75619SDan Williams 				break;
11016bc75619SDan Williams 			} else if (addr >= (unsigned long) n->buf
11026bc75619SDan Williams 					&& (addr < (unsigned long) n->buf
1103bd4cd745SDan Williams 						+ resource_size(&n->res))) {
11046bc75619SDan Williams 				nfit_res = n;
11056bc75619SDan Williams 				break;
11066bc75619SDan Williams 			}
11076bc75619SDan Williams 		}
11086bc75619SDan Williams 		spin_unlock(&nfit_test_lock);
11096bc75619SDan Williams 		if (nfit_res)
11106bc75619SDan Williams 			return nfit_res;
11116bc75619SDan Williams 	}
11126bc75619SDan Williams 
11136bc75619SDan Williams 	return NULL;
11146bc75619SDan Williams }
11156bc75619SDan Williams 
1116f471f1a7SDan Williams static int ars_state_init(struct device *dev, struct ars_state *ars_state)
1117f471f1a7SDan Williams {
11189fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
1119f471f1a7SDan Williams 	ars_state->ars_status = devm_kzalloc(dev,
11209fb1a190SDave Jiang 			sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL);
1121f471f1a7SDan Williams 	if (!ars_state->ars_status)
1122f471f1a7SDan Williams 		return -ENOMEM;
1123f471f1a7SDan Williams 	spin_lock_init(&ars_state->lock);
1124f471f1a7SDan Williams 	return 0;
1125f471f1a7SDan Williams }
1126f471f1a7SDan Williams 
1127231bf117SDan Williams static void put_dimms(void *data)
1128231bf117SDan Williams {
1129231bf117SDan Williams 	struct device **dimm_dev = data;
1130231bf117SDan Williams 	int i;
1131231bf117SDan Williams 
1132231bf117SDan Williams 	for (i = 0; i < NUM_DCR; i++)
1133231bf117SDan Williams 		if (dimm_dev[i])
1134231bf117SDan Williams 			device_unregister(dimm_dev[i]);
1135231bf117SDan Williams }
1136231bf117SDan Williams 
1137231bf117SDan Williams static struct class *nfit_test_dimm;
1138231bf117SDan Williams 
113973606afdSDan Williams static int dimm_name_to_id(struct device *dev)
114073606afdSDan Williams {
114173606afdSDan Williams 	int dimm;
114273606afdSDan Williams 
114373606afdSDan Williams 	if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1
114473606afdSDan Williams 			|| dimm >= NUM_DCR || dimm < 0)
114573606afdSDan Williams 		return -ENXIO;
114673606afdSDan Williams 	return dimm;
114773606afdSDan Williams }
114873606afdSDan Williams 
114973606afdSDan Williams 
115073606afdSDan Williams static ssize_t handle_show(struct device *dev, struct device_attribute *attr,
115173606afdSDan Williams 		char *buf)
115273606afdSDan Williams {
115373606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
115473606afdSDan Williams 
115573606afdSDan Williams 	if (dimm < 0)
115673606afdSDan Williams 		return dimm;
115773606afdSDan Williams 
115873606afdSDan Williams 	return sprintf(buf, "%#x", handle[dimm]);
115973606afdSDan Williams }
116073606afdSDan Williams DEVICE_ATTR_RO(handle);
116173606afdSDan Williams 
116273606afdSDan Williams static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr,
116373606afdSDan Williams 		char *buf)
116473606afdSDan Williams {
116573606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
116673606afdSDan Williams 
116773606afdSDan Williams 	if (dimm < 0)
116873606afdSDan Williams 		return dimm;
116973606afdSDan Williams 
117073606afdSDan Williams 	return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]);
117173606afdSDan Williams }
117273606afdSDan Williams 
117373606afdSDan Williams static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr,
117473606afdSDan Williams 		const char *buf, size_t size)
117573606afdSDan Williams {
117673606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
117773606afdSDan Williams 	unsigned long val;
117873606afdSDan Williams 	ssize_t rc;
117973606afdSDan Williams 
118073606afdSDan Williams 	if (dimm < 0)
118173606afdSDan Williams 		return dimm;
118273606afdSDan Williams 
118373606afdSDan Williams 	rc = kstrtol(buf, 0, &val);
118473606afdSDan Williams 	if (rc)
118573606afdSDan Williams 		return rc;
118673606afdSDan Williams 
118773606afdSDan Williams 	dimm_fail_cmd_flags[dimm] = val;
118873606afdSDan Williams 	return size;
118973606afdSDan Williams }
119073606afdSDan Williams static DEVICE_ATTR_RW(fail_cmd);
119173606afdSDan Williams 
119273606afdSDan Williams static struct attribute *nfit_test_dimm_attributes[] = {
119373606afdSDan Williams 	&dev_attr_fail_cmd.attr,
119473606afdSDan Williams 	&dev_attr_handle.attr,
119573606afdSDan Williams 	NULL,
119673606afdSDan Williams };
119773606afdSDan Williams 
119873606afdSDan Williams static struct attribute_group nfit_test_dimm_attribute_group = {
119973606afdSDan Williams 	.attrs = nfit_test_dimm_attributes,
120073606afdSDan Williams };
120173606afdSDan Williams 
120273606afdSDan Williams static const struct attribute_group *nfit_test_dimm_attribute_groups[] = {
120373606afdSDan Williams 	&nfit_test_dimm_attribute_group,
120473606afdSDan Williams 	NULL,
120573606afdSDan Williams };
120673606afdSDan Williams 
1207ed07c433SDan Williams static void smart_init(struct nfit_test *t)
1208ed07c433SDan Williams {
1209ed07c433SDan Williams 	int i;
1210ed07c433SDan Williams 	const struct nd_intel_smart_threshold smart_t_data = {
1211ed07c433SDan Williams 		.alarm_control = ND_INTEL_SMART_SPARE_TRIP
1212ed07c433SDan Williams 			| ND_INTEL_SMART_TEMP_TRIP,
1213ed07c433SDan Williams 		.media_temperature = 40 * 16,
1214ed07c433SDan Williams 		.ctrl_temperature = 30 * 16,
1215ed07c433SDan Williams 		.spares = 5,
1216ed07c433SDan Williams 	};
1217ed07c433SDan Williams 	const struct nd_intel_smart smart_data = {
1218ed07c433SDan Williams 		.flags = ND_INTEL_SMART_HEALTH_VALID
1219ed07c433SDan Williams 			| ND_INTEL_SMART_SPARES_VALID
1220ed07c433SDan Williams 			| ND_INTEL_SMART_ALARM_VALID
1221ed07c433SDan Williams 			| ND_INTEL_SMART_USED_VALID
1222ed07c433SDan Williams 			| ND_INTEL_SMART_SHUTDOWN_VALID
1223ed07c433SDan Williams 			| ND_INTEL_SMART_MTEMP_VALID,
1224ed07c433SDan Williams 		.health = ND_INTEL_SMART_NON_CRITICAL_HEALTH,
1225ed07c433SDan Williams 		.media_temperature = 23 * 16,
1226ed07c433SDan Williams 		.ctrl_temperature = 30 * 16,
1227ed07c433SDan Williams 		.pmic_temperature = 40 * 16,
1228ed07c433SDan Williams 		.spares = 75,
1229ed07c433SDan Williams 		.alarm_flags = ND_INTEL_SMART_SPARE_TRIP
1230ed07c433SDan Williams 			| ND_INTEL_SMART_TEMP_TRIP,
1231ed07c433SDan Williams 		.ait_status = 1,
1232ed07c433SDan Williams 		.life_used = 5,
1233ed07c433SDan Williams 		.shutdown_state = 0,
1234ed07c433SDan Williams 		.vendor_size = 0,
1235ed07c433SDan Williams 		.shutdown_count = 100,
1236ed07c433SDan Williams 	};
1237ed07c433SDan Williams 
1238ed07c433SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1239ed07c433SDan Williams 		memcpy(&t->smart[i], &smart_data, sizeof(smart_data));
1240ed07c433SDan Williams 		memcpy(&t->smart_threshold[i], &smart_t_data,
1241ed07c433SDan Williams 				sizeof(smart_t_data));
1242ed07c433SDan Williams 	}
1243ed07c433SDan Williams }
1244ed07c433SDan Williams 
12456bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t)
12466bc75619SDan Williams {
12476b577c9dSLinda Knippers 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
12486bc75619SDan Williams 			+ sizeof(struct acpi_nfit_memory_map) * NUM_MEM
12496bc75619SDan Williams 			+ sizeof(struct acpi_nfit_control_region) * NUM_DCR
12503b87356fSDan Williams 			+ offsetof(struct acpi_nfit_control_region,
12513b87356fSDan Williams 					window_size) * NUM_DCR
12529d27a87eSDan Williams 			+ sizeof(struct acpi_nfit_data_region) * NUM_BDW
125385d3fa02SDan Williams 			+ (sizeof(struct acpi_nfit_flush_address)
1254f81e1d35SDave Jiang 					+ sizeof(u64) * NUM_HINTS) * NUM_DCR
1255f81e1d35SDave Jiang 			+ sizeof(struct acpi_nfit_capabilities);
12566bc75619SDan Williams 	int i;
12576bc75619SDan Williams 
12586bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
12596bc75619SDan Williams 	if (!t->nfit_buf)
12606bc75619SDan Williams 		return -ENOMEM;
12616bc75619SDan Williams 	t->nfit_size = nfit_size;
12626bc75619SDan Williams 
1263ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
12646bc75619SDan Williams 	if (!t->spa_set[0])
12656bc75619SDan Williams 		return -ENOMEM;
12666bc75619SDan Williams 
1267ee8520feSDan Williams 	t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
12686bc75619SDan Williams 	if (!t->spa_set[1])
12696bc75619SDan Williams 		return -ENOMEM;
12706bc75619SDan Williams 
1271ee8520feSDan Williams 	t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
127220985164SVishal Verma 	if (!t->spa_set[2])
127320985164SVishal Verma 		return -ENOMEM;
127420985164SVishal Verma 
1275dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
12766bc75619SDan Williams 		t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
12776bc75619SDan Williams 		if (!t->dimm[i])
12786bc75619SDan Williams 			return -ENOMEM;
12796bc75619SDan Williams 
12806bc75619SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
12816bc75619SDan Williams 		if (!t->label[i])
12826bc75619SDan Williams 			return -ENOMEM;
12836bc75619SDan Williams 		sprintf(t->label[i], "label%d", i);
12849d27a87eSDan Williams 
12859d15ce9cSDan Williams 		t->flush[i] = test_alloc(t, max(PAGE_SIZE,
12869d15ce9cSDan Williams 					sizeof(u64) * NUM_HINTS),
128785d3fa02SDan Williams 				&t->flush_dma[i]);
12889d27a87eSDan Williams 		if (!t->flush[i])
12899d27a87eSDan Williams 			return -ENOMEM;
12906bc75619SDan Williams 	}
12916bc75619SDan Williams 
1292dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
12936bc75619SDan Williams 		t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
12946bc75619SDan Williams 		if (!t->dcr[i])
12956bc75619SDan Williams 			return -ENOMEM;
12966bc75619SDan Williams 	}
12976bc75619SDan Williams 
1298c14a868aSDan Williams 	t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma);
1299c14a868aSDan Williams 	if (!t->_fit)
1300c14a868aSDan Williams 		return -ENOMEM;
1301c14a868aSDan Williams 
1302231bf117SDan Williams 	if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t->dimm_dev))
1303231bf117SDan Williams 		return -ENOMEM;
1304231bf117SDan Williams 	for (i = 0; i < NUM_DCR; i++) {
130573606afdSDan Williams 		t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm,
130673606afdSDan Williams 				&t->pdev.dev, 0, NULL,
130773606afdSDan Williams 				nfit_test_dimm_attribute_groups,
130873606afdSDan Williams 				"test_dimm%d", i);
1309231bf117SDan Williams 		if (!t->dimm_dev[i])
1310231bf117SDan Williams 			return -ENOMEM;
1311231bf117SDan Williams 	}
1312231bf117SDan Williams 
1313ed07c433SDan Williams 	smart_init(t);
1314f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
13156bc75619SDan Williams }
13166bc75619SDan Williams 
13176bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t)
13186bc75619SDan Williams {
13197bfe97c7SDan Williams 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
1320ac40b675SDan Williams 		+ sizeof(struct acpi_nfit_memory_map) * 2
1321ac40b675SDan Williams 		+ offsetof(struct acpi_nfit_control_region, window_size) * 2;
1322dafb1048SDan Williams 	int i;
13236bc75619SDan Williams 
13246bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
13256bc75619SDan Williams 	if (!t->nfit_buf)
13266bc75619SDan Williams 		return -ENOMEM;
13276bc75619SDan Williams 	t->nfit_size = nfit_size;
13286bc75619SDan Williams 
1329ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
13306bc75619SDan Williams 	if (!t->spa_set[0])
13316bc75619SDan Williams 		return -ENOMEM;
13326bc75619SDan Williams 
1333dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1334dafb1048SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
1335dafb1048SDan Williams 		if (!t->label[i])
1336dafb1048SDan Williams 			return -ENOMEM;
1337dafb1048SDan Williams 		sprintf(t->label[i], "label%d", i);
1338dafb1048SDan Williams 	}
1339dafb1048SDan Williams 
13407bfe97c7SDan Williams 	t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
13417bfe97c7SDan Williams 	if (!t->spa_set[1])
13427bfe97c7SDan Williams 		return -ENOMEM;
13437bfe97c7SDan Williams 
1344ed07c433SDan Williams 	smart_init(t);
1345f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
13466bc75619SDan Williams }
13476bc75619SDan Williams 
13485dc68e55SDan Williams static void dcr_common_init(struct acpi_nfit_control_region *dcr)
13495dc68e55SDan Williams {
13505dc68e55SDan Williams 	dcr->vendor_id = 0xabcd;
13515dc68e55SDan Williams 	dcr->device_id = 0;
13525dc68e55SDan Williams 	dcr->revision_id = 1;
13535dc68e55SDan Williams 	dcr->valid_fields = 1;
13545dc68e55SDan Williams 	dcr->manufacturing_location = 0xa;
13555dc68e55SDan Williams 	dcr->manufacturing_date = cpu_to_be16(2016);
13565dc68e55SDan Williams }
13575dc68e55SDan Williams 
13586bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t)
13596bc75619SDan Williams {
136085d3fa02SDan Williams 	const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
136185d3fa02SDan Williams 		+ (sizeof(u64) * NUM_HINTS);
13626bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
13636bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
13646bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
13656bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
13666bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
13676bc75619SDan Williams 	struct acpi_nfit_data_region *bdw;
13689d27a87eSDan Williams 	struct acpi_nfit_flush_address *flush;
1369f81e1d35SDave Jiang 	struct acpi_nfit_capabilities *pcap;
1370d7d8464dSRoss Zwisler 	unsigned int offset = 0, i;
13716bc75619SDan Williams 
13726bc75619SDan Williams 	/*
13736bc75619SDan Williams 	 * spa0 (interleave first half of dimm0 and dimm1, note storage
13746bc75619SDan Williams 	 * does not actually alias the related block-data-window
13756bc75619SDan Williams 	 * regions)
13766bc75619SDan Williams 	 */
13776b577c9dSLinda Knippers 	spa = nfit_buf;
13786bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
13796bc75619SDan Williams 	spa->header.length = sizeof(*spa);
13806bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
13816bc75619SDan Williams 	spa->range_index = 0+1;
13826bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
13836bc75619SDan Williams 	spa->length = SPA0_SIZE;
1384d7d8464dSRoss Zwisler 	offset += spa->header.length;
13856bc75619SDan Williams 
13866bc75619SDan Williams 	/*
13876bc75619SDan Williams 	 * spa1 (interleave last half of the 4 DIMMS, note storage
13886bc75619SDan Williams 	 * does not actually alias the related block-data-window
13896bc75619SDan Williams 	 * regions)
13906bc75619SDan Williams 	 */
1391d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
13926bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
13936bc75619SDan Williams 	spa->header.length = sizeof(*spa);
13946bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
13956bc75619SDan Williams 	spa->range_index = 1+1;
13966bc75619SDan Williams 	spa->address = t->spa_set_dma[1];
13976bc75619SDan Williams 	spa->length = SPA1_SIZE;
1398d7d8464dSRoss Zwisler 	offset += spa->header.length;
13996bc75619SDan Williams 
14006bc75619SDan Williams 	/* spa2 (dcr0) dimm0 */
1401d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14026bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14036bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14046bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14056bc75619SDan Williams 	spa->range_index = 2+1;
14066bc75619SDan Williams 	spa->address = t->dcr_dma[0];
14076bc75619SDan Williams 	spa->length = DCR_SIZE;
1408d7d8464dSRoss Zwisler 	offset += spa->header.length;
14096bc75619SDan Williams 
14106bc75619SDan Williams 	/* spa3 (dcr1) dimm1 */
1411d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14126bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14136bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14146bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14156bc75619SDan Williams 	spa->range_index = 3+1;
14166bc75619SDan Williams 	spa->address = t->dcr_dma[1];
14176bc75619SDan Williams 	spa->length = DCR_SIZE;
1418d7d8464dSRoss Zwisler 	offset += spa->header.length;
14196bc75619SDan Williams 
14206bc75619SDan Williams 	/* spa4 (dcr2) dimm2 */
1421d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14226bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14236bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14246bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14256bc75619SDan Williams 	spa->range_index = 4+1;
14266bc75619SDan Williams 	spa->address = t->dcr_dma[2];
14276bc75619SDan Williams 	spa->length = DCR_SIZE;
1428d7d8464dSRoss Zwisler 	offset += spa->header.length;
14296bc75619SDan Williams 
14306bc75619SDan Williams 	/* spa5 (dcr3) dimm3 */
1431d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14326bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14336bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14346bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14356bc75619SDan Williams 	spa->range_index = 5+1;
14366bc75619SDan Williams 	spa->address = t->dcr_dma[3];
14376bc75619SDan Williams 	spa->length = DCR_SIZE;
1438d7d8464dSRoss Zwisler 	offset += spa->header.length;
14396bc75619SDan Williams 
14406bc75619SDan Williams 	/* spa6 (bdw for dcr0) dimm0 */
1441d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14426bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14436bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14446bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
14456bc75619SDan Williams 	spa->range_index = 6+1;
14466bc75619SDan Williams 	spa->address = t->dimm_dma[0];
14476bc75619SDan Williams 	spa->length = DIMM_SIZE;
1448d7d8464dSRoss Zwisler 	offset += spa->header.length;
14496bc75619SDan Williams 
14506bc75619SDan Williams 	/* spa7 (bdw for dcr1) dimm1 */
1451d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14526bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14536bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14546bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
14556bc75619SDan Williams 	spa->range_index = 7+1;
14566bc75619SDan Williams 	spa->address = t->dimm_dma[1];
14576bc75619SDan Williams 	spa->length = DIMM_SIZE;
1458d7d8464dSRoss Zwisler 	offset += spa->header.length;
14596bc75619SDan Williams 
14606bc75619SDan Williams 	/* spa8 (bdw for dcr2) dimm2 */
1461d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14626bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14636bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14646bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
14656bc75619SDan Williams 	spa->range_index = 8+1;
14666bc75619SDan Williams 	spa->address = t->dimm_dma[2];
14676bc75619SDan Williams 	spa->length = DIMM_SIZE;
1468d7d8464dSRoss Zwisler 	offset += spa->header.length;
14696bc75619SDan Williams 
14706bc75619SDan Williams 	/* spa9 (bdw for dcr3) dimm3 */
1471d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14726bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14736bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14746bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
14756bc75619SDan Williams 	spa->range_index = 9+1;
14766bc75619SDan Williams 	spa->address = t->dimm_dma[3];
14776bc75619SDan Williams 	spa->length = DIMM_SIZE;
1478d7d8464dSRoss Zwisler 	offset += spa->header.length;
14796bc75619SDan Williams 
14806bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
14816bc75619SDan Williams 	memdev = nfit_buf + offset;
14826bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
14836bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
14846bc75619SDan Williams 	memdev->device_handle = handle[0];
14856bc75619SDan Williams 	memdev->physical_id = 0;
14866bc75619SDan Williams 	memdev->region_id = 0;
14876bc75619SDan Williams 	memdev->range_index = 0+1;
14883b87356fSDan Williams 	memdev->region_index = 4+1;
14896bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1490df06a2d5SDan Williams 	memdev->region_offset = 1;
14916bc75619SDan Williams 	memdev->address = 0;
14926bc75619SDan Williams 	memdev->interleave_index = 0;
14936bc75619SDan Williams 	memdev->interleave_ways = 2;
1494d7d8464dSRoss Zwisler 	offset += memdev->header.length;
14956bc75619SDan Williams 
14966bc75619SDan Williams 	/* mem-region1 (spa0, dimm1) */
1497d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
14986bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
14996bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15006bc75619SDan Williams 	memdev->device_handle = handle[1];
15016bc75619SDan Williams 	memdev->physical_id = 1;
15026bc75619SDan Williams 	memdev->region_id = 0;
15036bc75619SDan Williams 	memdev->range_index = 0+1;
15043b87356fSDan Williams 	memdev->region_index = 5+1;
15056bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1506df06a2d5SDan Williams 	memdev->region_offset = (1 << 8);
15076bc75619SDan Williams 	memdev->address = 0;
15086bc75619SDan Williams 	memdev->interleave_index = 0;
15096bc75619SDan Williams 	memdev->interleave_ways = 2;
1510ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1511d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15126bc75619SDan Williams 
15136bc75619SDan Williams 	/* mem-region2 (spa1, dimm0) */
1514d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15156bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15166bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15176bc75619SDan Williams 	memdev->device_handle = handle[0];
15186bc75619SDan Williams 	memdev->physical_id = 0;
15196bc75619SDan Williams 	memdev->region_id = 1;
15206bc75619SDan Williams 	memdev->range_index = 1+1;
15213b87356fSDan Williams 	memdev->region_index = 4+1;
15226bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1523df06a2d5SDan Williams 	memdev->region_offset = (1 << 16);
15246bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
15256bc75619SDan Williams 	memdev->interleave_index = 0;
15266bc75619SDan Williams 	memdev->interleave_ways = 4;
1527ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1528d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15296bc75619SDan Williams 
15306bc75619SDan Williams 	/* mem-region3 (spa1, dimm1) */
1531d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15326bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15336bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15346bc75619SDan Williams 	memdev->device_handle = handle[1];
15356bc75619SDan Williams 	memdev->physical_id = 1;
15366bc75619SDan Williams 	memdev->region_id = 1;
15376bc75619SDan Williams 	memdev->range_index = 1+1;
15383b87356fSDan Williams 	memdev->region_index = 5+1;
15396bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1540df06a2d5SDan Williams 	memdev->region_offset = (1 << 24);
15416bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
15426bc75619SDan Williams 	memdev->interleave_index = 0;
15436bc75619SDan Williams 	memdev->interleave_ways = 4;
1544d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15456bc75619SDan Williams 
15466bc75619SDan Williams 	/* mem-region4 (spa1, dimm2) */
1547d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15486bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15496bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15506bc75619SDan Williams 	memdev->device_handle = handle[2];
15516bc75619SDan Williams 	memdev->physical_id = 2;
15526bc75619SDan Williams 	memdev->region_id = 0;
15536bc75619SDan Williams 	memdev->range_index = 1+1;
15543b87356fSDan Williams 	memdev->region_index = 6+1;
15556bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1556df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 32);
15576bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
15586bc75619SDan Williams 	memdev->interleave_index = 0;
15596bc75619SDan Williams 	memdev->interleave_ways = 4;
1560ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1561d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15626bc75619SDan Williams 
15636bc75619SDan Williams 	/* mem-region5 (spa1, dimm3) */
1564d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15656bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15666bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15676bc75619SDan Williams 	memdev->device_handle = handle[3];
15686bc75619SDan Williams 	memdev->physical_id = 3;
15696bc75619SDan Williams 	memdev->region_id = 0;
15706bc75619SDan Williams 	memdev->range_index = 1+1;
15713b87356fSDan Williams 	memdev->region_index = 7+1;
15726bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1573df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 40);
15746bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
15756bc75619SDan Williams 	memdev->interleave_index = 0;
15766bc75619SDan Williams 	memdev->interleave_ways = 4;
1577d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15786bc75619SDan Williams 
15796bc75619SDan Williams 	/* mem-region6 (spa/dcr0, dimm0) */
1580d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15816bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15826bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15836bc75619SDan Williams 	memdev->device_handle = handle[0];
15846bc75619SDan Williams 	memdev->physical_id = 0;
15856bc75619SDan Williams 	memdev->region_id = 0;
15866bc75619SDan Williams 	memdev->range_index = 2+1;
15876bc75619SDan Williams 	memdev->region_index = 0+1;
15886bc75619SDan Williams 	memdev->region_size = 0;
15896bc75619SDan Williams 	memdev->region_offset = 0;
15906bc75619SDan Williams 	memdev->address = 0;
15916bc75619SDan Williams 	memdev->interleave_index = 0;
15926bc75619SDan Williams 	memdev->interleave_ways = 1;
1593d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15946bc75619SDan Williams 
15956bc75619SDan Williams 	/* mem-region7 (spa/dcr1, dimm1) */
1596d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15976bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15986bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15996bc75619SDan Williams 	memdev->device_handle = handle[1];
16006bc75619SDan Williams 	memdev->physical_id = 1;
16016bc75619SDan Williams 	memdev->region_id = 0;
16026bc75619SDan Williams 	memdev->range_index = 3+1;
16036bc75619SDan Williams 	memdev->region_index = 1+1;
16046bc75619SDan Williams 	memdev->region_size = 0;
16056bc75619SDan Williams 	memdev->region_offset = 0;
16066bc75619SDan Williams 	memdev->address = 0;
16076bc75619SDan Williams 	memdev->interleave_index = 0;
16086bc75619SDan Williams 	memdev->interleave_ways = 1;
1609d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16106bc75619SDan Williams 
16116bc75619SDan Williams 	/* mem-region8 (spa/dcr2, dimm2) */
1612d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16136bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16146bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16156bc75619SDan Williams 	memdev->device_handle = handle[2];
16166bc75619SDan Williams 	memdev->physical_id = 2;
16176bc75619SDan Williams 	memdev->region_id = 0;
16186bc75619SDan Williams 	memdev->range_index = 4+1;
16196bc75619SDan Williams 	memdev->region_index = 2+1;
16206bc75619SDan Williams 	memdev->region_size = 0;
16216bc75619SDan Williams 	memdev->region_offset = 0;
16226bc75619SDan Williams 	memdev->address = 0;
16236bc75619SDan Williams 	memdev->interleave_index = 0;
16246bc75619SDan Williams 	memdev->interleave_ways = 1;
1625d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16266bc75619SDan Williams 
16276bc75619SDan Williams 	/* mem-region9 (spa/dcr3, dimm3) */
1628d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16296bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16306bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16316bc75619SDan Williams 	memdev->device_handle = handle[3];
16326bc75619SDan Williams 	memdev->physical_id = 3;
16336bc75619SDan Williams 	memdev->region_id = 0;
16346bc75619SDan Williams 	memdev->range_index = 5+1;
16356bc75619SDan Williams 	memdev->region_index = 3+1;
16366bc75619SDan Williams 	memdev->region_size = 0;
16376bc75619SDan Williams 	memdev->region_offset = 0;
16386bc75619SDan Williams 	memdev->address = 0;
16396bc75619SDan Williams 	memdev->interleave_index = 0;
16406bc75619SDan Williams 	memdev->interleave_ways = 1;
1641d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16426bc75619SDan Williams 
16436bc75619SDan Williams 	/* mem-region10 (spa/bdw0, dimm0) */
1644d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16456bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16466bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16476bc75619SDan Williams 	memdev->device_handle = handle[0];
16486bc75619SDan Williams 	memdev->physical_id = 0;
16496bc75619SDan Williams 	memdev->region_id = 0;
16506bc75619SDan Williams 	memdev->range_index = 6+1;
16516bc75619SDan Williams 	memdev->region_index = 0+1;
16526bc75619SDan Williams 	memdev->region_size = 0;
16536bc75619SDan Williams 	memdev->region_offset = 0;
16546bc75619SDan Williams 	memdev->address = 0;
16556bc75619SDan Williams 	memdev->interleave_index = 0;
16566bc75619SDan Williams 	memdev->interleave_ways = 1;
1657d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16586bc75619SDan Williams 
16596bc75619SDan Williams 	/* mem-region11 (spa/bdw1, dimm1) */
1660d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16616bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16626bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16636bc75619SDan Williams 	memdev->device_handle = handle[1];
16646bc75619SDan Williams 	memdev->physical_id = 1;
16656bc75619SDan Williams 	memdev->region_id = 0;
16666bc75619SDan Williams 	memdev->range_index = 7+1;
16676bc75619SDan Williams 	memdev->region_index = 1+1;
16686bc75619SDan Williams 	memdev->region_size = 0;
16696bc75619SDan Williams 	memdev->region_offset = 0;
16706bc75619SDan Williams 	memdev->address = 0;
16716bc75619SDan Williams 	memdev->interleave_index = 0;
16726bc75619SDan Williams 	memdev->interleave_ways = 1;
1673d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16746bc75619SDan Williams 
16756bc75619SDan Williams 	/* mem-region12 (spa/bdw2, dimm2) */
1676d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16776bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16786bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16796bc75619SDan Williams 	memdev->device_handle = handle[2];
16806bc75619SDan Williams 	memdev->physical_id = 2;
16816bc75619SDan Williams 	memdev->region_id = 0;
16826bc75619SDan Williams 	memdev->range_index = 8+1;
16836bc75619SDan Williams 	memdev->region_index = 2+1;
16846bc75619SDan Williams 	memdev->region_size = 0;
16856bc75619SDan Williams 	memdev->region_offset = 0;
16866bc75619SDan Williams 	memdev->address = 0;
16876bc75619SDan Williams 	memdev->interleave_index = 0;
16886bc75619SDan Williams 	memdev->interleave_ways = 1;
1689d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16906bc75619SDan Williams 
16916bc75619SDan Williams 	/* mem-region13 (spa/dcr3, dimm3) */
1692d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16936bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16946bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16956bc75619SDan Williams 	memdev->device_handle = handle[3];
16966bc75619SDan Williams 	memdev->physical_id = 3;
16976bc75619SDan Williams 	memdev->region_id = 0;
16986bc75619SDan Williams 	memdev->range_index = 9+1;
16996bc75619SDan Williams 	memdev->region_index = 3+1;
17006bc75619SDan Williams 	memdev->region_size = 0;
17016bc75619SDan Williams 	memdev->region_offset = 0;
17026bc75619SDan Williams 	memdev->address = 0;
17036bc75619SDan Williams 	memdev->interleave_index = 0;
17046bc75619SDan Williams 	memdev->interleave_ways = 1;
1705ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1706d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17076bc75619SDan Williams 
17083b87356fSDan Williams 	/* dcr-descriptor0: blk */
17096bc75619SDan Williams 	dcr = nfit_buf + offset;
17106bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1711d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17126bc75619SDan Williams 	dcr->region_index = 0+1;
17135dc68e55SDan Williams 	dcr_common_init(dcr);
17146bc75619SDan Williams 	dcr->serial_number = ~handle[0];
1715be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
17166bc75619SDan Williams 	dcr->windows = 1;
17176bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
17186bc75619SDan Williams 	dcr->command_offset = 0;
17196bc75619SDan Williams 	dcr->command_size = 8;
17206bc75619SDan Williams 	dcr->status_offset = 8;
17216bc75619SDan Williams 	dcr->status_size = 4;
1722d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17236bc75619SDan Williams 
17243b87356fSDan Williams 	/* dcr-descriptor1: blk */
1725d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17266bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1727d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17286bc75619SDan Williams 	dcr->region_index = 1+1;
17295dc68e55SDan Williams 	dcr_common_init(dcr);
17306bc75619SDan Williams 	dcr->serial_number = ~handle[1];
1731be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
17326bc75619SDan Williams 	dcr->windows = 1;
17336bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
17346bc75619SDan Williams 	dcr->command_offset = 0;
17356bc75619SDan Williams 	dcr->command_size = 8;
17366bc75619SDan Williams 	dcr->status_offset = 8;
17376bc75619SDan Williams 	dcr->status_size = 4;
1738d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17396bc75619SDan Williams 
17403b87356fSDan Williams 	/* dcr-descriptor2: blk */
1741d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17426bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1743d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17446bc75619SDan Williams 	dcr->region_index = 2+1;
17455dc68e55SDan Williams 	dcr_common_init(dcr);
17466bc75619SDan Williams 	dcr->serial_number = ~handle[2];
1747be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
17486bc75619SDan Williams 	dcr->windows = 1;
17496bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
17506bc75619SDan Williams 	dcr->command_offset = 0;
17516bc75619SDan Williams 	dcr->command_size = 8;
17526bc75619SDan Williams 	dcr->status_offset = 8;
17536bc75619SDan Williams 	dcr->status_size = 4;
1754d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17556bc75619SDan Williams 
17563b87356fSDan Williams 	/* dcr-descriptor3: blk */
1757d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17586bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1759d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17606bc75619SDan Williams 	dcr->region_index = 3+1;
17615dc68e55SDan Williams 	dcr_common_init(dcr);
17626bc75619SDan Williams 	dcr->serial_number = ~handle[3];
1763be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
17646bc75619SDan Williams 	dcr->windows = 1;
17656bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
17666bc75619SDan Williams 	dcr->command_offset = 0;
17676bc75619SDan Williams 	dcr->command_size = 8;
17686bc75619SDan Williams 	dcr->status_offset = 8;
17696bc75619SDan Williams 	dcr->status_size = 4;
1770d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17716bc75619SDan Williams 
17723b87356fSDan Williams 	/* dcr-descriptor0: pmem */
17733b87356fSDan Williams 	dcr = nfit_buf + offset;
17743b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
17753b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
17763b87356fSDan Williams 			window_size);
17773b87356fSDan Williams 	dcr->region_index = 4+1;
17785dc68e55SDan Williams 	dcr_common_init(dcr);
17793b87356fSDan Williams 	dcr->serial_number = ~handle[0];
17803b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
17813b87356fSDan Williams 	dcr->windows = 0;
1782d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17833b87356fSDan Williams 
17843b87356fSDan Williams 	/* dcr-descriptor1: pmem */
1785d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17863b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
17873b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
17883b87356fSDan Williams 			window_size);
17893b87356fSDan Williams 	dcr->region_index = 5+1;
17905dc68e55SDan Williams 	dcr_common_init(dcr);
17913b87356fSDan Williams 	dcr->serial_number = ~handle[1];
17923b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
17933b87356fSDan Williams 	dcr->windows = 0;
1794d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17953b87356fSDan Williams 
17963b87356fSDan Williams 	/* dcr-descriptor2: pmem */
1797d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17983b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
17993b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18003b87356fSDan Williams 			window_size);
18013b87356fSDan Williams 	dcr->region_index = 6+1;
18025dc68e55SDan Williams 	dcr_common_init(dcr);
18033b87356fSDan Williams 	dcr->serial_number = ~handle[2];
18043b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18053b87356fSDan Williams 	dcr->windows = 0;
1806d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18073b87356fSDan Williams 
18083b87356fSDan Williams 	/* dcr-descriptor3: pmem */
1809d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18103b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18113b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18123b87356fSDan Williams 			window_size);
18133b87356fSDan Williams 	dcr->region_index = 7+1;
18145dc68e55SDan Williams 	dcr_common_init(dcr);
18153b87356fSDan Williams 	dcr->serial_number = ~handle[3];
18163b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18173b87356fSDan Williams 	dcr->windows = 0;
1818d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18193b87356fSDan Williams 
18206bc75619SDan Williams 	/* bdw0 (spa/dcr0, dimm0) */
18216bc75619SDan Williams 	bdw = nfit_buf + offset;
18226bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1823d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18246bc75619SDan Williams 	bdw->region_index = 0+1;
18256bc75619SDan Williams 	bdw->windows = 1;
18266bc75619SDan Williams 	bdw->offset = 0;
18276bc75619SDan Williams 	bdw->size = BDW_SIZE;
18286bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
18296bc75619SDan Williams 	bdw->start_address = 0;
1830d7d8464dSRoss Zwisler 	offset += bdw->header.length;
18316bc75619SDan Williams 
18326bc75619SDan Williams 	/* bdw1 (spa/dcr1, dimm1) */
1833d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
18346bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1835d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18366bc75619SDan Williams 	bdw->region_index = 1+1;
18376bc75619SDan Williams 	bdw->windows = 1;
18386bc75619SDan Williams 	bdw->offset = 0;
18396bc75619SDan Williams 	bdw->size = BDW_SIZE;
18406bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
18416bc75619SDan Williams 	bdw->start_address = 0;
1842d7d8464dSRoss Zwisler 	offset += bdw->header.length;
18436bc75619SDan Williams 
18446bc75619SDan Williams 	/* bdw2 (spa/dcr2, dimm2) */
1845d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
18466bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1847d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18486bc75619SDan Williams 	bdw->region_index = 2+1;
18496bc75619SDan Williams 	bdw->windows = 1;
18506bc75619SDan Williams 	bdw->offset = 0;
18516bc75619SDan Williams 	bdw->size = BDW_SIZE;
18526bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
18536bc75619SDan Williams 	bdw->start_address = 0;
1854d7d8464dSRoss Zwisler 	offset += bdw->header.length;
18556bc75619SDan Williams 
18566bc75619SDan Williams 	/* bdw3 (spa/dcr3, dimm3) */
1857d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
18586bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1859d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18606bc75619SDan Williams 	bdw->region_index = 3+1;
18616bc75619SDan Williams 	bdw->windows = 1;
18626bc75619SDan Williams 	bdw->offset = 0;
18636bc75619SDan Williams 	bdw->size = BDW_SIZE;
18646bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
18656bc75619SDan Williams 	bdw->start_address = 0;
1866d7d8464dSRoss Zwisler 	offset += bdw->header.length;
18676bc75619SDan Williams 
18689d27a87eSDan Williams 	/* flush0 (dimm0) */
18699d27a87eSDan Williams 	flush = nfit_buf + offset;
18709d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
187185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
18729d27a87eSDan Williams 	flush->device_handle = handle[0];
187385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
187485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
187585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
1876d7d8464dSRoss Zwisler 	offset += flush->header.length;
18779d27a87eSDan Williams 
18789d27a87eSDan Williams 	/* flush1 (dimm1) */
1879d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
18809d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
188185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
18829d27a87eSDan Williams 	flush->device_handle = handle[1];
188385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
188485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
188585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
1886d7d8464dSRoss Zwisler 	offset += flush->header.length;
18879d27a87eSDan Williams 
18889d27a87eSDan Williams 	/* flush2 (dimm2) */
1889d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
18909d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
189185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
18929d27a87eSDan Williams 	flush->device_handle = handle[2];
189385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
189485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
189585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
1896d7d8464dSRoss Zwisler 	offset += flush->header.length;
18979d27a87eSDan Williams 
18989d27a87eSDan Williams 	/* flush3 (dimm3) */
1899d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
19009d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
190185d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19029d27a87eSDan Williams 	flush->device_handle = handle[3];
190385d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
190485d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
190585d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
1906d7d8464dSRoss Zwisler 	offset += flush->header.length;
19079d27a87eSDan Williams 
1908f81e1d35SDave Jiang 	/* platform capabilities */
1909d7d8464dSRoss Zwisler 	pcap = nfit_buf + offset;
1910f81e1d35SDave Jiang 	pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES;
1911f81e1d35SDave Jiang 	pcap->header.length = sizeof(*pcap);
1912f81e1d35SDave Jiang 	pcap->highest_capability = 1;
1913f81e1d35SDave Jiang 	pcap->capabilities = ACPI_NFIT_CAPABILITY_CACHE_FLUSH |
1914f81e1d35SDave Jiang 		ACPI_NFIT_CAPABILITY_MEM_FLUSH;
1915d7d8464dSRoss Zwisler 	offset += pcap->header.length;
1916f81e1d35SDave Jiang 
191720985164SVishal Verma 	if (t->setup_hotplug) {
19183b87356fSDan Williams 		/* dcr-descriptor4: blk */
191920985164SVishal Verma 		dcr = nfit_buf + offset;
192020985164SVishal Verma 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1921d7d8464dSRoss Zwisler 		dcr->header.length = sizeof(*dcr);
19223b87356fSDan Williams 		dcr->region_index = 8+1;
19235dc68e55SDan Williams 		dcr_common_init(dcr);
192420985164SVishal Verma 		dcr->serial_number = ~handle[4];
1925be26f9aeSDan Williams 		dcr->code = NFIT_FIC_BLK;
192620985164SVishal Verma 		dcr->windows = 1;
192720985164SVishal Verma 		dcr->window_size = DCR_SIZE;
192820985164SVishal Verma 		dcr->command_offset = 0;
192920985164SVishal Verma 		dcr->command_size = 8;
193020985164SVishal Verma 		dcr->status_offset = 8;
193120985164SVishal Verma 		dcr->status_size = 4;
1932d7d8464dSRoss Zwisler 		offset += dcr->header.length;
193320985164SVishal Verma 
19343b87356fSDan Williams 		/* dcr-descriptor4: pmem */
19353b87356fSDan Williams 		dcr = nfit_buf + offset;
19363b87356fSDan Williams 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
19373b87356fSDan Williams 		dcr->header.length = offsetof(struct acpi_nfit_control_region,
19383b87356fSDan Williams 				window_size);
19393b87356fSDan Williams 		dcr->region_index = 9+1;
19405dc68e55SDan Williams 		dcr_common_init(dcr);
19413b87356fSDan Williams 		dcr->serial_number = ~handle[4];
19423b87356fSDan Williams 		dcr->code = NFIT_FIC_BYTEN;
19433b87356fSDan Williams 		dcr->windows = 0;
1944d7d8464dSRoss Zwisler 		offset += dcr->header.length;
19453b87356fSDan Williams 
194620985164SVishal Verma 		/* bdw4 (spa/dcr4, dimm4) */
194720985164SVishal Verma 		bdw = nfit_buf + offset;
194820985164SVishal Verma 		bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1949d7d8464dSRoss Zwisler 		bdw->header.length = sizeof(*bdw);
19503b87356fSDan Williams 		bdw->region_index = 8+1;
195120985164SVishal Verma 		bdw->windows = 1;
195220985164SVishal Verma 		bdw->offset = 0;
195320985164SVishal Verma 		bdw->size = BDW_SIZE;
195420985164SVishal Verma 		bdw->capacity = DIMM_SIZE;
195520985164SVishal Verma 		bdw->start_address = 0;
1956d7d8464dSRoss Zwisler 		offset += bdw->header.length;
195720985164SVishal Verma 
195820985164SVishal Verma 		/* spa10 (dcr4) dimm4 */
195920985164SVishal Verma 		spa = nfit_buf + offset;
196020985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
196120985164SVishal Verma 		spa->header.length = sizeof(*spa);
196220985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
196320985164SVishal Verma 		spa->range_index = 10+1;
196420985164SVishal Verma 		spa->address = t->dcr_dma[4];
196520985164SVishal Verma 		spa->length = DCR_SIZE;
1966d7d8464dSRoss Zwisler 		offset += spa->header.length;
196720985164SVishal Verma 
196820985164SVishal Verma 		/*
196920985164SVishal Verma 		 * spa11 (single-dimm interleave for hotplug, note storage
197020985164SVishal Verma 		 * does not actually alias the related block-data-window
197120985164SVishal Verma 		 * regions)
197220985164SVishal Verma 		 */
1973d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
197420985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
197520985164SVishal Verma 		spa->header.length = sizeof(*spa);
197620985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
197720985164SVishal Verma 		spa->range_index = 11+1;
197820985164SVishal Verma 		spa->address = t->spa_set_dma[2];
197920985164SVishal Verma 		spa->length = SPA0_SIZE;
1980d7d8464dSRoss Zwisler 		offset += spa->header.length;
198120985164SVishal Verma 
198220985164SVishal Verma 		/* spa12 (bdw for dcr4) dimm4 */
1983d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
198420985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
198520985164SVishal Verma 		spa->header.length = sizeof(*spa);
198620985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
198720985164SVishal Verma 		spa->range_index = 12+1;
198820985164SVishal Verma 		spa->address = t->dimm_dma[4];
198920985164SVishal Verma 		spa->length = DIMM_SIZE;
1990d7d8464dSRoss Zwisler 		offset += spa->header.length;
199120985164SVishal Verma 
199220985164SVishal Verma 		/* mem-region14 (spa/dcr4, dimm4) */
199320985164SVishal Verma 		memdev = nfit_buf + offset;
199420985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
199520985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
199620985164SVishal Verma 		memdev->device_handle = handle[4];
199720985164SVishal Verma 		memdev->physical_id = 4;
199820985164SVishal Verma 		memdev->region_id = 0;
199920985164SVishal Verma 		memdev->range_index = 10+1;
20003b87356fSDan Williams 		memdev->region_index = 8+1;
200120985164SVishal Verma 		memdev->region_size = 0;
200220985164SVishal Verma 		memdev->region_offset = 0;
200320985164SVishal Verma 		memdev->address = 0;
200420985164SVishal Verma 		memdev->interleave_index = 0;
200520985164SVishal Verma 		memdev->interleave_ways = 1;
2006d7d8464dSRoss Zwisler 		offset += memdev->header.length;
200720985164SVishal Verma 
2008d7d8464dSRoss Zwisler 		/* mem-region15 (spa11, dimm4) */
2009d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
201020985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
201120985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
201220985164SVishal Verma 		memdev->device_handle = handle[4];
201320985164SVishal Verma 		memdev->physical_id = 4;
201420985164SVishal Verma 		memdev->region_id = 0;
201520985164SVishal Verma 		memdev->range_index = 11+1;
20163b87356fSDan Williams 		memdev->region_index = 9+1;
201720985164SVishal Verma 		memdev->region_size = SPA0_SIZE;
2018df06a2d5SDan Williams 		memdev->region_offset = (1ULL << 48);
201920985164SVishal Verma 		memdev->address = 0;
202020985164SVishal Verma 		memdev->interleave_index = 0;
202120985164SVishal Verma 		memdev->interleave_ways = 1;
2022ac40b675SDan Williams 		memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2023d7d8464dSRoss Zwisler 		offset += memdev->header.length;
202420985164SVishal Verma 
20253b87356fSDan Williams 		/* mem-region16 (spa/bdw4, dimm4) */
2026d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
202720985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
202820985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
202920985164SVishal Verma 		memdev->device_handle = handle[4];
203020985164SVishal Verma 		memdev->physical_id = 4;
203120985164SVishal Verma 		memdev->region_id = 0;
203220985164SVishal Verma 		memdev->range_index = 12+1;
20333b87356fSDan Williams 		memdev->region_index = 8+1;
203420985164SVishal Verma 		memdev->region_size = 0;
203520985164SVishal Verma 		memdev->region_offset = 0;
203620985164SVishal Verma 		memdev->address = 0;
203720985164SVishal Verma 		memdev->interleave_index = 0;
203820985164SVishal Verma 		memdev->interleave_ways = 1;
2039d7d8464dSRoss Zwisler 		offset += memdev->header.length;
204020985164SVishal Verma 
204120985164SVishal Verma 		/* flush3 (dimm4) */
204220985164SVishal Verma 		flush = nfit_buf + offset;
204320985164SVishal Verma 		flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
204485d3fa02SDan Williams 		flush->header.length = flush_hint_size;
204520985164SVishal Verma 		flush->device_handle = handle[4];
204685d3fa02SDan Williams 		flush->hint_count = NUM_HINTS;
204785d3fa02SDan Williams 		for (i = 0; i < NUM_HINTS; i++)
204885d3fa02SDan Williams 			flush->hint_address[i] = t->flush_dma[4]
204985d3fa02SDan Williams 				+ i * sizeof(u64);
2050d7d8464dSRoss Zwisler 		offset += flush->header.length;
2051*9741a559SRoss Zwisler 
2052*9741a559SRoss Zwisler 		/* sanity check to make sure we've filled the buffer */
2053*9741a559SRoss Zwisler 		WARN_ON(offset != t->nfit_size);
205420985164SVishal Verma 	}
205520985164SVishal Verma 
20569fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
20579fb1a190SDave Jiang 			SPA0_SIZE);
2058f471f1a7SDan Williams 
20596bc75619SDan Williams 	acpi_desc = &t->acpi_desc;
2060e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
2061e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2062e3654ecaSDan Williams 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2063ed07c433SDan Williams 	set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en);
2064ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2065ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2066e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2067e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2068e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2069e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
207010246dc8SYasunori Goto 	set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en);
207110246dc8SYasunori Goto 	set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en);
20729fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en);
20739fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en);
20749fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en);
2075bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en);
2076bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en);
2077bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en);
2078bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en);
2079bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en);
2080674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
20816bc75619SDan Williams }
20826bc75619SDan Williams 
20836bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t)
20846bc75619SDan Williams {
20856b577c9dSLinda Knippers 	size_t offset;
20866bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
20876bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
20886bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
20896bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
2090d26f73f0SDan Williams 	struct acpi_nfit_desc *acpi_desc;
20916bc75619SDan Williams 
20926b577c9dSLinda Knippers 	offset = 0;
20936bc75619SDan Williams 	/* spa0 (flat range with no bdw aliasing) */
20946bc75619SDan Williams 	spa = nfit_buf + offset;
20956bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
20966bc75619SDan Williams 	spa->header.length = sizeof(*spa);
20976bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
20986bc75619SDan Williams 	spa->range_index = 0+1;
20996bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
21006bc75619SDan Williams 	spa->length = SPA2_SIZE;
2101d7d8464dSRoss Zwisler 	offset += spa->header.length;
21026bc75619SDan Williams 
21037bfe97c7SDan Williams 	/* virtual cd region */
2104d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
21057bfe97c7SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
21067bfe97c7SDan Williams 	spa->header.length = sizeof(*spa);
21077bfe97c7SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
21087bfe97c7SDan Williams 	spa->range_index = 0;
21097bfe97c7SDan Williams 	spa->address = t->spa_set_dma[1];
21107bfe97c7SDan Williams 	spa->length = SPA_VCD_SIZE;
2111d7d8464dSRoss Zwisler 	offset += spa->header.length;
21127bfe97c7SDan Williams 
21136bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
21146bc75619SDan Williams 	memdev = nfit_buf + offset;
21156bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
21166bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
2117dafb1048SDan Williams 	memdev->device_handle = handle[5];
21186bc75619SDan Williams 	memdev->physical_id = 0;
21196bc75619SDan Williams 	memdev->region_id = 0;
21206bc75619SDan Williams 	memdev->range_index = 0+1;
21216bc75619SDan Williams 	memdev->region_index = 0+1;
21226bc75619SDan Williams 	memdev->region_size = SPA2_SIZE;
21236bc75619SDan Williams 	memdev->region_offset = 0;
21246bc75619SDan Williams 	memdev->address = 0;
21256bc75619SDan Williams 	memdev->interleave_index = 0;
21266bc75619SDan Williams 	memdev->interleave_ways = 1;
212758138820SDan Williams 	memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
212858138820SDan Williams 		| ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
2129f4295796SDan Williams 		| ACPI_NFIT_MEM_NOT_ARMED;
2130d7d8464dSRoss Zwisler 	offset += memdev->header.length;
21316bc75619SDan Williams 
21326bc75619SDan Williams 	/* dcr-descriptor0 */
21336bc75619SDan Williams 	dcr = nfit_buf + offset;
21346bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
21353b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
21363b87356fSDan Williams 			window_size);
21376bc75619SDan Williams 	dcr->region_index = 0+1;
21385dc68e55SDan Williams 	dcr_common_init(dcr);
2139dafb1048SDan Williams 	dcr->serial_number = ~handle[5];
2140be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BYTE;
21416bc75619SDan Williams 	dcr->windows = 0;
2142ac40b675SDan Williams 	offset += dcr->header.length;
2143d7d8464dSRoss Zwisler 
2144ac40b675SDan Williams 	memdev = nfit_buf + offset;
2145ac40b675SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2146ac40b675SDan Williams 	memdev->header.length = sizeof(*memdev);
2147ac40b675SDan Williams 	memdev->device_handle = handle[6];
2148ac40b675SDan Williams 	memdev->physical_id = 0;
2149ac40b675SDan Williams 	memdev->region_id = 0;
2150ac40b675SDan Williams 	memdev->range_index = 0;
2151ac40b675SDan Williams 	memdev->region_index = 0+2;
2152ac40b675SDan Williams 	memdev->region_size = SPA2_SIZE;
2153ac40b675SDan Williams 	memdev->region_offset = 0;
2154ac40b675SDan Williams 	memdev->address = 0;
2155ac40b675SDan Williams 	memdev->interleave_index = 0;
2156ac40b675SDan Williams 	memdev->interleave_ways = 1;
2157ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_MAP_FAILED;
2158d7d8464dSRoss Zwisler 	offset += memdev->header.length;
2159ac40b675SDan Williams 
2160ac40b675SDan Williams 	/* dcr-descriptor1 */
2161ac40b675SDan Williams 	dcr = nfit_buf + offset;
2162ac40b675SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2163ac40b675SDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2164ac40b675SDan Williams 			window_size);
2165ac40b675SDan Williams 	dcr->region_index = 0+2;
2166ac40b675SDan Williams 	dcr_common_init(dcr);
2167ac40b675SDan Williams 	dcr->serial_number = ~handle[6];
2168ac40b675SDan Williams 	dcr->code = NFIT_FIC_BYTE;
2169ac40b675SDan Williams 	dcr->windows = 0;
2170d7d8464dSRoss Zwisler 	offset += dcr->header.length;
2171ac40b675SDan Williams 
2172*9741a559SRoss Zwisler 	/* sanity check to make sure we've filled the buffer */
2173*9741a559SRoss Zwisler 	WARN_ON(offset != t->nfit_size);
2174*9741a559SRoss Zwisler 
21759fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
21769fb1a190SDave Jiang 			SPA2_SIZE);
2177f471f1a7SDan Williams 
2178d26f73f0SDan Williams 	acpi_desc = &t->acpi_desc;
2179e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2180e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2181e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2182e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
2183674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
21846bc75619SDan Williams }
21856bc75619SDan Williams 
21866bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
21876bc75619SDan Williams 		void *iobuf, u64 len, int rw)
21886bc75619SDan Williams {
21896bc75619SDan Williams 	struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
21906bc75619SDan Williams 	struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
21916bc75619SDan Williams 	struct nd_region *nd_region = &ndbr->nd_region;
21926bc75619SDan Williams 	unsigned int lane;
21936bc75619SDan Williams 
21946bc75619SDan Williams 	lane = nd_region_acquire_lane(nd_region);
21956bc75619SDan Williams 	if (rw)
219667a3e8feSRoss Zwisler 		memcpy(mmio->addr.base + dpa, iobuf, len);
219767a3e8feSRoss Zwisler 	else {
219867a3e8feSRoss Zwisler 		memcpy(iobuf, mmio->addr.base + dpa, len);
219967a3e8feSRoss Zwisler 
22005deb67f7SRobin Murphy 		/* give us some some coverage of the arch_invalidate_pmem() API */
22015deb67f7SRobin Murphy 		arch_invalidate_pmem(mmio->addr.base + dpa, len);
220267a3e8feSRoss Zwisler 	}
22036bc75619SDan Williams 	nd_region_release_lane(nd_region, lane);
22046bc75619SDan Williams 
22056bc75619SDan Williams 	return 0;
22066bc75619SDan Williams }
22076bc75619SDan Williams 
2208a7de92daSDan Williams static unsigned long nfit_ctl_handle;
2209a7de92daSDan Williams 
2210a7de92daSDan Williams union acpi_object *result;
2211a7de92daSDan Williams 
2212a7de92daSDan Williams static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle,
221394116f81SAndy Shevchenko 		const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4)
2214a7de92daSDan Williams {
2215a7de92daSDan Williams 	if (handle != &nfit_ctl_handle)
2216a7de92daSDan Williams 		return ERR_PTR(-ENXIO);
2217a7de92daSDan Williams 
2218a7de92daSDan Williams 	return result;
2219a7de92daSDan Williams }
2220a7de92daSDan Williams 
2221a7de92daSDan Williams static int setup_result(void *buf, size_t size)
2222a7de92daSDan Williams {
2223a7de92daSDan Williams 	result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL);
2224a7de92daSDan Williams 	if (!result)
2225a7de92daSDan Williams 		return -ENOMEM;
2226a7de92daSDan Williams 	result->package.type = ACPI_TYPE_BUFFER,
2227a7de92daSDan Williams 	result->buffer.pointer = (void *) (result + 1);
2228a7de92daSDan Williams 	result->buffer.length = size;
2229a7de92daSDan Williams 	memcpy(result->buffer.pointer, buf, size);
2230a7de92daSDan Williams 	memset(buf, 0, size);
2231a7de92daSDan Williams 	return 0;
2232a7de92daSDan Williams }
2233a7de92daSDan Williams 
2234a7de92daSDan Williams static int nfit_ctl_test(struct device *dev)
2235a7de92daSDan Williams {
2236a7de92daSDan Williams 	int rc, cmd_rc;
2237a7de92daSDan Williams 	struct nvdimm *nvdimm;
2238a7de92daSDan Williams 	struct acpi_device *adev;
2239a7de92daSDan Williams 	struct nfit_mem *nfit_mem;
2240a7de92daSDan Williams 	struct nd_ars_record *record;
2241a7de92daSDan Williams 	struct acpi_nfit_desc *acpi_desc;
2242a7de92daSDan Williams 	const u64 test_val = 0x0123456789abcdefULL;
2243a7de92daSDan Williams 	unsigned long mask, cmd_size, offset;
2244a7de92daSDan Williams 	union {
2245a7de92daSDan Williams 		struct nd_cmd_get_config_size cfg_size;
2246fb2a1748SDan Williams 		struct nd_cmd_clear_error clear_err;
2247a7de92daSDan Williams 		struct nd_cmd_ars_status ars_stat;
2248a7de92daSDan Williams 		struct nd_cmd_ars_cap ars_cap;
2249a7de92daSDan Williams 		char buf[sizeof(struct nd_cmd_ars_status)
2250a7de92daSDan Williams 			+ sizeof(struct nd_ars_record)];
2251a7de92daSDan Williams 	} cmds;
2252a7de92daSDan Williams 
2253a7de92daSDan Williams 	adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
2254a7de92daSDan Williams 	if (!adev)
2255a7de92daSDan Williams 		return -ENOMEM;
2256a7de92daSDan Williams 	*adev = (struct acpi_device) {
2257a7de92daSDan Williams 		.handle = &nfit_ctl_handle,
2258a7de92daSDan Williams 		.dev = {
2259a7de92daSDan Williams 			.init_name = "test-adev",
2260a7de92daSDan Williams 		},
2261a7de92daSDan Williams 	};
2262a7de92daSDan Williams 
2263a7de92daSDan Williams 	acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL);
2264a7de92daSDan Williams 	if (!acpi_desc)
2265a7de92daSDan Williams 		return -ENOMEM;
2266a7de92daSDan Williams 	*acpi_desc = (struct acpi_nfit_desc) {
2267a7de92daSDan Williams 		.nd_desc = {
2268a7de92daSDan Williams 			.cmd_mask = 1UL << ND_CMD_ARS_CAP
2269a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_START
2270a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_STATUS
227110246dc8SYasunori Goto 				| 1UL << ND_CMD_CLEAR_ERROR
227210246dc8SYasunori Goto 				| 1UL << ND_CMD_CALL,
2273a7de92daSDan Williams 			.module = THIS_MODULE,
2274a7de92daSDan Williams 			.provider_name = "ACPI.NFIT",
2275a7de92daSDan Williams 			.ndctl = acpi_nfit_ctl,
22769fb1a190SDave Jiang 			.bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA
22779fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_SET
22789fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_CLEAR
22799fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_GET,
2280a7de92daSDan Williams 		},
2281a7de92daSDan Williams 		.dev = &adev->dev,
2282a7de92daSDan Williams 	};
2283a7de92daSDan Williams 
2284a7de92daSDan Williams 	nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL);
2285a7de92daSDan Williams 	if (!nfit_mem)
2286a7de92daSDan Williams 		return -ENOMEM;
2287a7de92daSDan Williams 
2288a7de92daSDan Williams 	mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD
2289a7de92daSDan Williams 		| 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE
2290a7de92daSDan Williams 		| 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA
2291a7de92daSDan Williams 		| 1UL << ND_CMD_VENDOR;
2292a7de92daSDan Williams 	*nfit_mem = (struct nfit_mem) {
2293a7de92daSDan Williams 		.adev = adev,
2294a7de92daSDan Williams 		.family = NVDIMM_FAMILY_INTEL,
2295a7de92daSDan Williams 		.dsm_mask = mask,
2296a7de92daSDan Williams 	};
2297a7de92daSDan Williams 
2298a7de92daSDan Williams 	nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL);
2299a7de92daSDan Williams 	if (!nvdimm)
2300a7de92daSDan Williams 		return -ENOMEM;
2301a7de92daSDan Williams 	*nvdimm = (struct nvdimm) {
2302a7de92daSDan Williams 		.provider_data = nfit_mem,
2303a7de92daSDan Williams 		.cmd_mask = mask,
2304a7de92daSDan Williams 		.dev = {
2305a7de92daSDan Williams 			.init_name = "test-dimm",
2306a7de92daSDan Williams 		},
2307a7de92daSDan Williams 	};
2308a7de92daSDan Williams 
2309a7de92daSDan Williams 
2310a7de92daSDan Williams 	/* basic checkout of a typical 'get config size' command */
2311a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2312a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2313a7de92daSDan Williams 		.status = 0,
2314a7de92daSDan Williams 		.config_size = SZ_128K,
2315a7de92daSDan Williams 		.max_xfer = SZ_4K,
2316a7de92daSDan Williams 	};
2317a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2318a7de92daSDan Williams 	if (rc)
2319a7de92daSDan Williams 		return rc;
2320a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2321a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2322a7de92daSDan Williams 
2323a7de92daSDan Williams 	if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0
2324a7de92daSDan Williams 			|| cmds.cfg_size.config_size != SZ_128K
2325a7de92daSDan Williams 			|| cmds.cfg_size.max_xfer != SZ_4K) {
2326a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2327a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2328a7de92daSDan Williams 		return -EIO;
2329a7de92daSDan Williams 	}
2330a7de92daSDan Williams 
2331a7de92daSDan Williams 
2332a7de92daSDan Williams 	/* test ars_status with zero output */
2333a7de92daSDan Williams 	cmd_size = offsetof(struct nd_cmd_ars_status, address);
2334a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2335a7de92daSDan Williams 		.out_length = 0,
2336a7de92daSDan Williams 	};
2337a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2338a7de92daSDan Williams 	if (rc)
2339a7de92daSDan Williams 		return rc;
2340a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2341a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2342a7de92daSDan Williams 
2343a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2344a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2345a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2346a7de92daSDan Williams 		return -EIO;
2347a7de92daSDan Williams 	}
2348a7de92daSDan Williams 
2349a7de92daSDan Williams 
2350a7de92daSDan Williams 	/* test ars_cap with benign extended status */
2351a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_cap);
2352a7de92daSDan Williams 	cmds.ars_cap = (struct nd_cmd_ars_cap) {
2353a7de92daSDan Williams 		.status = ND_ARS_PERSISTENT << 16,
2354a7de92daSDan Williams 	};
2355a7de92daSDan Williams 	offset = offsetof(struct nd_cmd_ars_cap, status);
2356a7de92daSDan Williams 	rc = setup_result(cmds.buf + offset, cmd_size - offset);
2357a7de92daSDan Williams 	if (rc)
2358a7de92daSDan Williams 		return rc;
2359a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP,
2360a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2361a7de92daSDan Williams 
2362a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2363a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2364a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2365a7de92daSDan Williams 		return -EIO;
2366a7de92daSDan Williams 	}
2367a7de92daSDan Williams 
2368a7de92daSDan Williams 
2369a7de92daSDan Williams 	/* test ars_status with 'status' trimmed from 'out_length' */
2370a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2371a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2372a7de92daSDan Williams 		.out_length = cmd_size - 4,
2373a7de92daSDan Williams 	};
2374a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2375a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2376a7de92daSDan Williams 		.length = test_val,
2377a7de92daSDan Williams 	};
2378a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2379a7de92daSDan Williams 	if (rc)
2380a7de92daSDan Williams 		return rc;
2381a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2382a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2383a7de92daSDan Williams 
2384a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2385a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2386a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2387a7de92daSDan Williams 		return -EIO;
2388a7de92daSDan Williams 	}
2389a7de92daSDan Williams 
2390a7de92daSDan Williams 
2391a7de92daSDan Williams 	/* test ars_status with 'Output (Size)' including 'status' */
2392a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2393a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2394a7de92daSDan Williams 		.out_length = cmd_size,
2395a7de92daSDan Williams 	};
2396a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2397a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2398a7de92daSDan Williams 		.length = test_val,
2399a7de92daSDan Williams 	};
2400a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2401a7de92daSDan Williams 	if (rc)
2402a7de92daSDan Williams 		return rc;
2403a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2404a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2405a7de92daSDan Williams 
2406a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2407a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2408a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2409a7de92daSDan Williams 		return -EIO;
2410a7de92daSDan Williams 	}
2411a7de92daSDan Williams 
2412a7de92daSDan Williams 
2413a7de92daSDan Williams 	/* test extended status for get_config_size results in failure */
2414a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2415a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2416a7de92daSDan Williams 		.status = 1 << 16,
2417a7de92daSDan Williams 	};
2418a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2419a7de92daSDan Williams 	if (rc)
2420a7de92daSDan Williams 		return rc;
2421a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2422a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2423a7de92daSDan Williams 
2424a7de92daSDan Williams 	if (rc < 0 || cmd_rc >= 0) {
2425a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2426a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2427a7de92daSDan Williams 		return -EIO;
2428a7de92daSDan Williams 	}
2429a7de92daSDan Williams 
2430fb2a1748SDan Williams 	/* test clear error */
2431fb2a1748SDan Williams 	cmd_size = sizeof(cmds.clear_err);
2432fb2a1748SDan Williams 	cmds.clear_err = (struct nd_cmd_clear_error) {
2433fb2a1748SDan Williams 		.length = 512,
2434fb2a1748SDan Williams 		.cleared = 512,
2435fb2a1748SDan Williams 	};
2436fb2a1748SDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2437fb2a1748SDan Williams 	if (rc)
2438fb2a1748SDan Williams 		return rc;
2439fb2a1748SDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR,
2440fb2a1748SDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2441fb2a1748SDan Williams 	if (rc < 0 || cmd_rc) {
2442fb2a1748SDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2443fb2a1748SDan Williams 				__func__, __LINE__, rc, cmd_rc);
2444fb2a1748SDan Williams 		return -EIO;
2445fb2a1748SDan Williams 	}
2446fb2a1748SDan Williams 
2447a7de92daSDan Williams 	return 0;
2448a7de92daSDan Williams }
2449a7de92daSDan Williams 
24506bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev)
24516bc75619SDan Williams {
24526bc75619SDan Williams 	struct nvdimm_bus_descriptor *nd_desc;
24536bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
24546bc75619SDan Williams 	struct device *dev = &pdev->dev;
24556bc75619SDan Williams 	struct nfit_test *nfit_test;
2456231bf117SDan Williams 	struct nfit_mem *nfit_mem;
2457c14a868aSDan Williams 	union acpi_object *obj;
24586bc75619SDan Williams 	int rc;
24596bc75619SDan Williams 
2460a7de92daSDan Williams 	if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) {
2461a7de92daSDan Williams 		rc = nfit_ctl_test(&pdev->dev);
2462a7de92daSDan Williams 		if (rc)
2463a7de92daSDan Williams 			return rc;
2464a7de92daSDan Williams 	}
2465a7de92daSDan Williams 
24666bc75619SDan Williams 	nfit_test = to_nfit_test(&pdev->dev);
24676bc75619SDan Williams 
24686bc75619SDan Williams 	/* common alloc */
24696bc75619SDan Williams 	if (nfit_test->num_dcr) {
24706bc75619SDan Williams 		int num = nfit_test->num_dcr;
24716bc75619SDan Williams 
24726bc75619SDan Williams 		nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
24736bc75619SDan Williams 				GFP_KERNEL);
24746bc75619SDan Williams 		nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
24756bc75619SDan Williams 				GFP_KERNEL);
24769d27a87eSDan Williams 		nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
24779d27a87eSDan Williams 				GFP_KERNEL);
24789d27a87eSDan Williams 		nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
24799d27a87eSDan Williams 				GFP_KERNEL);
24806bc75619SDan Williams 		nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
24816bc75619SDan Williams 				GFP_KERNEL);
24826bc75619SDan Williams 		nfit_test->label_dma = devm_kcalloc(dev, num,
24836bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
24846bc75619SDan Williams 		nfit_test->dcr = devm_kcalloc(dev, num,
24856bc75619SDan Williams 				sizeof(struct nfit_test_dcr *), GFP_KERNEL);
24866bc75619SDan Williams 		nfit_test->dcr_dma = devm_kcalloc(dev, num,
24876bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
2488ed07c433SDan Williams 		nfit_test->smart = devm_kcalloc(dev, num,
2489ed07c433SDan Williams 				sizeof(struct nd_intel_smart), GFP_KERNEL);
2490ed07c433SDan Williams 		nfit_test->smart_threshold = devm_kcalloc(dev, num,
2491ed07c433SDan Williams 				sizeof(struct nd_intel_smart_threshold),
2492ed07c433SDan Williams 				GFP_KERNEL);
2493bfbaa952SDave Jiang 		nfit_test->fw = devm_kcalloc(dev, num,
2494bfbaa952SDave Jiang 				sizeof(struct nfit_test_fw), GFP_KERNEL);
24956bc75619SDan Williams 		if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
24966bc75619SDan Williams 				&& nfit_test->label_dma && nfit_test->dcr
24979d27a87eSDan Williams 				&& nfit_test->dcr_dma && nfit_test->flush
2498bfbaa952SDave Jiang 				&& nfit_test->flush_dma
2499bfbaa952SDave Jiang 				&& nfit_test->fw)
25006bc75619SDan Williams 			/* pass */;
25016bc75619SDan Williams 		else
25026bc75619SDan Williams 			return -ENOMEM;
25036bc75619SDan Williams 	}
25046bc75619SDan Williams 
25056bc75619SDan Williams 	if (nfit_test->num_pm) {
25066bc75619SDan Williams 		int num = nfit_test->num_pm;
25076bc75619SDan Williams 
25086bc75619SDan Williams 		nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
25096bc75619SDan Williams 				GFP_KERNEL);
25106bc75619SDan Williams 		nfit_test->spa_set_dma = devm_kcalloc(dev, num,
25116bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
25126bc75619SDan Williams 		if (nfit_test->spa_set && nfit_test->spa_set_dma)
25136bc75619SDan Williams 			/* pass */;
25146bc75619SDan Williams 		else
25156bc75619SDan Williams 			return -ENOMEM;
25166bc75619SDan Williams 	}
25176bc75619SDan Williams 
25186bc75619SDan Williams 	/* per-nfit specific alloc */
25196bc75619SDan Williams 	if (nfit_test->alloc(nfit_test))
25206bc75619SDan Williams 		return -ENOMEM;
25216bc75619SDan Williams 
25226bc75619SDan Williams 	nfit_test->setup(nfit_test);
25236bc75619SDan Williams 	acpi_desc = &nfit_test->acpi_desc;
2524a61fe6f7SDan Williams 	acpi_nfit_desc_init(acpi_desc, &pdev->dev);
25256bc75619SDan Williams 	acpi_desc->blk_do_io = nfit_test_blk_do_io;
25266bc75619SDan Williams 	nd_desc = &acpi_desc->nd_desc;
2527a61fe6f7SDan Williams 	nd_desc->provider_name = NULL;
2528bc9775d8SDan Williams 	nd_desc->module = THIS_MODULE;
2529a61fe6f7SDan Williams 	nd_desc->ndctl = nfit_test_ctl;
25306bc75619SDan Williams 
2531e7a11b44SDan Williams 	rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf,
2532e7a11b44SDan Williams 			nfit_test->nfit_size);
253358cd71b4SDan Williams 	if (rc)
253420985164SVishal Verma 		return rc;
253520985164SVishal Verma 
2536fbabd829SDan Williams 	rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc);
2537fbabd829SDan Williams 	if (rc)
2538fbabd829SDan Williams 		return rc;
2539fbabd829SDan Williams 
254020985164SVishal Verma 	if (nfit_test->setup != nfit_test0_setup)
254120985164SVishal Verma 		return 0;
254220985164SVishal Verma 
254320985164SVishal Verma 	nfit_test->setup_hotplug = 1;
254420985164SVishal Verma 	nfit_test->setup(nfit_test);
254520985164SVishal Verma 
2546c14a868aSDan Williams 	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
2547c14a868aSDan Williams 	if (!obj)
2548c14a868aSDan Williams 		return -ENOMEM;
2549c14a868aSDan Williams 	obj->type = ACPI_TYPE_BUFFER;
2550c14a868aSDan Williams 	obj->buffer.length = nfit_test->nfit_size;
2551c14a868aSDan Williams 	obj->buffer.pointer = nfit_test->nfit_buf;
2552c14a868aSDan Williams 	*(nfit_test->_fit) = obj;
2553c14a868aSDan Williams 	__acpi_nfit_notify(&pdev->dev, nfit_test, 0x80);
2554231bf117SDan Williams 
2555231bf117SDan Williams 	/* associate dimm devices with nfit_mem data for notification testing */
2556231bf117SDan Williams 	mutex_lock(&acpi_desc->init_mutex);
2557231bf117SDan Williams 	list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) {
2558231bf117SDan Williams 		u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle;
2559231bf117SDan Williams 		int i;
2560231bf117SDan Williams 
2561231bf117SDan Williams 		for (i = 0; i < NUM_DCR; i++)
2562231bf117SDan Williams 			if (nfit_handle == handle[i])
2563231bf117SDan Williams 				dev_set_drvdata(nfit_test->dimm_dev[i],
2564231bf117SDan Williams 						nfit_mem);
2565231bf117SDan Williams 	}
2566231bf117SDan Williams 	mutex_unlock(&acpi_desc->init_mutex);
25676bc75619SDan Williams 
25686bc75619SDan Williams 	return 0;
25696bc75619SDan Williams }
25706bc75619SDan Williams 
25716bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev)
25726bc75619SDan Williams {
25736bc75619SDan Williams 	return 0;
25746bc75619SDan Williams }
25756bc75619SDan Williams 
25766bc75619SDan Williams static void nfit_test_release(struct device *dev)
25776bc75619SDan Williams {
25786bc75619SDan Williams 	struct nfit_test *nfit_test = to_nfit_test(dev);
25796bc75619SDan Williams 
25806bc75619SDan Williams 	kfree(nfit_test);
25816bc75619SDan Williams }
25826bc75619SDan Williams 
25836bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = {
25846bc75619SDan Williams 	{ KBUILD_MODNAME },
25856bc75619SDan Williams 	{ },
25866bc75619SDan Williams };
25876bc75619SDan Williams 
25886bc75619SDan Williams static struct platform_driver nfit_test_driver = {
25896bc75619SDan Williams 	.probe = nfit_test_probe,
25906bc75619SDan Williams 	.remove = nfit_test_remove,
25916bc75619SDan Williams 	.driver = {
25926bc75619SDan Williams 		.name = KBUILD_MODNAME,
25936bc75619SDan Williams 	},
25946bc75619SDan Williams 	.id_table = nfit_test_id,
25956bc75619SDan Williams };
25966bc75619SDan Williams 
25976bc75619SDan Williams static __init int nfit_test_init(void)
25986bc75619SDan Williams {
25996bc75619SDan Williams 	int rc, i;
26006bc75619SDan Williams 
26010fb5c8dfSDan Williams 	pmem_test();
26020fb5c8dfSDan Williams 	libnvdimm_test();
26030fb5c8dfSDan Williams 	acpi_nfit_test();
26040fb5c8dfSDan Williams 	device_dax_test();
26050fb5c8dfSDan Williams 
2606a7de92daSDan Williams 	nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm);
2607231bf117SDan Williams 
26089fb1a190SDave Jiang 	nfit_wq = create_singlethread_workqueue("nfit");
26099fb1a190SDave Jiang 	if (!nfit_wq)
26109fb1a190SDave Jiang 		return -ENOMEM;
26119fb1a190SDave Jiang 
2612a7de92daSDan Williams 	nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm");
2613a7de92daSDan Williams 	if (IS_ERR(nfit_test_dimm)) {
2614a7de92daSDan Williams 		rc = PTR_ERR(nfit_test_dimm);
2615a7de92daSDan Williams 		goto err_register;
2616a7de92daSDan Williams 	}
26176bc75619SDan Williams 
26186bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++) {
26196bc75619SDan Williams 		struct nfit_test *nfit_test;
26206bc75619SDan Williams 		struct platform_device *pdev;
26216bc75619SDan Williams 
26226bc75619SDan Williams 		nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
26236bc75619SDan Williams 		if (!nfit_test) {
26246bc75619SDan Williams 			rc = -ENOMEM;
26256bc75619SDan Williams 			goto err_register;
26266bc75619SDan Williams 		}
26276bc75619SDan Williams 		INIT_LIST_HEAD(&nfit_test->resources);
26289fb1a190SDave Jiang 		badrange_init(&nfit_test->badrange);
26296bc75619SDan Williams 		switch (i) {
26306bc75619SDan Williams 		case 0:
26316bc75619SDan Williams 			nfit_test->num_pm = NUM_PM;
2632dafb1048SDan Williams 			nfit_test->dcr_idx = 0;
26336bc75619SDan Williams 			nfit_test->num_dcr = NUM_DCR;
26346bc75619SDan Williams 			nfit_test->alloc = nfit_test0_alloc;
26356bc75619SDan Williams 			nfit_test->setup = nfit_test0_setup;
26366bc75619SDan Williams 			break;
26376bc75619SDan Williams 		case 1:
2638a117699cSYasunori Goto 			nfit_test->num_pm = 2;
2639dafb1048SDan Williams 			nfit_test->dcr_idx = NUM_DCR;
2640ac40b675SDan Williams 			nfit_test->num_dcr = 2;
26416bc75619SDan Williams 			nfit_test->alloc = nfit_test1_alloc;
26426bc75619SDan Williams 			nfit_test->setup = nfit_test1_setup;
26436bc75619SDan Williams 			break;
26446bc75619SDan Williams 		default:
26456bc75619SDan Williams 			rc = -EINVAL;
26466bc75619SDan Williams 			goto err_register;
26476bc75619SDan Williams 		}
26486bc75619SDan Williams 		pdev = &nfit_test->pdev;
26496bc75619SDan Williams 		pdev->name = KBUILD_MODNAME;
26506bc75619SDan Williams 		pdev->id = i;
26516bc75619SDan Williams 		pdev->dev.release = nfit_test_release;
26526bc75619SDan Williams 		rc = platform_device_register(pdev);
26536bc75619SDan Williams 		if (rc) {
26546bc75619SDan Williams 			put_device(&pdev->dev);
26556bc75619SDan Williams 			goto err_register;
26566bc75619SDan Williams 		}
26578b06b884SDan Williams 		get_device(&pdev->dev);
26586bc75619SDan Williams 
26596bc75619SDan Williams 		rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
26606bc75619SDan Williams 		if (rc)
26616bc75619SDan Williams 			goto err_register;
26626bc75619SDan Williams 
26636bc75619SDan Williams 		instances[i] = nfit_test;
26649fb1a190SDave Jiang 		INIT_WORK(&nfit_test->work, uc_error_notify);
26656bc75619SDan Williams 	}
26666bc75619SDan Williams 
26676bc75619SDan Williams 	rc = platform_driver_register(&nfit_test_driver);
26686bc75619SDan Williams 	if (rc)
26696bc75619SDan Williams 		goto err_register;
26706bc75619SDan Williams 	return 0;
26716bc75619SDan Williams 
26726bc75619SDan Williams  err_register:
26739fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
26746bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
26756bc75619SDan Williams 		if (instances[i])
26766bc75619SDan Williams 			platform_device_unregister(&instances[i]->pdev);
26776bc75619SDan Williams 	nfit_test_teardown();
26788b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
26798b06b884SDan Williams 		if (instances[i])
26808b06b884SDan Williams 			put_device(&instances[i]->pdev.dev);
26818b06b884SDan Williams 
26826bc75619SDan Williams 	return rc;
26836bc75619SDan Williams }
26846bc75619SDan Williams 
26856bc75619SDan Williams static __exit void nfit_test_exit(void)
26866bc75619SDan Williams {
26876bc75619SDan Williams 	int i;
26886bc75619SDan Williams 
26899fb1a190SDave Jiang 	flush_workqueue(nfit_wq);
26909fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
26916bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
26926bc75619SDan Williams 		platform_device_unregister(&instances[i]->pdev);
26938b06b884SDan Williams 	platform_driver_unregister(&nfit_test_driver);
26946bc75619SDan Williams 	nfit_test_teardown();
26958b06b884SDan Williams 
26968b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
26978b06b884SDan Williams 		put_device(&instances[i]->pdev.dev);
2698231bf117SDan Williams 	class_destroy(nfit_test_dimm);
26996bc75619SDan Williams }
27006bc75619SDan Williams 
27016bc75619SDan Williams module_init(nfit_test_init);
27026bc75619SDan Williams module_exit(nfit_test_exit);
27036bc75619SDan Williams MODULE_LICENSE("GPL v2");
27046bc75619SDan Williams MODULE_AUTHOR("Intel Corporation");
2705