16bc75619SDan Williams /* 26bc75619SDan Williams * Copyright(c) 2013-2015 Intel Corporation. All rights reserved. 36bc75619SDan Williams * 46bc75619SDan Williams * This program is free software; you can redistribute it and/or modify 56bc75619SDan Williams * it under the terms of version 2 of the GNU General Public License as 66bc75619SDan Williams * published by the Free Software Foundation. 76bc75619SDan Williams * 86bc75619SDan Williams * This program is distributed in the hope that it will be useful, but 96bc75619SDan Williams * WITHOUT ANY WARRANTY; without even the implied warranty of 106bc75619SDan Williams * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 116bc75619SDan Williams * General Public License for more details. 126bc75619SDan Williams */ 136bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 146bc75619SDan Williams #include <linux/platform_device.h> 156bc75619SDan Williams #include <linux/dma-mapping.h> 16d8d378faSDan Williams #include <linux/workqueue.h> 176bc75619SDan Williams #include <linux/libnvdimm.h> 186bc75619SDan Williams #include <linux/vmalloc.h> 196bc75619SDan Williams #include <linux/device.h> 206bc75619SDan Williams #include <linux/module.h> 2120985164SVishal Verma #include <linux/mutex.h> 226bc75619SDan Williams #include <linux/ndctl.h> 236bc75619SDan Williams #include <linux/sizes.h> 2420985164SVishal Verma #include <linux/list.h> 256bc75619SDan Williams #include <linux/slab.h> 26a7de92daSDan Williams #include <nd-core.h> 270ead1118SDan Williams #include <intel.h> 286bc75619SDan Williams #include <nfit.h> 296bc75619SDan Williams #include <nd.h> 306bc75619SDan Williams #include "nfit_test.h" 310fb5c8dfSDan Williams #include "../watermark.h" 326bc75619SDan Williams 335d8beee2SDan Williams #include <asm/mcsafe_test.h> 345d8beee2SDan Williams 356bc75619SDan Williams /* 366bc75619SDan Williams * Generate an NFIT table to describe the following topology: 376bc75619SDan Williams * 386bc75619SDan Williams * BUS0: Interleaved PMEM regions, and aliasing with BLK regions 396bc75619SDan Williams * 406bc75619SDan Williams * (a) (b) DIMM BLK-REGION 416bc75619SDan Williams * +----------+--------------+----------+---------+ 426bc75619SDan Williams * +------+ | blk2.0 | pm0.0 | blk2.1 | pm1.0 | 0 region2 436bc75619SDan Williams * | imc0 +--+- - - - - region0 - - - -+----------+ + 446bc75619SDan Williams * +--+---+ | blk3.0 | pm0.0 | blk3.1 | pm1.0 | 1 region3 456bc75619SDan Williams * | +----------+--------------v----------v v 466bc75619SDan Williams * +--+---+ | | 476bc75619SDan Williams * | cpu0 | region1 486bc75619SDan Williams * +--+---+ | | 496bc75619SDan Williams * | +-------------------------^----------^ ^ 506bc75619SDan Williams * +--+---+ | blk4.0 | pm1.0 | 2 region4 516bc75619SDan Williams * | imc1 +--+-------------------------+----------+ + 526bc75619SDan Williams * +------+ | blk5.0 | pm1.0 | 3 region5 536bc75619SDan Williams * +-------------------------+----------+-+-------+ 546bc75619SDan Williams * 5520985164SVishal Verma * +--+---+ 5620985164SVishal Verma * | cpu1 | 5720985164SVishal Verma * +--+---+ (Hotplug DIMM) 5820985164SVishal Verma * | +----------------------------------------------+ 5920985164SVishal Verma * +--+---+ | blk6.0/pm7.0 | 4 region6/7 6020985164SVishal Verma * | imc0 +--+----------------------------------------------+ 6120985164SVishal Verma * +------+ 6220985164SVishal Verma * 6320985164SVishal Verma * 646bc75619SDan Williams * *) In this layout we have four dimms and two memory controllers in one 656bc75619SDan Williams * socket. Each unique interface (BLK or PMEM) to DPA space 666bc75619SDan Williams * is identified by a region device with a dynamically assigned id. 676bc75619SDan Williams * 686bc75619SDan Williams * *) The first portion of dimm0 and dimm1 are interleaved as REGION0. 696bc75619SDan Williams * A single PMEM namespace "pm0.0" is created using half of the 706bc75619SDan Williams * REGION0 SPA-range. REGION0 spans dimm0 and dimm1. PMEM namespace 716bc75619SDan Williams * allocate from from the bottom of a region. The unallocated 726bc75619SDan Williams * portion of REGION0 aliases with REGION2 and REGION3. That 736bc75619SDan Williams * unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and 746bc75619SDan Williams * "blk3.0") starting at the base of each DIMM to offset (a) in those 756bc75619SDan Williams * DIMMs. "pm0.0", "blk2.0" and "blk3.0" are free-form readable 766bc75619SDan Williams * names that can be assigned to a namespace. 776bc75619SDan Williams * 786bc75619SDan Williams * *) In the last portion of dimm0 and dimm1 we have an interleaved 796bc75619SDan Williams * SPA range, REGION1, that spans those two dimms as well as dimm2 806bc75619SDan Williams * and dimm3. Some of REGION1 allocated to a PMEM namespace named 816bc75619SDan Williams * "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each 826bc75619SDan Williams * dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and 836bc75619SDan Williams * "blk5.0". 846bc75619SDan Williams * 856bc75619SDan Williams * *) The portion of dimm2 and dimm3 that do not participate in the 866bc75619SDan Williams * REGION1 interleaved SPA range (i.e. the DPA address below offset 876bc75619SDan Williams * (b) are also included in the "blk4.0" and "blk5.0" namespaces. 886bc75619SDan Williams * Note, that BLK namespaces need not be contiguous in DPA-space, and 896bc75619SDan Williams * can consume aliased capacity from multiple interleave sets. 906bc75619SDan Williams * 916bc75619SDan Williams * BUS1: Legacy NVDIMM (single contiguous range) 926bc75619SDan Williams * 936bc75619SDan Williams * region2 946bc75619SDan Williams * +---------------------+ 956bc75619SDan Williams * |---------------------| 966bc75619SDan Williams * || pm2.0 || 976bc75619SDan Williams * |---------------------| 986bc75619SDan Williams * +---------------------+ 996bc75619SDan Williams * 1006bc75619SDan Williams * *) A NFIT-table may describe a simple system-physical-address range 1016bc75619SDan Williams * with no BLK aliasing. This type of region may optionally 1026bc75619SDan Williams * reference an NVDIMM. 1036bc75619SDan Williams */ 1046bc75619SDan Williams enum { 10520985164SVishal Verma NUM_PM = 3, 10620985164SVishal Verma NUM_DCR = 5, 10785d3fa02SDan Williams NUM_HINTS = 8, 1086bc75619SDan Williams NUM_BDW = NUM_DCR, 1096bc75619SDan Williams NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW, 1109741a559SRoss Zwisler NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */ 1119741a559SRoss Zwisler + 4 /* spa1 iset */ + 1 /* spa11 iset */, 1126bc75619SDan Williams DIMM_SIZE = SZ_32M, 1136bc75619SDan Williams LABEL_SIZE = SZ_128K, 1147bfe97c7SDan Williams SPA_VCD_SIZE = SZ_4M, 1156bc75619SDan Williams SPA0_SIZE = DIMM_SIZE, 1166bc75619SDan Williams SPA1_SIZE = DIMM_SIZE*2, 1176bc75619SDan Williams SPA2_SIZE = DIMM_SIZE, 1186bc75619SDan Williams BDW_SIZE = 64 << 8, 1196bc75619SDan Williams DCR_SIZE = 12, 1206bc75619SDan Williams NUM_NFITS = 2, /* permit testing multiple NFITs per system */ 1216bc75619SDan Williams }; 1226bc75619SDan Williams 1236bc75619SDan Williams struct nfit_test_dcr { 1246bc75619SDan Williams __le64 bdw_addr; 1256bc75619SDan Williams __le32 bdw_status; 1266bc75619SDan Williams __u8 aperature[BDW_SIZE]; 1276bc75619SDan Williams }; 1286bc75619SDan Williams 1296bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \ 1306bc75619SDan Williams (((node & 0xfff) << 16) | ((socket & 0xf) << 12) \ 1316bc75619SDan Williams | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf)) 1326bc75619SDan Williams 133dafb1048SDan Williams static u32 handle[] = { 1346bc75619SDan Williams [0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0), 1356bc75619SDan Williams [1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1), 1366bc75619SDan Williams [2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0), 1376bc75619SDan Williams [3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1), 13820985164SVishal Verma [4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0), 139dafb1048SDan Williams [5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0), 140ac40b675SDan Williams [6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1), 1416bc75619SDan Williams }; 1426bc75619SDan Williams 143af31b04bSMasayoshi Mizuma static unsigned long dimm_fail_cmd_flags[ARRAY_SIZE(handle)]; 144af31b04bSMasayoshi Mizuma static int dimm_fail_cmd_code[ARRAY_SIZE(handle)]; 1453c13e2acSDave Jiang struct nfit_test_sec { 1463c13e2acSDave Jiang u8 state; 1473c13e2acSDave Jiang u8 passphrase[32]; 148*926f7480SDave Jiang u64 overwrite_end_time; 1493c13e2acSDave Jiang } dimm_sec_info[NUM_DCR]; 15073606afdSDan Williams 151b4d4702fSVishal Verma static const struct nd_intel_smart smart_def = { 152b4d4702fSVishal Verma .flags = ND_INTEL_SMART_HEALTH_VALID 153b4d4702fSVishal Verma | ND_INTEL_SMART_SPARES_VALID 154b4d4702fSVishal Verma | ND_INTEL_SMART_ALARM_VALID 155b4d4702fSVishal Verma | ND_INTEL_SMART_USED_VALID 156b4d4702fSVishal Verma | ND_INTEL_SMART_SHUTDOWN_VALID 157f1101766SDan Williams | ND_INTEL_SMART_SHUTDOWN_COUNT_VALID 158b4d4702fSVishal Verma | ND_INTEL_SMART_MTEMP_VALID 159b4d4702fSVishal Verma | ND_INTEL_SMART_CTEMP_VALID, 160b4d4702fSVishal Verma .health = ND_INTEL_SMART_NON_CRITICAL_HEALTH, 161b4d4702fSVishal Verma .media_temperature = 23 * 16, 162b4d4702fSVishal Verma .ctrl_temperature = 25 * 16, 163b4d4702fSVishal Verma .pmic_temperature = 40 * 16, 164b4d4702fSVishal Verma .spares = 75, 165b4d4702fSVishal Verma .alarm_flags = ND_INTEL_SMART_SPARE_TRIP 166b4d4702fSVishal Verma | ND_INTEL_SMART_TEMP_TRIP, 167b4d4702fSVishal Verma .ait_status = 1, 168b4d4702fSVishal Verma .life_used = 5, 169b4d4702fSVishal Verma .shutdown_state = 0, 170f1101766SDan Williams .shutdown_count = 42, 171b4d4702fSVishal Verma .vendor_size = 0, 172b4d4702fSVishal Verma }; 173b4d4702fSVishal Verma 174bfbaa952SDave Jiang struct nfit_test_fw { 175bfbaa952SDave Jiang enum intel_fw_update_state state; 176bfbaa952SDave Jiang u32 context; 177bfbaa952SDave Jiang u64 version; 178bfbaa952SDave Jiang u32 size_received; 179bfbaa952SDave Jiang u64 end_time; 180bfbaa952SDave Jiang }; 181bfbaa952SDave Jiang 1826bc75619SDan Williams struct nfit_test { 1836bc75619SDan Williams struct acpi_nfit_desc acpi_desc; 1846bc75619SDan Williams struct platform_device pdev; 1856bc75619SDan Williams struct list_head resources; 1866bc75619SDan Williams void *nfit_buf; 1876bc75619SDan Williams dma_addr_t nfit_dma; 1886bc75619SDan Williams size_t nfit_size; 1891526f9e2SRoss Zwisler size_t nfit_filled; 190dafb1048SDan Williams int dcr_idx; 1916bc75619SDan Williams int num_dcr; 1926bc75619SDan Williams int num_pm; 1936bc75619SDan Williams void **dimm; 1946bc75619SDan Williams dma_addr_t *dimm_dma; 1959d27a87eSDan Williams void **flush; 1969d27a87eSDan Williams dma_addr_t *flush_dma; 1976bc75619SDan Williams void **label; 1986bc75619SDan Williams dma_addr_t *label_dma; 1996bc75619SDan Williams void **spa_set; 2006bc75619SDan Williams dma_addr_t *spa_set_dma; 2016bc75619SDan Williams struct nfit_test_dcr **dcr; 2026bc75619SDan Williams dma_addr_t *dcr_dma; 2036bc75619SDan Williams int (*alloc)(struct nfit_test *t); 2046bc75619SDan Williams void (*setup)(struct nfit_test *t); 20520985164SVishal Verma int setup_hotplug; 206c14a868aSDan Williams union acpi_object **_fit; 207c14a868aSDan Williams dma_addr_t _fit_dma; 208f471f1a7SDan Williams struct ars_state { 209f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status; 210f471f1a7SDan Williams unsigned long deadline; 211f471f1a7SDan Williams spinlock_t lock; 212f471f1a7SDan Williams } ars_state; 213af31b04bSMasayoshi Mizuma struct device *dimm_dev[ARRAY_SIZE(handle)]; 214ed07c433SDan Williams struct nd_intel_smart *smart; 215ed07c433SDan Williams struct nd_intel_smart_threshold *smart_threshold; 2169fb1a190SDave Jiang struct badrange badrange; 2179fb1a190SDave Jiang struct work_struct work; 218bfbaa952SDave Jiang struct nfit_test_fw *fw; 2196bc75619SDan Williams }; 2206bc75619SDan Williams 2219fb1a190SDave Jiang static struct workqueue_struct *nfit_wq; 2229fb1a190SDave Jiang 2236bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev) 2246bc75619SDan Williams { 2256bc75619SDan Williams struct platform_device *pdev = to_platform_device(dev); 2266bc75619SDan Williams 2276bc75619SDan Williams return container_of(pdev, struct nfit_test, pdev); 2286bc75619SDan Williams } 2296bc75619SDan Williams 230bfbaa952SDave Jiang static int nd_intel_test_get_fw_info(struct nfit_test *t, 231bfbaa952SDave Jiang struct nd_intel_fw_info *nd_cmd, unsigned int buf_len, 232bfbaa952SDave Jiang int idx) 233bfbaa952SDave Jiang { 234bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 235bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 236bfbaa952SDave Jiang 237bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n", 238bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 239bfbaa952SDave Jiang 240bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 241bfbaa952SDave Jiang return -EINVAL; 242bfbaa952SDave Jiang 243bfbaa952SDave Jiang nd_cmd->status = 0; 244bfbaa952SDave Jiang nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE; 245bfbaa952SDave Jiang nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN; 246bfbaa952SDave Jiang nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL; 247bfbaa952SDave Jiang nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME; 248bfbaa952SDave Jiang nd_cmd->update_cap = 0; 249bfbaa952SDave Jiang nd_cmd->fis_version = INTEL_FW_FIS_VERSION; 250bfbaa952SDave Jiang nd_cmd->run_version = 0; 251bfbaa952SDave Jiang nd_cmd->updated_version = fw->version; 252bfbaa952SDave Jiang 253bfbaa952SDave Jiang return 0; 254bfbaa952SDave Jiang } 255bfbaa952SDave Jiang 256bfbaa952SDave Jiang static int nd_intel_test_start_update(struct nfit_test *t, 257bfbaa952SDave Jiang struct nd_intel_fw_start *nd_cmd, unsigned int buf_len, 258bfbaa952SDave Jiang int idx) 259bfbaa952SDave Jiang { 260bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 261bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 262bfbaa952SDave Jiang 263bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 264bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 265bfbaa952SDave Jiang 266bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 267bfbaa952SDave Jiang return -EINVAL; 268bfbaa952SDave Jiang 269bfbaa952SDave Jiang if (fw->state != FW_STATE_NEW) { 270bfbaa952SDave Jiang /* extended status, FW update in progress */ 271bfbaa952SDave Jiang nd_cmd->status = 0x10007; 272bfbaa952SDave Jiang return 0; 273bfbaa952SDave Jiang } 274bfbaa952SDave Jiang 275bfbaa952SDave Jiang fw->state = FW_STATE_IN_PROGRESS; 276bfbaa952SDave Jiang fw->context++; 277bfbaa952SDave Jiang fw->size_received = 0; 278bfbaa952SDave Jiang nd_cmd->status = 0; 279bfbaa952SDave Jiang nd_cmd->context = fw->context; 280bfbaa952SDave Jiang 281bfbaa952SDave Jiang dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context); 282bfbaa952SDave Jiang 283bfbaa952SDave Jiang return 0; 284bfbaa952SDave Jiang } 285bfbaa952SDave Jiang 286bfbaa952SDave Jiang static int nd_intel_test_send_data(struct nfit_test *t, 287bfbaa952SDave Jiang struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len, 288bfbaa952SDave Jiang int idx) 289bfbaa952SDave Jiang { 290bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 291bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 292bfbaa952SDave Jiang u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length]; 293bfbaa952SDave Jiang 294bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 295bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 296bfbaa952SDave Jiang 297bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 298bfbaa952SDave Jiang return -EINVAL; 299bfbaa952SDave Jiang 300bfbaa952SDave Jiang 301bfbaa952SDave Jiang dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status); 302bfbaa952SDave Jiang dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]); 303bfbaa952SDave Jiang dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1, 304bfbaa952SDave Jiang nd_cmd->data[nd_cmd->length-1]); 305bfbaa952SDave Jiang 306bfbaa952SDave Jiang if (fw->state != FW_STATE_IN_PROGRESS) { 307bfbaa952SDave Jiang dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__); 308bfbaa952SDave Jiang *status = 0x5; 309bfbaa952SDave Jiang return 0; 310bfbaa952SDave Jiang } 311bfbaa952SDave Jiang 312bfbaa952SDave Jiang if (nd_cmd->context != fw->context) { 313bfbaa952SDave Jiang dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n", 314bfbaa952SDave Jiang __func__, nd_cmd->context, fw->context); 315bfbaa952SDave Jiang *status = 0x10007; 316bfbaa952SDave Jiang return 0; 317bfbaa952SDave Jiang } 318bfbaa952SDave Jiang 319bfbaa952SDave Jiang /* 320bfbaa952SDave Jiang * check offset + len > size of fw storage 321bfbaa952SDave Jiang * check length is > max send length 322bfbaa952SDave Jiang */ 323bfbaa952SDave Jiang if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE || 324bfbaa952SDave Jiang nd_cmd->length > INTEL_FW_MAX_SEND_LEN) { 325bfbaa952SDave Jiang *status = 0x3; 326bfbaa952SDave Jiang dev_dbg(dev, "%s: buffer boundary violation\n", __func__); 327bfbaa952SDave Jiang return 0; 328bfbaa952SDave Jiang } 329bfbaa952SDave Jiang 330bfbaa952SDave Jiang fw->size_received += nd_cmd->length; 331bfbaa952SDave Jiang dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n", 332bfbaa952SDave Jiang __func__, nd_cmd->length, fw->size_received); 333bfbaa952SDave Jiang *status = 0; 334bfbaa952SDave Jiang return 0; 335bfbaa952SDave Jiang } 336bfbaa952SDave Jiang 337bfbaa952SDave Jiang static int nd_intel_test_finish_fw(struct nfit_test *t, 338bfbaa952SDave Jiang struct nd_intel_fw_finish_update *nd_cmd, 339bfbaa952SDave Jiang unsigned int buf_len, int idx) 340bfbaa952SDave Jiang { 341bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 342bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 343bfbaa952SDave Jiang 344bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 345bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 346bfbaa952SDave Jiang 347bfbaa952SDave Jiang if (fw->state == FW_STATE_UPDATED) { 348bfbaa952SDave Jiang /* update already done, need cold boot */ 349bfbaa952SDave Jiang nd_cmd->status = 0x20007; 350bfbaa952SDave Jiang return 0; 351bfbaa952SDave Jiang } 352bfbaa952SDave Jiang 353bfbaa952SDave Jiang dev_dbg(dev, "%s: context: %#x ctrl_flags: %#x\n", 354bfbaa952SDave Jiang __func__, nd_cmd->context, nd_cmd->ctrl_flags); 355bfbaa952SDave Jiang 356bfbaa952SDave Jiang switch (nd_cmd->ctrl_flags) { 357bfbaa952SDave Jiang case 0: /* finish */ 358bfbaa952SDave Jiang if (nd_cmd->context != fw->context) { 359bfbaa952SDave Jiang dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n", 360bfbaa952SDave Jiang __func__, nd_cmd->context, 361bfbaa952SDave Jiang fw->context); 362bfbaa952SDave Jiang nd_cmd->status = 0x10007; 363bfbaa952SDave Jiang return 0; 364bfbaa952SDave Jiang } 365bfbaa952SDave Jiang nd_cmd->status = 0; 366bfbaa952SDave Jiang fw->state = FW_STATE_VERIFY; 367bfbaa952SDave Jiang /* set 1 second of time for firmware "update" */ 368bfbaa952SDave Jiang fw->end_time = jiffies + HZ; 369bfbaa952SDave Jiang break; 370bfbaa952SDave Jiang 371bfbaa952SDave Jiang case 1: /* abort */ 372bfbaa952SDave Jiang fw->size_received = 0; 373bfbaa952SDave Jiang /* successfully aborted status */ 374bfbaa952SDave Jiang nd_cmd->status = 0x40007; 375bfbaa952SDave Jiang fw->state = FW_STATE_NEW; 376bfbaa952SDave Jiang dev_dbg(dev, "%s: abort successful\n", __func__); 377bfbaa952SDave Jiang break; 378bfbaa952SDave Jiang 379bfbaa952SDave Jiang default: /* bad control flag */ 380bfbaa952SDave Jiang dev_warn(dev, "%s: unknown control flag: %#x\n", 381bfbaa952SDave Jiang __func__, nd_cmd->ctrl_flags); 382bfbaa952SDave Jiang return -EINVAL; 383bfbaa952SDave Jiang } 384bfbaa952SDave Jiang 385bfbaa952SDave Jiang return 0; 386bfbaa952SDave Jiang } 387bfbaa952SDave Jiang 388bfbaa952SDave Jiang static int nd_intel_test_finish_query(struct nfit_test *t, 389bfbaa952SDave Jiang struct nd_intel_fw_finish_query *nd_cmd, 390bfbaa952SDave Jiang unsigned int buf_len, int idx) 391bfbaa952SDave Jiang { 392bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 393bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 394bfbaa952SDave Jiang 395bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 396bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 397bfbaa952SDave Jiang 398bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 399bfbaa952SDave Jiang return -EINVAL; 400bfbaa952SDave Jiang 401bfbaa952SDave Jiang if (nd_cmd->context != fw->context) { 402bfbaa952SDave Jiang dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n", 403bfbaa952SDave Jiang __func__, nd_cmd->context, fw->context); 404bfbaa952SDave Jiang nd_cmd->status = 0x10007; 405bfbaa952SDave Jiang return 0; 406bfbaa952SDave Jiang } 407bfbaa952SDave Jiang 408bfbaa952SDave Jiang dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context); 409bfbaa952SDave Jiang 410bfbaa952SDave Jiang switch (fw->state) { 411bfbaa952SDave Jiang case FW_STATE_NEW: 412bfbaa952SDave Jiang nd_cmd->updated_fw_rev = 0; 413bfbaa952SDave Jiang nd_cmd->status = 0; 414bfbaa952SDave Jiang dev_dbg(dev, "%s: new state\n", __func__); 415bfbaa952SDave Jiang break; 416bfbaa952SDave Jiang 417bfbaa952SDave Jiang case FW_STATE_IN_PROGRESS: 418bfbaa952SDave Jiang /* sequencing error */ 419bfbaa952SDave Jiang nd_cmd->status = 0x40007; 420bfbaa952SDave Jiang nd_cmd->updated_fw_rev = 0; 421bfbaa952SDave Jiang dev_dbg(dev, "%s: sequence error\n", __func__); 422bfbaa952SDave Jiang break; 423bfbaa952SDave Jiang 424bfbaa952SDave Jiang case FW_STATE_VERIFY: 425bfbaa952SDave Jiang if (time_is_after_jiffies64(fw->end_time)) { 426bfbaa952SDave Jiang nd_cmd->updated_fw_rev = 0; 427bfbaa952SDave Jiang nd_cmd->status = 0x20007; 428bfbaa952SDave Jiang dev_dbg(dev, "%s: still verifying\n", __func__); 429bfbaa952SDave Jiang break; 430bfbaa952SDave Jiang } 431bfbaa952SDave Jiang 432bfbaa952SDave Jiang dev_dbg(dev, "%s: transition out verify\n", __func__); 433bfbaa952SDave Jiang fw->state = FW_STATE_UPDATED; 434bfbaa952SDave Jiang /* we are going to fall through if it's "done" */ 435bfbaa952SDave Jiang case FW_STATE_UPDATED: 436bfbaa952SDave Jiang nd_cmd->status = 0; 437bfbaa952SDave Jiang /* bogus test version */ 438bfbaa952SDave Jiang fw->version = nd_cmd->updated_fw_rev = 439bfbaa952SDave Jiang INTEL_FW_FAKE_VERSION; 440bfbaa952SDave Jiang dev_dbg(dev, "%s: updated\n", __func__); 441bfbaa952SDave Jiang break; 442bfbaa952SDave Jiang 443bfbaa952SDave Jiang default: /* we should never get here */ 444bfbaa952SDave Jiang return -EINVAL; 445bfbaa952SDave Jiang } 446bfbaa952SDave Jiang 447bfbaa952SDave Jiang return 0; 448bfbaa952SDave Jiang } 449bfbaa952SDave Jiang 45039c686b8SVishal Verma static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd, 4516bc75619SDan Williams unsigned int buf_len) 4526bc75619SDan Williams { 4536bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 4546bc75619SDan Williams return -EINVAL; 45539c686b8SVishal Verma 4566bc75619SDan Williams nd_cmd->status = 0; 4576bc75619SDan Williams nd_cmd->config_size = LABEL_SIZE; 4586bc75619SDan Williams nd_cmd->max_xfer = SZ_4K; 45939c686b8SVishal Verma 46039c686b8SVishal Verma return 0; 4616bc75619SDan Williams } 46239c686b8SVishal Verma 46339c686b8SVishal Verma static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr 46439c686b8SVishal Verma *nd_cmd, unsigned int buf_len, void *label) 46539c686b8SVishal Verma { 4666bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 46739c686b8SVishal Verma int rc; 4686bc75619SDan Williams 4696bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 4706bc75619SDan Williams return -EINVAL; 4716bc75619SDan Williams if (offset >= LABEL_SIZE) 4726bc75619SDan Williams return -EINVAL; 4736bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len) 4746bc75619SDan Williams return -EINVAL; 4756bc75619SDan Williams 4766bc75619SDan Williams nd_cmd->status = 0; 4776bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 47839c686b8SVishal Verma memcpy(nd_cmd->out_buf, label + offset, len); 4796bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - len; 48039c686b8SVishal Verma 48139c686b8SVishal Verma return rc; 4826bc75619SDan Williams } 48339c686b8SVishal Verma 48439c686b8SVishal Verma static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd, 48539c686b8SVishal Verma unsigned int buf_len, void *label) 48639c686b8SVishal Verma { 4876bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 4886bc75619SDan Williams u32 *status; 48939c686b8SVishal Verma int rc; 4906bc75619SDan Williams 4916bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 4926bc75619SDan Williams return -EINVAL; 4936bc75619SDan Williams if (offset >= LABEL_SIZE) 4946bc75619SDan Williams return -EINVAL; 4956bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len) 4966bc75619SDan Williams return -EINVAL; 4976bc75619SDan Williams 49839c686b8SVishal Verma status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd); 4996bc75619SDan Williams *status = 0; 5006bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 50139c686b8SVishal Verma memcpy(label + offset, nd_cmd->in_buf, len); 5026bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - (len + 4); 50339c686b8SVishal Verma 50439c686b8SVishal Verma return rc; 5056bc75619SDan Williams } 50639c686b8SVishal Verma 507d4f32367SDan Williams #define NFIT_TEST_CLEAR_ERR_UNIT 256 508747ffe11SDan Williams 50939c686b8SVishal Verma static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd, 51039c686b8SVishal Verma unsigned int buf_len) 51139c686b8SVishal Verma { 5129fb1a190SDave Jiang int ars_recs; 5139fb1a190SDave Jiang 51439c686b8SVishal Verma if (buf_len < sizeof(*nd_cmd)) 51539c686b8SVishal Verma return -EINVAL; 51639c686b8SVishal Verma 5179fb1a190SDave Jiang /* for testing, only store up to n records that fit within 4k */ 5189fb1a190SDave Jiang ars_recs = SZ_4K / sizeof(struct nd_ars_record); 5199fb1a190SDave Jiang 520747ffe11SDan Williams nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status) 5219fb1a190SDave Jiang + ars_recs * sizeof(struct nd_ars_record); 52239c686b8SVishal Verma nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16; 523d4f32367SDan Williams nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT; 52439c686b8SVishal Verma 52539c686b8SVishal Verma return 0; 52639c686b8SVishal Verma } 52739c686b8SVishal Verma 5289fb1a190SDave Jiang static void post_ars_status(struct ars_state *ars_state, 5299fb1a190SDave Jiang struct badrange *badrange, u64 addr, u64 len) 53039c686b8SVishal Verma { 531f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status; 532f471f1a7SDan Williams struct nd_ars_record *ars_record; 5339fb1a190SDave Jiang struct badrange_entry *be; 5349fb1a190SDave Jiang u64 end = addr + len - 1; 5359fb1a190SDave Jiang int i = 0; 536f471f1a7SDan Williams 537f471f1a7SDan Williams ars_state->deadline = jiffies + 1*HZ; 538f471f1a7SDan Williams ars_status = ars_state->ars_status; 539f471f1a7SDan Williams ars_status->status = 0; 540f471f1a7SDan Williams ars_status->address = addr; 541f471f1a7SDan Williams ars_status->length = len; 542f471f1a7SDan Williams ars_status->type = ND_ARS_PERSISTENT; 5439fb1a190SDave Jiang 5449fb1a190SDave Jiang spin_lock(&badrange->lock); 5459fb1a190SDave Jiang list_for_each_entry(be, &badrange->list, list) { 5469fb1a190SDave Jiang u64 be_end = be->start + be->length - 1; 5479fb1a190SDave Jiang u64 rstart, rend; 5489fb1a190SDave Jiang 5499fb1a190SDave Jiang /* skip entries outside the range */ 5509fb1a190SDave Jiang if (be_end < addr || be->start > end) 5519fb1a190SDave Jiang continue; 5529fb1a190SDave Jiang 5539fb1a190SDave Jiang rstart = (be->start < addr) ? addr : be->start; 5549fb1a190SDave Jiang rend = (be_end < end) ? be_end : end; 5559fb1a190SDave Jiang ars_record = &ars_status->records[i]; 556f471f1a7SDan Williams ars_record->handle = 0; 5579fb1a190SDave Jiang ars_record->err_address = rstart; 5589fb1a190SDave Jiang ars_record->length = rend - rstart + 1; 5599fb1a190SDave Jiang i++; 5609fb1a190SDave Jiang } 5619fb1a190SDave Jiang spin_unlock(&badrange->lock); 5629fb1a190SDave Jiang ars_status->num_records = i; 5639fb1a190SDave Jiang ars_status->out_length = sizeof(struct nd_cmd_ars_status) 5649fb1a190SDave Jiang + i * sizeof(struct nd_ars_record); 565f471f1a7SDan Williams } 566f471f1a7SDan Williams 5679fb1a190SDave Jiang static int nfit_test_cmd_ars_start(struct nfit_test *t, 5689fb1a190SDave Jiang struct ars_state *ars_state, 569f471f1a7SDan Williams struct nd_cmd_ars_start *ars_start, unsigned int buf_len, 570f471f1a7SDan Williams int *cmd_rc) 571f471f1a7SDan Williams { 572f471f1a7SDan Williams if (buf_len < sizeof(*ars_start)) 57339c686b8SVishal Verma return -EINVAL; 57439c686b8SVishal Verma 575f471f1a7SDan Williams spin_lock(&ars_state->lock); 576f471f1a7SDan Williams if (time_before(jiffies, ars_state->deadline)) { 577f471f1a7SDan Williams ars_start->status = NFIT_ARS_START_BUSY; 578f471f1a7SDan Williams *cmd_rc = -EBUSY; 579f471f1a7SDan Williams } else { 580f471f1a7SDan Williams ars_start->status = 0; 581f471f1a7SDan Williams ars_start->scrub_time = 1; 5829fb1a190SDave Jiang post_ars_status(ars_state, &t->badrange, ars_start->address, 583f471f1a7SDan Williams ars_start->length); 584f471f1a7SDan Williams *cmd_rc = 0; 585f471f1a7SDan Williams } 586f471f1a7SDan Williams spin_unlock(&ars_state->lock); 58739c686b8SVishal Verma 58839c686b8SVishal Verma return 0; 58939c686b8SVishal Verma } 59039c686b8SVishal Verma 591f471f1a7SDan Williams static int nfit_test_cmd_ars_status(struct ars_state *ars_state, 592f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status, unsigned int buf_len, 593f471f1a7SDan Williams int *cmd_rc) 59439c686b8SVishal Verma { 595f471f1a7SDan Williams if (buf_len < ars_state->ars_status->out_length) 59639c686b8SVishal Verma return -EINVAL; 59739c686b8SVishal Verma 598f471f1a7SDan Williams spin_lock(&ars_state->lock); 599f471f1a7SDan Williams if (time_before(jiffies, ars_state->deadline)) { 600f471f1a7SDan Williams memset(ars_status, 0, buf_len); 601f471f1a7SDan Williams ars_status->status = NFIT_ARS_STATUS_BUSY; 602f471f1a7SDan Williams ars_status->out_length = sizeof(*ars_status); 603f471f1a7SDan Williams *cmd_rc = -EBUSY; 604f471f1a7SDan Williams } else { 605f471f1a7SDan Williams memcpy(ars_status, ars_state->ars_status, 606f471f1a7SDan Williams ars_state->ars_status->out_length); 607f471f1a7SDan Williams *cmd_rc = 0; 608f471f1a7SDan Williams } 609f471f1a7SDan Williams spin_unlock(&ars_state->lock); 61039c686b8SVishal Verma return 0; 61139c686b8SVishal Verma } 61239c686b8SVishal Verma 6135e096ef3SVishal Verma static int nfit_test_cmd_clear_error(struct nfit_test *t, 6145e096ef3SVishal Verma struct nd_cmd_clear_error *clear_err, 615d4f32367SDan Williams unsigned int buf_len, int *cmd_rc) 616d4f32367SDan Williams { 617d4f32367SDan Williams const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1; 618d4f32367SDan Williams if (buf_len < sizeof(*clear_err)) 619d4f32367SDan Williams return -EINVAL; 620d4f32367SDan Williams 621d4f32367SDan Williams if ((clear_err->address & mask) || (clear_err->length & mask)) 622d4f32367SDan Williams return -EINVAL; 623d4f32367SDan Williams 6245e096ef3SVishal Verma badrange_forget(&t->badrange, clear_err->address, clear_err->length); 625d4f32367SDan Williams clear_err->status = 0; 626d4f32367SDan Williams clear_err->cleared = clear_err->length; 627d4f32367SDan Williams *cmd_rc = 0; 628d4f32367SDan Williams return 0; 629d4f32367SDan Williams } 630d4f32367SDan Williams 63110246dc8SYasunori Goto struct region_search_spa { 63210246dc8SYasunori Goto u64 addr; 63310246dc8SYasunori Goto struct nd_region *region; 63410246dc8SYasunori Goto }; 63510246dc8SYasunori Goto 63610246dc8SYasunori Goto static int is_region_device(struct device *dev) 63710246dc8SYasunori Goto { 63810246dc8SYasunori Goto return !strncmp(dev->kobj.name, "region", 6); 63910246dc8SYasunori Goto } 64010246dc8SYasunori Goto 64110246dc8SYasunori Goto static int nfit_test_search_region_spa(struct device *dev, void *data) 64210246dc8SYasunori Goto { 64310246dc8SYasunori Goto struct region_search_spa *ctx = data; 64410246dc8SYasunori Goto struct nd_region *nd_region; 64510246dc8SYasunori Goto resource_size_t ndr_end; 64610246dc8SYasunori Goto 64710246dc8SYasunori Goto if (!is_region_device(dev)) 64810246dc8SYasunori Goto return 0; 64910246dc8SYasunori Goto 65010246dc8SYasunori Goto nd_region = to_nd_region(dev); 65110246dc8SYasunori Goto ndr_end = nd_region->ndr_start + nd_region->ndr_size; 65210246dc8SYasunori Goto 65310246dc8SYasunori Goto if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) { 65410246dc8SYasunori Goto ctx->region = nd_region; 65510246dc8SYasunori Goto return 1; 65610246dc8SYasunori Goto } 65710246dc8SYasunori Goto 65810246dc8SYasunori Goto return 0; 65910246dc8SYasunori Goto } 66010246dc8SYasunori Goto 66110246dc8SYasunori Goto static int nfit_test_search_spa(struct nvdimm_bus *bus, 66210246dc8SYasunori Goto struct nd_cmd_translate_spa *spa) 66310246dc8SYasunori Goto { 66410246dc8SYasunori Goto int ret; 66510246dc8SYasunori Goto struct nd_region *nd_region = NULL; 66610246dc8SYasunori Goto struct nvdimm *nvdimm = NULL; 66710246dc8SYasunori Goto struct nd_mapping *nd_mapping = NULL; 66810246dc8SYasunori Goto struct region_search_spa ctx = { 66910246dc8SYasunori Goto .addr = spa->spa, 67010246dc8SYasunori Goto .region = NULL, 67110246dc8SYasunori Goto }; 67210246dc8SYasunori Goto u64 dpa; 67310246dc8SYasunori Goto 67410246dc8SYasunori Goto ret = device_for_each_child(&bus->dev, &ctx, 67510246dc8SYasunori Goto nfit_test_search_region_spa); 67610246dc8SYasunori Goto 67710246dc8SYasunori Goto if (!ret) 67810246dc8SYasunori Goto return -ENODEV; 67910246dc8SYasunori Goto 68010246dc8SYasunori Goto nd_region = ctx.region; 68110246dc8SYasunori Goto 68210246dc8SYasunori Goto dpa = ctx.addr - nd_region->ndr_start; 68310246dc8SYasunori Goto 68410246dc8SYasunori Goto /* 68510246dc8SYasunori Goto * last dimm is selected for test 68610246dc8SYasunori Goto */ 68710246dc8SYasunori Goto nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1]; 68810246dc8SYasunori Goto nvdimm = nd_mapping->nvdimm; 68910246dc8SYasunori Goto 69010246dc8SYasunori Goto spa->devices[0].nfit_device_handle = handle[nvdimm->id]; 69110246dc8SYasunori Goto spa->num_nvdimms = 1; 69210246dc8SYasunori Goto spa->devices[0].dpa = dpa; 69310246dc8SYasunori Goto 69410246dc8SYasunori Goto return 0; 69510246dc8SYasunori Goto } 69610246dc8SYasunori Goto 69710246dc8SYasunori Goto static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus, 69810246dc8SYasunori Goto struct nd_cmd_translate_spa *spa, unsigned int buf_len) 69910246dc8SYasunori Goto { 70010246dc8SYasunori Goto if (buf_len < spa->translate_length) 70110246dc8SYasunori Goto return -EINVAL; 70210246dc8SYasunori Goto 70310246dc8SYasunori Goto if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms) 70410246dc8SYasunori Goto spa->status = 2; 70510246dc8SYasunori Goto 70610246dc8SYasunori Goto return 0; 70710246dc8SYasunori Goto } 70810246dc8SYasunori Goto 709ed07c433SDan Williams static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len, 710ed07c433SDan Williams struct nd_intel_smart *smart_data) 711baa51277SDan Williams { 712baa51277SDan Williams if (buf_len < sizeof(*smart)) 713baa51277SDan Williams return -EINVAL; 714ed07c433SDan Williams memcpy(smart, smart_data, sizeof(*smart)); 715baa51277SDan Williams return 0; 716baa51277SDan Williams } 717baa51277SDan Williams 718cdd77d3eSDan Williams static int nfit_test_cmd_smart_threshold( 719ed07c433SDan Williams struct nd_intel_smart_threshold *out, 720ed07c433SDan Williams unsigned int buf_len, 721ed07c433SDan Williams struct nd_intel_smart_threshold *smart_t) 722baa51277SDan Williams { 723baa51277SDan Williams if (buf_len < sizeof(*smart_t)) 724baa51277SDan Williams return -EINVAL; 725ed07c433SDan Williams memcpy(out, smart_t, sizeof(*smart_t)); 726ed07c433SDan Williams return 0; 727ed07c433SDan Williams } 728ed07c433SDan Williams 729ed07c433SDan Williams static void smart_notify(struct device *bus_dev, 730ed07c433SDan Williams struct device *dimm_dev, struct nd_intel_smart *smart, 731ed07c433SDan Williams struct nd_intel_smart_threshold *thresh) 732ed07c433SDan Williams { 733ed07c433SDan Williams dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n", 734ed07c433SDan Williams __func__, thresh->alarm_control, thresh->spares, 735ed07c433SDan Williams smart->spares, thresh->media_temperature, 736ed07c433SDan Williams smart->media_temperature, thresh->ctrl_temperature, 737ed07c433SDan Williams smart->ctrl_temperature); 738ed07c433SDan Williams if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP) 739ed07c433SDan Williams && smart->spares 740ed07c433SDan Williams <= thresh->spares) 741ed07c433SDan Williams || ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP) 742ed07c433SDan Williams && smart->media_temperature 743ed07c433SDan Williams >= thresh->media_temperature) 744ed07c433SDan Williams || ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP) 745ed07c433SDan Williams && smart->ctrl_temperature 7464cf260fcSVishal Verma >= thresh->ctrl_temperature) 7474cf260fcSVishal Verma || (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH) 7484cf260fcSVishal Verma || (smart->shutdown_state != 0)) { 749ed07c433SDan Williams device_lock(bus_dev); 750ed07c433SDan Williams __acpi_nvdimm_notify(dimm_dev, 0x81); 751ed07c433SDan Williams device_unlock(bus_dev); 752ed07c433SDan Williams } 753ed07c433SDan Williams } 754ed07c433SDan Williams 755ed07c433SDan Williams static int nfit_test_cmd_smart_set_threshold( 756ed07c433SDan Williams struct nd_intel_smart_set_threshold *in, 757ed07c433SDan Williams unsigned int buf_len, 758ed07c433SDan Williams struct nd_intel_smart_threshold *thresh, 759ed07c433SDan Williams struct nd_intel_smart *smart, 760ed07c433SDan Williams struct device *bus_dev, struct device *dimm_dev) 761ed07c433SDan Williams { 762ed07c433SDan Williams unsigned int size; 763ed07c433SDan Williams 764ed07c433SDan Williams size = sizeof(*in) - 4; 765ed07c433SDan Williams if (buf_len < size) 766ed07c433SDan Williams return -EINVAL; 767ed07c433SDan Williams memcpy(thresh->data, in, size); 768ed07c433SDan Williams in->status = 0; 769ed07c433SDan Williams smart_notify(bus_dev, dimm_dev, smart, thresh); 770ed07c433SDan Williams 771baa51277SDan Williams return 0; 772baa51277SDan Williams } 773baa51277SDan Williams 7744cf260fcSVishal Verma static int nfit_test_cmd_smart_inject( 7754cf260fcSVishal Verma struct nd_intel_smart_inject *inj, 7764cf260fcSVishal Verma unsigned int buf_len, 7774cf260fcSVishal Verma struct nd_intel_smart_threshold *thresh, 7784cf260fcSVishal Verma struct nd_intel_smart *smart, 7794cf260fcSVishal Verma struct device *bus_dev, struct device *dimm_dev) 7804cf260fcSVishal Verma { 7814cf260fcSVishal Verma if (buf_len != sizeof(*inj)) 7824cf260fcSVishal Verma return -EINVAL; 7834cf260fcSVishal Verma 784b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_MTEMP) { 7854cf260fcSVishal Verma if (inj->mtemp_enable) 7864cf260fcSVishal Verma smart->media_temperature = inj->media_temperature; 787b4d4702fSVishal Verma else 788b4d4702fSVishal Verma smart->media_temperature = smart_def.media_temperature; 789b4d4702fSVishal Verma } 790b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_SPARE) { 7914cf260fcSVishal Verma if (inj->spare_enable) 7924cf260fcSVishal Verma smart->spares = inj->spares; 793b4d4702fSVishal Verma else 794b4d4702fSVishal Verma smart->spares = smart_def.spares; 795b4d4702fSVishal Verma } 796b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_FATAL) { 7974cf260fcSVishal Verma if (inj->fatal_enable) 7984cf260fcSVishal Verma smart->health = ND_INTEL_SMART_FATAL_HEALTH; 799b4d4702fSVishal Verma else 800b4d4702fSVishal Verma smart->health = ND_INTEL_SMART_NON_CRITICAL_HEALTH; 801b4d4702fSVishal Verma } 802b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_SHUTDOWN) { 8034cf260fcSVishal Verma if (inj->unsafe_shutdown_enable) { 8044cf260fcSVishal Verma smart->shutdown_state = 1; 8054cf260fcSVishal Verma smart->shutdown_count++; 806b4d4702fSVishal Verma } else 807b4d4702fSVishal Verma smart->shutdown_state = 0; 8084cf260fcSVishal Verma } 8094cf260fcSVishal Verma inj->status = 0; 8104cf260fcSVishal Verma smart_notify(bus_dev, dimm_dev, smart, thresh); 8114cf260fcSVishal Verma 8124cf260fcSVishal Verma return 0; 8134cf260fcSVishal Verma } 8144cf260fcSVishal Verma 8159fb1a190SDave Jiang static void uc_error_notify(struct work_struct *work) 8169fb1a190SDave Jiang { 8179fb1a190SDave Jiang struct nfit_test *t = container_of(work, typeof(*t), work); 8189fb1a190SDave Jiang 8199fb1a190SDave Jiang __acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR); 8209fb1a190SDave Jiang } 8219fb1a190SDave Jiang 8229fb1a190SDave Jiang static int nfit_test_cmd_ars_error_inject(struct nfit_test *t, 8239fb1a190SDave Jiang struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len) 8249fb1a190SDave Jiang { 8259fb1a190SDave Jiang int rc; 8269fb1a190SDave Jiang 82741cb3301SVishal Verma if (buf_len != sizeof(*err_inj)) { 8289fb1a190SDave Jiang rc = -EINVAL; 8299fb1a190SDave Jiang goto err; 8309fb1a190SDave Jiang } 8319fb1a190SDave Jiang 8329fb1a190SDave Jiang if (err_inj->err_inj_spa_range_length <= 0) { 8339fb1a190SDave Jiang rc = -EINVAL; 8349fb1a190SDave Jiang goto err; 8359fb1a190SDave Jiang } 8369fb1a190SDave Jiang 8379fb1a190SDave Jiang rc = badrange_add(&t->badrange, err_inj->err_inj_spa_range_base, 8389fb1a190SDave Jiang err_inj->err_inj_spa_range_length); 8399fb1a190SDave Jiang if (rc < 0) 8409fb1a190SDave Jiang goto err; 8419fb1a190SDave Jiang 8429fb1a190SDave Jiang if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY)) 8439fb1a190SDave Jiang queue_work(nfit_wq, &t->work); 8449fb1a190SDave Jiang 8459fb1a190SDave Jiang err_inj->status = 0; 8469fb1a190SDave Jiang return 0; 8479fb1a190SDave Jiang 8489fb1a190SDave Jiang err: 8499fb1a190SDave Jiang err_inj->status = NFIT_ARS_INJECT_INVALID; 8509fb1a190SDave Jiang return rc; 8519fb1a190SDave Jiang } 8529fb1a190SDave Jiang 8539fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t, 8549fb1a190SDave Jiang struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len) 8559fb1a190SDave Jiang { 8569fb1a190SDave Jiang int rc; 8579fb1a190SDave Jiang 85841cb3301SVishal Verma if (buf_len != sizeof(*err_clr)) { 8599fb1a190SDave Jiang rc = -EINVAL; 8609fb1a190SDave Jiang goto err; 8619fb1a190SDave Jiang } 8629fb1a190SDave Jiang 8639fb1a190SDave Jiang if (err_clr->err_inj_clr_spa_range_length <= 0) { 8649fb1a190SDave Jiang rc = -EINVAL; 8659fb1a190SDave Jiang goto err; 8669fb1a190SDave Jiang } 8679fb1a190SDave Jiang 8689fb1a190SDave Jiang badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base, 8699fb1a190SDave Jiang err_clr->err_inj_clr_spa_range_length); 8709fb1a190SDave Jiang 8719fb1a190SDave Jiang err_clr->status = 0; 8729fb1a190SDave Jiang return 0; 8739fb1a190SDave Jiang 8749fb1a190SDave Jiang err: 8759fb1a190SDave Jiang err_clr->status = NFIT_ARS_INJECT_INVALID; 8769fb1a190SDave Jiang return rc; 8779fb1a190SDave Jiang } 8789fb1a190SDave Jiang 8799fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_status(struct nfit_test *t, 8809fb1a190SDave Jiang struct nd_cmd_ars_err_inj_stat *err_stat, 8819fb1a190SDave Jiang unsigned int buf_len) 8829fb1a190SDave Jiang { 8839fb1a190SDave Jiang struct badrange_entry *be; 8849fb1a190SDave Jiang int max = SZ_4K / sizeof(struct nd_error_stat_query_record); 8859fb1a190SDave Jiang int i = 0; 8869fb1a190SDave Jiang 8879fb1a190SDave Jiang err_stat->status = 0; 8889fb1a190SDave Jiang spin_lock(&t->badrange.lock); 8899fb1a190SDave Jiang list_for_each_entry(be, &t->badrange.list, list) { 8909fb1a190SDave Jiang err_stat->record[i].err_inj_stat_spa_range_base = be->start; 8919fb1a190SDave Jiang err_stat->record[i].err_inj_stat_spa_range_length = be->length; 8929fb1a190SDave Jiang i++; 8939fb1a190SDave Jiang if (i > max) 8949fb1a190SDave Jiang break; 8959fb1a190SDave Jiang } 8969fb1a190SDave Jiang spin_unlock(&t->badrange.lock); 8979fb1a190SDave Jiang err_stat->inj_err_rec_count = i; 8989fb1a190SDave Jiang 8999fb1a190SDave Jiang return 0; 9009fb1a190SDave Jiang } 9019fb1a190SDave Jiang 902674d8bdeSDave Jiang static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t, 903674d8bdeSDave Jiang struct nd_intel_lss *nd_cmd, unsigned int buf_len) 904674d8bdeSDave Jiang { 905674d8bdeSDave Jiang struct device *dev = &t->pdev.dev; 906674d8bdeSDave Jiang 907674d8bdeSDave Jiang if (buf_len < sizeof(*nd_cmd)) 908674d8bdeSDave Jiang return -EINVAL; 909674d8bdeSDave Jiang 910674d8bdeSDave Jiang switch (nd_cmd->enable) { 911674d8bdeSDave Jiang case 0: 912674d8bdeSDave Jiang nd_cmd->status = 0; 913674d8bdeSDave Jiang dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n", 914674d8bdeSDave Jiang __func__); 915674d8bdeSDave Jiang break; 916674d8bdeSDave Jiang case 1: 917674d8bdeSDave Jiang nd_cmd->status = 0; 918674d8bdeSDave Jiang dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n", 919674d8bdeSDave Jiang __func__); 920674d8bdeSDave Jiang break; 921674d8bdeSDave Jiang default: 922674d8bdeSDave Jiang dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable); 923674d8bdeSDave Jiang nd_cmd->status = 0x3; 924674d8bdeSDave Jiang break; 925674d8bdeSDave Jiang } 926674d8bdeSDave Jiang 927674d8bdeSDave Jiang 928674d8bdeSDave Jiang return 0; 929674d8bdeSDave Jiang } 930674d8bdeSDave Jiang 93139611e83SDan Williams static int override_return_code(int dimm, unsigned int func, int rc) 93239611e83SDan Williams { 93339611e83SDan Williams if ((1 << func) & dimm_fail_cmd_flags[dimm]) { 93439611e83SDan Williams if (dimm_fail_cmd_code[dimm]) 93539611e83SDan Williams return dimm_fail_cmd_code[dimm]; 93639611e83SDan Williams return -EIO; 93739611e83SDan Williams } 93839611e83SDan Williams return rc; 93939611e83SDan Williams } 94039611e83SDan Williams 9413c13e2acSDave Jiang static int nd_intel_test_cmd_security_status(struct nfit_test *t, 9423c13e2acSDave Jiang struct nd_intel_get_security_state *nd_cmd, 9433c13e2acSDave Jiang unsigned int buf_len, int dimm) 9443c13e2acSDave Jiang { 9453c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 9463c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 9473c13e2acSDave Jiang 9483c13e2acSDave Jiang nd_cmd->status = 0; 9493c13e2acSDave Jiang nd_cmd->state = sec->state; 9503c13e2acSDave Jiang dev_dbg(dev, "security state (%#x) returned\n", nd_cmd->state); 9513c13e2acSDave Jiang 9523c13e2acSDave Jiang return 0; 9533c13e2acSDave Jiang } 9543c13e2acSDave Jiang 9553c13e2acSDave Jiang static int nd_intel_test_cmd_unlock_unit(struct nfit_test *t, 9563c13e2acSDave Jiang struct nd_intel_unlock_unit *nd_cmd, 9573c13e2acSDave Jiang unsigned int buf_len, int dimm) 9583c13e2acSDave Jiang { 9593c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 9603c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 9613c13e2acSDave Jiang 9623c13e2acSDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_LOCKED) || 9633c13e2acSDave Jiang (sec->state & ND_INTEL_SEC_STATE_FROZEN)) { 9643c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 9653c13e2acSDave Jiang dev_dbg(dev, "unlock unit: invalid state: %#x\n", 9663c13e2acSDave Jiang sec->state); 9673c13e2acSDave Jiang } else if (memcmp(nd_cmd->passphrase, sec->passphrase, 9683c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 9693c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 9703c13e2acSDave Jiang dev_dbg(dev, "unlock unit: invalid passphrase\n"); 9713c13e2acSDave Jiang } else { 9723c13e2acSDave Jiang nd_cmd->status = 0; 9733c13e2acSDave Jiang sec->state = ND_INTEL_SEC_STATE_ENABLED; 9743c13e2acSDave Jiang dev_dbg(dev, "Unit unlocked\n"); 9753c13e2acSDave Jiang } 9763c13e2acSDave Jiang 9773c13e2acSDave Jiang dev_dbg(dev, "unlocking status returned: %#x\n", nd_cmd->status); 9783c13e2acSDave Jiang return 0; 9793c13e2acSDave Jiang } 9803c13e2acSDave Jiang 9813c13e2acSDave Jiang static int nd_intel_test_cmd_set_pass(struct nfit_test *t, 9823c13e2acSDave Jiang struct nd_intel_set_passphrase *nd_cmd, 9833c13e2acSDave Jiang unsigned int buf_len, int dimm) 9843c13e2acSDave Jiang { 9853c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 9863c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 9873c13e2acSDave Jiang 9883c13e2acSDave Jiang if (sec->state & ND_INTEL_SEC_STATE_FROZEN) { 9893c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 9903c13e2acSDave Jiang dev_dbg(dev, "set passphrase: wrong security state\n"); 9913c13e2acSDave Jiang } else if (memcmp(nd_cmd->old_pass, sec->passphrase, 9923c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 9933c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 9943c13e2acSDave Jiang dev_dbg(dev, "set passphrase: wrong passphrase\n"); 9953c13e2acSDave Jiang } else { 9963c13e2acSDave Jiang memcpy(sec->passphrase, nd_cmd->new_pass, 9973c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE); 9983c13e2acSDave Jiang sec->state |= ND_INTEL_SEC_STATE_ENABLED; 9993c13e2acSDave Jiang nd_cmd->status = 0; 10003c13e2acSDave Jiang dev_dbg(dev, "passphrase updated\n"); 10013c13e2acSDave Jiang } 10023c13e2acSDave Jiang 10033c13e2acSDave Jiang return 0; 10043c13e2acSDave Jiang } 10053c13e2acSDave Jiang 10063c13e2acSDave Jiang static int nd_intel_test_cmd_freeze_lock(struct nfit_test *t, 10073c13e2acSDave Jiang struct nd_intel_freeze_lock *nd_cmd, 10083c13e2acSDave Jiang unsigned int buf_len, int dimm) 10093c13e2acSDave Jiang { 10103c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 10113c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 10123c13e2acSDave Jiang 10133c13e2acSDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED)) { 10143c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 10153c13e2acSDave Jiang dev_dbg(dev, "freeze lock: wrong security state\n"); 10163c13e2acSDave Jiang } else { 10173c13e2acSDave Jiang sec->state |= ND_INTEL_SEC_STATE_FROZEN; 10183c13e2acSDave Jiang nd_cmd->status = 0; 10193c13e2acSDave Jiang dev_dbg(dev, "security frozen\n"); 10203c13e2acSDave Jiang } 10213c13e2acSDave Jiang 10223c13e2acSDave Jiang return 0; 10233c13e2acSDave Jiang } 10243c13e2acSDave Jiang 10253c13e2acSDave Jiang static int nd_intel_test_cmd_disable_pass(struct nfit_test *t, 10263c13e2acSDave Jiang struct nd_intel_disable_passphrase *nd_cmd, 10273c13e2acSDave Jiang unsigned int buf_len, int dimm) 10283c13e2acSDave Jiang { 10293c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 10303c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 10313c13e2acSDave Jiang 10323c13e2acSDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED) || 10333c13e2acSDave Jiang (sec->state & ND_INTEL_SEC_STATE_FROZEN)) { 10343c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 10353c13e2acSDave Jiang dev_dbg(dev, "disable passphrase: wrong security state\n"); 10363c13e2acSDave Jiang } else if (memcmp(nd_cmd->passphrase, sec->passphrase, 10373c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 10383c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 10393c13e2acSDave Jiang dev_dbg(dev, "disable passphrase: wrong passphrase\n"); 10403c13e2acSDave Jiang } else { 10413c13e2acSDave Jiang memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 10423c13e2acSDave Jiang sec->state = 0; 10433c13e2acSDave Jiang dev_dbg(dev, "disable passphrase: done\n"); 10443c13e2acSDave Jiang } 10453c13e2acSDave Jiang 10463c13e2acSDave Jiang return 0; 10473c13e2acSDave Jiang } 10483c13e2acSDave Jiang 10493c13e2acSDave Jiang static int nd_intel_test_cmd_secure_erase(struct nfit_test *t, 10503c13e2acSDave Jiang struct nd_intel_secure_erase *nd_cmd, 10513c13e2acSDave Jiang unsigned int buf_len, int dimm) 10523c13e2acSDave Jiang { 10533c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 10543c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 10553c13e2acSDave Jiang 10563c13e2acSDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED) || 10573c13e2acSDave Jiang (sec->state & ND_INTEL_SEC_STATE_FROZEN)) { 10583c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 10593c13e2acSDave Jiang dev_dbg(dev, "secure erase: wrong security state\n"); 10603c13e2acSDave Jiang } else if (memcmp(nd_cmd->passphrase, sec->passphrase, 10613c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 10623c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 10633c13e2acSDave Jiang dev_dbg(dev, "secure erase: wrong passphrase\n"); 10643c13e2acSDave Jiang } else { 10653c13e2acSDave Jiang memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 10663c13e2acSDave Jiang sec->state = 0; 10673c13e2acSDave Jiang dev_dbg(dev, "secure erase: done\n"); 10683c13e2acSDave Jiang } 10693c13e2acSDave Jiang 10703c13e2acSDave Jiang return 0; 10713c13e2acSDave Jiang } 10723c13e2acSDave Jiang 1073*926f7480SDave Jiang static int nd_intel_test_cmd_overwrite(struct nfit_test *t, 1074*926f7480SDave Jiang struct nd_intel_overwrite *nd_cmd, 1075*926f7480SDave Jiang unsigned int buf_len, int dimm) 1076*926f7480SDave Jiang { 1077*926f7480SDave Jiang struct device *dev = &t->pdev.dev; 1078*926f7480SDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 1079*926f7480SDave Jiang 1080*926f7480SDave Jiang if ((sec->state & ND_INTEL_SEC_STATE_ENABLED) && 1081*926f7480SDave Jiang memcmp(nd_cmd->passphrase, sec->passphrase, 1082*926f7480SDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 1083*926f7480SDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 1084*926f7480SDave Jiang dev_dbg(dev, "overwrite: wrong passphrase\n"); 1085*926f7480SDave Jiang return 0; 1086*926f7480SDave Jiang } 1087*926f7480SDave Jiang 1088*926f7480SDave Jiang memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 1089*926f7480SDave Jiang sec->state = ND_INTEL_SEC_STATE_OVERWRITE; 1090*926f7480SDave Jiang dev_dbg(dev, "overwrite progressing.\n"); 1091*926f7480SDave Jiang sec->overwrite_end_time = get_jiffies_64() + 5 * HZ; 1092*926f7480SDave Jiang 1093*926f7480SDave Jiang return 0; 1094*926f7480SDave Jiang } 1095*926f7480SDave Jiang 1096*926f7480SDave Jiang static int nd_intel_test_cmd_query_overwrite(struct nfit_test *t, 1097*926f7480SDave Jiang struct nd_intel_query_overwrite *nd_cmd, 1098*926f7480SDave Jiang unsigned int buf_len, int dimm) 1099*926f7480SDave Jiang { 1100*926f7480SDave Jiang struct device *dev = &t->pdev.dev; 1101*926f7480SDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 1102*926f7480SDave Jiang 1103*926f7480SDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_OVERWRITE)) { 1104*926f7480SDave Jiang nd_cmd->status = ND_INTEL_STATUS_OQUERY_SEQUENCE_ERR; 1105*926f7480SDave Jiang return 0; 1106*926f7480SDave Jiang } 1107*926f7480SDave Jiang 1108*926f7480SDave Jiang if (time_is_before_jiffies64(sec->overwrite_end_time)) { 1109*926f7480SDave Jiang sec->overwrite_end_time = 0; 1110*926f7480SDave Jiang sec->state = 0; 1111*926f7480SDave Jiang dev_dbg(dev, "overwrite is complete\n"); 1112*926f7480SDave Jiang } else 1113*926f7480SDave Jiang nd_cmd->status = ND_INTEL_STATUS_OQUERY_INPROGRESS; 1114*926f7480SDave Jiang return 0; 1115*926f7480SDave Jiang } 1116*926f7480SDave Jiang 1117bfbaa952SDave Jiang static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func) 1118bfbaa952SDave Jiang { 1119bfbaa952SDave Jiang int i; 1120bfbaa952SDave Jiang 1121bfbaa952SDave Jiang /* lookup per-dimm data */ 1122bfbaa952SDave Jiang for (i = 0; i < ARRAY_SIZE(handle); i++) 1123bfbaa952SDave Jiang if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i]) 1124bfbaa952SDave Jiang break; 1125bfbaa952SDave Jiang if (i >= ARRAY_SIZE(handle)) 1126bfbaa952SDave Jiang return -ENXIO; 1127bfbaa952SDave Jiang return i; 1128bfbaa952SDave Jiang } 1129bfbaa952SDave Jiang 113039c686b8SVishal Verma static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc, 113139c686b8SVishal Verma struct nvdimm *nvdimm, unsigned int cmd, void *buf, 1132aef25338SDan Williams unsigned int buf_len, int *cmd_rc) 113339c686b8SVishal Verma { 113439c686b8SVishal Verma struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc); 113539c686b8SVishal Verma struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc); 11366634fb06SDan Williams unsigned int func = cmd; 1137f471f1a7SDan Williams int i, rc = 0, __cmd_rc; 1138f471f1a7SDan Williams 1139f471f1a7SDan Williams if (!cmd_rc) 1140f471f1a7SDan Williams cmd_rc = &__cmd_rc; 1141f471f1a7SDan Williams *cmd_rc = 0; 114239c686b8SVishal Verma 114339c686b8SVishal Verma if (nvdimm) { 114439c686b8SVishal Verma struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm); 1145e3654ecaSDan Williams unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm); 114639c686b8SVishal Verma 11476634fb06SDan Williams if (!nfit_mem) 11486634fb06SDan Williams return -ENOTTY; 11496634fb06SDan Williams 11506634fb06SDan Williams if (cmd == ND_CMD_CALL) { 11516634fb06SDan Williams struct nd_cmd_pkg *call_pkg = buf; 11526634fb06SDan Williams 11536634fb06SDan Williams buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out; 11546634fb06SDan Williams buf = (void *) call_pkg->nd_payload; 11556634fb06SDan Williams func = call_pkg->nd_command; 11566634fb06SDan Williams if (call_pkg->nd_family != nfit_mem->family) 11576634fb06SDan Williams return -ENOTTY; 1158bfbaa952SDave Jiang 1159bfbaa952SDave Jiang i = get_dimm(nfit_mem, func); 1160bfbaa952SDave Jiang if (i < 0) 1161bfbaa952SDave Jiang return i; 1162bfbaa952SDave Jiang 1163bfbaa952SDave Jiang switch (func) { 11643c13e2acSDave Jiang case NVDIMM_INTEL_GET_SECURITY_STATE: 11653c13e2acSDave Jiang rc = nd_intel_test_cmd_security_status(t, 11663c13e2acSDave Jiang buf, buf_len, i); 11673c13e2acSDave Jiang break; 11683c13e2acSDave Jiang case NVDIMM_INTEL_UNLOCK_UNIT: 11693c13e2acSDave Jiang rc = nd_intel_test_cmd_unlock_unit(t, 11703c13e2acSDave Jiang buf, buf_len, i); 11713c13e2acSDave Jiang break; 11723c13e2acSDave Jiang case NVDIMM_INTEL_SET_PASSPHRASE: 11733c13e2acSDave Jiang rc = nd_intel_test_cmd_set_pass(t, 11743c13e2acSDave Jiang buf, buf_len, i); 11753c13e2acSDave Jiang break; 11763c13e2acSDave Jiang case NVDIMM_INTEL_DISABLE_PASSPHRASE: 11773c13e2acSDave Jiang rc = nd_intel_test_cmd_disable_pass(t, 11783c13e2acSDave Jiang buf, buf_len, i); 11793c13e2acSDave Jiang break; 11803c13e2acSDave Jiang case NVDIMM_INTEL_FREEZE_LOCK: 11813c13e2acSDave Jiang rc = nd_intel_test_cmd_freeze_lock(t, 11823c13e2acSDave Jiang buf, buf_len, i); 11833c13e2acSDave Jiang break; 11843c13e2acSDave Jiang case NVDIMM_INTEL_SECURE_ERASE: 11853c13e2acSDave Jiang rc = nd_intel_test_cmd_secure_erase(t, 11863c13e2acSDave Jiang buf, buf_len, i); 11873c13e2acSDave Jiang break; 1188*926f7480SDave Jiang case NVDIMM_INTEL_OVERWRITE: 1189*926f7480SDave Jiang rc = nd_intel_test_cmd_overwrite(t, 1190*926f7480SDave Jiang buf, buf_len, i - t->dcr_idx); 1191*926f7480SDave Jiang break; 1192*926f7480SDave Jiang case NVDIMM_INTEL_QUERY_OVERWRITE: 1193*926f7480SDave Jiang rc = nd_intel_test_cmd_query_overwrite(t, 1194*926f7480SDave Jiang buf, buf_len, i - t->dcr_idx); 1195*926f7480SDave Jiang break; 1196674d8bdeSDave Jiang case ND_INTEL_ENABLE_LSS_STATUS: 119739611e83SDan Williams rc = nd_intel_test_cmd_set_lss_status(t, 1198674d8bdeSDave Jiang buf, buf_len); 119939611e83SDan Williams break; 1200bfbaa952SDave Jiang case ND_INTEL_FW_GET_INFO: 120139611e83SDan Williams rc = nd_intel_test_get_fw_info(t, buf, 1202bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 120339611e83SDan Williams break; 1204bfbaa952SDave Jiang case ND_INTEL_FW_START_UPDATE: 120539611e83SDan Williams rc = nd_intel_test_start_update(t, buf, 1206bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 120739611e83SDan Williams break; 1208bfbaa952SDave Jiang case ND_INTEL_FW_SEND_DATA: 120939611e83SDan Williams rc = nd_intel_test_send_data(t, buf, 1210bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 121139611e83SDan Williams break; 1212bfbaa952SDave Jiang case ND_INTEL_FW_FINISH_UPDATE: 121339611e83SDan Williams rc = nd_intel_test_finish_fw(t, buf, 1214bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 121539611e83SDan Williams break; 1216bfbaa952SDave Jiang case ND_INTEL_FW_FINISH_QUERY: 121739611e83SDan Williams rc = nd_intel_test_finish_query(t, buf, 1218bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 121939611e83SDan Williams break; 1220bfbaa952SDave Jiang case ND_INTEL_SMART: 122139611e83SDan Williams rc = nfit_test_cmd_smart(buf, buf_len, 1222bfbaa952SDave Jiang &t->smart[i - t->dcr_idx]); 122339611e83SDan Williams break; 1224bfbaa952SDave Jiang case ND_INTEL_SMART_THRESHOLD: 122539611e83SDan Williams rc = nfit_test_cmd_smart_threshold(buf, 1226bfbaa952SDave Jiang buf_len, 1227bfbaa952SDave Jiang &t->smart_threshold[i - 1228bfbaa952SDave Jiang t->dcr_idx]); 122939611e83SDan Williams break; 1230bfbaa952SDave Jiang case ND_INTEL_SMART_SET_THRESHOLD: 123139611e83SDan Williams rc = nfit_test_cmd_smart_set_threshold(buf, 1232bfbaa952SDave Jiang buf_len, 1233bfbaa952SDave Jiang &t->smart_threshold[i - 1234bfbaa952SDave Jiang t->dcr_idx], 1235bfbaa952SDave Jiang &t->smart[i - t->dcr_idx], 1236bfbaa952SDave Jiang &t->pdev.dev, t->dimm_dev[i]); 123739611e83SDan Williams break; 12384cf260fcSVishal Verma case ND_INTEL_SMART_INJECT: 123939611e83SDan Williams rc = nfit_test_cmd_smart_inject(buf, 12404cf260fcSVishal Verma buf_len, 12414cf260fcSVishal Verma &t->smart_threshold[i - 12424cf260fcSVishal Verma t->dcr_idx], 12434cf260fcSVishal Verma &t->smart[i - t->dcr_idx], 12444cf260fcSVishal Verma &t->pdev.dev, t->dimm_dev[i]); 124539611e83SDan Williams break; 1246bfbaa952SDave Jiang default: 1247bfbaa952SDave Jiang return -ENOTTY; 1248bfbaa952SDave Jiang } 124939611e83SDan Williams return override_return_code(i, func, rc); 12506634fb06SDan Williams } 12516634fb06SDan Williams 12526634fb06SDan Williams if (!test_bit(cmd, &cmd_mask) 12536634fb06SDan Williams || !test_bit(func, &nfit_mem->dsm_mask)) 125439c686b8SVishal Verma return -ENOTTY; 125539c686b8SVishal Verma 1256bfbaa952SDave Jiang i = get_dimm(nfit_mem, func); 1257bfbaa952SDave Jiang if (i < 0) 1258bfbaa952SDave Jiang return i; 125973606afdSDan Williams 12606634fb06SDan Williams switch (func) { 126139c686b8SVishal Verma case ND_CMD_GET_CONFIG_SIZE: 126239c686b8SVishal Verma rc = nfit_test_cmd_get_config_size(buf, buf_len); 126339c686b8SVishal Verma break; 126439c686b8SVishal Verma case ND_CMD_GET_CONFIG_DATA: 126539c686b8SVishal Verma rc = nfit_test_cmd_get_config_data(buf, buf_len, 1266dafb1048SDan Williams t->label[i - t->dcr_idx]); 126739c686b8SVishal Verma break; 126839c686b8SVishal Verma case ND_CMD_SET_CONFIG_DATA: 126939c686b8SVishal Verma rc = nfit_test_cmd_set_config_data(buf, buf_len, 1270dafb1048SDan Williams t->label[i - t->dcr_idx]); 127139c686b8SVishal Verma break; 12726bc75619SDan Williams default: 12736bc75619SDan Williams return -ENOTTY; 12746bc75619SDan Williams } 127539611e83SDan Williams return override_return_code(i, func, rc); 127639c686b8SVishal Verma } else { 1277f471f1a7SDan Williams struct ars_state *ars_state = &t->ars_state; 127810246dc8SYasunori Goto struct nd_cmd_pkg *call_pkg = buf; 127910246dc8SYasunori Goto 128010246dc8SYasunori Goto if (!nd_desc) 128110246dc8SYasunori Goto return -ENOTTY; 128210246dc8SYasunori Goto 128310246dc8SYasunori Goto if (cmd == ND_CMD_CALL) { 128410246dc8SYasunori Goto func = call_pkg->nd_command; 128510246dc8SYasunori Goto 128610246dc8SYasunori Goto buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out; 128710246dc8SYasunori Goto buf = (void *) call_pkg->nd_payload; 128810246dc8SYasunori Goto 128910246dc8SYasunori Goto switch (func) { 129010246dc8SYasunori Goto case NFIT_CMD_TRANSLATE_SPA: 129110246dc8SYasunori Goto rc = nfit_test_cmd_translate_spa( 129210246dc8SYasunori Goto acpi_desc->nvdimm_bus, buf, buf_len); 129310246dc8SYasunori Goto return rc; 12949fb1a190SDave Jiang case NFIT_CMD_ARS_INJECT_SET: 12959fb1a190SDave Jiang rc = nfit_test_cmd_ars_error_inject(t, buf, 12969fb1a190SDave Jiang buf_len); 12979fb1a190SDave Jiang return rc; 12989fb1a190SDave Jiang case NFIT_CMD_ARS_INJECT_CLEAR: 12999fb1a190SDave Jiang rc = nfit_test_cmd_ars_inject_clear(t, buf, 13009fb1a190SDave Jiang buf_len); 13019fb1a190SDave Jiang return rc; 13029fb1a190SDave Jiang case NFIT_CMD_ARS_INJECT_GET: 13039fb1a190SDave Jiang rc = nfit_test_cmd_ars_inject_status(t, buf, 13049fb1a190SDave Jiang buf_len); 13059fb1a190SDave Jiang return rc; 130610246dc8SYasunori Goto default: 130710246dc8SYasunori Goto return -ENOTTY; 130810246dc8SYasunori Goto } 130910246dc8SYasunori Goto } 1310f471f1a7SDan Williams 1311e3654ecaSDan Williams if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask)) 131239c686b8SVishal Verma return -ENOTTY; 131339c686b8SVishal Verma 13146634fb06SDan Williams switch (func) { 131539c686b8SVishal Verma case ND_CMD_ARS_CAP: 131639c686b8SVishal Verma rc = nfit_test_cmd_ars_cap(buf, buf_len); 131739c686b8SVishal Verma break; 131839c686b8SVishal Verma case ND_CMD_ARS_START: 13199fb1a190SDave Jiang rc = nfit_test_cmd_ars_start(t, ars_state, buf, 13209fb1a190SDave Jiang buf_len, cmd_rc); 132139c686b8SVishal Verma break; 132239c686b8SVishal Verma case ND_CMD_ARS_STATUS: 1323f471f1a7SDan Williams rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len, 1324f471f1a7SDan Williams cmd_rc); 132539c686b8SVishal Verma break; 1326d4f32367SDan Williams case ND_CMD_CLEAR_ERROR: 13275e096ef3SVishal Verma rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc); 1328d4f32367SDan Williams break; 132939c686b8SVishal Verma default: 133039c686b8SVishal Verma return -ENOTTY; 133139c686b8SVishal Verma } 133239c686b8SVishal Verma } 13336bc75619SDan Williams 13346bc75619SDan Williams return rc; 13356bc75619SDan Williams } 13366bc75619SDan Williams 13376bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock); 13386bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS]; 13396bc75619SDan Williams 13406bc75619SDan Williams static void release_nfit_res(void *data) 13416bc75619SDan Williams { 13426bc75619SDan Williams struct nfit_test_resource *nfit_res = data; 13436bc75619SDan Williams 13446bc75619SDan Williams spin_lock(&nfit_test_lock); 13456bc75619SDan Williams list_del(&nfit_res->list); 13466bc75619SDan Williams spin_unlock(&nfit_test_lock); 13476bc75619SDan Williams 13486bc75619SDan Williams vfree(nfit_res->buf); 13496bc75619SDan Williams kfree(nfit_res); 13506bc75619SDan Williams } 13516bc75619SDan Williams 13526bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma, 13536bc75619SDan Williams void *buf) 13546bc75619SDan Williams { 13556bc75619SDan Williams struct device *dev = &t->pdev.dev; 13566bc75619SDan Williams struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res), 13576bc75619SDan Williams GFP_KERNEL); 13586bc75619SDan Williams int rc; 13596bc75619SDan Williams 1360bd4cd745SDan Williams if (!buf || !nfit_res) 13616bc75619SDan Williams goto err; 13626bc75619SDan Williams rc = devm_add_action(dev, release_nfit_res, nfit_res); 13636bc75619SDan Williams if (rc) 13646bc75619SDan Williams goto err; 13656bc75619SDan Williams INIT_LIST_HEAD(&nfit_res->list); 13666bc75619SDan Williams memset(buf, 0, size); 13676bc75619SDan Williams nfit_res->dev = dev; 13686bc75619SDan Williams nfit_res->buf = buf; 1369bd4cd745SDan Williams nfit_res->res.start = *dma; 1370bd4cd745SDan Williams nfit_res->res.end = *dma + size - 1; 1371bd4cd745SDan Williams nfit_res->res.name = "NFIT"; 1372bd4cd745SDan Williams spin_lock_init(&nfit_res->lock); 1373bd4cd745SDan Williams INIT_LIST_HEAD(&nfit_res->requests); 13746bc75619SDan Williams spin_lock(&nfit_test_lock); 13756bc75619SDan Williams list_add(&nfit_res->list, &t->resources); 13766bc75619SDan Williams spin_unlock(&nfit_test_lock); 13776bc75619SDan Williams 13786bc75619SDan Williams return nfit_res->buf; 13796bc75619SDan Williams err: 1380ee8520feSDan Williams if (buf) 13816bc75619SDan Williams vfree(buf); 13826bc75619SDan Williams kfree(nfit_res); 13836bc75619SDan Williams return NULL; 13846bc75619SDan Williams } 13856bc75619SDan Williams 13866bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma) 13876bc75619SDan Williams { 13886bc75619SDan Williams void *buf = vmalloc(size); 13896bc75619SDan Williams 13906bc75619SDan Williams *dma = (unsigned long) buf; 13916bc75619SDan Williams return __test_alloc(t, size, dma, buf); 13926bc75619SDan Williams } 13936bc75619SDan Williams 13946bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr) 13956bc75619SDan Williams { 13966bc75619SDan Williams int i; 13976bc75619SDan Williams 13986bc75619SDan Williams for (i = 0; i < ARRAY_SIZE(instances); i++) { 13996bc75619SDan Williams struct nfit_test_resource *n, *nfit_res = NULL; 14006bc75619SDan Williams struct nfit_test *t = instances[i]; 14016bc75619SDan Williams 14026bc75619SDan Williams if (!t) 14036bc75619SDan Williams continue; 14046bc75619SDan Williams spin_lock(&nfit_test_lock); 14056bc75619SDan Williams list_for_each_entry(n, &t->resources, list) { 1406bd4cd745SDan Williams if (addr >= n->res.start && (addr < n->res.start 1407bd4cd745SDan Williams + resource_size(&n->res))) { 14086bc75619SDan Williams nfit_res = n; 14096bc75619SDan Williams break; 14106bc75619SDan Williams } else if (addr >= (unsigned long) n->buf 14116bc75619SDan Williams && (addr < (unsigned long) n->buf 1412bd4cd745SDan Williams + resource_size(&n->res))) { 14136bc75619SDan Williams nfit_res = n; 14146bc75619SDan Williams break; 14156bc75619SDan Williams } 14166bc75619SDan Williams } 14176bc75619SDan Williams spin_unlock(&nfit_test_lock); 14186bc75619SDan Williams if (nfit_res) 14196bc75619SDan Williams return nfit_res; 14206bc75619SDan Williams } 14216bc75619SDan Williams 14226bc75619SDan Williams return NULL; 14236bc75619SDan Williams } 14246bc75619SDan Williams 1425f471f1a7SDan Williams static int ars_state_init(struct device *dev, struct ars_state *ars_state) 1426f471f1a7SDan Williams { 14279fb1a190SDave Jiang /* for testing, only store up to n records that fit within 4k */ 1428f471f1a7SDan Williams ars_state->ars_status = devm_kzalloc(dev, 14299fb1a190SDave Jiang sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL); 1430f471f1a7SDan Williams if (!ars_state->ars_status) 1431f471f1a7SDan Williams return -ENOMEM; 1432f471f1a7SDan Williams spin_lock_init(&ars_state->lock); 1433f471f1a7SDan Williams return 0; 1434f471f1a7SDan Williams } 1435f471f1a7SDan Williams 1436231bf117SDan Williams static void put_dimms(void *data) 1437231bf117SDan Williams { 1438718fda67SDan Williams struct nfit_test *t = data; 1439231bf117SDan Williams int i; 1440231bf117SDan Williams 1441718fda67SDan Williams for (i = 0; i < t->num_dcr; i++) 1442718fda67SDan Williams if (t->dimm_dev[i]) 1443718fda67SDan Williams device_unregister(t->dimm_dev[i]); 1444231bf117SDan Williams } 1445231bf117SDan Williams 1446231bf117SDan Williams static struct class *nfit_test_dimm; 1447231bf117SDan Williams 144873606afdSDan Williams static int dimm_name_to_id(struct device *dev) 144973606afdSDan Williams { 145073606afdSDan Williams int dimm; 145173606afdSDan Williams 1452718fda67SDan Williams if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1) 145373606afdSDan Williams return -ENXIO; 145473606afdSDan Williams return dimm; 145573606afdSDan Williams } 145673606afdSDan Williams 145773606afdSDan Williams static ssize_t handle_show(struct device *dev, struct device_attribute *attr, 145873606afdSDan Williams char *buf) 145973606afdSDan Williams { 146073606afdSDan Williams int dimm = dimm_name_to_id(dev); 146173606afdSDan Williams 146273606afdSDan Williams if (dimm < 0) 146373606afdSDan Williams return dimm; 146473606afdSDan Williams 146519357a68SDan Williams return sprintf(buf, "%#x\n", handle[dimm]); 146673606afdSDan Williams } 146773606afdSDan Williams DEVICE_ATTR_RO(handle); 146873606afdSDan Williams 146973606afdSDan Williams static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr, 147073606afdSDan Williams char *buf) 147173606afdSDan Williams { 147273606afdSDan Williams int dimm = dimm_name_to_id(dev); 147373606afdSDan Williams 147473606afdSDan Williams if (dimm < 0) 147573606afdSDan Williams return dimm; 147673606afdSDan Williams 147773606afdSDan Williams return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]); 147873606afdSDan Williams } 147973606afdSDan Williams 148073606afdSDan Williams static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr, 148173606afdSDan Williams const char *buf, size_t size) 148273606afdSDan Williams { 148373606afdSDan Williams int dimm = dimm_name_to_id(dev); 148473606afdSDan Williams unsigned long val; 148573606afdSDan Williams ssize_t rc; 148673606afdSDan Williams 148773606afdSDan Williams if (dimm < 0) 148873606afdSDan Williams return dimm; 148973606afdSDan Williams 149073606afdSDan Williams rc = kstrtol(buf, 0, &val); 149173606afdSDan Williams if (rc) 149273606afdSDan Williams return rc; 149373606afdSDan Williams 149473606afdSDan Williams dimm_fail_cmd_flags[dimm] = val; 149573606afdSDan Williams return size; 149673606afdSDan Williams } 149773606afdSDan Williams static DEVICE_ATTR_RW(fail_cmd); 149873606afdSDan Williams 149955c72ab6SDan Williams static ssize_t fail_cmd_code_show(struct device *dev, struct device_attribute *attr, 150055c72ab6SDan Williams char *buf) 150155c72ab6SDan Williams { 150255c72ab6SDan Williams int dimm = dimm_name_to_id(dev); 150355c72ab6SDan Williams 150455c72ab6SDan Williams if (dimm < 0) 150555c72ab6SDan Williams return dimm; 150655c72ab6SDan Williams 150755c72ab6SDan Williams return sprintf(buf, "%d\n", dimm_fail_cmd_code[dimm]); 150855c72ab6SDan Williams } 150955c72ab6SDan Williams 151055c72ab6SDan Williams static ssize_t fail_cmd_code_store(struct device *dev, struct device_attribute *attr, 151155c72ab6SDan Williams const char *buf, size_t size) 151255c72ab6SDan Williams { 151355c72ab6SDan Williams int dimm = dimm_name_to_id(dev); 151455c72ab6SDan Williams unsigned long val; 151555c72ab6SDan Williams ssize_t rc; 151655c72ab6SDan Williams 151755c72ab6SDan Williams if (dimm < 0) 151855c72ab6SDan Williams return dimm; 151955c72ab6SDan Williams 152055c72ab6SDan Williams rc = kstrtol(buf, 0, &val); 152155c72ab6SDan Williams if (rc) 152255c72ab6SDan Williams return rc; 152355c72ab6SDan Williams 152455c72ab6SDan Williams dimm_fail_cmd_code[dimm] = val; 152555c72ab6SDan Williams return size; 152655c72ab6SDan Williams } 152755c72ab6SDan Williams static DEVICE_ATTR_RW(fail_cmd_code); 152855c72ab6SDan Williams 15293c13e2acSDave Jiang static ssize_t lock_dimm_store(struct device *dev, 15303c13e2acSDave Jiang struct device_attribute *attr, const char *buf, size_t size) 15313c13e2acSDave Jiang { 15323c13e2acSDave Jiang int dimm = dimm_name_to_id(dev); 15333c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 15343c13e2acSDave Jiang 15353c13e2acSDave Jiang sec->state = ND_INTEL_SEC_STATE_ENABLED | ND_INTEL_SEC_STATE_LOCKED; 15363c13e2acSDave Jiang return size; 15373c13e2acSDave Jiang } 15383c13e2acSDave Jiang static DEVICE_ATTR_WO(lock_dimm); 15393c13e2acSDave Jiang 154073606afdSDan Williams static struct attribute *nfit_test_dimm_attributes[] = { 154173606afdSDan Williams &dev_attr_fail_cmd.attr, 154255c72ab6SDan Williams &dev_attr_fail_cmd_code.attr, 154373606afdSDan Williams &dev_attr_handle.attr, 15443c13e2acSDave Jiang &dev_attr_lock_dimm.attr, 154573606afdSDan Williams NULL, 154673606afdSDan Williams }; 154773606afdSDan Williams 154873606afdSDan Williams static struct attribute_group nfit_test_dimm_attribute_group = { 154973606afdSDan Williams .attrs = nfit_test_dimm_attributes, 155073606afdSDan Williams }; 155173606afdSDan Williams 155273606afdSDan Williams static const struct attribute_group *nfit_test_dimm_attribute_groups[] = { 155373606afdSDan Williams &nfit_test_dimm_attribute_group, 155473606afdSDan Williams NULL, 155573606afdSDan Williams }; 155673606afdSDan Williams 1557718fda67SDan Williams static int nfit_test_dimm_init(struct nfit_test *t) 1558718fda67SDan Williams { 1559718fda67SDan Williams int i; 1560718fda67SDan Williams 1561718fda67SDan Williams if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t)) 1562718fda67SDan Williams return -ENOMEM; 1563718fda67SDan Williams for (i = 0; i < t->num_dcr; i++) { 1564718fda67SDan Williams t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm, 1565718fda67SDan Williams &t->pdev.dev, 0, NULL, 1566718fda67SDan Williams nfit_test_dimm_attribute_groups, 1567718fda67SDan Williams "test_dimm%d", i + t->dcr_idx); 1568718fda67SDan Williams if (!t->dimm_dev[i]) 1569718fda67SDan Williams return -ENOMEM; 1570718fda67SDan Williams } 1571718fda67SDan Williams return 0; 1572718fda67SDan Williams } 1573718fda67SDan Williams 1574ed07c433SDan Williams static void smart_init(struct nfit_test *t) 1575ed07c433SDan Williams { 1576ed07c433SDan Williams int i; 1577ed07c433SDan Williams const struct nd_intel_smart_threshold smart_t_data = { 1578ed07c433SDan Williams .alarm_control = ND_INTEL_SMART_SPARE_TRIP 1579ed07c433SDan Williams | ND_INTEL_SMART_TEMP_TRIP, 1580ed07c433SDan Williams .media_temperature = 40 * 16, 1581ed07c433SDan Williams .ctrl_temperature = 30 * 16, 1582ed07c433SDan Williams .spares = 5, 1583ed07c433SDan Williams }; 1584ed07c433SDan Williams 1585ed07c433SDan Williams for (i = 0; i < t->num_dcr; i++) { 1586b4d4702fSVishal Verma memcpy(&t->smart[i], &smart_def, sizeof(smart_def)); 1587ed07c433SDan Williams memcpy(&t->smart_threshold[i], &smart_t_data, 1588ed07c433SDan Williams sizeof(smart_t_data)); 1589ed07c433SDan Williams } 1590ed07c433SDan Williams } 1591ed07c433SDan Williams 15926bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t) 15936bc75619SDan Williams { 15946b577c9dSLinda Knippers size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA 15956bc75619SDan Williams + sizeof(struct acpi_nfit_memory_map) * NUM_MEM 15966bc75619SDan Williams + sizeof(struct acpi_nfit_control_region) * NUM_DCR 15973b87356fSDan Williams + offsetof(struct acpi_nfit_control_region, 15983b87356fSDan Williams window_size) * NUM_DCR 15999d27a87eSDan Williams + sizeof(struct acpi_nfit_data_region) * NUM_BDW 160085d3fa02SDan Williams + (sizeof(struct acpi_nfit_flush_address) 1601f81e1d35SDave Jiang + sizeof(u64) * NUM_HINTS) * NUM_DCR 1602f81e1d35SDave Jiang + sizeof(struct acpi_nfit_capabilities); 16036bc75619SDan Williams int i; 16046bc75619SDan Williams 16056bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 16066bc75619SDan Williams if (!t->nfit_buf) 16076bc75619SDan Williams return -ENOMEM; 16086bc75619SDan Williams t->nfit_size = nfit_size; 16096bc75619SDan Williams 1610ee8520feSDan Williams t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]); 16116bc75619SDan Williams if (!t->spa_set[0]) 16126bc75619SDan Williams return -ENOMEM; 16136bc75619SDan Williams 1614ee8520feSDan Williams t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]); 16156bc75619SDan Williams if (!t->spa_set[1]) 16166bc75619SDan Williams return -ENOMEM; 16176bc75619SDan Williams 1618ee8520feSDan Williams t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]); 161920985164SVishal Verma if (!t->spa_set[2]) 162020985164SVishal Verma return -ENOMEM; 162120985164SVishal Verma 1622dafb1048SDan Williams for (i = 0; i < t->num_dcr; i++) { 16236bc75619SDan Williams t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]); 16246bc75619SDan Williams if (!t->dimm[i]) 16256bc75619SDan Williams return -ENOMEM; 16266bc75619SDan Williams 16276bc75619SDan Williams t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]); 16286bc75619SDan Williams if (!t->label[i]) 16296bc75619SDan Williams return -ENOMEM; 16306bc75619SDan Williams sprintf(t->label[i], "label%d", i); 16319d27a87eSDan Williams 16329d15ce9cSDan Williams t->flush[i] = test_alloc(t, max(PAGE_SIZE, 16339d15ce9cSDan Williams sizeof(u64) * NUM_HINTS), 163485d3fa02SDan Williams &t->flush_dma[i]); 16359d27a87eSDan Williams if (!t->flush[i]) 16369d27a87eSDan Williams return -ENOMEM; 16376bc75619SDan Williams } 16386bc75619SDan Williams 1639dafb1048SDan Williams for (i = 0; i < t->num_dcr; i++) { 16406bc75619SDan Williams t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]); 16416bc75619SDan Williams if (!t->dcr[i]) 16426bc75619SDan Williams return -ENOMEM; 16436bc75619SDan Williams } 16446bc75619SDan Williams 1645c14a868aSDan Williams t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma); 1646c14a868aSDan Williams if (!t->_fit) 1647c14a868aSDan Williams return -ENOMEM; 1648c14a868aSDan Williams 1649718fda67SDan Williams if (nfit_test_dimm_init(t)) 1650231bf117SDan Williams return -ENOMEM; 1651ed07c433SDan Williams smart_init(t); 1652f471f1a7SDan Williams return ars_state_init(&t->pdev.dev, &t->ars_state); 16536bc75619SDan Williams } 16546bc75619SDan Williams 16556bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t) 16566bc75619SDan Williams { 16577bfe97c7SDan Williams size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2 1658ac40b675SDan Williams + sizeof(struct acpi_nfit_memory_map) * 2 1659ac40b675SDan Williams + offsetof(struct acpi_nfit_control_region, window_size) * 2; 1660dafb1048SDan Williams int i; 16616bc75619SDan Williams 16626bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 16636bc75619SDan Williams if (!t->nfit_buf) 16646bc75619SDan Williams return -ENOMEM; 16656bc75619SDan Williams t->nfit_size = nfit_size; 16666bc75619SDan Williams 1667ee8520feSDan Williams t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]); 16686bc75619SDan Williams if (!t->spa_set[0]) 16696bc75619SDan Williams return -ENOMEM; 16706bc75619SDan Williams 1671dafb1048SDan Williams for (i = 0; i < t->num_dcr; i++) { 1672dafb1048SDan Williams t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]); 1673dafb1048SDan Williams if (!t->label[i]) 1674dafb1048SDan Williams return -ENOMEM; 1675dafb1048SDan Williams sprintf(t->label[i], "label%d", i); 1676dafb1048SDan Williams } 1677dafb1048SDan Williams 16787bfe97c7SDan Williams t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]); 16797bfe97c7SDan Williams if (!t->spa_set[1]) 16807bfe97c7SDan Williams return -ENOMEM; 16817bfe97c7SDan Williams 1682718fda67SDan Williams if (nfit_test_dimm_init(t)) 1683718fda67SDan Williams return -ENOMEM; 1684ed07c433SDan Williams smart_init(t); 1685f471f1a7SDan Williams return ars_state_init(&t->pdev.dev, &t->ars_state); 16866bc75619SDan Williams } 16876bc75619SDan Williams 16885dc68e55SDan Williams static void dcr_common_init(struct acpi_nfit_control_region *dcr) 16895dc68e55SDan Williams { 16905dc68e55SDan Williams dcr->vendor_id = 0xabcd; 16915dc68e55SDan Williams dcr->device_id = 0; 16925dc68e55SDan Williams dcr->revision_id = 1; 16935dc68e55SDan Williams dcr->valid_fields = 1; 16945dc68e55SDan Williams dcr->manufacturing_location = 0xa; 16955dc68e55SDan Williams dcr->manufacturing_date = cpu_to_be16(2016); 16965dc68e55SDan Williams } 16975dc68e55SDan Williams 16986bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t) 16996bc75619SDan Williams { 170085d3fa02SDan Williams const int flush_hint_size = sizeof(struct acpi_nfit_flush_address) 170185d3fa02SDan Williams + (sizeof(u64) * NUM_HINTS); 17026bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 17036bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 17046bc75619SDan Williams void *nfit_buf = t->nfit_buf; 17056bc75619SDan Williams struct acpi_nfit_system_address *spa; 17066bc75619SDan Williams struct acpi_nfit_control_region *dcr; 17076bc75619SDan Williams struct acpi_nfit_data_region *bdw; 17089d27a87eSDan Williams struct acpi_nfit_flush_address *flush; 1709f81e1d35SDave Jiang struct acpi_nfit_capabilities *pcap; 1710d7d8464dSRoss Zwisler unsigned int offset = 0, i; 17116bc75619SDan Williams 17126bc75619SDan Williams /* 17136bc75619SDan Williams * spa0 (interleave first half of dimm0 and dimm1, note storage 17146bc75619SDan Williams * does not actually alias the related block-data-window 17156bc75619SDan Williams * regions) 17166bc75619SDan Williams */ 17176b577c9dSLinda Knippers spa = nfit_buf; 17186bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17196bc75619SDan Williams spa->header.length = sizeof(*spa); 17206bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 17216bc75619SDan Williams spa->range_index = 0+1; 17226bc75619SDan Williams spa->address = t->spa_set_dma[0]; 17236bc75619SDan Williams spa->length = SPA0_SIZE; 1724d7d8464dSRoss Zwisler offset += spa->header.length; 17256bc75619SDan Williams 17266bc75619SDan Williams /* 17276bc75619SDan Williams * spa1 (interleave last half of the 4 DIMMS, note storage 17286bc75619SDan Williams * does not actually alias the related block-data-window 17296bc75619SDan Williams * regions) 17306bc75619SDan Williams */ 1731d7d8464dSRoss Zwisler spa = nfit_buf + offset; 17326bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17336bc75619SDan Williams spa->header.length = sizeof(*spa); 17346bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 17356bc75619SDan Williams spa->range_index = 1+1; 17366bc75619SDan Williams spa->address = t->spa_set_dma[1]; 17376bc75619SDan Williams spa->length = SPA1_SIZE; 1738d7d8464dSRoss Zwisler offset += spa->header.length; 17396bc75619SDan Williams 17406bc75619SDan Williams /* spa2 (dcr0) dimm0 */ 1741d7d8464dSRoss Zwisler spa = nfit_buf + offset; 17426bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17436bc75619SDan Williams spa->header.length = sizeof(*spa); 17446bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 17456bc75619SDan Williams spa->range_index = 2+1; 17466bc75619SDan Williams spa->address = t->dcr_dma[0]; 17476bc75619SDan Williams spa->length = DCR_SIZE; 1748d7d8464dSRoss Zwisler offset += spa->header.length; 17496bc75619SDan Williams 17506bc75619SDan Williams /* spa3 (dcr1) dimm1 */ 1751d7d8464dSRoss Zwisler spa = nfit_buf + offset; 17526bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17536bc75619SDan Williams spa->header.length = sizeof(*spa); 17546bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 17556bc75619SDan Williams spa->range_index = 3+1; 17566bc75619SDan Williams spa->address = t->dcr_dma[1]; 17576bc75619SDan Williams spa->length = DCR_SIZE; 1758d7d8464dSRoss Zwisler offset += spa->header.length; 17596bc75619SDan Williams 17606bc75619SDan Williams /* spa4 (dcr2) dimm2 */ 1761d7d8464dSRoss Zwisler spa = nfit_buf + offset; 17626bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17636bc75619SDan Williams spa->header.length = sizeof(*spa); 17646bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 17656bc75619SDan Williams spa->range_index = 4+1; 17666bc75619SDan Williams spa->address = t->dcr_dma[2]; 17676bc75619SDan Williams spa->length = DCR_SIZE; 1768d7d8464dSRoss Zwisler offset += spa->header.length; 17696bc75619SDan Williams 17706bc75619SDan Williams /* spa5 (dcr3) dimm3 */ 1771d7d8464dSRoss Zwisler spa = nfit_buf + offset; 17726bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17736bc75619SDan Williams spa->header.length = sizeof(*spa); 17746bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 17756bc75619SDan Williams spa->range_index = 5+1; 17766bc75619SDan Williams spa->address = t->dcr_dma[3]; 17776bc75619SDan Williams spa->length = DCR_SIZE; 1778d7d8464dSRoss Zwisler offset += spa->header.length; 17796bc75619SDan Williams 17806bc75619SDan Williams /* spa6 (bdw for dcr0) dimm0 */ 1781d7d8464dSRoss Zwisler spa = nfit_buf + offset; 17826bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17836bc75619SDan Williams spa->header.length = sizeof(*spa); 17846bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 17856bc75619SDan Williams spa->range_index = 6+1; 17866bc75619SDan Williams spa->address = t->dimm_dma[0]; 17876bc75619SDan Williams spa->length = DIMM_SIZE; 1788d7d8464dSRoss Zwisler offset += spa->header.length; 17896bc75619SDan Williams 17906bc75619SDan Williams /* spa7 (bdw for dcr1) dimm1 */ 1791d7d8464dSRoss Zwisler spa = nfit_buf + offset; 17926bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 17936bc75619SDan Williams spa->header.length = sizeof(*spa); 17946bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 17956bc75619SDan Williams spa->range_index = 7+1; 17966bc75619SDan Williams spa->address = t->dimm_dma[1]; 17976bc75619SDan Williams spa->length = DIMM_SIZE; 1798d7d8464dSRoss Zwisler offset += spa->header.length; 17996bc75619SDan Williams 18006bc75619SDan Williams /* spa8 (bdw for dcr2) dimm2 */ 1801d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18026bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18036bc75619SDan Williams spa->header.length = sizeof(*spa); 18046bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 18056bc75619SDan Williams spa->range_index = 8+1; 18066bc75619SDan Williams spa->address = t->dimm_dma[2]; 18076bc75619SDan Williams spa->length = DIMM_SIZE; 1808d7d8464dSRoss Zwisler offset += spa->header.length; 18096bc75619SDan Williams 18106bc75619SDan Williams /* spa9 (bdw for dcr3) dimm3 */ 1811d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18126bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18136bc75619SDan Williams spa->header.length = sizeof(*spa); 18146bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 18156bc75619SDan Williams spa->range_index = 9+1; 18166bc75619SDan Williams spa->address = t->dimm_dma[3]; 18176bc75619SDan Williams spa->length = DIMM_SIZE; 1818d7d8464dSRoss Zwisler offset += spa->header.length; 18196bc75619SDan Williams 18206bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 18216bc75619SDan Williams memdev = nfit_buf + offset; 18226bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 18236bc75619SDan Williams memdev->header.length = sizeof(*memdev); 18246bc75619SDan Williams memdev->device_handle = handle[0]; 18256bc75619SDan Williams memdev->physical_id = 0; 18266bc75619SDan Williams memdev->region_id = 0; 18276bc75619SDan Williams memdev->range_index = 0+1; 18283b87356fSDan Williams memdev->region_index = 4+1; 18296bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 1830df06a2d5SDan Williams memdev->region_offset = 1; 18316bc75619SDan Williams memdev->address = 0; 18326bc75619SDan Williams memdev->interleave_index = 0; 18336bc75619SDan Williams memdev->interleave_ways = 2; 1834d7d8464dSRoss Zwisler offset += memdev->header.length; 18356bc75619SDan Williams 18366bc75619SDan Williams /* mem-region1 (spa0, dimm1) */ 1837d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 18386bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 18396bc75619SDan Williams memdev->header.length = sizeof(*memdev); 18406bc75619SDan Williams memdev->device_handle = handle[1]; 18416bc75619SDan Williams memdev->physical_id = 1; 18426bc75619SDan Williams memdev->region_id = 0; 18436bc75619SDan Williams memdev->range_index = 0+1; 18443b87356fSDan Williams memdev->region_index = 5+1; 18456bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 1846df06a2d5SDan Williams memdev->region_offset = (1 << 8); 18476bc75619SDan Williams memdev->address = 0; 18486bc75619SDan Williams memdev->interleave_index = 0; 18496bc75619SDan Williams memdev->interleave_ways = 2; 1850ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 1851d7d8464dSRoss Zwisler offset += memdev->header.length; 18526bc75619SDan Williams 18536bc75619SDan Williams /* mem-region2 (spa1, dimm0) */ 1854d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 18556bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 18566bc75619SDan Williams memdev->header.length = sizeof(*memdev); 18576bc75619SDan Williams memdev->device_handle = handle[0]; 18586bc75619SDan Williams memdev->physical_id = 0; 18596bc75619SDan Williams memdev->region_id = 1; 18606bc75619SDan Williams memdev->range_index = 1+1; 18613b87356fSDan Williams memdev->region_index = 4+1; 18626bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 1863df06a2d5SDan Williams memdev->region_offset = (1 << 16); 18646bc75619SDan Williams memdev->address = SPA0_SIZE/2; 18656bc75619SDan Williams memdev->interleave_index = 0; 18666bc75619SDan Williams memdev->interleave_ways = 4; 1867ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 1868d7d8464dSRoss Zwisler offset += memdev->header.length; 18696bc75619SDan Williams 18706bc75619SDan Williams /* mem-region3 (spa1, dimm1) */ 1871d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 18726bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 18736bc75619SDan Williams memdev->header.length = sizeof(*memdev); 18746bc75619SDan Williams memdev->device_handle = handle[1]; 18756bc75619SDan Williams memdev->physical_id = 1; 18766bc75619SDan Williams memdev->region_id = 1; 18776bc75619SDan Williams memdev->range_index = 1+1; 18783b87356fSDan Williams memdev->region_index = 5+1; 18796bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 1880df06a2d5SDan Williams memdev->region_offset = (1 << 24); 18816bc75619SDan Williams memdev->address = SPA0_SIZE/2; 18826bc75619SDan Williams memdev->interleave_index = 0; 18836bc75619SDan Williams memdev->interleave_ways = 4; 1884d7d8464dSRoss Zwisler offset += memdev->header.length; 18856bc75619SDan Williams 18866bc75619SDan Williams /* mem-region4 (spa1, dimm2) */ 1887d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 18886bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 18896bc75619SDan Williams memdev->header.length = sizeof(*memdev); 18906bc75619SDan Williams memdev->device_handle = handle[2]; 18916bc75619SDan Williams memdev->physical_id = 2; 18926bc75619SDan Williams memdev->region_id = 0; 18936bc75619SDan Williams memdev->range_index = 1+1; 18943b87356fSDan Williams memdev->region_index = 6+1; 18956bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 1896df06a2d5SDan Williams memdev->region_offset = (1ULL << 32); 18976bc75619SDan Williams memdev->address = SPA0_SIZE/2; 18986bc75619SDan Williams memdev->interleave_index = 0; 18996bc75619SDan Williams memdev->interleave_ways = 4; 1900ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 1901d7d8464dSRoss Zwisler offset += memdev->header.length; 19026bc75619SDan Williams 19036bc75619SDan Williams /* mem-region5 (spa1, dimm3) */ 1904d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19056bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19066bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19076bc75619SDan Williams memdev->device_handle = handle[3]; 19086bc75619SDan Williams memdev->physical_id = 3; 19096bc75619SDan Williams memdev->region_id = 0; 19106bc75619SDan Williams memdev->range_index = 1+1; 19113b87356fSDan Williams memdev->region_index = 7+1; 19126bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 1913df06a2d5SDan Williams memdev->region_offset = (1ULL << 40); 19146bc75619SDan Williams memdev->address = SPA0_SIZE/2; 19156bc75619SDan Williams memdev->interleave_index = 0; 19166bc75619SDan Williams memdev->interleave_ways = 4; 1917d7d8464dSRoss Zwisler offset += memdev->header.length; 19186bc75619SDan Williams 19196bc75619SDan Williams /* mem-region6 (spa/dcr0, dimm0) */ 1920d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19216bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19226bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19236bc75619SDan Williams memdev->device_handle = handle[0]; 19246bc75619SDan Williams memdev->physical_id = 0; 19256bc75619SDan Williams memdev->region_id = 0; 19266bc75619SDan Williams memdev->range_index = 2+1; 19276bc75619SDan Williams memdev->region_index = 0+1; 19286bc75619SDan Williams memdev->region_size = 0; 19296bc75619SDan Williams memdev->region_offset = 0; 19306bc75619SDan Williams memdev->address = 0; 19316bc75619SDan Williams memdev->interleave_index = 0; 19326bc75619SDan Williams memdev->interleave_ways = 1; 1933d7d8464dSRoss Zwisler offset += memdev->header.length; 19346bc75619SDan Williams 19356bc75619SDan Williams /* mem-region7 (spa/dcr1, dimm1) */ 1936d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19376bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19386bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19396bc75619SDan Williams memdev->device_handle = handle[1]; 19406bc75619SDan Williams memdev->physical_id = 1; 19416bc75619SDan Williams memdev->region_id = 0; 19426bc75619SDan Williams memdev->range_index = 3+1; 19436bc75619SDan Williams memdev->region_index = 1+1; 19446bc75619SDan Williams memdev->region_size = 0; 19456bc75619SDan Williams memdev->region_offset = 0; 19466bc75619SDan Williams memdev->address = 0; 19476bc75619SDan Williams memdev->interleave_index = 0; 19486bc75619SDan Williams memdev->interleave_ways = 1; 1949d7d8464dSRoss Zwisler offset += memdev->header.length; 19506bc75619SDan Williams 19516bc75619SDan Williams /* mem-region8 (spa/dcr2, dimm2) */ 1952d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19536bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19546bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19556bc75619SDan Williams memdev->device_handle = handle[2]; 19566bc75619SDan Williams memdev->physical_id = 2; 19576bc75619SDan Williams memdev->region_id = 0; 19586bc75619SDan Williams memdev->range_index = 4+1; 19596bc75619SDan Williams memdev->region_index = 2+1; 19606bc75619SDan Williams memdev->region_size = 0; 19616bc75619SDan Williams memdev->region_offset = 0; 19626bc75619SDan Williams memdev->address = 0; 19636bc75619SDan Williams memdev->interleave_index = 0; 19646bc75619SDan Williams memdev->interleave_ways = 1; 1965d7d8464dSRoss Zwisler offset += memdev->header.length; 19666bc75619SDan Williams 19676bc75619SDan Williams /* mem-region9 (spa/dcr3, dimm3) */ 1968d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19696bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19706bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19716bc75619SDan Williams memdev->device_handle = handle[3]; 19726bc75619SDan Williams memdev->physical_id = 3; 19736bc75619SDan Williams memdev->region_id = 0; 19746bc75619SDan Williams memdev->range_index = 5+1; 19756bc75619SDan Williams memdev->region_index = 3+1; 19766bc75619SDan Williams memdev->region_size = 0; 19776bc75619SDan Williams memdev->region_offset = 0; 19786bc75619SDan Williams memdev->address = 0; 19796bc75619SDan Williams memdev->interleave_index = 0; 19806bc75619SDan Williams memdev->interleave_ways = 1; 1981d7d8464dSRoss Zwisler offset += memdev->header.length; 19826bc75619SDan Williams 19836bc75619SDan Williams /* mem-region10 (spa/bdw0, dimm0) */ 1984d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19856bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19866bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19876bc75619SDan Williams memdev->device_handle = handle[0]; 19886bc75619SDan Williams memdev->physical_id = 0; 19896bc75619SDan Williams memdev->region_id = 0; 19906bc75619SDan Williams memdev->range_index = 6+1; 19916bc75619SDan Williams memdev->region_index = 0+1; 19926bc75619SDan Williams memdev->region_size = 0; 19936bc75619SDan Williams memdev->region_offset = 0; 19946bc75619SDan Williams memdev->address = 0; 19956bc75619SDan Williams memdev->interleave_index = 0; 19966bc75619SDan Williams memdev->interleave_ways = 1; 1997d7d8464dSRoss Zwisler offset += memdev->header.length; 19986bc75619SDan Williams 19996bc75619SDan Williams /* mem-region11 (spa/bdw1, dimm1) */ 2000d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20016bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20026bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20036bc75619SDan Williams memdev->device_handle = handle[1]; 20046bc75619SDan Williams memdev->physical_id = 1; 20056bc75619SDan Williams memdev->region_id = 0; 20066bc75619SDan Williams memdev->range_index = 7+1; 20076bc75619SDan Williams memdev->region_index = 1+1; 20086bc75619SDan Williams memdev->region_size = 0; 20096bc75619SDan Williams memdev->region_offset = 0; 20106bc75619SDan Williams memdev->address = 0; 20116bc75619SDan Williams memdev->interleave_index = 0; 20126bc75619SDan Williams memdev->interleave_ways = 1; 2013d7d8464dSRoss Zwisler offset += memdev->header.length; 20146bc75619SDan Williams 20156bc75619SDan Williams /* mem-region12 (spa/bdw2, dimm2) */ 2016d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20176bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20186bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20196bc75619SDan Williams memdev->device_handle = handle[2]; 20206bc75619SDan Williams memdev->physical_id = 2; 20216bc75619SDan Williams memdev->region_id = 0; 20226bc75619SDan Williams memdev->range_index = 8+1; 20236bc75619SDan Williams memdev->region_index = 2+1; 20246bc75619SDan Williams memdev->region_size = 0; 20256bc75619SDan Williams memdev->region_offset = 0; 20266bc75619SDan Williams memdev->address = 0; 20276bc75619SDan Williams memdev->interleave_index = 0; 20286bc75619SDan Williams memdev->interleave_ways = 1; 2029d7d8464dSRoss Zwisler offset += memdev->header.length; 20306bc75619SDan Williams 20316bc75619SDan Williams /* mem-region13 (spa/dcr3, dimm3) */ 2032d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20336bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20346bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20356bc75619SDan Williams memdev->device_handle = handle[3]; 20366bc75619SDan Williams memdev->physical_id = 3; 20376bc75619SDan Williams memdev->region_id = 0; 20386bc75619SDan Williams memdev->range_index = 9+1; 20396bc75619SDan Williams memdev->region_index = 3+1; 20406bc75619SDan Williams memdev->region_size = 0; 20416bc75619SDan Williams memdev->region_offset = 0; 20426bc75619SDan Williams memdev->address = 0; 20436bc75619SDan Williams memdev->interleave_index = 0; 20446bc75619SDan Williams memdev->interleave_ways = 1; 2045ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 2046d7d8464dSRoss Zwisler offset += memdev->header.length; 20476bc75619SDan Williams 20483b87356fSDan Williams /* dcr-descriptor0: blk */ 20496bc75619SDan Williams dcr = nfit_buf + offset; 20506bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2051d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 20526bc75619SDan Williams dcr->region_index = 0+1; 20535dc68e55SDan Williams dcr_common_init(dcr); 20546bc75619SDan Williams dcr->serial_number = ~handle[0]; 2055be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 20566bc75619SDan Williams dcr->windows = 1; 20576bc75619SDan Williams dcr->window_size = DCR_SIZE; 20586bc75619SDan Williams dcr->command_offset = 0; 20596bc75619SDan Williams dcr->command_size = 8; 20606bc75619SDan Williams dcr->status_offset = 8; 20616bc75619SDan Williams dcr->status_size = 4; 2062d7d8464dSRoss Zwisler offset += dcr->header.length; 20636bc75619SDan Williams 20643b87356fSDan Williams /* dcr-descriptor1: blk */ 2065d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 20666bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2067d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 20686bc75619SDan Williams dcr->region_index = 1+1; 20695dc68e55SDan Williams dcr_common_init(dcr); 20706bc75619SDan Williams dcr->serial_number = ~handle[1]; 2071be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 20726bc75619SDan Williams dcr->windows = 1; 20736bc75619SDan Williams dcr->window_size = DCR_SIZE; 20746bc75619SDan Williams dcr->command_offset = 0; 20756bc75619SDan Williams dcr->command_size = 8; 20766bc75619SDan Williams dcr->status_offset = 8; 20776bc75619SDan Williams dcr->status_size = 4; 2078d7d8464dSRoss Zwisler offset += dcr->header.length; 20796bc75619SDan Williams 20803b87356fSDan Williams /* dcr-descriptor2: blk */ 2081d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 20826bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2083d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 20846bc75619SDan Williams dcr->region_index = 2+1; 20855dc68e55SDan Williams dcr_common_init(dcr); 20866bc75619SDan Williams dcr->serial_number = ~handle[2]; 2087be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 20886bc75619SDan Williams dcr->windows = 1; 20896bc75619SDan Williams dcr->window_size = DCR_SIZE; 20906bc75619SDan Williams dcr->command_offset = 0; 20916bc75619SDan Williams dcr->command_size = 8; 20926bc75619SDan Williams dcr->status_offset = 8; 20936bc75619SDan Williams dcr->status_size = 4; 2094d7d8464dSRoss Zwisler offset += dcr->header.length; 20956bc75619SDan Williams 20963b87356fSDan Williams /* dcr-descriptor3: blk */ 2097d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 20986bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2099d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 21006bc75619SDan Williams dcr->region_index = 3+1; 21015dc68e55SDan Williams dcr_common_init(dcr); 21026bc75619SDan Williams dcr->serial_number = ~handle[3]; 2103be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 21046bc75619SDan Williams dcr->windows = 1; 21056bc75619SDan Williams dcr->window_size = DCR_SIZE; 21066bc75619SDan Williams dcr->command_offset = 0; 21076bc75619SDan Williams dcr->command_size = 8; 21086bc75619SDan Williams dcr->status_offset = 8; 21096bc75619SDan Williams dcr->status_size = 4; 2110d7d8464dSRoss Zwisler offset += dcr->header.length; 21116bc75619SDan Williams 21123b87356fSDan Williams /* dcr-descriptor0: pmem */ 21133b87356fSDan Williams dcr = nfit_buf + offset; 21143b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 21153b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 21163b87356fSDan Williams window_size); 21173b87356fSDan Williams dcr->region_index = 4+1; 21185dc68e55SDan Williams dcr_common_init(dcr); 21193b87356fSDan Williams dcr->serial_number = ~handle[0]; 21203b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 21213b87356fSDan Williams dcr->windows = 0; 2122d7d8464dSRoss Zwisler offset += dcr->header.length; 21233b87356fSDan Williams 21243b87356fSDan Williams /* dcr-descriptor1: pmem */ 2125d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 21263b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 21273b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 21283b87356fSDan Williams window_size); 21293b87356fSDan Williams dcr->region_index = 5+1; 21305dc68e55SDan Williams dcr_common_init(dcr); 21313b87356fSDan Williams dcr->serial_number = ~handle[1]; 21323b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 21333b87356fSDan Williams dcr->windows = 0; 2134d7d8464dSRoss Zwisler offset += dcr->header.length; 21353b87356fSDan Williams 21363b87356fSDan Williams /* dcr-descriptor2: pmem */ 2137d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 21383b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 21393b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 21403b87356fSDan Williams window_size); 21413b87356fSDan Williams dcr->region_index = 6+1; 21425dc68e55SDan Williams dcr_common_init(dcr); 21433b87356fSDan Williams dcr->serial_number = ~handle[2]; 21443b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 21453b87356fSDan Williams dcr->windows = 0; 2146d7d8464dSRoss Zwisler offset += dcr->header.length; 21473b87356fSDan Williams 21483b87356fSDan Williams /* dcr-descriptor3: pmem */ 2149d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 21503b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 21513b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 21523b87356fSDan Williams window_size); 21533b87356fSDan Williams dcr->region_index = 7+1; 21545dc68e55SDan Williams dcr_common_init(dcr); 21553b87356fSDan Williams dcr->serial_number = ~handle[3]; 21563b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 21573b87356fSDan Williams dcr->windows = 0; 2158d7d8464dSRoss Zwisler offset += dcr->header.length; 21593b87356fSDan Williams 21606bc75619SDan Williams /* bdw0 (spa/dcr0, dimm0) */ 21616bc75619SDan Williams bdw = nfit_buf + offset; 21626bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2163d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 21646bc75619SDan Williams bdw->region_index = 0+1; 21656bc75619SDan Williams bdw->windows = 1; 21666bc75619SDan Williams bdw->offset = 0; 21676bc75619SDan Williams bdw->size = BDW_SIZE; 21686bc75619SDan Williams bdw->capacity = DIMM_SIZE; 21696bc75619SDan Williams bdw->start_address = 0; 2170d7d8464dSRoss Zwisler offset += bdw->header.length; 21716bc75619SDan Williams 21726bc75619SDan Williams /* bdw1 (spa/dcr1, dimm1) */ 2173d7d8464dSRoss Zwisler bdw = nfit_buf + offset; 21746bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2175d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 21766bc75619SDan Williams bdw->region_index = 1+1; 21776bc75619SDan Williams bdw->windows = 1; 21786bc75619SDan Williams bdw->offset = 0; 21796bc75619SDan Williams bdw->size = BDW_SIZE; 21806bc75619SDan Williams bdw->capacity = DIMM_SIZE; 21816bc75619SDan Williams bdw->start_address = 0; 2182d7d8464dSRoss Zwisler offset += bdw->header.length; 21836bc75619SDan Williams 21846bc75619SDan Williams /* bdw2 (spa/dcr2, dimm2) */ 2185d7d8464dSRoss Zwisler bdw = nfit_buf + offset; 21866bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2187d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 21886bc75619SDan Williams bdw->region_index = 2+1; 21896bc75619SDan Williams bdw->windows = 1; 21906bc75619SDan Williams bdw->offset = 0; 21916bc75619SDan Williams bdw->size = BDW_SIZE; 21926bc75619SDan Williams bdw->capacity = DIMM_SIZE; 21936bc75619SDan Williams bdw->start_address = 0; 2194d7d8464dSRoss Zwisler offset += bdw->header.length; 21956bc75619SDan Williams 21966bc75619SDan Williams /* bdw3 (spa/dcr3, dimm3) */ 2197d7d8464dSRoss Zwisler bdw = nfit_buf + offset; 21986bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2199d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 22006bc75619SDan Williams bdw->region_index = 3+1; 22016bc75619SDan Williams bdw->windows = 1; 22026bc75619SDan Williams bdw->offset = 0; 22036bc75619SDan Williams bdw->size = BDW_SIZE; 22046bc75619SDan Williams bdw->capacity = DIMM_SIZE; 22056bc75619SDan Williams bdw->start_address = 0; 2206d7d8464dSRoss Zwisler offset += bdw->header.length; 22076bc75619SDan Williams 22089d27a87eSDan Williams /* flush0 (dimm0) */ 22099d27a87eSDan Williams flush = nfit_buf + offset; 22109d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 221185d3fa02SDan Williams flush->header.length = flush_hint_size; 22129d27a87eSDan Williams flush->device_handle = handle[0]; 221385d3fa02SDan Williams flush->hint_count = NUM_HINTS; 221485d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 221585d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64); 2216d7d8464dSRoss Zwisler offset += flush->header.length; 22179d27a87eSDan Williams 22189d27a87eSDan Williams /* flush1 (dimm1) */ 2219d7d8464dSRoss Zwisler flush = nfit_buf + offset; 22209d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 222185d3fa02SDan Williams flush->header.length = flush_hint_size; 22229d27a87eSDan Williams flush->device_handle = handle[1]; 222385d3fa02SDan Williams flush->hint_count = NUM_HINTS; 222485d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 222585d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64); 2226d7d8464dSRoss Zwisler offset += flush->header.length; 22279d27a87eSDan Williams 22289d27a87eSDan Williams /* flush2 (dimm2) */ 2229d7d8464dSRoss Zwisler flush = nfit_buf + offset; 22309d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 223185d3fa02SDan Williams flush->header.length = flush_hint_size; 22329d27a87eSDan Williams flush->device_handle = handle[2]; 223385d3fa02SDan Williams flush->hint_count = NUM_HINTS; 223485d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 223585d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64); 2236d7d8464dSRoss Zwisler offset += flush->header.length; 22379d27a87eSDan Williams 22389d27a87eSDan Williams /* flush3 (dimm3) */ 2239d7d8464dSRoss Zwisler flush = nfit_buf + offset; 22409d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 224185d3fa02SDan Williams flush->header.length = flush_hint_size; 22429d27a87eSDan Williams flush->device_handle = handle[3]; 224385d3fa02SDan Williams flush->hint_count = NUM_HINTS; 224485d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 224585d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64); 2246d7d8464dSRoss Zwisler offset += flush->header.length; 22479d27a87eSDan Williams 2248f81e1d35SDave Jiang /* platform capabilities */ 2249d7d8464dSRoss Zwisler pcap = nfit_buf + offset; 2250f81e1d35SDave Jiang pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES; 2251f81e1d35SDave Jiang pcap->header.length = sizeof(*pcap); 2252f81e1d35SDave Jiang pcap->highest_capability = 1; 22531273c253SVishal Verma pcap->capabilities = ACPI_NFIT_CAPABILITY_MEM_FLUSH; 2254d7d8464dSRoss Zwisler offset += pcap->header.length; 2255f81e1d35SDave Jiang 225620985164SVishal Verma if (t->setup_hotplug) { 22573b87356fSDan Williams /* dcr-descriptor4: blk */ 225820985164SVishal Verma dcr = nfit_buf + offset; 225920985164SVishal Verma dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2260d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 22613b87356fSDan Williams dcr->region_index = 8+1; 22625dc68e55SDan Williams dcr_common_init(dcr); 226320985164SVishal Verma dcr->serial_number = ~handle[4]; 2264be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 226520985164SVishal Verma dcr->windows = 1; 226620985164SVishal Verma dcr->window_size = DCR_SIZE; 226720985164SVishal Verma dcr->command_offset = 0; 226820985164SVishal Verma dcr->command_size = 8; 226920985164SVishal Verma dcr->status_offset = 8; 227020985164SVishal Verma dcr->status_size = 4; 2271d7d8464dSRoss Zwisler offset += dcr->header.length; 227220985164SVishal Verma 22733b87356fSDan Williams /* dcr-descriptor4: pmem */ 22743b87356fSDan Williams dcr = nfit_buf + offset; 22753b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 22763b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 22773b87356fSDan Williams window_size); 22783b87356fSDan Williams dcr->region_index = 9+1; 22795dc68e55SDan Williams dcr_common_init(dcr); 22803b87356fSDan Williams dcr->serial_number = ~handle[4]; 22813b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 22823b87356fSDan Williams dcr->windows = 0; 2283d7d8464dSRoss Zwisler offset += dcr->header.length; 22843b87356fSDan Williams 228520985164SVishal Verma /* bdw4 (spa/dcr4, dimm4) */ 228620985164SVishal Verma bdw = nfit_buf + offset; 228720985164SVishal Verma bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2288d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 22893b87356fSDan Williams bdw->region_index = 8+1; 229020985164SVishal Verma bdw->windows = 1; 229120985164SVishal Verma bdw->offset = 0; 229220985164SVishal Verma bdw->size = BDW_SIZE; 229320985164SVishal Verma bdw->capacity = DIMM_SIZE; 229420985164SVishal Verma bdw->start_address = 0; 2295d7d8464dSRoss Zwisler offset += bdw->header.length; 229620985164SVishal Verma 229720985164SVishal Verma /* spa10 (dcr4) dimm4 */ 229820985164SVishal Verma spa = nfit_buf + offset; 229920985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 230020985164SVishal Verma spa->header.length = sizeof(*spa); 230120985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 230220985164SVishal Verma spa->range_index = 10+1; 230320985164SVishal Verma spa->address = t->dcr_dma[4]; 230420985164SVishal Verma spa->length = DCR_SIZE; 2305d7d8464dSRoss Zwisler offset += spa->header.length; 230620985164SVishal Verma 230720985164SVishal Verma /* 230820985164SVishal Verma * spa11 (single-dimm interleave for hotplug, note storage 230920985164SVishal Verma * does not actually alias the related block-data-window 231020985164SVishal Verma * regions) 231120985164SVishal Verma */ 2312d7d8464dSRoss Zwisler spa = nfit_buf + offset; 231320985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 231420985164SVishal Verma spa->header.length = sizeof(*spa); 231520985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 231620985164SVishal Verma spa->range_index = 11+1; 231720985164SVishal Verma spa->address = t->spa_set_dma[2]; 231820985164SVishal Verma spa->length = SPA0_SIZE; 2319d7d8464dSRoss Zwisler offset += spa->header.length; 232020985164SVishal Verma 232120985164SVishal Verma /* spa12 (bdw for dcr4) dimm4 */ 2322d7d8464dSRoss Zwisler spa = nfit_buf + offset; 232320985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 232420985164SVishal Verma spa->header.length = sizeof(*spa); 232520985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 232620985164SVishal Verma spa->range_index = 12+1; 232720985164SVishal Verma spa->address = t->dimm_dma[4]; 232820985164SVishal Verma spa->length = DIMM_SIZE; 2329d7d8464dSRoss Zwisler offset += spa->header.length; 233020985164SVishal Verma 233120985164SVishal Verma /* mem-region14 (spa/dcr4, dimm4) */ 233220985164SVishal Verma memdev = nfit_buf + offset; 233320985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 233420985164SVishal Verma memdev->header.length = sizeof(*memdev); 233520985164SVishal Verma memdev->device_handle = handle[4]; 233620985164SVishal Verma memdev->physical_id = 4; 233720985164SVishal Verma memdev->region_id = 0; 233820985164SVishal Verma memdev->range_index = 10+1; 23393b87356fSDan Williams memdev->region_index = 8+1; 234020985164SVishal Verma memdev->region_size = 0; 234120985164SVishal Verma memdev->region_offset = 0; 234220985164SVishal Verma memdev->address = 0; 234320985164SVishal Verma memdev->interleave_index = 0; 234420985164SVishal Verma memdev->interleave_ways = 1; 2345d7d8464dSRoss Zwisler offset += memdev->header.length; 234620985164SVishal Verma 2347d7d8464dSRoss Zwisler /* mem-region15 (spa11, dimm4) */ 2348d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 234920985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 235020985164SVishal Verma memdev->header.length = sizeof(*memdev); 235120985164SVishal Verma memdev->device_handle = handle[4]; 235220985164SVishal Verma memdev->physical_id = 4; 235320985164SVishal Verma memdev->region_id = 0; 235420985164SVishal Verma memdev->range_index = 11+1; 23553b87356fSDan Williams memdev->region_index = 9+1; 235620985164SVishal Verma memdev->region_size = SPA0_SIZE; 2357df06a2d5SDan Williams memdev->region_offset = (1ULL << 48); 235820985164SVishal Verma memdev->address = 0; 235920985164SVishal Verma memdev->interleave_index = 0; 236020985164SVishal Verma memdev->interleave_ways = 1; 2361ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 2362d7d8464dSRoss Zwisler offset += memdev->header.length; 236320985164SVishal Verma 23643b87356fSDan Williams /* mem-region16 (spa/bdw4, dimm4) */ 2365d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 236620985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 236720985164SVishal Verma memdev->header.length = sizeof(*memdev); 236820985164SVishal Verma memdev->device_handle = handle[4]; 236920985164SVishal Verma memdev->physical_id = 4; 237020985164SVishal Verma memdev->region_id = 0; 237120985164SVishal Verma memdev->range_index = 12+1; 23723b87356fSDan Williams memdev->region_index = 8+1; 237320985164SVishal Verma memdev->region_size = 0; 237420985164SVishal Verma memdev->region_offset = 0; 237520985164SVishal Verma memdev->address = 0; 237620985164SVishal Verma memdev->interleave_index = 0; 237720985164SVishal Verma memdev->interleave_ways = 1; 2378d7d8464dSRoss Zwisler offset += memdev->header.length; 237920985164SVishal Verma 238020985164SVishal Verma /* flush3 (dimm4) */ 238120985164SVishal Verma flush = nfit_buf + offset; 238220985164SVishal Verma flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 238385d3fa02SDan Williams flush->header.length = flush_hint_size; 238420985164SVishal Verma flush->device_handle = handle[4]; 238585d3fa02SDan Williams flush->hint_count = NUM_HINTS; 238685d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 238785d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[4] 238885d3fa02SDan Williams + i * sizeof(u64); 2389d7d8464dSRoss Zwisler offset += flush->header.length; 23909741a559SRoss Zwisler 23919741a559SRoss Zwisler /* sanity check to make sure we've filled the buffer */ 23929741a559SRoss Zwisler WARN_ON(offset != t->nfit_size); 239320985164SVishal Verma } 239420985164SVishal Verma 23951526f9e2SRoss Zwisler t->nfit_filled = offset; 23961526f9e2SRoss Zwisler 23979fb1a190SDave Jiang post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0], 23989fb1a190SDave Jiang SPA0_SIZE); 2399f471f1a7SDan Williams 24006bc75619SDan Williams acpi_desc = &t->acpi_desc; 2401e3654ecaSDan Williams set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en); 2402e3654ecaSDan Williams set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 2403e3654ecaSDan Williams set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 2404ed07c433SDan Williams set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en); 2405ed07c433SDan Williams set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en); 2406ed07c433SDan Williams set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en); 24074cf260fcSVishal Verma set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en); 2408e3654ecaSDan Williams set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en); 2409e3654ecaSDan Williams set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en); 2410e3654ecaSDan Williams set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en); 2411e3654ecaSDan Williams set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en); 241210246dc8SYasunori Goto set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en); 241310246dc8SYasunori Goto set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en); 24149fb1a190SDave Jiang set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en); 24159fb1a190SDave Jiang set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en); 24169fb1a190SDave Jiang set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en); 2417bfbaa952SDave Jiang set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en); 2418bfbaa952SDave Jiang set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en); 2419bfbaa952SDave Jiang set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en); 2420bfbaa952SDave Jiang set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en); 2421bfbaa952SDave Jiang set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en); 2422674d8bdeSDave Jiang set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en); 24233c13e2acSDave Jiang set_bit(NVDIMM_INTEL_GET_SECURITY_STATE, 24243c13e2acSDave Jiang &acpi_desc->dimm_cmd_force_en); 24253c13e2acSDave Jiang set_bit(NVDIMM_INTEL_SET_PASSPHRASE, &acpi_desc->dimm_cmd_force_en); 24263c13e2acSDave Jiang set_bit(NVDIMM_INTEL_DISABLE_PASSPHRASE, 24273c13e2acSDave Jiang &acpi_desc->dimm_cmd_force_en); 24283c13e2acSDave Jiang set_bit(NVDIMM_INTEL_UNLOCK_UNIT, &acpi_desc->dimm_cmd_force_en); 24293c13e2acSDave Jiang set_bit(NVDIMM_INTEL_FREEZE_LOCK, &acpi_desc->dimm_cmd_force_en); 24303c13e2acSDave Jiang set_bit(NVDIMM_INTEL_SECURE_ERASE, &acpi_desc->dimm_cmd_force_en); 2431*926f7480SDave Jiang set_bit(NVDIMM_INTEL_OVERWRITE, &acpi_desc->dimm_cmd_force_en); 2432*926f7480SDave Jiang set_bit(NVDIMM_INTEL_QUERY_OVERWRITE, &acpi_desc->dimm_cmd_force_en); 24336bc75619SDan Williams } 24346bc75619SDan Williams 24356bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t) 24366bc75619SDan Williams { 24376b577c9dSLinda Knippers size_t offset; 24386bc75619SDan Williams void *nfit_buf = t->nfit_buf; 24396bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 24406bc75619SDan Williams struct acpi_nfit_control_region *dcr; 24416bc75619SDan Williams struct acpi_nfit_system_address *spa; 2442d26f73f0SDan Williams struct acpi_nfit_desc *acpi_desc; 24436bc75619SDan Williams 24446b577c9dSLinda Knippers offset = 0; 24456bc75619SDan Williams /* spa0 (flat range with no bdw aliasing) */ 24466bc75619SDan Williams spa = nfit_buf + offset; 24476bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 24486bc75619SDan Williams spa->header.length = sizeof(*spa); 24496bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 24506bc75619SDan Williams spa->range_index = 0+1; 24516bc75619SDan Williams spa->address = t->spa_set_dma[0]; 24526bc75619SDan Williams spa->length = SPA2_SIZE; 2453d7d8464dSRoss Zwisler offset += spa->header.length; 24546bc75619SDan Williams 24557bfe97c7SDan Williams /* virtual cd region */ 2456d7d8464dSRoss Zwisler spa = nfit_buf + offset; 24577bfe97c7SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 24587bfe97c7SDan Williams spa->header.length = sizeof(*spa); 24597bfe97c7SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16); 24607bfe97c7SDan Williams spa->range_index = 0; 24617bfe97c7SDan Williams spa->address = t->spa_set_dma[1]; 24627bfe97c7SDan Williams spa->length = SPA_VCD_SIZE; 2463d7d8464dSRoss Zwisler offset += spa->header.length; 24647bfe97c7SDan Williams 24656bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 24666bc75619SDan Williams memdev = nfit_buf + offset; 24676bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 24686bc75619SDan Williams memdev->header.length = sizeof(*memdev); 2469dafb1048SDan Williams memdev->device_handle = handle[5]; 24706bc75619SDan Williams memdev->physical_id = 0; 24716bc75619SDan Williams memdev->region_id = 0; 24726bc75619SDan Williams memdev->range_index = 0+1; 24736bc75619SDan Williams memdev->region_index = 0+1; 24746bc75619SDan Williams memdev->region_size = SPA2_SIZE; 24756bc75619SDan Williams memdev->region_offset = 0; 24766bc75619SDan Williams memdev->address = 0; 24776bc75619SDan Williams memdev->interleave_index = 0; 24786bc75619SDan Williams memdev->interleave_ways = 1; 247958138820SDan Williams memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED 248058138820SDan Williams | ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED 2481f4295796SDan Williams | ACPI_NFIT_MEM_NOT_ARMED; 2482d7d8464dSRoss Zwisler offset += memdev->header.length; 24836bc75619SDan Williams 24846bc75619SDan Williams /* dcr-descriptor0 */ 24856bc75619SDan Williams dcr = nfit_buf + offset; 24866bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 24873b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 24883b87356fSDan Williams window_size); 24896bc75619SDan Williams dcr->region_index = 0+1; 24905dc68e55SDan Williams dcr_common_init(dcr); 2491dafb1048SDan Williams dcr->serial_number = ~handle[5]; 2492be26f9aeSDan Williams dcr->code = NFIT_FIC_BYTE; 24936bc75619SDan Williams dcr->windows = 0; 2494ac40b675SDan Williams offset += dcr->header.length; 2495d7d8464dSRoss Zwisler 2496ac40b675SDan Williams memdev = nfit_buf + offset; 2497ac40b675SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 2498ac40b675SDan Williams memdev->header.length = sizeof(*memdev); 2499ac40b675SDan Williams memdev->device_handle = handle[6]; 2500ac40b675SDan Williams memdev->physical_id = 0; 2501ac40b675SDan Williams memdev->region_id = 0; 2502ac40b675SDan Williams memdev->range_index = 0; 2503ac40b675SDan Williams memdev->region_index = 0+2; 2504ac40b675SDan Williams memdev->region_size = SPA2_SIZE; 2505ac40b675SDan Williams memdev->region_offset = 0; 2506ac40b675SDan Williams memdev->address = 0; 2507ac40b675SDan Williams memdev->interleave_index = 0; 2508ac40b675SDan Williams memdev->interleave_ways = 1; 2509ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_MAP_FAILED; 2510d7d8464dSRoss Zwisler offset += memdev->header.length; 2511ac40b675SDan Williams 2512ac40b675SDan Williams /* dcr-descriptor1 */ 2513ac40b675SDan Williams dcr = nfit_buf + offset; 2514ac40b675SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2515ac40b675SDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 2516ac40b675SDan Williams window_size); 2517ac40b675SDan Williams dcr->region_index = 0+2; 2518ac40b675SDan Williams dcr_common_init(dcr); 2519ac40b675SDan Williams dcr->serial_number = ~handle[6]; 2520ac40b675SDan Williams dcr->code = NFIT_FIC_BYTE; 2521ac40b675SDan Williams dcr->windows = 0; 2522d7d8464dSRoss Zwisler offset += dcr->header.length; 2523ac40b675SDan Williams 25249741a559SRoss Zwisler /* sanity check to make sure we've filled the buffer */ 25259741a559SRoss Zwisler WARN_ON(offset != t->nfit_size); 25269741a559SRoss Zwisler 25271526f9e2SRoss Zwisler t->nfit_filled = offset; 25281526f9e2SRoss Zwisler 25299fb1a190SDave Jiang post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0], 25309fb1a190SDave Jiang SPA2_SIZE); 2531f471f1a7SDan Williams 2532d26f73f0SDan Williams acpi_desc = &t->acpi_desc; 2533e3654ecaSDan Williams set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en); 2534e3654ecaSDan Williams set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en); 2535e3654ecaSDan Williams set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en); 2536e3654ecaSDan Williams set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en); 2537674d8bdeSDave Jiang set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en); 25389484e12dSDan Williams set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en); 25399484e12dSDan Williams set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 25409484e12dSDan Williams set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 25416bc75619SDan Williams } 25426bc75619SDan Williams 25436bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa, 25446bc75619SDan Williams void *iobuf, u64 len, int rw) 25456bc75619SDan Williams { 25466bc75619SDan Williams struct nfit_blk *nfit_blk = ndbr->blk_provider_data; 25476bc75619SDan Williams struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW]; 25486bc75619SDan Williams struct nd_region *nd_region = &ndbr->nd_region; 25496bc75619SDan Williams unsigned int lane; 25506bc75619SDan Williams 25516bc75619SDan Williams lane = nd_region_acquire_lane(nd_region); 25526bc75619SDan Williams if (rw) 255367a3e8feSRoss Zwisler memcpy(mmio->addr.base + dpa, iobuf, len); 255467a3e8feSRoss Zwisler else { 255567a3e8feSRoss Zwisler memcpy(iobuf, mmio->addr.base + dpa, len); 255667a3e8feSRoss Zwisler 25575deb67f7SRobin Murphy /* give us some some coverage of the arch_invalidate_pmem() API */ 25585deb67f7SRobin Murphy arch_invalidate_pmem(mmio->addr.base + dpa, len); 255967a3e8feSRoss Zwisler } 25606bc75619SDan Williams nd_region_release_lane(nd_region, lane); 25616bc75619SDan Williams 25626bc75619SDan Williams return 0; 25636bc75619SDan Williams } 25646bc75619SDan Williams 2565a7de92daSDan Williams static unsigned long nfit_ctl_handle; 2566a7de92daSDan Williams 2567a7de92daSDan Williams union acpi_object *result; 2568a7de92daSDan Williams 2569a7de92daSDan Williams static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle, 257094116f81SAndy Shevchenko const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4) 2571a7de92daSDan Williams { 2572a7de92daSDan Williams if (handle != &nfit_ctl_handle) 2573a7de92daSDan Williams return ERR_PTR(-ENXIO); 2574a7de92daSDan Williams 2575a7de92daSDan Williams return result; 2576a7de92daSDan Williams } 2577a7de92daSDan Williams 2578a7de92daSDan Williams static int setup_result(void *buf, size_t size) 2579a7de92daSDan Williams { 2580a7de92daSDan Williams result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL); 2581a7de92daSDan Williams if (!result) 2582a7de92daSDan Williams return -ENOMEM; 2583a7de92daSDan Williams result->package.type = ACPI_TYPE_BUFFER, 2584a7de92daSDan Williams result->buffer.pointer = (void *) (result + 1); 2585a7de92daSDan Williams result->buffer.length = size; 2586a7de92daSDan Williams memcpy(result->buffer.pointer, buf, size); 2587a7de92daSDan Williams memset(buf, 0, size); 2588a7de92daSDan Williams return 0; 2589a7de92daSDan Williams } 2590a7de92daSDan Williams 2591a7de92daSDan Williams static int nfit_ctl_test(struct device *dev) 2592a7de92daSDan Williams { 2593a7de92daSDan Williams int rc, cmd_rc; 2594a7de92daSDan Williams struct nvdimm *nvdimm; 2595a7de92daSDan Williams struct acpi_device *adev; 2596a7de92daSDan Williams struct nfit_mem *nfit_mem; 2597a7de92daSDan Williams struct nd_ars_record *record; 2598a7de92daSDan Williams struct acpi_nfit_desc *acpi_desc; 2599a7de92daSDan Williams const u64 test_val = 0x0123456789abcdefULL; 2600a7de92daSDan Williams unsigned long mask, cmd_size, offset; 2601a7de92daSDan Williams union { 2602a7de92daSDan Williams struct nd_cmd_get_config_size cfg_size; 2603fb2a1748SDan Williams struct nd_cmd_clear_error clear_err; 2604a7de92daSDan Williams struct nd_cmd_ars_status ars_stat; 2605a7de92daSDan Williams struct nd_cmd_ars_cap ars_cap; 2606a7de92daSDan Williams char buf[sizeof(struct nd_cmd_ars_status) 2607a7de92daSDan Williams + sizeof(struct nd_ars_record)]; 2608a7de92daSDan Williams } cmds; 2609a7de92daSDan Williams 2610a7de92daSDan Williams adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL); 2611a7de92daSDan Williams if (!adev) 2612a7de92daSDan Williams return -ENOMEM; 2613a7de92daSDan Williams *adev = (struct acpi_device) { 2614a7de92daSDan Williams .handle = &nfit_ctl_handle, 2615a7de92daSDan Williams .dev = { 2616a7de92daSDan Williams .init_name = "test-adev", 2617a7de92daSDan Williams }, 2618a7de92daSDan Williams }; 2619a7de92daSDan Williams 2620a7de92daSDan Williams acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL); 2621a7de92daSDan Williams if (!acpi_desc) 2622a7de92daSDan Williams return -ENOMEM; 2623a7de92daSDan Williams *acpi_desc = (struct acpi_nfit_desc) { 2624a7de92daSDan Williams .nd_desc = { 2625a7de92daSDan Williams .cmd_mask = 1UL << ND_CMD_ARS_CAP 2626a7de92daSDan Williams | 1UL << ND_CMD_ARS_START 2627a7de92daSDan Williams | 1UL << ND_CMD_ARS_STATUS 262810246dc8SYasunori Goto | 1UL << ND_CMD_CLEAR_ERROR 262910246dc8SYasunori Goto | 1UL << ND_CMD_CALL, 2630a7de92daSDan Williams .module = THIS_MODULE, 2631a7de92daSDan Williams .provider_name = "ACPI.NFIT", 2632a7de92daSDan Williams .ndctl = acpi_nfit_ctl, 26339fb1a190SDave Jiang .bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA 26349fb1a190SDave Jiang | 1UL << NFIT_CMD_ARS_INJECT_SET 26359fb1a190SDave Jiang | 1UL << NFIT_CMD_ARS_INJECT_CLEAR 26369fb1a190SDave Jiang | 1UL << NFIT_CMD_ARS_INJECT_GET, 2637a7de92daSDan Williams }, 2638a7de92daSDan Williams .dev = &adev->dev, 2639a7de92daSDan Williams }; 2640a7de92daSDan Williams 2641a7de92daSDan Williams nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL); 2642a7de92daSDan Williams if (!nfit_mem) 2643a7de92daSDan Williams return -ENOMEM; 2644a7de92daSDan Williams 2645a7de92daSDan Williams mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD 2646a7de92daSDan Williams | 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE 2647a7de92daSDan Williams | 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA 2648a7de92daSDan Williams | 1UL << ND_CMD_VENDOR; 2649a7de92daSDan Williams *nfit_mem = (struct nfit_mem) { 2650a7de92daSDan Williams .adev = adev, 2651a7de92daSDan Williams .family = NVDIMM_FAMILY_INTEL, 2652a7de92daSDan Williams .dsm_mask = mask, 2653a7de92daSDan Williams }; 2654a7de92daSDan Williams 2655a7de92daSDan Williams nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL); 2656a7de92daSDan Williams if (!nvdimm) 2657a7de92daSDan Williams return -ENOMEM; 2658a7de92daSDan Williams *nvdimm = (struct nvdimm) { 2659a7de92daSDan Williams .provider_data = nfit_mem, 2660a7de92daSDan Williams .cmd_mask = mask, 2661a7de92daSDan Williams .dev = { 2662a7de92daSDan Williams .init_name = "test-dimm", 2663a7de92daSDan Williams }, 2664a7de92daSDan Williams }; 2665a7de92daSDan Williams 2666a7de92daSDan Williams 2667a7de92daSDan Williams /* basic checkout of a typical 'get config size' command */ 2668a7de92daSDan Williams cmd_size = sizeof(cmds.cfg_size); 2669a7de92daSDan Williams cmds.cfg_size = (struct nd_cmd_get_config_size) { 2670a7de92daSDan Williams .status = 0, 2671a7de92daSDan Williams .config_size = SZ_128K, 2672a7de92daSDan Williams .max_xfer = SZ_4K, 2673a7de92daSDan Williams }; 2674a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2675a7de92daSDan Williams if (rc) 2676a7de92daSDan Williams return rc; 2677a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE, 2678a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2679a7de92daSDan Williams 2680a7de92daSDan Williams if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0 2681a7de92daSDan Williams || cmds.cfg_size.config_size != SZ_128K 2682a7de92daSDan Williams || cmds.cfg_size.max_xfer != SZ_4K) { 2683a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2684a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2685a7de92daSDan Williams return -EIO; 2686a7de92daSDan Williams } 2687a7de92daSDan Williams 2688a7de92daSDan Williams 2689a7de92daSDan Williams /* test ars_status with zero output */ 2690a7de92daSDan Williams cmd_size = offsetof(struct nd_cmd_ars_status, address); 2691a7de92daSDan Williams cmds.ars_stat = (struct nd_cmd_ars_status) { 2692a7de92daSDan Williams .out_length = 0, 2693a7de92daSDan Williams }; 2694a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2695a7de92daSDan Williams if (rc) 2696a7de92daSDan Williams return rc; 2697a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS, 2698a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2699a7de92daSDan Williams 2700a7de92daSDan Williams if (rc < 0 || cmd_rc) { 2701a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2702a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2703a7de92daSDan Williams return -EIO; 2704a7de92daSDan Williams } 2705a7de92daSDan Williams 2706a7de92daSDan Williams 2707a7de92daSDan Williams /* test ars_cap with benign extended status */ 2708a7de92daSDan Williams cmd_size = sizeof(cmds.ars_cap); 2709a7de92daSDan Williams cmds.ars_cap = (struct nd_cmd_ars_cap) { 2710a7de92daSDan Williams .status = ND_ARS_PERSISTENT << 16, 2711a7de92daSDan Williams }; 2712a7de92daSDan Williams offset = offsetof(struct nd_cmd_ars_cap, status); 2713a7de92daSDan Williams rc = setup_result(cmds.buf + offset, cmd_size - offset); 2714a7de92daSDan Williams if (rc) 2715a7de92daSDan Williams return rc; 2716a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP, 2717a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2718a7de92daSDan Williams 2719a7de92daSDan Williams if (rc < 0 || cmd_rc) { 2720a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2721a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2722a7de92daSDan Williams return -EIO; 2723a7de92daSDan Williams } 2724a7de92daSDan Williams 2725a7de92daSDan Williams 2726a7de92daSDan Williams /* test ars_status with 'status' trimmed from 'out_length' */ 2727a7de92daSDan Williams cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record); 2728a7de92daSDan Williams cmds.ars_stat = (struct nd_cmd_ars_status) { 2729a7de92daSDan Williams .out_length = cmd_size - 4, 2730a7de92daSDan Williams }; 2731a7de92daSDan Williams record = &cmds.ars_stat.records[0]; 2732a7de92daSDan Williams *record = (struct nd_ars_record) { 2733a7de92daSDan Williams .length = test_val, 2734a7de92daSDan Williams }; 2735a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2736a7de92daSDan Williams if (rc) 2737a7de92daSDan Williams return rc; 2738a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS, 2739a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2740a7de92daSDan Williams 2741a7de92daSDan Williams if (rc < 0 || cmd_rc || record->length != test_val) { 2742a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2743a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2744a7de92daSDan Williams return -EIO; 2745a7de92daSDan Williams } 2746a7de92daSDan Williams 2747a7de92daSDan Williams 2748a7de92daSDan Williams /* test ars_status with 'Output (Size)' including 'status' */ 2749a7de92daSDan Williams cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record); 2750a7de92daSDan Williams cmds.ars_stat = (struct nd_cmd_ars_status) { 2751a7de92daSDan Williams .out_length = cmd_size, 2752a7de92daSDan Williams }; 2753a7de92daSDan Williams record = &cmds.ars_stat.records[0]; 2754a7de92daSDan Williams *record = (struct nd_ars_record) { 2755a7de92daSDan Williams .length = test_val, 2756a7de92daSDan Williams }; 2757a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2758a7de92daSDan Williams if (rc) 2759a7de92daSDan Williams return rc; 2760a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS, 2761a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2762a7de92daSDan Williams 2763a7de92daSDan Williams if (rc < 0 || cmd_rc || record->length != test_val) { 2764a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2765a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2766a7de92daSDan Williams return -EIO; 2767a7de92daSDan Williams } 2768a7de92daSDan Williams 2769a7de92daSDan Williams 2770a7de92daSDan Williams /* test extended status for get_config_size results in failure */ 2771a7de92daSDan Williams cmd_size = sizeof(cmds.cfg_size); 2772a7de92daSDan Williams cmds.cfg_size = (struct nd_cmd_get_config_size) { 2773a7de92daSDan Williams .status = 1 << 16, 2774a7de92daSDan Williams }; 2775a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2776a7de92daSDan Williams if (rc) 2777a7de92daSDan Williams return rc; 2778a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE, 2779a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2780a7de92daSDan Williams 2781a7de92daSDan Williams if (rc < 0 || cmd_rc >= 0) { 2782a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2783a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2784a7de92daSDan Williams return -EIO; 2785a7de92daSDan Williams } 2786a7de92daSDan Williams 2787fb2a1748SDan Williams /* test clear error */ 2788fb2a1748SDan Williams cmd_size = sizeof(cmds.clear_err); 2789fb2a1748SDan Williams cmds.clear_err = (struct nd_cmd_clear_error) { 2790fb2a1748SDan Williams .length = 512, 2791fb2a1748SDan Williams .cleared = 512, 2792fb2a1748SDan Williams }; 2793fb2a1748SDan Williams rc = setup_result(cmds.buf, cmd_size); 2794fb2a1748SDan Williams if (rc) 2795fb2a1748SDan Williams return rc; 2796fb2a1748SDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR, 2797fb2a1748SDan Williams cmds.buf, cmd_size, &cmd_rc); 2798fb2a1748SDan Williams if (rc < 0 || cmd_rc) { 2799fb2a1748SDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2800fb2a1748SDan Williams __func__, __LINE__, rc, cmd_rc); 2801fb2a1748SDan Williams return -EIO; 2802fb2a1748SDan Williams } 2803fb2a1748SDan Williams 2804a7de92daSDan Williams return 0; 2805a7de92daSDan Williams } 2806a7de92daSDan Williams 28076bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev) 28086bc75619SDan Williams { 28096bc75619SDan Williams struct nvdimm_bus_descriptor *nd_desc; 28106bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 28116bc75619SDan Williams struct device *dev = &pdev->dev; 28126bc75619SDan Williams struct nfit_test *nfit_test; 2813231bf117SDan Williams struct nfit_mem *nfit_mem; 2814c14a868aSDan Williams union acpi_object *obj; 28156bc75619SDan Williams int rc; 28166bc75619SDan Williams 2817a7de92daSDan Williams if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) { 2818a7de92daSDan Williams rc = nfit_ctl_test(&pdev->dev); 2819a7de92daSDan Williams if (rc) 2820a7de92daSDan Williams return rc; 2821a7de92daSDan Williams } 2822a7de92daSDan Williams 28236bc75619SDan Williams nfit_test = to_nfit_test(&pdev->dev); 28246bc75619SDan Williams 28256bc75619SDan Williams /* common alloc */ 28266bc75619SDan Williams if (nfit_test->num_dcr) { 28276bc75619SDan Williams int num = nfit_test->num_dcr; 28286bc75619SDan Williams 28296bc75619SDan Williams nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *), 28306bc75619SDan Williams GFP_KERNEL); 28316bc75619SDan Williams nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t), 28326bc75619SDan Williams GFP_KERNEL); 28339d27a87eSDan Williams nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *), 28349d27a87eSDan Williams GFP_KERNEL); 28359d27a87eSDan Williams nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t), 28369d27a87eSDan Williams GFP_KERNEL); 28376bc75619SDan Williams nfit_test->label = devm_kcalloc(dev, num, sizeof(void *), 28386bc75619SDan Williams GFP_KERNEL); 28396bc75619SDan Williams nfit_test->label_dma = devm_kcalloc(dev, num, 28406bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 28416bc75619SDan Williams nfit_test->dcr = devm_kcalloc(dev, num, 28426bc75619SDan Williams sizeof(struct nfit_test_dcr *), GFP_KERNEL); 28436bc75619SDan Williams nfit_test->dcr_dma = devm_kcalloc(dev, num, 28446bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 2845ed07c433SDan Williams nfit_test->smart = devm_kcalloc(dev, num, 2846ed07c433SDan Williams sizeof(struct nd_intel_smart), GFP_KERNEL); 2847ed07c433SDan Williams nfit_test->smart_threshold = devm_kcalloc(dev, num, 2848ed07c433SDan Williams sizeof(struct nd_intel_smart_threshold), 2849ed07c433SDan Williams GFP_KERNEL); 2850bfbaa952SDave Jiang nfit_test->fw = devm_kcalloc(dev, num, 2851bfbaa952SDave Jiang sizeof(struct nfit_test_fw), GFP_KERNEL); 28526bc75619SDan Williams if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label 28536bc75619SDan Williams && nfit_test->label_dma && nfit_test->dcr 28549d27a87eSDan Williams && nfit_test->dcr_dma && nfit_test->flush 2855bfbaa952SDave Jiang && nfit_test->flush_dma 2856bfbaa952SDave Jiang && nfit_test->fw) 28576bc75619SDan Williams /* pass */; 28586bc75619SDan Williams else 28596bc75619SDan Williams return -ENOMEM; 28606bc75619SDan Williams } 28616bc75619SDan Williams 28626bc75619SDan Williams if (nfit_test->num_pm) { 28636bc75619SDan Williams int num = nfit_test->num_pm; 28646bc75619SDan Williams 28656bc75619SDan Williams nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *), 28666bc75619SDan Williams GFP_KERNEL); 28676bc75619SDan Williams nfit_test->spa_set_dma = devm_kcalloc(dev, num, 28686bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 28696bc75619SDan Williams if (nfit_test->spa_set && nfit_test->spa_set_dma) 28706bc75619SDan Williams /* pass */; 28716bc75619SDan Williams else 28726bc75619SDan Williams return -ENOMEM; 28736bc75619SDan Williams } 28746bc75619SDan Williams 28756bc75619SDan Williams /* per-nfit specific alloc */ 28766bc75619SDan Williams if (nfit_test->alloc(nfit_test)) 28776bc75619SDan Williams return -ENOMEM; 28786bc75619SDan Williams 28796bc75619SDan Williams nfit_test->setup(nfit_test); 28806bc75619SDan Williams acpi_desc = &nfit_test->acpi_desc; 2881a61fe6f7SDan Williams acpi_nfit_desc_init(acpi_desc, &pdev->dev); 28826bc75619SDan Williams acpi_desc->blk_do_io = nfit_test_blk_do_io; 28836bc75619SDan Williams nd_desc = &acpi_desc->nd_desc; 2884a61fe6f7SDan Williams nd_desc->provider_name = NULL; 2885bc9775d8SDan Williams nd_desc->module = THIS_MODULE; 2886a61fe6f7SDan Williams nd_desc->ndctl = nfit_test_ctl; 28876bc75619SDan Williams 2888e7a11b44SDan Williams rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf, 28891526f9e2SRoss Zwisler nfit_test->nfit_filled); 289058cd71b4SDan Williams if (rc) 289120985164SVishal Verma return rc; 289220985164SVishal Verma 2893fbabd829SDan Williams rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc); 2894fbabd829SDan Williams if (rc) 2895fbabd829SDan Williams return rc; 2896fbabd829SDan Williams 289720985164SVishal Verma if (nfit_test->setup != nfit_test0_setup) 289820985164SVishal Verma return 0; 289920985164SVishal Verma 290020985164SVishal Verma nfit_test->setup_hotplug = 1; 290120985164SVishal Verma nfit_test->setup(nfit_test); 290220985164SVishal Verma 2903c14a868aSDan Williams obj = kzalloc(sizeof(*obj), GFP_KERNEL); 2904c14a868aSDan Williams if (!obj) 2905c14a868aSDan Williams return -ENOMEM; 2906c14a868aSDan Williams obj->type = ACPI_TYPE_BUFFER; 2907c14a868aSDan Williams obj->buffer.length = nfit_test->nfit_size; 2908c14a868aSDan Williams obj->buffer.pointer = nfit_test->nfit_buf; 2909c14a868aSDan Williams *(nfit_test->_fit) = obj; 2910c14a868aSDan Williams __acpi_nfit_notify(&pdev->dev, nfit_test, 0x80); 2911231bf117SDan Williams 2912231bf117SDan Williams /* associate dimm devices with nfit_mem data for notification testing */ 2913231bf117SDan Williams mutex_lock(&acpi_desc->init_mutex); 2914231bf117SDan Williams list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) { 2915231bf117SDan Williams u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle; 2916231bf117SDan Williams int i; 2917231bf117SDan Williams 2918af31b04bSMasayoshi Mizuma for (i = 0; i < ARRAY_SIZE(handle); i++) 2919231bf117SDan Williams if (nfit_handle == handle[i]) 2920231bf117SDan Williams dev_set_drvdata(nfit_test->dimm_dev[i], 2921231bf117SDan Williams nfit_mem); 2922231bf117SDan Williams } 2923231bf117SDan Williams mutex_unlock(&acpi_desc->init_mutex); 29246bc75619SDan Williams 29256bc75619SDan Williams return 0; 29266bc75619SDan Williams } 29276bc75619SDan Williams 29286bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev) 29296bc75619SDan Williams { 29306bc75619SDan Williams return 0; 29316bc75619SDan Williams } 29326bc75619SDan Williams 29336bc75619SDan Williams static void nfit_test_release(struct device *dev) 29346bc75619SDan Williams { 29356bc75619SDan Williams struct nfit_test *nfit_test = to_nfit_test(dev); 29366bc75619SDan Williams 29376bc75619SDan Williams kfree(nfit_test); 29386bc75619SDan Williams } 29396bc75619SDan Williams 29406bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = { 29416bc75619SDan Williams { KBUILD_MODNAME }, 29426bc75619SDan Williams { }, 29436bc75619SDan Williams }; 29446bc75619SDan Williams 29456bc75619SDan Williams static struct platform_driver nfit_test_driver = { 29466bc75619SDan Williams .probe = nfit_test_probe, 29476bc75619SDan Williams .remove = nfit_test_remove, 29486bc75619SDan Williams .driver = { 29496bc75619SDan Williams .name = KBUILD_MODNAME, 29506bc75619SDan Williams }, 29516bc75619SDan Williams .id_table = nfit_test_id, 29526bc75619SDan Williams }; 29536bc75619SDan Williams 29545d8beee2SDan Williams static char mcsafe_buf[PAGE_SIZE] __attribute__((__aligned__(PAGE_SIZE))); 29555d8beee2SDan Williams 29565d8beee2SDan Williams enum INJECT { 29575d8beee2SDan Williams INJECT_NONE, 29585d8beee2SDan Williams INJECT_SRC, 29595d8beee2SDan Williams INJECT_DST, 29605d8beee2SDan Williams }; 29615d8beee2SDan Williams 29625d8beee2SDan Williams static void mcsafe_test_init(char *dst, char *src, size_t size) 29635d8beee2SDan Williams { 29645d8beee2SDan Williams size_t i; 29655d8beee2SDan Williams 29665d8beee2SDan Williams memset(dst, 0xff, size); 29675d8beee2SDan Williams for (i = 0; i < size; i++) 29685d8beee2SDan Williams src[i] = (char) i; 29695d8beee2SDan Williams } 29705d8beee2SDan Williams 29715d8beee2SDan Williams static bool mcsafe_test_validate(unsigned char *dst, unsigned char *src, 29725d8beee2SDan Williams size_t size, unsigned long rem) 29735d8beee2SDan Williams { 29745d8beee2SDan Williams size_t i; 29755d8beee2SDan Williams 29765d8beee2SDan Williams for (i = 0; i < size - rem; i++) 29775d8beee2SDan Williams if (dst[i] != (unsigned char) i) { 29785d8beee2SDan Williams pr_info_once("%s:%d: offset: %zd got: %#x expect: %#x\n", 29795d8beee2SDan Williams __func__, __LINE__, i, dst[i], 29805d8beee2SDan Williams (unsigned char) i); 29815d8beee2SDan Williams return false; 29825d8beee2SDan Williams } 29835d8beee2SDan Williams for (i = size - rem; i < size; i++) 29845d8beee2SDan Williams if (dst[i] != 0xffU) { 29855d8beee2SDan Williams pr_info_once("%s:%d: offset: %zd got: %#x expect: 0xff\n", 29865d8beee2SDan Williams __func__, __LINE__, i, dst[i]); 29875d8beee2SDan Williams return false; 29885d8beee2SDan Williams } 29895d8beee2SDan Williams return true; 29905d8beee2SDan Williams } 29915d8beee2SDan Williams 29925d8beee2SDan Williams void mcsafe_test(void) 29935d8beee2SDan Williams { 29945d8beee2SDan Williams char *inject_desc[] = { "none", "source", "destination" }; 29955d8beee2SDan Williams enum INJECT inj; 29965d8beee2SDan Williams 29975d8beee2SDan Williams if (IS_ENABLED(CONFIG_MCSAFE_TEST)) { 29985d8beee2SDan Williams pr_info("%s: run...\n", __func__); 29995d8beee2SDan Williams } else { 30005d8beee2SDan Williams pr_info("%s: disabled, skip.\n", __func__); 30015d8beee2SDan Williams return; 30025d8beee2SDan Williams } 30035d8beee2SDan Williams 30045d8beee2SDan Williams for (inj = INJECT_NONE; inj <= INJECT_DST; inj++) { 30055d8beee2SDan Williams int i; 30065d8beee2SDan Williams 30075d8beee2SDan Williams pr_info("%s: inject: %s\n", __func__, inject_desc[inj]); 30085d8beee2SDan Williams for (i = 0; i < 512; i++) { 30095d8beee2SDan Williams unsigned long expect, rem; 30105d8beee2SDan Williams void *src, *dst; 30115d8beee2SDan Williams bool valid; 30125d8beee2SDan Williams 30135d8beee2SDan Williams switch (inj) { 30145d8beee2SDan Williams case INJECT_NONE: 30155d8beee2SDan Williams mcsafe_inject_src(NULL); 30165d8beee2SDan Williams mcsafe_inject_dst(NULL); 30175d8beee2SDan Williams dst = &mcsafe_buf[2048]; 30185d8beee2SDan Williams src = &mcsafe_buf[1024 - i]; 30195d8beee2SDan Williams expect = 0; 30205d8beee2SDan Williams break; 30215d8beee2SDan Williams case INJECT_SRC: 30225d8beee2SDan Williams mcsafe_inject_src(&mcsafe_buf[1024]); 30235d8beee2SDan Williams mcsafe_inject_dst(NULL); 30245d8beee2SDan Williams dst = &mcsafe_buf[2048]; 30255d8beee2SDan Williams src = &mcsafe_buf[1024 - i]; 30265d8beee2SDan Williams expect = 512 - i; 30275d8beee2SDan Williams break; 30285d8beee2SDan Williams case INJECT_DST: 30295d8beee2SDan Williams mcsafe_inject_src(NULL); 30305d8beee2SDan Williams mcsafe_inject_dst(&mcsafe_buf[2048]); 30315d8beee2SDan Williams dst = &mcsafe_buf[2048 - i]; 30325d8beee2SDan Williams src = &mcsafe_buf[1024]; 30335d8beee2SDan Williams expect = 512 - i; 30345d8beee2SDan Williams break; 30355d8beee2SDan Williams } 30365d8beee2SDan Williams 30375d8beee2SDan Williams mcsafe_test_init(dst, src, 512); 30385d8beee2SDan Williams rem = __memcpy_mcsafe(dst, src, 512); 30395d8beee2SDan Williams valid = mcsafe_test_validate(dst, src, 512, expect); 30405d8beee2SDan Williams if (rem == expect && valid) 30415d8beee2SDan Williams continue; 30425d8beee2SDan Williams pr_info("%s: copy(%#lx, %#lx, %d) off: %d rem: %ld %s expect: %ld\n", 30435d8beee2SDan Williams __func__, 30445d8beee2SDan Williams ((unsigned long) dst) & ~PAGE_MASK, 30455d8beee2SDan Williams ((unsigned long ) src) & ~PAGE_MASK, 30465d8beee2SDan Williams 512, i, rem, valid ? "valid" : "bad", 30475d8beee2SDan Williams expect); 30485d8beee2SDan Williams } 30495d8beee2SDan Williams } 30505d8beee2SDan Williams 30515d8beee2SDan Williams mcsafe_inject_src(NULL); 30525d8beee2SDan Williams mcsafe_inject_dst(NULL); 30535d8beee2SDan Williams } 30545d8beee2SDan Williams 30556bc75619SDan Williams static __init int nfit_test_init(void) 30566bc75619SDan Williams { 30576bc75619SDan Williams int rc, i; 30586bc75619SDan Williams 30590fb5c8dfSDan Williams pmem_test(); 30600fb5c8dfSDan Williams libnvdimm_test(); 30610fb5c8dfSDan Williams acpi_nfit_test(); 30620fb5c8dfSDan Williams device_dax_test(); 30635d8beee2SDan Williams mcsafe_test(); 30640fb5c8dfSDan Williams 3065a7de92daSDan Williams nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm); 3066231bf117SDan Williams 30679fb1a190SDave Jiang nfit_wq = create_singlethread_workqueue("nfit"); 30689fb1a190SDave Jiang if (!nfit_wq) 30699fb1a190SDave Jiang return -ENOMEM; 30709fb1a190SDave Jiang 3071a7de92daSDan Williams nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm"); 3072a7de92daSDan Williams if (IS_ERR(nfit_test_dimm)) { 3073a7de92daSDan Williams rc = PTR_ERR(nfit_test_dimm); 3074a7de92daSDan Williams goto err_register; 3075a7de92daSDan Williams } 30766bc75619SDan Williams 30776bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) { 30786bc75619SDan Williams struct nfit_test *nfit_test; 30796bc75619SDan Williams struct platform_device *pdev; 30806bc75619SDan Williams 30816bc75619SDan Williams nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL); 30826bc75619SDan Williams if (!nfit_test) { 30836bc75619SDan Williams rc = -ENOMEM; 30846bc75619SDan Williams goto err_register; 30856bc75619SDan Williams } 30866bc75619SDan Williams INIT_LIST_HEAD(&nfit_test->resources); 30879fb1a190SDave Jiang badrange_init(&nfit_test->badrange); 30886bc75619SDan Williams switch (i) { 30896bc75619SDan Williams case 0: 30906bc75619SDan Williams nfit_test->num_pm = NUM_PM; 3091dafb1048SDan Williams nfit_test->dcr_idx = 0; 30926bc75619SDan Williams nfit_test->num_dcr = NUM_DCR; 30936bc75619SDan Williams nfit_test->alloc = nfit_test0_alloc; 30946bc75619SDan Williams nfit_test->setup = nfit_test0_setup; 30956bc75619SDan Williams break; 30966bc75619SDan Williams case 1: 3097a117699cSYasunori Goto nfit_test->num_pm = 2; 3098dafb1048SDan Williams nfit_test->dcr_idx = NUM_DCR; 3099ac40b675SDan Williams nfit_test->num_dcr = 2; 31006bc75619SDan Williams nfit_test->alloc = nfit_test1_alloc; 31016bc75619SDan Williams nfit_test->setup = nfit_test1_setup; 31026bc75619SDan Williams break; 31036bc75619SDan Williams default: 31046bc75619SDan Williams rc = -EINVAL; 31056bc75619SDan Williams goto err_register; 31066bc75619SDan Williams } 31076bc75619SDan Williams pdev = &nfit_test->pdev; 31086bc75619SDan Williams pdev->name = KBUILD_MODNAME; 31096bc75619SDan Williams pdev->id = i; 31106bc75619SDan Williams pdev->dev.release = nfit_test_release; 31116bc75619SDan Williams rc = platform_device_register(pdev); 31126bc75619SDan Williams if (rc) { 31136bc75619SDan Williams put_device(&pdev->dev); 31146bc75619SDan Williams goto err_register; 31156bc75619SDan Williams } 31168b06b884SDan Williams get_device(&pdev->dev); 31176bc75619SDan Williams 31186bc75619SDan Williams rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 31196bc75619SDan Williams if (rc) 31206bc75619SDan Williams goto err_register; 31216bc75619SDan Williams 31226bc75619SDan Williams instances[i] = nfit_test; 31239fb1a190SDave Jiang INIT_WORK(&nfit_test->work, uc_error_notify); 31246bc75619SDan Williams } 31256bc75619SDan Williams 31266bc75619SDan Williams rc = platform_driver_register(&nfit_test_driver); 31276bc75619SDan Williams if (rc) 31286bc75619SDan Williams goto err_register; 31296bc75619SDan Williams return 0; 31306bc75619SDan Williams 31316bc75619SDan Williams err_register: 31329fb1a190SDave Jiang destroy_workqueue(nfit_wq); 31336bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 31346bc75619SDan Williams if (instances[i]) 31356bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 31366bc75619SDan Williams nfit_test_teardown(); 31378b06b884SDan Williams for (i = 0; i < NUM_NFITS; i++) 31388b06b884SDan Williams if (instances[i]) 31398b06b884SDan Williams put_device(&instances[i]->pdev.dev); 31408b06b884SDan Williams 31416bc75619SDan Williams return rc; 31426bc75619SDan Williams } 31436bc75619SDan Williams 31446bc75619SDan Williams static __exit void nfit_test_exit(void) 31456bc75619SDan Williams { 31466bc75619SDan Williams int i; 31476bc75619SDan Williams 31489fb1a190SDave Jiang flush_workqueue(nfit_wq); 31499fb1a190SDave Jiang destroy_workqueue(nfit_wq); 31506bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 31516bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 31528b06b884SDan Williams platform_driver_unregister(&nfit_test_driver); 31536bc75619SDan Williams nfit_test_teardown(); 31548b06b884SDan Williams 31558b06b884SDan Williams for (i = 0; i < NUM_NFITS; i++) 31568b06b884SDan Williams put_device(&instances[i]->pdev.dev); 3157231bf117SDan Williams class_destroy(nfit_test_dimm); 31586bc75619SDan Williams } 31596bc75619SDan Williams 31606bc75619SDan Williams module_init(nfit_test_init); 31616bc75619SDan Williams module_exit(nfit_test_exit); 31626bc75619SDan Williams MODULE_LICENSE("GPL v2"); 31636bc75619SDan Williams MODULE_AUTHOR("Intel Corporation"); 3164