1*6bc75619SDan Williams /* 2*6bc75619SDan Williams * Copyright(c) 2013-2015 Intel Corporation. All rights reserved. 3*6bc75619SDan Williams * 4*6bc75619SDan Williams * This program is free software; you can redistribute it and/or modify 5*6bc75619SDan Williams * it under the terms of version 2 of the GNU General Public License as 6*6bc75619SDan Williams * published by the Free Software Foundation. 7*6bc75619SDan Williams * 8*6bc75619SDan Williams * This program is distributed in the hope that it will be useful, but 9*6bc75619SDan Williams * WITHOUT ANY WARRANTY; without even the implied warranty of 10*6bc75619SDan Williams * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 11*6bc75619SDan Williams * General Public License for more details. 12*6bc75619SDan Williams */ 13*6bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 14*6bc75619SDan Williams #include <linux/platform_device.h> 15*6bc75619SDan Williams #include <linux/dma-mapping.h> 16*6bc75619SDan Williams #include <linux/libnvdimm.h> 17*6bc75619SDan Williams #include <linux/vmalloc.h> 18*6bc75619SDan Williams #include <linux/device.h> 19*6bc75619SDan Williams #include <linux/module.h> 20*6bc75619SDan Williams #include <linux/ndctl.h> 21*6bc75619SDan Williams #include <linux/sizes.h> 22*6bc75619SDan Williams #include <linux/slab.h> 23*6bc75619SDan Williams #include <nfit.h> 24*6bc75619SDan Williams #include <nd.h> 25*6bc75619SDan Williams #include "nfit_test.h" 26*6bc75619SDan Williams 27*6bc75619SDan Williams /* 28*6bc75619SDan Williams * Generate an NFIT table to describe the following topology: 29*6bc75619SDan Williams * 30*6bc75619SDan Williams * BUS0: Interleaved PMEM regions, and aliasing with BLK regions 31*6bc75619SDan Williams * 32*6bc75619SDan Williams * (a) (b) DIMM BLK-REGION 33*6bc75619SDan Williams * +----------+--------------+----------+---------+ 34*6bc75619SDan Williams * +------+ | blk2.0 | pm0.0 | blk2.1 | pm1.0 | 0 region2 35*6bc75619SDan Williams * | imc0 +--+- - - - - region0 - - - -+----------+ + 36*6bc75619SDan Williams * +--+---+ | blk3.0 | pm0.0 | blk3.1 | pm1.0 | 1 region3 37*6bc75619SDan Williams * | +----------+--------------v----------v v 38*6bc75619SDan Williams * +--+---+ | | 39*6bc75619SDan Williams * | cpu0 | region1 40*6bc75619SDan Williams * +--+---+ | | 41*6bc75619SDan Williams * | +-------------------------^----------^ ^ 42*6bc75619SDan Williams * +--+---+ | blk4.0 | pm1.0 | 2 region4 43*6bc75619SDan Williams * | imc1 +--+-------------------------+----------+ + 44*6bc75619SDan Williams * +------+ | blk5.0 | pm1.0 | 3 region5 45*6bc75619SDan Williams * +-------------------------+----------+-+-------+ 46*6bc75619SDan Williams * 47*6bc75619SDan Williams * *) In this layout we have four dimms and two memory controllers in one 48*6bc75619SDan Williams * socket. Each unique interface (BLK or PMEM) to DPA space 49*6bc75619SDan Williams * is identified by a region device with a dynamically assigned id. 50*6bc75619SDan Williams * 51*6bc75619SDan Williams * *) The first portion of dimm0 and dimm1 are interleaved as REGION0. 52*6bc75619SDan Williams * A single PMEM namespace "pm0.0" is created using half of the 53*6bc75619SDan Williams * REGION0 SPA-range. REGION0 spans dimm0 and dimm1. PMEM namespace 54*6bc75619SDan Williams * allocate from from the bottom of a region. The unallocated 55*6bc75619SDan Williams * portion of REGION0 aliases with REGION2 and REGION3. That 56*6bc75619SDan Williams * unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and 57*6bc75619SDan Williams * "blk3.0") starting at the base of each DIMM to offset (a) in those 58*6bc75619SDan Williams * DIMMs. "pm0.0", "blk2.0" and "blk3.0" are free-form readable 59*6bc75619SDan Williams * names that can be assigned to a namespace. 60*6bc75619SDan Williams * 61*6bc75619SDan Williams * *) In the last portion of dimm0 and dimm1 we have an interleaved 62*6bc75619SDan Williams * SPA range, REGION1, that spans those two dimms as well as dimm2 63*6bc75619SDan Williams * and dimm3. Some of REGION1 allocated to a PMEM namespace named 64*6bc75619SDan Williams * "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each 65*6bc75619SDan Williams * dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and 66*6bc75619SDan Williams * "blk5.0". 67*6bc75619SDan Williams * 68*6bc75619SDan Williams * *) The portion of dimm2 and dimm3 that do not participate in the 69*6bc75619SDan Williams * REGION1 interleaved SPA range (i.e. the DPA address below offset 70*6bc75619SDan Williams * (b) are also included in the "blk4.0" and "blk5.0" namespaces. 71*6bc75619SDan Williams * Note, that BLK namespaces need not be contiguous in DPA-space, and 72*6bc75619SDan Williams * can consume aliased capacity from multiple interleave sets. 73*6bc75619SDan Williams * 74*6bc75619SDan Williams * BUS1: Legacy NVDIMM (single contiguous range) 75*6bc75619SDan Williams * 76*6bc75619SDan Williams * region2 77*6bc75619SDan Williams * +---------------------+ 78*6bc75619SDan Williams * |---------------------| 79*6bc75619SDan Williams * || pm2.0 || 80*6bc75619SDan Williams * |---------------------| 81*6bc75619SDan Williams * +---------------------+ 82*6bc75619SDan Williams * 83*6bc75619SDan Williams * *) A NFIT-table may describe a simple system-physical-address range 84*6bc75619SDan Williams * with no BLK aliasing. This type of region may optionally 85*6bc75619SDan Williams * reference an NVDIMM. 86*6bc75619SDan Williams */ 87*6bc75619SDan Williams enum { 88*6bc75619SDan Williams NUM_PM = 2, 89*6bc75619SDan Williams NUM_DCR = 4, 90*6bc75619SDan Williams NUM_BDW = NUM_DCR, 91*6bc75619SDan Williams NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW, 92*6bc75619SDan Williams NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */ + 4 /* spa1 iset */, 93*6bc75619SDan Williams DIMM_SIZE = SZ_32M, 94*6bc75619SDan Williams LABEL_SIZE = SZ_128K, 95*6bc75619SDan Williams SPA0_SIZE = DIMM_SIZE, 96*6bc75619SDan Williams SPA1_SIZE = DIMM_SIZE*2, 97*6bc75619SDan Williams SPA2_SIZE = DIMM_SIZE, 98*6bc75619SDan Williams BDW_SIZE = 64 << 8, 99*6bc75619SDan Williams DCR_SIZE = 12, 100*6bc75619SDan Williams NUM_NFITS = 2, /* permit testing multiple NFITs per system */ 101*6bc75619SDan Williams }; 102*6bc75619SDan Williams 103*6bc75619SDan Williams struct nfit_test_dcr { 104*6bc75619SDan Williams __le64 bdw_addr; 105*6bc75619SDan Williams __le32 bdw_status; 106*6bc75619SDan Williams __u8 aperature[BDW_SIZE]; 107*6bc75619SDan Williams }; 108*6bc75619SDan Williams 109*6bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \ 110*6bc75619SDan Williams (((node & 0xfff) << 16) | ((socket & 0xf) << 12) \ 111*6bc75619SDan Williams | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf)) 112*6bc75619SDan Williams 113*6bc75619SDan Williams static u32 handle[NUM_DCR] = { 114*6bc75619SDan Williams [0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0), 115*6bc75619SDan Williams [1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1), 116*6bc75619SDan Williams [2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0), 117*6bc75619SDan Williams [3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1), 118*6bc75619SDan Williams }; 119*6bc75619SDan Williams 120*6bc75619SDan Williams struct nfit_test { 121*6bc75619SDan Williams struct acpi_nfit_desc acpi_desc; 122*6bc75619SDan Williams struct platform_device pdev; 123*6bc75619SDan Williams struct list_head resources; 124*6bc75619SDan Williams void *nfit_buf; 125*6bc75619SDan Williams dma_addr_t nfit_dma; 126*6bc75619SDan Williams size_t nfit_size; 127*6bc75619SDan Williams int num_dcr; 128*6bc75619SDan Williams int num_pm; 129*6bc75619SDan Williams void **dimm; 130*6bc75619SDan Williams dma_addr_t *dimm_dma; 131*6bc75619SDan Williams void **label; 132*6bc75619SDan Williams dma_addr_t *label_dma; 133*6bc75619SDan Williams void **spa_set; 134*6bc75619SDan Williams dma_addr_t *spa_set_dma; 135*6bc75619SDan Williams struct nfit_test_dcr **dcr; 136*6bc75619SDan Williams dma_addr_t *dcr_dma; 137*6bc75619SDan Williams int (*alloc)(struct nfit_test *t); 138*6bc75619SDan Williams void (*setup)(struct nfit_test *t); 139*6bc75619SDan Williams }; 140*6bc75619SDan Williams 141*6bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev) 142*6bc75619SDan Williams { 143*6bc75619SDan Williams struct platform_device *pdev = to_platform_device(dev); 144*6bc75619SDan Williams 145*6bc75619SDan Williams return container_of(pdev, struct nfit_test, pdev); 146*6bc75619SDan Williams } 147*6bc75619SDan Williams 148*6bc75619SDan Williams static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc, 149*6bc75619SDan Williams struct nvdimm *nvdimm, unsigned int cmd, void *buf, 150*6bc75619SDan Williams unsigned int buf_len) 151*6bc75619SDan Williams { 152*6bc75619SDan Williams struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc); 153*6bc75619SDan Williams struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc); 154*6bc75619SDan Williams struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm); 155*6bc75619SDan Williams int i, rc; 156*6bc75619SDan Williams 157*6bc75619SDan Williams if (!nfit_mem || !test_bit(cmd, &nfit_mem->dsm_mask)) 158*6bc75619SDan Williams return -ENXIO; 159*6bc75619SDan Williams 160*6bc75619SDan Williams /* lookup label space for the given dimm */ 161*6bc75619SDan Williams for (i = 0; i < ARRAY_SIZE(handle); i++) 162*6bc75619SDan Williams if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i]) 163*6bc75619SDan Williams break; 164*6bc75619SDan Williams if (i >= ARRAY_SIZE(handle)) 165*6bc75619SDan Williams return -ENXIO; 166*6bc75619SDan Williams 167*6bc75619SDan Williams switch (cmd) { 168*6bc75619SDan Williams case ND_CMD_GET_CONFIG_SIZE: { 169*6bc75619SDan Williams struct nd_cmd_get_config_size *nd_cmd = buf; 170*6bc75619SDan Williams 171*6bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 172*6bc75619SDan Williams return -EINVAL; 173*6bc75619SDan Williams nd_cmd->status = 0; 174*6bc75619SDan Williams nd_cmd->config_size = LABEL_SIZE; 175*6bc75619SDan Williams nd_cmd->max_xfer = SZ_4K; 176*6bc75619SDan Williams rc = 0; 177*6bc75619SDan Williams break; 178*6bc75619SDan Williams } 179*6bc75619SDan Williams case ND_CMD_GET_CONFIG_DATA: { 180*6bc75619SDan Williams struct nd_cmd_get_config_data_hdr *nd_cmd = buf; 181*6bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 182*6bc75619SDan Williams 183*6bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 184*6bc75619SDan Williams return -EINVAL; 185*6bc75619SDan Williams if (offset >= LABEL_SIZE) 186*6bc75619SDan Williams return -EINVAL; 187*6bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len) 188*6bc75619SDan Williams return -EINVAL; 189*6bc75619SDan Williams 190*6bc75619SDan Williams nd_cmd->status = 0; 191*6bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 192*6bc75619SDan Williams memcpy(nd_cmd->out_buf, t->label[i] + offset, len); 193*6bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - len; 194*6bc75619SDan Williams break; 195*6bc75619SDan Williams } 196*6bc75619SDan Williams case ND_CMD_SET_CONFIG_DATA: { 197*6bc75619SDan Williams struct nd_cmd_set_config_hdr *nd_cmd = buf; 198*6bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 199*6bc75619SDan Williams u32 *status; 200*6bc75619SDan Williams 201*6bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 202*6bc75619SDan Williams return -EINVAL; 203*6bc75619SDan Williams if (offset >= LABEL_SIZE) 204*6bc75619SDan Williams return -EINVAL; 205*6bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len) 206*6bc75619SDan Williams return -EINVAL; 207*6bc75619SDan Williams 208*6bc75619SDan Williams status = buf + nd_cmd->in_length + sizeof(*nd_cmd); 209*6bc75619SDan Williams *status = 0; 210*6bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 211*6bc75619SDan Williams memcpy(t->label[i] + offset, nd_cmd->in_buf, len); 212*6bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - (len + 4); 213*6bc75619SDan Williams break; 214*6bc75619SDan Williams } 215*6bc75619SDan Williams default: 216*6bc75619SDan Williams return -ENOTTY; 217*6bc75619SDan Williams } 218*6bc75619SDan Williams 219*6bc75619SDan Williams return rc; 220*6bc75619SDan Williams } 221*6bc75619SDan Williams 222*6bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock); 223*6bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS]; 224*6bc75619SDan Williams 225*6bc75619SDan Williams static void release_nfit_res(void *data) 226*6bc75619SDan Williams { 227*6bc75619SDan Williams struct nfit_test_resource *nfit_res = data; 228*6bc75619SDan Williams struct resource *res = nfit_res->res; 229*6bc75619SDan Williams 230*6bc75619SDan Williams spin_lock(&nfit_test_lock); 231*6bc75619SDan Williams list_del(&nfit_res->list); 232*6bc75619SDan Williams spin_unlock(&nfit_test_lock); 233*6bc75619SDan Williams 234*6bc75619SDan Williams if (is_vmalloc_addr(nfit_res->buf)) 235*6bc75619SDan Williams vfree(nfit_res->buf); 236*6bc75619SDan Williams else 237*6bc75619SDan Williams dma_free_coherent(nfit_res->dev, resource_size(res), 238*6bc75619SDan Williams nfit_res->buf, res->start); 239*6bc75619SDan Williams kfree(res); 240*6bc75619SDan Williams kfree(nfit_res); 241*6bc75619SDan Williams } 242*6bc75619SDan Williams 243*6bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma, 244*6bc75619SDan Williams void *buf) 245*6bc75619SDan Williams { 246*6bc75619SDan Williams struct device *dev = &t->pdev.dev; 247*6bc75619SDan Williams struct resource *res = kzalloc(sizeof(*res) * 2, GFP_KERNEL); 248*6bc75619SDan Williams struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res), 249*6bc75619SDan Williams GFP_KERNEL); 250*6bc75619SDan Williams int rc; 251*6bc75619SDan Williams 252*6bc75619SDan Williams if (!res || !buf || !nfit_res) 253*6bc75619SDan Williams goto err; 254*6bc75619SDan Williams rc = devm_add_action(dev, release_nfit_res, nfit_res); 255*6bc75619SDan Williams if (rc) 256*6bc75619SDan Williams goto err; 257*6bc75619SDan Williams INIT_LIST_HEAD(&nfit_res->list); 258*6bc75619SDan Williams memset(buf, 0, size); 259*6bc75619SDan Williams nfit_res->dev = dev; 260*6bc75619SDan Williams nfit_res->buf = buf; 261*6bc75619SDan Williams nfit_res->res = res; 262*6bc75619SDan Williams res->start = *dma; 263*6bc75619SDan Williams res->end = *dma + size - 1; 264*6bc75619SDan Williams res->name = "NFIT"; 265*6bc75619SDan Williams spin_lock(&nfit_test_lock); 266*6bc75619SDan Williams list_add(&nfit_res->list, &t->resources); 267*6bc75619SDan Williams spin_unlock(&nfit_test_lock); 268*6bc75619SDan Williams 269*6bc75619SDan Williams return nfit_res->buf; 270*6bc75619SDan Williams err: 271*6bc75619SDan Williams if (buf && !is_vmalloc_addr(buf)) 272*6bc75619SDan Williams dma_free_coherent(dev, size, buf, *dma); 273*6bc75619SDan Williams else if (buf) 274*6bc75619SDan Williams vfree(buf); 275*6bc75619SDan Williams kfree(res); 276*6bc75619SDan Williams kfree(nfit_res); 277*6bc75619SDan Williams return NULL; 278*6bc75619SDan Williams } 279*6bc75619SDan Williams 280*6bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma) 281*6bc75619SDan Williams { 282*6bc75619SDan Williams void *buf = vmalloc(size); 283*6bc75619SDan Williams 284*6bc75619SDan Williams *dma = (unsigned long) buf; 285*6bc75619SDan Williams return __test_alloc(t, size, dma, buf); 286*6bc75619SDan Williams } 287*6bc75619SDan Williams 288*6bc75619SDan Williams static void *test_alloc_coherent(struct nfit_test *t, size_t size, 289*6bc75619SDan Williams dma_addr_t *dma) 290*6bc75619SDan Williams { 291*6bc75619SDan Williams struct device *dev = &t->pdev.dev; 292*6bc75619SDan Williams void *buf = dma_alloc_coherent(dev, size, dma, GFP_KERNEL); 293*6bc75619SDan Williams 294*6bc75619SDan Williams return __test_alloc(t, size, dma, buf); 295*6bc75619SDan Williams } 296*6bc75619SDan Williams 297*6bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr) 298*6bc75619SDan Williams { 299*6bc75619SDan Williams int i; 300*6bc75619SDan Williams 301*6bc75619SDan Williams for (i = 0; i < ARRAY_SIZE(instances); i++) { 302*6bc75619SDan Williams struct nfit_test_resource *n, *nfit_res = NULL; 303*6bc75619SDan Williams struct nfit_test *t = instances[i]; 304*6bc75619SDan Williams 305*6bc75619SDan Williams if (!t) 306*6bc75619SDan Williams continue; 307*6bc75619SDan Williams spin_lock(&nfit_test_lock); 308*6bc75619SDan Williams list_for_each_entry(n, &t->resources, list) { 309*6bc75619SDan Williams if (addr >= n->res->start && (addr < n->res->start 310*6bc75619SDan Williams + resource_size(n->res))) { 311*6bc75619SDan Williams nfit_res = n; 312*6bc75619SDan Williams break; 313*6bc75619SDan Williams } else if (addr >= (unsigned long) n->buf 314*6bc75619SDan Williams && (addr < (unsigned long) n->buf 315*6bc75619SDan Williams + resource_size(n->res))) { 316*6bc75619SDan Williams nfit_res = n; 317*6bc75619SDan Williams break; 318*6bc75619SDan Williams } 319*6bc75619SDan Williams } 320*6bc75619SDan Williams spin_unlock(&nfit_test_lock); 321*6bc75619SDan Williams if (nfit_res) 322*6bc75619SDan Williams return nfit_res; 323*6bc75619SDan Williams } 324*6bc75619SDan Williams 325*6bc75619SDan Williams return NULL; 326*6bc75619SDan Williams } 327*6bc75619SDan Williams 328*6bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t) 329*6bc75619SDan Williams { 330*6bc75619SDan Williams size_t nfit_size = sizeof(struct acpi_table_nfit) 331*6bc75619SDan Williams + sizeof(struct acpi_nfit_system_address) * NUM_SPA 332*6bc75619SDan Williams + sizeof(struct acpi_nfit_memory_map) * NUM_MEM 333*6bc75619SDan Williams + sizeof(struct acpi_nfit_control_region) * NUM_DCR 334*6bc75619SDan Williams + sizeof(struct acpi_nfit_data_region) * NUM_BDW; 335*6bc75619SDan Williams int i; 336*6bc75619SDan Williams 337*6bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 338*6bc75619SDan Williams if (!t->nfit_buf) 339*6bc75619SDan Williams return -ENOMEM; 340*6bc75619SDan Williams t->nfit_size = nfit_size; 341*6bc75619SDan Williams 342*6bc75619SDan Williams t->spa_set[0] = test_alloc_coherent(t, SPA0_SIZE, &t->spa_set_dma[0]); 343*6bc75619SDan Williams if (!t->spa_set[0]) 344*6bc75619SDan Williams return -ENOMEM; 345*6bc75619SDan Williams 346*6bc75619SDan Williams t->spa_set[1] = test_alloc_coherent(t, SPA1_SIZE, &t->spa_set_dma[1]); 347*6bc75619SDan Williams if (!t->spa_set[1]) 348*6bc75619SDan Williams return -ENOMEM; 349*6bc75619SDan Williams 350*6bc75619SDan Williams for (i = 0; i < NUM_DCR; i++) { 351*6bc75619SDan Williams t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]); 352*6bc75619SDan Williams if (!t->dimm[i]) 353*6bc75619SDan Williams return -ENOMEM; 354*6bc75619SDan Williams 355*6bc75619SDan Williams t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]); 356*6bc75619SDan Williams if (!t->label[i]) 357*6bc75619SDan Williams return -ENOMEM; 358*6bc75619SDan Williams sprintf(t->label[i], "label%d", i); 359*6bc75619SDan Williams } 360*6bc75619SDan Williams 361*6bc75619SDan Williams for (i = 0; i < NUM_DCR; i++) { 362*6bc75619SDan Williams t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]); 363*6bc75619SDan Williams if (!t->dcr[i]) 364*6bc75619SDan Williams return -ENOMEM; 365*6bc75619SDan Williams } 366*6bc75619SDan Williams 367*6bc75619SDan Williams return 0; 368*6bc75619SDan Williams } 369*6bc75619SDan Williams 370*6bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t) 371*6bc75619SDan Williams { 372*6bc75619SDan Williams size_t nfit_size = sizeof(struct acpi_table_nfit) 373*6bc75619SDan Williams + sizeof(struct acpi_nfit_system_address) 374*6bc75619SDan Williams + sizeof(struct acpi_nfit_memory_map) 375*6bc75619SDan Williams + sizeof(struct acpi_nfit_control_region); 376*6bc75619SDan Williams 377*6bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 378*6bc75619SDan Williams if (!t->nfit_buf) 379*6bc75619SDan Williams return -ENOMEM; 380*6bc75619SDan Williams t->nfit_size = nfit_size; 381*6bc75619SDan Williams 382*6bc75619SDan Williams t->spa_set[0] = test_alloc_coherent(t, SPA2_SIZE, &t->spa_set_dma[0]); 383*6bc75619SDan Williams if (!t->spa_set[0]) 384*6bc75619SDan Williams return -ENOMEM; 385*6bc75619SDan Williams 386*6bc75619SDan Williams return 0; 387*6bc75619SDan Williams } 388*6bc75619SDan Williams 389*6bc75619SDan Williams static void nfit_test_init_header(struct acpi_table_nfit *nfit, size_t size) 390*6bc75619SDan Williams { 391*6bc75619SDan Williams memcpy(nfit->header.signature, ACPI_SIG_NFIT, 4); 392*6bc75619SDan Williams nfit->header.length = size; 393*6bc75619SDan Williams nfit->header.revision = 1; 394*6bc75619SDan Williams memcpy(nfit->header.oem_id, "LIBND", 6); 395*6bc75619SDan Williams memcpy(nfit->header.oem_table_id, "TEST", 5); 396*6bc75619SDan Williams nfit->header.oem_revision = 1; 397*6bc75619SDan Williams memcpy(nfit->header.asl_compiler_id, "TST", 4); 398*6bc75619SDan Williams nfit->header.asl_compiler_revision = 1; 399*6bc75619SDan Williams } 400*6bc75619SDan Williams 401*6bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t) 402*6bc75619SDan Williams { 403*6bc75619SDan Williams struct nvdimm_bus_descriptor *nd_desc; 404*6bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 405*6bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 406*6bc75619SDan Williams void *nfit_buf = t->nfit_buf; 407*6bc75619SDan Williams size_t size = t->nfit_size; 408*6bc75619SDan Williams struct acpi_nfit_system_address *spa; 409*6bc75619SDan Williams struct acpi_nfit_control_region *dcr; 410*6bc75619SDan Williams struct acpi_nfit_data_region *bdw; 411*6bc75619SDan Williams unsigned int offset; 412*6bc75619SDan Williams 413*6bc75619SDan Williams nfit_test_init_header(nfit_buf, size); 414*6bc75619SDan Williams 415*6bc75619SDan Williams /* 416*6bc75619SDan Williams * spa0 (interleave first half of dimm0 and dimm1, note storage 417*6bc75619SDan Williams * does not actually alias the related block-data-window 418*6bc75619SDan Williams * regions) 419*6bc75619SDan Williams */ 420*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit); 421*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 422*6bc75619SDan Williams spa->header.length = sizeof(*spa); 423*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 424*6bc75619SDan Williams spa->range_index = 0+1; 425*6bc75619SDan Williams spa->address = t->spa_set_dma[0]; 426*6bc75619SDan Williams spa->length = SPA0_SIZE; 427*6bc75619SDan Williams 428*6bc75619SDan Williams /* 429*6bc75619SDan Williams * spa1 (interleave last half of the 4 DIMMS, note storage 430*6bc75619SDan Williams * does not actually alias the related block-data-window 431*6bc75619SDan Williams * regions) 432*6bc75619SDan Williams */ 433*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa); 434*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 435*6bc75619SDan Williams spa->header.length = sizeof(*spa); 436*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 437*6bc75619SDan Williams spa->range_index = 1+1; 438*6bc75619SDan Williams spa->address = t->spa_set_dma[1]; 439*6bc75619SDan Williams spa->length = SPA1_SIZE; 440*6bc75619SDan Williams 441*6bc75619SDan Williams /* spa2 (dcr0) dimm0 */ 442*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 2; 443*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 444*6bc75619SDan Williams spa->header.length = sizeof(*spa); 445*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 446*6bc75619SDan Williams spa->range_index = 2+1; 447*6bc75619SDan Williams spa->address = t->dcr_dma[0]; 448*6bc75619SDan Williams spa->length = DCR_SIZE; 449*6bc75619SDan Williams 450*6bc75619SDan Williams /* spa3 (dcr1) dimm1 */ 451*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 3; 452*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 453*6bc75619SDan Williams spa->header.length = sizeof(*spa); 454*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 455*6bc75619SDan Williams spa->range_index = 3+1; 456*6bc75619SDan Williams spa->address = t->dcr_dma[1]; 457*6bc75619SDan Williams spa->length = DCR_SIZE; 458*6bc75619SDan Williams 459*6bc75619SDan Williams /* spa4 (dcr2) dimm2 */ 460*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 4; 461*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 462*6bc75619SDan Williams spa->header.length = sizeof(*spa); 463*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 464*6bc75619SDan Williams spa->range_index = 4+1; 465*6bc75619SDan Williams spa->address = t->dcr_dma[2]; 466*6bc75619SDan Williams spa->length = DCR_SIZE; 467*6bc75619SDan Williams 468*6bc75619SDan Williams /* spa5 (dcr3) dimm3 */ 469*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 5; 470*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 471*6bc75619SDan Williams spa->header.length = sizeof(*spa); 472*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 473*6bc75619SDan Williams spa->range_index = 5+1; 474*6bc75619SDan Williams spa->address = t->dcr_dma[3]; 475*6bc75619SDan Williams spa->length = DCR_SIZE; 476*6bc75619SDan Williams 477*6bc75619SDan Williams /* spa6 (bdw for dcr0) dimm0 */ 478*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 6; 479*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 480*6bc75619SDan Williams spa->header.length = sizeof(*spa); 481*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 482*6bc75619SDan Williams spa->range_index = 6+1; 483*6bc75619SDan Williams spa->address = t->dimm_dma[0]; 484*6bc75619SDan Williams spa->length = DIMM_SIZE; 485*6bc75619SDan Williams 486*6bc75619SDan Williams /* spa7 (bdw for dcr1) dimm1 */ 487*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 7; 488*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 489*6bc75619SDan Williams spa->header.length = sizeof(*spa); 490*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 491*6bc75619SDan Williams spa->range_index = 7+1; 492*6bc75619SDan Williams spa->address = t->dimm_dma[1]; 493*6bc75619SDan Williams spa->length = DIMM_SIZE; 494*6bc75619SDan Williams 495*6bc75619SDan Williams /* spa8 (bdw for dcr2) dimm2 */ 496*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 8; 497*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 498*6bc75619SDan Williams spa->header.length = sizeof(*spa); 499*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 500*6bc75619SDan Williams spa->range_index = 8+1; 501*6bc75619SDan Williams spa->address = t->dimm_dma[2]; 502*6bc75619SDan Williams spa->length = DIMM_SIZE; 503*6bc75619SDan Williams 504*6bc75619SDan Williams /* spa9 (bdw for dcr3) dimm3 */ 505*6bc75619SDan Williams spa = nfit_buf + sizeof(struct acpi_table_nfit) + sizeof(*spa) * 9; 506*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 507*6bc75619SDan Williams spa->header.length = sizeof(*spa); 508*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 509*6bc75619SDan Williams spa->range_index = 9+1; 510*6bc75619SDan Williams spa->address = t->dimm_dma[3]; 511*6bc75619SDan Williams spa->length = DIMM_SIZE; 512*6bc75619SDan Williams 513*6bc75619SDan Williams offset = sizeof(struct acpi_table_nfit) + sizeof(*spa) * 10; 514*6bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 515*6bc75619SDan Williams memdev = nfit_buf + offset; 516*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 517*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 518*6bc75619SDan Williams memdev->device_handle = handle[0]; 519*6bc75619SDan Williams memdev->physical_id = 0; 520*6bc75619SDan Williams memdev->region_id = 0; 521*6bc75619SDan Williams memdev->range_index = 0+1; 522*6bc75619SDan Williams memdev->region_index = 0+1; 523*6bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 524*6bc75619SDan Williams memdev->region_offset = t->spa_set_dma[0]; 525*6bc75619SDan Williams memdev->address = 0; 526*6bc75619SDan Williams memdev->interleave_index = 0; 527*6bc75619SDan Williams memdev->interleave_ways = 2; 528*6bc75619SDan Williams 529*6bc75619SDan Williams /* mem-region1 (spa0, dimm1) */ 530*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map); 531*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 532*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 533*6bc75619SDan Williams memdev->device_handle = handle[1]; 534*6bc75619SDan Williams memdev->physical_id = 1; 535*6bc75619SDan Williams memdev->region_id = 0; 536*6bc75619SDan Williams memdev->range_index = 0+1; 537*6bc75619SDan Williams memdev->region_index = 1+1; 538*6bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 539*6bc75619SDan Williams memdev->region_offset = t->spa_set_dma[0] + SPA0_SIZE/2; 540*6bc75619SDan Williams memdev->address = 0; 541*6bc75619SDan Williams memdev->interleave_index = 0; 542*6bc75619SDan Williams memdev->interleave_ways = 2; 543*6bc75619SDan Williams 544*6bc75619SDan Williams /* mem-region2 (spa1, dimm0) */ 545*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 2; 546*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 547*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 548*6bc75619SDan Williams memdev->device_handle = handle[0]; 549*6bc75619SDan Williams memdev->physical_id = 0; 550*6bc75619SDan Williams memdev->region_id = 1; 551*6bc75619SDan Williams memdev->range_index = 1+1; 552*6bc75619SDan Williams memdev->region_index = 0+1; 553*6bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 554*6bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1]; 555*6bc75619SDan Williams memdev->address = SPA0_SIZE/2; 556*6bc75619SDan Williams memdev->interleave_index = 0; 557*6bc75619SDan Williams memdev->interleave_ways = 4; 558*6bc75619SDan Williams 559*6bc75619SDan Williams /* mem-region3 (spa1, dimm1) */ 560*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 3; 561*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 562*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 563*6bc75619SDan Williams memdev->device_handle = handle[1]; 564*6bc75619SDan Williams memdev->physical_id = 1; 565*6bc75619SDan Williams memdev->region_id = 1; 566*6bc75619SDan Williams memdev->range_index = 1+1; 567*6bc75619SDan Williams memdev->region_index = 1+1; 568*6bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 569*6bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1] + SPA1_SIZE/4; 570*6bc75619SDan Williams memdev->address = SPA0_SIZE/2; 571*6bc75619SDan Williams memdev->interleave_index = 0; 572*6bc75619SDan Williams memdev->interleave_ways = 4; 573*6bc75619SDan Williams 574*6bc75619SDan Williams /* mem-region4 (spa1, dimm2) */ 575*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 4; 576*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 577*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 578*6bc75619SDan Williams memdev->device_handle = handle[2]; 579*6bc75619SDan Williams memdev->physical_id = 2; 580*6bc75619SDan Williams memdev->region_id = 0; 581*6bc75619SDan Williams memdev->range_index = 1+1; 582*6bc75619SDan Williams memdev->region_index = 2+1; 583*6bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 584*6bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1] + 2*SPA1_SIZE/4; 585*6bc75619SDan Williams memdev->address = SPA0_SIZE/2; 586*6bc75619SDan Williams memdev->interleave_index = 0; 587*6bc75619SDan Williams memdev->interleave_ways = 4; 588*6bc75619SDan Williams 589*6bc75619SDan Williams /* mem-region5 (spa1, dimm3) */ 590*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 5; 591*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 592*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 593*6bc75619SDan Williams memdev->device_handle = handle[3]; 594*6bc75619SDan Williams memdev->physical_id = 3; 595*6bc75619SDan Williams memdev->region_id = 0; 596*6bc75619SDan Williams memdev->range_index = 1+1; 597*6bc75619SDan Williams memdev->region_index = 3+1; 598*6bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 599*6bc75619SDan Williams memdev->region_offset = t->spa_set_dma[1] + 3*SPA1_SIZE/4; 600*6bc75619SDan Williams memdev->address = SPA0_SIZE/2; 601*6bc75619SDan Williams memdev->interleave_index = 0; 602*6bc75619SDan Williams memdev->interleave_ways = 4; 603*6bc75619SDan Williams 604*6bc75619SDan Williams /* mem-region6 (spa/dcr0, dimm0) */ 605*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 6; 606*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 607*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 608*6bc75619SDan Williams memdev->device_handle = handle[0]; 609*6bc75619SDan Williams memdev->physical_id = 0; 610*6bc75619SDan Williams memdev->region_id = 0; 611*6bc75619SDan Williams memdev->range_index = 2+1; 612*6bc75619SDan Williams memdev->region_index = 0+1; 613*6bc75619SDan Williams memdev->region_size = 0; 614*6bc75619SDan Williams memdev->region_offset = 0; 615*6bc75619SDan Williams memdev->address = 0; 616*6bc75619SDan Williams memdev->interleave_index = 0; 617*6bc75619SDan Williams memdev->interleave_ways = 1; 618*6bc75619SDan Williams 619*6bc75619SDan Williams /* mem-region7 (spa/dcr1, dimm1) */ 620*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 7; 621*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 622*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 623*6bc75619SDan Williams memdev->device_handle = handle[1]; 624*6bc75619SDan Williams memdev->physical_id = 1; 625*6bc75619SDan Williams memdev->region_id = 0; 626*6bc75619SDan Williams memdev->range_index = 3+1; 627*6bc75619SDan Williams memdev->region_index = 1+1; 628*6bc75619SDan Williams memdev->region_size = 0; 629*6bc75619SDan Williams memdev->region_offset = 0; 630*6bc75619SDan Williams memdev->address = 0; 631*6bc75619SDan Williams memdev->interleave_index = 0; 632*6bc75619SDan Williams memdev->interleave_ways = 1; 633*6bc75619SDan Williams 634*6bc75619SDan Williams /* mem-region8 (spa/dcr2, dimm2) */ 635*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 8; 636*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 637*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 638*6bc75619SDan Williams memdev->device_handle = handle[2]; 639*6bc75619SDan Williams memdev->physical_id = 2; 640*6bc75619SDan Williams memdev->region_id = 0; 641*6bc75619SDan Williams memdev->range_index = 4+1; 642*6bc75619SDan Williams memdev->region_index = 2+1; 643*6bc75619SDan Williams memdev->region_size = 0; 644*6bc75619SDan Williams memdev->region_offset = 0; 645*6bc75619SDan Williams memdev->address = 0; 646*6bc75619SDan Williams memdev->interleave_index = 0; 647*6bc75619SDan Williams memdev->interleave_ways = 1; 648*6bc75619SDan Williams 649*6bc75619SDan Williams /* mem-region9 (spa/dcr3, dimm3) */ 650*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 9; 651*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 652*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 653*6bc75619SDan Williams memdev->device_handle = handle[3]; 654*6bc75619SDan Williams memdev->physical_id = 3; 655*6bc75619SDan Williams memdev->region_id = 0; 656*6bc75619SDan Williams memdev->range_index = 5+1; 657*6bc75619SDan Williams memdev->region_index = 3+1; 658*6bc75619SDan Williams memdev->region_size = 0; 659*6bc75619SDan Williams memdev->region_offset = 0; 660*6bc75619SDan Williams memdev->address = 0; 661*6bc75619SDan Williams memdev->interleave_index = 0; 662*6bc75619SDan Williams memdev->interleave_ways = 1; 663*6bc75619SDan Williams 664*6bc75619SDan Williams /* mem-region10 (spa/bdw0, dimm0) */ 665*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 10; 666*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 667*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 668*6bc75619SDan Williams memdev->device_handle = handle[0]; 669*6bc75619SDan Williams memdev->physical_id = 0; 670*6bc75619SDan Williams memdev->region_id = 0; 671*6bc75619SDan Williams memdev->range_index = 6+1; 672*6bc75619SDan Williams memdev->region_index = 0+1; 673*6bc75619SDan Williams memdev->region_size = 0; 674*6bc75619SDan Williams memdev->region_offset = 0; 675*6bc75619SDan Williams memdev->address = 0; 676*6bc75619SDan Williams memdev->interleave_index = 0; 677*6bc75619SDan Williams memdev->interleave_ways = 1; 678*6bc75619SDan Williams 679*6bc75619SDan Williams /* mem-region11 (spa/bdw1, dimm1) */ 680*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 11; 681*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 682*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 683*6bc75619SDan Williams memdev->device_handle = handle[1]; 684*6bc75619SDan Williams memdev->physical_id = 1; 685*6bc75619SDan Williams memdev->region_id = 0; 686*6bc75619SDan Williams memdev->range_index = 7+1; 687*6bc75619SDan Williams memdev->region_index = 1+1; 688*6bc75619SDan Williams memdev->region_size = 0; 689*6bc75619SDan Williams memdev->region_offset = 0; 690*6bc75619SDan Williams memdev->address = 0; 691*6bc75619SDan Williams memdev->interleave_index = 0; 692*6bc75619SDan Williams memdev->interleave_ways = 1; 693*6bc75619SDan Williams 694*6bc75619SDan Williams /* mem-region12 (spa/bdw2, dimm2) */ 695*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 12; 696*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 697*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 698*6bc75619SDan Williams memdev->device_handle = handle[2]; 699*6bc75619SDan Williams memdev->physical_id = 2; 700*6bc75619SDan Williams memdev->region_id = 0; 701*6bc75619SDan Williams memdev->range_index = 8+1; 702*6bc75619SDan Williams memdev->region_index = 2+1; 703*6bc75619SDan Williams memdev->region_size = 0; 704*6bc75619SDan Williams memdev->region_offset = 0; 705*6bc75619SDan Williams memdev->address = 0; 706*6bc75619SDan Williams memdev->interleave_index = 0; 707*6bc75619SDan Williams memdev->interleave_ways = 1; 708*6bc75619SDan Williams 709*6bc75619SDan Williams /* mem-region13 (spa/dcr3, dimm3) */ 710*6bc75619SDan Williams memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 13; 711*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 712*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 713*6bc75619SDan Williams memdev->device_handle = handle[3]; 714*6bc75619SDan Williams memdev->physical_id = 3; 715*6bc75619SDan Williams memdev->region_id = 0; 716*6bc75619SDan Williams memdev->range_index = 9+1; 717*6bc75619SDan Williams memdev->region_index = 3+1; 718*6bc75619SDan Williams memdev->region_size = 0; 719*6bc75619SDan Williams memdev->region_offset = 0; 720*6bc75619SDan Williams memdev->address = 0; 721*6bc75619SDan Williams memdev->interleave_index = 0; 722*6bc75619SDan Williams memdev->interleave_ways = 1; 723*6bc75619SDan Williams 724*6bc75619SDan Williams offset = offset + sizeof(struct acpi_nfit_memory_map) * 14; 725*6bc75619SDan Williams /* dcr-descriptor0 */ 726*6bc75619SDan Williams dcr = nfit_buf + offset; 727*6bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 728*6bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 729*6bc75619SDan Williams dcr->region_index = 0+1; 730*6bc75619SDan Williams dcr->vendor_id = 0xabcd; 731*6bc75619SDan Williams dcr->device_id = 0; 732*6bc75619SDan Williams dcr->revision_id = 1; 733*6bc75619SDan Williams dcr->serial_number = ~handle[0]; 734*6bc75619SDan Williams dcr->windows = 1; 735*6bc75619SDan Williams dcr->window_size = DCR_SIZE; 736*6bc75619SDan Williams dcr->command_offset = 0; 737*6bc75619SDan Williams dcr->command_size = 8; 738*6bc75619SDan Williams dcr->status_offset = 8; 739*6bc75619SDan Williams dcr->status_size = 4; 740*6bc75619SDan Williams 741*6bc75619SDan Williams /* dcr-descriptor1 */ 742*6bc75619SDan Williams dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region); 743*6bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 744*6bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 745*6bc75619SDan Williams dcr->region_index = 1+1; 746*6bc75619SDan Williams dcr->vendor_id = 0xabcd; 747*6bc75619SDan Williams dcr->device_id = 0; 748*6bc75619SDan Williams dcr->revision_id = 1; 749*6bc75619SDan Williams dcr->serial_number = ~handle[1]; 750*6bc75619SDan Williams dcr->windows = 1; 751*6bc75619SDan Williams dcr->window_size = DCR_SIZE; 752*6bc75619SDan Williams dcr->command_offset = 0; 753*6bc75619SDan Williams dcr->command_size = 8; 754*6bc75619SDan Williams dcr->status_offset = 8; 755*6bc75619SDan Williams dcr->status_size = 4; 756*6bc75619SDan Williams 757*6bc75619SDan Williams /* dcr-descriptor2 */ 758*6bc75619SDan Williams dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region) * 2; 759*6bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 760*6bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 761*6bc75619SDan Williams dcr->region_index = 2+1; 762*6bc75619SDan Williams dcr->vendor_id = 0xabcd; 763*6bc75619SDan Williams dcr->device_id = 0; 764*6bc75619SDan Williams dcr->revision_id = 1; 765*6bc75619SDan Williams dcr->serial_number = ~handle[2]; 766*6bc75619SDan Williams dcr->windows = 1; 767*6bc75619SDan Williams dcr->window_size = DCR_SIZE; 768*6bc75619SDan Williams dcr->command_offset = 0; 769*6bc75619SDan Williams dcr->command_size = 8; 770*6bc75619SDan Williams dcr->status_offset = 8; 771*6bc75619SDan Williams dcr->status_size = 4; 772*6bc75619SDan Williams 773*6bc75619SDan Williams /* dcr-descriptor3 */ 774*6bc75619SDan Williams dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region) * 3; 775*6bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 776*6bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 777*6bc75619SDan Williams dcr->region_index = 3+1; 778*6bc75619SDan Williams dcr->vendor_id = 0xabcd; 779*6bc75619SDan Williams dcr->device_id = 0; 780*6bc75619SDan Williams dcr->revision_id = 1; 781*6bc75619SDan Williams dcr->serial_number = ~handle[3]; 782*6bc75619SDan Williams dcr->windows = 1; 783*6bc75619SDan Williams dcr->window_size = DCR_SIZE; 784*6bc75619SDan Williams dcr->command_offset = 0; 785*6bc75619SDan Williams dcr->command_size = 8; 786*6bc75619SDan Williams dcr->status_offset = 8; 787*6bc75619SDan Williams dcr->status_size = 4; 788*6bc75619SDan Williams 789*6bc75619SDan Williams offset = offset + sizeof(struct acpi_nfit_control_region) * 4; 790*6bc75619SDan Williams /* bdw0 (spa/dcr0, dimm0) */ 791*6bc75619SDan Williams bdw = nfit_buf + offset; 792*6bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 793*6bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 794*6bc75619SDan Williams bdw->region_index = 0+1; 795*6bc75619SDan Williams bdw->windows = 1; 796*6bc75619SDan Williams bdw->offset = 0; 797*6bc75619SDan Williams bdw->size = BDW_SIZE; 798*6bc75619SDan Williams bdw->capacity = DIMM_SIZE; 799*6bc75619SDan Williams bdw->start_address = 0; 800*6bc75619SDan Williams 801*6bc75619SDan Williams /* bdw1 (spa/dcr1, dimm1) */ 802*6bc75619SDan Williams bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region); 803*6bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 804*6bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 805*6bc75619SDan Williams bdw->region_index = 1+1; 806*6bc75619SDan Williams bdw->windows = 1; 807*6bc75619SDan Williams bdw->offset = 0; 808*6bc75619SDan Williams bdw->size = BDW_SIZE; 809*6bc75619SDan Williams bdw->capacity = DIMM_SIZE; 810*6bc75619SDan Williams bdw->start_address = 0; 811*6bc75619SDan Williams 812*6bc75619SDan Williams /* bdw2 (spa/dcr2, dimm2) */ 813*6bc75619SDan Williams bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region) * 2; 814*6bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 815*6bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 816*6bc75619SDan Williams bdw->region_index = 2+1; 817*6bc75619SDan Williams bdw->windows = 1; 818*6bc75619SDan Williams bdw->offset = 0; 819*6bc75619SDan Williams bdw->size = BDW_SIZE; 820*6bc75619SDan Williams bdw->capacity = DIMM_SIZE; 821*6bc75619SDan Williams bdw->start_address = 0; 822*6bc75619SDan Williams 823*6bc75619SDan Williams /* bdw3 (spa/dcr3, dimm3) */ 824*6bc75619SDan Williams bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region) * 3; 825*6bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 826*6bc75619SDan Williams bdw->header.length = sizeof(struct acpi_nfit_data_region); 827*6bc75619SDan Williams bdw->region_index = 3+1; 828*6bc75619SDan Williams bdw->windows = 1; 829*6bc75619SDan Williams bdw->offset = 0; 830*6bc75619SDan Williams bdw->size = BDW_SIZE; 831*6bc75619SDan Williams bdw->capacity = DIMM_SIZE; 832*6bc75619SDan Williams bdw->start_address = 0; 833*6bc75619SDan Williams 834*6bc75619SDan Williams acpi_desc = &t->acpi_desc; 835*6bc75619SDan Williams set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_dsm_force_en); 836*6bc75619SDan Williams set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_dsm_force_en); 837*6bc75619SDan Williams set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_dsm_force_en); 838*6bc75619SDan Williams nd_desc = &acpi_desc->nd_desc; 839*6bc75619SDan Williams nd_desc->ndctl = nfit_test_ctl; 840*6bc75619SDan Williams } 841*6bc75619SDan Williams 842*6bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t) 843*6bc75619SDan Williams { 844*6bc75619SDan Williams size_t size = t->nfit_size, offset; 845*6bc75619SDan Williams void *nfit_buf = t->nfit_buf; 846*6bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 847*6bc75619SDan Williams struct acpi_nfit_control_region *dcr; 848*6bc75619SDan Williams struct acpi_nfit_system_address *spa; 849*6bc75619SDan Williams 850*6bc75619SDan Williams nfit_test_init_header(nfit_buf, size); 851*6bc75619SDan Williams 852*6bc75619SDan Williams offset = sizeof(struct acpi_table_nfit); 853*6bc75619SDan Williams /* spa0 (flat range with no bdw aliasing) */ 854*6bc75619SDan Williams spa = nfit_buf + offset; 855*6bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 856*6bc75619SDan Williams spa->header.length = sizeof(*spa); 857*6bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 858*6bc75619SDan Williams spa->range_index = 0+1; 859*6bc75619SDan Williams spa->address = t->spa_set_dma[0]; 860*6bc75619SDan Williams spa->length = SPA2_SIZE; 861*6bc75619SDan Williams 862*6bc75619SDan Williams offset += sizeof(*spa); 863*6bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 864*6bc75619SDan Williams memdev = nfit_buf + offset; 865*6bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 866*6bc75619SDan Williams memdev->header.length = sizeof(*memdev); 867*6bc75619SDan Williams memdev->device_handle = 0; 868*6bc75619SDan Williams memdev->physical_id = 0; 869*6bc75619SDan Williams memdev->region_id = 0; 870*6bc75619SDan Williams memdev->range_index = 0+1; 871*6bc75619SDan Williams memdev->region_index = 0+1; 872*6bc75619SDan Williams memdev->region_size = SPA2_SIZE; 873*6bc75619SDan Williams memdev->region_offset = 0; 874*6bc75619SDan Williams memdev->address = 0; 875*6bc75619SDan Williams memdev->interleave_index = 0; 876*6bc75619SDan Williams memdev->interleave_ways = 1; 877*6bc75619SDan Williams 878*6bc75619SDan Williams offset += sizeof(*memdev); 879*6bc75619SDan Williams /* dcr-descriptor0 */ 880*6bc75619SDan Williams dcr = nfit_buf + offset; 881*6bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 882*6bc75619SDan Williams dcr->header.length = sizeof(struct acpi_nfit_control_region); 883*6bc75619SDan Williams dcr->region_index = 0+1; 884*6bc75619SDan Williams dcr->vendor_id = 0xabcd; 885*6bc75619SDan Williams dcr->device_id = 0; 886*6bc75619SDan Williams dcr->revision_id = 1; 887*6bc75619SDan Williams dcr->serial_number = ~0; 888*6bc75619SDan Williams dcr->code = 0x201; 889*6bc75619SDan Williams dcr->windows = 0; 890*6bc75619SDan Williams dcr->window_size = 0; 891*6bc75619SDan Williams dcr->command_offset = 0; 892*6bc75619SDan Williams dcr->command_size = 0; 893*6bc75619SDan Williams dcr->status_offset = 0; 894*6bc75619SDan Williams dcr->status_size = 0; 895*6bc75619SDan Williams } 896*6bc75619SDan Williams 897*6bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa, 898*6bc75619SDan Williams void *iobuf, u64 len, int rw) 899*6bc75619SDan Williams { 900*6bc75619SDan Williams struct nfit_blk *nfit_blk = ndbr->blk_provider_data; 901*6bc75619SDan Williams struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW]; 902*6bc75619SDan Williams struct nd_region *nd_region = &ndbr->nd_region; 903*6bc75619SDan Williams unsigned int lane; 904*6bc75619SDan Williams 905*6bc75619SDan Williams lane = nd_region_acquire_lane(nd_region); 906*6bc75619SDan Williams if (rw) 907*6bc75619SDan Williams memcpy(mmio->base + dpa, iobuf, len); 908*6bc75619SDan Williams else 909*6bc75619SDan Williams memcpy(iobuf, mmio->base + dpa, len); 910*6bc75619SDan Williams nd_region_release_lane(nd_region, lane); 911*6bc75619SDan Williams 912*6bc75619SDan Williams return 0; 913*6bc75619SDan Williams } 914*6bc75619SDan Williams 915*6bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev) 916*6bc75619SDan Williams { 917*6bc75619SDan Williams struct nvdimm_bus_descriptor *nd_desc; 918*6bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 919*6bc75619SDan Williams struct device *dev = &pdev->dev; 920*6bc75619SDan Williams struct nfit_test *nfit_test; 921*6bc75619SDan Williams int rc; 922*6bc75619SDan Williams 923*6bc75619SDan Williams nfit_test = to_nfit_test(&pdev->dev); 924*6bc75619SDan Williams 925*6bc75619SDan Williams /* common alloc */ 926*6bc75619SDan Williams if (nfit_test->num_dcr) { 927*6bc75619SDan Williams int num = nfit_test->num_dcr; 928*6bc75619SDan Williams 929*6bc75619SDan Williams nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *), 930*6bc75619SDan Williams GFP_KERNEL); 931*6bc75619SDan Williams nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t), 932*6bc75619SDan Williams GFP_KERNEL); 933*6bc75619SDan Williams nfit_test->label = devm_kcalloc(dev, num, sizeof(void *), 934*6bc75619SDan Williams GFP_KERNEL); 935*6bc75619SDan Williams nfit_test->label_dma = devm_kcalloc(dev, num, 936*6bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 937*6bc75619SDan Williams nfit_test->dcr = devm_kcalloc(dev, num, 938*6bc75619SDan Williams sizeof(struct nfit_test_dcr *), GFP_KERNEL); 939*6bc75619SDan Williams nfit_test->dcr_dma = devm_kcalloc(dev, num, 940*6bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 941*6bc75619SDan Williams if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label 942*6bc75619SDan Williams && nfit_test->label_dma && nfit_test->dcr 943*6bc75619SDan Williams && nfit_test->dcr_dma) 944*6bc75619SDan Williams /* pass */; 945*6bc75619SDan Williams else 946*6bc75619SDan Williams return -ENOMEM; 947*6bc75619SDan Williams } 948*6bc75619SDan Williams 949*6bc75619SDan Williams if (nfit_test->num_pm) { 950*6bc75619SDan Williams int num = nfit_test->num_pm; 951*6bc75619SDan Williams 952*6bc75619SDan Williams nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *), 953*6bc75619SDan Williams GFP_KERNEL); 954*6bc75619SDan Williams nfit_test->spa_set_dma = devm_kcalloc(dev, num, 955*6bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 956*6bc75619SDan Williams if (nfit_test->spa_set && nfit_test->spa_set_dma) 957*6bc75619SDan Williams /* pass */; 958*6bc75619SDan Williams else 959*6bc75619SDan Williams return -ENOMEM; 960*6bc75619SDan Williams } 961*6bc75619SDan Williams 962*6bc75619SDan Williams /* per-nfit specific alloc */ 963*6bc75619SDan Williams if (nfit_test->alloc(nfit_test)) 964*6bc75619SDan Williams return -ENOMEM; 965*6bc75619SDan Williams 966*6bc75619SDan Williams nfit_test->setup(nfit_test); 967*6bc75619SDan Williams acpi_desc = &nfit_test->acpi_desc; 968*6bc75619SDan Williams acpi_desc->dev = &pdev->dev; 969*6bc75619SDan Williams acpi_desc->nfit = nfit_test->nfit_buf; 970*6bc75619SDan Williams acpi_desc->blk_do_io = nfit_test_blk_do_io; 971*6bc75619SDan Williams nd_desc = &acpi_desc->nd_desc; 972*6bc75619SDan Williams nd_desc->attr_groups = acpi_nfit_attribute_groups; 973*6bc75619SDan Williams acpi_desc->nvdimm_bus = nvdimm_bus_register(&pdev->dev, nd_desc); 974*6bc75619SDan Williams if (!acpi_desc->nvdimm_bus) 975*6bc75619SDan Williams return -ENXIO; 976*6bc75619SDan Williams 977*6bc75619SDan Williams rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_size); 978*6bc75619SDan Williams if (rc) { 979*6bc75619SDan Williams nvdimm_bus_unregister(acpi_desc->nvdimm_bus); 980*6bc75619SDan Williams return rc; 981*6bc75619SDan Williams } 982*6bc75619SDan Williams 983*6bc75619SDan Williams return 0; 984*6bc75619SDan Williams } 985*6bc75619SDan Williams 986*6bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev) 987*6bc75619SDan Williams { 988*6bc75619SDan Williams struct nfit_test *nfit_test = to_nfit_test(&pdev->dev); 989*6bc75619SDan Williams struct acpi_nfit_desc *acpi_desc = &nfit_test->acpi_desc; 990*6bc75619SDan Williams 991*6bc75619SDan Williams nvdimm_bus_unregister(acpi_desc->nvdimm_bus); 992*6bc75619SDan Williams 993*6bc75619SDan Williams return 0; 994*6bc75619SDan Williams } 995*6bc75619SDan Williams 996*6bc75619SDan Williams static void nfit_test_release(struct device *dev) 997*6bc75619SDan Williams { 998*6bc75619SDan Williams struct nfit_test *nfit_test = to_nfit_test(dev); 999*6bc75619SDan Williams 1000*6bc75619SDan Williams kfree(nfit_test); 1001*6bc75619SDan Williams } 1002*6bc75619SDan Williams 1003*6bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = { 1004*6bc75619SDan Williams { KBUILD_MODNAME }, 1005*6bc75619SDan Williams { }, 1006*6bc75619SDan Williams }; 1007*6bc75619SDan Williams 1008*6bc75619SDan Williams static struct platform_driver nfit_test_driver = { 1009*6bc75619SDan Williams .probe = nfit_test_probe, 1010*6bc75619SDan Williams .remove = nfit_test_remove, 1011*6bc75619SDan Williams .driver = { 1012*6bc75619SDan Williams .name = KBUILD_MODNAME, 1013*6bc75619SDan Williams }, 1014*6bc75619SDan Williams .id_table = nfit_test_id, 1015*6bc75619SDan Williams }; 1016*6bc75619SDan Williams 1017*6bc75619SDan Williams #ifdef CONFIG_CMA_SIZE_MBYTES 1018*6bc75619SDan Williams #define CMA_SIZE_MBYTES CONFIG_CMA_SIZE_MBYTES 1019*6bc75619SDan Williams #else 1020*6bc75619SDan Williams #define CMA_SIZE_MBYTES 0 1021*6bc75619SDan Williams #endif 1022*6bc75619SDan Williams 1023*6bc75619SDan Williams static __init int nfit_test_init(void) 1024*6bc75619SDan Williams { 1025*6bc75619SDan Williams int rc, i; 1026*6bc75619SDan Williams 1027*6bc75619SDan Williams nfit_test_setup(nfit_test_lookup); 1028*6bc75619SDan Williams 1029*6bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) { 1030*6bc75619SDan Williams struct nfit_test *nfit_test; 1031*6bc75619SDan Williams struct platform_device *pdev; 1032*6bc75619SDan Williams static int once; 1033*6bc75619SDan Williams 1034*6bc75619SDan Williams nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL); 1035*6bc75619SDan Williams if (!nfit_test) { 1036*6bc75619SDan Williams rc = -ENOMEM; 1037*6bc75619SDan Williams goto err_register; 1038*6bc75619SDan Williams } 1039*6bc75619SDan Williams INIT_LIST_HEAD(&nfit_test->resources); 1040*6bc75619SDan Williams switch (i) { 1041*6bc75619SDan Williams case 0: 1042*6bc75619SDan Williams nfit_test->num_pm = NUM_PM; 1043*6bc75619SDan Williams nfit_test->num_dcr = NUM_DCR; 1044*6bc75619SDan Williams nfit_test->alloc = nfit_test0_alloc; 1045*6bc75619SDan Williams nfit_test->setup = nfit_test0_setup; 1046*6bc75619SDan Williams break; 1047*6bc75619SDan Williams case 1: 1048*6bc75619SDan Williams nfit_test->num_pm = 1; 1049*6bc75619SDan Williams nfit_test->alloc = nfit_test1_alloc; 1050*6bc75619SDan Williams nfit_test->setup = nfit_test1_setup; 1051*6bc75619SDan Williams break; 1052*6bc75619SDan Williams default: 1053*6bc75619SDan Williams rc = -EINVAL; 1054*6bc75619SDan Williams goto err_register; 1055*6bc75619SDan Williams } 1056*6bc75619SDan Williams pdev = &nfit_test->pdev; 1057*6bc75619SDan Williams pdev->name = KBUILD_MODNAME; 1058*6bc75619SDan Williams pdev->id = i; 1059*6bc75619SDan Williams pdev->dev.release = nfit_test_release; 1060*6bc75619SDan Williams rc = platform_device_register(pdev); 1061*6bc75619SDan Williams if (rc) { 1062*6bc75619SDan Williams put_device(&pdev->dev); 1063*6bc75619SDan Williams goto err_register; 1064*6bc75619SDan Williams } 1065*6bc75619SDan Williams 1066*6bc75619SDan Williams rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1067*6bc75619SDan Williams if (rc) 1068*6bc75619SDan Williams goto err_register; 1069*6bc75619SDan Williams 1070*6bc75619SDan Williams instances[i] = nfit_test; 1071*6bc75619SDan Williams 1072*6bc75619SDan Williams if (!once++) { 1073*6bc75619SDan Williams dma_addr_t dma; 1074*6bc75619SDan Williams void *buf; 1075*6bc75619SDan Williams 1076*6bc75619SDan Williams buf = dma_alloc_coherent(&pdev->dev, SZ_128M, &dma, 1077*6bc75619SDan Williams GFP_KERNEL); 1078*6bc75619SDan Williams if (!buf) { 1079*6bc75619SDan Williams rc = -ENOMEM; 1080*6bc75619SDan Williams dev_warn(&pdev->dev, "need 128M of free cma\n"); 1081*6bc75619SDan Williams goto err_register; 1082*6bc75619SDan Williams } 1083*6bc75619SDan Williams dma_free_coherent(&pdev->dev, SZ_128M, buf, dma); 1084*6bc75619SDan Williams } 1085*6bc75619SDan Williams } 1086*6bc75619SDan Williams 1087*6bc75619SDan Williams rc = platform_driver_register(&nfit_test_driver); 1088*6bc75619SDan Williams if (rc) 1089*6bc75619SDan Williams goto err_register; 1090*6bc75619SDan Williams return 0; 1091*6bc75619SDan Williams 1092*6bc75619SDan Williams err_register: 1093*6bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 1094*6bc75619SDan Williams if (instances[i]) 1095*6bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 1096*6bc75619SDan Williams nfit_test_teardown(); 1097*6bc75619SDan Williams return rc; 1098*6bc75619SDan Williams } 1099*6bc75619SDan Williams 1100*6bc75619SDan Williams static __exit void nfit_test_exit(void) 1101*6bc75619SDan Williams { 1102*6bc75619SDan Williams int i; 1103*6bc75619SDan Williams 1104*6bc75619SDan Williams platform_driver_unregister(&nfit_test_driver); 1105*6bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 1106*6bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 1107*6bc75619SDan Williams nfit_test_teardown(); 1108*6bc75619SDan Williams } 1109*6bc75619SDan Williams 1110*6bc75619SDan Williams module_init(nfit_test_init); 1111*6bc75619SDan Williams module_exit(nfit_test_exit); 1112*6bc75619SDan Williams MODULE_LICENSE("GPL v2"); 1113*6bc75619SDan Williams MODULE_AUTHOR("Intel Corporation"); 1114