xref: /openbmc/linux/tools/testing/nvdimm/test/nfit.c (revision 4cf260fc409c73f6e40b3e8061a0cb925703d7ee)
16bc75619SDan Williams /*
26bc75619SDan Williams  * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
36bc75619SDan Williams  *
46bc75619SDan Williams  * This program is free software; you can redistribute it and/or modify
56bc75619SDan Williams  * it under the terms of version 2 of the GNU General Public License as
66bc75619SDan Williams  * published by the Free Software Foundation.
76bc75619SDan Williams  *
86bc75619SDan Williams  * This program is distributed in the hope that it will be useful, but
96bc75619SDan Williams  * WITHOUT ANY WARRANTY; without even the implied warranty of
106bc75619SDan Williams  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
116bc75619SDan Williams  * General Public License for more details.
126bc75619SDan Williams  */
136bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
146bc75619SDan Williams #include <linux/platform_device.h>
156bc75619SDan Williams #include <linux/dma-mapping.h>
16d8d378faSDan Williams #include <linux/workqueue.h>
176bc75619SDan Williams #include <linux/libnvdimm.h>
186bc75619SDan Williams #include <linux/vmalloc.h>
196bc75619SDan Williams #include <linux/device.h>
206bc75619SDan Williams #include <linux/module.h>
2120985164SVishal Verma #include <linux/mutex.h>
226bc75619SDan Williams #include <linux/ndctl.h>
236bc75619SDan Williams #include <linux/sizes.h>
2420985164SVishal Verma #include <linux/list.h>
256bc75619SDan Williams #include <linux/slab.h>
26a7de92daSDan Williams #include <nd-core.h>
276bc75619SDan Williams #include <nfit.h>
286bc75619SDan Williams #include <nd.h>
296bc75619SDan Williams #include "nfit_test.h"
300fb5c8dfSDan Williams #include "../watermark.h"
316bc75619SDan Williams 
326bc75619SDan Williams /*
336bc75619SDan Williams  * Generate an NFIT table to describe the following topology:
346bc75619SDan Williams  *
356bc75619SDan Williams  * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
366bc75619SDan Williams  *
376bc75619SDan Williams  *                     (a)                       (b)            DIMM   BLK-REGION
386bc75619SDan Williams  *           +----------+--------------+----------+---------+
396bc75619SDan Williams  * +------+  |  blk2.0  |     pm0.0    |  blk2.1  |  pm1.0  |    0      region2
406bc75619SDan Williams  * | imc0 +--+- - - - - region0 - - - -+----------+         +
416bc75619SDan Williams  * +--+---+  |  blk3.0  |     pm0.0    |  blk3.1  |  pm1.0  |    1      region3
426bc75619SDan Williams  *    |      +----------+--------------v----------v         v
436bc75619SDan Williams  * +--+---+                            |                    |
446bc75619SDan Williams  * | cpu0 |                                    region1
456bc75619SDan Williams  * +--+---+                            |                    |
466bc75619SDan Williams  *    |      +-------------------------^----------^         ^
476bc75619SDan Williams  * +--+---+  |                 blk4.0             |  pm1.0  |    2      region4
486bc75619SDan Williams  * | imc1 +--+-------------------------+----------+         +
496bc75619SDan Williams  * +------+  |                 blk5.0             |  pm1.0  |    3      region5
506bc75619SDan Williams  *           +-------------------------+----------+-+-------+
516bc75619SDan Williams  *
5220985164SVishal Verma  * +--+---+
5320985164SVishal Verma  * | cpu1 |
5420985164SVishal Verma  * +--+---+                   (Hotplug DIMM)
5520985164SVishal Verma  *    |      +----------------------------------------------+
5620985164SVishal Verma  * +--+---+  |                 blk6.0/pm7.0                 |    4      region6/7
5720985164SVishal Verma  * | imc0 +--+----------------------------------------------+
5820985164SVishal Verma  * +------+
5920985164SVishal Verma  *
6020985164SVishal Verma  *
616bc75619SDan Williams  * *) In this layout we have four dimms and two memory controllers in one
626bc75619SDan Williams  *    socket.  Each unique interface (BLK or PMEM) to DPA space
636bc75619SDan Williams  *    is identified by a region device with a dynamically assigned id.
646bc75619SDan Williams  *
656bc75619SDan Williams  * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
666bc75619SDan Williams  *    A single PMEM namespace "pm0.0" is created using half of the
676bc75619SDan Williams  *    REGION0 SPA-range.  REGION0 spans dimm0 and dimm1.  PMEM namespace
686bc75619SDan Williams  *    allocate from from the bottom of a region.  The unallocated
696bc75619SDan Williams  *    portion of REGION0 aliases with REGION2 and REGION3.  That
706bc75619SDan Williams  *    unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
716bc75619SDan Williams  *    "blk3.0") starting at the base of each DIMM to offset (a) in those
726bc75619SDan Williams  *    DIMMs.  "pm0.0", "blk2.0" and "blk3.0" are free-form readable
736bc75619SDan Williams  *    names that can be assigned to a namespace.
746bc75619SDan Williams  *
756bc75619SDan Williams  * *) In the last portion of dimm0 and dimm1 we have an interleaved
766bc75619SDan Williams  *    SPA range, REGION1, that spans those two dimms as well as dimm2
776bc75619SDan Williams  *    and dimm3.  Some of REGION1 allocated to a PMEM namespace named
786bc75619SDan Williams  *    "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
796bc75619SDan Williams  *    dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
806bc75619SDan Williams  *    "blk5.0".
816bc75619SDan Williams  *
826bc75619SDan Williams  * *) The portion of dimm2 and dimm3 that do not participate in the
836bc75619SDan Williams  *    REGION1 interleaved SPA range (i.e. the DPA address below offset
846bc75619SDan Williams  *    (b) are also included in the "blk4.0" and "blk5.0" namespaces.
856bc75619SDan Williams  *    Note, that BLK namespaces need not be contiguous in DPA-space, and
866bc75619SDan Williams  *    can consume aliased capacity from multiple interleave sets.
876bc75619SDan Williams  *
886bc75619SDan Williams  * BUS1: Legacy NVDIMM (single contiguous range)
896bc75619SDan Williams  *
906bc75619SDan Williams  *  region2
916bc75619SDan Williams  * +---------------------+
926bc75619SDan Williams  * |---------------------|
936bc75619SDan Williams  * ||       pm2.0       ||
946bc75619SDan Williams  * |---------------------|
956bc75619SDan Williams  * +---------------------+
966bc75619SDan Williams  *
976bc75619SDan Williams  * *) A NFIT-table may describe a simple system-physical-address range
986bc75619SDan Williams  *    with no BLK aliasing.  This type of region may optionally
996bc75619SDan Williams  *    reference an NVDIMM.
1006bc75619SDan Williams  */
1016bc75619SDan Williams enum {
10220985164SVishal Verma 	NUM_PM  = 3,
10320985164SVishal Verma 	NUM_DCR = 5,
10485d3fa02SDan Williams 	NUM_HINTS = 8,
1056bc75619SDan Williams 	NUM_BDW = NUM_DCR,
1066bc75619SDan Williams 	NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
1079741a559SRoss Zwisler 	NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */
1089741a559SRoss Zwisler 		+ 4 /* spa1 iset */ + 1 /* spa11 iset */,
1096bc75619SDan Williams 	DIMM_SIZE = SZ_32M,
1106bc75619SDan Williams 	LABEL_SIZE = SZ_128K,
1117bfe97c7SDan Williams 	SPA_VCD_SIZE = SZ_4M,
1126bc75619SDan Williams 	SPA0_SIZE = DIMM_SIZE,
1136bc75619SDan Williams 	SPA1_SIZE = DIMM_SIZE*2,
1146bc75619SDan Williams 	SPA2_SIZE = DIMM_SIZE,
1156bc75619SDan Williams 	BDW_SIZE = 64 << 8,
1166bc75619SDan Williams 	DCR_SIZE = 12,
1176bc75619SDan Williams 	NUM_NFITS = 2, /* permit testing multiple NFITs per system */
1186bc75619SDan Williams };
1196bc75619SDan Williams 
1206bc75619SDan Williams struct nfit_test_dcr {
1216bc75619SDan Williams 	__le64 bdw_addr;
1226bc75619SDan Williams 	__le32 bdw_status;
1236bc75619SDan Williams 	__u8 aperature[BDW_SIZE];
1246bc75619SDan Williams };
1256bc75619SDan Williams 
1266bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
1276bc75619SDan Williams 	(((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
1286bc75619SDan Williams 	 | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
1296bc75619SDan Williams 
130dafb1048SDan Williams static u32 handle[] = {
1316bc75619SDan Williams 	[0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
1326bc75619SDan Williams 	[1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
1336bc75619SDan Williams 	[2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
1346bc75619SDan Williams 	[3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
13520985164SVishal Verma 	[4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
136dafb1048SDan Williams 	[5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0),
137ac40b675SDan Williams 	[6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1),
1386bc75619SDan Williams };
1396bc75619SDan Williams 
14073606afdSDan Williams static unsigned long dimm_fail_cmd_flags[NUM_DCR];
14173606afdSDan Williams 
142bfbaa952SDave Jiang struct nfit_test_fw {
143bfbaa952SDave Jiang 	enum intel_fw_update_state state;
144bfbaa952SDave Jiang 	u32 context;
145bfbaa952SDave Jiang 	u64 version;
146bfbaa952SDave Jiang 	u32 size_received;
147bfbaa952SDave Jiang 	u64 end_time;
148bfbaa952SDave Jiang };
149bfbaa952SDave Jiang 
1506bc75619SDan Williams struct nfit_test {
1516bc75619SDan Williams 	struct acpi_nfit_desc acpi_desc;
1526bc75619SDan Williams 	struct platform_device pdev;
1536bc75619SDan Williams 	struct list_head resources;
1546bc75619SDan Williams 	void *nfit_buf;
1556bc75619SDan Williams 	dma_addr_t nfit_dma;
1566bc75619SDan Williams 	size_t nfit_size;
1571526f9e2SRoss Zwisler 	size_t nfit_filled;
158dafb1048SDan Williams 	int dcr_idx;
1596bc75619SDan Williams 	int num_dcr;
1606bc75619SDan Williams 	int num_pm;
1616bc75619SDan Williams 	void **dimm;
1626bc75619SDan Williams 	dma_addr_t *dimm_dma;
1639d27a87eSDan Williams 	void **flush;
1649d27a87eSDan Williams 	dma_addr_t *flush_dma;
1656bc75619SDan Williams 	void **label;
1666bc75619SDan Williams 	dma_addr_t *label_dma;
1676bc75619SDan Williams 	void **spa_set;
1686bc75619SDan Williams 	dma_addr_t *spa_set_dma;
1696bc75619SDan Williams 	struct nfit_test_dcr **dcr;
1706bc75619SDan Williams 	dma_addr_t *dcr_dma;
1716bc75619SDan Williams 	int (*alloc)(struct nfit_test *t);
1726bc75619SDan Williams 	void (*setup)(struct nfit_test *t);
17320985164SVishal Verma 	int setup_hotplug;
174c14a868aSDan Williams 	union acpi_object **_fit;
175c14a868aSDan Williams 	dma_addr_t _fit_dma;
176f471f1a7SDan Williams 	struct ars_state {
177f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status;
178f471f1a7SDan Williams 		unsigned long deadline;
179f471f1a7SDan Williams 		spinlock_t lock;
180f471f1a7SDan Williams 	} ars_state;
181231bf117SDan Williams 	struct device *dimm_dev[NUM_DCR];
182ed07c433SDan Williams 	struct nd_intel_smart *smart;
183ed07c433SDan Williams 	struct nd_intel_smart_threshold *smart_threshold;
1849fb1a190SDave Jiang 	struct badrange badrange;
1859fb1a190SDave Jiang 	struct work_struct work;
186bfbaa952SDave Jiang 	struct nfit_test_fw *fw;
1876bc75619SDan Williams };
1886bc75619SDan Williams 
1899fb1a190SDave Jiang static struct workqueue_struct *nfit_wq;
1909fb1a190SDave Jiang 
1916bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev)
1926bc75619SDan Williams {
1936bc75619SDan Williams 	struct platform_device *pdev = to_platform_device(dev);
1946bc75619SDan Williams 
1956bc75619SDan Williams 	return container_of(pdev, struct nfit_test, pdev);
1966bc75619SDan Williams }
1976bc75619SDan Williams 
198bfbaa952SDave Jiang static int nd_intel_test_get_fw_info(struct nfit_test *t,
199bfbaa952SDave Jiang 		struct nd_intel_fw_info *nd_cmd, unsigned int buf_len,
200bfbaa952SDave Jiang 		int idx)
201bfbaa952SDave Jiang {
202bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
203bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
204bfbaa952SDave Jiang 
205bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n",
206bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
207bfbaa952SDave Jiang 
208bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
209bfbaa952SDave Jiang 		return -EINVAL;
210bfbaa952SDave Jiang 
211bfbaa952SDave Jiang 	nd_cmd->status = 0;
212bfbaa952SDave Jiang 	nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE;
213bfbaa952SDave Jiang 	nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN;
214bfbaa952SDave Jiang 	nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL;
215bfbaa952SDave Jiang 	nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME;
216bfbaa952SDave Jiang 	nd_cmd->update_cap = 0;
217bfbaa952SDave Jiang 	nd_cmd->fis_version = INTEL_FW_FIS_VERSION;
218bfbaa952SDave Jiang 	nd_cmd->run_version = 0;
219bfbaa952SDave Jiang 	nd_cmd->updated_version = fw->version;
220bfbaa952SDave Jiang 
221bfbaa952SDave Jiang 	return 0;
222bfbaa952SDave Jiang }
223bfbaa952SDave Jiang 
224bfbaa952SDave Jiang static int nd_intel_test_start_update(struct nfit_test *t,
225bfbaa952SDave Jiang 		struct nd_intel_fw_start *nd_cmd, unsigned int buf_len,
226bfbaa952SDave Jiang 		int idx)
227bfbaa952SDave Jiang {
228bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
229bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
230bfbaa952SDave Jiang 
231bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
232bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
233bfbaa952SDave Jiang 
234bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
235bfbaa952SDave Jiang 		return -EINVAL;
236bfbaa952SDave Jiang 
237bfbaa952SDave Jiang 	if (fw->state != FW_STATE_NEW) {
238bfbaa952SDave Jiang 		/* extended status, FW update in progress */
239bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
240bfbaa952SDave Jiang 		return 0;
241bfbaa952SDave Jiang 	}
242bfbaa952SDave Jiang 
243bfbaa952SDave Jiang 	fw->state = FW_STATE_IN_PROGRESS;
244bfbaa952SDave Jiang 	fw->context++;
245bfbaa952SDave Jiang 	fw->size_received = 0;
246bfbaa952SDave Jiang 	nd_cmd->status = 0;
247bfbaa952SDave Jiang 	nd_cmd->context = fw->context;
248bfbaa952SDave Jiang 
249bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context);
250bfbaa952SDave Jiang 
251bfbaa952SDave Jiang 	return 0;
252bfbaa952SDave Jiang }
253bfbaa952SDave Jiang 
254bfbaa952SDave Jiang static int nd_intel_test_send_data(struct nfit_test *t,
255bfbaa952SDave Jiang 		struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len,
256bfbaa952SDave Jiang 		int idx)
257bfbaa952SDave Jiang {
258bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
259bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
260bfbaa952SDave Jiang 	u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length];
261bfbaa952SDave Jiang 
262bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
263bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
264bfbaa952SDave Jiang 
265bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
266bfbaa952SDave Jiang 		return -EINVAL;
267bfbaa952SDave Jiang 
268bfbaa952SDave Jiang 
269bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status);
270bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]);
271bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1,
272bfbaa952SDave Jiang 			nd_cmd->data[nd_cmd->length-1]);
273bfbaa952SDave Jiang 
274bfbaa952SDave Jiang 	if (fw->state != FW_STATE_IN_PROGRESS) {
275bfbaa952SDave Jiang 		dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__);
276bfbaa952SDave Jiang 		*status = 0x5;
277bfbaa952SDave Jiang 		return 0;
278bfbaa952SDave Jiang 	}
279bfbaa952SDave Jiang 
280bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
281bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
282bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
283bfbaa952SDave Jiang 		*status = 0x10007;
284bfbaa952SDave Jiang 		return 0;
285bfbaa952SDave Jiang 	}
286bfbaa952SDave Jiang 
287bfbaa952SDave Jiang 	/*
288bfbaa952SDave Jiang 	 * check offset + len > size of fw storage
289bfbaa952SDave Jiang 	 * check length is > max send length
290bfbaa952SDave Jiang 	 */
291bfbaa952SDave Jiang 	if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE ||
292bfbaa952SDave Jiang 			nd_cmd->length > INTEL_FW_MAX_SEND_LEN) {
293bfbaa952SDave Jiang 		*status = 0x3;
294bfbaa952SDave Jiang 		dev_dbg(dev, "%s: buffer boundary violation\n", __func__);
295bfbaa952SDave Jiang 		return 0;
296bfbaa952SDave Jiang 	}
297bfbaa952SDave Jiang 
298bfbaa952SDave Jiang 	fw->size_received += nd_cmd->length;
299bfbaa952SDave Jiang 	dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n",
300bfbaa952SDave Jiang 			__func__, nd_cmd->length, fw->size_received);
301bfbaa952SDave Jiang 	*status = 0;
302bfbaa952SDave Jiang 	return 0;
303bfbaa952SDave Jiang }
304bfbaa952SDave Jiang 
305bfbaa952SDave Jiang static int nd_intel_test_finish_fw(struct nfit_test *t,
306bfbaa952SDave Jiang 		struct nd_intel_fw_finish_update *nd_cmd,
307bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
308bfbaa952SDave Jiang {
309bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
310bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
311bfbaa952SDave Jiang 
312bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
313bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
314bfbaa952SDave Jiang 
315bfbaa952SDave Jiang 	if (fw->state == FW_STATE_UPDATED) {
316bfbaa952SDave Jiang 		/* update already done, need cold boot */
317bfbaa952SDave Jiang 		nd_cmd->status = 0x20007;
318bfbaa952SDave Jiang 		return 0;
319bfbaa952SDave Jiang 	}
320bfbaa952SDave Jiang 
321bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context: %#x  ctrl_flags: %#x\n",
322bfbaa952SDave Jiang 			__func__, nd_cmd->context, nd_cmd->ctrl_flags);
323bfbaa952SDave Jiang 
324bfbaa952SDave Jiang 	switch (nd_cmd->ctrl_flags) {
325bfbaa952SDave Jiang 	case 0: /* finish */
326bfbaa952SDave Jiang 		if (nd_cmd->context != fw->context) {
327bfbaa952SDave Jiang 			dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
328bfbaa952SDave Jiang 					__func__, nd_cmd->context,
329bfbaa952SDave Jiang 					fw->context);
330bfbaa952SDave Jiang 			nd_cmd->status = 0x10007;
331bfbaa952SDave Jiang 			return 0;
332bfbaa952SDave Jiang 		}
333bfbaa952SDave Jiang 		nd_cmd->status = 0;
334bfbaa952SDave Jiang 		fw->state = FW_STATE_VERIFY;
335bfbaa952SDave Jiang 		/* set 1 second of time for firmware "update" */
336bfbaa952SDave Jiang 		fw->end_time = jiffies + HZ;
337bfbaa952SDave Jiang 		break;
338bfbaa952SDave Jiang 
339bfbaa952SDave Jiang 	case 1: /* abort */
340bfbaa952SDave Jiang 		fw->size_received = 0;
341bfbaa952SDave Jiang 		/* successfully aborted status */
342bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
343bfbaa952SDave Jiang 		fw->state = FW_STATE_NEW;
344bfbaa952SDave Jiang 		dev_dbg(dev, "%s: abort successful\n", __func__);
345bfbaa952SDave Jiang 		break;
346bfbaa952SDave Jiang 
347bfbaa952SDave Jiang 	default: /* bad control flag */
348bfbaa952SDave Jiang 		dev_warn(dev, "%s: unknown control flag: %#x\n",
349bfbaa952SDave Jiang 				__func__, nd_cmd->ctrl_flags);
350bfbaa952SDave Jiang 		return -EINVAL;
351bfbaa952SDave Jiang 	}
352bfbaa952SDave Jiang 
353bfbaa952SDave Jiang 	return 0;
354bfbaa952SDave Jiang }
355bfbaa952SDave Jiang 
356bfbaa952SDave Jiang static int nd_intel_test_finish_query(struct nfit_test *t,
357bfbaa952SDave Jiang 		struct nd_intel_fw_finish_query *nd_cmd,
358bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
359bfbaa952SDave Jiang {
360bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
361bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
362bfbaa952SDave Jiang 
363bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
364bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
365bfbaa952SDave Jiang 
366bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
367bfbaa952SDave Jiang 		return -EINVAL;
368bfbaa952SDave Jiang 
369bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
370bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
371bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
372bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
373bfbaa952SDave Jiang 		return 0;
374bfbaa952SDave Jiang 	}
375bfbaa952SDave Jiang 
376bfbaa952SDave Jiang 	dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context);
377bfbaa952SDave Jiang 
378bfbaa952SDave Jiang 	switch (fw->state) {
379bfbaa952SDave Jiang 	case FW_STATE_NEW:
380bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
381bfbaa952SDave Jiang 		nd_cmd->status = 0;
382bfbaa952SDave Jiang 		dev_dbg(dev, "%s: new state\n", __func__);
383bfbaa952SDave Jiang 		break;
384bfbaa952SDave Jiang 
385bfbaa952SDave Jiang 	case FW_STATE_IN_PROGRESS:
386bfbaa952SDave Jiang 		/* sequencing error */
387bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
388bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
389bfbaa952SDave Jiang 		dev_dbg(dev, "%s: sequence error\n", __func__);
390bfbaa952SDave Jiang 		break;
391bfbaa952SDave Jiang 
392bfbaa952SDave Jiang 	case FW_STATE_VERIFY:
393bfbaa952SDave Jiang 		if (time_is_after_jiffies64(fw->end_time)) {
394bfbaa952SDave Jiang 			nd_cmd->updated_fw_rev = 0;
395bfbaa952SDave Jiang 			nd_cmd->status = 0x20007;
396bfbaa952SDave Jiang 			dev_dbg(dev, "%s: still verifying\n", __func__);
397bfbaa952SDave Jiang 			break;
398bfbaa952SDave Jiang 		}
399bfbaa952SDave Jiang 
400bfbaa952SDave Jiang 		dev_dbg(dev, "%s: transition out verify\n", __func__);
401bfbaa952SDave Jiang 		fw->state = FW_STATE_UPDATED;
402bfbaa952SDave Jiang 		/* we are going to fall through if it's "done" */
403bfbaa952SDave Jiang 	case FW_STATE_UPDATED:
404bfbaa952SDave Jiang 		nd_cmd->status = 0;
405bfbaa952SDave Jiang 		/* bogus test version */
406bfbaa952SDave Jiang 		fw->version = nd_cmd->updated_fw_rev =
407bfbaa952SDave Jiang 			INTEL_FW_FAKE_VERSION;
408bfbaa952SDave Jiang 		dev_dbg(dev, "%s: updated\n", __func__);
409bfbaa952SDave Jiang 		break;
410bfbaa952SDave Jiang 
411bfbaa952SDave Jiang 	default: /* we should never get here */
412bfbaa952SDave Jiang 		return -EINVAL;
413bfbaa952SDave Jiang 	}
414bfbaa952SDave Jiang 
415bfbaa952SDave Jiang 	return 0;
416bfbaa952SDave Jiang }
417bfbaa952SDave Jiang 
41839c686b8SVishal Verma static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
4196bc75619SDan Williams 		unsigned int buf_len)
4206bc75619SDan Williams {
4216bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4226bc75619SDan Williams 		return -EINVAL;
42339c686b8SVishal Verma 
4246bc75619SDan Williams 	nd_cmd->status = 0;
4256bc75619SDan Williams 	nd_cmd->config_size = LABEL_SIZE;
4266bc75619SDan Williams 	nd_cmd->max_xfer = SZ_4K;
42739c686b8SVishal Verma 
42839c686b8SVishal Verma 	return 0;
4296bc75619SDan Williams }
43039c686b8SVishal Verma 
43139c686b8SVishal Verma static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
43239c686b8SVishal Verma 		*nd_cmd, unsigned int buf_len, void *label)
43339c686b8SVishal Verma {
4346bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
43539c686b8SVishal Verma 	int rc;
4366bc75619SDan Williams 
4376bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4386bc75619SDan Williams 		return -EINVAL;
4396bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4406bc75619SDan Williams 		return -EINVAL;
4416bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
4426bc75619SDan Williams 		return -EINVAL;
4436bc75619SDan Williams 
4446bc75619SDan Williams 	nd_cmd->status = 0;
4456bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
44639c686b8SVishal Verma 	memcpy(nd_cmd->out_buf, label + offset, len);
4476bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - len;
44839c686b8SVishal Verma 
44939c686b8SVishal Verma 	return rc;
4506bc75619SDan Williams }
45139c686b8SVishal Verma 
45239c686b8SVishal Verma static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
45339c686b8SVishal Verma 		unsigned int buf_len, void *label)
45439c686b8SVishal Verma {
4556bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
4566bc75619SDan Williams 	u32 *status;
45739c686b8SVishal Verma 	int rc;
4586bc75619SDan Williams 
4596bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4606bc75619SDan Williams 		return -EINVAL;
4616bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4626bc75619SDan Williams 		return -EINVAL;
4636bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
4646bc75619SDan Williams 		return -EINVAL;
4656bc75619SDan Williams 
46639c686b8SVishal Verma 	status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
4676bc75619SDan Williams 	*status = 0;
4686bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
46939c686b8SVishal Verma 	memcpy(label + offset, nd_cmd->in_buf, len);
4706bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - (len + 4);
47139c686b8SVishal Verma 
47239c686b8SVishal Verma 	return rc;
4736bc75619SDan Williams }
47439c686b8SVishal Verma 
475d4f32367SDan Williams #define NFIT_TEST_CLEAR_ERR_UNIT 256
476747ffe11SDan Williams 
47739c686b8SVishal Verma static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
47839c686b8SVishal Verma 		unsigned int buf_len)
47939c686b8SVishal Verma {
4809fb1a190SDave Jiang 	int ars_recs;
4819fb1a190SDave Jiang 
48239c686b8SVishal Verma 	if (buf_len < sizeof(*nd_cmd))
48339c686b8SVishal Verma 		return -EINVAL;
48439c686b8SVishal Verma 
4859fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
4869fb1a190SDave Jiang 	ars_recs = SZ_4K / sizeof(struct nd_ars_record);
4879fb1a190SDave Jiang 
488747ffe11SDan Williams 	nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
4899fb1a190SDave Jiang 		+ ars_recs * sizeof(struct nd_ars_record);
49039c686b8SVishal Verma 	nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
491d4f32367SDan Williams 	nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
49239c686b8SVishal Verma 
49339c686b8SVishal Verma 	return 0;
49439c686b8SVishal Verma }
49539c686b8SVishal Verma 
4969fb1a190SDave Jiang static void post_ars_status(struct ars_state *ars_state,
4979fb1a190SDave Jiang 		struct badrange *badrange, u64 addr, u64 len)
49839c686b8SVishal Verma {
499f471f1a7SDan Williams 	struct nd_cmd_ars_status *ars_status;
500f471f1a7SDan Williams 	struct nd_ars_record *ars_record;
5019fb1a190SDave Jiang 	struct badrange_entry *be;
5029fb1a190SDave Jiang 	u64 end = addr + len - 1;
5039fb1a190SDave Jiang 	int i = 0;
504f471f1a7SDan Williams 
505f471f1a7SDan Williams 	ars_state->deadline = jiffies + 1*HZ;
506f471f1a7SDan Williams 	ars_status = ars_state->ars_status;
507f471f1a7SDan Williams 	ars_status->status = 0;
508f471f1a7SDan Williams 	ars_status->address = addr;
509f471f1a7SDan Williams 	ars_status->length = len;
510f471f1a7SDan Williams 	ars_status->type = ND_ARS_PERSISTENT;
5119fb1a190SDave Jiang 
5129fb1a190SDave Jiang 	spin_lock(&badrange->lock);
5139fb1a190SDave Jiang 	list_for_each_entry(be, &badrange->list, list) {
5149fb1a190SDave Jiang 		u64 be_end = be->start + be->length - 1;
5159fb1a190SDave Jiang 		u64 rstart, rend;
5169fb1a190SDave Jiang 
5179fb1a190SDave Jiang 		/* skip entries outside the range */
5189fb1a190SDave Jiang 		if (be_end < addr || be->start > end)
5199fb1a190SDave Jiang 			continue;
5209fb1a190SDave Jiang 
5219fb1a190SDave Jiang 		rstart = (be->start < addr) ? addr : be->start;
5229fb1a190SDave Jiang 		rend = (be_end < end) ? be_end : end;
5239fb1a190SDave Jiang 		ars_record = &ars_status->records[i];
524f471f1a7SDan Williams 		ars_record->handle = 0;
5259fb1a190SDave Jiang 		ars_record->err_address = rstart;
5269fb1a190SDave Jiang 		ars_record->length = rend - rstart + 1;
5279fb1a190SDave Jiang 		i++;
5289fb1a190SDave Jiang 	}
5299fb1a190SDave Jiang 	spin_unlock(&badrange->lock);
5309fb1a190SDave Jiang 	ars_status->num_records = i;
5319fb1a190SDave Jiang 	ars_status->out_length = sizeof(struct nd_cmd_ars_status)
5329fb1a190SDave Jiang 		+ i * sizeof(struct nd_ars_record);
533f471f1a7SDan Williams }
534f471f1a7SDan Williams 
5359fb1a190SDave Jiang static int nfit_test_cmd_ars_start(struct nfit_test *t,
5369fb1a190SDave Jiang 		struct ars_state *ars_state,
537f471f1a7SDan Williams 		struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
538f471f1a7SDan Williams 		int *cmd_rc)
539f471f1a7SDan Williams {
540f471f1a7SDan Williams 	if (buf_len < sizeof(*ars_start))
54139c686b8SVishal Verma 		return -EINVAL;
54239c686b8SVishal Verma 
543f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
544f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
545f471f1a7SDan Williams 		ars_start->status = NFIT_ARS_START_BUSY;
546f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
547f471f1a7SDan Williams 	} else {
548f471f1a7SDan Williams 		ars_start->status = 0;
549f471f1a7SDan Williams 		ars_start->scrub_time = 1;
5509fb1a190SDave Jiang 		post_ars_status(ars_state, &t->badrange, ars_start->address,
551f471f1a7SDan Williams 				ars_start->length);
552f471f1a7SDan Williams 		*cmd_rc = 0;
553f471f1a7SDan Williams 	}
554f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
55539c686b8SVishal Verma 
55639c686b8SVishal Verma 	return 0;
55739c686b8SVishal Verma }
55839c686b8SVishal Verma 
559f471f1a7SDan Williams static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
560f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
561f471f1a7SDan Williams 		int *cmd_rc)
56239c686b8SVishal Verma {
563f471f1a7SDan Williams 	if (buf_len < ars_state->ars_status->out_length)
56439c686b8SVishal Verma 		return -EINVAL;
56539c686b8SVishal Verma 
566f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
567f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
568f471f1a7SDan Williams 		memset(ars_status, 0, buf_len);
569f471f1a7SDan Williams 		ars_status->status = NFIT_ARS_STATUS_BUSY;
570f471f1a7SDan Williams 		ars_status->out_length = sizeof(*ars_status);
571f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
572f471f1a7SDan Williams 	} else {
573f471f1a7SDan Williams 		memcpy(ars_status, ars_state->ars_status,
574f471f1a7SDan Williams 				ars_state->ars_status->out_length);
575f471f1a7SDan Williams 		*cmd_rc = 0;
576f471f1a7SDan Williams 	}
577f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
57839c686b8SVishal Verma 	return 0;
57939c686b8SVishal Verma }
58039c686b8SVishal Verma 
5815e096ef3SVishal Verma static int nfit_test_cmd_clear_error(struct nfit_test *t,
5825e096ef3SVishal Verma 		struct nd_cmd_clear_error *clear_err,
583d4f32367SDan Williams 		unsigned int buf_len, int *cmd_rc)
584d4f32367SDan Williams {
585d4f32367SDan Williams 	const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
586d4f32367SDan Williams 	if (buf_len < sizeof(*clear_err))
587d4f32367SDan Williams 		return -EINVAL;
588d4f32367SDan Williams 
589d4f32367SDan Williams 	if ((clear_err->address & mask) || (clear_err->length & mask))
590d4f32367SDan Williams 		return -EINVAL;
591d4f32367SDan Williams 
5925e096ef3SVishal Verma 	badrange_forget(&t->badrange, clear_err->address, clear_err->length);
593d4f32367SDan Williams 	clear_err->status = 0;
594d4f32367SDan Williams 	clear_err->cleared = clear_err->length;
595d4f32367SDan Williams 	*cmd_rc = 0;
596d4f32367SDan Williams 	return 0;
597d4f32367SDan Williams }
598d4f32367SDan Williams 
59910246dc8SYasunori Goto struct region_search_spa {
60010246dc8SYasunori Goto 	u64 addr;
60110246dc8SYasunori Goto 	struct nd_region *region;
60210246dc8SYasunori Goto };
60310246dc8SYasunori Goto 
60410246dc8SYasunori Goto static int is_region_device(struct device *dev)
60510246dc8SYasunori Goto {
60610246dc8SYasunori Goto 	return !strncmp(dev->kobj.name, "region", 6);
60710246dc8SYasunori Goto }
60810246dc8SYasunori Goto 
60910246dc8SYasunori Goto static int nfit_test_search_region_spa(struct device *dev, void *data)
61010246dc8SYasunori Goto {
61110246dc8SYasunori Goto 	struct region_search_spa *ctx = data;
61210246dc8SYasunori Goto 	struct nd_region *nd_region;
61310246dc8SYasunori Goto 	resource_size_t ndr_end;
61410246dc8SYasunori Goto 
61510246dc8SYasunori Goto 	if (!is_region_device(dev))
61610246dc8SYasunori Goto 		return 0;
61710246dc8SYasunori Goto 
61810246dc8SYasunori Goto 	nd_region = to_nd_region(dev);
61910246dc8SYasunori Goto 	ndr_end = nd_region->ndr_start + nd_region->ndr_size;
62010246dc8SYasunori Goto 
62110246dc8SYasunori Goto 	if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) {
62210246dc8SYasunori Goto 		ctx->region = nd_region;
62310246dc8SYasunori Goto 		return 1;
62410246dc8SYasunori Goto 	}
62510246dc8SYasunori Goto 
62610246dc8SYasunori Goto 	return 0;
62710246dc8SYasunori Goto }
62810246dc8SYasunori Goto 
62910246dc8SYasunori Goto static int nfit_test_search_spa(struct nvdimm_bus *bus,
63010246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa)
63110246dc8SYasunori Goto {
63210246dc8SYasunori Goto 	int ret;
63310246dc8SYasunori Goto 	struct nd_region *nd_region = NULL;
63410246dc8SYasunori Goto 	struct nvdimm *nvdimm = NULL;
63510246dc8SYasunori Goto 	struct nd_mapping *nd_mapping = NULL;
63610246dc8SYasunori Goto 	struct region_search_spa ctx = {
63710246dc8SYasunori Goto 		.addr = spa->spa,
63810246dc8SYasunori Goto 		.region = NULL,
63910246dc8SYasunori Goto 	};
64010246dc8SYasunori Goto 	u64 dpa;
64110246dc8SYasunori Goto 
64210246dc8SYasunori Goto 	ret = device_for_each_child(&bus->dev, &ctx,
64310246dc8SYasunori Goto 				nfit_test_search_region_spa);
64410246dc8SYasunori Goto 
64510246dc8SYasunori Goto 	if (!ret)
64610246dc8SYasunori Goto 		return -ENODEV;
64710246dc8SYasunori Goto 
64810246dc8SYasunori Goto 	nd_region = ctx.region;
64910246dc8SYasunori Goto 
65010246dc8SYasunori Goto 	dpa = ctx.addr - nd_region->ndr_start;
65110246dc8SYasunori Goto 
65210246dc8SYasunori Goto 	/*
65310246dc8SYasunori Goto 	 * last dimm is selected for test
65410246dc8SYasunori Goto 	 */
65510246dc8SYasunori Goto 	nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1];
65610246dc8SYasunori Goto 	nvdimm = nd_mapping->nvdimm;
65710246dc8SYasunori Goto 
65810246dc8SYasunori Goto 	spa->devices[0].nfit_device_handle = handle[nvdimm->id];
65910246dc8SYasunori Goto 	spa->num_nvdimms = 1;
66010246dc8SYasunori Goto 	spa->devices[0].dpa = dpa;
66110246dc8SYasunori Goto 
66210246dc8SYasunori Goto 	return 0;
66310246dc8SYasunori Goto }
66410246dc8SYasunori Goto 
66510246dc8SYasunori Goto static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus,
66610246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa, unsigned int buf_len)
66710246dc8SYasunori Goto {
66810246dc8SYasunori Goto 	if (buf_len < spa->translate_length)
66910246dc8SYasunori Goto 		return -EINVAL;
67010246dc8SYasunori Goto 
67110246dc8SYasunori Goto 	if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms)
67210246dc8SYasunori Goto 		spa->status = 2;
67310246dc8SYasunori Goto 
67410246dc8SYasunori Goto 	return 0;
67510246dc8SYasunori Goto }
67610246dc8SYasunori Goto 
677ed07c433SDan Williams static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len,
678ed07c433SDan Williams 		struct nd_intel_smart *smart_data)
679baa51277SDan Williams {
680baa51277SDan Williams 	if (buf_len < sizeof(*smart))
681baa51277SDan Williams 		return -EINVAL;
682ed07c433SDan Williams 	memcpy(smart, smart_data, sizeof(*smart));
683baa51277SDan Williams 	return 0;
684baa51277SDan Williams }
685baa51277SDan Williams 
686cdd77d3eSDan Williams static int nfit_test_cmd_smart_threshold(
687ed07c433SDan Williams 		struct nd_intel_smart_threshold *out,
688ed07c433SDan Williams 		unsigned int buf_len,
689ed07c433SDan Williams 		struct nd_intel_smart_threshold *smart_t)
690baa51277SDan Williams {
691baa51277SDan Williams 	if (buf_len < sizeof(*smart_t))
692baa51277SDan Williams 		return -EINVAL;
693ed07c433SDan Williams 	memcpy(out, smart_t, sizeof(*smart_t));
694ed07c433SDan Williams 	return 0;
695ed07c433SDan Williams }
696ed07c433SDan Williams 
697ed07c433SDan Williams static void smart_notify(struct device *bus_dev,
698ed07c433SDan Williams 		struct device *dimm_dev, struct nd_intel_smart *smart,
699ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh)
700ed07c433SDan Williams {
701ed07c433SDan Williams 	dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n",
702ed07c433SDan Williams 			__func__, thresh->alarm_control, thresh->spares,
703ed07c433SDan Williams 			smart->spares, thresh->media_temperature,
704ed07c433SDan Williams 			smart->media_temperature, thresh->ctrl_temperature,
705ed07c433SDan Williams 			smart->ctrl_temperature);
706ed07c433SDan Williams 	if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP)
707ed07c433SDan Williams 				&& smart->spares
708ed07c433SDan Williams 				<= thresh->spares)
709ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP)
710ed07c433SDan Williams 				&& smart->media_temperature
711ed07c433SDan Williams 				>= thresh->media_temperature)
712ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP)
713ed07c433SDan Williams 				&& smart->ctrl_temperature
714*4cf260fcSVishal Verma 				>= thresh->ctrl_temperature)
715*4cf260fcSVishal Verma 			|| (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH)
716*4cf260fcSVishal Verma 			|| (smart->shutdown_state != 0)) {
717ed07c433SDan Williams 		device_lock(bus_dev);
718ed07c433SDan Williams 		__acpi_nvdimm_notify(dimm_dev, 0x81);
719ed07c433SDan Williams 		device_unlock(bus_dev);
720ed07c433SDan Williams 	}
721ed07c433SDan Williams }
722ed07c433SDan Williams 
723ed07c433SDan Williams static int nfit_test_cmd_smart_set_threshold(
724ed07c433SDan Williams 		struct nd_intel_smart_set_threshold *in,
725ed07c433SDan Williams 		unsigned int buf_len,
726ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh,
727ed07c433SDan Williams 		struct nd_intel_smart *smart,
728ed07c433SDan Williams 		struct device *bus_dev, struct device *dimm_dev)
729ed07c433SDan Williams {
730ed07c433SDan Williams 	unsigned int size;
731ed07c433SDan Williams 
732ed07c433SDan Williams 	size = sizeof(*in) - 4;
733ed07c433SDan Williams 	if (buf_len < size)
734ed07c433SDan Williams 		return -EINVAL;
735ed07c433SDan Williams 	memcpy(thresh->data, in, size);
736ed07c433SDan Williams 	in->status = 0;
737ed07c433SDan Williams 	smart_notify(bus_dev, dimm_dev, smart, thresh);
738ed07c433SDan Williams 
739baa51277SDan Williams 	return 0;
740baa51277SDan Williams }
741baa51277SDan Williams 
742*4cf260fcSVishal Verma static int nfit_test_cmd_smart_inject(
743*4cf260fcSVishal Verma 		struct nd_intel_smart_inject *inj,
744*4cf260fcSVishal Verma 		unsigned int buf_len,
745*4cf260fcSVishal Verma 		struct nd_intel_smart_threshold *thresh,
746*4cf260fcSVishal Verma 		struct nd_intel_smart *smart,
747*4cf260fcSVishal Verma 		struct device *bus_dev, struct device *dimm_dev)
748*4cf260fcSVishal Verma {
749*4cf260fcSVishal Verma 	if (buf_len != sizeof(*inj))
750*4cf260fcSVishal Verma 		return -EINVAL;
751*4cf260fcSVishal Verma 
752*4cf260fcSVishal Verma 	if (inj->mtemp_enable)
753*4cf260fcSVishal Verma 		smart->media_temperature = inj->media_temperature;
754*4cf260fcSVishal Verma 	if (inj->spare_enable)
755*4cf260fcSVishal Verma 		smart->spares = inj->spares;
756*4cf260fcSVishal Verma 	if (inj->fatal_enable)
757*4cf260fcSVishal Verma 		smart->health = ND_INTEL_SMART_FATAL_HEALTH;
758*4cf260fcSVishal Verma 	if (inj->unsafe_shutdown_enable) {
759*4cf260fcSVishal Verma 		smart->shutdown_state = 1;
760*4cf260fcSVishal Verma 		smart->shutdown_count++;
761*4cf260fcSVishal Verma 	}
762*4cf260fcSVishal Verma 	inj->status = 0;
763*4cf260fcSVishal Verma 	smart_notify(bus_dev, dimm_dev, smart, thresh);
764*4cf260fcSVishal Verma 
765*4cf260fcSVishal Verma 	return 0;
766*4cf260fcSVishal Verma }
767*4cf260fcSVishal Verma 
7689fb1a190SDave Jiang static void uc_error_notify(struct work_struct *work)
7699fb1a190SDave Jiang {
7709fb1a190SDave Jiang 	struct nfit_test *t = container_of(work, typeof(*t), work);
7719fb1a190SDave Jiang 
7729fb1a190SDave Jiang 	__acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR);
7739fb1a190SDave Jiang }
7749fb1a190SDave Jiang 
7759fb1a190SDave Jiang static int nfit_test_cmd_ars_error_inject(struct nfit_test *t,
7769fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len)
7779fb1a190SDave Jiang {
7789fb1a190SDave Jiang 	int rc;
7799fb1a190SDave Jiang 
78041cb3301SVishal Verma 	if (buf_len != sizeof(*err_inj)) {
7819fb1a190SDave Jiang 		rc = -EINVAL;
7829fb1a190SDave Jiang 		goto err;
7839fb1a190SDave Jiang 	}
7849fb1a190SDave Jiang 
7859fb1a190SDave Jiang 	if (err_inj->err_inj_spa_range_length <= 0) {
7869fb1a190SDave Jiang 		rc = -EINVAL;
7879fb1a190SDave Jiang 		goto err;
7889fb1a190SDave Jiang 	}
7899fb1a190SDave Jiang 
7909fb1a190SDave Jiang 	rc =  badrange_add(&t->badrange, err_inj->err_inj_spa_range_base,
7919fb1a190SDave Jiang 			err_inj->err_inj_spa_range_length);
7929fb1a190SDave Jiang 	if (rc < 0)
7939fb1a190SDave Jiang 		goto err;
7949fb1a190SDave Jiang 
7959fb1a190SDave Jiang 	if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY))
7969fb1a190SDave Jiang 		queue_work(nfit_wq, &t->work);
7979fb1a190SDave Jiang 
7989fb1a190SDave Jiang 	err_inj->status = 0;
7999fb1a190SDave Jiang 	return 0;
8009fb1a190SDave Jiang 
8019fb1a190SDave Jiang err:
8029fb1a190SDave Jiang 	err_inj->status = NFIT_ARS_INJECT_INVALID;
8039fb1a190SDave Jiang 	return rc;
8049fb1a190SDave Jiang }
8059fb1a190SDave Jiang 
8069fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t,
8079fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len)
8089fb1a190SDave Jiang {
8099fb1a190SDave Jiang 	int rc;
8109fb1a190SDave Jiang 
81141cb3301SVishal Verma 	if (buf_len != sizeof(*err_clr)) {
8129fb1a190SDave Jiang 		rc = -EINVAL;
8139fb1a190SDave Jiang 		goto err;
8149fb1a190SDave Jiang 	}
8159fb1a190SDave Jiang 
8169fb1a190SDave Jiang 	if (err_clr->err_inj_clr_spa_range_length <= 0) {
8179fb1a190SDave Jiang 		rc = -EINVAL;
8189fb1a190SDave Jiang 		goto err;
8199fb1a190SDave Jiang 	}
8209fb1a190SDave Jiang 
8219fb1a190SDave Jiang 	badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base,
8229fb1a190SDave Jiang 			err_clr->err_inj_clr_spa_range_length);
8239fb1a190SDave Jiang 
8249fb1a190SDave Jiang 	err_clr->status = 0;
8259fb1a190SDave Jiang 	return 0;
8269fb1a190SDave Jiang 
8279fb1a190SDave Jiang err:
8289fb1a190SDave Jiang 	err_clr->status = NFIT_ARS_INJECT_INVALID;
8299fb1a190SDave Jiang 	return rc;
8309fb1a190SDave Jiang }
8319fb1a190SDave Jiang 
8329fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_status(struct nfit_test *t,
8339fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_stat *err_stat,
8349fb1a190SDave Jiang 		unsigned int buf_len)
8359fb1a190SDave Jiang {
8369fb1a190SDave Jiang 	struct badrange_entry *be;
8379fb1a190SDave Jiang 	int max = SZ_4K / sizeof(struct nd_error_stat_query_record);
8389fb1a190SDave Jiang 	int i = 0;
8399fb1a190SDave Jiang 
8409fb1a190SDave Jiang 	err_stat->status = 0;
8419fb1a190SDave Jiang 	spin_lock(&t->badrange.lock);
8429fb1a190SDave Jiang 	list_for_each_entry(be, &t->badrange.list, list) {
8439fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_base = be->start;
8449fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_length = be->length;
8459fb1a190SDave Jiang 		i++;
8469fb1a190SDave Jiang 		if (i > max)
8479fb1a190SDave Jiang 			break;
8489fb1a190SDave Jiang 	}
8499fb1a190SDave Jiang 	spin_unlock(&t->badrange.lock);
8509fb1a190SDave Jiang 	err_stat->inj_err_rec_count = i;
8519fb1a190SDave Jiang 
8529fb1a190SDave Jiang 	return 0;
8539fb1a190SDave Jiang }
8549fb1a190SDave Jiang 
855674d8bdeSDave Jiang static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t,
856674d8bdeSDave Jiang 		struct nd_intel_lss *nd_cmd, unsigned int buf_len)
857674d8bdeSDave Jiang {
858674d8bdeSDave Jiang 	struct device *dev = &t->pdev.dev;
859674d8bdeSDave Jiang 
860674d8bdeSDave Jiang 	if (buf_len < sizeof(*nd_cmd))
861674d8bdeSDave Jiang 		return -EINVAL;
862674d8bdeSDave Jiang 
863674d8bdeSDave Jiang 	switch (nd_cmd->enable) {
864674d8bdeSDave Jiang 	case 0:
865674d8bdeSDave Jiang 		nd_cmd->status = 0;
866674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n",
867674d8bdeSDave Jiang 				__func__);
868674d8bdeSDave Jiang 		break;
869674d8bdeSDave Jiang 	case 1:
870674d8bdeSDave Jiang 		nd_cmd->status = 0;
871674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n",
872674d8bdeSDave Jiang 				__func__);
873674d8bdeSDave Jiang 		break;
874674d8bdeSDave Jiang 	default:
875674d8bdeSDave Jiang 		dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable);
876674d8bdeSDave Jiang 		nd_cmd->status = 0x3;
877674d8bdeSDave Jiang 		break;
878674d8bdeSDave Jiang 	}
879674d8bdeSDave Jiang 
880674d8bdeSDave Jiang 
881674d8bdeSDave Jiang 	return 0;
882674d8bdeSDave Jiang }
883674d8bdeSDave Jiang 
884bfbaa952SDave Jiang static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func)
885bfbaa952SDave Jiang {
886bfbaa952SDave Jiang 	int i;
887bfbaa952SDave Jiang 
888bfbaa952SDave Jiang 	/* lookup per-dimm data */
889bfbaa952SDave Jiang 	for (i = 0; i < ARRAY_SIZE(handle); i++)
890bfbaa952SDave Jiang 		if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i])
891bfbaa952SDave Jiang 			break;
892bfbaa952SDave Jiang 	if (i >= ARRAY_SIZE(handle))
893bfbaa952SDave Jiang 		return -ENXIO;
894bfbaa952SDave Jiang 
895bfbaa952SDave Jiang 	if ((1 << func) & dimm_fail_cmd_flags[i])
896bfbaa952SDave Jiang 		return -EIO;
897bfbaa952SDave Jiang 
898bfbaa952SDave Jiang 	return i;
899bfbaa952SDave Jiang }
900bfbaa952SDave Jiang 
90139c686b8SVishal Verma static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
90239c686b8SVishal Verma 		struct nvdimm *nvdimm, unsigned int cmd, void *buf,
903aef25338SDan Williams 		unsigned int buf_len, int *cmd_rc)
90439c686b8SVishal Verma {
90539c686b8SVishal Verma 	struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
90639c686b8SVishal Verma 	struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
9076634fb06SDan Williams 	unsigned int func = cmd;
908f471f1a7SDan Williams 	int i, rc = 0, __cmd_rc;
909f471f1a7SDan Williams 
910f471f1a7SDan Williams 	if (!cmd_rc)
911f471f1a7SDan Williams 		cmd_rc = &__cmd_rc;
912f471f1a7SDan Williams 	*cmd_rc = 0;
91339c686b8SVishal Verma 
91439c686b8SVishal Verma 	if (nvdimm) {
91539c686b8SVishal Verma 		struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
916e3654ecaSDan Williams 		unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
91739c686b8SVishal Verma 
9186634fb06SDan Williams 		if (!nfit_mem)
9196634fb06SDan Williams 			return -ENOTTY;
9206634fb06SDan Williams 
9216634fb06SDan Williams 		if (cmd == ND_CMD_CALL) {
9226634fb06SDan Williams 			struct nd_cmd_pkg *call_pkg = buf;
9236634fb06SDan Williams 
9246634fb06SDan Williams 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
9256634fb06SDan Williams 			buf = (void *) call_pkg->nd_payload;
9266634fb06SDan Williams 			func = call_pkg->nd_command;
9276634fb06SDan Williams 			if (call_pkg->nd_family != nfit_mem->family)
9286634fb06SDan Williams 				return -ENOTTY;
929bfbaa952SDave Jiang 
930bfbaa952SDave Jiang 			i = get_dimm(nfit_mem, func);
931bfbaa952SDave Jiang 			if (i < 0)
932bfbaa952SDave Jiang 				return i;
933bfbaa952SDave Jiang 
934bfbaa952SDave Jiang 			switch (func) {
935674d8bdeSDave Jiang 			case ND_INTEL_ENABLE_LSS_STATUS:
936674d8bdeSDave Jiang 				return nd_intel_test_cmd_set_lss_status(t,
937674d8bdeSDave Jiang 						buf, buf_len);
938bfbaa952SDave Jiang 			case ND_INTEL_FW_GET_INFO:
939bfbaa952SDave Jiang 				return nd_intel_test_get_fw_info(t, buf,
940bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
941bfbaa952SDave Jiang 			case ND_INTEL_FW_START_UPDATE:
942bfbaa952SDave Jiang 				return nd_intel_test_start_update(t, buf,
943bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
944bfbaa952SDave Jiang 			case ND_INTEL_FW_SEND_DATA:
945bfbaa952SDave Jiang 				return nd_intel_test_send_data(t, buf,
946bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
947bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_UPDATE:
948bfbaa952SDave Jiang 				return nd_intel_test_finish_fw(t, buf,
949bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
950bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_QUERY:
951bfbaa952SDave Jiang 				return nd_intel_test_finish_query(t, buf,
952bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
953bfbaa952SDave Jiang 			case ND_INTEL_SMART:
954bfbaa952SDave Jiang 				return nfit_test_cmd_smart(buf, buf_len,
955bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx]);
956bfbaa952SDave Jiang 			case ND_INTEL_SMART_THRESHOLD:
957bfbaa952SDave Jiang 				return nfit_test_cmd_smart_threshold(buf,
958bfbaa952SDave Jiang 						buf_len,
959bfbaa952SDave Jiang 						&t->smart_threshold[i -
960bfbaa952SDave Jiang 							t->dcr_idx]);
961bfbaa952SDave Jiang 			case ND_INTEL_SMART_SET_THRESHOLD:
962bfbaa952SDave Jiang 				return nfit_test_cmd_smart_set_threshold(buf,
963bfbaa952SDave Jiang 						buf_len,
964bfbaa952SDave Jiang 						&t->smart_threshold[i -
965bfbaa952SDave Jiang 							t->dcr_idx],
966bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx],
967bfbaa952SDave Jiang 						&t->pdev.dev, t->dimm_dev[i]);
968*4cf260fcSVishal Verma 			case ND_INTEL_SMART_INJECT:
969*4cf260fcSVishal Verma 				return nfit_test_cmd_smart_inject(buf,
970*4cf260fcSVishal Verma 						buf_len,
971*4cf260fcSVishal Verma 						&t->smart_threshold[i -
972*4cf260fcSVishal Verma 							t->dcr_idx],
973*4cf260fcSVishal Verma 						&t->smart[i - t->dcr_idx],
974*4cf260fcSVishal Verma 						&t->pdev.dev, t->dimm_dev[i]);
975bfbaa952SDave Jiang 			default:
976bfbaa952SDave Jiang 				return -ENOTTY;
977bfbaa952SDave Jiang 			}
9786634fb06SDan Williams 		}
9796634fb06SDan Williams 
9806634fb06SDan Williams 		if (!test_bit(cmd, &cmd_mask)
9816634fb06SDan Williams 				|| !test_bit(func, &nfit_mem->dsm_mask))
98239c686b8SVishal Verma 			return -ENOTTY;
98339c686b8SVishal Verma 
984bfbaa952SDave Jiang 		i = get_dimm(nfit_mem, func);
985bfbaa952SDave Jiang 		if (i < 0)
986bfbaa952SDave Jiang 			return i;
98773606afdSDan Williams 
9886634fb06SDan Williams 		switch (func) {
98939c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_SIZE:
99039c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_size(buf, buf_len);
99139c686b8SVishal Verma 			break;
99239c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_DATA:
99339c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_data(buf, buf_len,
994dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
99539c686b8SVishal Verma 			break;
99639c686b8SVishal Verma 		case ND_CMD_SET_CONFIG_DATA:
99739c686b8SVishal Verma 			rc = nfit_test_cmd_set_config_data(buf, buf_len,
998dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
99939c686b8SVishal Verma 			break;
10006bc75619SDan Williams 		default:
10016bc75619SDan Williams 			return -ENOTTY;
10026bc75619SDan Williams 		}
100339c686b8SVishal Verma 	} else {
1004f471f1a7SDan Williams 		struct ars_state *ars_state = &t->ars_state;
100510246dc8SYasunori Goto 		struct nd_cmd_pkg *call_pkg = buf;
100610246dc8SYasunori Goto 
100710246dc8SYasunori Goto 		if (!nd_desc)
100810246dc8SYasunori Goto 			return -ENOTTY;
100910246dc8SYasunori Goto 
101010246dc8SYasunori Goto 		if (cmd == ND_CMD_CALL) {
101110246dc8SYasunori Goto 			func = call_pkg->nd_command;
101210246dc8SYasunori Goto 
101310246dc8SYasunori Goto 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
101410246dc8SYasunori Goto 			buf = (void *) call_pkg->nd_payload;
101510246dc8SYasunori Goto 
101610246dc8SYasunori Goto 			switch (func) {
101710246dc8SYasunori Goto 			case NFIT_CMD_TRANSLATE_SPA:
101810246dc8SYasunori Goto 				rc = nfit_test_cmd_translate_spa(
101910246dc8SYasunori Goto 					acpi_desc->nvdimm_bus, buf, buf_len);
102010246dc8SYasunori Goto 				return rc;
10219fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_SET:
10229fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_error_inject(t, buf,
10239fb1a190SDave Jiang 					buf_len);
10249fb1a190SDave Jiang 				return rc;
10259fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_CLEAR:
10269fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_clear(t, buf,
10279fb1a190SDave Jiang 					buf_len);
10289fb1a190SDave Jiang 				return rc;
10299fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_GET:
10309fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_status(t, buf,
10319fb1a190SDave Jiang 					buf_len);
10329fb1a190SDave Jiang 				return rc;
103310246dc8SYasunori Goto 			default:
103410246dc8SYasunori Goto 				return -ENOTTY;
103510246dc8SYasunori Goto 			}
103610246dc8SYasunori Goto 		}
1037f471f1a7SDan Williams 
1038e3654ecaSDan Williams 		if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
103939c686b8SVishal Verma 			return -ENOTTY;
104039c686b8SVishal Verma 
10416634fb06SDan Williams 		switch (func) {
104239c686b8SVishal Verma 		case ND_CMD_ARS_CAP:
104339c686b8SVishal Verma 			rc = nfit_test_cmd_ars_cap(buf, buf_len);
104439c686b8SVishal Verma 			break;
104539c686b8SVishal Verma 		case ND_CMD_ARS_START:
10469fb1a190SDave Jiang 			rc = nfit_test_cmd_ars_start(t, ars_state, buf,
10479fb1a190SDave Jiang 					buf_len, cmd_rc);
104839c686b8SVishal Verma 			break;
104939c686b8SVishal Verma 		case ND_CMD_ARS_STATUS:
1050f471f1a7SDan Williams 			rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
1051f471f1a7SDan Williams 					cmd_rc);
105239c686b8SVishal Verma 			break;
1053d4f32367SDan Williams 		case ND_CMD_CLEAR_ERROR:
10545e096ef3SVishal Verma 			rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc);
1055d4f32367SDan Williams 			break;
105639c686b8SVishal Verma 		default:
105739c686b8SVishal Verma 			return -ENOTTY;
105839c686b8SVishal Verma 		}
105939c686b8SVishal Verma 	}
10606bc75619SDan Williams 
10616bc75619SDan Williams 	return rc;
10626bc75619SDan Williams }
10636bc75619SDan Williams 
10646bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock);
10656bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS];
10666bc75619SDan Williams 
10676bc75619SDan Williams static void release_nfit_res(void *data)
10686bc75619SDan Williams {
10696bc75619SDan Williams 	struct nfit_test_resource *nfit_res = data;
10706bc75619SDan Williams 
10716bc75619SDan Williams 	spin_lock(&nfit_test_lock);
10726bc75619SDan Williams 	list_del(&nfit_res->list);
10736bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
10746bc75619SDan Williams 
10756bc75619SDan Williams 	vfree(nfit_res->buf);
10766bc75619SDan Williams 	kfree(nfit_res);
10776bc75619SDan Williams }
10786bc75619SDan Williams 
10796bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
10806bc75619SDan Williams 		void *buf)
10816bc75619SDan Williams {
10826bc75619SDan Williams 	struct device *dev = &t->pdev.dev;
10836bc75619SDan Williams 	struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
10846bc75619SDan Williams 			GFP_KERNEL);
10856bc75619SDan Williams 	int rc;
10866bc75619SDan Williams 
1087bd4cd745SDan Williams 	if (!buf || !nfit_res)
10886bc75619SDan Williams 		goto err;
10896bc75619SDan Williams 	rc = devm_add_action(dev, release_nfit_res, nfit_res);
10906bc75619SDan Williams 	if (rc)
10916bc75619SDan Williams 		goto err;
10926bc75619SDan Williams 	INIT_LIST_HEAD(&nfit_res->list);
10936bc75619SDan Williams 	memset(buf, 0, size);
10946bc75619SDan Williams 	nfit_res->dev = dev;
10956bc75619SDan Williams 	nfit_res->buf = buf;
1096bd4cd745SDan Williams 	nfit_res->res.start = *dma;
1097bd4cd745SDan Williams 	nfit_res->res.end = *dma + size - 1;
1098bd4cd745SDan Williams 	nfit_res->res.name = "NFIT";
1099bd4cd745SDan Williams 	spin_lock_init(&nfit_res->lock);
1100bd4cd745SDan Williams 	INIT_LIST_HEAD(&nfit_res->requests);
11016bc75619SDan Williams 	spin_lock(&nfit_test_lock);
11026bc75619SDan Williams 	list_add(&nfit_res->list, &t->resources);
11036bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
11046bc75619SDan Williams 
11056bc75619SDan Williams 	return nfit_res->buf;
11066bc75619SDan Williams  err:
1107ee8520feSDan Williams 	if (buf)
11086bc75619SDan Williams 		vfree(buf);
11096bc75619SDan Williams 	kfree(nfit_res);
11106bc75619SDan Williams 	return NULL;
11116bc75619SDan Williams }
11126bc75619SDan Williams 
11136bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
11146bc75619SDan Williams {
11156bc75619SDan Williams 	void *buf = vmalloc(size);
11166bc75619SDan Williams 
11176bc75619SDan Williams 	*dma = (unsigned long) buf;
11186bc75619SDan Williams 	return __test_alloc(t, size, dma, buf);
11196bc75619SDan Williams }
11206bc75619SDan Williams 
11216bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
11226bc75619SDan Williams {
11236bc75619SDan Williams 	int i;
11246bc75619SDan Williams 
11256bc75619SDan Williams 	for (i = 0; i < ARRAY_SIZE(instances); i++) {
11266bc75619SDan Williams 		struct nfit_test_resource *n, *nfit_res = NULL;
11276bc75619SDan Williams 		struct nfit_test *t = instances[i];
11286bc75619SDan Williams 
11296bc75619SDan Williams 		if (!t)
11306bc75619SDan Williams 			continue;
11316bc75619SDan Williams 		spin_lock(&nfit_test_lock);
11326bc75619SDan Williams 		list_for_each_entry(n, &t->resources, list) {
1133bd4cd745SDan Williams 			if (addr >= n->res.start && (addr < n->res.start
1134bd4cd745SDan Williams 						+ resource_size(&n->res))) {
11356bc75619SDan Williams 				nfit_res = n;
11366bc75619SDan Williams 				break;
11376bc75619SDan Williams 			} else if (addr >= (unsigned long) n->buf
11386bc75619SDan Williams 					&& (addr < (unsigned long) n->buf
1139bd4cd745SDan Williams 						+ resource_size(&n->res))) {
11406bc75619SDan Williams 				nfit_res = n;
11416bc75619SDan Williams 				break;
11426bc75619SDan Williams 			}
11436bc75619SDan Williams 		}
11446bc75619SDan Williams 		spin_unlock(&nfit_test_lock);
11456bc75619SDan Williams 		if (nfit_res)
11466bc75619SDan Williams 			return nfit_res;
11476bc75619SDan Williams 	}
11486bc75619SDan Williams 
11496bc75619SDan Williams 	return NULL;
11506bc75619SDan Williams }
11516bc75619SDan Williams 
1152f471f1a7SDan Williams static int ars_state_init(struct device *dev, struct ars_state *ars_state)
1153f471f1a7SDan Williams {
11549fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
1155f471f1a7SDan Williams 	ars_state->ars_status = devm_kzalloc(dev,
11569fb1a190SDave Jiang 			sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL);
1157f471f1a7SDan Williams 	if (!ars_state->ars_status)
1158f471f1a7SDan Williams 		return -ENOMEM;
1159f471f1a7SDan Williams 	spin_lock_init(&ars_state->lock);
1160f471f1a7SDan Williams 	return 0;
1161f471f1a7SDan Williams }
1162f471f1a7SDan Williams 
1163231bf117SDan Williams static void put_dimms(void *data)
1164231bf117SDan Williams {
1165231bf117SDan Williams 	struct device **dimm_dev = data;
1166231bf117SDan Williams 	int i;
1167231bf117SDan Williams 
1168231bf117SDan Williams 	for (i = 0; i < NUM_DCR; i++)
1169231bf117SDan Williams 		if (dimm_dev[i])
1170231bf117SDan Williams 			device_unregister(dimm_dev[i]);
1171231bf117SDan Williams }
1172231bf117SDan Williams 
1173231bf117SDan Williams static struct class *nfit_test_dimm;
1174231bf117SDan Williams 
117573606afdSDan Williams static int dimm_name_to_id(struct device *dev)
117673606afdSDan Williams {
117773606afdSDan Williams 	int dimm;
117873606afdSDan Williams 
117973606afdSDan Williams 	if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1
118073606afdSDan Williams 			|| dimm >= NUM_DCR || dimm < 0)
118173606afdSDan Williams 		return -ENXIO;
118273606afdSDan Williams 	return dimm;
118373606afdSDan Williams }
118473606afdSDan Williams 
118573606afdSDan Williams 
118673606afdSDan Williams static ssize_t handle_show(struct device *dev, struct device_attribute *attr,
118773606afdSDan Williams 		char *buf)
118873606afdSDan Williams {
118973606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
119073606afdSDan Williams 
119173606afdSDan Williams 	if (dimm < 0)
119273606afdSDan Williams 		return dimm;
119373606afdSDan Williams 
119473606afdSDan Williams 	return sprintf(buf, "%#x", handle[dimm]);
119573606afdSDan Williams }
119673606afdSDan Williams DEVICE_ATTR_RO(handle);
119773606afdSDan Williams 
119873606afdSDan Williams static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr,
119973606afdSDan Williams 		char *buf)
120073606afdSDan Williams {
120173606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
120273606afdSDan Williams 
120373606afdSDan Williams 	if (dimm < 0)
120473606afdSDan Williams 		return dimm;
120573606afdSDan Williams 
120673606afdSDan Williams 	return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]);
120773606afdSDan Williams }
120873606afdSDan Williams 
120973606afdSDan Williams static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr,
121073606afdSDan Williams 		const char *buf, size_t size)
121173606afdSDan Williams {
121273606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
121373606afdSDan Williams 	unsigned long val;
121473606afdSDan Williams 	ssize_t rc;
121573606afdSDan Williams 
121673606afdSDan Williams 	if (dimm < 0)
121773606afdSDan Williams 		return dimm;
121873606afdSDan Williams 
121973606afdSDan Williams 	rc = kstrtol(buf, 0, &val);
122073606afdSDan Williams 	if (rc)
122173606afdSDan Williams 		return rc;
122273606afdSDan Williams 
122373606afdSDan Williams 	dimm_fail_cmd_flags[dimm] = val;
122473606afdSDan Williams 	return size;
122573606afdSDan Williams }
122673606afdSDan Williams static DEVICE_ATTR_RW(fail_cmd);
122773606afdSDan Williams 
122873606afdSDan Williams static struct attribute *nfit_test_dimm_attributes[] = {
122973606afdSDan Williams 	&dev_attr_fail_cmd.attr,
123073606afdSDan Williams 	&dev_attr_handle.attr,
123173606afdSDan Williams 	NULL,
123273606afdSDan Williams };
123373606afdSDan Williams 
123473606afdSDan Williams static struct attribute_group nfit_test_dimm_attribute_group = {
123573606afdSDan Williams 	.attrs = nfit_test_dimm_attributes,
123673606afdSDan Williams };
123773606afdSDan Williams 
123873606afdSDan Williams static const struct attribute_group *nfit_test_dimm_attribute_groups[] = {
123973606afdSDan Williams 	&nfit_test_dimm_attribute_group,
124073606afdSDan Williams 	NULL,
124173606afdSDan Williams };
124273606afdSDan Williams 
1243ed07c433SDan Williams static void smart_init(struct nfit_test *t)
1244ed07c433SDan Williams {
1245ed07c433SDan Williams 	int i;
1246ed07c433SDan Williams 	const struct nd_intel_smart_threshold smart_t_data = {
1247ed07c433SDan Williams 		.alarm_control = ND_INTEL_SMART_SPARE_TRIP
1248ed07c433SDan Williams 			| ND_INTEL_SMART_TEMP_TRIP,
1249ed07c433SDan Williams 		.media_temperature = 40 * 16,
1250ed07c433SDan Williams 		.ctrl_temperature = 30 * 16,
1251ed07c433SDan Williams 		.spares = 5,
1252ed07c433SDan Williams 	};
1253ed07c433SDan Williams 	const struct nd_intel_smart smart_data = {
1254ed07c433SDan Williams 		.flags = ND_INTEL_SMART_HEALTH_VALID
1255ed07c433SDan Williams 			| ND_INTEL_SMART_SPARES_VALID
1256ed07c433SDan Williams 			| ND_INTEL_SMART_ALARM_VALID
1257ed07c433SDan Williams 			| ND_INTEL_SMART_USED_VALID
1258ed07c433SDan Williams 			| ND_INTEL_SMART_SHUTDOWN_VALID
1259ed07c433SDan Williams 			| ND_INTEL_SMART_MTEMP_VALID,
1260ed07c433SDan Williams 		.health = ND_INTEL_SMART_NON_CRITICAL_HEALTH,
1261ed07c433SDan Williams 		.media_temperature = 23 * 16,
1262ed07c433SDan Williams 		.ctrl_temperature = 30 * 16,
1263ed07c433SDan Williams 		.pmic_temperature = 40 * 16,
1264ed07c433SDan Williams 		.spares = 75,
1265ed07c433SDan Williams 		.alarm_flags = ND_INTEL_SMART_SPARE_TRIP
1266ed07c433SDan Williams 			| ND_INTEL_SMART_TEMP_TRIP,
1267ed07c433SDan Williams 		.ait_status = 1,
1268ed07c433SDan Williams 		.life_used = 5,
1269ed07c433SDan Williams 		.shutdown_state = 0,
1270ed07c433SDan Williams 		.vendor_size = 0,
1271ed07c433SDan Williams 		.shutdown_count = 100,
1272ed07c433SDan Williams 	};
1273ed07c433SDan Williams 
1274ed07c433SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1275ed07c433SDan Williams 		memcpy(&t->smart[i], &smart_data, sizeof(smart_data));
1276ed07c433SDan Williams 		memcpy(&t->smart_threshold[i], &smart_t_data,
1277ed07c433SDan Williams 				sizeof(smart_t_data));
1278ed07c433SDan Williams 	}
1279ed07c433SDan Williams }
1280ed07c433SDan Williams 
12816bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t)
12826bc75619SDan Williams {
12836b577c9dSLinda Knippers 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
12846bc75619SDan Williams 			+ sizeof(struct acpi_nfit_memory_map) * NUM_MEM
12856bc75619SDan Williams 			+ sizeof(struct acpi_nfit_control_region) * NUM_DCR
12863b87356fSDan Williams 			+ offsetof(struct acpi_nfit_control_region,
12873b87356fSDan Williams 					window_size) * NUM_DCR
12889d27a87eSDan Williams 			+ sizeof(struct acpi_nfit_data_region) * NUM_BDW
128985d3fa02SDan Williams 			+ (sizeof(struct acpi_nfit_flush_address)
1290f81e1d35SDave Jiang 					+ sizeof(u64) * NUM_HINTS) * NUM_DCR
1291f81e1d35SDave Jiang 			+ sizeof(struct acpi_nfit_capabilities);
12926bc75619SDan Williams 	int i;
12936bc75619SDan Williams 
12946bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
12956bc75619SDan Williams 	if (!t->nfit_buf)
12966bc75619SDan Williams 		return -ENOMEM;
12976bc75619SDan Williams 	t->nfit_size = nfit_size;
12986bc75619SDan Williams 
1299ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
13006bc75619SDan Williams 	if (!t->spa_set[0])
13016bc75619SDan Williams 		return -ENOMEM;
13026bc75619SDan Williams 
1303ee8520feSDan Williams 	t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
13046bc75619SDan Williams 	if (!t->spa_set[1])
13056bc75619SDan Williams 		return -ENOMEM;
13066bc75619SDan Williams 
1307ee8520feSDan Williams 	t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
130820985164SVishal Verma 	if (!t->spa_set[2])
130920985164SVishal Verma 		return -ENOMEM;
131020985164SVishal Verma 
1311dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
13126bc75619SDan Williams 		t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
13136bc75619SDan Williams 		if (!t->dimm[i])
13146bc75619SDan Williams 			return -ENOMEM;
13156bc75619SDan Williams 
13166bc75619SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
13176bc75619SDan Williams 		if (!t->label[i])
13186bc75619SDan Williams 			return -ENOMEM;
13196bc75619SDan Williams 		sprintf(t->label[i], "label%d", i);
13209d27a87eSDan Williams 
13219d15ce9cSDan Williams 		t->flush[i] = test_alloc(t, max(PAGE_SIZE,
13229d15ce9cSDan Williams 					sizeof(u64) * NUM_HINTS),
132385d3fa02SDan Williams 				&t->flush_dma[i]);
13249d27a87eSDan Williams 		if (!t->flush[i])
13259d27a87eSDan Williams 			return -ENOMEM;
13266bc75619SDan Williams 	}
13276bc75619SDan Williams 
1328dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
13296bc75619SDan Williams 		t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
13306bc75619SDan Williams 		if (!t->dcr[i])
13316bc75619SDan Williams 			return -ENOMEM;
13326bc75619SDan Williams 	}
13336bc75619SDan Williams 
1334c14a868aSDan Williams 	t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma);
1335c14a868aSDan Williams 	if (!t->_fit)
1336c14a868aSDan Williams 		return -ENOMEM;
1337c14a868aSDan Williams 
1338231bf117SDan Williams 	if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t->dimm_dev))
1339231bf117SDan Williams 		return -ENOMEM;
1340231bf117SDan Williams 	for (i = 0; i < NUM_DCR; i++) {
134173606afdSDan Williams 		t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm,
134273606afdSDan Williams 				&t->pdev.dev, 0, NULL,
134373606afdSDan Williams 				nfit_test_dimm_attribute_groups,
134473606afdSDan Williams 				"test_dimm%d", i);
1345231bf117SDan Williams 		if (!t->dimm_dev[i])
1346231bf117SDan Williams 			return -ENOMEM;
1347231bf117SDan Williams 	}
1348231bf117SDan Williams 
1349ed07c433SDan Williams 	smart_init(t);
1350f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
13516bc75619SDan Williams }
13526bc75619SDan Williams 
13536bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t)
13546bc75619SDan Williams {
13557bfe97c7SDan Williams 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
1356ac40b675SDan Williams 		+ sizeof(struct acpi_nfit_memory_map) * 2
1357ac40b675SDan Williams 		+ offsetof(struct acpi_nfit_control_region, window_size) * 2;
1358dafb1048SDan Williams 	int i;
13596bc75619SDan Williams 
13606bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
13616bc75619SDan Williams 	if (!t->nfit_buf)
13626bc75619SDan Williams 		return -ENOMEM;
13636bc75619SDan Williams 	t->nfit_size = nfit_size;
13646bc75619SDan Williams 
1365ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
13666bc75619SDan Williams 	if (!t->spa_set[0])
13676bc75619SDan Williams 		return -ENOMEM;
13686bc75619SDan Williams 
1369dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1370dafb1048SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
1371dafb1048SDan Williams 		if (!t->label[i])
1372dafb1048SDan Williams 			return -ENOMEM;
1373dafb1048SDan Williams 		sprintf(t->label[i], "label%d", i);
1374dafb1048SDan Williams 	}
1375dafb1048SDan Williams 
13767bfe97c7SDan Williams 	t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
13777bfe97c7SDan Williams 	if (!t->spa_set[1])
13787bfe97c7SDan Williams 		return -ENOMEM;
13797bfe97c7SDan Williams 
1380ed07c433SDan Williams 	smart_init(t);
1381f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
13826bc75619SDan Williams }
13836bc75619SDan Williams 
13845dc68e55SDan Williams static void dcr_common_init(struct acpi_nfit_control_region *dcr)
13855dc68e55SDan Williams {
13865dc68e55SDan Williams 	dcr->vendor_id = 0xabcd;
13875dc68e55SDan Williams 	dcr->device_id = 0;
13885dc68e55SDan Williams 	dcr->revision_id = 1;
13895dc68e55SDan Williams 	dcr->valid_fields = 1;
13905dc68e55SDan Williams 	dcr->manufacturing_location = 0xa;
13915dc68e55SDan Williams 	dcr->manufacturing_date = cpu_to_be16(2016);
13925dc68e55SDan Williams }
13935dc68e55SDan Williams 
13946bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t)
13956bc75619SDan Williams {
139685d3fa02SDan Williams 	const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
139785d3fa02SDan Williams 		+ (sizeof(u64) * NUM_HINTS);
13986bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
13996bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
14006bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
14016bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
14026bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
14036bc75619SDan Williams 	struct acpi_nfit_data_region *bdw;
14049d27a87eSDan Williams 	struct acpi_nfit_flush_address *flush;
1405f81e1d35SDave Jiang 	struct acpi_nfit_capabilities *pcap;
1406d7d8464dSRoss Zwisler 	unsigned int offset = 0, i;
14076bc75619SDan Williams 
14086bc75619SDan Williams 	/*
14096bc75619SDan Williams 	 * spa0 (interleave first half of dimm0 and dimm1, note storage
14106bc75619SDan Williams 	 * does not actually alias the related block-data-window
14116bc75619SDan Williams 	 * regions)
14126bc75619SDan Williams 	 */
14136b577c9dSLinda Knippers 	spa = nfit_buf;
14146bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14156bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14166bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
14176bc75619SDan Williams 	spa->range_index = 0+1;
14186bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
14196bc75619SDan Williams 	spa->length = SPA0_SIZE;
1420d7d8464dSRoss Zwisler 	offset += spa->header.length;
14216bc75619SDan Williams 
14226bc75619SDan Williams 	/*
14236bc75619SDan Williams 	 * spa1 (interleave last half of the 4 DIMMS, note storage
14246bc75619SDan Williams 	 * does not actually alias the related block-data-window
14256bc75619SDan Williams 	 * regions)
14266bc75619SDan Williams 	 */
1427d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14286bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14296bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14306bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
14316bc75619SDan Williams 	spa->range_index = 1+1;
14326bc75619SDan Williams 	spa->address = t->spa_set_dma[1];
14336bc75619SDan Williams 	spa->length = SPA1_SIZE;
1434d7d8464dSRoss Zwisler 	offset += spa->header.length;
14356bc75619SDan Williams 
14366bc75619SDan Williams 	/* spa2 (dcr0) dimm0 */
1437d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14386bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14396bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14406bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14416bc75619SDan Williams 	spa->range_index = 2+1;
14426bc75619SDan Williams 	spa->address = t->dcr_dma[0];
14436bc75619SDan Williams 	spa->length = DCR_SIZE;
1444d7d8464dSRoss Zwisler 	offset += spa->header.length;
14456bc75619SDan Williams 
14466bc75619SDan Williams 	/* spa3 (dcr1) dimm1 */
1447d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14486bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14496bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14506bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14516bc75619SDan Williams 	spa->range_index = 3+1;
14526bc75619SDan Williams 	spa->address = t->dcr_dma[1];
14536bc75619SDan Williams 	spa->length = DCR_SIZE;
1454d7d8464dSRoss Zwisler 	offset += spa->header.length;
14556bc75619SDan Williams 
14566bc75619SDan Williams 	/* spa4 (dcr2) dimm2 */
1457d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14586bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14596bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14606bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14616bc75619SDan Williams 	spa->range_index = 4+1;
14626bc75619SDan Williams 	spa->address = t->dcr_dma[2];
14636bc75619SDan Williams 	spa->length = DCR_SIZE;
1464d7d8464dSRoss Zwisler 	offset += spa->header.length;
14656bc75619SDan Williams 
14666bc75619SDan Williams 	/* spa5 (dcr3) dimm3 */
1467d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14686bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14696bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14706bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
14716bc75619SDan Williams 	spa->range_index = 5+1;
14726bc75619SDan Williams 	spa->address = t->dcr_dma[3];
14736bc75619SDan Williams 	spa->length = DCR_SIZE;
1474d7d8464dSRoss Zwisler 	offset += spa->header.length;
14756bc75619SDan Williams 
14766bc75619SDan Williams 	/* spa6 (bdw for dcr0) dimm0 */
1477d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14786bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14796bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14806bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
14816bc75619SDan Williams 	spa->range_index = 6+1;
14826bc75619SDan Williams 	spa->address = t->dimm_dma[0];
14836bc75619SDan Williams 	spa->length = DIMM_SIZE;
1484d7d8464dSRoss Zwisler 	offset += spa->header.length;
14856bc75619SDan Williams 
14866bc75619SDan Williams 	/* spa7 (bdw for dcr1) dimm1 */
1487d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14886bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14896bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14906bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
14916bc75619SDan Williams 	spa->range_index = 7+1;
14926bc75619SDan Williams 	spa->address = t->dimm_dma[1];
14936bc75619SDan Williams 	spa->length = DIMM_SIZE;
1494d7d8464dSRoss Zwisler 	offset += spa->header.length;
14956bc75619SDan Williams 
14966bc75619SDan Williams 	/* spa8 (bdw for dcr2) dimm2 */
1497d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14986bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14996bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15006bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15016bc75619SDan Williams 	spa->range_index = 8+1;
15026bc75619SDan Williams 	spa->address = t->dimm_dma[2];
15036bc75619SDan Williams 	spa->length = DIMM_SIZE;
1504d7d8464dSRoss Zwisler 	offset += spa->header.length;
15056bc75619SDan Williams 
15066bc75619SDan Williams 	/* spa9 (bdw for dcr3) dimm3 */
1507d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15086bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15096bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15106bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15116bc75619SDan Williams 	spa->range_index = 9+1;
15126bc75619SDan Williams 	spa->address = t->dimm_dma[3];
15136bc75619SDan Williams 	spa->length = DIMM_SIZE;
1514d7d8464dSRoss Zwisler 	offset += spa->header.length;
15156bc75619SDan Williams 
15166bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
15176bc75619SDan Williams 	memdev = nfit_buf + offset;
15186bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15196bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15206bc75619SDan Williams 	memdev->device_handle = handle[0];
15216bc75619SDan Williams 	memdev->physical_id = 0;
15226bc75619SDan Williams 	memdev->region_id = 0;
15236bc75619SDan Williams 	memdev->range_index = 0+1;
15243b87356fSDan Williams 	memdev->region_index = 4+1;
15256bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1526df06a2d5SDan Williams 	memdev->region_offset = 1;
15276bc75619SDan Williams 	memdev->address = 0;
15286bc75619SDan Williams 	memdev->interleave_index = 0;
15296bc75619SDan Williams 	memdev->interleave_ways = 2;
1530d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15316bc75619SDan Williams 
15326bc75619SDan Williams 	/* mem-region1 (spa0, dimm1) */
1533d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15346bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15356bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15366bc75619SDan Williams 	memdev->device_handle = handle[1];
15376bc75619SDan Williams 	memdev->physical_id = 1;
15386bc75619SDan Williams 	memdev->region_id = 0;
15396bc75619SDan Williams 	memdev->range_index = 0+1;
15403b87356fSDan Williams 	memdev->region_index = 5+1;
15416bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1542df06a2d5SDan Williams 	memdev->region_offset = (1 << 8);
15436bc75619SDan Williams 	memdev->address = 0;
15446bc75619SDan Williams 	memdev->interleave_index = 0;
15456bc75619SDan Williams 	memdev->interleave_ways = 2;
1546ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1547d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15486bc75619SDan Williams 
15496bc75619SDan Williams 	/* mem-region2 (spa1, dimm0) */
1550d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15516bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15526bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15536bc75619SDan Williams 	memdev->device_handle = handle[0];
15546bc75619SDan Williams 	memdev->physical_id = 0;
15556bc75619SDan Williams 	memdev->region_id = 1;
15566bc75619SDan Williams 	memdev->range_index = 1+1;
15573b87356fSDan Williams 	memdev->region_index = 4+1;
15586bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1559df06a2d5SDan Williams 	memdev->region_offset = (1 << 16);
15606bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
15616bc75619SDan Williams 	memdev->interleave_index = 0;
15626bc75619SDan Williams 	memdev->interleave_ways = 4;
1563ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1564d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15656bc75619SDan Williams 
15666bc75619SDan Williams 	/* mem-region3 (spa1, dimm1) */
1567d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15686bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15696bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15706bc75619SDan Williams 	memdev->device_handle = handle[1];
15716bc75619SDan Williams 	memdev->physical_id = 1;
15726bc75619SDan Williams 	memdev->region_id = 1;
15736bc75619SDan Williams 	memdev->range_index = 1+1;
15743b87356fSDan Williams 	memdev->region_index = 5+1;
15756bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1576df06a2d5SDan Williams 	memdev->region_offset = (1 << 24);
15776bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
15786bc75619SDan Williams 	memdev->interleave_index = 0;
15796bc75619SDan Williams 	memdev->interleave_ways = 4;
1580d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15816bc75619SDan Williams 
15826bc75619SDan Williams 	/* mem-region4 (spa1, dimm2) */
1583d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15846bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15856bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15866bc75619SDan Williams 	memdev->device_handle = handle[2];
15876bc75619SDan Williams 	memdev->physical_id = 2;
15886bc75619SDan Williams 	memdev->region_id = 0;
15896bc75619SDan Williams 	memdev->range_index = 1+1;
15903b87356fSDan Williams 	memdev->region_index = 6+1;
15916bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1592df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 32);
15936bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
15946bc75619SDan Williams 	memdev->interleave_index = 0;
15956bc75619SDan Williams 	memdev->interleave_ways = 4;
1596ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1597d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15986bc75619SDan Williams 
15996bc75619SDan Williams 	/* mem-region5 (spa1, dimm3) */
1600d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16016bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16026bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16036bc75619SDan Williams 	memdev->device_handle = handle[3];
16046bc75619SDan Williams 	memdev->physical_id = 3;
16056bc75619SDan Williams 	memdev->region_id = 0;
16066bc75619SDan Williams 	memdev->range_index = 1+1;
16073b87356fSDan Williams 	memdev->region_index = 7+1;
16086bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1609df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 40);
16106bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16116bc75619SDan Williams 	memdev->interleave_index = 0;
16126bc75619SDan Williams 	memdev->interleave_ways = 4;
1613d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16146bc75619SDan Williams 
16156bc75619SDan Williams 	/* mem-region6 (spa/dcr0, dimm0) */
1616d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16176bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16186bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16196bc75619SDan Williams 	memdev->device_handle = handle[0];
16206bc75619SDan Williams 	memdev->physical_id = 0;
16216bc75619SDan Williams 	memdev->region_id = 0;
16226bc75619SDan Williams 	memdev->range_index = 2+1;
16236bc75619SDan Williams 	memdev->region_index = 0+1;
16246bc75619SDan Williams 	memdev->region_size = 0;
16256bc75619SDan Williams 	memdev->region_offset = 0;
16266bc75619SDan Williams 	memdev->address = 0;
16276bc75619SDan Williams 	memdev->interleave_index = 0;
16286bc75619SDan Williams 	memdev->interleave_ways = 1;
1629d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16306bc75619SDan Williams 
16316bc75619SDan Williams 	/* mem-region7 (spa/dcr1, dimm1) */
1632d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16336bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16346bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16356bc75619SDan Williams 	memdev->device_handle = handle[1];
16366bc75619SDan Williams 	memdev->physical_id = 1;
16376bc75619SDan Williams 	memdev->region_id = 0;
16386bc75619SDan Williams 	memdev->range_index = 3+1;
16396bc75619SDan Williams 	memdev->region_index = 1+1;
16406bc75619SDan Williams 	memdev->region_size = 0;
16416bc75619SDan Williams 	memdev->region_offset = 0;
16426bc75619SDan Williams 	memdev->address = 0;
16436bc75619SDan Williams 	memdev->interleave_index = 0;
16446bc75619SDan Williams 	memdev->interleave_ways = 1;
1645d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16466bc75619SDan Williams 
16476bc75619SDan Williams 	/* mem-region8 (spa/dcr2, dimm2) */
1648d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16496bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16506bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16516bc75619SDan Williams 	memdev->device_handle = handle[2];
16526bc75619SDan Williams 	memdev->physical_id = 2;
16536bc75619SDan Williams 	memdev->region_id = 0;
16546bc75619SDan Williams 	memdev->range_index = 4+1;
16556bc75619SDan Williams 	memdev->region_index = 2+1;
16566bc75619SDan Williams 	memdev->region_size = 0;
16576bc75619SDan Williams 	memdev->region_offset = 0;
16586bc75619SDan Williams 	memdev->address = 0;
16596bc75619SDan Williams 	memdev->interleave_index = 0;
16606bc75619SDan Williams 	memdev->interleave_ways = 1;
1661d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16626bc75619SDan Williams 
16636bc75619SDan Williams 	/* mem-region9 (spa/dcr3, dimm3) */
1664d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16656bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16666bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16676bc75619SDan Williams 	memdev->device_handle = handle[3];
16686bc75619SDan Williams 	memdev->physical_id = 3;
16696bc75619SDan Williams 	memdev->region_id = 0;
16706bc75619SDan Williams 	memdev->range_index = 5+1;
16716bc75619SDan Williams 	memdev->region_index = 3+1;
16726bc75619SDan Williams 	memdev->region_size = 0;
16736bc75619SDan Williams 	memdev->region_offset = 0;
16746bc75619SDan Williams 	memdev->address = 0;
16756bc75619SDan Williams 	memdev->interleave_index = 0;
16766bc75619SDan Williams 	memdev->interleave_ways = 1;
1677d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16786bc75619SDan Williams 
16796bc75619SDan Williams 	/* mem-region10 (spa/bdw0, dimm0) */
1680d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16816bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16826bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16836bc75619SDan Williams 	memdev->device_handle = handle[0];
16846bc75619SDan Williams 	memdev->physical_id = 0;
16856bc75619SDan Williams 	memdev->region_id = 0;
16866bc75619SDan Williams 	memdev->range_index = 6+1;
16876bc75619SDan Williams 	memdev->region_index = 0+1;
16886bc75619SDan Williams 	memdev->region_size = 0;
16896bc75619SDan Williams 	memdev->region_offset = 0;
16906bc75619SDan Williams 	memdev->address = 0;
16916bc75619SDan Williams 	memdev->interleave_index = 0;
16926bc75619SDan Williams 	memdev->interleave_ways = 1;
1693d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16946bc75619SDan Williams 
16956bc75619SDan Williams 	/* mem-region11 (spa/bdw1, dimm1) */
1696d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16976bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16986bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16996bc75619SDan Williams 	memdev->device_handle = handle[1];
17006bc75619SDan Williams 	memdev->physical_id = 1;
17016bc75619SDan Williams 	memdev->region_id = 0;
17026bc75619SDan Williams 	memdev->range_index = 7+1;
17036bc75619SDan Williams 	memdev->region_index = 1+1;
17046bc75619SDan Williams 	memdev->region_size = 0;
17056bc75619SDan Williams 	memdev->region_offset = 0;
17066bc75619SDan Williams 	memdev->address = 0;
17076bc75619SDan Williams 	memdev->interleave_index = 0;
17086bc75619SDan Williams 	memdev->interleave_ways = 1;
1709d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17106bc75619SDan Williams 
17116bc75619SDan Williams 	/* mem-region12 (spa/bdw2, dimm2) */
1712d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17136bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17146bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17156bc75619SDan Williams 	memdev->device_handle = handle[2];
17166bc75619SDan Williams 	memdev->physical_id = 2;
17176bc75619SDan Williams 	memdev->region_id = 0;
17186bc75619SDan Williams 	memdev->range_index = 8+1;
17196bc75619SDan Williams 	memdev->region_index = 2+1;
17206bc75619SDan Williams 	memdev->region_size = 0;
17216bc75619SDan Williams 	memdev->region_offset = 0;
17226bc75619SDan Williams 	memdev->address = 0;
17236bc75619SDan Williams 	memdev->interleave_index = 0;
17246bc75619SDan Williams 	memdev->interleave_ways = 1;
1725d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17266bc75619SDan Williams 
17276bc75619SDan Williams 	/* mem-region13 (spa/dcr3, dimm3) */
1728d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17296bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17306bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17316bc75619SDan Williams 	memdev->device_handle = handle[3];
17326bc75619SDan Williams 	memdev->physical_id = 3;
17336bc75619SDan Williams 	memdev->region_id = 0;
17346bc75619SDan Williams 	memdev->range_index = 9+1;
17356bc75619SDan Williams 	memdev->region_index = 3+1;
17366bc75619SDan Williams 	memdev->region_size = 0;
17376bc75619SDan Williams 	memdev->region_offset = 0;
17386bc75619SDan Williams 	memdev->address = 0;
17396bc75619SDan Williams 	memdev->interleave_index = 0;
17406bc75619SDan Williams 	memdev->interleave_ways = 1;
1741ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1742d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17436bc75619SDan Williams 
17443b87356fSDan Williams 	/* dcr-descriptor0: blk */
17456bc75619SDan Williams 	dcr = nfit_buf + offset;
17466bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1747d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17486bc75619SDan Williams 	dcr->region_index = 0+1;
17495dc68e55SDan Williams 	dcr_common_init(dcr);
17506bc75619SDan Williams 	dcr->serial_number = ~handle[0];
1751be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
17526bc75619SDan Williams 	dcr->windows = 1;
17536bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
17546bc75619SDan Williams 	dcr->command_offset = 0;
17556bc75619SDan Williams 	dcr->command_size = 8;
17566bc75619SDan Williams 	dcr->status_offset = 8;
17576bc75619SDan Williams 	dcr->status_size = 4;
1758d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17596bc75619SDan Williams 
17603b87356fSDan Williams 	/* dcr-descriptor1: blk */
1761d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17626bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1763d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17646bc75619SDan Williams 	dcr->region_index = 1+1;
17655dc68e55SDan Williams 	dcr_common_init(dcr);
17666bc75619SDan Williams 	dcr->serial_number = ~handle[1];
1767be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
17686bc75619SDan Williams 	dcr->windows = 1;
17696bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
17706bc75619SDan Williams 	dcr->command_offset = 0;
17716bc75619SDan Williams 	dcr->command_size = 8;
17726bc75619SDan Williams 	dcr->status_offset = 8;
17736bc75619SDan Williams 	dcr->status_size = 4;
1774d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17756bc75619SDan Williams 
17763b87356fSDan Williams 	/* dcr-descriptor2: blk */
1777d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17786bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1779d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17806bc75619SDan Williams 	dcr->region_index = 2+1;
17815dc68e55SDan Williams 	dcr_common_init(dcr);
17826bc75619SDan Williams 	dcr->serial_number = ~handle[2];
1783be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
17846bc75619SDan Williams 	dcr->windows = 1;
17856bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
17866bc75619SDan Williams 	dcr->command_offset = 0;
17876bc75619SDan Williams 	dcr->command_size = 8;
17886bc75619SDan Williams 	dcr->status_offset = 8;
17896bc75619SDan Williams 	dcr->status_size = 4;
1790d7d8464dSRoss Zwisler 	offset += dcr->header.length;
17916bc75619SDan Williams 
17923b87356fSDan Williams 	/* dcr-descriptor3: blk */
1793d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
17946bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1795d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
17966bc75619SDan Williams 	dcr->region_index = 3+1;
17975dc68e55SDan Williams 	dcr_common_init(dcr);
17986bc75619SDan Williams 	dcr->serial_number = ~handle[3];
1799be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18006bc75619SDan Williams 	dcr->windows = 1;
18016bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18026bc75619SDan Williams 	dcr->command_offset = 0;
18036bc75619SDan Williams 	dcr->command_size = 8;
18046bc75619SDan Williams 	dcr->status_offset = 8;
18056bc75619SDan Williams 	dcr->status_size = 4;
1806d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18076bc75619SDan Williams 
18083b87356fSDan Williams 	/* dcr-descriptor0: pmem */
18093b87356fSDan Williams 	dcr = nfit_buf + offset;
18103b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18113b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18123b87356fSDan Williams 			window_size);
18133b87356fSDan Williams 	dcr->region_index = 4+1;
18145dc68e55SDan Williams 	dcr_common_init(dcr);
18153b87356fSDan Williams 	dcr->serial_number = ~handle[0];
18163b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18173b87356fSDan Williams 	dcr->windows = 0;
1818d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18193b87356fSDan Williams 
18203b87356fSDan Williams 	/* dcr-descriptor1: pmem */
1821d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18223b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18233b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18243b87356fSDan Williams 			window_size);
18253b87356fSDan Williams 	dcr->region_index = 5+1;
18265dc68e55SDan Williams 	dcr_common_init(dcr);
18273b87356fSDan Williams 	dcr->serial_number = ~handle[1];
18283b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18293b87356fSDan Williams 	dcr->windows = 0;
1830d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18313b87356fSDan Williams 
18323b87356fSDan Williams 	/* dcr-descriptor2: pmem */
1833d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18343b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18353b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18363b87356fSDan Williams 			window_size);
18373b87356fSDan Williams 	dcr->region_index = 6+1;
18385dc68e55SDan Williams 	dcr_common_init(dcr);
18393b87356fSDan Williams 	dcr->serial_number = ~handle[2];
18403b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18413b87356fSDan Williams 	dcr->windows = 0;
1842d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18433b87356fSDan Williams 
18443b87356fSDan Williams 	/* dcr-descriptor3: pmem */
1845d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18463b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18473b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18483b87356fSDan Williams 			window_size);
18493b87356fSDan Williams 	dcr->region_index = 7+1;
18505dc68e55SDan Williams 	dcr_common_init(dcr);
18513b87356fSDan Williams 	dcr->serial_number = ~handle[3];
18523b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18533b87356fSDan Williams 	dcr->windows = 0;
1854d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18553b87356fSDan Williams 
18566bc75619SDan Williams 	/* bdw0 (spa/dcr0, dimm0) */
18576bc75619SDan Williams 	bdw = nfit_buf + offset;
18586bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1859d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18606bc75619SDan Williams 	bdw->region_index = 0+1;
18616bc75619SDan Williams 	bdw->windows = 1;
18626bc75619SDan Williams 	bdw->offset = 0;
18636bc75619SDan Williams 	bdw->size = BDW_SIZE;
18646bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
18656bc75619SDan Williams 	bdw->start_address = 0;
1866d7d8464dSRoss Zwisler 	offset += bdw->header.length;
18676bc75619SDan Williams 
18686bc75619SDan Williams 	/* bdw1 (spa/dcr1, dimm1) */
1869d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
18706bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1871d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18726bc75619SDan Williams 	bdw->region_index = 1+1;
18736bc75619SDan Williams 	bdw->windows = 1;
18746bc75619SDan Williams 	bdw->offset = 0;
18756bc75619SDan Williams 	bdw->size = BDW_SIZE;
18766bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
18776bc75619SDan Williams 	bdw->start_address = 0;
1878d7d8464dSRoss Zwisler 	offset += bdw->header.length;
18796bc75619SDan Williams 
18806bc75619SDan Williams 	/* bdw2 (spa/dcr2, dimm2) */
1881d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
18826bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1883d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18846bc75619SDan Williams 	bdw->region_index = 2+1;
18856bc75619SDan Williams 	bdw->windows = 1;
18866bc75619SDan Williams 	bdw->offset = 0;
18876bc75619SDan Williams 	bdw->size = BDW_SIZE;
18886bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
18896bc75619SDan Williams 	bdw->start_address = 0;
1890d7d8464dSRoss Zwisler 	offset += bdw->header.length;
18916bc75619SDan Williams 
18926bc75619SDan Williams 	/* bdw3 (spa/dcr3, dimm3) */
1893d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
18946bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1895d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
18966bc75619SDan Williams 	bdw->region_index = 3+1;
18976bc75619SDan Williams 	bdw->windows = 1;
18986bc75619SDan Williams 	bdw->offset = 0;
18996bc75619SDan Williams 	bdw->size = BDW_SIZE;
19006bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19016bc75619SDan Williams 	bdw->start_address = 0;
1902d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19036bc75619SDan Williams 
19049d27a87eSDan Williams 	/* flush0 (dimm0) */
19059d27a87eSDan Williams 	flush = nfit_buf + offset;
19069d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
190785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19089d27a87eSDan Williams 	flush->device_handle = handle[0];
190985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
191085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
191185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
1912d7d8464dSRoss Zwisler 	offset += flush->header.length;
19139d27a87eSDan Williams 
19149d27a87eSDan Williams 	/* flush1 (dimm1) */
1915d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
19169d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
191785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19189d27a87eSDan Williams 	flush->device_handle = handle[1];
191985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
192085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
192185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
1922d7d8464dSRoss Zwisler 	offset += flush->header.length;
19239d27a87eSDan Williams 
19249d27a87eSDan Williams 	/* flush2 (dimm2) */
1925d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
19269d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
192785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19289d27a87eSDan Williams 	flush->device_handle = handle[2];
192985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
193085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
193185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
1932d7d8464dSRoss Zwisler 	offset += flush->header.length;
19339d27a87eSDan Williams 
19349d27a87eSDan Williams 	/* flush3 (dimm3) */
1935d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
19369d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
193785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19389d27a87eSDan Williams 	flush->device_handle = handle[3];
193985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
194085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
194185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
1942d7d8464dSRoss Zwisler 	offset += flush->header.length;
19439d27a87eSDan Williams 
1944f81e1d35SDave Jiang 	/* platform capabilities */
1945d7d8464dSRoss Zwisler 	pcap = nfit_buf + offset;
1946f81e1d35SDave Jiang 	pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES;
1947f81e1d35SDave Jiang 	pcap->header.length = sizeof(*pcap);
1948f81e1d35SDave Jiang 	pcap->highest_capability = 1;
1949f81e1d35SDave Jiang 	pcap->capabilities = ACPI_NFIT_CAPABILITY_CACHE_FLUSH |
1950f81e1d35SDave Jiang 		ACPI_NFIT_CAPABILITY_MEM_FLUSH;
1951d7d8464dSRoss Zwisler 	offset += pcap->header.length;
1952f81e1d35SDave Jiang 
195320985164SVishal Verma 	if (t->setup_hotplug) {
19543b87356fSDan Williams 		/* dcr-descriptor4: blk */
195520985164SVishal Verma 		dcr = nfit_buf + offset;
195620985164SVishal Verma 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1957d7d8464dSRoss Zwisler 		dcr->header.length = sizeof(*dcr);
19583b87356fSDan Williams 		dcr->region_index = 8+1;
19595dc68e55SDan Williams 		dcr_common_init(dcr);
196020985164SVishal Verma 		dcr->serial_number = ~handle[4];
1961be26f9aeSDan Williams 		dcr->code = NFIT_FIC_BLK;
196220985164SVishal Verma 		dcr->windows = 1;
196320985164SVishal Verma 		dcr->window_size = DCR_SIZE;
196420985164SVishal Verma 		dcr->command_offset = 0;
196520985164SVishal Verma 		dcr->command_size = 8;
196620985164SVishal Verma 		dcr->status_offset = 8;
196720985164SVishal Verma 		dcr->status_size = 4;
1968d7d8464dSRoss Zwisler 		offset += dcr->header.length;
196920985164SVishal Verma 
19703b87356fSDan Williams 		/* dcr-descriptor4: pmem */
19713b87356fSDan Williams 		dcr = nfit_buf + offset;
19723b87356fSDan Williams 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
19733b87356fSDan Williams 		dcr->header.length = offsetof(struct acpi_nfit_control_region,
19743b87356fSDan Williams 				window_size);
19753b87356fSDan Williams 		dcr->region_index = 9+1;
19765dc68e55SDan Williams 		dcr_common_init(dcr);
19773b87356fSDan Williams 		dcr->serial_number = ~handle[4];
19783b87356fSDan Williams 		dcr->code = NFIT_FIC_BYTEN;
19793b87356fSDan Williams 		dcr->windows = 0;
1980d7d8464dSRoss Zwisler 		offset += dcr->header.length;
19813b87356fSDan Williams 
198220985164SVishal Verma 		/* bdw4 (spa/dcr4, dimm4) */
198320985164SVishal Verma 		bdw = nfit_buf + offset;
198420985164SVishal Verma 		bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1985d7d8464dSRoss Zwisler 		bdw->header.length = sizeof(*bdw);
19863b87356fSDan Williams 		bdw->region_index = 8+1;
198720985164SVishal Verma 		bdw->windows = 1;
198820985164SVishal Verma 		bdw->offset = 0;
198920985164SVishal Verma 		bdw->size = BDW_SIZE;
199020985164SVishal Verma 		bdw->capacity = DIMM_SIZE;
199120985164SVishal Verma 		bdw->start_address = 0;
1992d7d8464dSRoss Zwisler 		offset += bdw->header.length;
199320985164SVishal Verma 
199420985164SVishal Verma 		/* spa10 (dcr4) dimm4 */
199520985164SVishal Verma 		spa = nfit_buf + offset;
199620985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
199720985164SVishal Verma 		spa->header.length = sizeof(*spa);
199820985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
199920985164SVishal Verma 		spa->range_index = 10+1;
200020985164SVishal Verma 		spa->address = t->dcr_dma[4];
200120985164SVishal Verma 		spa->length = DCR_SIZE;
2002d7d8464dSRoss Zwisler 		offset += spa->header.length;
200320985164SVishal Verma 
200420985164SVishal Verma 		/*
200520985164SVishal Verma 		 * spa11 (single-dimm interleave for hotplug, note storage
200620985164SVishal Verma 		 * does not actually alias the related block-data-window
200720985164SVishal Verma 		 * regions)
200820985164SVishal Verma 		 */
2009d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
201020985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
201120985164SVishal Verma 		spa->header.length = sizeof(*spa);
201220985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
201320985164SVishal Verma 		spa->range_index = 11+1;
201420985164SVishal Verma 		spa->address = t->spa_set_dma[2];
201520985164SVishal Verma 		spa->length = SPA0_SIZE;
2016d7d8464dSRoss Zwisler 		offset += spa->header.length;
201720985164SVishal Verma 
201820985164SVishal Verma 		/* spa12 (bdw for dcr4) dimm4 */
2019d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
202020985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
202120985164SVishal Verma 		spa->header.length = sizeof(*spa);
202220985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
202320985164SVishal Verma 		spa->range_index = 12+1;
202420985164SVishal Verma 		spa->address = t->dimm_dma[4];
202520985164SVishal Verma 		spa->length = DIMM_SIZE;
2026d7d8464dSRoss Zwisler 		offset += spa->header.length;
202720985164SVishal Verma 
202820985164SVishal Verma 		/* mem-region14 (spa/dcr4, dimm4) */
202920985164SVishal Verma 		memdev = nfit_buf + offset;
203020985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
203120985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
203220985164SVishal Verma 		memdev->device_handle = handle[4];
203320985164SVishal Verma 		memdev->physical_id = 4;
203420985164SVishal Verma 		memdev->region_id = 0;
203520985164SVishal Verma 		memdev->range_index = 10+1;
20363b87356fSDan Williams 		memdev->region_index = 8+1;
203720985164SVishal Verma 		memdev->region_size = 0;
203820985164SVishal Verma 		memdev->region_offset = 0;
203920985164SVishal Verma 		memdev->address = 0;
204020985164SVishal Verma 		memdev->interleave_index = 0;
204120985164SVishal Verma 		memdev->interleave_ways = 1;
2042d7d8464dSRoss Zwisler 		offset += memdev->header.length;
204320985164SVishal Verma 
2044d7d8464dSRoss Zwisler 		/* mem-region15 (spa11, dimm4) */
2045d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
204620985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
204720985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
204820985164SVishal Verma 		memdev->device_handle = handle[4];
204920985164SVishal Verma 		memdev->physical_id = 4;
205020985164SVishal Verma 		memdev->region_id = 0;
205120985164SVishal Verma 		memdev->range_index = 11+1;
20523b87356fSDan Williams 		memdev->region_index = 9+1;
205320985164SVishal Verma 		memdev->region_size = SPA0_SIZE;
2054df06a2d5SDan Williams 		memdev->region_offset = (1ULL << 48);
205520985164SVishal Verma 		memdev->address = 0;
205620985164SVishal Verma 		memdev->interleave_index = 0;
205720985164SVishal Verma 		memdev->interleave_ways = 1;
2058ac40b675SDan Williams 		memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2059d7d8464dSRoss Zwisler 		offset += memdev->header.length;
206020985164SVishal Verma 
20613b87356fSDan Williams 		/* mem-region16 (spa/bdw4, dimm4) */
2062d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
206320985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
206420985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
206520985164SVishal Verma 		memdev->device_handle = handle[4];
206620985164SVishal Verma 		memdev->physical_id = 4;
206720985164SVishal Verma 		memdev->region_id = 0;
206820985164SVishal Verma 		memdev->range_index = 12+1;
20693b87356fSDan Williams 		memdev->region_index = 8+1;
207020985164SVishal Verma 		memdev->region_size = 0;
207120985164SVishal Verma 		memdev->region_offset = 0;
207220985164SVishal Verma 		memdev->address = 0;
207320985164SVishal Verma 		memdev->interleave_index = 0;
207420985164SVishal Verma 		memdev->interleave_ways = 1;
2075d7d8464dSRoss Zwisler 		offset += memdev->header.length;
207620985164SVishal Verma 
207720985164SVishal Verma 		/* flush3 (dimm4) */
207820985164SVishal Verma 		flush = nfit_buf + offset;
207920985164SVishal Verma 		flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
208085d3fa02SDan Williams 		flush->header.length = flush_hint_size;
208120985164SVishal Verma 		flush->device_handle = handle[4];
208285d3fa02SDan Williams 		flush->hint_count = NUM_HINTS;
208385d3fa02SDan Williams 		for (i = 0; i < NUM_HINTS; i++)
208485d3fa02SDan Williams 			flush->hint_address[i] = t->flush_dma[4]
208585d3fa02SDan Williams 				+ i * sizeof(u64);
2086d7d8464dSRoss Zwisler 		offset += flush->header.length;
20879741a559SRoss Zwisler 
20889741a559SRoss Zwisler 		/* sanity check to make sure we've filled the buffer */
20899741a559SRoss Zwisler 		WARN_ON(offset != t->nfit_size);
209020985164SVishal Verma 	}
209120985164SVishal Verma 
20921526f9e2SRoss Zwisler 	t->nfit_filled = offset;
20931526f9e2SRoss Zwisler 
20949fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
20959fb1a190SDave Jiang 			SPA0_SIZE);
2096f471f1a7SDan Williams 
20976bc75619SDan Williams 	acpi_desc = &t->acpi_desc;
2098e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
2099e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2100e3654ecaSDan Williams 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2101ed07c433SDan Williams 	set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en);
2102ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2103ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2104*4cf260fcSVishal Verma 	set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en);
2105e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2106e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2107e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2108e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
210910246dc8SYasunori Goto 	set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en);
211010246dc8SYasunori Goto 	set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en);
21119fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en);
21129fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en);
21139fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en);
2114bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en);
2115bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en);
2116bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en);
2117bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en);
2118bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en);
2119674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
21206bc75619SDan Williams }
21216bc75619SDan Williams 
21226bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t)
21236bc75619SDan Williams {
21246b577c9dSLinda Knippers 	size_t offset;
21256bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
21266bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
21276bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
21286bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
2129d26f73f0SDan Williams 	struct acpi_nfit_desc *acpi_desc;
21306bc75619SDan Williams 
21316b577c9dSLinda Knippers 	offset = 0;
21326bc75619SDan Williams 	/* spa0 (flat range with no bdw aliasing) */
21336bc75619SDan Williams 	spa = nfit_buf + offset;
21346bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
21356bc75619SDan Williams 	spa->header.length = sizeof(*spa);
21366bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
21376bc75619SDan Williams 	spa->range_index = 0+1;
21386bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
21396bc75619SDan Williams 	spa->length = SPA2_SIZE;
2140d7d8464dSRoss Zwisler 	offset += spa->header.length;
21416bc75619SDan Williams 
21427bfe97c7SDan Williams 	/* virtual cd region */
2143d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
21447bfe97c7SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
21457bfe97c7SDan Williams 	spa->header.length = sizeof(*spa);
21467bfe97c7SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
21477bfe97c7SDan Williams 	spa->range_index = 0;
21487bfe97c7SDan Williams 	spa->address = t->spa_set_dma[1];
21497bfe97c7SDan Williams 	spa->length = SPA_VCD_SIZE;
2150d7d8464dSRoss Zwisler 	offset += spa->header.length;
21517bfe97c7SDan Williams 
21526bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
21536bc75619SDan Williams 	memdev = nfit_buf + offset;
21546bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
21556bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
2156dafb1048SDan Williams 	memdev->device_handle = handle[5];
21576bc75619SDan Williams 	memdev->physical_id = 0;
21586bc75619SDan Williams 	memdev->region_id = 0;
21596bc75619SDan Williams 	memdev->range_index = 0+1;
21606bc75619SDan Williams 	memdev->region_index = 0+1;
21616bc75619SDan Williams 	memdev->region_size = SPA2_SIZE;
21626bc75619SDan Williams 	memdev->region_offset = 0;
21636bc75619SDan Williams 	memdev->address = 0;
21646bc75619SDan Williams 	memdev->interleave_index = 0;
21656bc75619SDan Williams 	memdev->interleave_ways = 1;
216658138820SDan Williams 	memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
216758138820SDan Williams 		| ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
2168f4295796SDan Williams 		| ACPI_NFIT_MEM_NOT_ARMED;
2169d7d8464dSRoss Zwisler 	offset += memdev->header.length;
21706bc75619SDan Williams 
21716bc75619SDan Williams 	/* dcr-descriptor0 */
21726bc75619SDan Williams 	dcr = nfit_buf + offset;
21736bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
21743b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
21753b87356fSDan Williams 			window_size);
21766bc75619SDan Williams 	dcr->region_index = 0+1;
21775dc68e55SDan Williams 	dcr_common_init(dcr);
2178dafb1048SDan Williams 	dcr->serial_number = ~handle[5];
2179be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BYTE;
21806bc75619SDan Williams 	dcr->windows = 0;
2181ac40b675SDan Williams 	offset += dcr->header.length;
2182d7d8464dSRoss Zwisler 
2183ac40b675SDan Williams 	memdev = nfit_buf + offset;
2184ac40b675SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2185ac40b675SDan Williams 	memdev->header.length = sizeof(*memdev);
2186ac40b675SDan Williams 	memdev->device_handle = handle[6];
2187ac40b675SDan Williams 	memdev->physical_id = 0;
2188ac40b675SDan Williams 	memdev->region_id = 0;
2189ac40b675SDan Williams 	memdev->range_index = 0;
2190ac40b675SDan Williams 	memdev->region_index = 0+2;
2191ac40b675SDan Williams 	memdev->region_size = SPA2_SIZE;
2192ac40b675SDan Williams 	memdev->region_offset = 0;
2193ac40b675SDan Williams 	memdev->address = 0;
2194ac40b675SDan Williams 	memdev->interleave_index = 0;
2195ac40b675SDan Williams 	memdev->interleave_ways = 1;
2196ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_MAP_FAILED;
2197d7d8464dSRoss Zwisler 	offset += memdev->header.length;
2198ac40b675SDan Williams 
2199ac40b675SDan Williams 	/* dcr-descriptor1 */
2200ac40b675SDan Williams 	dcr = nfit_buf + offset;
2201ac40b675SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2202ac40b675SDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2203ac40b675SDan Williams 			window_size);
2204ac40b675SDan Williams 	dcr->region_index = 0+2;
2205ac40b675SDan Williams 	dcr_common_init(dcr);
2206ac40b675SDan Williams 	dcr->serial_number = ~handle[6];
2207ac40b675SDan Williams 	dcr->code = NFIT_FIC_BYTE;
2208ac40b675SDan Williams 	dcr->windows = 0;
2209d7d8464dSRoss Zwisler 	offset += dcr->header.length;
2210ac40b675SDan Williams 
22119741a559SRoss Zwisler 	/* sanity check to make sure we've filled the buffer */
22129741a559SRoss Zwisler 	WARN_ON(offset != t->nfit_size);
22139741a559SRoss Zwisler 
22141526f9e2SRoss Zwisler 	t->nfit_filled = offset;
22151526f9e2SRoss Zwisler 
22169fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
22179fb1a190SDave Jiang 			SPA2_SIZE);
2218f471f1a7SDan Williams 
2219d26f73f0SDan Williams 	acpi_desc = &t->acpi_desc;
2220e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2221e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2222e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2223e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
2224674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
22256bc75619SDan Williams }
22266bc75619SDan Williams 
22276bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
22286bc75619SDan Williams 		void *iobuf, u64 len, int rw)
22296bc75619SDan Williams {
22306bc75619SDan Williams 	struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
22316bc75619SDan Williams 	struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
22326bc75619SDan Williams 	struct nd_region *nd_region = &ndbr->nd_region;
22336bc75619SDan Williams 	unsigned int lane;
22346bc75619SDan Williams 
22356bc75619SDan Williams 	lane = nd_region_acquire_lane(nd_region);
22366bc75619SDan Williams 	if (rw)
223767a3e8feSRoss Zwisler 		memcpy(mmio->addr.base + dpa, iobuf, len);
223867a3e8feSRoss Zwisler 	else {
223967a3e8feSRoss Zwisler 		memcpy(iobuf, mmio->addr.base + dpa, len);
224067a3e8feSRoss Zwisler 
22415deb67f7SRobin Murphy 		/* give us some some coverage of the arch_invalidate_pmem() API */
22425deb67f7SRobin Murphy 		arch_invalidate_pmem(mmio->addr.base + dpa, len);
224367a3e8feSRoss Zwisler 	}
22446bc75619SDan Williams 	nd_region_release_lane(nd_region, lane);
22456bc75619SDan Williams 
22466bc75619SDan Williams 	return 0;
22476bc75619SDan Williams }
22486bc75619SDan Williams 
2249a7de92daSDan Williams static unsigned long nfit_ctl_handle;
2250a7de92daSDan Williams 
2251a7de92daSDan Williams union acpi_object *result;
2252a7de92daSDan Williams 
2253a7de92daSDan Williams static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle,
225494116f81SAndy Shevchenko 		const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4)
2255a7de92daSDan Williams {
2256a7de92daSDan Williams 	if (handle != &nfit_ctl_handle)
2257a7de92daSDan Williams 		return ERR_PTR(-ENXIO);
2258a7de92daSDan Williams 
2259a7de92daSDan Williams 	return result;
2260a7de92daSDan Williams }
2261a7de92daSDan Williams 
2262a7de92daSDan Williams static int setup_result(void *buf, size_t size)
2263a7de92daSDan Williams {
2264a7de92daSDan Williams 	result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL);
2265a7de92daSDan Williams 	if (!result)
2266a7de92daSDan Williams 		return -ENOMEM;
2267a7de92daSDan Williams 	result->package.type = ACPI_TYPE_BUFFER,
2268a7de92daSDan Williams 	result->buffer.pointer = (void *) (result + 1);
2269a7de92daSDan Williams 	result->buffer.length = size;
2270a7de92daSDan Williams 	memcpy(result->buffer.pointer, buf, size);
2271a7de92daSDan Williams 	memset(buf, 0, size);
2272a7de92daSDan Williams 	return 0;
2273a7de92daSDan Williams }
2274a7de92daSDan Williams 
2275a7de92daSDan Williams static int nfit_ctl_test(struct device *dev)
2276a7de92daSDan Williams {
2277a7de92daSDan Williams 	int rc, cmd_rc;
2278a7de92daSDan Williams 	struct nvdimm *nvdimm;
2279a7de92daSDan Williams 	struct acpi_device *adev;
2280a7de92daSDan Williams 	struct nfit_mem *nfit_mem;
2281a7de92daSDan Williams 	struct nd_ars_record *record;
2282a7de92daSDan Williams 	struct acpi_nfit_desc *acpi_desc;
2283a7de92daSDan Williams 	const u64 test_val = 0x0123456789abcdefULL;
2284a7de92daSDan Williams 	unsigned long mask, cmd_size, offset;
2285a7de92daSDan Williams 	union {
2286a7de92daSDan Williams 		struct nd_cmd_get_config_size cfg_size;
2287fb2a1748SDan Williams 		struct nd_cmd_clear_error clear_err;
2288a7de92daSDan Williams 		struct nd_cmd_ars_status ars_stat;
2289a7de92daSDan Williams 		struct nd_cmd_ars_cap ars_cap;
2290a7de92daSDan Williams 		char buf[sizeof(struct nd_cmd_ars_status)
2291a7de92daSDan Williams 			+ sizeof(struct nd_ars_record)];
2292a7de92daSDan Williams 	} cmds;
2293a7de92daSDan Williams 
2294a7de92daSDan Williams 	adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
2295a7de92daSDan Williams 	if (!adev)
2296a7de92daSDan Williams 		return -ENOMEM;
2297a7de92daSDan Williams 	*adev = (struct acpi_device) {
2298a7de92daSDan Williams 		.handle = &nfit_ctl_handle,
2299a7de92daSDan Williams 		.dev = {
2300a7de92daSDan Williams 			.init_name = "test-adev",
2301a7de92daSDan Williams 		},
2302a7de92daSDan Williams 	};
2303a7de92daSDan Williams 
2304a7de92daSDan Williams 	acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL);
2305a7de92daSDan Williams 	if (!acpi_desc)
2306a7de92daSDan Williams 		return -ENOMEM;
2307a7de92daSDan Williams 	*acpi_desc = (struct acpi_nfit_desc) {
2308a7de92daSDan Williams 		.nd_desc = {
2309a7de92daSDan Williams 			.cmd_mask = 1UL << ND_CMD_ARS_CAP
2310a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_START
2311a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_STATUS
231210246dc8SYasunori Goto 				| 1UL << ND_CMD_CLEAR_ERROR
231310246dc8SYasunori Goto 				| 1UL << ND_CMD_CALL,
2314a7de92daSDan Williams 			.module = THIS_MODULE,
2315a7de92daSDan Williams 			.provider_name = "ACPI.NFIT",
2316a7de92daSDan Williams 			.ndctl = acpi_nfit_ctl,
23179fb1a190SDave Jiang 			.bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA
23189fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_SET
23199fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_CLEAR
23209fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_GET,
2321a7de92daSDan Williams 		},
2322a7de92daSDan Williams 		.dev = &adev->dev,
2323a7de92daSDan Williams 	};
2324a7de92daSDan Williams 
2325a7de92daSDan Williams 	nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL);
2326a7de92daSDan Williams 	if (!nfit_mem)
2327a7de92daSDan Williams 		return -ENOMEM;
2328a7de92daSDan Williams 
2329a7de92daSDan Williams 	mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD
2330a7de92daSDan Williams 		| 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE
2331a7de92daSDan Williams 		| 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA
2332a7de92daSDan Williams 		| 1UL << ND_CMD_VENDOR;
2333a7de92daSDan Williams 	*nfit_mem = (struct nfit_mem) {
2334a7de92daSDan Williams 		.adev = adev,
2335a7de92daSDan Williams 		.family = NVDIMM_FAMILY_INTEL,
2336a7de92daSDan Williams 		.dsm_mask = mask,
2337a7de92daSDan Williams 	};
2338a7de92daSDan Williams 
2339a7de92daSDan Williams 	nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL);
2340a7de92daSDan Williams 	if (!nvdimm)
2341a7de92daSDan Williams 		return -ENOMEM;
2342a7de92daSDan Williams 	*nvdimm = (struct nvdimm) {
2343a7de92daSDan Williams 		.provider_data = nfit_mem,
2344a7de92daSDan Williams 		.cmd_mask = mask,
2345a7de92daSDan Williams 		.dev = {
2346a7de92daSDan Williams 			.init_name = "test-dimm",
2347a7de92daSDan Williams 		},
2348a7de92daSDan Williams 	};
2349a7de92daSDan Williams 
2350a7de92daSDan Williams 
2351a7de92daSDan Williams 	/* basic checkout of a typical 'get config size' command */
2352a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2353a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2354a7de92daSDan Williams 		.status = 0,
2355a7de92daSDan Williams 		.config_size = SZ_128K,
2356a7de92daSDan Williams 		.max_xfer = SZ_4K,
2357a7de92daSDan Williams 	};
2358a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2359a7de92daSDan Williams 	if (rc)
2360a7de92daSDan Williams 		return rc;
2361a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2362a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2363a7de92daSDan Williams 
2364a7de92daSDan Williams 	if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0
2365a7de92daSDan Williams 			|| cmds.cfg_size.config_size != SZ_128K
2366a7de92daSDan Williams 			|| cmds.cfg_size.max_xfer != SZ_4K) {
2367a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2368a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2369a7de92daSDan Williams 		return -EIO;
2370a7de92daSDan Williams 	}
2371a7de92daSDan Williams 
2372a7de92daSDan Williams 
2373a7de92daSDan Williams 	/* test ars_status with zero output */
2374a7de92daSDan Williams 	cmd_size = offsetof(struct nd_cmd_ars_status, address);
2375a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2376a7de92daSDan Williams 		.out_length = 0,
2377a7de92daSDan Williams 	};
2378a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2379a7de92daSDan Williams 	if (rc)
2380a7de92daSDan Williams 		return rc;
2381a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2382a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2383a7de92daSDan Williams 
2384a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2385a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2386a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2387a7de92daSDan Williams 		return -EIO;
2388a7de92daSDan Williams 	}
2389a7de92daSDan Williams 
2390a7de92daSDan Williams 
2391a7de92daSDan Williams 	/* test ars_cap with benign extended status */
2392a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_cap);
2393a7de92daSDan Williams 	cmds.ars_cap = (struct nd_cmd_ars_cap) {
2394a7de92daSDan Williams 		.status = ND_ARS_PERSISTENT << 16,
2395a7de92daSDan Williams 	};
2396a7de92daSDan Williams 	offset = offsetof(struct nd_cmd_ars_cap, status);
2397a7de92daSDan Williams 	rc = setup_result(cmds.buf + offset, cmd_size - offset);
2398a7de92daSDan Williams 	if (rc)
2399a7de92daSDan Williams 		return rc;
2400a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP,
2401a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2402a7de92daSDan Williams 
2403a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2404a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2405a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2406a7de92daSDan Williams 		return -EIO;
2407a7de92daSDan Williams 	}
2408a7de92daSDan Williams 
2409a7de92daSDan Williams 
2410a7de92daSDan Williams 	/* test ars_status with 'status' trimmed from 'out_length' */
2411a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2412a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2413a7de92daSDan Williams 		.out_length = cmd_size - 4,
2414a7de92daSDan Williams 	};
2415a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2416a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2417a7de92daSDan Williams 		.length = test_val,
2418a7de92daSDan Williams 	};
2419a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2420a7de92daSDan Williams 	if (rc)
2421a7de92daSDan Williams 		return rc;
2422a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2423a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2424a7de92daSDan Williams 
2425a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2426a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2427a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2428a7de92daSDan Williams 		return -EIO;
2429a7de92daSDan Williams 	}
2430a7de92daSDan Williams 
2431a7de92daSDan Williams 
2432a7de92daSDan Williams 	/* test ars_status with 'Output (Size)' including 'status' */
2433a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2434a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2435a7de92daSDan Williams 		.out_length = cmd_size,
2436a7de92daSDan Williams 	};
2437a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2438a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2439a7de92daSDan Williams 		.length = test_val,
2440a7de92daSDan Williams 	};
2441a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2442a7de92daSDan Williams 	if (rc)
2443a7de92daSDan Williams 		return rc;
2444a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2445a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2446a7de92daSDan Williams 
2447a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2448a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2449a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2450a7de92daSDan Williams 		return -EIO;
2451a7de92daSDan Williams 	}
2452a7de92daSDan Williams 
2453a7de92daSDan Williams 
2454a7de92daSDan Williams 	/* test extended status for get_config_size results in failure */
2455a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2456a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2457a7de92daSDan Williams 		.status = 1 << 16,
2458a7de92daSDan Williams 	};
2459a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2460a7de92daSDan Williams 	if (rc)
2461a7de92daSDan Williams 		return rc;
2462a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2463a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2464a7de92daSDan Williams 
2465a7de92daSDan Williams 	if (rc < 0 || cmd_rc >= 0) {
2466a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2467a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2468a7de92daSDan Williams 		return -EIO;
2469a7de92daSDan Williams 	}
2470a7de92daSDan Williams 
2471fb2a1748SDan Williams 	/* test clear error */
2472fb2a1748SDan Williams 	cmd_size = sizeof(cmds.clear_err);
2473fb2a1748SDan Williams 	cmds.clear_err = (struct nd_cmd_clear_error) {
2474fb2a1748SDan Williams 		.length = 512,
2475fb2a1748SDan Williams 		.cleared = 512,
2476fb2a1748SDan Williams 	};
2477fb2a1748SDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2478fb2a1748SDan Williams 	if (rc)
2479fb2a1748SDan Williams 		return rc;
2480fb2a1748SDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR,
2481fb2a1748SDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2482fb2a1748SDan Williams 	if (rc < 0 || cmd_rc) {
2483fb2a1748SDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2484fb2a1748SDan Williams 				__func__, __LINE__, rc, cmd_rc);
2485fb2a1748SDan Williams 		return -EIO;
2486fb2a1748SDan Williams 	}
2487fb2a1748SDan Williams 
2488a7de92daSDan Williams 	return 0;
2489a7de92daSDan Williams }
2490a7de92daSDan Williams 
24916bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev)
24926bc75619SDan Williams {
24936bc75619SDan Williams 	struct nvdimm_bus_descriptor *nd_desc;
24946bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
24956bc75619SDan Williams 	struct device *dev = &pdev->dev;
24966bc75619SDan Williams 	struct nfit_test *nfit_test;
2497231bf117SDan Williams 	struct nfit_mem *nfit_mem;
2498c14a868aSDan Williams 	union acpi_object *obj;
24996bc75619SDan Williams 	int rc;
25006bc75619SDan Williams 
2501a7de92daSDan Williams 	if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) {
2502a7de92daSDan Williams 		rc = nfit_ctl_test(&pdev->dev);
2503a7de92daSDan Williams 		if (rc)
2504a7de92daSDan Williams 			return rc;
2505a7de92daSDan Williams 	}
2506a7de92daSDan Williams 
25076bc75619SDan Williams 	nfit_test = to_nfit_test(&pdev->dev);
25086bc75619SDan Williams 
25096bc75619SDan Williams 	/* common alloc */
25106bc75619SDan Williams 	if (nfit_test->num_dcr) {
25116bc75619SDan Williams 		int num = nfit_test->num_dcr;
25126bc75619SDan Williams 
25136bc75619SDan Williams 		nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
25146bc75619SDan Williams 				GFP_KERNEL);
25156bc75619SDan Williams 		nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
25166bc75619SDan Williams 				GFP_KERNEL);
25179d27a87eSDan Williams 		nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
25189d27a87eSDan Williams 				GFP_KERNEL);
25199d27a87eSDan Williams 		nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
25209d27a87eSDan Williams 				GFP_KERNEL);
25216bc75619SDan Williams 		nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
25226bc75619SDan Williams 				GFP_KERNEL);
25236bc75619SDan Williams 		nfit_test->label_dma = devm_kcalloc(dev, num,
25246bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
25256bc75619SDan Williams 		nfit_test->dcr = devm_kcalloc(dev, num,
25266bc75619SDan Williams 				sizeof(struct nfit_test_dcr *), GFP_KERNEL);
25276bc75619SDan Williams 		nfit_test->dcr_dma = devm_kcalloc(dev, num,
25286bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
2529ed07c433SDan Williams 		nfit_test->smart = devm_kcalloc(dev, num,
2530ed07c433SDan Williams 				sizeof(struct nd_intel_smart), GFP_KERNEL);
2531ed07c433SDan Williams 		nfit_test->smart_threshold = devm_kcalloc(dev, num,
2532ed07c433SDan Williams 				sizeof(struct nd_intel_smart_threshold),
2533ed07c433SDan Williams 				GFP_KERNEL);
2534bfbaa952SDave Jiang 		nfit_test->fw = devm_kcalloc(dev, num,
2535bfbaa952SDave Jiang 				sizeof(struct nfit_test_fw), GFP_KERNEL);
25366bc75619SDan Williams 		if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
25376bc75619SDan Williams 				&& nfit_test->label_dma && nfit_test->dcr
25389d27a87eSDan Williams 				&& nfit_test->dcr_dma && nfit_test->flush
2539bfbaa952SDave Jiang 				&& nfit_test->flush_dma
2540bfbaa952SDave Jiang 				&& nfit_test->fw)
25416bc75619SDan Williams 			/* pass */;
25426bc75619SDan Williams 		else
25436bc75619SDan Williams 			return -ENOMEM;
25446bc75619SDan Williams 	}
25456bc75619SDan Williams 
25466bc75619SDan Williams 	if (nfit_test->num_pm) {
25476bc75619SDan Williams 		int num = nfit_test->num_pm;
25486bc75619SDan Williams 
25496bc75619SDan Williams 		nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
25506bc75619SDan Williams 				GFP_KERNEL);
25516bc75619SDan Williams 		nfit_test->spa_set_dma = devm_kcalloc(dev, num,
25526bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
25536bc75619SDan Williams 		if (nfit_test->spa_set && nfit_test->spa_set_dma)
25546bc75619SDan Williams 			/* pass */;
25556bc75619SDan Williams 		else
25566bc75619SDan Williams 			return -ENOMEM;
25576bc75619SDan Williams 	}
25586bc75619SDan Williams 
25596bc75619SDan Williams 	/* per-nfit specific alloc */
25606bc75619SDan Williams 	if (nfit_test->alloc(nfit_test))
25616bc75619SDan Williams 		return -ENOMEM;
25626bc75619SDan Williams 
25636bc75619SDan Williams 	nfit_test->setup(nfit_test);
25646bc75619SDan Williams 	acpi_desc = &nfit_test->acpi_desc;
2565a61fe6f7SDan Williams 	acpi_nfit_desc_init(acpi_desc, &pdev->dev);
25666bc75619SDan Williams 	acpi_desc->blk_do_io = nfit_test_blk_do_io;
25676bc75619SDan Williams 	nd_desc = &acpi_desc->nd_desc;
2568a61fe6f7SDan Williams 	nd_desc->provider_name = NULL;
2569bc9775d8SDan Williams 	nd_desc->module = THIS_MODULE;
2570a61fe6f7SDan Williams 	nd_desc->ndctl = nfit_test_ctl;
25716bc75619SDan Williams 
2572e7a11b44SDan Williams 	rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf,
25731526f9e2SRoss Zwisler 			nfit_test->nfit_filled);
257458cd71b4SDan Williams 	if (rc)
257520985164SVishal Verma 		return rc;
257620985164SVishal Verma 
2577fbabd829SDan Williams 	rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc);
2578fbabd829SDan Williams 	if (rc)
2579fbabd829SDan Williams 		return rc;
2580fbabd829SDan Williams 
258120985164SVishal Verma 	if (nfit_test->setup != nfit_test0_setup)
258220985164SVishal Verma 		return 0;
258320985164SVishal Verma 
258420985164SVishal Verma 	nfit_test->setup_hotplug = 1;
258520985164SVishal Verma 	nfit_test->setup(nfit_test);
258620985164SVishal Verma 
2587c14a868aSDan Williams 	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
2588c14a868aSDan Williams 	if (!obj)
2589c14a868aSDan Williams 		return -ENOMEM;
2590c14a868aSDan Williams 	obj->type = ACPI_TYPE_BUFFER;
2591c14a868aSDan Williams 	obj->buffer.length = nfit_test->nfit_size;
2592c14a868aSDan Williams 	obj->buffer.pointer = nfit_test->nfit_buf;
2593c14a868aSDan Williams 	*(nfit_test->_fit) = obj;
2594c14a868aSDan Williams 	__acpi_nfit_notify(&pdev->dev, nfit_test, 0x80);
2595231bf117SDan Williams 
2596231bf117SDan Williams 	/* associate dimm devices with nfit_mem data for notification testing */
2597231bf117SDan Williams 	mutex_lock(&acpi_desc->init_mutex);
2598231bf117SDan Williams 	list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) {
2599231bf117SDan Williams 		u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle;
2600231bf117SDan Williams 		int i;
2601231bf117SDan Williams 
2602231bf117SDan Williams 		for (i = 0; i < NUM_DCR; i++)
2603231bf117SDan Williams 			if (nfit_handle == handle[i])
2604231bf117SDan Williams 				dev_set_drvdata(nfit_test->dimm_dev[i],
2605231bf117SDan Williams 						nfit_mem);
2606231bf117SDan Williams 	}
2607231bf117SDan Williams 	mutex_unlock(&acpi_desc->init_mutex);
26086bc75619SDan Williams 
26096bc75619SDan Williams 	return 0;
26106bc75619SDan Williams }
26116bc75619SDan Williams 
26126bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev)
26136bc75619SDan Williams {
26146bc75619SDan Williams 	return 0;
26156bc75619SDan Williams }
26166bc75619SDan Williams 
26176bc75619SDan Williams static void nfit_test_release(struct device *dev)
26186bc75619SDan Williams {
26196bc75619SDan Williams 	struct nfit_test *nfit_test = to_nfit_test(dev);
26206bc75619SDan Williams 
26216bc75619SDan Williams 	kfree(nfit_test);
26226bc75619SDan Williams }
26236bc75619SDan Williams 
26246bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = {
26256bc75619SDan Williams 	{ KBUILD_MODNAME },
26266bc75619SDan Williams 	{ },
26276bc75619SDan Williams };
26286bc75619SDan Williams 
26296bc75619SDan Williams static struct platform_driver nfit_test_driver = {
26306bc75619SDan Williams 	.probe = nfit_test_probe,
26316bc75619SDan Williams 	.remove = nfit_test_remove,
26326bc75619SDan Williams 	.driver = {
26336bc75619SDan Williams 		.name = KBUILD_MODNAME,
26346bc75619SDan Williams 	},
26356bc75619SDan Williams 	.id_table = nfit_test_id,
26366bc75619SDan Williams };
26376bc75619SDan Williams 
26386bc75619SDan Williams static __init int nfit_test_init(void)
26396bc75619SDan Williams {
26406bc75619SDan Williams 	int rc, i;
26416bc75619SDan Williams 
26420fb5c8dfSDan Williams 	pmem_test();
26430fb5c8dfSDan Williams 	libnvdimm_test();
26440fb5c8dfSDan Williams 	acpi_nfit_test();
26450fb5c8dfSDan Williams 	device_dax_test();
26460fb5c8dfSDan Williams 
2647a7de92daSDan Williams 	nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm);
2648231bf117SDan Williams 
26499fb1a190SDave Jiang 	nfit_wq = create_singlethread_workqueue("nfit");
26509fb1a190SDave Jiang 	if (!nfit_wq)
26519fb1a190SDave Jiang 		return -ENOMEM;
26529fb1a190SDave Jiang 
2653a7de92daSDan Williams 	nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm");
2654a7de92daSDan Williams 	if (IS_ERR(nfit_test_dimm)) {
2655a7de92daSDan Williams 		rc = PTR_ERR(nfit_test_dimm);
2656a7de92daSDan Williams 		goto err_register;
2657a7de92daSDan Williams 	}
26586bc75619SDan Williams 
26596bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++) {
26606bc75619SDan Williams 		struct nfit_test *nfit_test;
26616bc75619SDan Williams 		struct platform_device *pdev;
26626bc75619SDan Williams 
26636bc75619SDan Williams 		nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
26646bc75619SDan Williams 		if (!nfit_test) {
26656bc75619SDan Williams 			rc = -ENOMEM;
26666bc75619SDan Williams 			goto err_register;
26676bc75619SDan Williams 		}
26686bc75619SDan Williams 		INIT_LIST_HEAD(&nfit_test->resources);
26699fb1a190SDave Jiang 		badrange_init(&nfit_test->badrange);
26706bc75619SDan Williams 		switch (i) {
26716bc75619SDan Williams 		case 0:
26726bc75619SDan Williams 			nfit_test->num_pm = NUM_PM;
2673dafb1048SDan Williams 			nfit_test->dcr_idx = 0;
26746bc75619SDan Williams 			nfit_test->num_dcr = NUM_DCR;
26756bc75619SDan Williams 			nfit_test->alloc = nfit_test0_alloc;
26766bc75619SDan Williams 			nfit_test->setup = nfit_test0_setup;
26776bc75619SDan Williams 			break;
26786bc75619SDan Williams 		case 1:
2679a117699cSYasunori Goto 			nfit_test->num_pm = 2;
2680dafb1048SDan Williams 			nfit_test->dcr_idx = NUM_DCR;
2681ac40b675SDan Williams 			nfit_test->num_dcr = 2;
26826bc75619SDan Williams 			nfit_test->alloc = nfit_test1_alloc;
26836bc75619SDan Williams 			nfit_test->setup = nfit_test1_setup;
26846bc75619SDan Williams 			break;
26856bc75619SDan Williams 		default:
26866bc75619SDan Williams 			rc = -EINVAL;
26876bc75619SDan Williams 			goto err_register;
26886bc75619SDan Williams 		}
26896bc75619SDan Williams 		pdev = &nfit_test->pdev;
26906bc75619SDan Williams 		pdev->name = KBUILD_MODNAME;
26916bc75619SDan Williams 		pdev->id = i;
26926bc75619SDan Williams 		pdev->dev.release = nfit_test_release;
26936bc75619SDan Williams 		rc = platform_device_register(pdev);
26946bc75619SDan Williams 		if (rc) {
26956bc75619SDan Williams 			put_device(&pdev->dev);
26966bc75619SDan Williams 			goto err_register;
26976bc75619SDan Williams 		}
26988b06b884SDan Williams 		get_device(&pdev->dev);
26996bc75619SDan Williams 
27006bc75619SDan Williams 		rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
27016bc75619SDan Williams 		if (rc)
27026bc75619SDan Williams 			goto err_register;
27036bc75619SDan Williams 
27046bc75619SDan Williams 		instances[i] = nfit_test;
27059fb1a190SDave Jiang 		INIT_WORK(&nfit_test->work, uc_error_notify);
27066bc75619SDan Williams 	}
27076bc75619SDan Williams 
27086bc75619SDan Williams 	rc = platform_driver_register(&nfit_test_driver);
27096bc75619SDan Williams 	if (rc)
27106bc75619SDan Williams 		goto err_register;
27116bc75619SDan Williams 	return 0;
27126bc75619SDan Williams 
27136bc75619SDan Williams  err_register:
27149fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
27156bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
27166bc75619SDan Williams 		if (instances[i])
27176bc75619SDan Williams 			platform_device_unregister(&instances[i]->pdev);
27186bc75619SDan Williams 	nfit_test_teardown();
27198b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
27208b06b884SDan Williams 		if (instances[i])
27218b06b884SDan Williams 			put_device(&instances[i]->pdev.dev);
27228b06b884SDan Williams 
27236bc75619SDan Williams 	return rc;
27246bc75619SDan Williams }
27256bc75619SDan Williams 
27266bc75619SDan Williams static __exit void nfit_test_exit(void)
27276bc75619SDan Williams {
27286bc75619SDan Williams 	int i;
27296bc75619SDan Williams 
27309fb1a190SDave Jiang 	flush_workqueue(nfit_wq);
27319fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
27326bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
27336bc75619SDan Williams 		platform_device_unregister(&instances[i]->pdev);
27348b06b884SDan Williams 	platform_driver_unregister(&nfit_test_driver);
27356bc75619SDan Williams 	nfit_test_teardown();
27368b06b884SDan Williams 
27378b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
27388b06b884SDan Williams 		put_device(&instances[i]->pdev.dev);
2739231bf117SDan Williams 	class_destroy(nfit_test_dimm);
27406bc75619SDan Williams }
27416bc75619SDan Williams 
27426bc75619SDan Williams module_init(nfit_test_init);
27436bc75619SDan Williams module_exit(nfit_test_exit);
27446bc75619SDan Williams MODULE_LICENSE("GPL v2");
27456bc75619SDan Williams MODULE_AUTHOR("Intel Corporation");
2746