xref: /openbmc/linux/tools/testing/nvdimm/test/nfit.c (revision 39611e83a28c880881f4927d7bb2f5ea4ddf4526)
16bc75619SDan Williams /*
26bc75619SDan Williams  * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
36bc75619SDan Williams  *
46bc75619SDan Williams  * This program is free software; you can redistribute it and/or modify
56bc75619SDan Williams  * it under the terms of version 2 of the GNU General Public License as
66bc75619SDan Williams  * published by the Free Software Foundation.
76bc75619SDan Williams  *
86bc75619SDan Williams  * This program is distributed in the hope that it will be useful, but
96bc75619SDan Williams  * WITHOUT ANY WARRANTY; without even the implied warranty of
106bc75619SDan Williams  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
116bc75619SDan Williams  * General Public License for more details.
126bc75619SDan Williams  */
136bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
146bc75619SDan Williams #include <linux/platform_device.h>
156bc75619SDan Williams #include <linux/dma-mapping.h>
16d8d378faSDan Williams #include <linux/workqueue.h>
176bc75619SDan Williams #include <linux/libnvdimm.h>
186bc75619SDan Williams #include <linux/vmalloc.h>
196bc75619SDan Williams #include <linux/device.h>
206bc75619SDan Williams #include <linux/module.h>
2120985164SVishal Verma #include <linux/mutex.h>
226bc75619SDan Williams #include <linux/ndctl.h>
236bc75619SDan Williams #include <linux/sizes.h>
2420985164SVishal Verma #include <linux/list.h>
256bc75619SDan Williams #include <linux/slab.h>
26a7de92daSDan Williams #include <nd-core.h>
276bc75619SDan Williams #include <nfit.h>
286bc75619SDan Williams #include <nd.h>
296bc75619SDan Williams #include "nfit_test.h"
300fb5c8dfSDan Williams #include "../watermark.h"
316bc75619SDan Williams 
325d8beee2SDan Williams #include <asm/mcsafe_test.h>
335d8beee2SDan Williams 
346bc75619SDan Williams /*
356bc75619SDan Williams  * Generate an NFIT table to describe the following topology:
366bc75619SDan Williams  *
376bc75619SDan Williams  * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
386bc75619SDan Williams  *
396bc75619SDan Williams  *                     (a)                       (b)            DIMM   BLK-REGION
406bc75619SDan Williams  *           +----------+--------------+----------+---------+
416bc75619SDan Williams  * +------+  |  blk2.0  |     pm0.0    |  blk2.1  |  pm1.0  |    0      region2
426bc75619SDan Williams  * | imc0 +--+- - - - - region0 - - - -+----------+         +
436bc75619SDan Williams  * +--+---+  |  blk3.0  |     pm0.0    |  blk3.1  |  pm1.0  |    1      region3
446bc75619SDan Williams  *    |      +----------+--------------v----------v         v
456bc75619SDan Williams  * +--+---+                            |                    |
466bc75619SDan Williams  * | cpu0 |                                    region1
476bc75619SDan Williams  * +--+---+                            |                    |
486bc75619SDan Williams  *    |      +-------------------------^----------^         ^
496bc75619SDan Williams  * +--+---+  |                 blk4.0             |  pm1.0  |    2      region4
506bc75619SDan Williams  * | imc1 +--+-------------------------+----------+         +
516bc75619SDan Williams  * +------+  |                 blk5.0             |  pm1.0  |    3      region5
526bc75619SDan Williams  *           +-------------------------+----------+-+-------+
536bc75619SDan Williams  *
5420985164SVishal Verma  * +--+---+
5520985164SVishal Verma  * | cpu1 |
5620985164SVishal Verma  * +--+---+                   (Hotplug DIMM)
5720985164SVishal Verma  *    |      +----------------------------------------------+
5820985164SVishal Verma  * +--+---+  |                 blk6.0/pm7.0                 |    4      region6/7
5920985164SVishal Verma  * | imc0 +--+----------------------------------------------+
6020985164SVishal Verma  * +------+
6120985164SVishal Verma  *
6220985164SVishal Verma  *
636bc75619SDan Williams  * *) In this layout we have four dimms and two memory controllers in one
646bc75619SDan Williams  *    socket.  Each unique interface (BLK or PMEM) to DPA space
656bc75619SDan Williams  *    is identified by a region device with a dynamically assigned id.
666bc75619SDan Williams  *
676bc75619SDan Williams  * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
686bc75619SDan Williams  *    A single PMEM namespace "pm0.0" is created using half of the
696bc75619SDan Williams  *    REGION0 SPA-range.  REGION0 spans dimm0 and dimm1.  PMEM namespace
706bc75619SDan Williams  *    allocate from from the bottom of a region.  The unallocated
716bc75619SDan Williams  *    portion of REGION0 aliases with REGION2 and REGION3.  That
726bc75619SDan Williams  *    unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
736bc75619SDan Williams  *    "blk3.0") starting at the base of each DIMM to offset (a) in those
746bc75619SDan Williams  *    DIMMs.  "pm0.0", "blk2.0" and "blk3.0" are free-form readable
756bc75619SDan Williams  *    names that can be assigned to a namespace.
766bc75619SDan Williams  *
776bc75619SDan Williams  * *) In the last portion of dimm0 and dimm1 we have an interleaved
786bc75619SDan Williams  *    SPA range, REGION1, that spans those two dimms as well as dimm2
796bc75619SDan Williams  *    and dimm3.  Some of REGION1 allocated to a PMEM namespace named
806bc75619SDan Williams  *    "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
816bc75619SDan Williams  *    dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
826bc75619SDan Williams  *    "blk5.0".
836bc75619SDan Williams  *
846bc75619SDan Williams  * *) The portion of dimm2 and dimm3 that do not participate in the
856bc75619SDan Williams  *    REGION1 interleaved SPA range (i.e. the DPA address below offset
866bc75619SDan Williams  *    (b) are also included in the "blk4.0" and "blk5.0" namespaces.
876bc75619SDan Williams  *    Note, that BLK namespaces need not be contiguous in DPA-space, and
886bc75619SDan Williams  *    can consume aliased capacity from multiple interleave sets.
896bc75619SDan Williams  *
906bc75619SDan Williams  * BUS1: Legacy NVDIMM (single contiguous range)
916bc75619SDan Williams  *
926bc75619SDan Williams  *  region2
936bc75619SDan Williams  * +---------------------+
946bc75619SDan Williams  * |---------------------|
956bc75619SDan Williams  * ||       pm2.0       ||
966bc75619SDan Williams  * |---------------------|
976bc75619SDan Williams  * +---------------------+
986bc75619SDan Williams  *
996bc75619SDan Williams  * *) A NFIT-table may describe a simple system-physical-address range
1006bc75619SDan Williams  *    with no BLK aliasing.  This type of region may optionally
1016bc75619SDan Williams  *    reference an NVDIMM.
1026bc75619SDan Williams  */
1036bc75619SDan Williams enum {
10420985164SVishal Verma 	NUM_PM  = 3,
10520985164SVishal Verma 	NUM_DCR = 5,
10685d3fa02SDan Williams 	NUM_HINTS = 8,
1076bc75619SDan Williams 	NUM_BDW = NUM_DCR,
1086bc75619SDan Williams 	NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
1099741a559SRoss Zwisler 	NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */
1109741a559SRoss Zwisler 		+ 4 /* spa1 iset */ + 1 /* spa11 iset */,
1116bc75619SDan Williams 	DIMM_SIZE = SZ_32M,
1126bc75619SDan Williams 	LABEL_SIZE = SZ_128K,
1137bfe97c7SDan Williams 	SPA_VCD_SIZE = SZ_4M,
1146bc75619SDan Williams 	SPA0_SIZE = DIMM_SIZE,
1156bc75619SDan Williams 	SPA1_SIZE = DIMM_SIZE*2,
1166bc75619SDan Williams 	SPA2_SIZE = DIMM_SIZE,
1176bc75619SDan Williams 	BDW_SIZE = 64 << 8,
1186bc75619SDan Williams 	DCR_SIZE = 12,
1196bc75619SDan Williams 	NUM_NFITS = 2, /* permit testing multiple NFITs per system */
1206bc75619SDan Williams };
1216bc75619SDan Williams 
1226bc75619SDan Williams struct nfit_test_dcr {
1236bc75619SDan Williams 	__le64 bdw_addr;
1246bc75619SDan Williams 	__le32 bdw_status;
1256bc75619SDan Williams 	__u8 aperature[BDW_SIZE];
1266bc75619SDan Williams };
1276bc75619SDan Williams 
1286bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
1296bc75619SDan Williams 	(((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
1306bc75619SDan Williams 	 | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
1316bc75619SDan Williams 
132dafb1048SDan Williams static u32 handle[] = {
1336bc75619SDan Williams 	[0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
1346bc75619SDan Williams 	[1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
1356bc75619SDan Williams 	[2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
1366bc75619SDan Williams 	[3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
13720985164SVishal Verma 	[4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
138dafb1048SDan Williams 	[5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0),
139ac40b675SDan Williams 	[6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1),
1406bc75619SDan Williams };
1416bc75619SDan Williams 
14273606afdSDan Williams static unsigned long dimm_fail_cmd_flags[NUM_DCR];
14355c72ab6SDan Williams static int dimm_fail_cmd_code[NUM_DCR];
14473606afdSDan Williams 
145bfbaa952SDave Jiang struct nfit_test_fw {
146bfbaa952SDave Jiang 	enum intel_fw_update_state state;
147bfbaa952SDave Jiang 	u32 context;
148bfbaa952SDave Jiang 	u64 version;
149bfbaa952SDave Jiang 	u32 size_received;
150bfbaa952SDave Jiang 	u64 end_time;
151bfbaa952SDave Jiang };
152bfbaa952SDave Jiang 
1536bc75619SDan Williams struct nfit_test {
1546bc75619SDan Williams 	struct acpi_nfit_desc acpi_desc;
1556bc75619SDan Williams 	struct platform_device pdev;
1566bc75619SDan Williams 	struct list_head resources;
1576bc75619SDan Williams 	void *nfit_buf;
1586bc75619SDan Williams 	dma_addr_t nfit_dma;
1596bc75619SDan Williams 	size_t nfit_size;
1601526f9e2SRoss Zwisler 	size_t nfit_filled;
161dafb1048SDan Williams 	int dcr_idx;
1626bc75619SDan Williams 	int num_dcr;
1636bc75619SDan Williams 	int num_pm;
1646bc75619SDan Williams 	void **dimm;
1656bc75619SDan Williams 	dma_addr_t *dimm_dma;
1669d27a87eSDan Williams 	void **flush;
1679d27a87eSDan Williams 	dma_addr_t *flush_dma;
1686bc75619SDan Williams 	void **label;
1696bc75619SDan Williams 	dma_addr_t *label_dma;
1706bc75619SDan Williams 	void **spa_set;
1716bc75619SDan Williams 	dma_addr_t *spa_set_dma;
1726bc75619SDan Williams 	struct nfit_test_dcr **dcr;
1736bc75619SDan Williams 	dma_addr_t *dcr_dma;
1746bc75619SDan Williams 	int (*alloc)(struct nfit_test *t);
1756bc75619SDan Williams 	void (*setup)(struct nfit_test *t);
17620985164SVishal Verma 	int setup_hotplug;
177c14a868aSDan Williams 	union acpi_object **_fit;
178c14a868aSDan Williams 	dma_addr_t _fit_dma;
179f471f1a7SDan Williams 	struct ars_state {
180f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status;
181f471f1a7SDan Williams 		unsigned long deadline;
182f471f1a7SDan Williams 		spinlock_t lock;
183f471f1a7SDan Williams 	} ars_state;
184231bf117SDan Williams 	struct device *dimm_dev[NUM_DCR];
185ed07c433SDan Williams 	struct nd_intel_smart *smart;
186ed07c433SDan Williams 	struct nd_intel_smart_threshold *smart_threshold;
1879fb1a190SDave Jiang 	struct badrange badrange;
1889fb1a190SDave Jiang 	struct work_struct work;
189bfbaa952SDave Jiang 	struct nfit_test_fw *fw;
1906bc75619SDan Williams };
1916bc75619SDan Williams 
1929fb1a190SDave Jiang static struct workqueue_struct *nfit_wq;
1939fb1a190SDave Jiang 
1946bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev)
1956bc75619SDan Williams {
1966bc75619SDan Williams 	struct platform_device *pdev = to_platform_device(dev);
1976bc75619SDan Williams 
1986bc75619SDan Williams 	return container_of(pdev, struct nfit_test, pdev);
1996bc75619SDan Williams }
2006bc75619SDan Williams 
201bfbaa952SDave Jiang static int nd_intel_test_get_fw_info(struct nfit_test *t,
202bfbaa952SDave Jiang 		struct nd_intel_fw_info *nd_cmd, unsigned int buf_len,
203bfbaa952SDave Jiang 		int idx)
204bfbaa952SDave Jiang {
205bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
206bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
207bfbaa952SDave Jiang 
208bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n",
209bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
210bfbaa952SDave Jiang 
211bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
212bfbaa952SDave Jiang 		return -EINVAL;
213bfbaa952SDave Jiang 
214bfbaa952SDave Jiang 	nd_cmd->status = 0;
215bfbaa952SDave Jiang 	nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE;
216bfbaa952SDave Jiang 	nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN;
217bfbaa952SDave Jiang 	nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL;
218bfbaa952SDave Jiang 	nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME;
219bfbaa952SDave Jiang 	nd_cmd->update_cap = 0;
220bfbaa952SDave Jiang 	nd_cmd->fis_version = INTEL_FW_FIS_VERSION;
221bfbaa952SDave Jiang 	nd_cmd->run_version = 0;
222bfbaa952SDave Jiang 	nd_cmd->updated_version = fw->version;
223bfbaa952SDave Jiang 
224bfbaa952SDave Jiang 	return 0;
225bfbaa952SDave Jiang }
226bfbaa952SDave Jiang 
227bfbaa952SDave Jiang static int nd_intel_test_start_update(struct nfit_test *t,
228bfbaa952SDave Jiang 		struct nd_intel_fw_start *nd_cmd, unsigned int buf_len,
229bfbaa952SDave Jiang 		int idx)
230bfbaa952SDave Jiang {
231bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
232bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
233bfbaa952SDave Jiang 
234bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
235bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
236bfbaa952SDave Jiang 
237bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
238bfbaa952SDave Jiang 		return -EINVAL;
239bfbaa952SDave Jiang 
240bfbaa952SDave Jiang 	if (fw->state != FW_STATE_NEW) {
241bfbaa952SDave Jiang 		/* extended status, FW update in progress */
242bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
243bfbaa952SDave Jiang 		return 0;
244bfbaa952SDave Jiang 	}
245bfbaa952SDave Jiang 
246bfbaa952SDave Jiang 	fw->state = FW_STATE_IN_PROGRESS;
247bfbaa952SDave Jiang 	fw->context++;
248bfbaa952SDave Jiang 	fw->size_received = 0;
249bfbaa952SDave Jiang 	nd_cmd->status = 0;
250bfbaa952SDave Jiang 	nd_cmd->context = fw->context;
251bfbaa952SDave Jiang 
252bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context);
253bfbaa952SDave Jiang 
254bfbaa952SDave Jiang 	return 0;
255bfbaa952SDave Jiang }
256bfbaa952SDave Jiang 
257bfbaa952SDave Jiang static int nd_intel_test_send_data(struct nfit_test *t,
258bfbaa952SDave Jiang 		struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len,
259bfbaa952SDave Jiang 		int idx)
260bfbaa952SDave Jiang {
261bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
262bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
263bfbaa952SDave Jiang 	u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length];
264bfbaa952SDave Jiang 
265bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
266bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
267bfbaa952SDave Jiang 
268bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
269bfbaa952SDave Jiang 		return -EINVAL;
270bfbaa952SDave Jiang 
271bfbaa952SDave Jiang 
272bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status);
273bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]);
274bfbaa952SDave Jiang 	dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1,
275bfbaa952SDave Jiang 			nd_cmd->data[nd_cmd->length-1]);
276bfbaa952SDave Jiang 
277bfbaa952SDave Jiang 	if (fw->state != FW_STATE_IN_PROGRESS) {
278bfbaa952SDave Jiang 		dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__);
279bfbaa952SDave Jiang 		*status = 0x5;
280bfbaa952SDave Jiang 		return 0;
281bfbaa952SDave Jiang 	}
282bfbaa952SDave Jiang 
283bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
284bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
285bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
286bfbaa952SDave Jiang 		*status = 0x10007;
287bfbaa952SDave Jiang 		return 0;
288bfbaa952SDave Jiang 	}
289bfbaa952SDave Jiang 
290bfbaa952SDave Jiang 	/*
291bfbaa952SDave Jiang 	 * check offset + len > size of fw storage
292bfbaa952SDave Jiang 	 * check length is > max send length
293bfbaa952SDave Jiang 	 */
294bfbaa952SDave Jiang 	if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE ||
295bfbaa952SDave Jiang 			nd_cmd->length > INTEL_FW_MAX_SEND_LEN) {
296bfbaa952SDave Jiang 		*status = 0x3;
297bfbaa952SDave Jiang 		dev_dbg(dev, "%s: buffer boundary violation\n", __func__);
298bfbaa952SDave Jiang 		return 0;
299bfbaa952SDave Jiang 	}
300bfbaa952SDave Jiang 
301bfbaa952SDave Jiang 	fw->size_received += nd_cmd->length;
302bfbaa952SDave Jiang 	dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n",
303bfbaa952SDave Jiang 			__func__, nd_cmd->length, fw->size_received);
304bfbaa952SDave Jiang 	*status = 0;
305bfbaa952SDave Jiang 	return 0;
306bfbaa952SDave Jiang }
307bfbaa952SDave Jiang 
308bfbaa952SDave Jiang static int nd_intel_test_finish_fw(struct nfit_test *t,
309bfbaa952SDave Jiang 		struct nd_intel_fw_finish_update *nd_cmd,
310bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
311bfbaa952SDave Jiang {
312bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
313bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
314bfbaa952SDave Jiang 
315bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
316bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
317bfbaa952SDave Jiang 
318bfbaa952SDave Jiang 	if (fw->state == FW_STATE_UPDATED) {
319bfbaa952SDave Jiang 		/* update already done, need cold boot */
320bfbaa952SDave Jiang 		nd_cmd->status = 0x20007;
321bfbaa952SDave Jiang 		return 0;
322bfbaa952SDave Jiang 	}
323bfbaa952SDave Jiang 
324bfbaa952SDave Jiang 	dev_dbg(dev, "%s: context: %#x  ctrl_flags: %#x\n",
325bfbaa952SDave Jiang 			__func__, nd_cmd->context, nd_cmd->ctrl_flags);
326bfbaa952SDave Jiang 
327bfbaa952SDave Jiang 	switch (nd_cmd->ctrl_flags) {
328bfbaa952SDave Jiang 	case 0: /* finish */
329bfbaa952SDave Jiang 		if (nd_cmd->context != fw->context) {
330bfbaa952SDave Jiang 			dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
331bfbaa952SDave Jiang 					__func__, nd_cmd->context,
332bfbaa952SDave Jiang 					fw->context);
333bfbaa952SDave Jiang 			nd_cmd->status = 0x10007;
334bfbaa952SDave Jiang 			return 0;
335bfbaa952SDave Jiang 		}
336bfbaa952SDave Jiang 		nd_cmd->status = 0;
337bfbaa952SDave Jiang 		fw->state = FW_STATE_VERIFY;
338bfbaa952SDave Jiang 		/* set 1 second of time for firmware "update" */
339bfbaa952SDave Jiang 		fw->end_time = jiffies + HZ;
340bfbaa952SDave Jiang 		break;
341bfbaa952SDave Jiang 
342bfbaa952SDave Jiang 	case 1: /* abort */
343bfbaa952SDave Jiang 		fw->size_received = 0;
344bfbaa952SDave Jiang 		/* successfully aborted status */
345bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
346bfbaa952SDave Jiang 		fw->state = FW_STATE_NEW;
347bfbaa952SDave Jiang 		dev_dbg(dev, "%s: abort successful\n", __func__);
348bfbaa952SDave Jiang 		break;
349bfbaa952SDave Jiang 
350bfbaa952SDave Jiang 	default: /* bad control flag */
351bfbaa952SDave Jiang 		dev_warn(dev, "%s: unknown control flag: %#x\n",
352bfbaa952SDave Jiang 				__func__, nd_cmd->ctrl_flags);
353bfbaa952SDave Jiang 		return -EINVAL;
354bfbaa952SDave Jiang 	}
355bfbaa952SDave Jiang 
356bfbaa952SDave Jiang 	return 0;
357bfbaa952SDave Jiang }
358bfbaa952SDave Jiang 
359bfbaa952SDave Jiang static int nd_intel_test_finish_query(struct nfit_test *t,
360bfbaa952SDave Jiang 		struct nd_intel_fw_finish_query *nd_cmd,
361bfbaa952SDave Jiang 		unsigned int buf_len, int idx)
362bfbaa952SDave Jiang {
363bfbaa952SDave Jiang 	struct device *dev = &t->pdev.dev;
364bfbaa952SDave Jiang 	struct nfit_test_fw *fw = &t->fw[idx];
365bfbaa952SDave Jiang 
366bfbaa952SDave Jiang 	dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
367bfbaa952SDave Jiang 			__func__, t, nd_cmd, buf_len, idx);
368bfbaa952SDave Jiang 
369bfbaa952SDave Jiang 	if (buf_len < sizeof(*nd_cmd))
370bfbaa952SDave Jiang 		return -EINVAL;
371bfbaa952SDave Jiang 
372bfbaa952SDave Jiang 	if (nd_cmd->context != fw->context) {
373bfbaa952SDave Jiang 		dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
374bfbaa952SDave Jiang 				__func__, nd_cmd->context, fw->context);
375bfbaa952SDave Jiang 		nd_cmd->status = 0x10007;
376bfbaa952SDave Jiang 		return 0;
377bfbaa952SDave Jiang 	}
378bfbaa952SDave Jiang 
379bfbaa952SDave Jiang 	dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context);
380bfbaa952SDave Jiang 
381bfbaa952SDave Jiang 	switch (fw->state) {
382bfbaa952SDave Jiang 	case FW_STATE_NEW:
383bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
384bfbaa952SDave Jiang 		nd_cmd->status = 0;
385bfbaa952SDave Jiang 		dev_dbg(dev, "%s: new state\n", __func__);
386bfbaa952SDave Jiang 		break;
387bfbaa952SDave Jiang 
388bfbaa952SDave Jiang 	case FW_STATE_IN_PROGRESS:
389bfbaa952SDave Jiang 		/* sequencing error */
390bfbaa952SDave Jiang 		nd_cmd->status = 0x40007;
391bfbaa952SDave Jiang 		nd_cmd->updated_fw_rev = 0;
392bfbaa952SDave Jiang 		dev_dbg(dev, "%s: sequence error\n", __func__);
393bfbaa952SDave Jiang 		break;
394bfbaa952SDave Jiang 
395bfbaa952SDave Jiang 	case FW_STATE_VERIFY:
396bfbaa952SDave Jiang 		if (time_is_after_jiffies64(fw->end_time)) {
397bfbaa952SDave Jiang 			nd_cmd->updated_fw_rev = 0;
398bfbaa952SDave Jiang 			nd_cmd->status = 0x20007;
399bfbaa952SDave Jiang 			dev_dbg(dev, "%s: still verifying\n", __func__);
400bfbaa952SDave Jiang 			break;
401bfbaa952SDave Jiang 		}
402bfbaa952SDave Jiang 
403bfbaa952SDave Jiang 		dev_dbg(dev, "%s: transition out verify\n", __func__);
404bfbaa952SDave Jiang 		fw->state = FW_STATE_UPDATED;
405bfbaa952SDave Jiang 		/* we are going to fall through if it's "done" */
406bfbaa952SDave Jiang 	case FW_STATE_UPDATED:
407bfbaa952SDave Jiang 		nd_cmd->status = 0;
408bfbaa952SDave Jiang 		/* bogus test version */
409bfbaa952SDave Jiang 		fw->version = nd_cmd->updated_fw_rev =
410bfbaa952SDave Jiang 			INTEL_FW_FAKE_VERSION;
411bfbaa952SDave Jiang 		dev_dbg(dev, "%s: updated\n", __func__);
412bfbaa952SDave Jiang 		break;
413bfbaa952SDave Jiang 
414bfbaa952SDave Jiang 	default: /* we should never get here */
415bfbaa952SDave Jiang 		return -EINVAL;
416bfbaa952SDave Jiang 	}
417bfbaa952SDave Jiang 
418bfbaa952SDave Jiang 	return 0;
419bfbaa952SDave Jiang }
420bfbaa952SDave Jiang 
42139c686b8SVishal Verma static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
4226bc75619SDan Williams 		unsigned int buf_len)
4236bc75619SDan Williams {
4246bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4256bc75619SDan Williams 		return -EINVAL;
42639c686b8SVishal Verma 
4276bc75619SDan Williams 	nd_cmd->status = 0;
4286bc75619SDan Williams 	nd_cmd->config_size = LABEL_SIZE;
4296bc75619SDan Williams 	nd_cmd->max_xfer = SZ_4K;
43039c686b8SVishal Verma 
43139c686b8SVishal Verma 	return 0;
4326bc75619SDan Williams }
43339c686b8SVishal Verma 
43439c686b8SVishal Verma static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
43539c686b8SVishal Verma 		*nd_cmd, unsigned int buf_len, void *label)
43639c686b8SVishal Verma {
4376bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
43839c686b8SVishal Verma 	int rc;
4396bc75619SDan Williams 
4406bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4416bc75619SDan Williams 		return -EINVAL;
4426bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4436bc75619SDan Williams 		return -EINVAL;
4446bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
4456bc75619SDan Williams 		return -EINVAL;
4466bc75619SDan Williams 
4476bc75619SDan Williams 	nd_cmd->status = 0;
4486bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
44939c686b8SVishal Verma 	memcpy(nd_cmd->out_buf, label + offset, len);
4506bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - len;
45139c686b8SVishal Verma 
45239c686b8SVishal Verma 	return rc;
4536bc75619SDan Williams }
45439c686b8SVishal Verma 
45539c686b8SVishal Verma static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
45639c686b8SVishal Verma 		unsigned int buf_len, void *label)
45739c686b8SVishal Verma {
4586bc75619SDan Williams 	unsigned int len, offset = nd_cmd->in_offset;
4596bc75619SDan Williams 	u32 *status;
46039c686b8SVishal Verma 	int rc;
4616bc75619SDan Williams 
4626bc75619SDan Williams 	if (buf_len < sizeof(*nd_cmd))
4636bc75619SDan Williams 		return -EINVAL;
4646bc75619SDan Williams 	if (offset >= LABEL_SIZE)
4656bc75619SDan Williams 		return -EINVAL;
4666bc75619SDan Williams 	if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
4676bc75619SDan Williams 		return -EINVAL;
4686bc75619SDan Williams 
46939c686b8SVishal Verma 	status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
4706bc75619SDan Williams 	*status = 0;
4716bc75619SDan Williams 	len = min(nd_cmd->in_length, LABEL_SIZE - offset);
47239c686b8SVishal Verma 	memcpy(label + offset, nd_cmd->in_buf, len);
4736bc75619SDan Williams 	rc = buf_len - sizeof(*nd_cmd) - (len + 4);
47439c686b8SVishal Verma 
47539c686b8SVishal Verma 	return rc;
4766bc75619SDan Williams }
47739c686b8SVishal Verma 
478d4f32367SDan Williams #define NFIT_TEST_CLEAR_ERR_UNIT 256
479747ffe11SDan Williams 
48039c686b8SVishal Verma static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
48139c686b8SVishal Verma 		unsigned int buf_len)
48239c686b8SVishal Verma {
4839fb1a190SDave Jiang 	int ars_recs;
4849fb1a190SDave Jiang 
48539c686b8SVishal Verma 	if (buf_len < sizeof(*nd_cmd))
48639c686b8SVishal Verma 		return -EINVAL;
48739c686b8SVishal Verma 
4889fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
4899fb1a190SDave Jiang 	ars_recs = SZ_4K / sizeof(struct nd_ars_record);
4909fb1a190SDave Jiang 
491747ffe11SDan Williams 	nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
4929fb1a190SDave Jiang 		+ ars_recs * sizeof(struct nd_ars_record);
49339c686b8SVishal Verma 	nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
494d4f32367SDan Williams 	nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
49539c686b8SVishal Verma 
49639c686b8SVishal Verma 	return 0;
49739c686b8SVishal Verma }
49839c686b8SVishal Verma 
4999fb1a190SDave Jiang static void post_ars_status(struct ars_state *ars_state,
5009fb1a190SDave Jiang 		struct badrange *badrange, u64 addr, u64 len)
50139c686b8SVishal Verma {
502f471f1a7SDan Williams 	struct nd_cmd_ars_status *ars_status;
503f471f1a7SDan Williams 	struct nd_ars_record *ars_record;
5049fb1a190SDave Jiang 	struct badrange_entry *be;
5059fb1a190SDave Jiang 	u64 end = addr + len - 1;
5069fb1a190SDave Jiang 	int i = 0;
507f471f1a7SDan Williams 
508f471f1a7SDan Williams 	ars_state->deadline = jiffies + 1*HZ;
509f471f1a7SDan Williams 	ars_status = ars_state->ars_status;
510f471f1a7SDan Williams 	ars_status->status = 0;
511f471f1a7SDan Williams 	ars_status->address = addr;
512f471f1a7SDan Williams 	ars_status->length = len;
513f471f1a7SDan Williams 	ars_status->type = ND_ARS_PERSISTENT;
5149fb1a190SDave Jiang 
5159fb1a190SDave Jiang 	spin_lock(&badrange->lock);
5169fb1a190SDave Jiang 	list_for_each_entry(be, &badrange->list, list) {
5179fb1a190SDave Jiang 		u64 be_end = be->start + be->length - 1;
5189fb1a190SDave Jiang 		u64 rstart, rend;
5199fb1a190SDave Jiang 
5209fb1a190SDave Jiang 		/* skip entries outside the range */
5219fb1a190SDave Jiang 		if (be_end < addr || be->start > end)
5229fb1a190SDave Jiang 			continue;
5239fb1a190SDave Jiang 
5249fb1a190SDave Jiang 		rstart = (be->start < addr) ? addr : be->start;
5259fb1a190SDave Jiang 		rend = (be_end < end) ? be_end : end;
5269fb1a190SDave Jiang 		ars_record = &ars_status->records[i];
527f471f1a7SDan Williams 		ars_record->handle = 0;
5289fb1a190SDave Jiang 		ars_record->err_address = rstart;
5299fb1a190SDave Jiang 		ars_record->length = rend - rstart + 1;
5309fb1a190SDave Jiang 		i++;
5319fb1a190SDave Jiang 	}
5329fb1a190SDave Jiang 	spin_unlock(&badrange->lock);
5339fb1a190SDave Jiang 	ars_status->num_records = i;
5349fb1a190SDave Jiang 	ars_status->out_length = sizeof(struct nd_cmd_ars_status)
5359fb1a190SDave Jiang 		+ i * sizeof(struct nd_ars_record);
536f471f1a7SDan Williams }
537f471f1a7SDan Williams 
5389fb1a190SDave Jiang static int nfit_test_cmd_ars_start(struct nfit_test *t,
5399fb1a190SDave Jiang 		struct ars_state *ars_state,
540f471f1a7SDan Williams 		struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
541f471f1a7SDan Williams 		int *cmd_rc)
542f471f1a7SDan Williams {
543f471f1a7SDan Williams 	if (buf_len < sizeof(*ars_start))
54439c686b8SVishal Verma 		return -EINVAL;
54539c686b8SVishal Verma 
546f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
547f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
548f471f1a7SDan Williams 		ars_start->status = NFIT_ARS_START_BUSY;
549f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
550f471f1a7SDan Williams 	} else {
551f471f1a7SDan Williams 		ars_start->status = 0;
552f471f1a7SDan Williams 		ars_start->scrub_time = 1;
5539fb1a190SDave Jiang 		post_ars_status(ars_state, &t->badrange, ars_start->address,
554f471f1a7SDan Williams 				ars_start->length);
555f471f1a7SDan Williams 		*cmd_rc = 0;
556f471f1a7SDan Williams 	}
557f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
55839c686b8SVishal Verma 
55939c686b8SVishal Verma 	return 0;
56039c686b8SVishal Verma }
56139c686b8SVishal Verma 
562f471f1a7SDan Williams static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
563f471f1a7SDan Williams 		struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
564f471f1a7SDan Williams 		int *cmd_rc)
56539c686b8SVishal Verma {
566f471f1a7SDan Williams 	if (buf_len < ars_state->ars_status->out_length)
56739c686b8SVishal Verma 		return -EINVAL;
56839c686b8SVishal Verma 
569f471f1a7SDan Williams 	spin_lock(&ars_state->lock);
570f471f1a7SDan Williams 	if (time_before(jiffies, ars_state->deadline)) {
571f471f1a7SDan Williams 		memset(ars_status, 0, buf_len);
572f471f1a7SDan Williams 		ars_status->status = NFIT_ARS_STATUS_BUSY;
573f471f1a7SDan Williams 		ars_status->out_length = sizeof(*ars_status);
574f471f1a7SDan Williams 		*cmd_rc = -EBUSY;
575f471f1a7SDan Williams 	} else {
576f471f1a7SDan Williams 		memcpy(ars_status, ars_state->ars_status,
577f471f1a7SDan Williams 				ars_state->ars_status->out_length);
578f471f1a7SDan Williams 		*cmd_rc = 0;
579f471f1a7SDan Williams 	}
580f471f1a7SDan Williams 	spin_unlock(&ars_state->lock);
58139c686b8SVishal Verma 	return 0;
58239c686b8SVishal Verma }
58339c686b8SVishal Verma 
5845e096ef3SVishal Verma static int nfit_test_cmd_clear_error(struct nfit_test *t,
5855e096ef3SVishal Verma 		struct nd_cmd_clear_error *clear_err,
586d4f32367SDan Williams 		unsigned int buf_len, int *cmd_rc)
587d4f32367SDan Williams {
588d4f32367SDan Williams 	const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
589d4f32367SDan Williams 	if (buf_len < sizeof(*clear_err))
590d4f32367SDan Williams 		return -EINVAL;
591d4f32367SDan Williams 
592d4f32367SDan Williams 	if ((clear_err->address & mask) || (clear_err->length & mask))
593d4f32367SDan Williams 		return -EINVAL;
594d4f32367SDan Williams 
5955e096ef3SVishal Verma 	badrange_forget(&t->badrange, clear_err->address, clear_err->length);
596d4f32367SDan Williams 	clear_err->status = 0;
597d4f32367SDan Williams 	clear_err->cleared = clear_err->length;
598d4f32367SDan Williams 	*cmd_rc = 0;
599d4f32367SDan Williams 	return 0;
600d4f32367SDan Williams }
601d4f32367SDan Williams 
60210246dc8SYasunori Goto struct region_search_spa {
60310246dc8SYasunori Goto 	u64 addr;
60410246dc8SYasunori Goto 	struct nd_region *region;
60510246dc8SYasunori Goto };
60610246dc8SYasunori Goto 
60710246dc8SYasunori Goto static int is_region_device(struct device *dev)
60810246dc8SYasunori Goto {
60910246dc8SYasunori Goto 	return !strncmp(dev->kobj.name, "region", 6);
61010246dc8SYasunori Goto }
61110246dc8SYasunori Goto 
61210246dc8SYasunori Goto static int nfit_test_search_region_spa(struct device *dev, void *data)
61310246dc8SYasunori Goto {
61410246dc8SYasunori Goto 	struct region_search_spa *ctx = data;
61510246dc8SYasunori Goto 	struct nd_region *nd_region;
61610246dc8SYasunori Goto 	resource_size_t ndr_end;
61710246dc8SYasunori Goto 
61810246dc8SYasunori Goto 	if (!is_region_device(dev))
61910246dc8SYasunori Goto 		return 0;
62010246dc8SYasunori Goto 
62110246dc8SYasunori Goto 	nd_region = to_nd_region(dev);
62210246dc8SYasunori Goto 	ndr_end = nd_region->ndr_start + nd_region->ndr_size;
62310246dc8SYasunori Goto 
62410246dc8SYasunori Goto 	if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) {
62510246dc8SYasunori Goto 		ctx->region = nd_region;
62610246dc8SYasunori Goto 		return 1;
62710246dc8SYasunori Goto 	}
62810246dc8SYasunori Goto 
62910246dc8SYasunori Goto 	return 0;
63010246dc8SYasunori Goto }
63110246dc8SYasunori Goto 
63210246dc8SYasunori Goto static int nfit_test_search_spa(struct nvdimm_bus *bus,
63310246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa)
63410246dc8SYasunori Goto {
63510246dc8SYasunori Goto 	int ret;
63610246dc8SYasunori Goto 	struct nd_region *nd_region = NULL;
63710246dc8SYasunori Goto 	struct nvdimm *nvdimm = NULL;
63810246dc8SYasunori Goto 	struct nd_mapping *nd_mapping = NULL;
63910246dc8SYasunori Goto 	struct region_search_spa ctx = {
64010246dc8SYasunori Goto 		.addr = spa->spa,
64110246dc8SYasunori Goto 		.region = NULL,
64210246dc8SYasunori Goto 	};
64310246dc8SYasunori Goto 	u64 dpa;
64410246dc8SYasunori Goto 
64510246dc8SYasunori Goto 	ret = device_for_each_child(&bus->dev, &ctx,
64610246dc8SYasunori Goto 				nfit_test_search_region_spa);
64710246dc8SYasunori Goto 
64810246dc8SYasunori Goto 	if (!ret)
64910246dc8SYasunori Goto 		return -ENODEV;
65010246dc8SYasunori Goto 
65110246dc8SYasunori Goto 	nd_region = ctx.region;
65210246dc8SYasunori Goto 
65310246dc8SYasunori Goto 	dpa = ctx.addr - nd_region->ndr_start;
65410246dc8SYasunori Goto 
65510246dc8SYasunori Goto 	/*
65610246dc8SYasunori Goto 	 * last dimm is selected for test
65710246dc8SYasunori Goto 	 */
65810246dc8SYasunori Goto 	nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1];
65910246dc8SYasunori Goto 	nvdimm = nd_mapping->nvdimm;
66010246dc8SYasunori Goto 
66110246dc8SYasunori Goto 	spa->devices[0].nfit_device_handle = handle[nvdimm->id];
66210246dc8SYasunori Goto 	spa->num_nvdimms = 1;
66310246dc8SYasunori Goto 	spa->devices[0].dpa = dpa;
66410246dc8SYasunori Goto 
66510246dc8SYasunori Goto 	return 0;
66610246dc8SYasunori Goto }
66710246dc8SYasunori Goto 
66810246dc8SYasunori Goto static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus,
66910246dc8SYasunori Goto 		struct nd_cmd_translate_spa *spa, unsigned int buf_len)
67010246dc8SYasunori Goto {
67110246dc8SYasunori Goto 	if (buf_len < spa->translate_length)
67210246dc8SYasunori Goto 		return -EINVAL;
67310246dc8SYasunori Goto 
67410246dc8SYasunori Goto 	if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms)
67510246dc8SYasunori Goto 		spa->status = 2;
67610246dc8SYasunori Goto 
67710246dc8SYasunori Goto 	return 0;
67810246dc8SYasunori Goto }
67910246dc8SYasunori Goto 
680ed07c433SDan Williams static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len,
681ed07c433SDan Williams 		struct nd_intel_smart *smart_data)
682baa51277SDan Williams {
683baa51277SDan Williams 	if (buf_len < sizeof(*smart))
684baa51277SDan Williams 		return -EINVAL;
685ed07c433SDan Williams 	memcpy(smart, smart_data, sizeof(*smart));
686baa51277SDan Williams 	return 0;
687baa51277SDan Williams }
688baa51277SDan Williams 
689cdd77d3eSDan Williams static int nfit_test_cmd_smart_threshold(
690ed07c433SDan Williams 		struct nd_intel_smart_threshold *out,
691ed07c433SDan Williams 		unsigned int buf_len,
692ed07c433SDan Williams 		struct nd_intel_smart_threshold *smart_t)
693baa51277SDan Williams {
694baa51277SDan Williams 	if (buf_len < sizeof(*smart_t))
695baa51277SDan Williams 		return -EINVAL;
696ed07c433SDan Williams 	memcpy(out, smart_t, sizeof(*smart_t));
697ed07c433SDan Williams 	return 0;
698ed07c433SDan Williams }
699ed07c433SDan Williams 
700ed07c433SDan Williams static void smart_notify(struct device *bus_dev,
701ed07c433SDan Williams 		struct device *dimm_dev, struct nd_intel_smart *smart,
702ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh)
703ed07c433SDan Williams {
704ed07c433SDan Williams 	dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n",
705ed07c433SDan Williams 			__func__, thresh->alarm_control, thresh->spares,
706ed07c433SDan Williams 			smart->spares, thresh->media_temperature,
707ed07c433SDan Williams 			smart->media_temperature, thresh->ctrl_temperature,
708ed07c433SDan Williams 			smart->ctrl_temperature);
709ed07c433SDan Williams 	if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP)
710ed07c433SDan Williams 				&& smart->spares
711ed07c433SDan Williams 				<= thresh->spares)
712ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP)
713ed07c433SDan Williams 				&& smart->media_temperature
714ed07c433SDan Williams 				>= thresh->media_temperature)
715ed07c433SDan Williams 			|| ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP)
716ed07c433SDan Williams 				&& smart->ctrl_temperature
7174cf260fcSVishal Verma 				>= thresh->ctrl_temperature)
7184cf260fcSVishal Verma 			|| (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH)
7194cf260fcSVishal Verma 			|| (smart->shutdown_state != 0)) {
720ed07c433SDan Williams 		device_lock(bus_dev);
721ed07c433SDan Williams 		__acpi_nvdimm_notify(dimm_dev, 0x81);
722ed07c433SDan Williams 		device_unlock(bus_dev);
723ed07c433SDan Williams 	}
724ed07c433SDan Williams }
725ed07c433SDan Williams 
726ed07c433SDan Williams static int nfit_test_cmd_smart_set_threshold(
727ed07c433SDan Williams 		struct nd_intel_smart_set_threshold *in,
728ed07c433SDan Williams 		unsigned int buf_len,
729ed07c433SDan Williams 		struct nd_intel_smart_threshold *thresh,
730ed07c433SDan Williams 		struct nd_intel_smart *smart,
731ed07c433SDan Williams 		struct device *bus_dev, struct device *dimm_dev)
732ed07c433SDan Williams {
733ed07c433SDan Williams 	unsigned int size;
734ed07c433SDan Williams 
735ed07c433SDan Williams 	size = sizeof(*in) - 4;
736ed07c433SDan Williams 	if (buf_len < size)
737ed07c433SDan Williams 		return -EINVAL;
738ed07c433SDan Williams 	memcpy(thresh->data, in, size);
739ed07c433SDan Williams 	in->status = 0;
740ed07c433SDan Williams 	smart_notify(bus_dev, dimm_dev, smart, thresh);
741ed07c433SDan Williams 
742baa51277SDan Williams 	return 0;
743baa51277SDan Williams }
744baa51277SDan Williams 
7454cf260fcSVishal Verma static int nfit_test_cmd_smart_inject(
7464cf260fcSVishal Verma 		struct nd_intel_smart_inject *inj,
7474cf260fcSVishal Verma 		unsigned int buf_len,
7484cf260fcSVishal Verma 		struct nd_intel_smart_threshold *thresh,
7494cf260fcSVishal Verma 		struct nd_intel_smart *smart,
7504cf260fcSVishal Verma 		struct device *bus_dev, struct device *dimm_dev)
7514cf260fcSVishal Verma {
7524cf260fcSVishal Verma 	if (buf_len != sizeof(*inj))
7534cf260fcSVishal Verma 		return -EINVAL;
7544cf260fcSVishal Verma 
7554cf260fcSVishal Verma 	if (inj->mtemp_enable)
7564cf260fcSVishal Verma 		smart->media_temperature = inj->media_temperature;
7574cf260fcSVishal Verma 	if (inj->spare_enable)
7584cf260fcSVishal Verma 		smart->spares = inj->spares;
7594cf260fcSVishal Verma 	if (inj->fatal_enable)
7604cf260fcSVishal Verma 		smart->health = ND_INTEL_SMART_FATAL_HEALTH;
7614cf260fcSVishal Verma 	if (inj->unsafe_shutdown_enable) {
7624cf260fcSVishal Verma 		smart->shutdown_state = 1;
7634cf260fcSVishal Verma 		smart->shutdown_count++;
7644cf260fcSVishal Verma 	}
7654cf260fcSVishal Verma 	inj->status = 0;
7664cf260fcSVishal Verma 	smart_notify(bus_dev, dimm_dev, smart, thresh);
7674cf260fcSVishal Verma 
7684cf260fcSVishal Verma 	return 0;
7694cf260fcSVishal Verma }
7704cf260fcSVishal Verma 
7719fb1a190SDave Jiang static void uc_error_notify(struct work_struct *work)
7729fb1a190SDave Jiang {
7739fb1a190SDave Jiang 	struct nfit_test *t = container_of(work, typeof(*t), work);
7749fb1a190SDave Jiang 
7759fb1a190SDave Jiang 	__acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR);
7769fb1a190SDave Jiang }
7779fb1a190SDave Jiang 
7789fb1a190SDave Jiang static int nfit_test_cmd_ars_error_inject(struct nfit_test *t,
7799fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len)
7809fb1a190SDave Jiang {
7819fb1a190SDave Jiang 	int rc;
7829fb1a190SDave Jiang 
78341cb3301SVishal Verma 	if (buf_len != sizeof(*err_inj)) {
7849fb1a190SDave Jiang 		rc = -EINVAL;
7859fb1a190SDave Jiang 		goto err;
7869fb1a190SDave Jiang 	}
7879fb1a190SDave Jiang 
7889fb1a190SDave Jiang 	if (err_inj->err_inj_spa_range_length <= 0) {
7899fb1a190SDave Jiang 		rc = -EINVAL;
7909fb1a190SDave Jiang 		goto err;
7919fb1a190SDave Jiang 	}
7929fb1a190SDave Jiang 
7939fb1a190SDave Jiang 	rc =  badrange_add(&t->badrange, err_inj->err_inj_spa_range_base,
7949fb1a190SDave Jiang 			err_inj->err_inj_spa_range_length);
7959fb1a190SDave Jiang 	if (rc < 0)
7969fb1a190SDave Jiang 		goto err;
7979fb1a190SDave Jiang 
7989fb1a190SDave Jiang 	if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY))
7999fb1a190SDave Jiang 		queue_work(nfit_wq, &t->work);
8009fb1a190SDave Jiang 
8019fb1a190SDave Jiang 	err_inj->status = 0;
8029fb1a190SDave Jiang 	return 0;
8039fb1a190SDave Jiang 
8049fb1a190SDave Jiang err:
8059fb1a190SDave Jiang 	err_inj->status = NFIT_ARS_INJECT_INVALID;
8069fb1a190SDave Jiang 	return rc;
8079fb1a190SDave Jiang }
8089fb1a190SDave Jiang 
8099fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t,
8109fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len)
8119fb1a190SDave Jiang {
8129fb1a190SDave Jiang 	int rc;
8139fb1a190SDave Jiang 
81441cb3301SVishal Verma 	if (buf_len != sizeof(*err_clr)) {
8159fb1a190SDave Jiang 		rc = -EINVAL;
8169fb1a190SDave Jiang 		goto err;
8179fb1a190SDave Jiang 	}
8189fb1a190SDave Jiang 
8199fb1a190SDave Jiang 	if (err_clr->err_inj_clr_spa_range_length <= 0) {
8209fb1a190SDave Jiang 		rc = -EINVAL;
8219fb1a190SDave Jiang 		goto err;
8229fb1a190SDave Jiang 	}
8239fb1a190SDave Jiang 
8249fb1a190SDave Jiang 	badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base,
8259fb1a190SDave Jiang 			err_clr->err_inj_clr_spa_range_length);
8269fb1a190SDave Jiang 
8279fb1a190SDave Jiang 	err_clr->status = 0;
8289fb1a190SDave Jiang 	return 0;
8299fb1a190SDave Jiang 
8309fb1a190SDave Jiang err:
8319fb1a190SDave Jiang 	err_clr->status = NFIT_ARS_INJECT_INVALID;
8329fb1a190SDave Jiang 	return rc;
8339fb1a190SDave Jiang }
8349fb1a190SDave Jiang 
8359fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_status(struct nfit_test *t,
8369fb1a190SDave Jiang 		struct nd_cmd_ars_err_inj_stat *err_stat,
8379fb1a190SDave Jiang 		unsigned int buf_len)
8389fb1a190SDave Jiang {
8399fb1a190SDave Jiang 	struct badrange_entry *be;
8409fb1a190SDave Jiang 	int max = SZ_4K / sizeof(struct nd_error_stat_query_record);
8419fb1a190SDave Jiang 	int i = 0;
8429fb1a190SDave Jiang 
8439fb1a190SDave Jiang 	err_stat->status = 0;
8449fb1a190SDave Jiang 	spin_lock(&t->badrange.lock);
8459fb1a190SDave Jiang 	list_for_each_entry(be, &t->badrange.list, list) {
8469fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_base = be->start;
8479fb1a190SDave Jiang 		err_stat->record[i].err_inj_stat_spa_range_length = be->length;
8489fb1a190SDave Jiang 		i++;
8499fb1a190SDave Jiang 		if (i > max)
8509fb1a190SDave Jiang 			break;
8519fb1a190SDave Jiang 	}
8529fb1a190SDave Jiang 	spin_unlock(&t->badrange.lock);
8539fb1a190SDave Jiang 	err_stat->inj_err_rec_count = i;
8549fb1a190SDave Jiang 
8559fb1a190SDave Jiang 	return 0;
8569fb1a190SDave Jiang }
8579fb1a190SDave Jiang 
858674d8bdeSDave Jiang static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t,
859674d8bdeSDave Jiang 		struct nd_intel_lss *nd_cmd, unsigned int buf_len)
860674d8bdeSDave Jiang {
861674d8bdeSDave Jiang 	struct device *dev = &t->pdev.dev;
862674d8bdeSDave Jiang 
863674d8bdeSDave Jiang 	if (buf_len < sizeof(*nd_cmd))
864674d8bdeSDave Jiang 		return -EINVAL;
865674d8bdeSDave Jiang 
866674d8bdeSDave Jiang 	switch (nd_cmd->enable) {
867674d8bdeSDave Jiang 	case 0:
868674d8bdeSDave Jiang 		nd_cmd->status = 0;
869674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n",
870674d8bdeSDave Jiang 				__func__);
871674d8bdeSDave Jiang 		break;
872674d8bdeSDave Jiang 	case 1:
873674d8bdeSDave Jiang 		nd_cmd->status = 0;
874674d8bdeSDave Jiang 		dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n",
875674d8bdeSDave Jiang 				__func__);
876674d8bdeSDave Jiang 		break;
877674d8bdeSDave Jiang 	default:
878674d8bdeSDave Jiang 		dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable);
879674d8bdeSDave Jiang 		nd_cmd->status = 0x3;
880674d8bdeSDave Jiang 		break;
881674d8bdeSDave Jiang 	}
882674d8bdeSDave Jiang 
883674d8bdeSDave Jiang 
884674d8bdeSDave Jiang 	return 0;
885674d8bdeSDave Jiang }
886674d8bdeSDave Jiang 
887*39611e83SDan Williams static int override_return_code(int dimm, unsigned int func, int rc)
888*39611e83SDan Williams {
889*39611e83SDan Williams 	if ((1 << func) & dimm_fail_cmd_flags[dimm]) {
890*39611e83SDan Williams 		if (dimm_fail_cmd_code[dimm])
891*39611e83SDan Williams 			return dimm_fail_cmd_code[dimm];
892*39611e83SDan Williams 		return -EIO;
893*39611e83SDan Williams 	}
894*39611e83SDan Williams 	return rc;
895*39611e83SDan Williams }
896*39611e83SDan Williams 
897bfbaa952SDave Jiang static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func)
898bfbaa952SDave Jiang {
899bfbaa952SDave Jiang 	int i;
900bfbaa952SDave Jiang 
901bfbaa952SDave Jiang 	/* lookup per-dimm data */
902bfbaa952SDave Jiang 	for (i = 0; i < ARRAY_SIZE(handle); i++)
903bfbaa952SDave Jiang 		if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i])
904bfbaa952SDave Jiang 			break;
905bfbaa952SDave Jiang 	if (i >= ARRAY_SIZE(handle))
906bfbaa952SDave Jiang 		return -ENXIO;
907bfbaa952SDave Jiang 	return i;
908bfbaa952SDave Jiang }
909bfbaa952SDave Jiang 
91039c686b8SVishal Verma static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
91139c686b8SVishal Verma 		struct nvdimm *nvdimm, unsigned int cmd, void *buf,
912aef25338SDan Williams 		unsigned int buf_len, int *cmd_rc)
91339c686b8SVishal Verma {
91439c686b8SVishal Verma 	struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
91539c686b8SVishal Verma 	struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
9166634fb06SDan Williams 	unsigned int func = cmd;
917f471f1a7SDan Williams 	int i, rc = 0, __cmd_rc;
918f471f1a7SDan Williams 
919f471f1a7SDan Williams 	if (!cmd_rc)
920f471f1a7SDan Williams 		cmd_rc = &__cmd_rc;
921f471f1a7SDan Williams 	*cmd_rc = 0;
92239c686b8SVishal Verma 
92339c686b8SVishal Verma 	if (nvdimm) {
92439c686b8SVishal Verma 		struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
925e3654ecaSDan Williams 		unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
92639c686b8SVishal Verma 
9276634fb06SDan Williams 		if (!nfit_mem)
9286634fb06SDan Williams 			return -ENOTTY;
9296634fb06SDan Williams 
9306634fb06SDan Williams 		if (cmd == ND_CMD_CALL) {
9316634fb06SDan Williams 			struct nd_cmd_pkg *call_pkg = buf;
9326634fb06SDan Williams 
9336634fb06SDan Williams 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
9346634fb06SDan Williams 			buf = (void *) call_pkg->nd_payload;
9356634fb06SDan Williams 			func = call_pkg->nd_command;
9366634fb06SDan Williams 			if (call_pkg->nd_family != nfit_mem->family)
9376634fb06SDan Williams 				return -ENOTTY;
938bfbaa952SDave Jiang 
939bfbaa952SDave Jiang 			i = get_dimm(nfit_mem, func);
940bfbaa952SDave Jiang 			if (i < 0)
941bfbaa952SDave Jiang 				return i;
942bfbaa952SDave Jiang 
943bfbaa952SDave Jiang 			switch (func) {
944674d8bdeSDave Jiang 			case ND_INTEL_ENABLE_LSS_STATUS:
945*39611e83SDan Williams 				rc = nd_intel_test_cmd_set_lss_status(t,
946674d8bdeSDave Jiang 						buf, buf_len);
947*39611e83SDan Williams 				break;
948bfbaa952SDave Jiang 			case ND_INTEL_FW_GET_INFO:
949*39611e83SDan Williams 				rc = nd_intel_test_get_fw_info(t, buf,
950bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
951*39611e83SDan Williams 				break;
952bfbaa952SDave Jiang 			case ND_INTEL_FW_START_UPDATE:
953*39611e83SDan Williams 				rc = nd_intel_test_start_update(t, buf,
954bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
955*39611e83SDan Williams 				break;
956bfbaa952SDave Jiang 			case ND_INTEL_FW_SEND_DATA:
957*39611e83SDan Williams 				rc = nd_intel_test_send_data(t, buf,
958bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
959*39611e83SDan Williams 				break;
960bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_UPDATE:
961*39611e83SDan Williams 				rc = nd_intel_test_finish_fw(t, buf,
962bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
963*39611e83SDan Williams 				break;
964bfbaa952SDave Jiang 			case ND_INTEL_FW_FINISH_QUERY:
965*39611e83SDan Williams 				rc = nd_intel_test_finish_query(t, buf,
966bfbaa952SDave Jiang 						buf_len, i - t->dcr_idx);
967*39611e83SDan Williams 				break;
968bfbaa952SDave Jiang 			case ND_INTEL_SMART:
969*39611e83SDan Williams 				rc = nfit_test_cmd_smart(buf, buf_len,
970bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx]);
971*39611e83SDan Williams 				break;
972bfbaa952SDave Jiang 			case ND_INTEL_SMART_THRESHOLD:
973*39611e83SDan Williams 				rc = nfit_test_cmd_smart_threshold(buf,
974bfbaa952SDave Jiang 						buf_len,
975bfbaa952SDave Jiang 						&t->smart_threshold[i -
976bfbaa952SDave Jiang 							t->dcr_idx]);
977*39611e83SDan Williams 				break;
978bfbaa952SDave Jiang 			case ND_INTEL_SMART_SET_THRESHOLD:
979*39611e83SDan Williams 				rc = nfit_test_cmd_smart_set_threshold(buf,
980bfbaa952SDave Jiang 						buf_len,
981bfbaa952SDave Jiang 						&t->smart_threshold[i -
982bfbaa952SDave Jiang 							t->dcr_idx],
983bfbaa952SDave Jiang 						&t->smart[i - t->dcr_idx],
984bfbaa952SDave Jiang 						&t->pdev.dev, t->dimm_dev[i]);
985*39611e83SDan Williams 				break;
9864cf260fcSVishal Verma 			case ND_INTEL_SMART_INJECT:
987*39611e83SDan Williams 				rc = nfit_test_cmd_smart_inject(buf,
9884cf260fcSVishal Verma 						buf_len,
9894cf260fcSVishal Verma 						&t->smart_threshold[i -
9904cf260fcSVishal Verma 							t->dcr_idx],
9914cf260fcSVishal Verma 						&t->smart[i - t->dcr_idx],
9924cf260fcSVishal Verma 						&t->pdev.dev, t->dimm_dev[i]);
993*39611e83SDan Williams 				break;
994bfbaa952SDave Jiang 			default:
995bfbaa952SDave Jiang 				return -ENOTTY;
996bfbaa952SDave Jiang 			}
997*39611e83SDan Williams 			return override_return_code(i, func, rc);
9986634fb06SDan Williams 		}
9996634fb06SDan Williams 
10006634fb06SDan Williams 		if (!test_bit(cmd, &cmd_mask)
10016634fb06SDan Williams 				|| !test_bit(func, &nfit_mem->dsm_mask))
100239c686b8SVishal Verma 			return -ENOTTY;
100339c686b8SVishal Verma 
1004bfbaa952SDave Jiang 		i = get_dimm(nfit_mem, func);
1005bfbaa952SDave Jiang 		if (i < 0)
1006bfbaa952SDave Jiang 			return i;
100773606afdSDan Williams 
10086634fb06SDan Williams 		switch (func) {
100939c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_SIZE:
101039c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_size(buf, buf_len);
101139c686b8SVishal Verma 			break;
101239c686b8SVishal Verma 		case ND_CMD_GET_CONFIG_DATA:
101339c686b8SVishal Verma 			rc = nfit_test_cmd_get_config_data(buf, buf_len,
1014dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
101539c686b8SVishal Verma 			break;
101639c686b8SVishal Verma 		case ND_CMD_SET_CONFIG_DATA:
101739c686b8SVishal Verma 			rc = nfit_test_cmd_set_config_data(buf, buf_len,
1018dafb1048SDan Williams 				t->label[i - t->dcr_idx]);
101939c686b8SVishal Verma 			break;
10206bc75619SDan Williams 		default:
10216bc75619SDan Williams 			return -ENOTTY;
10226bc75619SDan Williams 		}
1023*39611e83SDan Williams 		return override_return_code(i, func, rc);
102439c686b8SVishal Verma 	} else {
1025f471f1a7SDan Williams 		struct ars_state *ars_state = &t->ars_state;
102610246dc8SYasunori Goto 		struct nd_cmd_pkg *call_pkg = buf;
102710246dc8SYasunori Goto 
102810246dc8SYasunori Goto 		if (!nd_desc)
102910246dc8SYasunori Goto 			return -ENOTTY;
103010246dc8SYasunori Goto 
103110246dc8SYasunori Goto 		if (cmd == ND_CMD_CALL) {
103210246dc8SYasunori Goto 			func = call_pkg->nd_command;
103310246dc8SYasunori Goto 
103410246dc8SYasunori Goto 			buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
103510246dc8SYasunori Goto 			buf = (void *) call_pkg->nd_payload;
103610246dc8SYasunori Goto 
103710246dc8SYasunori Goto 			switch (func) {
103810246dc8SYasunori Goto 			case NFIT_CMD_TRANSLATE_SPA:
103910246dc8SYasunori Goto 				rc = nfit_test_cmd_translate_spa(
104010246dc8SYasunori Goto 					acpi_desc->nvdimm_bus, buf, buf_len);
104110246dc8SYasunori Goto 				return rc;
10429fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_SET:
10439fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_error_inject(t, buf,
10449fb1a190SDave Jiang 					buf_len);
10459fb1a190SDave Jiang 				return rc;
10469fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_CLEAR:
10479fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_clear(t, buf,
10489fb1a190SDave Jiang 					buf_len);
10499fb1a190SDave Jiang 				return rc;
10509fb1a190SDave Jiang 			case NFIT_CMD_ARS_INJECT_GET:
10519fb1a190SDave Jiang 				rc = nfit_test_cmd_ars_inject_status(t, buf,
10529fb1a190SDave Jiang 					buf_len);
10539fb1a190SDave Jiang 				return rc;
105410246dc8SYasunori Goto 			default:
105510246dc8SYasunori Goto 				return -ENOTTY;
105610246dc8SYasunori Goto 			}
105710246dc8SYasunori Goto 		}
1058f471f1a7SDan Williams 
1059e3654ecaSDan Williams 		if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
106039c686b8SVishal Verma 			return -ENOTTY;
106139c686b8SVishal Verma 
10626634fb06SDan Williams 		switch (func) {
106339c686b8SVishal Verma 		case ND_CMD_ARS_CAP:
106439c686b8SVishal Verma 			rc = nfit_test_cmd_ars_cap(buf, buf_len);
106539c686b8SVishal Verma 			break;
106639c686b8SVishal Verma 		case ND_CMD_ARS_START:
10679fb1a190SDave Jiang 			rc = nfit_test_cmd_ars_start(t, ars_state, buf,
10689fb1a190SDave Jiang 					buf_len, cmd_rc);
106939c686b8SVishal Verma 			break;
107039c686b8SVishal Verma 		case ND_CMD_ARS_STATUS:
1071f471f1a7SDan Williams 			rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
1072f471f1a7SDan Williams 					cmd_rc);
107339c686b8SVishal Verma 			break;
1074d4f32367SDan Williams 		case ND_CMD_CLEAR_ERROR:
10755e096ef3SVishal Verma 			rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc);
1076d4f32367SDan Williams 			break;
107739c686b8SVishal Verma 		default:
107839c686b8SVishal Verma 			return -ENOTTY;
107939c686b8SVishal Verma 		}
108039c686b8SVishal Verma 	}
10816bc75619SDan Williams 
10826bc75619SDan Williams 	return rc;
10836bc75619SDan Williams }
10846bc75619SDan Williams 
10856bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock);
10866bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS];
10876bc75619SDan Williams 
10886bc75619SDan Williams static void release_nfit_res(void *data)
10896bc75619SDan Williams {
10906bc75619SDan Williams 	struct nfit_test_resource *nfit_res = data;
10916bc75619SDan Williams 
10926bc75619SDan Williams 	spin_lock(&nfit_test_lock);
10936bc75619SDan Williams 	list_del(&nfit_res->list);
10946bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
10956bc75619SDan Williams 
10966bc75619SDan Williams 	vfree(nfit_res->buf);
10976bc75619SDan Williams 	kfree(nfit_res);
10986bc75619SDan Williams }
10996bc75619SDan Williams 
11006bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
11016bc75619SDan Williams 		void *buf)
11026bc75619SDan Williams {
11036bc75619SDan Williams 	struct device *dev = &t->pdev.dev;
11046bc75619SDan Williams 	struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
11056bc75619SDan Williams 			GFP_KERNEL);
11066bc75619SDan Williams 	int rc;
11076bc75619SDan Williams 
1108bd4cd745SDan Williams 	if (!buf || !nfit_res)
11096bc75619SDan Williams 		goto err;
11106bc75619SDan Williams 	rc = devm_add_action(dev, release_nfit_res, nfit_res);
11116bc75619SDan Williams 	if (rc)
11126bc75619SDan Williams 		goto err;
11136bc75619SDan Williams 	INIT_LIST_HEAD(&nfit_res->list);
11146bc75619SDan Williams 	memset(buf, 0, size);
11156bc75619SDan Williams 	nfit_res->dev = dev;
11166bc75619SDan Williams 	nfit_res->buf = buf;
1117bd4cd745SDan Williams 	nfit_res->res.start = *dma;
1118bd4cd745SDan Williams 	nfit_res->res.end = *dma + size - 1;
1119bd4cd745SDan Williams 	nfit_res->res.name = "NFIT";
1120bd4cd745SDan Williams 	spin_lock_init(&nfit_res->lock);
1121bd4cd745SDan Williams 	INIT_LIST_HEAD(&nfit_res->requests);
11226bc75619SDan Williams 	spin_lock(&nfit_test_lock);
11236bc75619SDan Williams 	list_add(&nfit_res->list, &t->resources);
11246bc75619SDan Williams 	spin_unlock(&nfit_test_lock);
11256bc75619SDan Williams 
11266bc75619SDan Williams 	return nfit_res->buf;
11276bc75619SDan Williams  err:
1128ee8520feSDan Williams 	if (buf)
11296bc75619SDan Williams 		vfree(buf);
11306bc75619SDan Williams 	kfree(nfit_res);
11316bc75619SDan Williams 	return NULL;
11326bc75619SDan Williams }
11336bc75619SDan Williams 
11346bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
11356bc75619SDan Williams {
11366bc75619SDan Williams 	void *buf = vmalloc(size);
11376bc75619SDan Williams 
11386bc75619SDan Williams 	*dma = (unsigned long) buf;
11396bc75619SDan Williams 	return __test_alloc(t, size, dma, buf);
11406bc75619SDan Williams }
11416bc75619SDan Williams 
11426bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
11436bc75619SDan Williams {
11446bc75619SDan Williams 	int i;
11456bc75619SDan Williams 
11466bc75619SDan Williams 	for (i = 0; i < ARRAY_SIZE(instances); i++) {
11476bc75619SDan Williams 		struct nfit_test_resource *n, *nfit_res = NULL;
11486bc75619SDan Williams 		struct nfit_test *t = instances[i];
11496bc75619SDan Williams 
11506bc75619SDan Williams 		if (!t)
11516bc75619SDan Williams 			continue;
11526bc75619SDan Williams 		spin_lock(&nfit_test_lock);
11536bc75619SDan Williams 		list_for_each_entry(n, &t->resources, list) {
1154bd4cd745SDan Williams 			if (addr >= n->res.start && (addr < n->res.start
1155bd4cd745SDan Williams 						+ resource_size(&n->res))) {
11566bc75619SDan Williams 				nfit_res = n;
11576bc75619SDan Williams 				break;
11586bc75619SDan Williams 			} else if (addr >= (unsigned long) n->buf
11596bc75619SDan Williams 					&& (addr < (unsigned long) n->buf
1160bd4cd745SDan Williams 						+ resource_size(&n->res))) {
11616bc75619SDan Williams 				nfit_res = n;
11626bc75619SDan Williams 				break;
11636bc75619SDan Williams 			}
11646bc75619SDan Williams 		}
11656bc75619SDan Williams 		spin_unlock(&nfit_test_lock);
11666bc75619SDan Williams 		if (nfit_res)
11676bc75619SDan Williams 			return nfit_res;
11686bc75619SDan Williams 	}
11696bc75619SDan Williams 
11706bc75619SDan Williams 	return NULL;
11716bc75619SDan Williams }
11726bc75619SDan Williams 
1173f471f1a7SDan Williams static int ars_state_init(struct device *dev, struct ars_state *ars_state)
1174f471f1a7SDan Williams {
11759fb1a190SDave Jiang 	/* for testing, only store up to n records that fit within 4k */
1176f471f1a7SDan Williams 	ars_state->ars_status = devm_kzalloc(dev,
11779fb1a190SDave Jiang 			sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL);
1178f471f1a7SDan Williams 	if (!ars_state->ars_status)
1179f471f1a7SDan Williams 		return -ENOMEM;
1180f471f1a7SDan Williams 	spin_lock_init(&ars_state->lock);
1181f471f1a7SDan Williams 	return 0;
1182f471f1a7SDan Williams }
1183f471f1a7SDan Williams 
1184231bf117SDan Williams static void put_dimms(void *data)
1185231bf117SDan Williams {
1186718fda67SDan Williams 	struct nfit_test *t = data;
1187231bf117SDan Williams 	int i;
1188231bf117SDan Williams 
1189718fda67SDan Williams 	for (i = 0; i < t->num_dcr; i++)
1190718fda67SDan Williams 		if (t->dimm_dev[i])
1191718fda67SDan Williams 			device_unregister(t->dimm_dev[i]);
1192231bf117SDan Williams }
1193231bf117SDan Williams 
1194231bf117SDan Williams static struct class *nfit_test_dimm;
1195231bf117SDan Williams 
119673606afdSDan Williams static int dimm_name_to_id(struct device *dev)
119773606afdSDan Williams {
119873606afdSDan Williams 	int dimm;
119973606afdSDan Williams 
1200718fda67SDan Williams 	if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1)
120173606afdSDan Williams 		return -ENXIO;
120273606afdSDan Williams 	return dimm;
120373606afdSDan Williams }
120473606afdSDan Williams 
120573606afdSDan Williams static ssize_t handle_show(struct device *dev, struct device_attribute *attr,
120673606afdSDan Williams 		char *buf)
120773606afdSDan Williams {
120873606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
120973606afdSDan Williams 
121073606afdSDan Williams 	if (dimm < 0)
121173606afdSDan Williams 		return dimm;
121273606afdSDan Williams 
121319357a68SDan Williams 	return sprintf(buf, "%#x\n", handle[dimm]);
121473606afdSDan Williams }
121573606afdSDan Williams DEVICE_ATTR_RO(handle);
121673606afdSDan Williams 
121773606afdSDan Williams static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr,
121873606afdSDan Williams 		char *buf)
121973606afdSDan Williams {
122073606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
122173606afdSDan Williams 
122273606afdSDan Williams 	if (dimm < 0)
122373606afdSDan Williams 		return dimm;
122473606afdSDan Williams 
122573606afdSDan Williams 	return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]);
122673606afdSDan Williams }
122773606afdSDan Williams 
122873606afdSDan Williams static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr,
122973606afdSDan Williams 		const char *buf, size_t size)
123073606afdSDan Williams {
123173606afdSDan Williams 	int dimm = dimm_name_to_id(dev);
123273606afdSDan Williams 	unsigned long val;
123373606afdSDan Williams 	ssize_t rc;
123473606afdSDan Williams 
123573606afdSDan Williams 	if (dimm < 0)
123673606afdSDan Williams 		return dimm;
123773606afdSDan Williams 
123873606afdSDan Williams 	rc = kstrtol(buf, 0, &val);
123973606afdSDan Williams 	if (rc)
124073606afdSDan Williams 		return rc;
124173606afdSDan Williams 
124273606afdSDan Williams 	dimm_fail_cmd_flags[dimm] = val;
124373606afdSDan Williams 	return size;
124473606afdSDan Williams }
124573606afdSDan Williams static DEVICE_ATTR_RW(fail_cmd);
124673606afdSDan Williams 
124755c72ab6SDan Williams static ssize_t fail_cmd_code_show(struct device *dev, struct device_attribute *attr,
124855c72ab6SDan Williams 		char *buf)
124955c72ab6SDan Williams {
125055c72ab6SDan Williams 	int dimm = dimm_name_to_id(dev);
125155c72ab6SDan Williams 
125255c72ab6SDan Williams 	if (dimm < 0)
125355c72ab6SDan Williams 		return dimm;
125455c72ab6SDan Williams 
125555c72ab6SDan Williams 	return sprintf(buf, "%d\n", dimm_fail_cmd_code[dimm]);
125655c72ab6SDan Williams }
125755c72ab6SDan Williams 
125855c72ab6SDan Williams static ssize_t fail_cmd_code_store(struct device *dev, struct device_attribute *attr,
125955c72ab6SDan Williams 		const char *buf, size_t size)
126055c72ab6SDan Williams {
126155c72ab6SDan Williams 	int dimm = dimm_name_to_id(dev);
126255c72ab6SDan Williams 	unsigned long val;
126355c72ab6SDan Williams 	ssize_t rc;
126455c72ab6SDan Williams 
126555c72ab6SDan Williams 	if (dimm < 0)
126655c72ab6SDan Williams 		return dimm;
126755c72ab6SDan Williams 
126855c72ab6SDan Williams 	rc = kstrtol(buf, 0, &val);
126955c72ab6SDan Williams 	if (rc)
127055c72ab6SDan Williams 		return rc;
127155c72ab6SDan Williams 
127255c72ab6SDan Williams 	dimm_fail_cmd_code[dimm] = val;
127355c72ab6SDan Williams 	return size;
127455c72ab6SDan Williams }
127555c72ab6SDan Williams static DEVICE_ATTR_RW(fail_cmd_code);
127655c72ab6SDan Williams 
127773606afdSDan Williams static struct attribute *nfit_test_dimm_attributes[] = {
127873606afdSDan Williams 	&dev_attr_fail_cmd.attr,
127955c72ab6SDan Williams 	&dev_attr_fail_cmd_code.attr,
128073606afdSDan Williams 	&dev_attr_handle.attr,
128173606afdSDan Williams 	NULL,
128273606afdSDan Williams };
128373606afdSDan Williams 
128473606afdSDan Williams static struct attribute_group nfit_test_dimm_attribute_group = {
128573606afdSDan Williams 	.attrs = nfit_test_dimm_attributes,
128673606afdSDan Williams };
128773606afdSDan Williams 
128873606afdSDan Williams static const struct attribute_group *nfit_test_dimm_attribute_groups[] = {
128973606afdSDan Williams 	&nfit_test_dimm_attribute_group,
129073606afdSDan Williams 	NULL,
129173606afdSDan Williams };
129273606afdSDan Williams 
1293718fda67SDan Williams static int nfit_test_dimm_init(struct nfit_test *t)
1294718fda67SDan Williams {
1295718fda67SDan Williams 	int i;
1296718fda67SDan Williams 
1297718fda67SDan Williams 	if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t))
1298718fda67SDan Williams 		return -ENOMEM;
1299718fda67SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1300718fda67SDan Williams 		t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm,
1301718fda67SDan Williams 				&t->pdev.dev, 0, NULL,
1302718fda67SDan Williams 				nfit_test_dimm_attribute_groups,
1303718fda67SDan Williams 				"test_dimm%d", i + t->dcr_idx);
1304718fda67SDan Williams 		if (!t->dimm_dev[i])
1305718fda67SDan Williams 			return -ENOMEM;
1306718fda67SDan Williams 	}
1307718fda67SDan Williams 	return 0;
1308718fda67SDan Williams }
1309718fda67SDan Williams 
1310ed07c433SDan Williams static void smart_init(struct nfit_test *t)
1311ed07c433SDan Williams {
1312ed07c433SDan Williams 	int i;
1313ed07c433SDan Williams 	const struct nd_intel_smart_threshold smart_t_data = {
1314ed07c433SDan Williams 		.alarm_control = ND_INTEL_SMART_SPARE_TRIP
1315ed07c433SDan Williams 			| ND_INTEL_SMART_TEMP_TRIP,
1316ed07c433SDan Williams 		.media_temperature = 40 * 16,
1317ed07c433SDan Williams 		.ctrl_temperature = 30 * 16,
1318ed07c433SDan Williams 		.spares = 5,
1319ed07c433SDan Williams 	};
1320ed07c433SDan Williams 	const struct nd_intel_smart smart_data = {
1321ed07c433SDan Williams 		.flags = ND_INTEL_SMART_HEALTH_VALID
1322ed07c433SDan Williams 			| ND_INTEL_SMART_SPARES_VALID
1323ed07c433SDan Williams 			| ND_INTEL_SMART_ALARM_VALID
1324ed07c433SDan Williams 			| ND_INTEL_SMART_USED_VALID
1325ed07c433SDan Williams 			| ND_INTEL_SMART_SHUTDOWN_VALID
1326ed07c433SDan Williams 			| ND_INTEL_SMART_MTEMP_VALID,
1327ed07c433SDan Williams 		.health = ND_INTEL_SMART_NON_CRITICAL_HEALTH,
1328ed07c433SDan Williams 		.media_temperature = 23 * 16,
1329f6adcca0SVishal Verma 		.ctrl_temperature = 25 * 16,
1330ed07c433SDan Williams 		.pmic_temperature = 40 * 16,
1331ed07c433SDan Williams 		.spares = 75,
1332ed07c433SDan Williams 		.alarm_flags = ND_INTEL_SMART_SPARE_TRIP
1333ed07c433SDan Williams 			| ND_INTEL_SMART_TEMP_TRIP,
1334ed07c433SDan Williams 		.ait_status = 1,
1335ed07c433SDan Williams 		.life_used = 5,
1336ed07c433SDan Williams 		.shutdown_state = 0,
1337ed07c433SDan Williams 		.vendor_size = 0,
1338ed07c433SDan Williams 		.shutdown_count = 100,
1339ed07c433SDan Williams 	};
1340ed07c433SDan Williams 
1341ed07c433SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1342ed07c433SDan Williams 		memcpy(&t->smart[i], &smart_data, sizeof(smart_data));
1343ed07c433SDan Williams 		memcpy(&t->smart_threshold[i], &smart_t_data,
1344ed07c433SDan Williams 				sizeof(smart_t_data));
1345ed07c433SDan Williams 	}
1346ed07c433SDan Williams }
1347ed07c433SDan Williams 
13486bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t)
13496bc75619SDan Williams {
13506b577c9dSLinda Knippers 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
13516bc75619SDan Williams 			+ sizeof(struct acpi_nfit_memory_map) * NUM_MEM
13526bc75619SDan Williams 			+ sizeof(struct acpi_nfit_control_region) * NUM_DCR
13533b87356fSDan Williams 			+ offsetof(struct acpi_nfit_control_region,
13543b87356fSDan Williams 					window_size) * NUM_DCR
13559d27a87eSDan Williams 			+ sizeof(struct acpi_nfit_data_region) * NUM_BDW
135685d3fa02SDan Williams 			+ (sizeof(struct acpi_nfit_flush_address)
1357f81e1d35SDave Jiang 					+ sizeof(u64) * NUM_HINTS) * NUM_DCR
1358f81e1d35SDave Jiang 			+ sizeof(struct acpi_nfit_capabilities);
13596bc75619SDan Williams 	int i;
13606bc75619SDan Williams 
13616bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
13626bc75619SDan Williams 	if (!t->nfit_buf)
13636bc75619SDan Williams 		return -ENOMEM;
13646bc75619SDan Williams 	t->nfit_size = nfit_size;
13656bc75619SDan Williams 
1366ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
13676bc75619SDan Williams 	if (!t->spa_set[0])
13686bc75619SDan Williams 		return -ENOMEM;
13696bc75619SDan Williams 
1370ee8520feSDan Williams 	t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
13716bc75619SDan Williams 	if (!t->spa_set[1])
13726bc75619SDan Williams 		return -ENOMEM;
13736bc75619SDan Williams 
1374ee8520feSDan Williams 	t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
137520985164SVishal Verma 	if (!t->spa_set[2])
137620985164SVishal Verma 		return -ENOMEM;
137720985164SVishal Verma 
1378dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
13796bc75619SDan Williams 		t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
13806bc75619SDan Williams 		if (!t->dimm[i])
13816bc75619SDan Williams 			return -ENOMEM;
13826bc75619SDan Williams 
13836bc75619SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
13846bc75619SDan Williams 		if (!t->label[i])
13856bc75619SDan Williams 			return -ENOMEM;
13866bc75619SDan Williams 		sprintf(t->label[i], "label%d", i);
13879d27a87eSDan Williams 
13889d15ce9cSDan Williams 		t->flush[i] = test_alloc(t, max(PAGE_SIZE,
13899d15ce9cSDan Williams 					sizeof(u64) * NUM_HINTS),
139085d3fa02SDan Williams 				&t->flush_dma[i]);
13919d27a87eSDan Williams 		if (!t->flush[i])
13929d27a87eSDan Williams 			return -ENOMEM;
13936bc75619SDan Williams 	}
13946bc75619SDan Williams 
1395dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
13966bc75619SDan Williams 		t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
13976bc75619SDan Williams 		if (!t->dcr[i])
13986bc75619SDan Williams 			return -ENOMEM;
13996bc75619SDan Williams 	}
14006bc75619SDan Williams 
1401c14a868aSDan Williams 	t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma);
1402c14a868aSDan Williams 	if (!t->_fit)
1403c14a868aSDan Williams 		return -ENOMEM;
1404c14a868aSDan Williams 
1405718fda67SDan Williams 	if (nfit_test_dimm_init(t))
1406231bf117SDan Williams 		return -ENOMEM;
1407ed07c433SDan Williams 	smart_init(t);
1408f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
14096bc75619SDan Williams }
14106bc75619SDan Williams 
14116bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t)
14126bc75619SDan Williams {
14137bfe97c7SDan Williams 	size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
1414ac40b675SDan Williams 		+ sizeof(struct acpi_nfit_memory_map) * 2
1415ac40b675SDan Williams 		+ offsetof(struct acpi_nfit_control_region, window_size) * 2;
1416dafb1048SDan Williams 	int i;
14176bc75619SDan Williams 
14186bc75619SDan Williams 	t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
14196bc75619SDan Williams 	if (!t->nfit_buf)
14206bc75619SDan Williams 		return -ENOMEM;
14216bc75619SDan Williams 	t->nfit_size = nfit_size;
14226bc75619SDan Williams 
1423ee8520feSDan Williams 	t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
14246bc75619SDan Williams 	if (!t->spa_set[0])
14256bc75619SDan Williams 		return -ENOMEM;
14266bc75619SDan Williams 
1427dafb1048SDan Williams 	for (i = 0; i < t->num_dcr; i++) {
1428dafb1048SDan Williams 		t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
1429dafb1048SDan Williams 		if (!t->label[i])
1430dafb1048SDan Williams 			return -ENOMEM;
1431dafb1048SDan Williams 		sprintf(t->label[i], "label%d", i);
1432dafb1048SDan Williams 	}
1433dafb1048SDan Williams 
14347bfe97c7SDan Williams 	t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
14357bfe97c7SDan Williams 	if (!t->spa_set[1])
14367bfe97c7SDan Williams 		return -ENOMEM;
14377bfe97c7SDan Williams 
1438718fda67SDan Williams 	if (nfit_test_dimm_init(t))
1439718fda67SDan Williams 		return -ENOMEM;
1440ed07c433SDan Williams 	smart_init(t);
1441f471f1a7SDan Williams 	return ars_state_init(&t->pdev.dev, &t->ars_state);
14426bc75619SDan Williams }
14436bc75619SDan Williams 
14445dc68e55SDan Williams static void dcr_common_init(struct acpi_nfit_control_region *dcr)
14455dc68e55SDan Williams {
14465dc68e55SDan Williams 	dcr->vendor_id = 0xabcd;
14475dc68e55SDan Williams 	dcr->device_id = 0;
14485dc68e55SDan Williams 	dcr->revision_id = 1;
14495dc68e55SDan Williams 	dcr->valid_fields = 1;
14505dc68e55SDan Williams 	dcr->manufacturing_location = 0xa;
14515dc68e55SDan Williams 	dcr->manufacturing_date = cpu_to_be16(2016);
14525dc68e55SDan Williams }
14535dc68e55SDan Williams 
14546bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t)
14556bc75619SDan Williams {
145685d3fa02SDan Williams 	const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
145785d3fa02SDan Williams 		+ (sizeof(u64) * NUM_HINTS);
14586bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
14596bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
14606bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
14616bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
14626bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
14636bc75619SDan Williams 	struct acpi_nfit_data_region *bdw;
14649d27a87eSDan Williams 	struct acpi_nfit_flush_address *flush;
1465f81e1d35SDave Jiang 	struct acpi_nfit_capabilities *pcap;
1466d7d8464dSRoss Zwisler 	unsigned int offset = 0, i;
14676bc75619SDan Williams 
14686bc75619SDan Williams 	/*
14696bc75619SDan Williams 	 * spa0 (interleave first half of dimm0 and dimm1, note storage
14706bc75619SDan Williams 	 * does not actually alias the related block-data-window
14716bc75619SDan Williams 	 * regions)
14726bc75619SDan Williams 	 */
14736b577c9dSLinda Knippers 	spa = nfit_buf;
14746bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14756bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14766bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
14776bc75619SDan Williams 	spa->range_index = 0+1;
14786bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
14796bc75619SDan Williams 	spa->length = SPA0_SIZE;
1480d7d8464dSRoss Zwisler 	offset += spa->header.length;
14816bc75619SDan Williams 
14826bc75619SDan Williams 	/*
14836bc75619SDan Williams 	 * spa1 (interleave last half of the 4 DIMMS, note storage
14846bc75619SDan Williams 	 * does not actually alias the related block-data-window
14856bc75619SDan Williams 	 * regions)
14866bc75619SDan Williams 	 */
1487d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14886bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14896bc75619SDan Williams 	spa->header.length = sizeof(*spa);
14906bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
14916bc75619SDan Williams 	spa->range_index = 1+1;
14926bc75619SDan Williams 	spa->address = t->spa_set_dma[1];
14936bc75619SDan Williams 	spa->length = SPA1_SIZE;
1494d7d8464dSRoss Zwisler 	offset += spa->header.length;
14956bc75619SDan Williams 
14966bc75619SDan Williams 	/* spa2 (dcr0) dimm0 */
1497d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
14986bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
14996bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15006bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15016bc75619SDan Williams 	spa->range_index = 2+1;
15026bc75619SDan Williams 	spa->address = t->dcr_dma[0];
15036bc75619SDan Williams 	spa->length = DCR_SIZE;
1504d7d8464dSRoss Zwisler 	offset += spa->header.length;
15056bc75619SDan Williams 
15066bc75619SDan Williams 	/* spa3 (dcr1) dimm1 */
1507d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15086bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15096bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15106bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15116bc75619SDan Williams 	spa->range_index = 3+1;
15126bc75619SDan Williams 	spa->address = t->dcr_dma[1];
15136bc75619SDan Williams 	spa->length = DCR_SIZE;
1514d7d8464dSRoss Zwisler 	offset += spa->header.length;
15156bc75619SDan Williams 
15166bc75619SDan Williams 	/* spa4 (dcr2) dimm2 */
1517d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15186bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15196bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15206bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15216bc75619SDan Williams 	spa->range_index = 4+1;
15226bc75619SDan Williams 	spa->address = t->dcr_dma[2];
15236bc75619SDan Williams 	spa->length = DCR_SIZE;
1524d7d8464dSRoss Zwisler 	offset += spa->header.length;
15256bc75619SDan Williams 
15266bc75619SDan Williams 	/* spa5 (dcr3) dimm3 */
1527d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15286bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15296bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15306bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
15316bc75619SDan Williams 	spa->range_index = 5+1;
15326bc75619SDan Williams 	spa->address = t->dcr_dma[3];
15336bc75619SDan Williams 	spa->length = DCR_SIZE;
1534d7d8464dSRoss Zwisler 	offset += spa->header.length;
15356bc75619SDan Williams 
15366bc75619SDan Williams 	/* spa6 (bdw for dcr0) dimm0 */
1537d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15386bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15396bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15406bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15416bc75619SDan Williams 	spa->range_index = 6+1;
15426bc75619SDan Williams 	spa->address = t->dimm_dma[0];
15436bc75619SDan Williams 	spa->length = DIMM_SIZE;
1544d7d8464dSRoss Zwisler 	offset += spa->header.length;
15456bc75619SDan Williams 
15466bc75619SDan Williams 	/* spa7 (bdw for dcr1) dimm1 */
1547d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15486bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15496bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15506bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15516bc75619SDan Williams 	spa->range_index = 7+1;
15526bc75619SDan Williams 	spa->address = t->dimm_dma[1];
15536bc75619SDan Williams 	spa->length = DIMM_SIZE;
1554d7d8464dSRoss Zwisler 	offset += spa->header.length;
15556bc75619SDan Williams 
15566bc75619SDan Williams 	/* spa8 (bdw for dcr2) dimm2 */
1557d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15586bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15596bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15606bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15616bc75619SDan Williams 	spa->range_index = 8+1;
15626bc75619SDan Williams 	spa->address = t->dimm_dma[2];
15636bc75619SDan Williams 	spa->length = DIMM_SIZE;
1564d7d8464dSRoss Zwisler 	offset += spa->header.length;
15656bc75619SDan Williams 
15666bc75619SDan Williams 	/* spa9 (bdw for dcr3) dimm3 */
1567d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
15686bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
15696bc75619SDan Williams 	spa->header.length = sizeof(*spa);
15706bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
15716bc75619SDan Williams 	spa->range_index = 9+1;
15726bc75619SDan Williams 	spa->address = t->dimm_dma[3];
15736bc75619SDan Williams 	spa->length = DIMM_SIZE;
1574d7d8464dSRoss Zwisler 	offset += spa->header.length;
15756bc75619SDan Williams 
15766bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
15776bc75619SDan Williams 	memdev = nfit_buf + offset;
15786bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15796bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15806bc75619SDan Williams 	memdev->device_handle = handle[0];
15816bc75619SDan Williams 	memdev->physical_id = 0;
15826bc75619SDan Williams 	memdev->region_id = 0;
15836bc75619SDan Williams 	memdev->range_index = 0+1;
15843b87356fSDan Williams 	memdev->region_index = 4+1;
15856bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1586df06a2d5SDan Williams 	memdev->region_offset = 1;
15876bc75619SDan Williams 	memdev->address = 0;
15886bc75619SDan Williams 	memdev->interleave_index = 0;
15896bc75619SDan Williams 	memdev->interleave_ways = 2;
1590d7d8464dSRoss Zwisler 	offset += memdev->header.length;
15916bc75619SDan Williams 
15926bc75619SDan Williams 	/* mem-region1 (spa0, dimm1) */
1593d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
15946bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
15956bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
15966bc75619SDan Williams 	memdev->device_handle = handle[1];
15976bc75619SDan Williams 	memdev->physical_id = 1;
15986bc75619SDan Williams 	memdev->region_id = 0;
15996bc75619SDan Williams 	memdev->range_index = 0+1;
16003b87356fSDan Williams 	memdev->region_index = 5+1;
16016bc75619SDan Williams 	memdev->region_size = SPA0_SIZE/2;
1602df06a2d5SDan Williams 	memdev->region_offset = (1 << 8);
16036bc75619SDan Williams 	memdev->address = 0;
16046bc75619SDan Williams 	memdev->interleave_index = 0;
16056bc75619SDan Williams 	memdev->interleave_ways = 2;
1606ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1607d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16086bc75619SDan Williams 
16096bc75619SDan Williams 	/* mem-region2 (spa1, dimm0) */
1610d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16116bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16126bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16136bc75619SDan Williams 	memdev->device_handle = handle[0];
16146bc75619SDan Williams 	memdev->physical_id = 0;
16156bc75619SDan Williams 	memdev->region_id = 1;
16166bc75619SDan Williams 	memdev->range_index = 1+1;
16173b87356fSDan Williams 	memdev->region_index = 4+1;
16186bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1619df06a2d5SDan Williams 	memdev->region_offset = (1 << 16);
16206bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16216bc75619SDan Williams 	memdev->interleave_index = 0;
16226bc75619SDan Williams 	memdev->interleave_ways = 4;
1623ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1624d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16256bc75619SDan Williams 
16266bc75619SDan Williams 	/* mem-region3 (spa1, dimm1) */
1627d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16286bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16296bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16306bc75619SDan Williams 	memdev->device_handle = handle[1];
16316bc75619SDan Williams 	memdev->physical_id = 1;
16326bc75619SDan Williams 	memdev->region_id = 1;
16336bc75619SDan Williams 	memdev->range_index = 1+1;
16343b87356fSDan Williams 	memdev->region_index = 5+1;
16356bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1636df06a2d5SDan Williams 	memdev->region_offset = (1 << 24);
16376bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16386bc75619SDan Williams 	memdev->interleave_index = 0;
16396bc75619SDan Williams 	memdev->interleave_ways = 4;
1640d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16416bc75619SDan Williams 
16426bc75619SDan Williams 	/* mem-region4 (spa1, dimm2) */
1643d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16446bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16456bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16466bc75619SDan Williams 	memdev->device_handle = handle[2];
16476bc75619SDan Williams 	memdev->physical_id = 2;
16486bc75619SDan Williams 	memdev->region_id = 0;
16496bc75619SDan Williams 	memdev->range_index = 1+1;
16503b87356fSDan Williams 	memdev->region_index = 6+1;
16516bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1652df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 32);
16536bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16546bc75619SDan Williams 	memdev->interleave_index = 0;
16556bc75619SDan Williams 	memdev->interleave_ways = 4;
1656ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1657d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16586bc75619SDan Williams 
16596bc75619SDan Williams 	/* mem-region5 (spa1, dimm3) */
1660d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16616bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16626bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16636bc75619SDan Williams 	memdev->device_handle = handle[3];
16646bc75619SDan Williams 	memdev->physical_id = 3;
16656bc75619SDan Williams 	memdev->region_id = 0;
16666bc75619SDan Williams 	memdev->range_index = 1+1;
16673b87356fSDan Williams 	memdev->region_index = 7+1;
16686bc75619SDan Williams 	memdev->region_size = SPA1_SIZE/4;
1669df06a2d5SDan Williams 	memdev->region_offset = (1ULL << 40);
16706bc75619SDan Williams 	memdev->address = SPA0_SIZE/2;
16716bc75619SDan Williams 	memdev->interleave_index = 0;
16726bc75619SDan Williams 	memdev->interleave_ways = 4;
1673d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16746bc75619SDan Williams 
16756bc75619SDan Williams 	/* mem-region6 (spa/dcr0, dimm0) */
1676d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16776bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16786bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16796bc75619SDan Williams 	memdev->device_handle = handle[0];
16806bc75619SDan Williams 	memdev->physical_id = 0;
16816bc75619SDan Williams 	memdev->region_id = 0;
16826bc75619SDan Williams 	memdev->range_index = 2+1;
16836bc75619SDan Williams 	memdev->region_index = 0+1;
16846bc75619SDan Williams 	memdev->region_size = 0;
16856bc75619SDan Williams 	memdev->region_offset = 0;
16866bc75619SDan Williams 	memdev->address = 0;
16876bc75619SDan Williams 	memdev->interleave_index = 0;
16886bc75619SDan Williams 	memdev->interleave_ways = 1;
1689d7d8464dSRoss Zwisler 	offset += memdev->header.length;
16906bc75619SDan Williams 
16916bc75619SDan Williams 	/* mem-region7 (spa/dcr1, dimm1) */
1692d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
16936bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
16946bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
16956bc75619SDan Williams 	memdev->device_handle = handle[1];
16966bc75619SDan Williams 	memdev->physical_id = 1;
16976bc75619SDan Williams 	memdev->region_id = 0;
16986bc75619SDan Williams 	memdev->range_index = 3+1;
16996bc75619SDan Williams 	memdev->region_index = 1+1;
17006bc75619SDan Williams 	memdev->region_size = 0;
17016bc75619SDan Williams 	memdev->region_offset = 0;
17026bc75619SDan Williams 	memdev->address = 0;
17036bc75619SDan Williams 	memdev->interleave_index = 0;
17046bc75619SDan Williams 	memdev->interleave_ways = 1;
1705d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17066bc75619SDan Williams 
17076bc75619SDan Williams 	/* mem-region8 (spa/dcr2, dimm2) */
1708d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17096bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17106bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17116bc75619SDan Williams 	memdev->device_handle = handle[2];
17126bc75619SDan Williams 	memdev->physical_id = 2;
17136bc75619SDan Williams 	memdev->region_id = 0;
17146bc75619SDan Williams 	memdev->range_index = 4+1;
17156bc75619SDan Williams 	memdev->region_index = 2+1;
17166bc75619SDan Williams 	memdev->region_size = 0;
17176bc75619SDan Williams 	memdev->region_offset = 0;
17186bc75619SDan Williams 	memdev->address = 0;
17196bc75619SDan Williams 	memdev->interleave_index = 0;
17206bc75619SDan Williams 	memdev->interleave_ways = 1;
1721d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17226bc75619SDan Williams 
17236bc75619SDan Williams 	/* mem-region9 (spa/dcr3, dimm3) */
1724d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17256bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17266bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17276bc75619SDan Williams 	memdev->device_handle = handle[3];
17286bc75619SDan Williams 	memdev->physical_id = 3;
17296bc75619SDan Williams 	memdev->region_id = 0;
17306bc75619SDan Williams 	memdev->range_index = 5+1;
17316bc75619SDan Williams 	memdev->region_index = 3+1;
17326bc75619SDan Williams 	memdev->region_size = 0;
17336bc75619SDan Williams 	memdev->region_offset = 0;
17346bc75619SDan Williams 	memdev->address = 0;
17356bc75619SDan Williams 	memdev->interleave_index = 0;
17366bc75619SDan Williams 	memdev->interleave_ways = 1;
1737d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17386bc75619SDan Williams 
17396bc75619SDan Williams 	/* mem-region10 (spa/bdw0, dimm0) */
1740d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17416bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17426bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17436bc75619SDan Williams 	memdev->device_handle = handle[0];
17446bc75619SDan Williams 	memdev->physical_id = 0;
17456bc75619SDan Williams 	memdev->region_id = 0;
17466bc75619SDan Williams 	memdev->range_index = 6+1;
17476bc75619SDan Williams 	memdev->region_index = 0+1;
17486bc75619SDan Williams 	memdev->region_size = 0;
17496bc75619SDan Williams 	memdev->region_offset = 0;
17506bc75619SDan Williams 	memdev->address = 0;
17516bc75619SDan Williams 	memdev->interleave_index = 0;
17526bc75619SDan Williams 	memdev->interleave_ways = 1;
1753d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17546bc75619SDan Williams 
17556bc75619SDan Williams 	/* mem-region11 (spa/bdw1, dimm1) */
1756d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17576bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17586bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17596bc75619SDan Williams 	memdev->device_handle = handle[1];
17606bc75619SDan Williams 	memdev->physical_id = 1;
17616bc75619SDan Williams 	memdev->region_id = 0;
17626bc75619SDan Williams 	memdev->range_index = 7+1;
17636bc75619SDan Williams 	memdev->region_index = 1+1;
17646bc75619SDan Williams 	memdev->region_size = 0;
17656bc75619SDan Williams 	memdev->region_offset = 0;
17666bc75619SDan Williams 	memdev->address = 0;
17676bc75619SDan Williams 	memdev->interleave_index = 0;
17686bc75619SDan Williams 	memdev->interleave_ways = 1;
1769d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17706bc75619SDan Williams 
17716bc75619SDan Williams 	/* mem-region12 (spa/bdw2, dimm2) */
1772d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17736bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17746bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17756bc75619SDan Williams 	memdev->device_handle = handle[2];
17766bc75619SDan Williams 	memdev->physical_id = 2;
17776bc75619SDan Williams 	memdev->region_id = 0;
17786bc75619SDan Williams 	memdev->range_index = 8+1;
17796bc75619SDan Williams 	memdev->region_index = 2+1;
17806bc75619SDan Williams 	memdev->region_size = 0;
17816bc75619SDan Williams 	memdev->region_offset = 0;
17826bc75619SDan Williams 	memdev->address = 0;
17836bc75619SDan Williams 	memdev->interleave_index = 0;
17846bc75619SDan Williams 	memdev->interleave_ways = 1;
1785d7d8464dSRoss Zwisler 	offset += memdev->header.length;
17866bc75619SDan Williams 
17876bc75619SDan Williams 	/* mem-region13 (spa/dcr3, dimm3) */
1788d7d8464dSRoss Zwisler 	memdev = nfit_buf + offset;
17896bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
17906bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
17916bc75619SDan Williams 	memdev->device_handle = handle[3];
17926bc75619SDan Williams 	memdev->physical_id = 3;
17936bc75619SDan Williams 	memdev->region_id = 0;
17946bc75619SDan Williams 	memdev->range_index = 9+1;
17956bc75619SDan Williams 	memdev->region_index = 3+1;
17966bc75619SDan Williams 	memdev->region_size = 0;
17976bc75619SDan Williams 	memdev->region_offset = 0;
17986bc75619SDan Williams 	memdev->address = 0;
17996bc75619SDan Williams 	memdev->interleave_index = 0;
18006bc75619SDan Williams 	memdev->interleave_ways = 1;
1801ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
1802d7d8464dSRoss Zwisler 	offset += memdev->header.length;
18036bc75619SDan Williams 
18043b87356fSDan Williams 	/* dcr-descriptor0: blk */
18056bc75619SDan Williams 	dcr = nfit_buf + offset;
18066bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1807d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18086bc75619SDan Williams 	dcr->region_index = 0+1;
18095dc68e55SDan Williams 	dcr_common_init(dcr);
18106bc75619SDan Williams 	dcr->serial_number = ~handle[0];
1811be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18126bc75619SDan Williams 	dcr->windows = 1;
18136bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18146bc75619SDan Williams 	dcr->command_offset = 0;
18156bc75619SDan Williams 	dcr->command_size = 8;
18166bc75619SDan Williams 	dcr->status_offset = 8;
18176bc75619SDan Williams 	dcr->status_size = 4;
1818d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18196bc75619SDan Williams 
18203b87356fSDan Williams 	/* dcr-descriptor1: blk */
1821d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18226bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1823d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18246bc75619SDan Williams 	dcr->region_index = 1+1;
18255dc68e55SDan Williams 	dcr_common_init(dcr);
18266bc75619SDan Williams 	dcr->serial_number = ~handle[1];
1827be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18286bc75619SDan Williams 	dcr->windows = 1;
18296bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18306bc75619SDan Williams 	dcr->command_offset = 0;
18316bc75619SDan Williams 	dcr->command_size = 8;
18326bc75619SDan Williams 	dcr->status_offset = 8;
18336bc75619SDan Williams 	dcr->status_size = 4;
1834d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18356bc75619SDan Williams 
18363b87356fSDan Williams 	/* dcr-descriptor2: blk */
1837d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18386bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1839d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18406bc75619SDan Williams 	dcr->region_index = 2+1;
18415dc68e55SDan Williams 	dcr_common_init(dcr);
18426bc75619SDan Williams 	dcr->serial_number = ~handle[2];
1843be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18446bc75619SDan Williams 	dcr->windows = 1;
18456bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18466bc75619SDan Williams 	dcr->command_offset = 0;
18476bc75619SDan Williams 	dcr->command_size = 8;
18486bc75619SDan Williams 	dcr->status_offset = 8;
18496bc75619SDan Williams 	dcr->status_size = 4;
1850d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18516bc75619SDan Williams 
18523b87356fSDan Williams 	/* dcr-descriptor3: blk */
1853d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18546bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1855d7d8464dSRoss Zwisler 	dcr->header.length = sizeof(*dcr);
18566bc75619SDan Williams 	dcr->region_index = 3+1;
18575dc68e55SDan Williams 	dcr_common_init(dcr);
18586bc75619SDan Williams 	dcr->serial_number = ~handle[3];
1859be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BLK;
18606bc75619SDan Williams 	dcr->windows = 1;
18616bc75619SDan Williams 	dcr->window_size = DCR_SIZE;
18626bc75619SDan Williams 	dcr->command_offset = 0;
18636bc75619SDan Williams 	dcr->command_size = 8;
18646bc75619SDan Williams 	dcr->status_offset = 8;
18656bc75619SDan Williams 	dcr->status_size = 4;
1866d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18676bc75619SDan Williams 
18683b87356fSDan Williams 	/* dcr-descriptor0: pmem */
18693b87356fSDan Williams 	dcr = nfit_buf + offset;
18703b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18713b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18723b87356fSDan Williams 			window_size);
18733b87356fSDan Williams 	dcr->region_index = 4+1;
18745dc68e55SDan Williams 	dcr_common_init(dcr);
18753b87356fSDan Williams 	dcr->serial_number = ~handle[0];
18763b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18773b87356fSDan Williams 	dcr->windows = 0;
1878d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18793b87356fSDan Williams 
18803b87356fSDan Williams 	/* dcr-descriptor1: pmem */
1881d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18823b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18833b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18843b87356fSDan Williams 			window_size);
18853b87356fSDan Williams 	dcr->region_index = 5+1;
18865dc68e55SDan Williams 	dcr_common_init(dcr);
18873b87356fSDan Williams 	dcr->serial_number = ~handle[1];
18883b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
18893b87356fSDan Williams 	dcr->windows = 0;
1890d7d8464dSRoss Zwisler 	offset += dcr->header.length;
18913b87356fSDan Williams 
18923b87356fSDan Williams 	/* dcr-descriptor2: pmem */
1893d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
18943b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
18953b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
18963b87356fSDan Williams 			window_size);
18973b87356fSDan Williams 	dcr->region_index = 6+1;
18985dc68e55SDan Williams 	dcr_common_init(dcr);
18993b87356fSDan Williams 	dcr->serial_number = ~handle[2];
19003b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
19013b87356fSDan Williams 	dcr->windows = 0;
1902d7d8464dSRoss Zwisler 	offset += dcr->header.length;
19033b87356fSDan Williams 
19043b87356fSDan Williams 	/* dcr-descriptor3: pmem */
1905d7d8464dSRoss Zwisler 	dcr = nfit_buf + offset;
19063b87356fSDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
19073b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
19083b87356fSDan Williams 			window_size);
19093b87356fSDan Williams 	dcr->region_index = 7+1;
19105dc68e55SDan Williams 	dcr_common_init(dcr);
19113b87356fSDan Williams 	dcr->serial_number = ~handle[3];
19123b87356fSDan Williams 	dcr->code = NFIT_FIC_BYTEN;
19133b87356fSDan Williams 	dcr->windows = 0;
1914d7d8464dSRoss Zwisler 	offset += dcr->header.length;
19153b87356fSDan Williams 
19166bc75619SDan Williams 	/* bdw0 (spa/dcr0, dimm0) */
19176bc75619SDan Williams 	bdw = nfit_buf + offset;
19186bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1919d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19206bc75619SDan Williams 	bdw->region_index = 0+1;
19216bc75619SDan Williams 	bdw->windows = 1;
19226bc75619SDan Williams 	bdw->offset = 0;
19236bc75619SDan Williams 	bdw->size = BDW_SIZE;
19246bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19256bc75619SDan Williams 	bdw->start_address = 0;
1926d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19276bc75619SDan Williams 
19286bc75619SDan Williams 	/* bdw1 (spa/dcr1, dimm1) */
1929d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
19306bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1931d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19326bc75619SDan Williams 	bdw->region_index = 1+1;
19336bc75619SDan Williams 	bdw->windows = 1;
19346bc75619SDan Williams 	bdw->offset = 0;
19356bc75619SDan Williams 	bdw->size = BDW_SIZE;
19366bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19376bc75619SDan Williams 	bdw->start_address = 0;
1938d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19396bc75619SDan Williams 
19406bc75619SDan Williams 	/* bdw2 (spa/dcr2, dimm2) */
1941d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
19426bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1943d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19446bc75619SDan Williams 	bdw->region_index = 2+1;
19456bc75619SDan Williams 	bdw->windows = 1;
19466bc75619SDan Williams 	bdw->offset = 0;
19476bc75619SDan Williams 	bdw->size = BDW_SIZE;
19486bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19496bc75619SDan Williams 	bdw->start_address = 0;
1950d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19516bc75619SDan Williams 
19526bc75619SDan Williams 	/* bdw3 (spa/dcr3, dimm3) */
1953d7d8464dSRoss Zwisler 	bdw = nfit_buf + offset;
19546bc75619SDan Williams 	bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1955d7d8464dSRoss Zwisler 	bdw->header.length = sizeof(*bdw);
19566bc75619SDan Williams 	bdw->region_index = 3+1;
19576bc75619SDan Williams 	bdw->windows = 1;
19586bc75619SDan Williams 	bdw->offset = 0;
19596bc75619SDan Williams 	bdw->size = BDW_SIZE;
19606bc75619SDan Williams 	bdw->capacity = DIMM_SIZE;
19616bc75619SDan Williams 	bdw->start_address = 0;
1962d7d8464dSRoss Zwisler 	offset += bdw->header.length;
19636bc75619SDan Williams 
19649d27a87eSDan Williams 	/* flush0 (dimm0) */
19659d27a87eSDan Williams 	flush = nfit_buf + offset;
19669d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
196785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19689d27a87eSDan Williams 	flush->device_handle = handle[0];
196985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
197085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
197185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
1972d7d8464dSRoss Zwisler 	offset += flush->header.length;
19739d27a87eSDan Williams 
19749d27a87eSDan Williams 	/* flush1 (dimm1) */
1975d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
19769d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
197785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19789d27a87eSDan Williams 	flush->device_handle = handle[1];
197985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
198085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
198185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
1982d7d8464dSRoss Zwisler 	offset += flush->header.length;
19839d27a87eSDan Williams 
19849d27a87eSDan Williams 	/* flush2 (dimm2) */
1985d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
19869d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
198785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19889d27a87eSDan Williams 	flush->device_handle = handle[2];
198985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
199085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
199185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
1992d7d8464dSRoss Zwisler 	offset += flush->header.length;
19939d27a87eSDan Williams 
19949d27a87eSDan Williams 	/* flush3 (dimm3) */
1995d7d8464dSRoss Zwisler 	flush = nfit_buf + offset;
19969d27a87eSDan Williams 	flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
199785d3fa02SDan Williams 	flush->header.length = flush_hint_size;
19989d27a87eSDan Williams 	flush->device_handle = handle[3];
199985d3fa02SDan Williams 	flush->hint_count = NUM_HINTS;
200085d3fa02SDan Williams 	for (i = 0; i < NUM_HINTS; i++)
200185d3fa02SDan Williams 		flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
2002d7d8464dSRoss Zwisler 	offset += flush->header.length;
20039d27a87eSDan Williams 
2004f81e1d35SDave Jiang 	/* platform capabilities */
2005d7d8464dSRoss Zwisler 	pcap = nfit_buf + offset;
2006f81e1d35SDave Jiang 	pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES;
2007f81e1d35SDave Jiang 	pcap->header.length = sizeof(*pcap);
2008f81e1d35SDave Jiang 	pcap->highest_capability = 1;
20091273c253SVishal Verma 	pcap->capabilities = ACPI_NFIT_CAPABILITY_MEM_FLUSH;
2010d7d8464dSRoss Zwisler 	offset += pcap->header.length;
2011f81e1d35SDave Jiang 
201220985164SVishal Verma 	if (t->setup_hotplug) {
20133b87356fSDan Williams 		/* dcr-descriptor4: blk */
201420985164SVishal Verma 		dcr = nfit_buf + offset;
201520985164SVishal Verma 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2016d7d8464dSRoss Zwisler 		dcr->header.length = sizeof(*dcr);
20173b87356fSDan Williams 		dcr->region_index = 8+1;
20185dc68e55SDan Williams 		dcr_common_init(dcr);
201920985164SVishal Verma 		dcr->serial_number = ~handle[4];
2020be26f9aeSDan Williams 		dcr->code = NFIT_FIC_BLK;
202120985164SVishal Verma 		dcr->windows = 1;
202220985164SVishal Verma 		dcr->window_size = DCR_SIZE;
202320985164SVishal Verma 		dcr->command_offset = 0;
202420985164SVishal Verma 		dcr->command_size = 8;
202520985164SVishal Verma 		dcr->status_offset = 8;
202620985164SVishal Verma 		dcr->status_size = 4;
2027d7d8464dSRoss Zwisler 		offset += dcr->header.length;
202820985164SVishal Verma 
20293b87356fSDan Williams 		/* dcr-descriptor4: pmem */
20303b87356fSDan Williams 		dcr = nfit_buf + offset;
20313b87356fSDan Williams 		dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
20323b87356fSDan Williams 		dcr->header.length = offsetof(struct acpi_nfit_control_region,
20333b87356fSDan Williams 				window_size);
20343b87356fSDan Williams 		dcr->region_index = 9+1;
20355dc68e55SDan Williams 		dcr_common_init(dcr);
20363b87356fSDan Williams 		dcr->serial_number = ~handle[4];
20373b87356fSDan Williams 		dcr->code = NFIT_FIC_BYTEN;
20383b87356fSDan Williams 		dcr->windows = 0;
2039d7d8464dSRoss Zwisler 		offset += dcr->header.length;
20403b87356fSDan Williams 
204120985164SVishal Verma 		/* bdw4 (spa/dcr4, dimm4) */
204220985164SVishal Verma 		bdw = nfit_buf + offset;
204320985164SVishal Verma 		bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
2044d7d8464dSRoss Zwisler 		bdw->header.length = sizeof(*bdw);
20453b87356fSDan Williams 		bdw->region_index = 8+1;
204620985164SVishal Verma 		bdw->windows = 1;
204720985164SVishal Verma 		bdw->offset = 0;
204820985164SVishal Verma 		bdw->size = BDW_SIZE;
204920985164SVishal Verma 		bdw->capacity = DIMM_SIZE;
205020985164SVishal Verma 		bdw->start_address = 0;
2051d7d8464dSRoss Zwisler 		offset += bdw->header.length;
205220985164SVishal Verma 
205320985164SVishal Verma 		/* spa10 (dcr4) dimm4 */
205420985164SVishal Verma 		spa = nfit_buf + offset;
205520985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
205620985164SVishal Verma 		spa->header.length = sizeof(*spa);
205720985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
205820985164SVishal Verma 		spa->range_index = 10+1;
205920985164SVishal Verma 		spa->address = t->dcr_dma[4];
206020985164SVishal Verma 		spa->length = DCR_SIZE;
2061d7d8464dSRoss Zwisler 		offset += spa->header.length;
206220985164SVishal Verma 
206320985164SVishal Verma 		/*
206420985164SVishal Verma 		 * spa11 (single-dimm interleave for hotplug, note storage
206520985164SVishal Verma 		 * does not actually alias the related block-data-window
206620985164SVishal Verma 		 * regions)
206720985164SVishal Verma 		 */
2068d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
206920985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
207020985164SVishal Verma 		spa->header.length = sizeof(*spa);
207120985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
207220985164SVishal Verma 		spa->range_index = 11+1;
207320985164SVishal Verma 		spa->address = t->spa_set_dma[2];
207420985164SVishal Verma 		spa->length = SPA0_SIZE;
2075d7d8464dSRoss Zwisler 		offset += spa->header.length;
207620985164SVishal Verma 
207720985164SVishal Verma 		/* spa12 (bdw for dcr4) dimm4 */
2078d7d8464dSRoss Zwisler 		spa = nfit_buf + offset;
207920985164SVishal Verma 		spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
208020985164SVishal Verma 		spa->header.length = sizeof(*spa);
208120985164SVishal Verma 		memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
208220985164SVishal Verma 		spa->range_index = 12+1;
208320985164SVishal Verma 		spa->address = t->dimm_dma[4];
208420985164SVishal Verma 		spa->length = DIMM_SIZE;
2085d7d8464dSRoss Zwisler 		offset += spa->header.length;
208620985164SVishal Verma 
208720985164SVishal Verma 		/* mem-region14 (spa/dcr4, dimm4) */
208820985164SVishal Verma 		memdev = nfit_buf + offset;
208920985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
209020985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
209120985164SVishal Verma 		memdev->device_handle = handle[4];
209220985164SVishal Verma 		memdev->physical_id = 4;
209320985164SVishal Verma 		memdev->region_id = 0;
209420985164SVishal Verma 		memdev->range_index = 10+1;
20953b87356fSDan Williams 		memdev->region_index = 8+1;
209620985164SVishal Verma 		memdev->region_size = 0;
209720985164SVishal Verma 		memdev->region_offset = 0;
209820985164SVishal Verma 		memdev->address = 0;
209920985164SVishal Verma 		memdev->interleave_index = 0;
210020985164SVishal Verma 		memdev->interleave_ways = 1;
2101d7d8464dSRoss Zwisler 		offset += memdev->header.length;
210220985164SVishal Verma 
2103d7d8464dSRoss Zwisler 		/* mem-region15 (spa11, dimm4) */
2104d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
210520985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
210620985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
210720985164SVishal Verma 		memdev->device_handle = handle[4];
210820985164SVishal Verma 		memdev->physical_id = 4;
210920985164SVishal Verma 		memdev->region_id = 0;
211020985164SVishal Verma 		memdev->range_index = 11+1;
21113b87356fSDan Williams 		memdev->region_index = 9+1;
211220985164SVishal Verma 		memdev->region_size = SPA0_SIZE;
2113df06a2d5SDan Williams 		memdev->region_offset = (1ULL << 48);
211420985164SVishal Verma 		memdev->address = 0;
211520985164SVishal Verma 		memdev->interleave_index = 0;
211620985164SVishal Verma 		memdev->interleave_ways = 1;
2117ac40b675SDan Williams 		memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
2118d7d8464dSRoss Zwisler 		offset += memdev->header.length;
211920985164SVishal Verma 
21203b87356fSDan Williams 		/* mem-region16 (spa/bdw4, dimm4) */
2121d7d8464dSRoss Zwisler 		memdev = nfit_buf + offset;
212220985164SVishal Verma 		memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
212320985164SVishal Verma 		memdev->header.length = sizeof(*memdev);
212420985164SVishal Verma 		memdev->device_handle = handle[4];
212520985164SVishal Verma 		memdev->physical_id = 4;
212620985164SVishal Verma 		memdev->region_id = 0;
212720985164SVishal Verma 		memdev->range_index = 12+1;
21283b87356fSDan Williams 		memdev->region_index = 8+1;
212920985164SVishal Verma 		memdev->region_size = 0;
213020985164SVishal Verma 		memdev->region_offset = 0;
213120985164SVishal Verma 		memdev->address = 0;
213220985164SVishal Verma 		memdev->interleave_index = 0;
213320985164SVishal Verma 		memdev->interleave_ways = 1;
2134d7d8464dSRoss Zwisler 		offset += memdev->header.length;
213520985164SVishal Verma 
213620985164SVishal Verma 		/* flush3 (dimm4) */
213720985164SVishal Verma 		flush = nfit_buf + offset;
213820985164SVishal Verma 		flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
213985d3fa02SDan Williams 		flush->header.length = flush_hint_size;
214020985164SVishal Verma 		flush->device_handle = handle[4];
214185d3fa02SDan Williams 		flush->hint_count = NUM_HINTS;
214285d3fa02SDan Williams 		for (i = 0; i < NUM_HINTS; i++)
214385d3fa02SDan Williams 			flush->hint_address[i] = t->flush_dma[4]
214485d3fa02SDan Williams 				+ i * sizeof(u64);
2145d7d8464dSRoss Zwisler 		offset += flush->header.length;
21469741a559SRoss Zwisler 
21479741a559SRoss Zwisler 		/* sanity check to make sure we've filled the buffer */
21489741a559SRoss Zwisler 		WARN_ON(offset != t->nfit_size);
214920985164SVishal Verma 	}
215020985164SVishal Verma 
21511526f9e2SRoss Zwisler 	t->nfit_filled = offset;
21521526f9e2SRoss Zwisler 
21539fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
21549fb1a190SDave Jiang 			SPA0_SIZE);
2155f471f1a7SDan Williams 
21566bc75619SDan Williams 	acpi_desc = &t->acpi_desc;
2157e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
2158e3654ecaSDan Williams 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2159e3654ecaSDan Williams 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
2160ed07c433SDan Williams 	set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en);
2161ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
2162ed07c433SDan Williams 	set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
21634cf260fcSVishal Verma 	set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en);
2164e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2165e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2166e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2167e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
216810246dc8SYasunori Goto 	set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en);
216910246dc8SYasunori Goto 	set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en);
21709fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en);
21719fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en);
21729fb1a190SDave Jiang 	set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en);
2173bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en);
2174bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en);
2175bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en);
2176bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en);
2177bfbaa952SDave Jiang 	set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en);
2178674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
21796bc75619SDan Williams }
21806bc75619SDan Williams 
21816bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t)
21826bc75619SDan Williams {
21836b577c9dSLinda Knippers 	size_t offset;
21846bc75619SDan Williams 	void *nfit_buf = t->nfit_buf;
21856bc75619SDan Williams 	struct acpi_nfit_memory_map *memdev;
21866bc75619SDan Williams 	struct acpi_nfit_control_region *dcr;
21876bc75619SDan Williams 	struct acpi_nfit_system_address *spa;
2188d26f73f0SDan Williams 	struct acpi_nfit_desc *acpi_desc;
21896bc75619SDan Williams 
21906b577c9dSLinda Knippers 	offset = 0;
21916bc75619SDan Williams 	/* spa0 (flat range with no bdw aliasing) */
21926bc75619SDan Williams 	spa = nfit_buf + offset;
21936bc75619SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
21946bc75619SDan Williams 	spa->header.length = sizeof(*spa);
21956bc75619SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
21966bc75619SDan Williams 	spa->range_index = 0+1;
21976bc75619SDan Williams 	spa->address = t->spa_set_dma[0];
21986bc75619SDan Williams 	spa->length = SPA2_SIZE;
2199d7d8464dSRoss Zwisler 	offset += spa->header.length;
22006bc75619SDan Williams 
22017bfe97c7SDan Williams 	/* virtual cd region */
2202d7d8464dSRoss Zwisler 	spa = nfit_buf + offset;
22037bfe97c7SDan Williams 	spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
22047bfe97c7SDan Williams 	spa->header.length = sizeof(*spa);
22057bfe97c7SDan Williams 	memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
22067bfe97c7SDan Williams 	spa->range_index = 0;
22077bfe97c7SDan Williams 	spa->address = t->spa_set_dma[1];
22087bfe97c7SDan Williams 	spa->length = SPA_VCD_SIZE;
2209d7d8464dSRoss Zwisler 	offset += spa->header.length;
22107bfe97c7SDan Williams 
22116bc75619SDan Williams 	/* mem-region0 (spa0, dimm0) */
22126bc75619SDan Williams 	memdev = nfit_buf + offset;
22136bc75619SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
22146bc75619SDan Williams 	memdev->header.length = sizeof(*memdev);
2215dafb1048SDan Williams 	memdev->device_handle = handle[5];
22166bc75619SDan Williams 	memdev->physical_id = 0;
22176bc75619SDan Williams 	memdev->region_id = 0;
22186bc75619SDan Williams 	memdev->range_index = 0+1;
22196bc75619SDan Williams 	memdev->region_index = 0+1;
22206bc75619SDan Williams 	memdev->region_size = SPA2_SIZE;
22216bc75619SDan Williams 	memdev->region_offset = 0;
22226bc75619SDan Williams 	memdev->address = 0;
22236bc75619SDan Williams 	memdev->interleave_index = 0;
22246bc75619SDan Williams 	memdev->interleave_ways = 1;
222558138820SDan Williams 	memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
222658138820SDan Williams 		| ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
2227f4295796SDan Williams 		| ACPI_NFIT_MEM_NOT_ARMED;
2228d7d8464dSRoss Zwisler 	offset += memdev->header.length;
22296bc75619SDan Williams 
22306bc75619SDan Williams 	/* dcr-descriptor0 */
22316bc75619SDan Williams 	dcr = nfit_buf + offset;
22326bc75619SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
22333b87356fSDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
22343b87356fSDan Williams 			window_size);
22356bc75619SDan Williams 	dcr->region_index = 0+1;
22365dc68e55SDan Williams 	dcr_common_init(dcr);
2237dafb1048SDan Williams 	dcr->serial_number = ~handle[5];
2238be26f9aeSDan Williams 	dcr->code = NFIT_FIC_BYTE;
22396bc75619SDan Williams 	dcr->windows = 0;
2240ac40b675SDan Williams 	offset += dcr->header.length;
2241d7d8464dSRoss Zwisler 
2242ac40b675SDan Williams 	memdev = nfit_buf + offset;
2243ac40b675SDan Williams 	memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
2244ac40b675SDan Williams 	memdev->header.length = sizeof(*memdev);
2245ac40b675SDan Williams 	memdev->device_handle = handle[6];
2246ac40b675SDan Williams 	memdev->physical_id = 0;
2247ac40b675SDan Williams 	memdev->region_id = 0;
2248ac40b675SDan Williams 	memdev->range_index = 0;
2249ac40b675SDan Williams 	memdev->region_index = 0+2;
2250ac40b675SDan Williams 	memdev->region_size = SPA2_SIZE;
2251ac40b675SDan Williams 	memdev->region_offset = 0;
2252ac40b675SDan Williams 	memdev->address = 0;
2253ac40b675SDan Williams 	memdev->interleave_index = 0;
2254ac40b675SDan Williams 	memdev->interleave_ways = 1;
2255ac40b675SDan Williams 	memdev->flags = ACPI_NFIT_MEM_MAP_FAILED;
2256d7d8464dSRoss Zwisler 	offset += memdev->header.length;
2257ac40b675SDan Williams 
2258ac40b675SDan Williams 	/* dcr-descriptor1 */
2259ac40b675SDan Williams 	dcr = nfit_buf + offset;
2260ac40b675SDan Williams 	dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
2261ac40b675SDan Williams 	dcr->header.length = offsetof(struct acpi_nfit_control_region,
2262ac40b675SDan Williams 			window_size);
2263ac40b675SDan Williams 	dcr->region_index = 0+2;
2264ac40b675SDan Williams 	dcr_common_init(dcr);
2265ac40b675SDan Williams 	dcr->serial_number = ~handle[6];
2266ac40b675SDan Williams 	dcr->code = NFIT_FIC_BYTE;
2267ac40b675SDan Williams 	dcr->windows = 0;
2268d7d8464dSRoss Zwisler 	offset += dcr->header.length;
2269ac40b675SDan Williams 
22709741a559SRoss Zwisler 	/* sanity check to make sure we've filled the buffer */
22719741a559SRoss Zwisler 	WARN_ON(offset != t->nfit_size);
22729741a559SRoss Zwisler 
22731526f9e2SRoss Zwisler 	t->nfit_filled = offset;
22741526f9e2SRoss Zwisler 
22759fb1a190SDave Jiang 	post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
22769fb1a190SDave Jiang 			SPA2_SIZE);
2277f471f1a7SDan Williams 
2278d26f73f0SDan Williams 	acpi_desc = &t->acpi_desc;
2279e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
2280e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
2281e3654ecaSDan Williams 	set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
2282e3654ecaSDan Williams 	set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
2283674d8bdeSDave Jiang 	set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
22849484e12dSDan Williams 	set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
22859484e12dSDan Williams 	set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
22869484e12dSDan Williams 	set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
22876bc75619SDan Williams }
22886bc75619SDan Williams 
22896bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
22906bc75619SDan Williams 		void *iobuf, u64 len, int rw)
22916bc75619SDan Williams {
22926bc75619SDan Williams 	struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
22936bc75619SDan Williams 	struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
22946bc75619SDan Williams 	struct nd_region *nd_region = &ndbr->nd_region;
22956bc75619SDan Williams 	unsigned int lane;
22966bc75619SDan Williams 
22976bc75619SDan Williams 	lane = nd_region_acquire_lane(nd_region);
22986bc75619SDan Williams 	if (rw)
229967a3e8feSRoss Zwisler 		memcpy(mmio->addr.base + dpa, iobuf, len);
230067a3e8feSRoss Zwisler 	else {
230167a3e8feSRoss Zwisler 		memcpy(iobuf, mmio->addr.base + dpa, len);
230267a3e8feSRoss Zwisler 
23035deb67f7SRobin Murphy 		/* give us some some coverage of the arch_invalidate_pmem() API */
23045deb67f7SRobin Murphy 		arch_invalidate_pmem(mmio->addr.base + dpa, len);
230567a3e8feSRoss Zwisler 	}
23066bc75619SDan Williams 	nd_region_release_lane(nd_region, lane);
23076bc75619SDan Williams 
23086bc75619SDan Williams 	return 0;
23096bc75619SDan Williams }
23106bc75619SDan Williams 
2311a7de92daSDan Williams static unsigned long nfit_ctl_handle;
2312a7de92daSDan Williams 
2313a7de92daSDan Williams union acpi_object *result;
2314a7de92daSDan Williams 
2315a7de92daSDan Williams static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle,
231694116f81SAndy Shevchenko 		const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4)
2317a7de92daSDan Williams {
2318a7de92daSDan Williams 	if (handle != &nfit_ctl_handle)
2319a7de92daSDan Williams 		return ERR_PTR(-ENXIO);
2320a7de92daSDan Williams 
2321a7de92daSDan Williams 	return result;
2322a7de92daSDan Williams }
2323a7de92daSDan Williams 
2324a7de92daSDan Williams static int setup_result(void *buf, size_t size)
2325a7de92daSDan Williams {
2326a7de92daSDan Williams 	result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL);
2327a7de92daSDan Williams 	if (!result)
2328a7de92daSDan Williams 		return -ENOMEM;
2329a7de92daSDan Williams 	result->package.type = ACPI_TYPE_BUFFER,
2330a7de92daSDan Williams 	result->buffer.pointer = (void *) (result + 1);
2331a7de92daSDan Williams 	result->buffer.length = size;
2332a7de92daSDan Williams 	memcpy(result->buffer.pointer, buf, size);
2333a7de92daSDan Williams 	memset(buf, 0, size);
2334a7de92daSDan Williams 	return 0;
2335a7de92daSDan Williams }
2336a7de92daSDan Williams 
2337a7de92daSDan Williams static int nfit_ctl_test(struct device *dev)
2338a7de92daSDan Williams {
2339a7de92daSDan Williams 	int rc, cmd_rc;
2340a7de92daSDan Williams 	struct nvdimm *nvdimm;
2341a7de92daSDan Williams 	struct acpi_device *adev;
2342a7de92daSDan Williams 	struct nfit_mem *nfit_mem;
2343a7de92daSDan Williams 	struct nd_ars_record *record;
2344a7de92daSDan Williams 	struct acpi_nfit_desc *acpi_desc;
2345a7de92daSDan Williams 	const u64 test_val = 0x0123456789abcdefULL;
2346a7de92daSDan Williams 	unsigned long mask, cmd_size, offset;
2347a7de92daSDan Williams 	union {
2348a7de92daSDan Williams 		struct nd_cmd_get_config_size cfg_size;
2349fb2a1748SDan Williams 		struct nd_cmd_clear_error clear_err;
2350a7de92daSDan Williams 		struct nd_cmd_ars_status ars_stat;
2351a7de92daSDan Williams 		struct nd_cmd_ars_cap ars_cap;
2352a7de92daSDan Williams 		char buf[sizeof(struct nd_cmd_ars_status)
2353a7de92daSDan Williams 			+ sizeof(struct nd_ars_record)];
2354a7de92daSDan Williams 	} cmds;
2355a7de92daSDan Williams 
2356a7de92daSDan Williams 	adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
2357a7de92daSDan Williams 	if (!adev)
2358a7de92daSDan Williams 		return -ENOMEM;
2359a7de92daSDan Williams 	*adev = (struct acpi_device) {
2360a7de92daSDan Williams 		.handle = &nfit_ctl_handle,
2361a7de92daSDan Williams 		.dev = {
2362a7de92daSDan Williams 			.init_name = "test-adev",
2363a7de92daSDan Williams 		},
2364a7de92daSDan Williams 	};
2365a7de92daSDan Williams 
2366a7de92daSDan Williams 	acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL);
2367a7de92daSDan Williams 	if (!acpi_desc)
2368a7de92daSDan Williams 		return -ENOMEM;
2369a7de92daSDan Williams 	*acpi_desc = (struct acpi_nfit_desc) {
2370a7de92daSDan Williams 		.nd_desc = {
2371a7de92daSDan Williams 			.cmd_mask = 1UL << ND_CMD_ARS_CAP
2372a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_START
2373a7de92daSDan Williams 				| 1UL << ND_CMD_ARS_STATUS
237410246dc8SYasunori Goto 				| 1UL << ND_CMD_CLEAR_ERROR
237510246dc8SYasunori Goto 				| 1UL << ND_CMD_CALL,
2376a7de92daSDan Williams 			.module = THIS_MODULE,
2377a7de92daSDan Williams 			.provider_name = "ACPI.NFIT",
2378a7de92daSDan Williams 			.ndctl = acpi_nfit_ctl,
23799fb1a190SDave Jiang 			.bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA
23809fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_SET
23819fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_CLEAR
23829fb1a190SDave Jiang 				| 1UL << NFIT_CMD_ARS_INJECT_GET,
2383a7de92daSDan Williams 		},
2384a7de92daSDan Williams 		.dev = &adev->dev,
2385a7de92daSDan Williams 	};
2386a7de92daSDan Williams 
2387a7de92daSDan Williams 	nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL);
2388a7de92daSDan Williams 	if (!nfit_mem)
2389a7de92daSDan Williams 		return -ENOMEM;
2390a7de92daSDan Williams 
2391a7de92daSDan Williams 	mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD
2392a7de92daSDan Williams 		| 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE
2393a7de92daSDan Williams 		| 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA
2394a7de92daSDan Williams 		| 1UL << ND_CMD_VENDOR;
2395a7de92daSDan Williams 	*nfit_mem = (struct nfit_mem) {
2396a7de92daSDan Williams 		.adev = adev,
2397a7de92daSDan Williams 		.family = NVDIMM_FAMILY_INTEL,
2398a7de92daSDan Williams 		.dsm_mask = mask,
2399a7de92daSDan Williams 	};
2400a7de92daSDan Williams 
2401a7de92daSDan Williams 	nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL);
2402a7de92daSDan Williams 	if (!nvdimm)
2403a7de92daSDan Williams 		return -ENOMEM;
2404a7de92daSDan Williams 	*nvdimm = (struct nvdimm) {
2405a7de92daSDan Williams 		.provider_data = nfit_mem,
2406a7de92daSDan Williams 		.cmd_mask = mask,
2407a7de92daSDan Williams 		.dev = {
2408a7de92daSDan Williams 			.init_name = "test-dimm",
2409a7de92daSDan Williams 		},
2410a7de92daSDan Williams 	};
2411a7de92daSDan Williams 
2412a7de92daSDan Williams 
2413a7de92daSDan Williams 	/* basic checkout of a typical 'get config size' command */
2414a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2415a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2416a7de92daSDan Williams 		.status = 0,
2417a7de92daSDan Williams 		.config_size = SZ_128K,
2418a7de92daSDan Williams 		.max_xfer = SZ_4K,
2419a7de92daSDan Williams 	};
2420a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2421a7de92daSDan Williams 	if (rc)
2422a7de92daSDan Williams 		return rc;
2423a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2424a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2425a7de92daSDan Williams 
2426a7de92daSDan Williams 	if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0
2427a7de92daSDan Williams 			|| cmds.cfg_size.config_size != SZ_128K
2428a7de92daSDan Williams 			|| cmds.cfg_size.max_xfer != SZ_4K) {
2429a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2430a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2431a7de92daSDan Williams 		return -EIO;
2432a7de92daSDan Williams 	}
2433a7de92daSDan Williams 
2434a7de92daSDan Williams 
2435a7de92daSDan Williams 	/* test ars_status with zero output */
2436a7de92daSDan Williams 	cmd_size = offsetof(struct nd_cmd_ars_status, address);
2437a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2438a7de92daSDan Williams 		.out_length = 0,
2439a7de92daSDan Williams 	};
2440a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2441a7de92daSDan Williams 	if (rc)
2442a7de92daSDan Williams 		return rc;
2443a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2444a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2445a7de92daSDan Williams 
2446a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2447a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2448a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2449a7de92daSDan Williams 		return -EIO;
2450a7de92daSDan Williams 	}
2451a7de92daSDan Williams 
2452a7de92daSDan Williams 
2453a7de92daSDan Williams 	/* test ars_cap with benign extended status */
2454a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_cap);
2455a7de92daSDan Williams 	cmds.ars_cap = (struct nd_cmd_ars_cap) {
2456a7de92daSDan Williams 		.status = ND_ARS_PERSISTENT << 16,
2457a7de92daSDan Williams 	};
2458a7de92daSDan Williams 	offset = offsetof(struct nd_cmd_ars_cap, status);
2459a7de92daSDan Williams 	rc = setup_result(cmds.buf + offset, cmd_size - offset);
2460a7de92daSDan Williams 	if (rc)
2461a7de92daSDan Williams 		return rc;
2462a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP,
2463a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2464a7de92daSDan Williams 
2465a7de92daSDan Williams 	if (rc < 0 || cmd_rc) {
2466a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2467a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2468a7de92daSDan Williams 		return -EIO;
2469a7de92daSDan Williams 	}
2470a7de92daSDan Williams 
2471a7de92daSDan Williams 
2472a7de92daSDan Williams 	/* test ars_status with 'status' trimmed from 'out_length' */
2473a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2474a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2475a7de92daSDan Williams 		.out_length = cmd_size - 4,
2476a7de92daSDan Williams 	};
2477a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2478a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2479a7de92daSDan Williams 		.length = test_val,
2480a7de92daSDan Williams 	};
2481a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2482a7de92daSDan Williams 	if (rc)
2483a7de92daSDan Williams 		return rc;
2484a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2485a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2486a7de92daSDan Williams 
2487a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2488a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2489a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2490a7de92daSDan Williams 		return -EIO;
2491a7de92daSDan Williams 	}
2492a7de92daSDan Williams 
2493a7de92daSDan Williams 
2494a7de92daSDan Williams 	/* test ars_status with 'Output (Size)' including 'status' */
2495a7de92daSDan Williams 	cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
2496a7de92daSDan Williams 	cmds.ars_stat = (struct nd_cmd_ars_status) {
2497a7de92daSDan Williams 		.out_length = cmd_size,
2498a7de92daSDan Williams 	};
2499a7de92daSDan Williams 	record = &cmds.ars_stat.records[0];
2500a7de92daSDan Williams 	*record = (struct nd_ars_record) {
2501a7de92daSDan Williams 		.length = test_val,
2502a7de92daSDan Williams 	};
2503a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2504a7de92daSDan Williams 	if (rc)
2505a7de92daSDan Williams 		return rc;
2506a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
2507a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2508a7de92daSDan Williams 
2509a7de92daSDan Williams 	if (rc < 0 || cmd_rc || record->length != test_val) {
2510a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2511a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2512a7de92daSDan Williams 		return -EIO;
2513a7de92daSDan Williams 	}
2514a7de92daSDan Williams 
2515a7de92daSDan Williams 
2516a7de92daSDan Williams 	/* test extended status for get_config_size results in failure */
2517a7de92daSDan Williams 	cmd_size = sizeof(cmds.cfg_size);
2518a7de92daSDan Williams 	cmds.cfg_size = (struct nd_cmd_get_config_size) {
2519a7de92daSDan Williams 		.status = 1 << 16,
2520a7de92daSDan Williams 	};
2521a7de92daSDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2522a7de92daSDan Williams 	if (rc)
2523a7de92daSDan Williams 		return rc;
2524a7de92daSDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
2525a7de92daSDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2526a7de92daSDan Williams 
2527a7de92daSDan Williams 	if (rc < 0 || cmd_rc >= 0) {
2528a7de92daSDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2529a7de92daSDan Williams 				__func__, __LINE__, rc, cmd_rc);
2530a7de92daSDan Williams 		return -EIO;
2531a7de92daSDan Williams 	}
2532a7de92daSDan Williams 
2533fb2a1748SDan Williams 	/* test clear error */
2534fb2a1748SDan Williams 	cmd_size = sizeof(cmds.clear_err);
2535fb2a1748SDan Williams 	cmds.clear_err = (struct nd_cmd_clear_error) {
2536fb2a1748SDan Williams 		.length = 512,
2537fb2a1748SDan Williams 		.cleared = 512,
2538fb2a1748SDan Williams 	};
2539fb2a1748SDan Williams 	rc = setup_result(cmds.buf, cmd_size);
2540fb2a1748SDan Williams 	if (rc)
2541fb2a1748SDan Williams 		return rc;
2542fb2a1748SDan Williams 	rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR,
2543fb2a1748SDan Williams 			cmds.buf, cmd_size, &cmd_rc);
2544fb2a1748SDan Williams 	if (rc < 0 || cmd_rc) {
2545fb2a1748SDan Williams 		dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
2546fb2a1748SDan Williams 				__func__, __LINE__, rc, cmd_rc);
2547fb2a1748SDan Williams 		return -EIO;
2548fb2a1748SDan Williams 	}
2549fb2a1748SDan Williams 
2550a7de92daSDan Williams 	return 0;
2551a7de92daSDan Williams }
2552a7de92daSDan Williams 
25536bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev)
25546bc75619SDan Williams {
25556bc75619SDan Williams 	struct nvdimm_bus_descriptor *nd_desc;
25566bc75619SDan Williams 	struct acpi_nfit_desc *acpi_desc;
25576bc75619SDan Williams 	struct device *dev = &pdev->dev;
25586bc75619SDan Williams 	struct nfit_test *nfit_test;
2559231bf117SDan Williams 	struct nfit_mem *nfit_mem;
2560c14a868aSDan Williams 	union acpi_object *obj;
25616bc75619SDan Williams 	int rc;
25626bc75619SDan Williams 
2563a7de92daSDan Williams 	if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) {
2564a7de92daSDan Williams 		rc = nfit_ctl_test(&pdev->dev);
2565a7de92daSDan Williams 		if (rc)
2566a7de92daSDan Williams 			return rc;
2567a7de92daSDan Williams 	}
2568a7de92daSDan Williams 
25696bc75619SDan Williams 	nfit_test = to_nfit_test(&pdev->dev);
25706bc75619SDan Williams 
25716bc75619SDan Williams 	/* common alloc */
25726bc75619SDan Williams 	if (nfit_test->num_dcr) {
25736bc75619SDan Williams 		int num = nfit_test->num_dcr;
25746bc75619SDan Williams 
25756bc75619SDan Williams 		nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
25766bc75619SDan Williams 				GFP_KERNEL);
25776bc75619SDan Williams 		nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
25786bc75619SDan Williams 				GFP_KERNEL);
25799d27a87eSDan Williams 		nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
25809d27a87eSDan Williams 				GFP_KERNEL);
25819d27a87eSDan Williams 		nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
25829d27a87eSDan Williams 				GFP_KERNEL);
25836bc75619SDan Williams 		nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
25846bc75619SDan Williams 				GFP_KERNEL);
25856bc75619SDan Williams 		nfit_test->label_dma = devm_kcalloc(dev, num,
25866bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
25876bc75619SDan Williams 		nfit_test->dcr = devm_kcalloc(dev, num,
25886bc75619SDan Williams 				sizeof(struct nfit_test_dcr *), GFP_KERNEL);
25896bc75619SDan Williams 		nfit_test->dcr_dma = devm_kcalloc(dev, num,
25906bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
2591ed07c433SDan Williams 		nfit_test->smart = devm_kcalloc(dev, num,
2592ed07c433SDan Williams 				sizeof(struct nd_intel_smart), GFP_KERNEL);
2593ed07c433SDan Williams 		nfit_test->smart_threshold = devm_kcalloc(dev, num,
2594ed07c433SDan Williams 				sizeof(struct nd_intel_smart_threshold),
2595ed07c433SDan Williams 				GFP_KERNEL);
2596bfbaa952SDave Jiang 		nfit_test->fw = devm_kcalloc(dev, num,
2597bfbaa952SDave Jiang 				sizeof(struct nfit_test_fw), GFP_KERNEL);
25986bc75619SDan Williams 		if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
25996bc75619SDan Williams 				&& nfit_test->label_dma && nfit_test->dcr
26009d27a87eSDan Williams 				&& nfit_test->dcr_dma && nfit_test->flush
2601bfbaa952SDave Jiang 				&& nfit_test->flush_dma
2602bfbaa952SDave Jiang 				&& nfit_test->fw)
26036bc75619SDan Williams 			/* pass */;
26046bc75619SDan Williams 		else
26056bc75619SDan Williams 			return -ENOMEM;
26066bc75619SDan Williams 	}
26076bc75619SDan Williams 
26086bc75619SDan Williams 	if (nfit_test->num_pm) {
26096bc75619SDan Williams 		int num = nfit_test->num_pm;
26106bc75619SDan Williams 
26116bc75619SDan Williams 		nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
26126bc75619SDan Williams 				GFP_KERNEL);
26136bc75619SDan Williams 		nfit_test->spa_set_dma = devm_kcalloc(dev, num,
26146bc75619SDan Williams 				sizeof(dma_addr_t), GFP_KERNEL);
26156bc75619SDan Williams 		if (nfit_test->spa_set && nfit_test->spa_set_dma)
26166bc75619SDan Williams 			/* pass */;
26176bc75619SDan Williams 		else
26186bc75619SDan Williams 			return -ENOMEM;
26196bc75619SDan Williams 	}
26206bc75619SDan Williams 
26216bc75619SDan Williams 	/* per-nfit specific alloc */
26226bc75619SDan Williams 	if (nfit_test->alloc(nfit_test))
26236bc75619SDan Williams 		return -ENOMEM;
26246bc75619SDan Williams 
26256bc75619SDan Williams 	nfit_test->setup(nfit_test);
26266bc75619SDan Williams 	acpi_desc = &nfit_test->acpi_desc;
2627a61fe6f7SDan Williams 	acpi_nfit_desc_init(acpi_desc, &pdev->dev);
26286bc75619SDan Williams 	acpi_desc->blk_do_io = nfit_test_blk_do_io;
26296bc75619SDan Williams 	nd_desc = &acpi_desc->nd_desc;
2630a61fe6f7SDan Williams 	nd_desc->provider_name = NULL;
2631bc9775d8SDan Williams 	nd_desc->module = THIS_MODULE;
2632a61fe6f7SDan Williams 	nd_desc->ndctl = nfit_test_ctl;
26336bc75619SDan Williams 
2634e7a11b44SDan Williams 	rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf,
26351526f9e2SRoss Zwisler 			nfit_test->nfit_filled);
263658cd71b4SDan Williams 	if (rc)
263720985164SVishal Verma 		return rc;
263820985164SVishal Verma 
2639fbabd829SDan Williams 	rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc);
2640fbabd829SDan Williams 	if (rc)
2641fbabd829SDan Williams 		return rc;
2642fbabd829SDan Williams 
264320985164SVishal Verma 	if (nfit_test->setup != nfit_test0_setup)
264420985164SVishal Verma 		return 0;
264520985164SVishal Verma 
264620985164SVishal Verma 	nfit_test->setup_hotplug = 1;
264720985164SVishal Verma 	nfit_test->setup(nfit_test);
264820985164SVishal Verma 
2649c14a868aSDan Williams 	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
2650c14a868aSDan Williams 	if (!obj)
2651c14a868aSDan Williams 		return -ENOMEM;
2652c14a868aSDan Williams 	obj->type = ACPI_TYPE_BUFFER;
2653c14a868aSDan Williams 	obj->buffer.length = nfit_test->nfit_size;
2654c14a868aSDan Williams 	obj->buffer.pointer = nfit_test->nfit_buf;
2655c14a868aSDan Williams 	*(nfit_test->_fit) = obj;
2656c14a868aSDan Williams 	__acpi_nfit_notify(&pdev->dev, nfit_test, 0x80);
2657231bf117SDan Williams 
2658231bf117SDan Williams 	/* associate dimm devices with nfit_mem data for notification testing */
2659231bf117SDan Williams 	mutex_lock(&acpi_desc->init_mutex);
2660231bf117SDan Williams 	list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) {
2661231bf117SDan Williams 		u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle;
2662231bf117SDan Williams 		int i;
2663231bf117SDan Williams 
2664231bf117SDan Williams 		for (i = 0; i < NUM_DCR; i++)
2665231bf117SDan Williams 			if (nfit_handle == handle[i])
2666231bf117SDan Williams 				dev_set_drvdata(nfit_test->dimm_dev[i],
2667231bf117SDan Williams 						nfit_mem);
2668231bf117SDan Williams 	}
2669231bf117SDan Williams 	mutex_unlock(&acpi_desc->init_mutex);
26706bc75619SDan Williams 
26716bc75619SDan Williams 	return 0;
26726bc75619SDan Williams }
26736bc75619SDan Williams 
26746bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev)
26756bc75619SDan Williams {
26766bc75619SDan Williams 	return 0;
26776bc75619SDan Williams }
26786bc75619SDan Williams 
26796bc75619SDan Williams static void nfit_test_release(struct device *dev)
26806bc75619SDan Williams {
26816bc75619SDan Williams 	struct nfit_test *nfit_test = to_nfit_test(dev);
26826bc75619SDan Williams 
26836bc75619SDan Williams 	kfree(nfit_test);
26846bc75619SDan Williams }
26856bc75619SDan Williams 
26866bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = {
26876bc75619SDan Williams 	{ KBUILD_MODNAME },
26886bc75619SDan Williams 	{ },
26896bc75619SDan Williams };
26906bc75619SDan Williams 
26916bc75619SDan Williams static struct platform_driver nfit_test_driver = {
26926bc75619SDan Williams 	.probe = nfit_test_probe,
26936bc75619SDan Williams 	.remove = nfit_test_remove,
26946bc75619SDan Williams 	.driver = {
26956bc75619SDan Williams 		.name = KBUILD_MODNAME,
26966bc75619SDan Williams 	},
26976bc75619SDan Williams 	.id_table = nfit_test_id,
26986bc75619SDan Williams };
26996bc75619SDan Williams 
27005d8beee2SDan Williams static char mcsafe_buf[PAGE_SIZE] __attribute__((__aligned__(PAGE_SIZE)));
27015d8beee2SDan Williams 
27025d8beee2SDan Williams enum INJECT {
27035d8beee2SDan Williams 	INJECT_NONE,
27045d8beee2SDan Williams 	INJECT_SRC,
27055d8beee2SDan Williams 	INJECT_DST,
27065d8beee2SDan Williams };
27075d8beee2SDan Williams 
27085d8beee2SDan Williams static void mcsafe_test_init(char *dst, char *src, size_t size)
27095d8beee2SDan Williams {
27105d8beee2SDan Williams 	size_t i;
27115d8beee2SDan Williams 
27125d8beee2SDan Williams 	memset(dst, 0xff, size);
27135d8beee2SDan Williams 	for (i = 0; i < size; i++)
27145d8beee2SDan Williams 		src[i] = (char) i;
27155d8beee2SDan Williams }
27165d8beee2SDan Williams 
27175d8beee2SDan Williams static bool mcsafe_test_validate(unsigned char *dst, unsigned char *src,
27185d8beee2SDan Williams 		size_t size, unsigned long rem)
27195d8beee2SDan Williams {
27205d8beee2SDan Williams 	size_t i;
27215d8beee2SDan Williams 
27225d8beee2SDan Williams 	for (i = 0; i < size - rem; i++)
27235d8beee2SDan Williams 		if (dst[i] != (unsigned char) i) {
27245d8beee2SDan Williams 			pr_info_once("%s:%d: offset: %zd got: %#x expect: %#x\n",
27255d8beee2SDan Williams 					__func__, __LINE__, i, dst[i],
27265d8beee2SDan Williams 					(unsigned char) i);
27275d8beee2SDan Williams 			return false;
27285d8beee2SDan Williams 		}
27295d8beee2SDan Williams 	for (i = size - rem; i < size; i++)
27305d8beee2SDan Williams 		if (dst[i] != 0xffU) {
27315d8beee2SDan Williams 			pr_info_once("%s:%d: offset: %zd got: %#x expect: 0xff\n",
27325d8beee2SDan Williams 					__func__, __LINE__, i, dst[i]);
27335d8beee2SDan Williams 			return false;
27345d8beee2SDan Williams 		}
27355d8beee2SDan Williams 	return true;
27365d8beee2SDan Williams }
27375d8beee2SDan Williams 
27385d8beee2SDan Williams void mcsafe_test(void)
27395d8beee2SDan Williams {
27405d8beee2SDan Williams 	char *inject_desc[] = { "none", "source", "destination" };
27415d8beee2SDan Williams 	enum INJECT inj;
27425d8beee2SDan Williams 
27435d8beee2SDan Williams 	if (IS_ENABLED(CONFIG_MCSAFE_TEST)) {
27445d8beee2SDan Williams 		pr_info("%s: run...\n", __func__);
27455d8beee2SDan Williams 	} else {
27465d8beee2SDan Williams 		pr_info("%s: disabled, skip.\n", __func__);
27475d8beee2SDan Williams 		return;
27485d8beee2SDan Williams 	}
27495d8beee2SDan Williams 
27505d8beee2SDan Williams 	for (inj = INJECT_NONE; inj <= INJECT_DST; inj++) {
27515d8beee2SDan Williams 		int i;
27525d8beee2SDan Williams 
27535d8beee2SDan Williams 		pr_info("%s: inject: %s\n", __func__, inject_desc[inj]);
27545d8beee2SDan Williams 		for (i = 0; i < 512; i++) {
27555d8beee2SDan Williams 			unsigned long expect, rem;
27565d8beee2SDan Williams 			void *src, *dst;
27575d8beee2SDan Williams 			bool valid;
27585d8beee2SDan Williams 
27595d8beee2SDan Williams 			switch (inj) {
27605d8beee2SDan Williams 			case INJECT_NONE:
27615d8beee2SDan Williams 				mcsafe_inject_src(NULL);
27625d8beee2SDan Williams 				mcsafe_inject_dst(NULL);
27635d8beee2SDan Williams 				dst = &mcsafe_buf[2048];
27645d8beee2SDan Williams 				src = &mcsafe_buf[1024 - i];
27655d8beee2SDan Williams 				expect = 0;
27665d8beee2SDan Williams 				break;
27675d8beee2SDan Williams 			case INJECT_SRC:
27685d8beee2SDan Williams 				mcsafe_inject_src(&mcsafe_buf[1024]);
27695d8beee2SDan Williams 				mcsafe_inject_dst(NULL);
27705d8beee2SDan Williams 				dst = &mcsafe_buf[2048];
27715d8beee2SDan Williams 				src = &mcsafe_buf[1024 - i];
27725d8beee2SDan Williams 				expect = 512 - i;
27735d8beee2SDan Williams 				break;
27745d8beee2SDan Williams 			case INJECT_DST:
27755d8beee2SDan Williams 				mcsafe_inject_src(NULL);
27765d8beee2SDan Williams 				mcsafe_inject_dst(&mcsafe_buf[2048]);
27775d8beee2SDan Williams 				dst = &mcsafe_buf[2048 - i];
27785d8beee2SDan Williams 				src = &mcsafe_buf[1024];
27795d8beee2SDan Williams 				expect = 512 - i;
27805d8beee2SDan Williams 				break;
27815d8beee2SDan Williams 			}
27825d8beee2SDan Williams 
27835d8beee2SDan Williams 			mcsafe_test_init(dst, src, 512);
27845d8beee2SDan Williams 			rem = __memcpy_mcsafe(dst, src, 512);
27855d8beee2SDan Williams 			valid = mcsafe_test_validate(dst, src, 512, expect);
27865d8beee2SDan Williams 			if (rem == expect && valid)
27875d8beee2SDan Williams 				continue;
27885d8beee2SDan Williams 			pr_info("%s: copy(%#lx, %#lx, %d) off: %d rem: %ld %s expect: %ld\n",
27895d8beee2SDan Williams 					__func__,
27905d8beee2SDan Williams 					((unsigned long) dst) & ~PAGE_MASK,
27915d8beee2SDan Williams 					((unsigned long ) src) & ~PAGE_MASK,
27925d8beee2SDan Williams 					512, i, rem, valid ? "valid" : "bad",
27935d8beee2SDan Williams 					expect);
27945d8beee2SDan Williams 		}
27955d8beee2SDan Williams 	}
27965d8beee2SDan Williams 
27975d8beee2SDan Williams 	mcsafe_inject_src(NULL);
27985d8beee2SDan Williams 	mcsafe_inject_dst(NULL);
27995d8beee2SDan Williams }
28005d8beee2SDan Williams 
28016bc75619SDan Williams static __init int nfit_test_init(void)
28026bc75619SDan Williams {
28036bc75619SDan Williams 	int rc, i;
28046bc75619SDan Williams 
28050fb5c8dfSDan Williams 	pmem_test();
28060fb5c8dfSDan Williams 	libnvdimm_test();
28070fb5c8dfSDan Williams 	acpi_nfit_test();
28080fb5c8dfSDan Williams 	device_dax_test();
28095d8beee2SDan Williams 	mcsafe_test();
28100fb5c8dfSDan Williams 
2811a7de92daSDan Williams 	nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm);
2812231bf117SDan Williams 
28139fb1a190SDave Jiang 	nfit_wq = create_singlethread_workqueue("nfit");
28149fb1a190SDave Jiang 	if (!nfit_wq)
28159fb1a190SDave Jiang 		return -ENOMEM;
28169fb1a190SDave Jiang 
2817a7de92daSDan Williams 	nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm");
2818a7de92daSDan Williams 	if (IS_ERR(nfit_test_dimm)) {
2819a7de92daSDan Williams 		rc = PTR_ERR(nfit_test_dimm);
2820a7de92daSDan Williams 		goto err_register;
2821a7de92daSDan Williams 	}
28226bc75619SDan Williams 
28236bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++) {
28246bc75619SDan Williams 		struct nfit_test *nfit_test;
28256bc75619SDan Williams 		struct platform_device *pdev;
28266bc75619SDan Williams 
28276bc75619SDan Williams 		nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
28286bc75619SDan Williams 		if (!nfit_test) {
28296bc75619SDan Williams 			rc = -ENOMEM;
28306bc75619SDan Williams 			goto err_register;
28316bc75619SDan Williams 		}
28326bc75619SDan Williams 		INIT_LIST_HEAD(&nfit_test->resources);
28339fb1a190SDave Jiang 		badrange_init(&nfit_test->badrange);
28346bc75619SDan Williams 		switch (i) {
28356bc75619SDan Williams 		case 0:
28366bc75619SDan Williams 			nfit_test->num_pm = NUM_PM;
2837dafb1048SDan Williams 			nfit_test->dcr_idx = 0;
28386bc75619SDan Williams 			nfit_test->num_dcr = NUM_DCR;
28396bc75619SDan Williams 			nfit_test->alloc = nfit_test0_alloc;
28406bc75619SDan Williams 			nfit_test->setup = nfit_test0_setup;
28416bc75619SDan Williams 			break;
28426bc75619SDan Williams 		case 1:
2843a117699cSYasunori Goto 			nfit_test->num_pm = 2;
2844dafb1048SDan Williams 			nfit_test->dcr_idx = NUM_DCR;
2845ac40b675SDan Williams 			nfit_test->num_dcr = 2;
28466bc75619SDan Williams 			nfit_test->alloc = nfit_test1_alloc;
28476bc75619SDan Williams 			nfit_test->setup = nfit_test1_setup;
28486bc75619SDan Williams 			break;
28496bc75619SDan Williams 		default:
28506bc75619SDan Williams 			rc = -EINVAL;
28516bc75619SDan Williams 			goto err_register;
28526bc75619SDan Williams 		}
28536bc75619SDan Williams 		pdev = &nfit_test->pdev;
28546bc75619SDan Williams 		pdev->name = KBUILD_MODNAME;
28556bc75619SDan Williams 		pdev->id = i;
28566bc75619SDan Williams 		pdev->dev.release = nfit_test_release;
28576bc75619SDan Williams 		rc = platform_device_register(pdev);
28586bc75619SDan Williams 		if (rc) {
28596bc75619SDan Williams 			put_device(&pdev->dev);
28606bc75619SDan Williams 			goto err_register;
28616bc75619SDan Williams 		}
28628b06b884SDan Williams 		get_device(&pdev->dev);
28636bc75619SDan Williams 
28646bc75619SDan Williams 		rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
28656bc75619SDan Williams 		if (rc)
28666bc75619SDan Williams 			goto err_register;
28676bc75619SDan Williams 
28686bc75619SDan Williams 		instances[i] = nfit_test;
28699fb1a190SDave Jiang 		INIT_WORK(&nfit_test->work, uc_error_notify);
28706bc75619SDan Williams 	}
28716bc75619SDan Williams 
28726bc75619SDan Williams 	rc = platform_driver_register(&nfit_test_driver);
28736bc75619SDan Williams 	if (rc)
28746bc75619SDan Williams 		goto err_register;
28756bc75619SDan Williams 	return 0;
28766bc75619SDan Williams 
28776bc75619SDan Williams  err_register:
28789fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
28796bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
28806bc75619SDan Williams 		if (instances[i])
28816bc75619SDan Williams 			platform_device_unregister(&instances[i]->pdev);
28826bc75619SDan Williams 	nfit_test_teardown();
28838b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
28848b06b884SDan Williams 		if (instances[i])
28858b06b884SDan Williams 			put_device(&instances[i]->pdev.dev);
28868b06b884SDan Williams 
28876bc75619SDan Williams 	return rc;
28886bc75619SDan Williams }
28896bc75619SDan Williams 
28906bc75619SDan Williams static __exit void nfit_test_exit(void)
28916bc75619SDan Williams {
28926bc75619SDan Williams 	int i;
28936bc75619SDan Williams 
28949fb1a190SDave Jiang 	flush_workqueue(nfit_wq);
28959fb1a190SDave Jiang 	destroy_workqueue(nfit_wq);
28966bc75619SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
28976bc75619SDan Williams 		platform_device_unregister(&instances[i]->pdev);
28988b06b884SDan Williams 	platform_driver_unregister(&nfit_test_driver);
28996bc75619SDan Williams 	nfit_test_teardown();
29008b06b884SDan Williams 
29018b06b884SDan Williams 	for (i = 0; i < NUM_NFITS; i++)
29028b06b884SDan Williams 		put_device(&instances[i]->pdev.dev);
2903231bf117SDan Williams 	class_destroy(nfit_test_dimm);
29046bc75619SDan Williams }
29056bc75619SDan Williams 
29066bc75619SDan Williams module_init(nfit_test_init);
29076bc75619SDan Williams module_exit(nfit_test_exit);
29086bc75619SDan Williams MODULE_LICENSE("GPL v2");
29096bc75619SDan Williams MODULE_AUTHOR("Intel Corporation");
2910