16bc75619SDan Williams /* 26bc75619SDan Williams * Copyright(c) 2013-2015 Intel Corporation. All rights reserved. 36bc75619SDan Williams * 46bc75619SDan Williams * This program is free software; you can redistribute it and/or modify 56bc75619SDan Williams * it under the terms of version 2 of the GNU General Public License as 66bc75619SDan Williams * published by the Free Software Foundation. 76bc75619SDan Williams * 86bc75619SDan Williams * This program is distributed in the hope that it will be useful, but 96bc75619SDan Williams * WITHOUT ANY WARRANTY; without even the implied warranty of 106bc75619SDan Williams * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 116bc75619SDan Williams * General Public License for more details. 126bc75619SDan Williams */ 136bc75619SDan Williams #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 146bc75619SDan Williams #include <linux/platform_device.h> 156bc75619SDan Williams #include <linux/dma-mapping.h> 16d8d378faSDan Williams #include <linux/workqueue.h> 176bc75619SDan Williams #include <linux/libnvdimm.h> 18e3f5df76SDan Williams #include <linux/genalloc.h> 196bc75619SDan Williams #include <linux/vmalloc.h> 206bc75619SDan Williams #include <linux/device.h> 216bc75619SDan Williams #include <linux/module.h> 2220985164SVishal Verma #include <linux/mutex.h> 236bc75619SDan Williams #include <linux/ndctl.h> 246bc75619SDan Williams #include <linux/sizes.h> 2520985164SVishal Verma #include <linux/list.h> 266bc75619SDan Williams #include <linux/slab.h> 27a7de92daSDan Williams #include <nd-core.h> 280ead1118SDan Williams #include <intel.h> 296bc75619SDan Williams #include <nfit.h> 306bc75619SDan Williams #include <nd.h> 316bc75619SDan Williams #include "nfit_test.h" 320fb5c8dfSDan Williams #include "../watermark.h" 336bc75619SDan Williams 345d8beee2SDan Williams #include <asm/mcsafe_test.h> 355d8beee2SDan Williams 366bc75619SDan Williams /* 376bc75619SDan Williams * Generate an NFIT table to describe the following topology: 386bc75619SDan Williams * 396bc75619SDan Williams * BUS0: Interleaved PMEM regions, and aliasing with BLK regions 406bc75619SDan Williams * 416bc75619SDan Williams * (a) (b) DIMM BLK-REGION 426bc75619SDan Williams * +----------+--------------+----------+---------+ 436bc75619SDan Williams * +------+ | blk2.0 | pm0.0 | blk2.1 | pm1.0 | 0 region2 446bc75619SDan Williams * | imc0 +--+- - - - - region0 - - - -+----------+ + 456bc75619SDan Williams * +--+---+ | blk3.0 | pm0.0 | blk3.1 | pm1.0 | 1 region3 466bc75619SDan Williams * | +----------+--------------v----------v v 476bc75619SDan Williams * +--+---+ | | 486bc75619SDan Williams * | cpu0 | region1 496bc75619SDan Williams * +--+---+ | | 506bc75619SDan Williams * | +-------------------------^----------^ ^ 516bc75619SDan Williams * +--+---+ | blk4.0 | pm1.0 | 2 region4 526bc75619SDan Williams * | imc1 +--+-------------------------+----------+ + 536bc75619SDan Williams * +------+ | blk5.0 | pm1.0 | 3 region5 546bc75619SDan Williams * +-------------------------+----------+-+-------+ 556bc75619SDan Williams * 5620985164SVishal Verma * +--+---+ 5720985164SVishal Verma * | cpu1 | 5820985164SVishal Verma * +--+---+ (Hotplug DIMM) 5920985164SVishal Verma * | +----------------------------------------------+ 6020985164SVishal Verma * +--+---+ | blk6.0/pm7.0 | 4 region6/7 6120985164SVishal Verma * | imc0 +--+----------------------------------------------+ 6220985164SVishal Verma * +------+ 6320985164SVishal Verma * 6420985164SVishal Verma * 656bc75619SDan Williams * *) In this layout we have four dimms and two memory controllers in one 666bc75619SDan Williams * socket. Each unique interface (BLK or PMEM) to DPA space 676bc75619SDan Williams * is identified by a region device with a dynamically assigned id. 686bc75619SDan Williams * 696bc75619SDan Williams * *) The first portion of dimm0 and dimm1 are interleaved as REGION0. 706bc75619SDan Williams * A single PMEM namespace "pm0.0" is created using half of the 716bc75619SDan Williams * REGION0 SPA-range. REGION0 spans dimm0 and dimm1. PMEM namespace 726bc75619SDan Williams * allocate from from the bottom of a region. The unallocated 736bc75619SDan Williams * portion of REGION0 aliases with REGION2 and REGION3. That 746bc75619SDan Williams * unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and 756bc75619SDan Williams * "blk3.0") starting at the base of each DIMM to offset (a) in those 766bc75619SDan Williams * DIMMs. "pm0.0", "blk2.0" and "blk3.0" are free-form readable 776bc75619SDan Williams * names that can be assigned to a namespace. 786bc75619SDan Williams * 796bc75619SDan Williams * *) In the last portion of dimm0 and dimm1 we have an interleaved 806bc75619SDan Williams * SPA range, REGION1, that spans those two dimms as well as dimm2 816bc75619SDan Williams * and dimm3. Some of REGION1 allocated to a PMEM namespace named 826bc75619SDan Williams * "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each 836bc75619SDan Williams * dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and 846bc75619SDan Williams * "blk5.0". 856bc75619SDan Williams * 866bc75619SDan Williams * *) The portion of dimm2 and dimm3 that do not participate in the 876bc75619SDan Williams * REGION1 interleaved SPA range (i.e. the DPA address below offset 886bc75619SDan Williams * (b) are also included in the "blk4.0" and "blk5.0" namespaces. 896bc75619SDan Williams * Note, that BLK namespaces need not be contiguous in DPA-space, and 906bc75619SDan Williams * can consume aliased capacity from multiple interleave sets. 916bc75619SDan Williams * 926bc75619SDan Williams * BUS1: Legacy NVDIMM (single contiguous range) 936bc75619SDan Williams * 946bc75619SDan Williams * region2 956bc75619SDan Williams * +---------------------+ 966bc75619SDan Williams * |---------------------| 976bc75619SDan Williams * || pm2.0 || 986bc75619SDan Williams * |---------------------| 996bc75619SDan Williams * +---------------------+ 1006bc75619SDan Williams * 1016bc75619SDan Williams * *) A NFIT-table may describe a simple system-physical-address range 1026bc75619SDan Williams * with no BLK aliasing. This type of region may optionally 1036bc75619SDan Williams * reference an NVDIMM. 1046bc75619SDan Williams */ 1056bc75619SDan Williams enum { 10620985164SVishal Verma NUM_PM = 3, 10720985164SVishal Verma NUM_DCR = 5, 10885d3fa02SDan Williams NUM_HINTS = 8, 1096bc75619SDan Williams NUM_BDW = NUM_DCR, 1106bc75619SDan Williams NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW, 1119741a559SRoss Zwisler NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */ 1129741a559SRoss Zwisler + 4 /* spa1 iset */ + 1 /* spa11 iset */, 1136bc75619SDan Williams DIMM_SIZE = SZ_32M, 1146bc75619SDan Williams LABEL_SIZE = SZ_128K, 1157bfe97c7SDan Williams SPA_VCD_SIZE = SZ_4M, 1166bc75619SDan Williams SPA0_SIZE = DIMM_SIZE, 1176bc75619SDan Williams SPA1_SIZE = DIMM_SIZE*2, 1186bc75619SDan Williams SPA2_SIZE = DIMM_SIZE, 1196bc75619SDan Williams BDW_SIZE = 64 << 8, 1206bc75619SDan Williams DCR_SIZE = 12, 1216bc75619SDan Williams NUM_NFITS = 2, /* permit testing multiple NFITs per system */ 1226bc75619SDan Williams }; 1236bc75619SDan Williams 1246bc75619SDan Williams struct nfit_test_dcr { 1256bc75619SDan Williams __le64 bdw_addr; 1266bc75619SDan Williams __le32 bdw_status; 1276bc75619SDan Williams __u8 aperature[BDW_SIZE]; 1286bc75619SDan Williams }; 1296bc75619SDan Williams 1306bc75619SDan Williams #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \ 1316bc75619SDan Williams (((node & 0xfff) << 16) | ((socket & 0xf) << 12) \ 1326bc75619SDan Williams | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf)) 1336bc75619SDan Williams 134dafb1048SDan Williams static u32 handle[] = { 1356bc75619SDan Williams [0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0), 1366bc75619SDan Williams [1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1), 1376bc75619SDan Williams [2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0), 1386bc75619SDan Williams [3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1), 13920985164SVishal Verma [4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0), 140dafb1048SDan Williams [5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0), 141ac40b675SDan Williams [6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1), 1426bc75619SDan Williams }; 1436bc75619SDan Williams 144af31b04bSMasayoshi Mizuma static unsigned long dimm_fail_cmd_flags[ARRAY_SIZE(handle)]; 145af31b04bSMasayoshi Mizuma static int dimm_fail_cmd_code[ARRAY_SIZE(handle)]; 1463c13e2acSDave Jiang struct nfit_test_sec { 1473c13e2acSDave Jiang u8 state; 148ecaa4a97SDave Jiang u8 ext_state; 1493c13e2acSDave Jiang u8 passphrase[32]; 150ecaa4a97SDave Jiang u8 master_passphrase[32]; 151926f7480SDave Jiang u64 overwrite_end_time; 1523c13e2acSDave Jiang } dimm_sec_info[NUM_DCR]; 15373606afdSDan Williams 154b4d4702fSVishal Verma static const struct nd_intel_smart smart_def = { 155b4d4702fSVishal Verma .flags = ND_INTEL_SMART_HEALTH_VALID 156b4d4702fSVishal Verma | ND_INTEL_SMART_SPARES_VALID 157b4d4702fSVishal Verma | ND_INTEL_SMART_ALARM_VALID 158b4d4702fSVishal Verma | ND_INTEL_SMART_USED_VALID 159b4d4702fSVishal Verma | ND_INTEL_SMART_SHUTDOWN_VALID 160f1101766SDan Williams | ND_INTEL_SMART_SHUTDOWN_COUNT_VALID 161b4d4702fSVishal Verma | ND_INTEL_SMART_MTEMP_VALID 162b4d4702fSVishal Verma | ND_INTEL_SMART_CTEMP_VALID, 163b4d4702fSVishal Verma .health = ND_INTEL_SMART_NON_CRITICAL_HEALTH, 164b4d4702fSVishal Verma .media_temperature = 23 * 16, 165b4d4702fSVishal Verma .ctrl_temperature = 25 * 16, 166b4d4702fSVishal Verma .pmic_temperature = 40 * 16, 167b4d4702fSVishal Verma .spares = 75, 168b4d4702fSVishal Verma .alarm_flags = ND_INTEL_SMART_SPARE_TRIP 169b4d4702fSVishal Verma | ND_INTEL_SMART_TEMP_TRIP, 170b4d4702fSVishal Verma .ait_status = 1, 171b4d4702fSVishal Verma .life_used = 5, 172b4d4702fSVishal Verma .shutdown_state = 0, 173f1101766SDan Williams .shutdown_count = 42, 174b4d4702fSVishal Verma .vendor_size = 0, 175b4d4702fSVishal Verma }; 176b4d4702fSVishal Verma 177bfbaa952SDave Jiang struct nfit_test_fw { 178bfbaa952SDave Jiang enum intel_fw_update_state state; 179bfbaa952SDave Jiang u32 context; 180bfbaa952SDave Jiang u64 version; 181bfbaa952SDave Jiang u32 size_received; 182bfbaa952SDave Jiang u64 end_time; 183bfbaa952SDave Jiang }; 184bfbaa952SDave Jiang 1856bc75619SDan Williams struct nfit_test { 1866bc75619SDan Williams struct acpi_nfit_desc acpi_desc; 1876bc75619SDan Williams struct platform_device pdev; 1886bc75619SDan Williams struct list_head resources; 1896bc75619SDan Williams void *nfit_buf; 1906bc75619SDan Williams dma_addr_t nfit_dma; 1916bc75619SDan Williams size_t nfit_size; 1921526f9e2SRoss Zwisler size_t nfit_filled; 193dafb1048SDan Williams int dcr_idx; 1946bc75619SDan Williams int num_dcr; 1956bc75619SDan Williams int num_pm; 1966bc75619SDan Williams void **dimm; 1976bc75619SDan Williams dma_addr_t *dimm_dma; 1989d27a87eSDan Williams void **flush; 1999d27a87eSDan Williams dma_addr_t *flush_dma; 2006bc75619SDan Williams void **label; 2016bc75619SDan Williams dma_addr_t *label_dma; 2026bc75619SDan Williams void **spa_set; 2036bc75619SDan Williams dma_addr_t *spa_set_dma; 2046bc75619SDan Williams struct nfit_test_dcr **dcr; 2056bc75619SDan Williams dma_addr_t *dcr_dma; 2066bc75619SDan Williams int (*alloc)(struct nfit_test *t); 2076bc75619SDan Williams void (*setup)(struct nfit_test *t); 20820985164SVishal Verma int setup_hotplug; 209c14a868aSDan Williams union acpi_object **_fit; 210c14a868aSDan Williams dma_addr_t _fit_dma; 211f471f1a7SDan Williams struct ars_state { 212f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status; 213f471f1a7SDan Williams unsigned long deadline; 214f471f1a7SDan Williams spinlock_t lock; 215f471f1a7SDan Williams } ars_state; 216af31b04bSMasayoshi Mizuma struct device *dimm_dev[ARRAY_SIZE(handle)]; 217ed07c433SDan Williams struct nd_intel_smart *smart; 218ed07c433SDan Williams struct nd_intel_smart_threshold *smart_threshold; 2199fb1a190SDave Jiang struct badrange badrange; 2209fb1a190SDave Jiang struct work_struct work; 221bfbaa952SDave Jiang struct nfit_test_fw *fw; 2226bc75619SDan Williams }; 2236bc75619SDan Williams 2249fb1a190SDave Jiang static struct workqueue_struct *nfit_wq; 2259fb1a190SDave Jiang 226e3f5df76SDan Williams static struct gen_pool *nfit_pool; 227e3f5df76SDan Williams 228*037c8489SDave Jiang static const char zero_key[NVDIMM_PASSPHRASE_LEN]; 229*037c8489SDave Jiang 2306bc75619SDan Williams static struct nfit_test *to_nfit_test(struct device *dev) 2316bc75619SDan Williams { 2326bc75619SDan Williams struct platform_device *pdev = to_platform_device(dev); 2336bc75619SDan Williams 2346bc75619SDan Williams return container_of(pdev, struct nfit_test, pdev); 2356bc75619SDan Williams } 2366bc75619SDan Williams 237bfbaa952SDave Jiang static int nd_intel_test_get_fw_info(struct nfit_test *t, 238bfbaa952SDave Jiang struct nd_intel_fw_info *nd_cmd, unsigned int buf_len, 239bfbaa952SDave Jiang int idx) 240bfbaa952SDave Jiang { 241bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 242bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 243bfbaa952SDave Jiang 244bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n", 245bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 246bfbaa952SDave Jiang 247bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 248bfbaa952SDave Jiang return -EINVAL; 249bfbaa952SDave Jiang 250bfbaa952SDave Jiang nd_cmd->status = 0; 251bfbaa952SDave Jiang nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE; 252bfbaa952SDave Jiang nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN; 253bfbaa952SDave Jiang nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL; 254bfbaa952SDave Jiang nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME; 255bfbaa952SDave Jiang nd_cmd->update_cap = 0; 256bfbaa952SDave Jiang nd_cmd->fis_version = INTEL_FW_FIS_VERSION; 257bfbaa952SDave Jiang nd_cmd->run_version = 0; 258bfbaa952SDave Jiang nd_cmd->updated_version = fw->version; 259bfbaa952SDave Jiang 260bfbaa952SDave Jiang return 0; 261bfbaa952SDave Jiang } 262bfbaa952SDave Jiang 263bfbaa952SDave Jiang static int nd_intel_test_start_update(struct nfit_test *t, 264bfbaa952SDave Jiang struct nd_intel_fw_start *nd_cmd, unsigned int buf_len, 265bfbaa952SDave Jiang int idx) 266bfbaa952SDave Jiang { 267bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 268bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 269bfbaa952SDave Jiang 270bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 271bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 272bfbaa952SDave Jiang 273bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 274bfbaa952SDave Jiang return -EINVAL; 275bfbaa952SDave Jiang 276bfbaa952SDave Jiang if (fw->state != FW_STATE_NEW) { 277bfbaa952SDave Jiang /* extended status, FW update in progress */ 278bfbaa952SDave Jiang nd_cmd->status = 0x10007; 279bfbaa952SDave Jiang return 0; 280bfbaa952SDave Jiang } 281bfbaa952SDave Jiang 282bfbaa952SDave Jiang fw->state = FW_STATE_IN_PROGRESS; 283bfbaa952SDave Jiang fw->context++; 284bfbaa952SDave Jiang fw->size_received = 0; 285bfbaa952SDave Jiang nd_cmd->status = 0; 286bfbaa952SDave Jiang nd_cmd->context = fw->context; 287bfbaa952SDave Jiang 288bfbaa952SDave Jiang dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context); 289bfbaa952SDave Jiang 290bfbaa952SDave Jiang return 0; 291bfbaa952SDave Jiang } 292bfbaa952SDave Jiang 293bfbaa952SDave Jiang static int nd_intel_test_send_data(struct nfit_test *t, 294bfbaa952SDave Jiang struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len, 295bfbaa952SDave Jiang int idx) 296bfbaa952SDave Jiang { 297bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 298bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 299bfbaa952SDave Jiang u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length]; 300bfbaa952SDave Jiang 301bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 302bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 303bfbaa952SDave Jiang 304bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 305bfbaa952SDave Jiang return -EINVAL; 306bfbaa952SDave Jiang 307bfbaa952SDave Jiang 308bfbaa952SDave Jiang dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status); 309bfbaa952SDave Jiang dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]); 310bfbaa952SDave Jiang dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1, 311bfbaa952SDave Jiang nd_cmd->data[nd_cmd->length-1]); 312bfbaa952SDave Jiang 313bfbaa952SDave Jiang if (fw->state != FW_STATE_IN_PROGRESS) { 314bfbaa952SDave Jiang dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__); 315bfbaa952SDave Jiang *status = 0x5; 316bfbaa952SDave Jiang return 0; 317bfbaa952SDave Jiang } 318bfbaa952SDave Jiang 319bfbaa952SDave Jiang if (nd_cmd->context != fw->context) { 320bfbaa952SDave Jiang dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n", 321bfbaa952SDave Jiang __func__, nd_cmd->context, fw->context); 322bfbaa952SDave Jiang *status = 0x10007; 323bfbaa952SDave Jiang return 0; 324bfbaa952SDave Jiang } 325bfbaa952SDave Jiang 326bfbaa952SDave Jiang /* 327bfbaa952SDave Jiang * check offset + len > size of fw storage 328bfbaa952SDave Jiang * check length is > max send length 329bfbaa952SDave Jiang */ 330bfbaa952SDave Jiang if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE || 331bfbaa952SDave Jiang nd_cmd->length > INTEL_FW_MAX_SEND_LEN) { 332bfbaa952SDave Jiang *status = 0x3; 333bfbaa952SDave Jiang dev_dbg(dev, "%s: buffer boundary violation\n", __func__); 334bfbaa952SDave Jiang return 0; 335bfbaa952SDave Jiang } 336bfbaa952SDave Jiang 337bfbaa952SDave Jiang fw->size_received += nd_cmd->length; 338bfbaa952SDave Jiang dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n", 339bfbaa952SDave Jiang __func__, nd_cmd->length, fw->size_received); 340bfbaa952SDave Jiang *status = 0; 341bfbaa952SDave Jiang return 0; 342bfbaa952SDave Jiang } 343bfbaa952SDave Jiang 344bfbaa952SDave Jiang static int nd_intel_test_finish_fw(struct nfit_test *t, 345bfbaa952SDave Jiang struct nd_intel_fw_finish_update *nd_cmd, 346bfbaa952SDave Jiang unsigned int buf_len, int idx) 347bfbaa952SDave Jiang { 348bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 349bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 350bfbaa952SDave Jiang 351bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 352bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 353bfbaa952SDave Jiang 354bfbaa952SDave Jiang if (fw->state == FW_STATE_UPDATED) { 355bfbaa952SDave Jiang /* update already done, need cold boot */ 356bfbaa952SDave Jiang nd_cmd->status = 0x20007; 357bfbaa952SDave Jiang return 0; 358bfbaa952SDave Jiang } 359bfbaa952SDave Jiang 360bfbaa952SDave Jiang dev_dbg(dev, "%s: context: %#x ctrl_flags: %#x\n", 361bfbaa952SDave Jiang __func__, nd_cmd->context, nd_cmd->ctrl_flags); 362bfbaa952SDave Jiang 363bfbaa952SDave Jiang switch (nd_cmd->ctrl_flags) { 364bfbaa952SDave Jiang case 0: /* finish */ 365bfbaa952SDave Jiang if (nd_cmd->context != fw->context) { 366bfbaa952SDave Jiang dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n", 367bfbaa952SDave Jiang __func__, nd_cmd->context, 368bfbaa952SDave Jiang fw->context); 369bfbaa952SDave Jiang nd_cmd->status = 0x10007; 370bfbaa952SDave Jiang return 0; 371bfbaa952SDave Jiang } 372bfbaa952SDave Jiang nd_cmd->status = 0; 373bfbaa952SDave Jiang fw->state = FW_STATE_VERIFY; 374bfbaa952SDave Jiang /* set 1 second of time for firmware "update" */ 375bfbaa952SDave Jiang fw->end_time = jiffies + HZ; 376bfbaa952SDave Jiang break; 377bfbaa952SDave Jiang 378bfbaa952SDave Jiang case 1: /* abort */ 379bfbaa952SDave Jiang fw->size_received = 0; 380bfbaa952SDave Jiang /* successfully aborted status */ 381bfbaa952SDave Jiang nd_cmd->status = 0x40007; 382bfbaa952SDave Jiang fw->state = FW_STATE_NEW; 383bfbaa952SDave Jiang dev_dbg(dev, "%s: abort successful\n", __func__); 384bfbaa952SDave Jiang break; 385bfbaa952SDave Jiang 386bfbaa952SDave Jiang default: /* bad control flag */ 387bfbaa952SDave Jiang dev_warn(dev, "%s: unknown control flag: %#x\n", 388bfbaa952SDave Jiang __func__, nd_cmd->ctrl_flags); 389bfbaa952SDave Jiang return -EINVAL; 390bfbaa952SDave Jiang } 391bfbaa952SDave Jiang 392bfbaa952SDave Jiang return 0; 393bfbaa952SDave Jiang } 394bfbaa952SDave Jiang 395bfbaa952SDave Jiang static int nd_intel_test_finish_query(struct nfit_test *t, 396bfbaa952SDave Jiang struct nd_intel_fw_finish_query *nd_cmd, 397bfbaa952SDave Jiang unsigned int buf_len, int idx) 398bfbaa952SDave Jiang { 399bfbaa952SDave Jiang struct device *dev = &t->pdev.dev; 400bfbaa952SDave Jiang struct nfit_test_fw *fw = &t->fw[idx]; 401bfbaa952SDave Jiang 402bfbaa952SDave Jiang dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n", 403bfbaa952SDave Jiang __func__, t, nd_cmd, buf_len, idx); 404bfbaa952SDave Jiang 405bfbaa952SDave Jiang if (buf_len < sizeof(*nd_cmd)) 406bfbaa952SDave Jiang return -EINVAL; 407bfbaa952SDave Jiang 408bfbaa952SDave Jiang if (nd_cmd->context != fw->context) { 409bfbaa952SDave Jiang dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n", 410bfbaa952SDave Jiang __func__, nd_cmd->context, fw->context); 411bfbaa952SDave Jiang nd_cmd->status = 0x10007; 412bfbaa952SDave Jiang return 0; 413bfbaa952SDave Jiang } 414bfbaa952SDave Jiang 415bfbaa952SDave Jiang dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context); 416bfbaa952SDave Jiang 417bfbaa952SDave Jiang switch (fw->state) { 418bfbaa952SDave Jiang case FW_STATE_NEW: 419bfbaa952SDave Jiang nd_cmd->updated_fw_rev = 0; 420bfbaa952SDave Jiang nd_cmd->status = 0; 421bfbaa952SDave Jiang dev_dbg(dev, "%s: new state\n", __func__); 422bfbaa952SDave Jiang break; 423bfbaa952SDave Jiang 424bfbaa952SDave Jiang case FW_STATE_IN_PROGRESS: 425bfbaa952SDave Jiang /* sequencing error */ 426bfbaa952SDave Jiang nd_cmd->status = 0x40007; 427bfbaa952SDave Jiang nd_cmd->updated_fw_rev = 0; 428bfbaa952SDave Jiang dev_dbg(dev, "%s: sequence error\n", __func__); 429bfbaa952SDave Jiang break; 430bfbaa952SDave Jiang 431bfbaa952SDave Jiang case FW_STATE_VERIFY: 432bfbaa952SDave Jiang if (time_is_after_jiffies64(fw->end_time)) { 433bfbaa952SDave Jiang nd_cmd->updated_fw_rev = 0; 434bfbaa952SDave Jiang nd_cmd->status = 0x20007; 435bfbaa952SDave Jiang dev_dbg(dev, "%s: still verifying\n", __func__); 436bfbaa952SDave Jiang break; 437bfbaa952SDave Jiang } 438bfbaa952SDave Jiang 439bfbaa952SDave Jiang dev_dbg(dev, "%s: transition out verify\n", __func__); 440bfbaa952SDave Jiang fw->state = FW_STATE_UPDATED; 441bfbaa952SDave Jiang /* we are going to fall through if it's "done" */ 442bfbaa952SDave Jiang case FW_STATE_UPDATED: 443bfbaa952SDave Jiang nd_cmd->status = 0; 444bfbaa952SDave Jiang /* bogus test version */ 445bfbaa952SDave Jiang fw->version = nd_cmd->updated_fw_rev = 446bfbaa952SDave Jiang INTEL_FW_FAKE_VERSION; 447bfbaa952SDave Jiang dev_dbg(dev, "%s: updated\n", __func__); 448bfbaa952SDave Jiang break; 449bfbaa952SDave Jiang 450bfbaa952SDave Jiang default: /* we should never get here */ 451bfbaa952SDave Jiang return -EINVAL; 452bfbaa952SDave Jiang } 453bfbaa952SDave Jiang 454bfbaa952SDave Jiang return 0; 455bfbaa952SDave Jiang } 456bfbaa952SDave Jiang 45739c686b8SVishal Verma static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd, 4586bc75619SDan Williams unsigned int buf_len) 4596bc75619SDan Williams { 4606bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 4616bc75619SDan Williams return -EINVAL; 46239c686b8SVishal Verma 4636bc75619SDan Williams nd_cmd->status = 0; 4646bc75619SDan Williams nd_cmd->config_size = LABEL_SIZE; 4656bc75619SDan Williams nd_cmd->max_xfer = SZ_4K; 46639c686b8SVishal Verma 46739c686b8SVishal Verma return 0; 4686bc75619SDan Williams } 46939c686b8SVishal Verma 47039c686b8SVishal Verma static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr 47139c686b8SVishal Verma *nd_cmd, unsigned int buf_len, void *label) 47239c686b8SVishal Verma { 4736bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 47439c686b8SVishal Verma int rc; 4756bc75619SDan Williams 4766bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 4776bc75619SDan Williams return -EINVAL; 4786bc75619SDan Williams if (offset >= LABEL_SIZE) 4796bc75619SDan Williams return -EINVAL; 4806bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len) 4816bc75619SDan Williams return -EINVAL; 4826bc75619SDan Williams 4836bc75619SDan Williams nd_cmd->status = 0; 4846bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 48539c686b8SVishal Verma memcpy(nd_cmd->out_buf, label + offset, len); 4866bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - len; 48739c686b8SVishal Verma 48839c686b8SVishal Verma return rc; 4896bc75619SDan Williams } 49039c686b8SVishal Verma 49139c686b8SVishal Verma static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd, 49239c686b8SVishal Verma unsigned int buf_len, void *label) 49339c686b8SVishal Verma { 4946bc75619SDan Williams unsigned int len, offset = nd_cmd->in_offset; 4956bc75619SDan Williams u32 *status; 49639c686b8SVishal Verma int rc; 4976bc75619SDan Williams 4986bc75619SDan Williams if (buf_len < sizeof(*nd_cmd)) 4996bc75619SDan Williams return -EINVAL; 5006bc75619SDan Williams if (offset >= LABEL_SIZE) 5016bc75619SDan Williams return -EINVAL; 5026bc75619SDan Williams if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len) 5036bc75619SDan Williams return -EINVAL; 5046bc75619SDan Williams 50539c686b8SVishal Verma status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd); 5066bc75619SDan Williams *status = 0; 5076bc75619SDan Williams len = min(nd_cmd->in_length, LABEL_SIZE - offset); 50839c686b8SVishal Verma memcpy(label + offset, nd_cmd->in_buf, len); 5096bc75619SDan Williams rc = buf_len - sizeof(*nd_cmd) - (len + 4); 51039c686b8SVishal Verma 51139c686b8SVishal Verma return rc; 5126bc75619SDan Williams } 51339c686b8SVishal Verma 514d4f32367SDan Williams #define NFIT_TEST_CLEAR_ERR_UNIT 256 515747ffe11SDan Williams 51639c686b8SVishal Verma static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd, 51739c686b8SVishal Verma unsigned int buf_len) 51839c686b8SVishal Verma { 5199fb1a190SDave Jiang int ars_recs; 5209fb1a190SDave Jiang 52139c686b8SVishal Verma if (buf_len < sizeof(*nd_cmd)) 52239c686b8SVishal Verma return -EINVAL; 52339c686b8SVishal Verma 5249fb1a190SDave Jiang /* for testing, only store up to n records that fit within 4k */ 5259fb1a190SDave Jiang ars_recs = SZ_4K / sizeof(struct nd_ars_record); 5269fb1a190SDave Jiang 527747ffe11SDan Williams nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status) 5289fb1a190SDave Jiang + ars_recs * sizeof(struct nd_ars_record); 52939c686b8SVishal Verma nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16; 530d4f32367SDan Williams nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT; 53139c686b8SVishal Verma 53239c686b8SVishal Verma return 0; 53339c686b8SVishal Verma } 53439c686b8SVishal Verma 5359fb1a190SDave Jiang static void post_ars_status(struct ars_state *ars_state, 5369fb1a190SDave Jiang struct badrange *badrange, u64 addr, u64 len) 53739c686b8SVishal Verma { 538f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status; 539f471f1a7SDan Williams struct nd_ars_record *ars_record; 5409fb1a190SDave Jiang struct badrange_entry *be; 5419fb1a190SDave Jiang u64 end = addr + len - 1; 5429fb1a190SDave Jiang int i = 0; 543f471f1a7SDan Williams 544f471f1a7SDan Williams ars_state->deadline = jiffies + 1*HZ; 545f471f1a7SDan Williams ars_status = ars_state->ars_status; 546f471f1a7SDan Williams ars_status->status = 0; 547f471f1a7SDan Williams ars_status->address = addr; 548f471f1a7SDan Williams ars_status->length = len; 549f471f1a7SDan Williams ars_status->type = ND_ARS_PERSISTENT; 5509fb1a190SDave Jiang 5519fb1a190SDave Jiang spin_lock(&badrange->lock); 5529fb1a190SDave Jiang list_for_each_entry(be, &badrange->list, list) { 5539fb1a190SDave Jiang u64 be_end = be->start + be->length - 1; 5549fb1a190SDave Jiang u64 rstart, rend; 5559fb1a190SDave Jiang 5569fb1a190SDave Jiang /* skip entries outside the range */ 5579fb1a190SDave Jiang if (be_end < addr || be->start > end) 5589fb1a190SDave Jiang continue; 5599fb1a190SDave Jiang 5609fb1a190SDave Jiang rstart = (be->start < addr) ? addr : be->start; 5619fb1a190SDave Jiang rend = (be_end < end) ? be_end : end; 5629fb1a190SDave Jiang ars_record = &ars_status->records[i]; 563f471f1a7SDan Williams ars_record->handle = 0; 5649fb1a190SDave Jiang ars_record->err_address = rstart; 5659fb1a190SDave Jiang ars_record->length = rend - rstart + 1; 5669fb1a190SDave Jiang i++; 5679fb1a190SDave Jiang } 5689fb1a190SDave Jiang spin_unlock(&badrange->lock); 5699fb1a190SDave Jiang ars_status->num_records = i; 5709fb1a190SDave Jiang ars_status->out_length = sizeof(struct nd_cmd_ars_status) 5719fb1a190SDave Jiang + i * sizeof(struct nd_ars_record); 572f471f1a7SDan Williams } 573f471f1a7SDan Williams 5749fb1a190SDave Jiang static int nfit_test_cmd_ars_start(struct nfit_test *t, 5759fb1a190SDave Jiang struct ars_state *ars_state, 576f471f1a7SDan Williams struct nd_cmd_ars_start *ars_start, unsigned int buf_len, 577f471f1a7SDan Williams int *cmd_rc) 578f471f1a7SDan Williams { 579f471f1a7SDan Williams if (buf_len < sizeof(*ars_start)) 58039c686b8SVishal Verma return -EINVAL; 58139c686b8SVishal Verma 582f471f1a7SDan Williams spin_lock(&ars_state->lock); 583f471f1a7SDan Williams if (time_before(jiffies, ars_state->deadline)) { 584f471f1a7SDan Williams ars_start->status = NFIT_ARS_START_BUSY; 585f471f1a7SDan Williams *cmd_rc = -EBUSY; 586f471f1a7SDan Williams } else { 587f471f1a7SDan Williams ars_start->status = 0; 588f471f1a7SDan Williams ars_start->scrub_time = 1; 5899fb1a190SDave Jiang post_ars_status(ars_state, &t->badrange, ars_start->address, 590f471f1a7SDan Williams ars_start->length); 591f471f1a7SDan Williams *cmd_rc = 0; 592f471f1a7SDan Williams } 593f471f1a7SDan Williams spin_unlock(&ars_state->lock); 59439c686b8SVishal Verma 59539c686b8SVishal Verma return 0; 59639c686b8SVishal Verma } 59739c686b8SVishal Verma 598f471f1a7SDan Williams static int nfit_test_cmd_ars_status(struct ars_state *ars_state, 599f471f1a7SDan Williams struct nd_cmd_ars_status *ars_status, unsigned int buf_len, 600f471f1a7SDan Williams int *cmd_rc) 60139c686b8SVishal Verma { 602f471f1a7SDan Williams if (buf_len < ars_state->ars_status->out_length) 60339c686b8SVishal Verma return -EINVAL; 60439c686b8SVishal Verma 605f471f1a7SDan Williams spin_lock(&ars_state->lock); 606f471f1a7SDan Williams if (time_before(jiffies, ars_state->deadline)) { 607f471f1a7SDan Williams memset(ars_status, 0, buf_len); 608f471f1a7SDan Williams ars_status->status = NFIT_ARS_STATUS_BUSY; 609f471f1a7SDan Williams ars_status->out_length = sizeof(*ars_status); 610f471f1a7SDan Williams *cmd_rc = -EBUSY; 611f471f1a7SDan Williams } else { 612f471f1a7SDan Williams memcpy(ars_status, ars_state->ars_status, 613f471f1a7SDan Williams ars_state->ars_status->out_length); 614f471f1a7SDan Williams *cmd_rc = 0; 615f471f1a7SDan Williams } 616f471f1a7SDan Williams spin_unlock(&ars_state->lock); 61739c686b8SVishal Verma return 0; 61839c686b8SVishal Verma } 61939c686b8SVishal Verma 6205e096ef3SVishal Verma static int nfit_test_cmd_clear_error(struct nfit_test *t, 6215e096ef3SVishal Verma struct nd_cmd_clear_error *clear_err, 622d4f32367SDan Williams unsigned int buf_len, int *cmd_rc) 623d4f32367SDan Williams { 624d4f32367SDan Williams const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1; 625d4f32367SDan Williams if (buf_len < sizeof(*clear_err)) 626d4f32367SDan Williams return -EINVAL; 627d4f32367SDan Williams 628d4f32367SDan Williams if ((clear_err->address & mask) || (clear_err->length & mask)) 629d4f32367SDan Williams return -EINVAL; 630d4f32367SDan Williams 6315e096ef3SVishal Verma badrange_forget(&t->badrange, clear_err->address, clear_err->length); 632d4f32367SDan Williams clear_err->status = 0; 633d4f32367SDan Williams clear_err->cleared = clear_err->length; 634d4f32367SDan Williams *cmd_rc = 0; 635d4f32367SDan Williams return 0; 636d4f32367SDan Williams } 637d4f32367SDan Williams 63810246dc8SYasunori Goto struct region_search_spa { 63910246dc8SYasunori Goto u64 addr; 64010246dc8SYasunori Goto struct nd_region *region; 64110246dc8SYasunori Goto }; 64210246dc8SYasunori Goto 64310246dc8SYasunori Goto static int is_region_device(struct device *dev) 64410246dc8SYasunori Goto { 64510246dc8SYasunori Goto return !strncmp(dev->kobj.name, "region", 6); 64610246dc8SYasunori Goto } 64710246dc8SYasunori Goto 64810246dc8SYasunori Goto static int nfit_test_search_region_spa(struct device *dev, void *data) 64910246dc8SYasunori Goto { 65010246dc8SYasunori Goto struct region_search_spa *ctx = data; 65110246dc8SYasunori Goto struct nd_region *nd_region; 65210246dc8SYasunori Goto resource_size_t ndr_end; 65310246dc8SYasunori Goto 65410246dc8SYasunori Goto if (!is_region_device(dev)) 65510246dc8SYasunori Goto return 0; 65610246dc8SYasunori Goto 65710246dc8SYasunori Goto nd_region = to_nd_region(dev); 65810246dc8SYasunori Goto ndr_end = nd_region->ndr_start + nd_region->ndr_size; 65910246dc8SYasunori Goto 66010246dc8SYasunori Goto if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) { 66110246dc8SYasunori Goto ctx->region = nd_region; 66210246dc8SYasunori Goto return 1; 66310246dc8SYasunori Goto } 66410246dc8SYasunori Goto 66510246dc8SYasunori Goto return 0; 66610246dc8SYasunori Goto } 66710246dc8SYasunori Goto 66810246dc8SYasunori Goto static int nfit_test_search_spa(struct nvdimm_bus *bus, 66910246dc8SYasunori Goto struct nd_cmd_translate_spa *spa) 67010246dc8SYasunori Goto { 67110246dc8SYasunori Goto int ret; 67210246dc8SYasunori Goto struct nd_region *nd_region = NULL; 67310246dc8SYasunori Goto struct nvdimm *nvdimm = NULL; 67410246dc8SYasunori Goto struct nd_mapping *nd_mapping = NULL; 67510246dc8SYasunori Goto struct region_search_spa ctx = { 67610246dc8SYasunori Goto .addr = spa->spa, 67710246dc8SYasunori Goto .region = NULL, 67810246dc8SYasunori Goto }; 67910246dc8SYasunori Goto u64 dpa; 68010246dc8SYasunori Goto 68110246dc8SYasunori Goto ret = device_for_each_child(&bus->dev, &ctx, 68210246dc8SYasunori Goto nfit_test_search_region_spa); 68310246dc8SYasunori Goto 68410246dc8SYasunori Goto if (!ret) 68510246dc8SYasunori Goto return -ENODEV; 68610246dc8SYasunori Goto 68710246dc8SYasunori Goto nd_region = ctx.region; 68810246dc8SYasunori Goto 68910246dc8SYasunori Goto dpa = ctx.addr - nd_region->ndr_start; 69010246dc8SYasunori Goto 69110246dc8SYasunori Goto /* 69210246dc8SYasunori Goto * last dimm is selected for test 69310246dc8SYasunori Goto */ 69410246dc8SYasunori Goto nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1]; 69510246dc8SYasunori Goto nvdimm = nd_mapping->nvdimm; 69610246dc8SYasunori Goto 69710246dc8SYasunori Goto spa->devices[0].nfit_device_handle = handle[nvdimm->id]; 69810246dc8SYasunori Goto spa->num_nvdimms = 1; 69910246dc8SYasunori Goto spa->devices[0].dpa = dpa; 70010246dc8SYasunori Goto 70110246dc8SYasunori Goto return 0; 70210246dc8SYasunori Goto } 70310246dc8SYasunori Goto 70410246dc8SYasunori Goto static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus, 70510246dc8SYasunori Goto struct nd_cmd_translate_spa *spa, unsigned int buf_len) 70610246dc8SYasunori Goto { 70710246dc8SYasunori Goto if (buf_len < spa->translate_length) 70810246dc8SYasunori Goto return -EINVAL; 70910246dc8SYasunori Goto 71010246dc8SYasunori Goto if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms) 71110246dc8SYasunori Goto spa->status = 2; 71210246dc8SYasunori Goto 71310246dc8SYasunori Goto return 0; 71410246dc8SYasunori Goto } 71510246dc8SYasunori Goto 716ed07c433SDan Williams static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len, 717ed07c433SDan Williams struct nd_intel_smart *smart_data) 718baa51277SDan Williams { 719baa51277SDan Williams if (buf_len < sizeof(*smart)) 720baa51277SDan Williams return -EINVAL; 721ed07c433SDan Williams memcpy(smart, smart_data, sizeof(*smart)); 722baa51277SDan Williams return 0; 723baa51277SDan Williams } 724baa51277SDan Williams 725cdd77d3eSDan Williams static int nfit_test_cmd_smart_threshold( 726ed07c433SDan Williams struct nd_intel_smart_threshold *out, 727ed07c433SDan Williams unsigned int buf_len, 728ed07c433SDan Williams struct nd_intel_smart_threshold *smart_t) 729baa51277SDan Williams { 730baa51277SDan Williams if (buf_len < sizeof(*smart_t)) 731baa51277SDan Williams return -EINVAL; 732ed07c433SDan Williams memcpy(out, smart_t, sizeof(*smart_t)); 733ed07c433SDan Williams return 0; 734ed07c433SDan Williams } 735ed07c433SDan Williams 736ed07c433SDan Williams static void smart_notify(struct device *bus_dev, 737ed07c433SDan Williams struct device *dimm_dev, struct nd_intel_smart *smart, 738ed07c433SDan Williams struct nd_intel_smart_threshold *thresh) 739ed07c433SDan Williams { 740ed07c433SDan Williams dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n", 741ed07c433SDan Williams __func__, thresh->alarm_control, thresh->spares, 742ed07c433SDan Williams smart->spares, thresh->media_temperature, 743ed07c433SDan Williams smart->media_temperature, thresh->ctrl_temperature, 744ed07c433SDan Williams smart->ctrl_temperature); 745ed07c433SDan Williams if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP) 746ed07c433SDan Williams && smart->spares 747ed07c433SDan Williams <= thresh->spares) 748ed07c433SDan Williams || ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP) 749ed07c433SDan Williams && smart->media_temperature 750ed07c433SDan Williams >= thresh->media_temperature) 751ed07c433SDan Williams || ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP) 752ed07c433SDan Williams && smart->ctrl_temperature 7534cf260fcSVishal Verma >= thresh->ctrl_temperature) 7544cf260fcSVishal Verma || (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH) 7554cf260fcSVishal Verma || (smart->shutdown_state != 0)) { 756ed07c433SDan Williams device_lock(bus_dev); 757ed07c433SDan Williams __acpi_nvdimm_notify(dimm_dev, 0x81); 758ed07c433SDan Williams device_unlock(bus_dev); 759ed07c433SDan Williams } 760ed07c433SDan Williams } 761ed07c433SDan Williams 762ed07c433SDan Williams static int nfit_test_cmd_smart_set_threshold( 763ed07c433SDan Williams struct nd_intel_smart_set_threshold *in, 764ed07c433SDan Williams unsigned int buf_len, 765ed07c433SDan Williams struct nd_intel_smart_threshold *thresh, 766ed07c433SDan Williams struct nd_intel_smart *smart, 767ed07c433SDan Williams struct device *bus_dev, struct device *dimm_dev) 768ed07c433SDan Williams { 769ed07c433SDan Williams unsigned int size; 770ed07c433SDan Williams 771ed07c433SDan Williams size = sizeof(*in) - 4; 772ed07c433SDan Williams if (buf_len < size) 773ed07c433SDan Williams return -EINVAL; 774ed07c433SDan Williams memcpy(thresh->data, in, size); 775ed07c433SDan Williams in->status = 0; 776ed07c433SDan Williams smart_notify(bus_dev, dimm_dev, smart, thresh); 777ed07c433SDan Williams 778baa51277SDan Williams return 0; 779baa51277SDan Williams } 780baa51277SDan Williams 7814cf260fcSVishal Verma static int nfit_test_cmd_smart_inject( 7824cf260fcSVishal Verma struct nd_intel_smart_inject *inj, 7834cf260fcSVishal Verma unsigned int buf_len, 7844cf260fcSVishal Verma struct nd_intel_smart_threshold *thresh, 7854cf260fcSVishal Verma struct nd_intel_smart *smart, 7864cf260fcSVishal Verma struct device *bus_dev, struct device *dimm_dev) 7874cf260fcSVishal Verma { 7884cf260fcSVishal Verma if (buf_len != sizeof(*inj)) 7894cf260fcSVishal Verma return -EINVAL; 7904cf260fcSVishal Verma 791b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_MTEMP) { 7924cf260fcSVishal Verma if (inj->mtemp_enable) 7934cf260fcSVishal Verma smart->media_temperature = inj->media_temperature; 794b4d4702fSVishal Verma else 795b4d4702fSVishal Verma smart->media_temperature = smart_def.media_temperature; 796b4d4702fSVishal Verma } 797b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_SPARE) { 7984cf260fcSVishal Verma if (inj->spare_enable) 7994cf260fcSVishal Verma smart->spares = inj->spares; 800b4d4702fSVishal Verma else 801b4d4702fSVishal Verma smart->spares = smart_def.spares; 802b4d4702fSVishal Verma } 803b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_FATAL) { 8044cf260fcSVishal Verma if (inj->fatal_enable) 8054cf260fcSVishal Verma smart->health = ND_INTEL_SMART_FATAL_HEALTH; 806b4d4702fSVishal Verma else 807b4d4702fSVishal Verma smart->health = ND_INTEL_SMART_NON_CRITICAL_HEALTH; 808b4d4702fSVishal Verma } 809b4d4702fSVishal Verma if (inj->flags & ND_INTEL_SMART_INJECT_SHUTDOWN) { 8104cf260fcSVishal Verma if (inj->unsafe_shutdown_enable) { 8114cf260fcSVishal Verma smart->shutdown_state = 1; 8124cf260fcSVishal Verma smart->shutdown_count++; 813b4d4702fSVishal Verma } else 814b4d4702fSVishal Verma smart->shutdown_state = 0; 8154cf260fcSVishal Verma } 8164cf260fcSVishal Verma inj->status = 0; 8174cf260fcSVishal Verma smart_notify(bus_dev, dimm_dev, smart, thresh); 8184cf260fcSVishal Verma 8194cf260fcSVishal Verma return 0; 8204cf260fcSVishal Verma } 8214cf260fcSVishal Verma 8229fb1a190SDave Jiang static void uc_error_notify(struct work_struct *work) 8239fb1a190SDave Jiang { 8249fb1a190SDave Jiang struct nfit_test *t = container_of(work, typeof(*t), work); 8259fb1a190SDave Jiang 8269fb1a190SDave Jiang __acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR); 8279fb1a190SDave Jiang } 8289fb1a190SDave Jiang 8299fb1a190SDave Jiang static int nfit_test_cmd_ars_error_inject(struct nfit_test *t, 8309fb1a190SDave Jiang struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len) 8319fb1a190SDave Jiang { 8329fb1a190SDave Jiang int rc; 8339fb1a190SDave Jiang 83441cb3301SVishal Verma if (buf_len != sizeof(*err_inj)) { 8359fb1a190SDave Jiang rc = -EINVAL; 8369fb1a190SDave Jiang goto err; 8379fb1a190SDave Jiang } 8389fb1a190SDave Jiang 8399fb1a190SDave Jiang if (err_inj->err_inj_spa_range_length <= 0) { 8409fb1a190SDave Jiang rc = -EINVAL; 8419fb1a190SDave Jiang goto err; 8429fb1a190SDave Jiang } 8439fb1a190SDave Jiang 8449fb1a190SDave Jiang rc = badrange_add(&t->badrange, err_inj->err_inj_spa_range_base, 8459fb1a190SDave Jiang err_inj->err_inj_spa_range_length); 8469fb1a190SDave Jiang if (rc < 0) 8479fb1a190SDave Jiang goto err; 8489fb1a190SDave Jiang 8499fb1a190SDave Jiang if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY)) 8509fb1a190SDave Jiang queue_work(nfit_wq, &t->work); 8519fb1a190SDave Jiang 8529fb1a190SDave Jiang err_inj->status = 0; 8539fb1a190SDave Jiang return 0; 8549fb1a190SDave Jiang 8559fb1a190SDave Jiang err: 8569fb1a190SDave Jiang err_inj->status = NFIT_ARS_INJECT_INVALID; 8579fb1a190SDave Jiang return rc; 8589fb1a190SDave Jiang } 8599fb1a190SDave Jiang 8609fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t, 8619fb1a190SDave Jiang struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len) 8629fb1a190SDave Jiang { 8639fb1a190SDave Jiang int rc; 8649fb1a190SDave Jiang 86541cb3301SVishal Verma if (buf_len != sizeof(*err_clr)) { 8669fb1a190SDave Jiang rc = -EINVAL; 8679fb1a190SDave Jiang goto err; 8689fb1a190SDave Jiang } 8699fb1a190SDave Jiang 8709fb1a190SDave Jiang if (err_clr->err_inj_clr_spa_range_length <= 0) { 8719fb1a190SDave Jiang rc = -EINVAL; 8729fb1a190SDave Jiang goto err; 8739fb1a190SDave Jiang } 8749fb1a190SDave Jiang 8759fb1a190SDave Jiang badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base, 8769fb1a190SDave Jiang err_clr->err_inj_clr_spa_range_length); 8779fb1a190SDave Jiang 8789fb1a190SDave Jiang err_clr->status = 0; 8799fb1a190SDave Jiang return 0; 8809fb1a190SDave Jiang 8819fb1a190SDave Jiang err: 8829fb1a190SDave Jiang err_clr->status = NFIT_ARS_INJECT_INVALID; 8839fb1a190SDave Jiang return rc; 8849fb1a190SDave Jiang } 8859fb1a190SDave Jiang 8869fb1a190SDave Jiang static int nfit_test_cmd_ars_inject_status(struct nfit_test *t, 8879fb1a190SDave Jiang struct nd_cmd_ars_err_inj_stat *err_stat, 8889fb1a190SDave Jiang unsigned int buf_len) 8899fb1a190SDave Jiang { 8909fb1a190SDave Jiang struct badrange_entry *be; 8919fb1a190SDave Jiang int max = SZ_4K / sizeof(struct nd_error_stat_query_record); 8929fb1a190SDave Jiang int i = 0; 8939fb1a190SDave Jiang 8949fb1a190SDave Jiang err_stat->status = 0; 8959fb1a190SDave Jiang spin_lock(&t->badrange.lock); 8969fb1a190SDave Jiang list_for_each_entry(be, &t->badrange.list, list) { 8979fb1a190SDave Jiang err_stat->record[i].err_inj_stat_spa_range_base = be->start; 8989fb1a190SDave Jiang err_stat->record[i].err_inj_stat_spa_range_length = be->length; 8999fb1a190SDave Jiang i++; 9009fb1a190SDave Jiang if (i > max) 9019fb1a190SDave Jiang break; 9029fb1a190SDave Jiang } 9039fb1a190SDave Jiang spin_unlock(&t->badrange.lock); 9049fb1a190SDave Jiang err_stat->inj_err_rec_count = i; 9059fb1a190SDave Jiang 9069fb1a190SDave Jiang return 0; 9079fb1a190SDave Jiang } 9089fb1a190SDave Jiang 909674d8bdeSDave Jiang static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t, 910674d8bdeSDave Jiang struct nd_intel_lss *nd_cmd, unsigned int buf_len) 911674d8bdeSDave Jiang { 912674d8bdeSDave Jiang struct device *dev = &t->pdev.dev; 913674d8bdeSDave Jiang 914674d8bdeSDave Jiang if (buf_len < sizeof(*nd_cmd)) 915674d8bdeSDave Jiang return -EINVAL; 916674d8bdeSDave Jiang 917674d8bdeSDave Jiang switch (nd_cmd->enable) { 918674d8bdeSDave Jiang case 0: 919674d8bdeSDave Jiang nd_cmd->status = 0; 920674d8bdeSDave Jiang dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n", 921674d8bdeSDave Jiang __func__); 922674d8bdeSDave Jiang break; 923674d8bdeSDave Jiang case 1: 924674d8bdeSDave Jiang nd_cmd->status = 0; 925674d8bdeSDave Jiang dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n", 926674d8bdeSDave Jiang __func__); 927674d8bdeSDave Jiang break; 928674d8bdeSDave Jiang default: 929674d8bdeSDave Jiang dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable); 930674d8bdeSDave Jiang nd_cmd->status = 0x3; 931674d8bdeSDave Jiang break; 932674d8bdeSDave Jiang } 933674d8bdeSDave Jiang 934674d8bdeSDave Jiang 935674d8bdeSDave Jiang return 0; 936674d8bdeSDave Jiang } 937674d8bdeSDave Jiang 93839611e83SDan Williams static int override_return_code(int dimm, unsigned int func, int rc) 93939611e83SDan Williams { 94039611e83SDan Williams if ((1 << func) & dimm_fail_cmd_flags[dimm]) { 94139611e83SDan Williams if (dimm_fail_cmd_code[dimm]) 94239611e83SDan Williams return dimm_fail_cmd_code[dimm]; 94339611e83SDan Williams return -EIO; 94439611e83SDan Williams } 94539611e83SDan Williams return rc; 94639611e83SDan Williams } 94739611e83SDan Williams 9483c13e2acSDave Jiang static int nd_intel_test_cmd_security_status(struct nfit_test *t, 9493c13e2acSDave Jiang struct nd_intel_get_security_state *nd_cmd, 9503c13e2acSDave Jiang unsigned int buf_len, int dimm) 9513c13e2acSDave Jiang { 9523c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 9533c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 9543c13e2acSDave Jiang 9553c13e2acSDave Jiang nd_cmd->status = 0; 9563c13e2acSDave Jiang nd_cmd->state = sec->state; 957ecaa4a97SDave Jiang nd_cmd->extended_state = sec->ext_state; 9583c13e2acSDave Jiang dev_dbg(dev, "security state (%#x) returned\n", nd_cmd->state); 9593c13e2acSDave Jiang 9603c13e2acSDave Jiang return 0; 9613c13e2acSDave Jiang } 9623c13e2acSDave Jiang 9633c13e2acSDave Jiang static int nd_intel_test_cmd_unlock_unit(struct nfit_test *t, 9643c13e2acSDave Jiang struct nd_intel_unlock_unit *nd_cmd, 9653c13e2acSDave Jiang unsigned int buf_len, int dimm) 9663c13e2acSDave Jiang { 9673c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 9683c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 9693c13e2acSDave Jiang 9703c13e2acSDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_LOCKED) || 9713c13e2acSDave Jiang (sec->state & ND_INTEL_SEC_STATE_FROZEN)) { 9723c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 9733c13e2acSDave Jiang dev_dbg(dev, "unlock unit: invalid state: %#x\n", 9743c13e2acSDave Jiang sec->state); 9753c13e2acSDave Jiang } else if (memcmp(nd_cmd->passphrase, sec->passphrase, 9763c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 9773c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 9783c13e2acSDave Jiang dev_dbg(dev, "unlock unit: invalid passphrase\n"); 9793c13e2acSDave Jiang } else { 9803c13e2acSDave Jiang nd_cmd->status = 0; 9813c13e2acSDave Jiang sec->state = ND_INTEL_SEC_STATE_ENABLED; 9823c13e2acSDave Jiang dev_dbg(dev, "Unit unlocked\n"); 9833c13e2acSDave Jiang } 9843c13e2acSDave Jiang 9853c13e2acSDave Jiang dev_dbg(dev, "unlocking status returned: %#x\n", nd_cmd->status); 9863c13e2acSDave Jiang return 0; 9873c13e2acSDave Jiang } 9883c13e2acSDave Jiang 9893c13e2acSDave Jiang static int nd_intel_test_cmd_set_pass(struct nfit_test *t, 9903c13e2acSDave Jiang struct nd_intel_set_passphrase *nd_cmd, 9913c13e2acSDave Jiang unsigned int buf_len, int dimm) 9923c13e2acSDave Jiang { 9933c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 9943c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 9953c13e2acSDave Jiang 9963c13e2acSDave Jiang if (sec->state & ND_INTEL_SEC_STATE_FROZEN) { 9973c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 9983c13e2acSDave Jiang dev_dbg(dev, "set passphrase: wrong security state\n"); 9993c13e2acSDave Jiang } else if (memcmp(nd_cmd->old_pass, sec->passphrase, 10003c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 10013c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 10023c13e2acSDave Jiang dev_dbg(dev, "set passphrase: wrong passphrase\n"); 10033c13e2acSDave Jiang } else { 10043c13e2acSDave Jiang memcpy(sec->passphrase, nd_cmd->new_pass, 10053c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE); 10063c13e2acSDave Jiang sec->state |= ND_INTEL_SEC_STATE_ENABLED; 10073c13e2acSDave Jiang nd_cmd->status = 0; 10083c13e2acSDave Jiang dev_dbg(dev, "passphrase updated\n"); 10093c13e2acSDave Jiang } 10103c13e2acSDave Jiang 10113c13e2acSDave Jiang return 0; 10123c13e2acSDave Jiang } 10133c13e2acSDave Jiang 10143c13e2acSDave Jiang static int nd_intel_test_cmd_freeze_lock(struct nfit_test *t, 10153c13e2acSDave Jiang struct nd_intel_freeze_lock *nd_cmd, 10163c13e2acSDave Jiang unsigned int buf_len, int dimm) 10173c13e2acSDave Jiang { 10183c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 10193c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 10203c13e2acSDave Jiang 10213c13e2acSDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED)) { 10223c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 10233c13e2acSDave Jiang dev_dbg(dev, "freeze lock: wrong security state\n"); 10243c13e2acSDave Jiang } else { 10253c13e2acSDave Jiang sec->state |= ND_INTEL_SEC_STATE_FROZEN; 10263c13e2acSDave Jiang nd_cmd->status = 0; 10273c13e2acSDave Jiang dev_dbg(dev, "security frozen\n"); 10283c13e2acSDave Jiang } 10293c13e2acSDave Jiang 10303c13e2acSDave Jiang return 0; 10313c13e2acSDave Jiang } 10323c13e2acSDave Jiang 10333c13e2acSDave Jiang static int nd_intel_test_cmd_disable_pass(struct nfit_test *t, 10343c13e2acSDave Jiang struct nd_intel_disable_passphrase *nd_cmd, 10353c13e2acSDave Jiang unsigned int buf_len, int dimm) 10363c13e2acSDave Jiang { 10373c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 10383c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 10393c13e2acSDave Jiang 10403c13e2acSDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED) || 10413c13e2acSDave Jiang (sec->state & ND_INTEL_SEC_STATE_FROZEN)) { 10423c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 10433c13e2acSDave Jiang dev_dbg(dev, "disable passphrase: wrong security state\n"); 10443c13e2acSDave Jiang } else if (memcmp(nd_cmd->passphrase, sec->passphrase, 10453c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 10463c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 10473c13e2acSDave Jiang dev_dbg(dev, "disable passphrase: wrong passphrase\n"); 10483c13e2acSDave Jiang } else { 10493c13e2acSDave Jiang memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 10503c13e2acSDave Jiang sec->state = 0; 10513c13e2acSDave Jiang dev_dbg(dev, "disable passphrase: done\n"); 10523c13e2acSDave Jiang } 10533c13e2acSDave Jiang 10543c13e2acSDave Jiang return 0; 10553c13e2acSDave Jiang } 10563c13e2acSDave Jiang 10573c13e2acSDave Jiang static int nd_intel_test_cmd_secure_erase(struct nfit_test *t, 10583c13e2acSDave Jiang struct nd_intel_secure_erase *nd_cmd, 10593c13e2acSDave Jiang unsigned int buf_len, int dimm) 10603c13e2acSDave Jiang { 10613c13e2acSDave Jiang struct device *dev = &t->pdev.dev; 10623c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 10633c13e2acSDave Jiang 1064*037c8489SDave Jiang if (sec->state & ND_INTEL_SEC_STATE_FROZEN) { 10653c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 10663c13e2acSDave Jiang dev_dbg(dev, "secure erase: wrong security state\n"); 10673c13e2acSDave Jiang } else if (memcmp(nd_cmd->passphrase, sec->passphrase, 10683c13e2acSDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 10693c13e2acSDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 10703c13e2acSDave Jiang dev_dbg(dev, "secure erase: wrong passphrase\n"); 10713c13e2acSDave Jiang } else { 1072*037c8489SDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_ENABLED) 1073*037c8489SDave Jiang && (memcmp(nd_cmd->passphrase, zero_key, 1074*037c8489SDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0)) { 1075*037c8489SDave Jiang dev_dbg(dev, "invalid zero key\n"); 1076*037c8489SDave Jiang return 0; 1077*037c8489SDave Jiang } 10783c13e2acSDave Jiang memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 1079ecaa4a97SDave Jiang memset(sec->master_passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 10803c13e2acSDave Jiang sec->state = 0; 1081ecaa4a97SDave Jiang sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED; 10823c13e2acSDave Jiang dev_dbg(dev, "secure erase: done\n"); 10833c13e2acSDave Jiang } 10843c13e2acSDave Jiang 10853c13e2acSDave Jiang return 0; 10863c13e2acSDave Jiang } 10873c13e2acSDave Jiang 1088926f7480SDave Jiang static int nd_intel_test_cmd_overwrite(struct nfit_test *t, 1089926f7480SDave Jiang struct nd_intel_overwrite *nd_cmd, 1090926f7480SDave Jiang unsigned int buf_len, int dimm) 1091926f7480SDave Jiang { 1092926f7480SDave Jiang struct device *dev = &t->pdev.dev; 1093926f7480SDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 1094926f7480SDave Jiang 1095926f7480SDave Jiang if ((sec->state & ND_INTEL_SEC_STATE_ENABLED) && 1096926f7480SDave Jiang memcmp(nd_cmd->passphrase, sec->passphrase, 1097926f7480SDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 1098926f7480SDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 1099926f7480SDave Jiang dev_dbg(dev, "overwrite: wrong passphrase\n"); 1100926f7480SDave Jiang return 0; 1101926f7480SDave Jiang } 1102926f7480SDave Jiang 1103926f7480SDave Jiang memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 1104926f7480SDave Jiang sec->state = ND_INTEL_SEC_STATE_OVERWRITE; 1105926f7480SDave Jiang dev_dbg(dev, "overwrite progressing.\n"); 1106926f7480SDave Jiang sec->overwrite_end_time = get_jiffies_64() + 5 * HZ; 1107926f7480SDave Jiang 1108926f7480SDave Jiang return 0; 1109926f7480SDave Jiang } 1110926f7480SDave Jiang 1111926f7480SDave Jiang static int nd_intel_test_cmd_query_overwrite(struct nfit_test *t, 1112926f7480SDave Jiang struct nd_intel_query_overwrite *nd_cmd, 1113926f7480SDave Jiang unsigned int buf_len, int dimm) 1114926f7480SDave Jiang { 1115926f7480SDave Jiang struct device *dev = &t->pdev.dev; 1116926f7480SDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 1117926f7480SDave Jiang 1118926f7480SDave Jiang if (!(sec->state & ND_INTEL_SEC_STATE_OVERWRITE)) { 1119926f7480SDave Jiang nd_cmd->status = ND_INTEL_STATUS_OQUERY_SEQUENCE_ERR; 1120926f7480SDave Jiang return 0; 1121926f7480SDave Jiang } 1122926f7480SDave Jiang 1123926f7480SDave Jiang if (time_is_before_jiffies64(sec->overwrite_end_time)) { 1124926f7480SDave Jiang sec->overwrite_end_time = 0; 1125926f7480SDave Jiang sec->state = 0; 1126ecaa4a97SDave Jiang sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED; 1127926f7480SDave Jiang dev_dbg(dev, "overwrite is complete\n"); 1128926f7480SDave Jiang } else 1129926f7480SDave Jiang nd_cmd->status = ND_INTEL_STATUS_OQUERY_INPROGRESS; 1130926f7480SDave Jiang return 0; 1131926f7480SDave Jiang } 1132926f7480SDave Jiang 1133ecaa4a97SDave Jiang static int nd_intel_test_cmd_master_set_pass(struct nfit_test *t, 1134ecaa4a97SDave Jiang struct nd_intel_set_master_passphrase *nd_cmd, 1135ecaa4a97SDave Jiang unsigned int buf_len, int dimm) 1136ecaa4a97SDave Jiang { 1137ecaa4a97SDave Jiang struct device *dev = &t->pdev.dev; 1138ecaa4a97SDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 1139ecaa4a97SDave Jiang 1140ecaa4a97SDave Jiang if (!(sec->ext_state & ND_INTEL_SEC_ESTATE_ENABLED)) { 1141ecaa4a97SDave Jiang nd_cmd->status = ND_INTEL_STATUS_NOT_SUPPORTED; 1142ecaa4a97SDave Jiang dev_dbg(dev, "master set passphrase: in wrong state\n"); 1143ecaa4a97SDave Jiang } else if (sec->ext_state & ND_INTEL_SEC_ESTATE_PLIMIT) { 1144ecaa4a97SDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 1145ecaa4a97SDave Jiang dev_dbg(dev, "master set passphrase: in wrong security state\n"); 1146ecaa4a97SDave Jiang } else if (memcmp(nd_cmd->old_pass, sec->master_passphrase, 1147ecaa4a97SDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 1148ecaa4a97SDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 1149ecaa4a97SDave Jiang dev_dbg(dev, "master set passphrase: wrong passphrase\n"); 1150ecaa4a97SDave Jiang } else { 1151ecaa4a97SDave Jiang memcpy(sec->master_passphrase, nd_cmd->new_pass, 1152ecaa4a97SDave Jiang ND_INTEL_PASSPHRASE_SIZE); 1153ecaa4a97SDave Jiang sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED; 1154ecaa4a97SDave Jiang dev_dbg(dev, "master passphrase: updated\n"); 1155ecaa4a97SDave Jiang } 1156ecaa4a97SDave Jiang 1157ecaa4a97SDave Jiang return 0; 1158ecaa4a97SDave Jiang } 1159ecaa4a97SDave Jiang 1160ecaa4a97SDave Jiang static int nd_intel_test_cmd_master_secure_erase(struct nfit_test *t, 1161ecaa4a97SDave Jiang struct nd_intel_master_secure_erase *nd_cmd, 1162ecaa4a97SDave Jiang unsigned int buf_len, int dimm) 1163ecaa4a97SDave Jiang { 1164ecaa4a97SDave Jiang struct device *dev = &t->pdev.dev; 1165ecaa4a97SDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 1166ecaa4a97SDave Jiang 1167ecaa4a97SDave Jiang if (!(sec->ext_state & ND_INTEL_SEC_ESTATE_ENABLED)) { 1168ecaa4a97SDave Jiang nd_cmd->status = ND_INTEL_STATUS_NOT_SUPPORTED; 1169ecaa4a97SDave Jiang dev_dbg(dev, "master secure erase: in wrong state\n"); 1170ecaa4a97SDave Jiang } else if (sec->ext_state & ND_INTEL_SEC_ESTATE_PLIMIT) { 1171ecaa4a97SDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_STATE; 1172ecaa4a97SDave Jiang dev_dbg(dev, "master secure erase: in wrong security state\n"); 1173ecaa4a97SDave Jiang } else if (memcmp(nd_cmd->passphrase, sec->master_passphrase, 1174ecaa4a97SDave Jiang ND_INTEL_PASSPHRASE_SIZE) != 0) { 1175ecaa4a97SDave Jiang nd_cmd->status = ND_INTEL_STATUS_INVALID_PASS; 1176ecaa4a97SDave Jiang dev_dbg(dev, "master secure erase: wrong passphrase\n"); 1177ecaa4a97SDave Jiang } else { 1178ecaa4a97SDave Jiang /* we do not erase master state passphrase ever */ 1179ecaa4a97SDave Jiang sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED; 1180ecaa4a97SDave Jiang memset(sec->passphrase, 0, ND_INTEL_PASSPHRASE_SIZE); 1181ecaa4a97SDave Jiang sec->state = 0; 1182ecaa4a97SDave Jiang dev_dbg(dev, "master secure erase: done\n"); 1183ecaa4a97SDave Jiang } 1184ecaa4a97SDave Jiang 1185ecaa4a97SDave Jiang return 0; 1186ecaa4a97SDave Jiang } 1187ecaa4a97SDave Jiang 1188ecaa4a97SDave Jiang 1189bfbaa952SDave Jiang static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func) 1190bfbaa952SDave Jiang { 1191bfbaa952SDave Jiang int i; 1192bfbaa952SDave Jiang 1193bfbaa952SDave Jiang /* lookup per-dimm data */ 1194bfbaa952SDave Jiang for (i = 0; i < ARRAY_SIZE(handle); i++) 1195bfbaa952SDave Jiang if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i]) 1196bfbaa952SDave Jiang break; 1197bfbaa952SDave Jiang if (i >= ARRAY_SIZE(handle)) 1198bfbaa952SDave Jiang return -ENXIO; 1199bfbaa952SDave Jiang return i; 1200bfbaa952SDave Jiang } 1201bfbaa952SDave Jiang 120239c686b8SVishal Verma static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc, 120339c686b8SVishal Verma struct nvdimm *nvdimm, unsigned int cmd, void *buf, 1204aef25338SDan Williams unsigned int buf_len, int *cmd_rc) 120539c686b8SVishal Verma { 120639c686b8SVishal Verma struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc); 120739c686b8SVishal Verma struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc); 12086634fb06SDan Williams unsigned int func = cmd; 1209f471f1a7SDan Williams int i, rc = 0, __cmd_rc; 1210f471f1a7SDan Williams 1211f471f1a7SDan Williams if (!cmd_rc) 1212f471f1a7SDan Williams cmd_rc = &__cmd_rc; 1213f471f1a7SDan Williams *cmd_rc = 0; 121439c686b8SVishal Verma 121539c686b8SVishal Verma if (nvdimm) { 121639c686b8SVishal Verma struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm); 1217e3654ecaSDan Williams unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm); 121839c686b8SVishal Verma 12196634fb06SDan Williams if (!nfit_mem) 12206634fb06SDan Williams return -ENOTTY; 12216634fb06SDan Williams 12226634fb06SDan Williams if (cmd == ND_CMD_CALL) { 12236634fb06SDan Williams struct nd_cmd_pkg *call_pkg = buf; 12246634fb06SDan Williams 12256634fb06SDan Williams buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out; 12266634fb06SDan Williams buf = (void *) call_pkg->nd_payload; 12276634fb06SDan Williams func = call_pkg->nd_command; 12286634fb06SDan Williams if (call_pkg->nd_family != nfit_mem->family) 12296634fb06SDan Williams return -ENOTTY; 1230bfbaa952SDave Jiang 1231bfbaa952SDave Jiang i = get_dimm(nfit_mem, func); 1232bfbaa952SDave Jiang if (i < 0) 1233bfbaa952SDave Jiang return i; 1234bfbaa952SDave Jiang 1235bfbaa952SDave Jiang switch (func) { 12363c13e2acSDave Jiang case NVDIMM_INTEL_GET_SECURITY_STATE: 12373c13e2acSDave Jiang rc = nd_intel_test_cmd_security_status(t, 12383c13e2acSDave Jiang buf, buf_len, i); 12393c13e2acSDave Jiang break; 12403c13e2acSDave Jiang case NVDIMM_INTEL_UNLOCK_UNIT: 12413c13e2acSDave Jiang rc = nd_intel_test_cmd_unlock_unit(t, 12423c13e2acSDave Jiang buf, buf_len, i); 12433c13e2acSDave Jiang break; 12443c13e2acSDave Jiang case NVDIMM_INTEL_SET_PASSPHRASE: 12453c13e2acSDave Jiang rc = nd_intel_test_cmd_set_pass(t, 12463c13e2acSDave Jiang buf, buf_len, i); 12473c13e2acSDave Jiang break; 12483c13e2acSDave Jiang case NVDIMM_INTEL_DISABLE_PASSPHRASE: 12493c13e2acSDave Jiang rc = nd_intel_test_cmd_disable_pass(t, 12503c13e2acSDave Jiang buf, buf_len, i); 12513c13e2acSDave Jiang break; 12523c13e2acSDave Jiang case NVDIMM_INTEL_FREEZE_LOCK: 12533c13e2acSDave Jiang rc = nd_intel_test_cmd_freeze_lock(t, 12543c13e2acSDave Jiang buf, buf_len, i); 12553c13e2acSDave Jiang break; 12563c13e2acSDave Jiang case NVDIMM_INTEL_SECURE_ERASE: 12573c13e2acSDave Jiang rc = nd_intel_test_cmd_secure_erase(t, 12583c13e2acSDave Jiang buf, buf_len, i); 12593c13e2acSDave Jiang break; 1260926f7480SDave Jiang case NVDIMM_INTEL_OVERWRITE: 1261926f7480SDave Jiang rc = nd_intel_test_cmd_overwrite(t, 1262926f7480SDave Jiang buf, buf_len, i - t->dcr_idx); 1263926f7480SDave Jiang break; 1264926f7480SDave Jiang case NVDIMM_INTEL_QUERY_OVERWRITE: 1265926f7480SDave Jiang rc = nd_intel_test_cmd_query_overwrite(t, 1266926f7480SDave Jiang buf, buf_len, i - t->dcr_idx); 1267926f7480SDave Jiang break; 1268ecaa4a97SDave Jiang case NVDIMM_INTEL_SET_MASTER_PASSPHRASE: 1269ecaa4a97SDave Jiang rc = nd_intel_test_cmd_master_set_pass(t, 1270ecaa4a97SDave Jiang buf, buf_len, i); 1271ecaa4a97SDave Jiang break; 1272ecaa4a97SDave Jiang case NVDIMM_INTEL_MASTER_SECURE_ERASE: 1273ecaa4a97SDave Jiang rc = nd_intel_test_cmd_master_secure_erase(t, 1274ecaa4a97SDave Jiang buf, buf_len, i); 1275ecaa4a97SDave Jiang break; 1276674d8bdeSDave Jiang case ND_INTEL_ENABLE_LSS_STATUS: 127739611e83SDan Williams rc = nd_intel_test_cmd_set_lss_status(t, 1278674d8bdeSDave Jiang buf, buf_len); 127939611e83SDan Williams break; 1280bfbaa952SDave Jiang case ND_INTEL_FW_GET_INFO: 128139611e83SDan Williams rc = nd_intel_test_get_fw_info(t, buf, 1282bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 128339611e83SDan Williams break; 1284bfbaa952SDave Jiang case ND_INTEL_FW_START_UPDATE: 128539611e83SDan Williams rc = nd_intel_test_start_update(t, buf, 1286bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 128739611e83SDan Williams break; 1288bfbaa952SDave Jiang case ND_INTEL_FW_SEND_DATA: 128939611e83SDan Williams rc = nd_intel_test_send_data(t, buf, 1290bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 129139611e83SDan Williams break; 1292bfbaa952SDave Jiang case ND_INTEL_FW_FINISH_UPDATE: 129339611e83SDan Williams rc = nd_intel_test_finish_fw(t, buf, 1294bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 129539611e83SDan Williams break; 1296bfbaa952SDave Jiang case ND_INTEL_FW_FINISH_QUERY: 129739611e83SDan Williams rc = nd_intel_test_finish_query(t, buf, 1298bfbaa952SDave Jiang buf_len, i - t->dcr_idx); 129939611e83SDan Williams break; 1300bfbaa952SDave Jiang case ND_INTEL_SMART: 130139611e83SDan Williams rc = nfit_test_cmd_smart(buf, buf_len, 1302bfbaa952SDave Jiang &t->smart[i - t->dcr_idx]); 130339611e83SDan Williams break; 1304bfbaa952SDave Jiang case ND_INTEL_SMART_THRESHOLD: 130539611e83SDan Williams rc = nfit_test_cmd_smart_threshold(buf, 1306bfbaa952SDave Jiang buf_len, 1307bfbaa952SDave Jiang &t->smart_threshold[i - 1308bfbaa952SDave Jiang t->dcr_idx]); 130939611e83SDan Williams break; 1310bfbaa952SDave Jiang case ND_INTEL_SMART_SET_THRESHOLD: 131139611e83SDan Williams rc = nfit_test_cmd_smart_set_threshold(buf, 1312bfbaa952SDave Jiang buf_len, 1313bfbaa952SDave Jiang &t->smart_threshold[i - 1314bfbaa952SDave Jiang t->dcr_idx], 1315bfbaa952SDave Jiang &t->smart[i - t->dcr_idx], 1316bfbaa952SDave Jiang &t->pdev.dev, t->dimm_dev[i]); 131739611e83SDan Williams break; 13184cf260fcSVishal Verma case ND_INTEL_SMART_INJECT: 131939611e83SDan Williams rc = nfit_test_cmd_smart_inject(buf, 13204cf260fcSVishal Verma buf_len, 13214cf260fcSVishal Verma &t->smart_threshold[i - 13224cf260fcSVishal Verma t->dcr_idx], 13234cf260fcSVishal Verma &t->smart[i - t->dcr_idx], 13244cf260fcSVishal Verma &t->pdev.dev, t->dimm_dev[i]); 132539611e83SDan Williams break; 1326bfbaa952SDave Jiang default: 1327bfbaa952SDave Jiang return -ENOTTY; 1328bfbaa952SDave Jiang } 132939611e83SDan Williams return override_return_code(i, func, rc); 13306634fb06SDan Williams } 13316634fb06SDan Williams 13326634fb06SDan Williams if (!test_bit(cmd, &cmd_mask) 13336634fb06SDan Williams || !test_bit(func, &nfit_mem->dsm_mask)) 133439c686b8SVishal Verma return -ENOTTY; 133539c686b8SVishal Verma 1336bfbaa952SDave Jiang i = get_dimm(nfit_mem, func); 1337bfbaa952SDave Jiang if (i < 0) 1338bfbaa952SDave Jiang return i; 133973606afdSDan Williams 13406634fb06SDan Williams switch (func) { 134139c686b8SVishal Verma case ND_CMD_GET_CONFIG_SIZE: 134239c686b8SVishal Verma rc = nfit_test_cmd_get_config_size(buf, buf_len); 134339c686b8SVishal Verma break; 134439c686b8SVishal Verma case ND_CMD_GET_CONFIG_DATA: 134539c686b8SVishal Verma rc = nfit_test_cmd_get_config_data(buf, buf_len, 1346dafb1048SDan Williams t->label[i - t->dcr_idx]); 134739c686b8SVishal Verma break; 134839c686b8SVishal Verma case ND_CMD_SET_CONFIG_DATA: 134939c686b8SVishal Verma rc = nfit_test_cmd_set_config_data(buf, buf_len, 1350dafb1048SDan Williams t->label[i - t->dcr_idx]); 135139c686b8SVishal Verma break; 13526bc75619SDan Williams default: 13536bc75619SDan Williams return -ENOTTY; 13546bc75619SDan Williams } 135539611e83SDan Williams return override_return_code(i, func, rc); 135639c686b8SVishal Verma } else { 1357f471f1a7SDan Williams struct ars_state *ars_state = &t->ars_state; 135810246dc8SYasunori Goto struct nd_cmd_pkg *call_pkg = buf; 135910246dc8SYasunori Goto 136010246dc8SYasunori Goto if (!nd_desc) 136110246dc8SYasunori Goto return -ENOTTY; 136210246dc8SYasunori Goto 136310246dc8SYasunori Goto if (cmd == ND_CMD_CALL) { 136410246dc8SYasunori Goto func = call_pkg->nd_command; 136510246dc8SYasunori Goto 136610246dc8SYasunori Goto buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out; 136710246dc8SYasunori Goto buf = (void *) call_pkg->nd_payload; 136810246dc8SYasunori Goto 136910246dc8SYasunori Goto switch (func) { 137010246dc8SYasunori Goto case NFIT_CMD_TRANSLATE_SPA: 137110246dc8SYasunori Goto rc = nfit_test_cmd_translate_spa( 137210246dc8SYasunori Goto acpi_desc->nvdimm_bus, buf, buf_len); 137310246dc8SYasunori Goto return rc; 13749fb1a190SDave Jiang case NFIT_CMD_ARS_INJECT_SET: 13759fb1a190SDave Jiang rc = nfit_test_cmd_ars_error_inject(t, buf, 13769fb1a190SDave Jiang buf_len); 13779fb1a190SDave Jiang return rc; 13789fb1a190SDave Jiang case NFIT_CMD_ARS_INJECT_CLEAR: 13799fb1a190SDave Jiang rc = nfit_test_cmd_ars_inject_clear(t, buf, 13809fb1a190SDave Jiang buf_len); 13819fb1a190SDave Jiang return rc; 13829fb1a190SDave Jiang case NFIT_CMD_ARS_INJECT_GET: 13839fb1a190SDave Jiang rc = nfit_test_cmd_ars_inject_status(t, buf, 13849fb1a190SDave Jiang buf_len); 13859fb1a190SDave Jiang return rc; 138610246dc8SYasunori Goto default: 138710246dc8SYasunori Goto return -ENOTTY; 138810246dc8SYasunori Goto } 138910246dc8SYasunori Goto } 1390f471f1a7SDan Williams 1391e3654ecaSDan Williams if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask)) 139239c686b8SVishal Verma return -ENOTTY; 139339c686b8SVishal Verma 13946634fb06SDan Williams switch (func) { 139539c686b8SVishal Verma case ND_CMD_ARS_CAP: 139639c686b8SVishal Verma rc = nfit_test_cmd_ars_cap(buf, buf_len); 139739c686b8SVishal Verma break; 139839c686b8SVishal Verma case ND_CMD_ARS_START: 13999fb1a190SDave Jiang rc = nfit_test_cmd_ars_start(t, ars_state, buf, 14009fb1a190SDave Jiang buf_len, cmd_rc); 140139c686b8SVishal Verma break; 140239c686b8SVishal Verma case ND_CMD_ARS_STATUS: 1403f471f1a7SDan Williams rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len, 1404f471f1a7SDan Williams cmd_rc); 140539c686b8SVishal Verma break; 1406d4f32367SDan Williams case ND_CMD_CLEAR_ERROR: 14075e096ef3SVishal Verma rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc); 1408d4f32367SDan Williams break; 140939c686b8SVishal Verma default: 141039c686b8SVishal Verma return -ENOTTY; 141139c686b8SVishal Verma } 141239c686b8SVishal Verma } 14136bc75619SDan Williams 14146bc75619SDan Williams return rc; 14156bc75619SDan Williams } 14166bc75619SDan Williams 14176bc75619SDan Williams static DEFINE_SPINLOCK(nfit_test_lock); 14186bc75619SDan Williams static struct nfit_test *instances[NUM_NFITS]; 14196bc75619SDan Williams 14206bc75619SDan Williams static void release_nfit_res(void *data) 14216bc75619SDan Williams { 14226bc75619SDan Williams struct nfit_test_resource *nfit_res = data; 14236bc75619SDan Williams 14246bc75619SDan Williams spin_lock(&nfit_test_lock); 14256bc75619SDan Williams list_del(&nfit_res->list); 14266bc75619SDan Williams spin_unlock(&nfit_test_lock); 14276bc75619SDan Williams 1428e3f5df76SDan Williams if (resource_size(&nfit_res->res) >= DIMM_SIZE) 1429e3f5df76SDan Williams gen_pool_free(nfit_pool, nfit_res->res.start, 1430e3f5df76SDan Williams resource_size(&nfit_res->res)); 14316bc75619SDan Williams vfree(nfit_res->buf); 14326bc75619SDan Williams kfree(nfit_res); 14336bc75619SDan Williams } 14346bc75619SDan Williams 14356bc75619SDan Williams static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma, 14366bc75619SDan Williams void *buf) 14376bc75619SDan Williams { 14386bc75619SDan Williams struct device *dev = &t->pdev.dev; 14396bc75619SDan Williams struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res), 14406bc75619SDan Williams GFP_KERNEL); 14416bc75619SDan Williams int rc; 14426bc75619SDan Williams 1443e3f5df76SDan Williams if (!buf || !nfit_res || !*dma) 14446bc75619SDan Williams goto err; 14456bc75619SDan Williams rc = devm_add_action(dev, release_nfit_res, nfit_res); 14466bc75619SDan Williams if (rc) 14476bc75619SDan Williams goto err; 14486bc75619SDan Williams INIT_LIST_HEAD(&nfit_res->list); 14496bc75619SDan Williams memset(buf, 0, size); 14506bc75619SDan Williams nfit_res->dev = dev; 14516bc75619SDan Williams nfit_res->buf = buf; 1452bd4cd745SDan Williams nfit_res->res.start = *dma; 1453bd4cd745SDan Williams nfit_res->res.end = *dma + size - 1; 1454bd4cd745SDan Williams nfit_res->res.name = "NFIT"; 1455bd4cd745SDan Williams spin_lock_init(&nfit_res->lock); 1456bd4cd745SDan Williams INIT_LIST_HEAD(&nfit_res->requests); 14576bc75619SDan Williams spin_lock(&nfit_test_lock); 14586bc75619SDan Williams list_add(&nfit_res->list, &t->resources); 14596bc75619SDan Williams spin_unlock(&nfit_test_lock); 14606bc75619SDan Williams 14616bc75619SDan Williams return nfit_res->buf; 14626bc75619SDan Williams err: 1463e3f5df76SDan Williams if (*dma && size >= DIMM_SIZE) 1464e3f5df76SDan Williams gen_pool_free(nfit_pool, *dma, size); 1465ee8520feSDan Williams if (buf) 14666bc75619SDan Williams vfree(buf); 14676bc75619SDan Williams kfree(nfit_res); 14686bc75619SDan Williams return NULL; 14696bc75619SDan Williams } 14706bc75619SDan Williams 14716bc75619SDan Williams static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma) 14726bc75619SDan Williams { 1473e3f5df76SDan Williams struct genpool_data_align data = { 1474e3f5df76SDan Williams .align = SZ_128M, 1475e3f5df76SDan Williams }; 14766bc75619SDan Williams void *buf = vmalloc(size); 14776bc75619SDan Williams 1478e3f5df76SDan Williams if (size >= DIMM_SIZE) 1479e3f5df76SDan Williams *dma = gen_pool_alloc_algo(nfit_pool, size, 1480e3f5df76SDan Williams gen_pool_first_fit_align, &data); 1481e3f5df76SDan Williams else 14826bc75619SDan Williams *dma = (unsigned long) buf; 14836bc75619SDan Williams return __test_alloc(t, size, dma, buf); 14846bc75619SDan Williams } 14856bc75619SDan Williams 14866bc75619SDan Williams static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr) 14876bc75619SDan Williams { 14886bc75619SDan Williams int i; 14896bc75619SDan Williams 14906bc75619SDan Williams for (i = 0; i < ARRAY_SIZE(instances); i++) { 14916bc75619SDan Williams struct nfit_test_resource *n, *nfit_res = NULL; 14926bc75619SDan Williams struct nfit_test *t = instances[i]; 14936bc75619SDan Williams 14946bc75619SDan Williams if (!t) 14956bc75619SDan Williams continue; 14966bc75619SDan Williams spin_lock(&nfit_test_lock); 14976bc75619SDan Williams list_for_each_entry(n, &t->resources, list) { 1498bd4cd745SDan Williams if (addr >= n->res.start && (addr < n->res.start 1499bd4cd745SDan Williams + resource_size(&n->res))) { 15006bc75619SDan Williams nfit_res = n; 15016bc75619SDan Williams break; 15026bc75619SDan Williams } else if (addr >= (unsigned long) n->buf 15036bc75619SDan Williams && (addr < (unsigned long) n->buf 1504bd4cd745SDan Williams + resource_size(&n->res))) { 15056bc75619SDan Williams nfit_res = n; 15066bc75619SDan Williams break; 15076bc75619SDan Williams } 15086bc75619SDan Williams } 15096bc75619SDan Williams spin_unlock(&nfit_test_lock); 15106bc75619SDan Williams if (nfit_res) 15116bc75619SDan Williams return nfit_res; 15126bc75619SDan Williams } 15136bc75619SDan Williams 15146bc75619SDan Williams return NULL; 15156bc75619SDan Williams } 15166bc75619SDan Williams 1517f471f1a7SDan Williams static int ars_state_init(struct device *dev, struct ars_state *ars_state) 1518f471f1a7SDan Williams { 15199fb1a190SDave Jiang /* for testing, only store up to n records that fit within 4k */ 1520f471f1a7SDan Williams ars_state->ars_status = devm_kzalloc(dev, 15219fb1a190SDave Jiang sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL); 1522f471f1a7SDan Williams if (!ars_state->ars_status) 1523f471f1a7SDan Williams return -ENOMEM; 1524f471f1a7SDan Williams spin_lock_init(&ars_state->lock); 1525f471f1a7SDan Williams return 0; 1526f471f1a7SDan Williams } 1527f471f1a7SDan Williams 1528231bf117SDan Williams static void put_dimms(void *data) 1529231bf117SDan Williams { 1530718fda67SDan Williams struct nfit_test *t = data; 1531231bf117SDan Williams int i; 1532231bf117SDan Williams 1533718fda67SDan Williams for (i = 0; i < t->num_dcr; i++) 1534718fda67SDan Williams if (t->dimm_dev[i]) 1535718fda67SDan Williams device_unregister(t->dimm_dev[i]); 1536231bf117SDan Williams } 1537231bf117SDan Williams 1538231bf117SDan Williams static struct class *nfit_test_dimm; 1539231bf117SDan Williams 154073606afdSDan Williams static int dimm_name_to_id(struct device *dev) 154173606afdSDan Williams { 154273606afdSDan Williams int dimm; 154373606afdSDan Williams 1544718fda67SDan Williams if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1) 154573606afdSDan Williams return -ENXIO; 154673606afdSDan Williams return dimm; 154773606afdSDan Williams } 154873606afdSDan Williams 154973606afdSDan Williams static ssize_t handle_show(struct device *dev, struct device_attribute *attr, 155073606afdSDan Williams char *buf) 155173606afdSDan Williams { 155273606afdSDan Williams int dimm = dimm_name_to_id(dev); 155373606afdSDan Williams 155473606afdSDan Williams if (dimm < 0) 155573606afdSDan Williams return dimm; 155673606afdSDan Williams 155719357a68SDan Williams return sprintf(buf, "%#x\n", handle[dimm]); 155873606afdSDan Williams } 155973606afdSDan Williams DEVICE_ATTR_RO(handle); 156073606afdSDan Williams 156173606afdSDan Williams static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr, 156273606afdSDan Williams char *buf) 156373606afdSDan Williams { 156473606afdSDan Williams int dimm = dimm_name_to_id(dev); 156573606afdSDan Williams 156673606afdSDan Williams if (dimm < 0) 156773606afdSDan Williams return dimm; 156873606afdSDan Williams 156973606afdSDan Williams return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]); 157073606afdSDan Williams } 157173606afdSDan Williams 157273606afdSDan Williams static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr, 157373606afdSDan Williams const char *buf, size_t size) 157473606afdSDan Williams { 157573606afdSDan Williams int dimm = dimm_name_to_id(dev); 157673606afdSDan Williams unsigned long val; 157773606afdSDan Williams ssize_t rc; 157873606afdSDan Williams 157973606afdSDan Williams if (dimm < 0) 158073606afdSDan Williams return dimm; 158173606afdSDan Williams 158273606afdSDan Williams rc = kstrtol(buf, 0, &val); 158373606afdSDan Williams if (rc) 158473606afdSDan Williams return rc; 158573606afdSDan Williams 158673606afdSDan Williams dimm_fail_cmd_flags[dimm] = val; 158773606afdSDan Williams return size; 158873606afdSDan Williams } 158973606afdSDan Williams static DEVICE_ATTR_RW(fail_cmd); 159073606afdSDan Williams 159155c72ab6SDan Williams static ssize_t fail_cmd_code_show(struct device *dev, struct device_attribute *attr, 159255c72ab6SDan Williams char *buf) 159355c72ab6SDan Williams { 159455c72ab6SDan Williams int dimm = dimm_name_to_id(dev); 159555c72ab6SDan Williams 159655c72ab6SDan Williams if (dimm < 0) 159755c72ab6SDan Williams return dimm; 159855c72ab6SDan Williams 159955c72ab6SDan Williams return sprintf(buf, "%d\n", dimm_fail_cmd_code[dimm]); 160055c72ab6SDan Williams } 160155c72ab6SDan Williams 160255c72ab6SDan Williams static ssize_t fail_cmd_code_store(struct device *dev, struct device_attribute *attr, 160355c72ab6SDan Williams const char *buf, size_t size) 160455c72ab6SDan Williams { 160555c72ab6SDan Williams int dimm = dimm_name_to_id(dev); 160655c72ab6SDan Williams unsigned long val; 160755c72ab6SDan Williams ssize_t rc; 160855c72ab6SDan Williams 160955c72ab6SDan Williams if (dimm < 0) 161055c72ab6SDan Williams return dimm; 161155c72ab6SDan Williams 161255c72ab6SDan Williams rc = kstrtol(buf, 0, &val); 161355c72ab6SDan Williams if (rc) 161455c72ab6SDan Williams return rc; 161555c72ab6SDan Williams 161655c72ab6SDan Williams dimm_fail_cmd_code[dimm] = val; 161755c72ab6SDan Williams return size; 161855c72ab6SDan Williams } 161955c72ab6SDan Williams static DEVICE_ATTR_RW(fail_cmd_code); 162055c72ab6SDan Williams 16213c13e2acSDave Jiang static ssize_t lock_dimm_store(struct device *dev, 16223c13e2acSDave Jiang struct device_attribute *attr, const char *buf, size_t size) 16233c13e2acSDave Jiang { 16243c13e2acSDave Jiang int dimm = dimm_name_to_id(dev); 16253c13e2acSDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[dimm]; 16263c13e2acSDave Jiang 16273c13e2acSDave Jiang sec->state = ND_INTEL_SEC_STATE_ENABLED | ND_INTEL_SEC_STATE_LOCKED; 16283c13e2acSDave Jiang return size; 16293c13e2acSDave Jiang } 16303c13e2acSDave Jiang static DEVICE_ATTR_WO(lock_dimm); 16313c13e2acSDave Jiang 163273606afdSDan Williams static struct attribute *nfit_test_dimm_attributes[] = { 163373606afdSDan Williams &dev_attr_fail_cmd.attr, 163455c72ab6SDan Williams &dev_attr_fail_cmd_code.attr, 163573606afdSDan Williams &dev_attr_handle.attr, 16363c13e2acSDave Jiang &dev_attr_lock_dimm.attr, 163773606afdSDan Williams NULL, 163873606afdSDan Williams }; 163973606afdSDan Williams 164073606afdSDan Williams static struct attribute_group nfit_test_dimm_attribute_group = { 164173606afdSDan Williams .attrs = nfit_test_dimm_attributes, 164273606afdSDan Williams }; 164373606afdSDan Williams 164473606afdSDan Williams static const struct attribute_group *nfit_test_dimm_attribute_groups[] = { 164573606afdSDan Williams &nfit_test_dimm_attribute_group, 164673606afdSDan Williams NULL, 164773606afdSDan Williams }; 164873606afdSDan Williams 1649718fda67SDan Williams static int nfit_test_dimm_init(struct nfit_test *t) 1650718fda67SDan Williams { 1651718fda67SDan Williams int i; 1652718fda67SDan Williams 1653718fda67SDan Williams if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t)) 1654718fda67SDan Williams return -ENOMEM; 1655718fda67SDan Williams for (i = 0; i < t->num_dcr; i++) { 1656718fda67SDan Williams t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm, 1657718fda67SDan Williams &t->pdev.dev, 0, NULL, 1658718fda67SDan Williams nfit_test_dimm_attribute_groups, 1659718fda67SDan Williams "test_dimm%d", i + t->dcr_idx); 1660718fda67SDan Williams if (!t->dimm_dev[i]) 1661718fda67SDan Williams return -ENOMEM; 1662718fda67SDan Williams } 1663718fda67SDan Williams return 0; 1664718fda67SDan Williams } 1665718fda67SDan Williams 1666ecaa4a97SDave Jiang static void security_init(struct nfit_test *t) 1667ecaa4a97SDave Jiang { 1668ecaa4a97SDave Jiang int i; 1669ecaa4a97SDave Jiang 1670ecaa4a97SDave Jiang for (i = 0; i < t->num_dcr; i++) { 1671ecaa4a97SDave Jiang struct nfit_test_sec *sec = &dimm_sec_info[i]; 1672ecaa4a97SDave Jiang 1673ecaa4a97SDave Jiang sec->ext_state = ND_INTEL_SEC_ESTATE_ENABLED; 1674ecaa4a97SDave Jiang } 1675ecaa4a97SDave Jiang } 1676ecaa4a97SDave Jiang 1677ed07c433SDan Williams static void smart_init(struct nfit_test *t) 1678ed07c433SDan Williams { 1679ed07c433SDan Williams int i; 1680ed07c433SDan Williams const struct nd_intel_smart_threshold smart_t_data = { 1681ed07c433SDan Williams .alarm_control = ND_INTEL_SMART_SPARE_TRIP 1682ed07c433SDan Williams | ND_INTEL_SMART_TEMP_TRIP, 1683ed07c433SDan Williams .media_temperature = 40 * 16, 1684ed07c433SDan Williams .ctrl_temperature = 30 * 16, 1685ed07c433SDan Williams .spares = 5, 1686ed07c433SDan Williams }; 1687ed07c433SDan Williams 1688ed07c433SDan Williams for (i = 0; i < t->num_dcr; i++) { 1689b4d4702fSVishal Verma memcpy(&t->smart[i], &smart_def, sizeof(smart_def)); 1690ed07c433SDan Williams memcpy(&t->smart_threshold[i], &smart_t_data, 1691ed07c433SDan Williams sizeof(smart_t_data)); 1692ed07c433SDan Williams } 1693ed07c433SDan Williams } 1694ed07c433SDan Williams 16956bc75619SDan Williams static int nfit_test0_alloc(struct nfit_test *t) 16966bc75619SDan Williams { 16976b577c9dSLinda Knippers size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA 16986bc75619SDan Williams + sizeof(struct acpi_nfit_memory_map) * NUM_MEM 16996bc75619SDan Williams + sizeof(struct acpi_nfit_control_region) * NUM_DCR 17003b87356fSDan Williams + offsetof(struct acpi_nfit_control_region, 17013b87356fSDan Williams window_size) * NUM_DCR 17029d27a87eSDan Williams + sizeof(struct acpi_nfit_data_region) * NUM_BDW 170385d3fa02SDan Williams + (sizeof(struct acpi_nfit_flush_address) 1704f81e1d35SDave Jiang + sizeof(u64) * NUM_HINTS) * NUM_DCR 1705f81e1d35SDave Jiang + sizeof(struct acpi_nfit_capabilities); 17066bc75619SDan Williams int i; 17076bc75619SDan Williams 17086bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 17096bc75619SDan Williams if (!t->nfit_buf) 17106bc75619SDan Williams return -ENOMEM; 17116bc75619SDan Williams t->nfit_size = nfit_size; 17126bc75619SDan Williams 1713ee8520feSDan Williams t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]); 17146bc75619SDan Williams if (!t->spa_set[0]) 17156bc75619SDan Williams return -ENOMEM; 17166bc75619SDan Williams 1717ee8520feSDan Williams t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]); 17186bc75619SDan Williams if (!t->spa_set[1]) 17196bc75619SDan Williams return -ENOMEM; 17206bc75619SDan Williams 1721ee8520feSDan Williams t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]); 172220985164SVishal Verma if (!t->spa_set[2]) 172320985164SVishal Verma return -ENOMEM; 172420985164SVishal Verma 1725dafb1048SDan Williams for (i = 0; i < t->num_dcr; i++) { 17266bc75619SDan Williams t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]); 17276bc75619SDan Williams if (!t->dimm[i]) 17286bc75619SDan Williams return -ENOMEM; 17296bc75619SDan Williams 17306bc75619SDan Williams t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]); 17316bc75619SDan Williams if (!t->label[i]) 17326bc75619SDan Williams return -ENOMEM; 17336bc75619SDan Williams sprintf(t->label[i], "label%d", i); 17349d27a87eSDan Williams 17359d15ce9cSDan Williams t->flush[i] = test_alloc(t, max(PAGE_SIZE, 17369d15ce9cSDan Williams sizeof(u64) * NUM_HINTS), 173785d3fa02SDan Williams &t->flush_dma[i]); 17389d27a87eSDan Williams if (!t->flush[i]) 17399d27a87eSDan Williams return -ENOMEM; 17406bc75619SDan Williams } 17416bc75619SDan Williams 1742dafb1048SDan Williams for (i = 0; i < t->num_dcr; i++) { 17436bc75619SDan Williams t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]); 17446bc75619SDan Williams if (!t->dcr[i]) 17456bc75619SDan Williams return -ENOMEM; 17466bc75619SDan Williams } 17476bc75619SDan Williams 1748c14a868aSDan Williams t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma); 1749c14a868aSDan Williams if (!t->_fit) 1750c14a868aSDan Williams return -ENOMEM; 1751c14a868aSDan Williams 1752718fda67SDan Williams if (nfit_test_dimm_init(t)) 1753231bf117SDan Williams return -ENOMEM; 1754ed07c433SDan Williams smart_init(t); 1755ecaa4a97SDave Jiang security_init(t); 1756f471f1a7SDan Williams return ars_state_init(&t->pdev.dev, &t->ars_state); 17576bc75619SDan Williams } 17586bc75619SDan Williams 17596bc75619SDan Williams static int nfit_test1_alloc(struct nfit_test *t) 17606bc75619SDan Williams { 17617bfe97c7SDan Williams size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2 1762ac40b675SDan Williams + sizeof(struct acpi_nfit_memory_map) * 2 1763ac40b675SDan Williams + offsetof(struct acpi_nfit_control_region, window_size) * 2; 1764dafb1048SDan Williams int i; 17656bc75619SDan Williams 17666bc75619SDan Williams t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma); 17676bc75619SDan Williams if (!t->nfit_buf) 17686bc75619SDan Williams return -ENOMEM; 17696bc75619SDan Williams t->nfit_size = nfit_size; 17706bc75619SDan Williams 1771ee8520feSDan Williams t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]); 17726bc75619SDan Williams if (!t->spa_set[0]) 17736bc75619SDan Williams return -ENOMEM; 17746bc75619SDan Williams 1775dafb1048SDan Williams for (i = 0; i < t->num_dcr; i++) { 1776dafb1048SDan Williams t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]); 1777dafb1048SDan Williams if (!t->label[i]) 1778dafb1048SDan Williams return -ENOMEM; 1779dafb1048SDan Williams sprintf(t->label[i], "label%d", i); 1780dafb1048SDan Williams } 1781dafb1048SDan Williams 17827bfe97c7SDan Williams t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]); 17837bfe97c7SDan Williams if (!t->spa_set[1]) 17847bfe97c7SDan Williams return -ENOMEM; 17857bfe97c7SDan Williams 1786718fda67SDan Williams if (nfit_test_dimm_init(t)) 1787718fda67SDan Williams return -ENOMEM; 1788ed07c433SDan Williams smart_init(t); 1789f471f1a7SDan Williams return ars_state_init(&t->pdev.dev, &t->ars_state); 17906bc75619SDan Williams } 17916bc75619SDan Williams 17925dc68e55SDan Williams static void dcr_common_init(struct acpi_nfit_control_region *dcr) 17935dc68e55SDan Williams { 17945dc68e55SDan Williams dcr->vendor_id = 0xabcd; 17955dc68e55SDan Williams dcr->device_id = 0; 17965dc68e55SDan Williams dcr->revision_id = 1; 17975dc68e55SDan Williams dcr->valid_fields = 1; 17985dc68e55SDan Williams dcr->manufacturing_location = 0xa; 17995dc68e55SDan Williams dcr->manufacturing_date = cpu_to_be16(2016); 18005dc68e55SDan Williams } 18015dc68e55SDan Williams 18026bc75619SDan Williams static void nfit_test0_setup(struct nfit_test *t) 18036bc75619SDan Williams { 180485d3fa02SDan Williams const int flush_hint_size = sizeof(struct acpi_nfit_flush_address) 180585d3fa02SDan Williams + (sizeof(u64) * NUM_HINTS); 18066bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 18076bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 18086bc75619SDan Williams void *nfit_buf = t->nfit_buf; 18096bc75619SDan Williams struct acpi_nfit_system_address *spa; 18106bc75619SDan Williams struct acpi_nfit_control_region *dcr; 18116bc75619SDan Williams struct acpi_nfit_data_region *bdw; 18129d27a87eSDan Williams struct acpi_nfit_flush_address *flush; 1813f81e1d35SDave Jiang struct acpi_nfit_capabilities *pcap; 1814d7d8464dSRoss Zwisler unsigned int offset = 0, i; 18156bc75619SDan Williams 18166bc75619SDan Williams /* 18176bc75619SDan Williams * spa0 (interleave first half of dimm0 and dimm1, note storage 18186bc75619SDan Williams * does not actually alias the related block-data-window 18196bc75619SDan Williams * regions) 18206bc75619SDan Williams */ 18216b577c9dSLinda Knippers spa = nfit_buf; 18226bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18236bc75619SDan Williams spa->header.length = sizeof(*spa); 18246bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 18256bc75619SDan Williams spa->range_index = 0+1; 18266bc75619SDan Williams spa->address = t->spa_set_dma[0]; 18276bc75619SDan Williams spa->length = SPA0_SIZE; 1828d7d8464dSRoss Zwisler offset += spa->header.length; 18296bc75619SDan Williams 18306bc75619SDan Williams /* 18316bc75619SDan Williams * spa1 (interleave last half of the 4 DIMMS, note storage 18326bc75619SDan Williams * does not actually alias the related block-data-window 18336bc75619SDan Williams * regions) 18346bc75619SDan Williams */ 1835d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18366bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18376bc75619SDan Williams spa->header.length = sizeof(*spa); 18386bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 18396bc75619SDan Williams spa->range_index = 1+1; 18406bc75619SDan Williams spa->address = t->spa_set_dma[1]; 18416bc75619SDan Williams spa->length = SPA1_SIZE; 1842d7d8464dSRoss Zwisler offset += spa->header.length; 18436bc75619SDan Williams 18446bc75619SDan Williams /* spa2 (dcr0) dimm0 */ 1845d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18466bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18476bc75619SDan Williams spa->header.length = sizeof(*spa); 18486bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 18496bc75619SDan Williams spa->range_index = 2+1; 18506bc75619SDan Williams spa->address = t->dcr_dma[0]; 18516bc75619SDan Williams spa->length = DCR_SIZE; 1852d7d8464dSRoss Zwisler offset += spa->header.length; 18536bc75619SDan Williams 18546bc75619SDan Williams /* spa3 (dcr1) dimm1 */ 1855d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18566bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18576bc75619SDan Williams spa->header.length = sizeof(*spa); 18586bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 18596bc75619SDan Williams spa->range_index = 3+1; 18606bc75619SDan Williams spa->address = t->dcr_dma[1]; 18616bc75619SDan Williams spa->length = DCR_SIZE; 1862d7d8464dSRoss Zwisler offset += spa->header.length; 18636bc75619SDan Williams 18646bc75619SDan Williams /* spa4 (dcr2) dimm2 */ 1865d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18666bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18676bc75619SDan Williams spa->header.length = sizeof(*spa); 18686bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 18696bc75619SDan Williams spa->range_index = 4+1; 18706bc75619SDan Williams spa->address = t->dcr_dma[2]; 18716bc75619SDan Williams spa->length = DCR_SIZE; 1872d7d8464dSRoss Zwisler offset += spa->header.length; 18736bc75619SDan Williams 18746bc75619SDan Williams /* spa5 (dcr3) dimm3 */ 1875d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18766bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18776bc75619SDan Williams spa->header.length = sizeof(*spa); 18786bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 18796bc75619SDan Williams spa->range_index = 5+1; 18806bc75619SDan Williams spa->address = t->dcr_dma[3]; 18816bc75619SDan Williams spa->length = DCR_SIZE; 1882d7d8464dSRoss Zwisler offset += spa->header.length; 18836bc75619SDan Williams 18846bc75619SDan Williams /* spa6 (bdw for dcr0) dimm0 */ 1885d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18866bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18876bc75619SDan Williams spa->header.length = sizeof(*spa); 18886bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 18896bc75619SDan Williams spa->range_index = 6+1; 18906bc75619SDan Williams spa->address = t->dimm_dma[0]; 18916bc75619SDan Williams spa->length = DIMM_SIZE; 1892d7d8464dSRoss Zwisler offset += spa->header.length; 18936bc75619SDan Williams 18946bc75619SDan Williams /* spa7 (bdw for dcr1) dimm1 */ 1895d7d8464dSRoss Zwisler spa = nfit_buf + offset; 18966bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 18976bc75619SDan Williams spa->header.length = sizeof(*spa); 18986bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 18996bc75619SDan Williams spa->range_index = 7+1; 19006bc75619SDan Williams spa->address = t->dimm_dma[1]; 19016bc75619SDan Williams spa->length = DIMM_SIZE; 1902d7d8464dSRoss Zwisler offset += spa->header.length; 19036bc75619SDan Williams 19046bc75619SDan Williams /* spa8 (bdw for dcr2) dimm2 */ 1905d7d8464dSRoss Zwisler spa = nfit_buf + offset; 19066bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 19076bc75619SDan Williams spa->header.length = sizeof(*spa); 19086bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 19096bc75619SDan Williams spa->range_index = 8+1; 19106bc75619SDan Williams spa->address = t->dimm_dma[2]; 19116bc75619SDan Williams spa->length = DIMM_SIZE; 1912d7d8464dSRoss Zwisler offset += spa->header.length; 19136bc75619SDan Williams 19146bc75619SDan Williams /* spa9 (bdw for dcr3) dimm3 */ 1915d7d8464dSRoss Zwisler spa = nfit_buf + offset; 19166bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 19176bc75619SDan Williams spa->header.length = sizeof(*spa); 19186bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 19196bc75619SDan Williams spa->range_index = 9+1; 19206bc75619SDan Williams spa->address = t->dimm_dma[3]; 19216bc75619SDan Williams spa->length = DIMM_SIZE; 1922d7d8464dSRoss Zwisler offset += spa->header.length; 19236bc75619SDan Williams 19246bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 19256bc75619SDan Williams memdev = nfit_buf + offset; 19266bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19276bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19286bc75619SDan Williams memdev->device_handle = handle[0]; 19296bc75619SDan Williams memdev->physical_id = 0; 19306bc75619SDan Williams memdev->region_id = 0; 19316bc75619SDan Williams memdev->range_index = 0+1; 19323b87356fSDan Williams memdev->region_index = 4+1; 19336bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 1934df06a2d5SDan Williams memdev->region_offset = 1; 19356bc75619SDan Williams memdev->address = 0; 19366bc75619SDan Williams memdev->interleave_index = 0; 19376bc75619SDan Williams memdev->interleave_ways = 2; 1938d7d8464dSRoss Zwisler offset += memdev->header.length; 19396bc75619SDan Williams 19406bc75619SDan Williams /* mem-region1 (spa0, dimm1) */ 1941d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19426bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19436bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19446bc75619SDan Williams memdev->device_handle = handle[1]; 19456bc75619SDan Williams memdev->physical_id = 1; 19466bc75619SDan Williams memdev->region_id = 0; 19476bc75619SDan Williams memdev->range_index = 0+1; 19483b87356fSDan Williams memdev->region_index = 5+1; 19496bc75619SDan Williams memdev->region_size = SPA0_SIZE/2; 1950df06a2d5SDan Williams memdev->region_offset = (1 << 8); 19516bc75619SDan Williams memdev->address = 0; 19526bc75619SDan Williams memdev->interleave_index = 0; 19536bc75619SDan Williams memdev->interleave_ways = 2; 1954ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 1955d7d8464dSRoss Zwisler offset += memdev->header.length; 19566bc75619SDan Williams 19576bc75619SDan Williams /* mem-region2 (spa1, dimm0) */ 1958d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19596bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19606bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19616bc75619SDan Williams memdev->device_handle = handle[0]; 19626bc75619SDan Williams memdev->physical_id = 0; 19636bc75619SDan Williams memdev->region_id = 1; 19646bc75619SDan Williams memdev->range_index = 1+1; 19653b87356fSDan Williams memdev->region_index = 4+1; 19666bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 1967df06a2d5SDan Williams memdev->region_offset = (1 << 16); 19686bc75619SDan Williams memdev->address = SPA0_SIZE/2; 19696bc75619SDan Williams memdev->interleave_index = 0; 19706bc75619SDan Williams memdev->interleave_ways = 4; 1971ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 1972d7d8464dSRoss Zwisler offset += memdev->header.length; 19736bc75619SDan Williams 19746bc75619SDan Williams /* mem-region3 (spa1, dimm1) */ 1975d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19766bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19776bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19786bc75619SDan Williams memdev->device_handle = handle[1]; 19796bc75619SDan Williams memdev->physical_id = 1; 19806bc75619SDan Williams memdev->region_id = 1; 19816bc75619SDan Williams memdev->range_index = 1+1; 19823b87356fSDan Williams memdev->region_index = 5+1; 19836bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 1984df06a2d5SDan Williams memdev->region_offset = (1 << 24); 19856bc75619SDan Williams memdev->address = SPA0_SIZE/2; 19866bc75619SDan Williams memdev->interleave_index = 0; 19876bc75619SDan Williams memdev->interleave_ways = 4; 1988d7d8464dSRoss Zwisler offset += memdev->header.length; 19896bc75619SDan Williams 19906bc75619SDan Williams /* mem-region4 (spa1, dimm2) */ 1991d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 19926bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 19936bc75619SDan Williams memdev->header.length = sizeof(*memdev); 19946bc75619SDan Williams memdev->device_handle = handle[2]; 19956bc75619SDan Williams memdev->physical_id = 2; 19966bc75619SDan Williams memdev->region_id = 0; 19976bc75619SDan Williams memdev->range_index = 1+1; 19983b87356fSDan Williams memdev->region_index = 6+1; 19996bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 2000df06a2d5SDan Williams memdev->region_offset = (1ULL << 32); 20016bc75619SDan Williams memdev->address = SPA0_SIZE/2; 20026bc75619SDan Williams memdev->interleave_index = 0; 20036bc75619SDan Williams memdev->interleave_ways = 4; 2004ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 2005d7d8464dSRoss Zwisler offset += memdev->header.length; 20066bc75619SDan Williams 20076bc75619SDan Williams /* mem-region5 (spa1, dimm3) */ 2008d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20096bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20106bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20116bc75619SDan Williams memdev->device_handle = handle[3]; 20126bc75619SDan Williams memdev->physical_id = 3; 20136bc75619SDan Williams memdev->region_id = 0; 20146bc75619SDan Williams memdev->range_index = 1+1; 20153b87356fSDan Williams memdev->region_index = 7+1; 20166bc75619SDan Williams memdev->region_size = SPA1_SIZE/4; 2017df06a2d5SDan Williams memdev->region_offset = (1ULL << 40); 20186bc75619SDan Williams memdev->address = SPA0_SIZE/2; 20196bc75619SDan Williams memdev->interleave_index = 0; 20206bc75619SDan Williams memdev->interleave_ways = 4; 2021d7d8464dSRoss Zwisler offset += memdev->header.length; 20226bc75619SDan Williams 20236bc75619SDan Williams /* mem-region6 (spa/dcr0, dimm0) */ 2024d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20256bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20266bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20276bc75619SDan Williams memdev->device_handle = handle[0]; 20286bc75619SDan Williams memdev->physical_id = 0; 20296bc75619SDan Williams memdev->region_id = 0; 20306bc75619SDan Williams memdev->range_index = 2+1; 20316bc75619SDan Williams memdev->region_index = 0+1; 20326bc75619SDan Williams memdev->region_size = 0; 20336bc75619SDan Williams memdev->region_offset = 0; 20346bc75619SDan Williams memdev->address = 0; 20356bc75619SDan Williams memdev->interleave_index = 0; 20366bc75619SDan Williams memdev->interleave_ways = 1; 2037d7d8464dSRoss Zwisler offset += memdev->header.length; 20386bc75619SDan Williams 20396bc75619SDan Williams /* mem-region7 (spa/dcr1, dimm1) */ 2040d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20416bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20426bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20436bc75619SDan Williams memdev->device_handle = handle[1]; 20446bc75619SDan Williams memdev->physical_id = 1; 20456bc75619SDan Williams memdev->region_id = 0; 20466bc75619SDan Williams memdev->range_index = 3+1; 20476bc75619SDan Williams memdev->region_index = 1+1; 20486bc75619SDan Williams memdev->region_size = 0; 20496bc75619SDan Williams memdev->region_offset = 0; 20506bc75619SDan Williams memdev->address = 0; 20516bc75619SDan Williams memdev->interleave_index = 0; 20526bc75619SDan Williams memdev->interleave_ways = 1; 2053d7d8464dSRoss Zwisler offset += memdev->header.length; 20546bc75619SDan Williams 20556bc75619SDan Williams /* mem-region8 (spa/dcr2, dimm2) */ 2056d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20576bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20586bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20596bc75619SDan Williams memdev->device_handle = handle[2]; 20606bc75619SDan Williams memdev->physical_id = 2; 20616bc75619SDan Williams memdev->region_id = 0; 20626bc75619SDan Williams memdev->range_index = 4+1; 20636bc75619SDan Williams memdev->region_index = 2+1; 20646bc75619SDan Williams memdev->region_size = 0; 20656bc75619SDan Williams memdev->region_offset = 0; 20666bc75619SDan Williams memdev->address = 0; 20676bc75619SDan Williams memdev->interleave_index = 0; 20686bc75619SDan Williams memdev->interleave_ways = 1; 2069d7d8464dSRoss Zwisler offset += memdev->header.length; 20706bc75619SDan Williams 20716bc75619SDan Williams /* mem-region9 (spa/dcr3, dimm3) */ 2072d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20736bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20746bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20756bc75619SDan Williams memdev->device_handle = handle[3]; 20766bc75619SDan Williams memdev->physical_id = 3; 20776bc75619SDan Williams memdev->region_id = 0; 20786bc75619SDan Williams memdev->range_index = 5+1; 20796bc75619SDan Williams memdev->region_index = 3+1; 20806bc75619SDan Williams memdev->region_size = 0; 20816bc75619SDan Williams memdev->region_offset = 0; 20826bc75619SDan Williams memdev->address = 0; 20836bc75619SDan Williams memdev->interleave_index = 0; 20846bc75619SDan Williams memdev->interleave_ways = 1; 2085d7d8464dSRoss Zwisler offset += memdev->header.length; 20866bc75619SDan Williams 20876bc75619SDan Williams /* mem-region10 (spa/bdw0, dimm0) */ 2088d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 20896bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 20906bc75619SDan Williams memdev->header.length = sizeof(*memdev); 20916bc75619SDan Williams memdev->device_handle = handle[0]; 20926bc75619SDan Williams memdev->physical_id = 0; 20936bc75619SDan Williams memdev->region_id = 0; 20946bc75619SDan Williams memdev->range_index = 6+1; 20956bc75619SDan Williams memdev->region_index = 0+1; 20966bc75619SDan Williams memdev->region_size = 0; 20976bc75619SDan Williams memdev->region_offset = 0; 20986bc75619SDan Williams memdev->address = 0; 20996bc75619SDan Williams memdev->interleave_index = 0; 21006bc75619SDan Williams memdev->interleave_ways = 1; 2101d7d8464dSRoss Zwisler offset += memdev->header.length; 21026bc75619SDan Williams 21036bc75619SDan Williams /* mem-region11 (spa/bdw1, dimm1) */ 2104d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 21056bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 21066bc75619SDan Williams memdev->header.length = sizeof(*memdev); 21076bc75619SDan Williams memdev->device_handle = handle[1]; 21086bc75619SDan Williams memdev->physical_id = 1; 21096bc75619SDan Williams memdev->region_id = 0; 21106bc75619SDan Williams memdev->range_index = 7+1; 21116bc75619SDan Williams memdev->region_index = 1+1; 21126bc75619SDan Williams memdev->region_size = 0; 21136bc75619SDan Williams memdev->region_offset = 0; 21146bc75619SDan Williams memdev->address = 0; 21156bc75619SDan Williams memdev->interleave_index = 0; 21166bc75619SDan Williams memdev->interleave_ways = 1; 2117d7d8464dSRoss Zwisler offset += memdev->header.length; 21186bc75619SDan Williams 21196bc75619SDan Williams /* mem-region12 (spa/bdw2, dimm2) */ 2120d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 21216bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 21226bc75619SDan Williams memdev->header.length = sizeof(*memdev); 21236bc75619SDan Williams memdev->device_handle = handle[2]; 21246bc75619SDan Williams memdev->physical_id = 2; 21256bc75619SDan Williams memdev->region_id = 0; 21266bc75619SDan Williams memdev->range_index = 8+1; 21276bc75619SDan Williams memdev->region_index = 2+1; 21286bc75619SDan Williams memdev->region_size = 0; 21296bc75619SDan Williams memdev->region_offset = 0; 21306bc75619SDan Williams memdev->address = 0; 21316bc75619SDan Williams memdev->interleave_index = 0; 21326bc75619SDan Williams memdev->interleave_ways = 1; 2133d7d8464dSRoss Zwisler offset += memdev->header.length; 21346bc75619SDan Williams 21356bc75619SDan Williams /* mem-region13 (spa/dcr3, dimm3) */ 2136d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 21376bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 21386bc75619SDan Williams memdev->header.length = sizeof(*memdev); 21396bc75619SDan Williams memdev->device_handle = handle[3]; 21406bc75619SDan Williams memdev->physical_id = 3; 21416bc75619SDan Williams memdev->region_id = 0; 21426bc75619SDan Williams memdev->range_index = 9+1; 21436bc75619SDan Williams memdev->region_index = 3+1; 21446bc75619SDan Williams memdev->region_size = 0; 21456bc75619SDan Williams memdev->region_offset = 0; 21466bc75619SDan Williams memdev->address = 0; 21476bc75619SDan Williams memdev->interleave_index = 0; 21486bc75619SDan Williams memdev->interleave_ways = 1; 2149ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 2150d7d8464dSRoss Zwisler offset += memdev->header.length; 21516bc75619SDan Williams 21523b87356fSDan Williams /* dcr-descriptor0: blk */ 21536bc75619SDan Williams dcr = nfit_buf + offset; 21546bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2155d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 21566bc75619SDan Williams dcr->region_index = 0+1; 21575dc68e55SDan Williams dcr_common_init(dcr); 21586bc75619SDan Williams dcr->serial_number = ~handle[0]; 2159be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 21606bc75619SDan Williams dcr->windows = 1; 21616bc75619SDan Williams dcr->window_size = DCR_SIZE; 21626bc75619SDan Williams dcr->command_offset = 0; 21636bc75619SDan Williams dcr->command_size = 8; 21646bc75619SDan Williams dcr->status_offset = 8; 21656bc75619SDan Williams dcr->status_size = 4; 2166d7d8464dSRoss Zwisler offset += dcr->header.length; 21676bc75619SDan Williams 21683b87356fSDan Williams /* dcr-descriptor1: blk */ 2169d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 21706bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2171d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 21726bc75619SDan Williams dcr->region_index = 1+1; 21735dc68e55SDan Williams dcr_common_init(dcr); 21746bc75619SDan Williams dcr->serial_number = ~handle[1]; 2175be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 21766bc75619SDan Williams dcr->windows = 1; 21776bc75619SDan Williams dcr->window_size = DCR_SIZE; 21786bc75619SDan Williams dcr->command_offset = 0; 21796bc75619SDan Williams dcr->command_size = 8; 21806bc75619SDan Williams dcr->status_offset = 8; 21816bc75619SDan Williams dcr->status_size = 4; 2182d7d8464dSRoss Zwisler offset += dcr->header.length; 21836bc75619SDan Williams 21843b87356fSDan Williams /* dcr-descriptor2: blk */ 2185d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 21866bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2187d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 21886bc75619SDan Williams dcr->region_index = 2+1; 21895dc68e55SDan Williams dcr_common_init(dcr); 21906bc75619SDan Williams dcr->serial_number = ~handle[2]; 2191be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 21926bc75619SDan Williams dcr->windows = 1; 21936bc75619SDan Williams dcr->window_size = DCR_SIZE; 21946bc75619SDan Williams dcr->command_offset = 0; 21956bc75619SDan Williams dcr->command_size = 8; 21966bc75619SDan Williams dcr->status_offset = 8; 21976bc75619SDan Williams dcr->status_size = 4; 2198d7d8464dSRoss Zwisler offset += dcr->header.length; 21996bc75619SDan Williams 22003b87356fSDan Williams /* dcr-descriptor3: blk */ 2201d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 22026bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2203d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 22046bc75619SDan Williams dcr->region_index = 3+1; 22055dc68e55SDan Williams dcr_common_init(dcr); 22066bc75619SDan Williams dcr->serial_number = ~handle[3]; 2207be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 22086bc75619SDan Williams dcr->windows = 1; 22096bc75619SDan Williams dcr->window_size = DCR_SIZE; 22106bc75619SDan Williams dcr->command_offset = 0; 22116bc75619SDan Williams dcr->command_size = 8; 22126bc75619SDan Williams dcr->status_offset = 8; 22136bc75619SDan Williams dcr->status_size = 4; 2214d7d8464dSRoss Zwisler offset += dcr->header.length; 22156bc75619SDan Williams 22163b87356fSDan Williams /* dcr-descriptor0: pmem */ 22173b87356fSDan Williams dcr = nfit_buf + offset; 22183b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 22193b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 22203b87356fSDan Williams window_size); 22213b87356fSDan Williams dcr->region_index = 4+1; 22225dc68e55SDan Williams dcr_common_init(dcr); 22233b87356fSDan Williams dcr->serial_number = ~handle[0]; 22243b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 22253b87356fSDan Williams dcr->windows = 0; 2226d7d8464dSRoss Zwisler offset += dcr->header.length; 22273b87356fSDan Williams 22283b87356fSDan Williams /* dcr-descriptor1: pmem */ 2229d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 22303b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 22313b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 22323b87356fSDan Williams window_size); 22333b87356fSDan Williams dcr->region_index = 5+1; 22345dc68e55SDan Williams dcr_common_init(dcr); 22353b87356fSDan Williams dcr->serial_number = ~handle[1]; 22363b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 22373b87356fSDan Williams dcr->windows = 0; 2238d7d8464dSRoss Zwisler offset += dcr->header.length; 22393b87356fSDan Williams 22403b87356fSDan Williams /* dcr-descriptor2: pmem */ 2241d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 22423b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 22433b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 22443b87356fSDan Williams window_size); 22453b87356fSDan Williams dcr->region_index = 6+1; 22465dc68e55SDan Williams dcr_common_init(dcr); 22473b87356fSDan Williams dcr->serial_number = ~handle[2]; 22483b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 22493b87356fSDan Williams dcr->windows = 0; 2250d7d8464dSRoss Zwisler offset += dcr->header.length; 22513b87356fSDan Williams 22523b87356fSDan Williams /* dcr-descriptor3: pmem */ 2253d7d8464dSRoss Zwisler dcr = nfit_buf + offset; 22543b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 22553b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 22563b87356fSDan Williams window_size); 22573b87356fSDan Williams dcr->region_index = 7+1; 22585dc68e55SDan Williams dcr_common_init(dcr); 22593b87356fSDan Williams dcr->serial_number = ~handle[3]; 22603b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 22613b87356fSDan Williams dcr->windows = 0; 2262d7d8464dSRoss Zwisler offset += dcr->header.length; 22633b87356fSDan Williams 22646bc75619SDan Williams /* bdw0 (spa/dcr0, dimm0) */ 22656bc75619SDan Williams bdw = nfit_buf + offset; 22666bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2267d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 22686bc75619SDan Williams bdw->region_index = 0+1; 22696bc75619SDan Williams bdw->windows = 1; 22706bc75619SDan Williams bdw->offset = 0; 22716bc75619SDan Williams bdw->size = BDW_SIZE; 22726bc75619SDan Williams bdw->capacity = DIMM_SIZE; 22736bc75619SDan Williams bdw->start_address = 0; 2274d7d8464dSRoss Zwisler offset += bdw->header.length; 22756bc75619SDan Williams 22766bc75619SDan Williams /* bdw1 (spa/dcr1, dimm1) */ 2277d7d8464dSRoss Zwisler bdw = nfit_buf + offset; 22786bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2279d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 22806bc75619SDan Williams bdw->region_index = 1+1; 22816bc75619SDan Williams bdw->windows = 1; 22826bc75619SDan Williams bdw->offset = 0; 22836bc75619SDan Williams bdw->size = BDW_SIZE; 22846bc75619SDan Williams bdw->capacity = DIMM_SIZE; 22856bc75619SDan Williams bdw->start_address = 0; 2286d7d8464dSRoss Zwisler offset += bdw->header.length; 22876bc75619SDan Williams 22886bc75619SDan Williams /* bdw2 (spa/dcr2, dimm2) */ 2289d7d8464dSRoss Zwisler bdw = nfit_buf + offset; 22906bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2291d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 22926bc75619SDan Williams bdw->region_index = 2+1; 22936bc75619SDan Williams bdw->windows = 1; 22946bc75619SDan Williams bdw->offset = 0; 22956bc75619SDan Williams bdw->size = BDW_SIZE; 22966bc75619SDan Williams bdw->capacity = DIMM_SIZE; 22976bc75619SDan Williams bdw->start_address = 0; 2298d7d8464dSRoss Zwisler offset += bdw->header.length; 22996bc75619SDan Williams 23006bc75619SDan Williams /* bdw3 (spa/dcr3, dimm3) */ 2301d7d8464dSRoss Zwisler bdw = nfit_buf + offset; 23026bc75619SDan Williams bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2303d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 23046bc75619SDan Williams bdw->region_index = 3+1; 23056bc75619SDan Williams bdw->windows = 1; 23066bc75619SDan Williams bdw->offset = 0; 23076bc75619SDan Williams bdw->size = BDW_SIZE; 23086bc75619SDan Williams bdw->capacity = DIMM_SIZE; 23096bc75619SDan Williams bdw->start_address = 0; 2310d7d8464dSRoss Zwisler offset += bdw->header.length; 23116bc75619SDan Williams 23129d27a87eSDan Williams /* flush0 (dimm0) */ 23139d27a87eSDan Williams flush = nfit_buf + offset; 23149d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 231585d3fa02SDan Williams flush->header.length = flush_hint_size; 23169d27a87eSDan Williams flush->device_handle = handle[0]; 231785d3fa02SDan Williams flush->hint_count = NUM_HINTS; 231885d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 231985d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64); 2320d7d8464dSRoss Zwisler offset += flush->header.length; 23219d27a87eSDan Williams 23229d27a87eSDan Williams /* flush1 (dimm1) */ 2323d7d8464dSRoss Zwisler flush = nfit_buf + offset; 23249d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 232585d3fa02SDan Williams flush->header.length = flush_hint_size; 23269d27a87eSDan Williams flush->device_handle = handle[1]; 232785d3fa02SDan Williams flush->hint_count = NUM_HINTS; 232885d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 232985d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64); 2330d7d8464dSRoss Zwisler offset += flush->header.length; 23319d27a87eSDan Williams 23329d27a87eSDan Williams /* flush2 (dimm2) */ 2333d7d8464dSRoss Zwisler flush = nfit_buf + offset; 23349d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 233585d3fa02SDan Williams flush->header.length = flush_hint_size; 23369d27a87eSDan Williams flush->device_handle = handle[2]; 233785d3fa02SDan Williams flush->hint_count = NUM_HINTS; 233885d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 233985d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64); 2340d7d8464dSRoss Zwisler offset += flush->header.length; 23419d27a87eSDan Williams 23429d27a87eSDan Williams /* flush3 (dimm3) */ 2343d7d8464dSRoss Zwisler flush = nfit_buf + offset; 23449d27a87eSDan Williams flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 234585d3fa02SDan Williams flush->header.length = flush_hint_size; 23469d27a87eSDan Williams flush->device_handle = handle[3]; 234785d3fa02SDan Williams flush->hint_count = NUM_HINTS; 234885d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 234985d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64); 2350d7d8464dSRoss Zwisler offset += flush->header.length; 23519d27a87eSDan Williams 2352f81e1d35SDave Jiang /* platform capabilities */ 2353d7d8464dSRoss Zwisler pcap = nfit_buf + offset; 2354f81e1d35SDave Jiang pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES; 2355f81e1d35SDave Jiang pcap->header.length = sizeof(*pcap); 2356f81e1d35SDave Jiang pcap->highest_capability = 1; 23571273c253SVishal Verma pcap->capabilities = ACPI_NFIT_CAPABILITY_MEM_FLUSH; 2358d7d8464dSRoss Zwisler offset += pcap->header.length; 2359f81e1d35SDave Jiang 236020985164SVishal Verma if (t->setup_hotplug) { 23613b87356fSDan Williams /* dcr-descriptor4: blk */ 236220985164SVishal Verma dcr = nfit_buf + offset; 236320985164SVishal Verma dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2364d7d8464dSRoss Zwisler dcr->header.length = sizeof(*dcr); 23653b87356fSDan Williams dcr->region_index = 8+1; 23665dc68e55SDan Williams dcr_common_init(dcr); 236720985164SVishal Verma dcr->serial_number = ~handle[4]; 2368be26f9aeSDan Williams dcr->code = NFIT_FIC_BLK; 236920985164SVishal Verma dcr->windows = 1; 237020985164SVishal Verma dcr->window_size = DCR_SIZE; 237120985164SVishal Verma dcr->command_offset = 0; 237220985164SVishal Verma dcr->command_size = 8; 237320985164SVishal Verma dcr->status_offset = 8; 237420985164SVishal Verma dcr->status_size = 4; 2375d7d8464dSRoss Zwisler offset += dcr->header.length; 237620985164SVishal Verma 23773b87356fSDan Williams /* dcr-descriptor4: pmem */ 23783b87356fSDan Williams dcr = nfit_buf + offset; 23793b87356fSDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 23803b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 23813b87356fSDan Williams window_size); 23823b87356fSDan Williams dcr->region_index = 9+1; 23835dc68e55SDan Williams dcr_common_init(dcr); 23843b87356fSDan Williams dcr->serial_number = ~handle[4]; 23853b87356fSDan Williams dcr->code = NFIT_FIC_BYTEN; 23863b87356fSDan Williams dcr->windows = 0; 2387d7d8464dSRoss Zwisler offset += dcr->header.length; 23883b87356fSDan Williams 238920985164SVishal Verma /* bdw4 (spa/dcr4, dimm4) */ 239020985164SVishal Verma bdw = nfit_buf + offset; 239120985164SVishal Verma bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION; 2392d7d8464dSRoss Zwisler bdw->header.length = sizeof(*bdw); 23933b87356fSDan Williams bdw->region_index = 8+1; 239420985164SVishal Verma bdw->windows = 1; 239520985164SVishal Verma bdw->offset = 0; 239620985164SVishal Verma bdw->size = BDW_SIZE; 239720985164SVishal Verma bdw->capacity = DIMM_SIZE; 239820985164SVishal Verma bdw->start_address = 0; 2399d7d8464dSRoss Zwisler offset += bdw->header.length; 240020985164SVishal Verma 240120985164SVishal Verma /* spa10 (dcr4) dimm4 */ 240220985164SVishal Verma spa = nfit_buf + offset; 240320985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 240420985164SVishal Verma spa->header.length = sizeof(*spa); 240520985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16); 240620985164SVishal Verma spa->range_index = 10+1; 240720985164SVishal Verma spa->address = t->dcr_dma[4]; 240820985164SVishal Verma spa->length = DCR_SIZE; 2409d7d8464dSRoss Zwisler offset += spa->header.length; 241020985164SVishal Verma 241120985164SVishal Verma /* 241220985164SVishal Verma * spa11 (single-dimm interleave for hotplug, note storage 241320985164SVishal Verma * does not actually alias the related block-data-window 241420985164SVishal Verma * regions) 241520985164SVishal Verma */ 2416d7d8464dSRoss Zwisler spa = nfit_buf + offset; 241720985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 241820985164SVishal Verma spa->header.length = sizeof(*spa); 241920985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 242020985164SVishal Verma spa->range_index = 11+1; 242120985164SVishal Verma spa->address = t->spa_set_dma[2]; 242220985164SVishal Verma spa->length = SPA0_SIZE; 2423d7d8464dSRoss Zwisler offset += spa->header.length; 242420985164SVishal Verma 242520985164SVishal Verma /* spa12 (bdw for dcr4) dimm4 */ 2426d7d8464dSRoss Zwisler spa = nfit_buf + offset; 242720985164SVishal Verma spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 242820985164SVishal Verma spa->header.length = sizeof(*spa); 242920985164SVishal Verma memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16); 243020985164SVishal Verma spa->range_index = 12+1; 243120985164SVishal Verma spa->address = t->dimm_dma[4]; 243220985164SVishal Verma spa->length = DIMM_SIZE; 2433d7d8464dSRoss Zwisler offset += spa->header.length; 243420985164SVishal Verma 243520985164SVishal Verma /* mem-region14 (spa/dcr4, dimm4) */ 243620985164SVishal Verma memdev = nfit_buf + offset; 243720985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 243820985164SVishal Verma memdev->header.length = sizeof(*memdev); 243920985164SVishal Verma memdev->device_handle = handle[4]; 244020985164SVishal Verma memdev->physical_id = 4; 244120985164SVishal Verma memdev->region_id = 0; 244220985164SVishal Verma memdev->range_index = 10+1; 24433b87356fSDan Williams memdev->region_index = 8+1; 244420985164SVishal Verma memdev->region_size = 0; 244520985164SVishal Verma memdev->region_offset = 0; 244620985164SVishal Verma memdev->address = 0; 244720985164SVishal Verma memdev->interleave_index = 0; 244820985164SVishal Verma memdev->interleave_ways = 1; 2449d7d8464dSRoss Zwisler offset += memdev->header.length; 245020985164SVishal Verma 2451d7d8464dSRoss Zwisler /* mem-region15 (spa11, dimm4) */ 2452d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 245320985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 245420985164SVishal Verma memdev->header.length = sizeof(*memdev); 245520985164SVishal Verma memdev->device_handle = handle[4]; 245620985164SVishal Verma memdev->physical_id = 4; 245720985164SVishal Verma memdev->region_id = 0; 245820985164SVishal Verma memdev->range_index = 11+1; 24593b87356fSDan Williams memdev->region_index = 9+1; 246020985164SVishal Verma memdev->region_size = SPA0_SIZE; 2461df06a2d5SDan Williams memdev->region_offset = (1ULL << 48); 246220985164SVishal Verma memdev->address = 0; 246320985164SVishal Verma memdev->interleave_index = 0; 246420985164SVishal Verma memdev->interleave_ways = 1; 2465ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED; 2466d7d8464dSRoss Zwisler offset += memdev->header.length; 246720985164SVishal Verma 24683b87356fSDan Williams /* mem-region16 (spa/bdw4, dimm4) */ 2469d7d8464dSRoss Zwisler memdev = nfit_buf + offset; 247020985164SVishal Verma memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 247120985164SVishal Verma memdev->header.length = sizeof(*memdev); 247220985164SVishal Verma memdev->device_handle = handle[4]; 247320985164SVishal Verma memdev->physical_id = 4; 247420985164SVishal Verma memdev->region_id = 0; 247520985164SVishal Verma memdev->range_index = 12+1; 24763b87356fSDan Williams memdev->region_index = 8+1; 247720985164SVishal Verma memdev->region_size = 0; 247820985164SVishal Verma memdev->region_offset = 0; 247920985164SVishal Verma memdev->address = 0; 248020985164SVishal Verma memdev->interleave_index = 0; 248120985164SVishal Verma memdev->interleave_ways = 1; 2482d7d8464dSRoss Zwisler offset += memdev->header.length; 248320985164SVishal Verma 248420985164SVishal Verma /* flush3 (dimm4) */ 248520985164SVishal Verma flush = nfit_buf + offset; 248620985164SVishal Verma flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS; 248785d3fa02SDan Williams flush->header.length = flush_hint_size; 248820985164SVishal Verma flush->device_handle = handle[4]; 248985d3fa02SDan Williams flush->hint_count = NUM_HINTS; 249085d3fa02SDan Williams for (i = 0; i < NUM_HINTS; i++) 249185d3fa02SDan Williams flush->hint_address[i] = t->flush_dma[4] 249285d3fa02SDan Williams + i * sizeof(u64); 2493d7d8464dSRoss Zwisler offset += flush->header.length; 24949741a559SRoss Zwisler 24959741a559SRoss Zwisler /* sanity check to make sure we've filled the buffer */ 24969741a559SRoss Zwisler WARN_ON(offset != t->nfit_size); 249720985164SVishal Verma } 249820985164SVishal Verma 24991526f9e2SRoss Zwisler t->nfit_filled = offset; 25001526f9e2SRoss Zwisler 25019fb1a190SDave Jiang post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0], 25029fb1a190SDave Jiang SPA0_SIZE); 2503f471f1a7SDan Williams 25046bc75619SDan Williams acpi_desc = &t->acpi_desc; 2505e3654ecaSDan Williams set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en); 2506e3654ecaSDan Williams set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 2507e3654ecaSDan Williams set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 2508ed07c433SDan Williams set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en); 2509ed07c433SDan Williams set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en); 2510ed07c433SDan Williams set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en); 25114cf260fcSVishal Verma set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en); 2512e3654ecaSDan Williams set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en); 2513e3654ecaSDan Williams set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en); 2514e3654ecaSDan Williams set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en); 2515e3654ecaSDan Williams set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en); 251610246dc8SYasunori Goto set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en); 251710246dc8SYasunori Goto set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en); 25189fb1a190SDave Jiang set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en); 25199fb1a190SDave Jiang set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en); 25209fb1a190SDave Jiang set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en); 2521bfbaa952SDave Jiang set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en); 2522bfbaa952SDave Jiang set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en); 2523bfbaa952SDave Jiang set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en); 2524bfbaa952SDave Jiang set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en); 2525bfbaa952SDave Jiang set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en); 2526674d8bdeSDave Jiang set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en); 25273c13e2acSDave Jiang set_bit(NVDIMM_INTEL_GET_SECURITY_STATE, 25283c13e2acSDave Jiang &acpi_desc->dimm_cmd_force_en); 25293c13e2acSDave Jiang set_bit(NVDIMM_INTEL_SET_PASSPHRASE, &acpi_desc->dimm_cmd_force_en); 25303c13e2acSDave Jiang set_bit(NVDIMM_INTEL_DISABLE_PASSPHRASE, 25313c13e2acSDave Jiang &acpi_desc->dimm_cmd_force_en); 25323c13e2acSDave Jiang set_bit(NVDIMM_INTEL_UNLOCK_UNIT, &acpi_desc->dimm_cmd_force_en); 25333c13e2acSDave Jiang set_bit(NVDIMM_INTEL_FREEZE_LOCK, &acpi_desc->dimm_cmd_force_en); 25343c13e2acSDave Jiang set_bit(NVDIMM_INTEL_SECURE_ERASE, &acpi_desc->dimm_cmd_force_en); 2535926f7480SDave Jiang set_bit(NVDIMM_INTEL_OVERWRITE, &acpi_desc->dimm_cmd_force_en); 2536926f7480SDave Jiang set_bit(NVDIMM_INTEL_QUERY_OVERWRITE, &acpi_desc->dimm_cmd_force_en); 2537ecaa4a97SDave Jiang set_bit(NVDIMM_INTEL_SET_MASTER_PASSPHRASE, 2538ecaa4a97SDave Jiang &acpi_desc->dimm_cmd_force_en); 2539ecaa4a97SDave Jiang set_bit(NVDIMM_INTEL_MASTER_SECURE_ERASE, 2540ecaa4a97SDave Jiang &acpi_desc->dimm_cmd_force_en); 25416bc75619SDan Williams } 25426bc75619SDan Williams 25436bc75619SDan Williams static void nfit_test1_setup(struct nfit_test *t) 25446bc75619SDan Williams { 25456b577c9dSLinda Knippers size_t offset; 25466bc75619SDan Williams void *nfit_buf = t->nfit_buf; 25476bc75619SDan Williams struct acpi_nfit_memory_map *memdev; 25486bc75619SDan Williams struct acpi_nfit_control_region *dcr; 25496bc75619SDan Williams struct acpi_nfit_system_address *spa; 2550d26f73f0SDan Williams struct acpi_nfit_desc *acpi_desc; 25516bc75619SDan Williams 25526b577c9dSLinda Knippers offset = 0; 25536bc75619SDan Williams /* spa0 (flat range with no bdw aliasing) */ 25546bc75619SDan Williams spa = nfit_buf + offset; 25556bc75619SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 25566bc75619SDan Williams spa->header.length = sizeof(*spa); 25576bc75619SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16); 25586bc75619SDan Williams spa->range_index = 0+1; 25596bc75619SDan Williams spa->address = t->spa_set_dma[0]; 25606bc75619SDan Williams spa->length = SPA2_SIZE; 2561d7d8464dSRoss Zwisler offset += spa->header.length; 25626bc75619SDan Williams 25637bfe97c7SDan Williams /* virtual cd region */ 2564d7d8464dSRoss Zwisler spa = nfit_buf + offset; 25657bfe97c7SDan Williams spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS; 25667bfe97c7SDan Williams spa->header.length = sizeof(*spa); 25677bfe97c7SDan Williams memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16); 25687bfe97c7SDan Williams spa->range_index = 0; 25697bfe97c7SDan Williams spa->address = t->spa_set_dma[1]; 25707bfe97c7SDan Williams spa->length = SPA_VCD_SIZE; 2571d7d8464dSRoss Zwisler offset += spa->header.length; 25727bfe97c7SDan Williams 25736bc75619SDan Williams /* mem-region0 (spa0, dimm0) */ 25746bc75619SDan Williams memdev = nfit_buf + offset; 25756bc75619SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 25766bc75619SDan Williams memdev->header.length = sizeof(*memdev); 2577dafb1048SDan Williams memdev->device_handle = handle[5]; 25786bc75619SDan Williams memdev->physical_id = 0; 25796bc75619SDan Williams memdev->region_id = 0; 25806bc75619SDan Williams memdev->range_index = 0+1; 25816bc75619SDan Williams memdev->region_index = 0+1; 25826bc75619SDan Williams memdev->region_size = SPA2_SIZE; 25836bc75619SDan Williams memdev->region_offset = 0; 25846bc75619SDan Williams memdev->address = 0; 25856bc75619SDan Williams memdev->interleave_index = 0; 25866bc75619SDan Williams memdev->interleave_ways = 1; 258758138820SDan Williams memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED 258858138820SDan Williams | ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED 2589f4295796SDan Williams | ACPI_NFIT_MEM_NOT_ARMED; 2590d7d8464dSRoss Zwisler offset += memdev->header.length; 25916bc75619SDan Williams 25926bc75619SDan Williams /* dcr-descriptor0 */ 25936bc75619SDan Williams dcr = nfit_buf + offset; 25946bc75619SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 25953b87356fSDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 25963b87356fSDan Williams window_size); 25976bc75619SDan Williams dcr->region_index = 0+1; 25985dc68e55SDan Williams dcr_common_init(dcr); 2599dafb1048SDan Williams dcr->serial_number = ~handle[5]; 2600be26f9aeSDan Williams dcr->code = NFIT_FIC_BYTE; 26016bc75619SDan Williams dcr->windows = 0; 2602ac40b675SDan Williams offset += dcr->header.length; 2603d7d8464dSRoss Zwisler 2604ac40b675SDan Williams memdev = nfit_buf + offset; 2605ac40b675SDan Williams memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP; 2606ac40b675SDan Williams memdev->header.length = sizeof(*memdev); 2607ac40b675SDan Williams memdev->device_handle = handle[6]; 2608ac40b675SDan Williams memdev->physical_id = 0; 2609ac40b675SDan Williams memdev->region_id = 0; 2610ac40b675SDan Williams memdev->range_index = 0; 2611ac40b675SDan Williams memdev->region_index = 0+2; 2612ac40b675SDan Williams memdev->region_size = SPA2_SIZE; 2613ac40b675SDan Williams memdev->region_offset = 0; 2614ac40b675SDan Williams memdev->address = 0; 2615ac40b675SDan Williams memdev->interleave_index = 0; 2616ac40b675SDan Williams memdev->interleave_ways = 1; 2617ac40b675SDan Williams memdev->flags = ACPI_NFIT_MEM_MAP_FAILED; 2618d7d8464dSRoss Zwisler offset += memdev->header.length; 2619ac40b675SDan Williams 2620ac40b675SDan Williams /* dcr-descriptor1 */ 2621ac40b675SDan Williams dcr = nfit_buf + offset; 2622ac40b675SDan Williams dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION; 2623ac40b675SDan Williams dcr->header.length = offsetof(struct acpi_nfit_control_region, 2624ac40b675SDan Williams window_size); 2625ac40b675SDan Williams dcr->region_index = 0+2; 2626ac40b675SDan Williams dcr_common_init(dcr); 2627ac40b675SDan Williams dcr->serial_number = ~handle[6]; 2628ac40b675SDan Williams dcr->code = NFIT_FIC_BYTE; 2629ac40b675SDan Williams dcr->windows = 0; 2630d7d8464dSRoss Zwisler offset += dcr->header.length; 2631ac40b675SDan Williams 26329741a559SRoss Zwisler /* sanity check to make sure we've filled the buffer */ 26339741a559SRoss Zwisler WARN_ON(offset != t->nfit_size); 26349741a559SRoss Zwisler 26351526f9e2SRoss Zwisler t->nfit_filled = offset; 26361526f9e2SRoss Zwisler 26379fb1a190SDave Jiang post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0], 26389fb1a190SDave Jiang SPA2_SIZE); 2639f471f1a7SDan Williams 2640d26f73f0SDan Williams acpi_desc = &t->acpi_desc; 2641e3654ecaSDan Williams set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en); 2642e3654ecaSDan Williams set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en); 2643e3654ecaSDan Williams set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en); 2644e3654ecaSDan Williams set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en); 2645674d8bdeSDave Jiang set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en); 26469484e12dSDan Williams set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en); 26479484e12dSDan Williams set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 26489484e12dSDan Williams set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en); 26496bc75619SDan Williams } 26506bc75619SDan Williams 26516bc75619SDan Williams static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa, 26526bc75619SDan Williams void *iobuf, u64 len, int rw) 26536bc75619SDan Williams { 26546bc75619SDan Williams struct nfit_blk *nfit_blk = ndbr->blk_provider_data; 26556bc75619SDan Williams struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW]; 26566bc75619SDan Williams struct nd_region *nd_region = &ndbr->nd_region; 26576bc75619SDan Williams unsigned int lane; 26586bc75619SDan Williams 26596bc75619SDan Williams lane = nd_region_acquire_lane(nd_region); 26606bc75619SDan Williams if (rw) 266167a3e8feSRoss Zwisler memcpy(mmio->addr.base + dpa, iobuf, len); 266267a3e8feSRoss Zwisler else { 266367a3e8feSRoss Zwisler memcpy(iobuf, mmio->addr.base + dpa, len); 266467a3e8feSRoss Zwisler 26655deb67f7SRobin Murphy /* give us some some coverage of the arch_invalidate_pmem() API */ 26665deb67f7SRobin Murphy arch_invalidate_pmem(mmio->addr.base + dpa, len); 266767a3e8feSRoss Zwisler } 26686bc75619SDan Williams nd_region_release_lane(nd_region, lane); 26696bc75619SDan Williams 26706bc75619SDan Williams return 0; 26716bc75619SDan Williams } 26726bc75619SDan Williams 2673a7de92daSDan Williams static unsigned long nfit_ctl_handle; 2674a7de92daSDan Williams 2675a7de92daSDan Williams union acpi_object *result; 2676a7de92daSDan Williams 2677a7de92daSDan Williams static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle, 267894116f81SAndy Shevchenko const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4) 2679a7de92daSDan Williams { 2680a7de92daSDan Williams if (handle != &nfit_ctl_handle) 2681a7de92daSDan Williams return ERR_PTR(-ENXIO); 2682a7de92daSDan Williams 2683a7de92daSDan Williams return result; 2684a7de92daSDan Williams } 2685a7de92daSDan Williams 2686a7de92daSDan Williams static int setup_result(void *buf, size_t size) 2687a7de92daSDan Williams { 2688a7de92daSDan Williams result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL); 2689a7de92daSDan Williams if (!result) 2690a7de92daSDan Williams return -ENOMEM; 2691a7de92daSDan Williams result->package.type = ACPI_TYPE_BUFFER, 2692a7de92daSDan Williams result->buffer.pointer = (void *) (result + 1); 2693a7de92daSDan Williams result->buffer.length = size; 2694a7de92daSDan Williams memcpy(result->buffer.pointer, buf, size); 2695a7de92daSDan Williams memset(buf, 0, size); 2696a7de92daSDan Williams return 0; 2697a7de92daSDan Williams } 2698a7de92daSDan Williams 2699a7de92daSDan Williams static int nfit_ctl_test(struct device *dev) 2700a7de92daSDan Williams { 2701a7de92daSDan Williams int rc, cmd_rc; 2702a7de92daSDan Williams struct nvdimm *nvdimm; 2703a7de92daSDan Williams struct acpi_device *adev; 2704a7de92daSDan Williams struct nfit_mem *nfit_mem; 2705a7de92daSDan Williams struct nd_ars_record *record; 2706a7de92daSDan Williams struct acpi_nfit_desc *acpi_desc; 2707a7de92daSDan Williams const u64 test_val = 0x0123456789abcdefULL; 2708a7de92daSDan Williams unsigned long mask, cmd_size, offset; 2709a7de92daSDan Williams union { 2710a7de92daSDan Williams struct nd_cmd_get_config_size cfg_size; 2711fb2a1748SDan Williams struct nd_cmd_clear_error clear_err; 2712a7de92daSDan Williams struct nd_cmd_ars_status ars_stat; 2713a7de92daSDan Williams struct nd_cmd_ars_cap ars_cap; 2714a7de92daSDan Williams char buf[sizeof(struct nd_cmd_ars_status) 2715a7de92daSDan Williams + sizeof(struct nd_ars_record)]; 2716a7de92daSDan Williams } cmds; 2717a7de92daSDan Williams 2718a7de92daSDan Williams adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL); 2719a7de92daSDan Williams if (!adev) 2720a7de92daSDan Williams return -ENOMEM; 2721a7de92daSDan Williams *adev = (struct acpi_device) { 2722a7de92daSDan Williams .handle = &nfit_ctl_handle, 2723a7de92daSDan Williams .dev = { 2724a7de92daSDan Williams .init_name = "test-adev", 2725a7de92daSDan Williams }, 2726a7de92daSDan Williams }; 2727a7de92daSDan Williams 2728a7de92daSDan Williams acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL); 2729a7de92daSDan Williams if (!acpi_desc) 2730a7de92daSDan Williams return -ENOMEM; 2731a7de92daSDan Williams *acpi_desc = (struct acpi_nfit_desc) { 2732a7de92daSDan Williams .nd_desc = { 2733a7de92daSDan Williams .cmd_mask = 1UL << ND_CMD_ARS_CAP 2734a7de92daSDan Williams | 1UL << ND_CMD_ARS_START 2735a7de92daSDan Williams | 1UL << ND_CMD_ARS_STATUS 273610246dc8SYasunori Goto | 1UL << ND_CMD_CLEAR_ERROR 273710246dc8SYasunori Goto | 1UL << ND_CMD_CALL, 2738a7de92daSDan Williams .module = THIS_MODULE, 2739a7de92daSDan Williams .provider_name = "ACPI.NFIT", 2740a7de92daSDan Williams .ndctl = acpi_nfit_ctl, 27419fb1a190SDave Jiang .bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA 27429fb1a190SDave Jiang | 1UL << NFIT_CMD_ARS_INJECT_SET 27439fb1a190SDave Jiang | 1UL << NFIT_CMD_ARS_INJECT_CLEAR 27449fb1a190SDave Jiang | 1UL << NFIT_CMD_ARS_INJECT_GET, 2745a7de92daSDan Williams }, 2746a7de92daSDan Williams .dev = &adev->dev, 2747a7de92daSDan Williams }; 2748a7de92daSDan Williams 2749a7de92daSDan Williams nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL); 2750a7de92daSDan Williams if (!nfit_mem) 2751a7de92daSDan Williams return -ENOMEM; 2752a7de92daSDan Williams 2753a7de92daSDan Williams mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD 2754a7de92daSDan Williams | 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE 2755a7de92daSDan Williams | 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA 2756a7de92daSDan Williams | 1UL << ND_CMD_VENDOR; 2757a7de92daSDan Williams *nfit_mem = (struct nfit_mem) { 2758a7de92daSDan Williams .adev = adev, 2759a7de92daSDan Williams .family = NVDIMM_FAMILY_INTEL, 2760a7de92daSDan Williams .dsm_mask = mask, 2761a7de92daSDan Williams }; 2762a7de92daSDan Williams 2763a7de92daSDan Williams nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL); 2764a7de92daSDan Williams if (!nvdimm) 2765a7de92daSDan Williams return -ENOMEM; 2766a7de92daSDan Williams *nvdimm = (struct nvdimm) { 2767a7de92daSDan Williams .provider_data = nfit_mem, 2768a7de92daSDan Williams .cmd_mask = mask, 2769a7de92daSDan Williams .dev = { 2770a7de92daSDan Williams .init_name = "test-dimm", 2771a7de92daSDan Williams }, 2772a7de92daSDan Williams }; 2773a7de92daSDan Williams 2774a7de92daSDan Williams 2775a7de92daSDan Williams /* basic checkout of a typical 'get config size' command */ 2776a7de92daSDan Williams cmd_size = sizeof(cmds.cfg_size); 2777a7de92daSDan Williams cmds.cfg_size = (struct nd_cmd_get_config_size) { 2778a7de92daSDan Williams .status = 0, 2779a7de92daSDan Williams .config_size = SZ_128K, 2780a7de92daSDan Williams .max_xfer = SZ_4K, 2781a7de92daSDan Williams }; 2782a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2783a7de92daSDan Williams if (rc) 2784a7de92daSDan Williams return rc; 2785a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE, 2786a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2787a7de92daSDan Williams 2788a7de92daSDan Williams if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0 2789a7de92daSDan Williams || cmds.cfg_size.config_size != SZ_128K 2790a7de92daSDan Williams || cmds.cfg_size.max_xfer != SZ_4K) { 2791a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2792a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2793a7de92daSDan Williams return -EIO; 2794a7de92daSDan Williams } 2795a7de92daSDan Williams 2796a7de92daSDan Williams 2797a7de92daSDan Williams /* test ars_status with zero output */ 2798a7de92daSDan Williams cmd_size = offsetof(struct nd_cmd_ars_status, address); 2799a7de92daSDan Williams cmds.ars_stat = (struct nd_cmd_ars_status) { 2800a7de92daSDan Williams .out_length = 0, 2801a7de92daSDan Williams }; 2802a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2803a7de92daSDan Williams if (rc) 2804a7de92daSDan Williams return rc; 2805a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS, 2806a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2807a7de92daSDan Williams 2808a7de92daSDan Williams if (rc < 0 || cmd_rc) { 2809a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2810a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2811a7de92daSDan Williams return -EIO; 2812a7de92daSDan Williams } 2813a7de92daSDan Williams 2814a7de92daSDan Williams 2815a7de92daSDan Williams /* test ars_cap with benign extended status */ 2816a7de92daSDan Williams cmd_size = sizeof(cmds.ars_cap); 2817a7de92daSDan Williams cmds.ars_cap = (struct nd_cmd_ars_cap) { 2818a7de92daSDan Williams .status = ND_ARS_PERSISTENT << 16, 2819a7de92daSDan Williams }; 2820a7de92daSDan Williams offset = offsetof(struct nd_cmd_ars_cap, status); 2821a7de92daSDan Williams rc = setup_result(cmds.buf + offset, cmd_size - offset); 2822a7de92daSDan Williams if (rc) 2823a7de92daSDan Williams return rc; 2824a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP, 2825a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2826a7de92daSDan Williams 2827a7de92daSDan Williams if (rc < 0 || cmd_rc) { 2828a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2829a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2830a7de92daSDan Williams return -EIO; 2831a7de92daSDan Williams } 2832a7de92daSDan Williams 2833a7de92daSDan Williams 2834a7de92daSDan Williams /* test ars_status with 'status' trimmed from 'out_length' */ 2835a7de92daSDan Williams cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record); 2836a7de92daSDan Williams cmds.ars_stat = (struct nd_cmd_ars_status) { 2837a7de92daSDan Williams .out_length = cmd_size - 4, 2838a7de92daSDan Williams }; 2839a7de92daSDan Williams record = &cmds.ars_stat.records[0]; 2840a7de92daSDan Williams *record = (struct nd_ars_record) { 2841a7de92daSDan Williams .length = test_val, 2842a7de92daSDan Williams }; 2843a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2844a7de92daSDan Williams if (rc) 2845a7de92daSDan Williams return rc; 2846a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS, 2847a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2848a7de92daSDan Williams 2849a7de92daSDan Williams if (rc < 0 || cmd_rc || record->length != test_val) { 2850a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2851a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2852a7de92daSDan Williams return -EIO; 2853a7de92daSDan Williams } 2854a7de92daSDan Williams 2855a7de92daSDan Williams 2856a7de92daSDan Williams /* test ars_status with 'Output (Size)' including 'status' */ 2857a7de92daSDan Williams cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record); 2858a7de92daSDan Williams cmds.ars_stat = (struct nd_cmd_ars_status) { 2859a7de92daSDan Williams .out_length = cmd_size, 2860a7de92daSDan Williams }; 2861a7de92daSDan Williams record = &cmds.ars_stat.records[0]; 2862a7de92daSDan Williams *record = (struct nd_ars_record) { 2863a7de92daSDan Williams .length = test_val, 2864a7de92daSDan Williams }; 2865a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2866a7de92daSDan Williams if (rc) 2867a7de92daSDan Williams return rc; 2868a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS, 2869a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2870a7de92daSDan Williams 2871a7de92daSDan Williams if (rc < 0 || cmd_rc || record->length != test_val) { 2872a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2873a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2874a7de92daSDan Williams return -EIO; 2875a7de92daSDan Williams } 2876a7de92daSDan Williams 2877a7de92daSDan Williams 2878a7de92daSDan Williams /* test extended status for get_config_size results in failure */ 2879a7de92daSDan Williams cmd_size = sizeof(cmds.cfg_size); 2880a7de92daSDan Williams cmds.cfg_size = (struct nd_cmd_get_config_size) { 2881a7de92daSDan Williams .status = 1 << 16, 2882a7de92daSDan Williams }; 2883a7de92daSDan Williams rc = setup_result(cmds.buf, cmd_size); 2884a7de92daSDan Williams if (rc) 2885a7de92daSDan Williams return rc; 2886a7de92daSDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE, 2887a7de92daSDan Williams cmds.buf, cmd_size, &cmd_rc); 2888a7de92daSDan Williams 2889a7de92daSDan Williams if (rc < 0 || cmd_rc >= 0) { 2890a7de92daSDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2891a7de92daSDan Williams __func__, __LINE__, rc, cmd_rc); 2892a7de92daSDan Williams return -EIO; 2893a7de92daSDan Williams } 2894a7de92daSDan Williams 2895fb2a1748SDan Williams /* test clear error */ 2896fb2a1748SDan Williams cmd_size = sizeof(cmds.clear_err); 2897fb2a1748SDan Williams cmds.clear_err = (struct nd_cmd_clear_error) { 2898fb2a1748SDan Williams .length = 512, 2899fb2a1748SDan Williams .cleared = 512, 2900fb2a1748SDan Williams }; 2901fb2a1748SDan Williams rc = setup_result(cmds.buf, cmd_size); 2902fb2a1748SDan Williams if (rc) 2903fb2a1748SDan Williams return rc; 2904fb2a1748SDan Williams rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR, 2905fb2a1748SDan Williams cmds.buf, cmd_size, &cmd_rc); 2906fb2a1748SDan Williams if (rc < 0 || cmd_rc) { 2907fb2a1748SDan Williams dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n", 2908fb2a1748SDan Williams __func__, __LINE__, rc, cmd_rc); 2909fb2a1748SDan Williams return -EIO; 2910fb2a1748SDan Williams } 2911fb2a1748SDan Williams 2912a7de92daSDan Williams return 0; 2913a7de92daSDan Williams } 2914a7de92daSDan Williams 29156bc75619SDan Williams static int nfit_test_probe(struct platform_device *pdev) 29166bc75619SDan Williams { 29176bc75619SDan Williams struct nvdimm_bus_descriptor *nd_desc; 29186bc75619SDan Williams struct acpi_nfit_desc *acpi_desc; 29196bc75619SDan Williams struct device *dev = &pdev->dev; 29206bc75619SDan Williams struct nfit_test *nfit_test; 2921231bf117SDan Williams struct nfit_mem *nfit_mem; 2922c14a868aSDan Williams union acpi_object *obj; 29236bc75619SDan Williams int rc; 29246bc75619SDan Williams 2925a7de92daSDan Williams if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) { 2926a7de92daSDan Williams rc = nfit_ctl_test(&pdev->dev); 2927a7de92daSDan Williams if (rc) 2928a7de92daSDan Williams return rc; 2929a7de92daSDan Williams } 2930a7de92daSDan Williams 29316bc75619SDan Williams nfit_test = to_nfit_test(&pdev->dev); 29326bc75619SDan Williams 29336bc75619SDan Williams /* common alloc */ 29346bc75619SDan Williams if (nfit_test->num_dcr) { 29356bc75619SDan Williams int num = nfit_test->num_dcr; 29366bc75619SDan Williams 29376bc75619SDan Williams nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *), 29386bc75619SDan Williams GFP_KERNEL); 29396bc75619SDan Williams nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t), 29406bc75619SDan Williams GFP_KERNEL); 29419d27a87eSDan Williams nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *), 29429d27a87eSDan Williams GFP_KERNEL); 29439d27a87eSDan Williams nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t), 29449d27a87eSDan Williams GFP_KERNEL); 29456bc75619SDan Williams nfit_test->label = devm_kcalloc(dev, num, sizeof(void *), 29466bc75619SDan Williams GFP_KERNEL); 29476bc75619SDan Williams nfit_test->label_dma = devm_kcalloc(dev, num, 29486bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 29496bc75619SDan Williams nfit_test->dcr = devm_kcalloc(dev, num, 29506bc75619SDan Williams sizeof(struct nfit_test_dcr *), GFP_KERNEL); 29516bc75619SDan Williams nfit_test->dcr_dma = devm_kcalloc(dev, num, 29526bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 2953ed07c433SDan Williams nfit_test->smart = devm_kcalloc(dev, num, 2954ed07c433SDan Williams sizeof(struct nd_intel_smart), GFP_KERNEL); 2955ed07c433SDan Williams nfit_test->smart_threshold = devm_kcalloc(dev, num, 2956ed07c433SDan Williams sizeof(struct nd_intel_smart_threshold), 2957ed07c433SDan Williams GFP_KERNEL); 2958bfbaa952SDave Jiang nfit_test->fw = devm_kcalloc(dev, num, 2959bfbaa952SDave Jiang sizeof(struct nfit_test_fw), GFP_KERNEL); 29606bc75619SDan Williams if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label 29616bc75619SDan Williams && nfit_test->label_dma && nfit_test->dcr 29629d27a87eSDan Williams && nfit_test->dcr_dma && nfit_test->flush 2963bfbaa952SDave Jiang && nfit_test->flush_dma 2964bfbaa952SDave Jiang && nfit_test->fw) 29656bc75619SDan Williams /* pass */; 29666bc75619SDan Williams else 29676bc75619SDan Williams return -ENOMEM; 29686bc75619SDan Williams } 29696bc75619SDan Williams 29706bc75619SDan Williams if (nfit_test->num_pm) { 29716bc75619SDan Williams int num = nfit_test->num_pm; 29726bc75619SDan Williams 29736bc75619SDan Williams nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *), 29746bc75619SDan Williams GFP_KERNEL); 29756bc75619SDan Williams nfit_test->spa_set_dma = devm_kcalloc(dev, num, 29766bc75619SDan Williams sizeof(dma_addr_t), GFP_KERNEL); 29776bc75619SDan Williams if (nfit_test->spa_set && nfit_test->spa_set_dma) 29786bc75619SDan Williams /* pass */; 29796bc75619SDan Williams else 29806bc75619SDan Williams return -ENOMEM; 29816bc75619SDan Williams } 29826bc75619SDan Williams 29836bc75619SDan Williams /* per-nfit specific alloc */ 29846bc75619SDan Williams if (nfit_test->alloc(nfit_test)) 29856bc75619SDan Williams return -ENOMEM; 29866bc75619SDan Williams 29876bc75619SDan Williams nfit_test->setup(nfit_test); 29886bc75619SDan Williams acpi_desc = &nfit_test->acpi_desc; 2989a61fe6f7SDan Williams acpi_nfit_desc_init(acpi_desc, &pdev->dev); 29906bc75619SDan Williams acpi_desc->blk_do_io = nfit_test_blk_do_io; 29916bc75619SDan Williams nd_desc = &acpi_desc->nd_desc; 2992a61fe6f7SDan Williams nd_desc->provider_name = NULL; 2993bc9775d8SDan Williams nd_desc->module = THIS_MODULE; 2994a61fe6f7SDan Williams nd_desc->ndctl = nfit_test_ctl; 29956bc75619SDan Williams 2996e7a11b44SDan Williams rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf, 29971526f9e2SRoss Zwisler nfit_test->nfit_filled); 299858cd71b4SDan Williams if (rc) 299920985164SVishal Verma return rc; 300020985164SVishal Verma 3001fbabd829SDan Williams rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc); 3002fbabd829SDan Williams if (rc) 3003fbabd829SDan Williams return rc; 3004fbabd829SDan Williams 300520985164SVishal Verma if (nfit_test->setup != nfit_test0_setup) 300620985164SVishal Verma return 0; 300720985164SVishal Verma 300820985164SVishal Verma nfit_test->setup_hotplug = 1; 300920985164SVishal Verma nfit_test->setup(nfit_test); 301020985164SVishal Verma 3011c14a868aSDan Williams obj = kzalloc(sizeof(*obj), GFP_KERNEL); 3012c14a868aSDan Williams if (!obj) 3013c14a868aSDan Williams return -ENOMEM; 3014c14a868aSDan Williams obj->type = ACPI_TYPE_BUFFER; 3015c14a868aSDan Williams obj->buffer.length = nfit_test->nfit_size; 3016c14a868aSDan Williams obj->buffer.pointer = nfit_test->nfit_buf; 3017c14a868aSDan Williams *(nfit_test->_fit) = obj; 3018c14a868aSDan Williams __acpi_nfit_notify(&pdev->dev, nfit_test, 0x80); 3019231bf117SDan Williams 3020231bf117SDan Williams /* associate dimm devices with nfit_mem data for notification testing */ 3021231bf117SDan Williams mutex_lock(&acpi_desc->init_mutex); 3022231bf117SDan Williams list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) { 3023231bf117SDan Williams u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle; 3024231bf117SDan Williams int i; 3025231bf117SDan Williams 3026af31b04bSMasayoshi Mizuma for (i = 0; i < ARRAY_SIZE(handle); i++) 3027231bf117SDan Williams if (nfit_handle == handle[i]) 3028231bf117SDan Williams dev_set_drvdata(nfit_test->dimm_dev[i], 3029231bf117SDan Williams nfit_mem); 3030231bf117SDan Williams } 3031231bf117SDan Williams mutex_unlock(&acpi_desc->init_mutex); 30326bc75619SDan Williams 30336bc75619SDan Williams return 0; 30346bc75619SDan Williams } 30356bc75619SDan Williams 30366bc75619SDan Williams static int nfit_test_remove(struct platform_device *pdev) 30376bc75619SDan Williams { 30386bc75619SDan Williams return 0; 30396bc75619SDan Williams } 30406bc75619SDan Williams 30416bc75619SDan Williams static void nfit_test_release(struct device *dev) 30426bc75619SDan Williams { 30436bc75619SDan Williams struct nfit_test *nfit_test = to_nfit_test(dev); 30446bc75619SDan Williams 30456bc75619SDan Williams kfree(nfit_test); 30466bc75619SDan Williams } 30476bc75619SDan Williams 30486bc75619SDan Williams static const struct platform_device_id nfit_test_id[] = { 30496bc75619SDan Williams { KBUILD_MODNAME }, 30506bc75619SDan Williams { }, 30516bc75619SDan Williams }; 30526bc75619SDan Williams 30536bc75619SDan Williams static struct platform_driver nfit_test_driver = { 30546bc75619SDan Williams .probe = nfit_test_probe, 30556bc75619SDan Williams .remove = nfit_test_remove, 30566bc75619SDan Williams .driver = { 30576bc75619SDan Williams .name = KBUILD_MODNAME, 30586bc75619SDan Williams }, 30596bc75619SDan Williams .id_table = nfit_test_id, 30606bc75619SDan Williams }; 30616bc75619SDan Williams 30625d8beee2SDan Williams static char mcsafe_buf[PAGE_SIZE] __attribute__((__aligned__(PAGE_SIZE))); 30635d8beee2SDan Williams 30645d8beee2SDan Williams enum INJECT { 30655d8beee2SDan Williams INJECT_NONE, 30665d8beee2SDan Williams INJECT_SRC, 30675d8beee2SDan Williams INJECT_DST, 30685d8beee2SDan Williams }; 30695d8beee2SDan Williams 30705d8beee2SDan Williams static void mcsafe_test_init(char *dst, char *src, size_t size) 30715d8beee2SDan Williams { 30725d8beee2SDan Williams size_t i; 30735d8beee2SDan Williams 30745d8beee2SDan Williams memset(dst, 0xff, size); 30755d8beee2SDan Williams for (i = 0; i < size; i++) 30765d8beee2SDan Williams src[i] = (char) i; 30775d8beee2SDan Williams } 30785d8beee2SDan Williams 30795d8beee2SDan Williams static bool mcsafe_test_validate(unsigned char *dst, unsigned char *src, 30805d8beee2SDan Williams size_t size, unsigned long rem) 30815d8beee2SDan Williams { 30825d8beee2SDan Williams size_t i; 30835d8beee2SDan Williams 30845d8beee2SDan Williams for (i = 0; i < size - rem; i++) 30855d8beee2SDan Williams if (dst[i] != (unsigned char) i) { 30865d8beee2SDan Williams pr_info_once("%s:%d: offset: %zd got: %#x expect: %#x\n", 30875d8beee2SDan Williams __func__, __LINE__, i, dst[i], 30885d8beee2SDan Williams (unsigned char) i); 30895d8beee2SDan Williams return false; 30905d8beee2SDan Williams } 30915d8beee2SDan Williams for (i = size - rem; i < size; i++) 30925d8beee2SDan Williams if (dst[i] != 0xffU) { 30935d8beee2SDan Williams pr_info_once("%s:%d: offset: %zd got: %#x expect: 0xff\n", 30945d8beee2SDan Williams __func__, __LINE__, i, dst[i]); 30955d8beee2SDan Williams return false; 30965d8beee2SDan Williams } 30975d8beee2SDan Williams return true; 30985d8beee2SDan Williams } 30995d8beee2SDan Williams 31005d8beee2SDan Williams void mcsafe_test(void) 31015d8beee2SDan Williams { 31025d8beee2SDan Williams char *inject_desc[] = { "none", "source", "destination" }; 31035d8beee2SDan Williams enum INJECT inj; 31045d8beee2SDan Williams 31055d8beee2SDan Williams if (IS_ENABLED(CONFIG_MCSAFE_TEST)) { 31065d8beee2SDan Williams pr_info("%s: run...\n", __func__); 31075d8beee2SDan Williams } else { 31085d8beee2SDan Williams pr_info("%s: disabled, skip.\n", __func__); 31095d8beee2SDan Williams return; 31105d8beee2SDan Williams } 31115d8beee2SDan Williams 31125d8beee2SDan Williams for (inj = INJECT_NONE; inj <= INJECT_DST; inj++) { 31135d8beee2SDan Williams int i; 31145d8beee2SDan Williams 31155d8beee2SDan Williams pr_info("%s: inject: %s\n", __func__, inject_desc[inj]); 31165d8beee2SDan Williams for (i = 0; i < 512; i++) { 31175d8beee2SDan Williams unsigned long expect, rem; 31185d8beee2SDan Williams void *src, *dst; 31195d8beee2SDan Williams bool valid; 31205d8beee2SDan Williams 31215d8beee2SDan Williams switch (inj) { 31225d8beee2SDan Williams case INJECT_NONE: 31235d8beee2SDan Williams mcsafe_inject_src(NULL); 31245d8beee2SDan Williams mcsafe_inject_dst(NULL); 31255d8beee2SDan Williams dst = &mcsafe_buf[2048]; 31265d8beee2SDan Williams src = &mcsafe_buf[1024 - i]; 31275d8beee2SDan Williams expect = 0; 31285d8beee2SDan Williams break; 31295d8beee2SDan Williams case INJECT_SRC: 31305d8beee2SDan Williams mcsafe_inject_src(&mcsafe_buf[1024]); 31315d8beee2SDan Williams mcsafe_inject_dst(NULL); 31325d8beee2SDan Williams dst = &mcsafe_buf[2048]; 31335d8beee2SDan Williams src = &mcsafe_buf[1024 - i]; 31345d8beee2SDan Williams expect = 512 - i; 31355d8beee2SDan Williams break; 31365d8beee2SDan Williams case INJECT_DST: 31375d8beee2SDan Williams mcsafe_inject_src(NULL); 31385d8beee2SDan Williams mcsafe_inject_dst(&mcsafe_buf[2048]); 31395d8beee2SDan Williams dst = &mcsafe_buf[2048 - i]; 31405d8beee2SDan Williams src = &mcsafe_buf[1024]; 31415d8beee2SDan Williams expect = 512 - i; 31425d8beee2SDan Williams break; 31435d8beee2SDan Williams } 31445d8beee2SDan Williams 31455d8beee2SDan Williams mcsafe_test_init(dst, src, 512); 31465d8beee2SDan Williams rem = __memcpy_mcsafe(dst, src, 512); 31475d8beee2SDan Williams valid = mcsafe_test_validate(dst, src, 512, expect); 31485d8beee2SDan Williams if (rem == expect && valid) 31495d8beee2SDan Williams continue; 31505d8beee2SDan Williams pr_info("%s: copy(%#lx, %#lx, %d) off: %d rem: %ld %s expect: %ld\n", 31515d8beee2SDan Williams __func__, 31525d8beee2SDan Williams ((unsigned long) dst) & ~PAGE_MASK, 31535d8beee2SDan Williams ((unsigned long ) src) & ~PAGE_MASK, 31545d8beee2SDan Williams 512, i, rem, valid ? "valid" : "bad", 31555d8beee2SDan Williams expect); 31565d8beee2SDan Williams } 31575d8beee2SDan Williams } 31585d8beee2SDan Williams 31595d8beee2SDan Williams mcsafe_inject_src(NULL); 31605d8beee2SDan Williams mcsafe_inject_dst(NULL); 31615d8beee2SDan Williams } 31625d8beee2SDan Williams 31636bc75619SDan Williams static __init int nfit_test_init(void) 31646bc75619SDan Williams { 31656bc75619SDan Williams int rc, i; 31666bc75619SDan Williams 31670fb5c8dfSDan Williams pmem_test(); 31680fb5c8dfSDan Williams libnvdimm_test(); 31690fb5c8dfSDan Williams acpi_nfit_test(); 31700fb5c8dfSDan Williams device_dax_test(); 31715d8beee2SDan Williams mcsafe_test(); 31720fb5c8dfSDan Williams 3173a7de92daSDan Williams nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm); 3174231bf117SDan Williams 31759fb1a190SDave Jiang nfit_wq = create_singlethread_workqueue("nfit"); 31769fb1a190SDave Jiang if (!nfit_wq) 31779fb1a190SDave Jiang return -ENOMEM; 31789fb1a190SDave Jiang 3179a7de92daSDan Williams nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm"); 3180a7de92daSDan Williams if (IS_ERR(nfit_test_dimm)) { 3181a7de92daSDan Williams rc = PTR_ERR(nfit_test_dimm); 3182a7de92daSDan Williams goto err_register; 3183a7de92daSDan Williams } 31846bc75619SDan Williams 3185e3f5df76SDan Williams nfit_pool = gen_pool_create(ilog2(SZ_4M), NUMA_NO_NODE); 3186e3f5df76SDan Williams if (!nfit_pool) { 3187e3f5df76SDan Williams rc = -ENOMEM; 3188e3f5df76SDan Williams goto err_register; 3189e3f5df76SDan Williams } 3190e3f5df76SDan Williams 3191e3f5df76SDan Williams if (gen_pool_add(nfit_pool, SZ_4G, SZ_4G, NUMA_NO_NODE)) { 3192e3f5df76SDan Williams rc = -ENOMEM; 3193e3f5df76SDan Williams goto err_register; 3194e3f5df76SDan Williams } 3195e3f5df76SDan Williams 31966bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) { 31976bc75619SDan Williams struct nfit_test *nfit_test; 31986bc75619SDan Williams struct platform_device *pdev; 31996bc75619SDan Williams 32006bc75619SDan Williams nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL); 32016bc75619SDan Williams if (!nfit_test) { 32026bc75619SDan Williams rc = -ENOMEM; 32036bc75619SDan Williams goto err_register; 32046bc75619SDan Williams } 32056bc75619SDan Williams INIT_LIST_HEAD(&nfit_test->resources); 32069fb1a190SDave Jiang badrange_init(&nfit_test->badrange); 32076bc75619SDan Williams switch (i) { 32086bc75619SDan Williams case 0: 32096bc75619SDan Williams nfit_test->num_pm = NUM_PM; 3210dafb1048SDan Williams nfit_test->dcr_idx = 0; 32116bc75619SDan Williams nfit_test->num_dcr = NUM_DCR; 32126bc75619SDan Williams nfit_test->alloc = nfit_test0_alloc; 32136bc75619SDan Williams nfit_test->setup = nfit_test0_setup; 32146bc75619SDan Williams break; 32156bc75619SDan Williams case 1: 3216a117699cSYasunori Goto nfit_test->num_pm = 2; 3217dafb1048SDan Williams nfit_test->dcr_idx = NUM_DCR; 3218ac40b675SDan Williams nfit_test->num_dcr = 2; 32196bc75619SDan Williams nfit_test->alloc = nfit_test1_alloc; 32206bc75619SDan Williams nfit_test->setup = nfit_test1_setup; 32216bc75619SDan Williams break; 32226bc75619SDan Williams default: 32236bc75619SDan Williams rc = -EINVAL; 32246bc75619SDan Williams goto err_register; 32256bc75619SDan Williams } 32266bc75619SDan Williams pdev = &nfit_test->pdev; 32276bc75619SDan Williams pdev->name = KBUILD_MODNAME; 32286bc75619SDan Williams pdev->id = i; 32296bc75619SDan Williams pdev->dev.release = nfit_test_release; 32306bc75619SDan Williams rc = platform_device_register(pdev); 32316bc75619SDan Williams if (rc) { 32326bc75619SDan Williams put_device(&pdev->dev); 32336bc75619SDan Williams goto err_register; 32346bc75619SDan Williams } 32358b06b884SDan Williams get_device(&pdev->dev); 32366bc75619SDan Williams 32376bc75619SDan Williams rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 32386bc75619SDan Williams if (rc) 32396bc75619SDan Williams goto err_register; 32406bc75619SDan Williams 32416bc75619SDan Williams instances[i] = nfit_test; 32429fb1a190SDave Jiang INIT_WORK(&nfit_test->work, uc_error_notify); 32436bc75619SDan Williams } 32446bc75619SDan Williams 32456bc75619SDan Williams rc = platform_driver_register(&nfit_test_driver); 32466bc75619SDan Williams if (rc) 32476bc75619SDan Williams goto err_register; 32486bc75619SDan Williams return 0; 32496bc75619SDan Williams 32506bc75619SDan Williams err_register: 3251e3f5df76SDan Williams if (nfit_pool) 3252e3f5df76SDan Williams gen_pool_destroy(nfit_pool); 3253e3f5df76SDan Williams 32549fb1a190SDave Jiang destroy_workqueue(nfit_wq); 32556bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 32566bc75619SDan Williams if (instances[i]) 32576bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 32586bc75619SDan Williams nfit_test_teardown(); 32598b06b884SDan Williams for (i = 0; i < NUM_NFITS; i++) 32608b06b884SDan Williams if (instances[i]) 32618b06b884SDan Williams put_device(&instances[i]->pdev.dev); 32628b06b884SDan Williams 32636bc75619SDan Williams return rc; 32646bc75619SDan Williams } 32656bc75619SDan Williams 32666bc75619SDan Williams static __exit void nfit_test_exit(void) 32676bc75619SDan Williams { 32686bc75619SDan Williams int i; 32696bc75619SDan Williams 32709fb1a190SDave Jiang flush_workqueue(nfit_wq); 32719fb1a190SDave Jiang destroy_workqueue(nfit_wq); 32726bc75619SDan Williams for (i = 0; i < NUM_NFITS; i++) 32736bc75619SDan Williams platform_device_unregister(&instances[i]->pdev); 32748b06b884SDan Williams platform_driver_unregister(&nfit_test_driver); 32756bc75619SDan Williams nfit_test_teardown(); 32768b06b884SDan Williams 3277e3f5df76SDan Williams gen_pool_destroy(nfit_pool); 3278e3f5df76SDan Williams 32798b06b884SDan Williams for (i = 0; i < NUM_NFITS; i++) 32808b06b884SDan Williams put_device(&instances[i]->pdev.dev); 3281231bf117SDan Williams class_destroy(nfit_test_dimm); 32826bc75619SDan Williams } 32836bc75619SDan Williams 32846bc75619SDan Williams module_init(nfit_test_init); 32856bc75619SDan Williams module_exit(nfit_test_exit); 32866bc75619SDan Williams MODULE_LICENSE("GPL v2"); 32876bc75619SDan Williams MODULE_AUTHOR("Intel Corporation"); 3288