xref: /openbmc/linux/tools/perf/util/amd-sample-raw.c (revision c1f4f92b7d5d3deeaae758a1a7ed263b1381dd1c)
1291dcb98SKim Phillips // SPDX-License-Identifier: GPL-2.0
2291dcb98SKim Phillips /*
3291dcb98SKim Phillips  * AMD specific. Provide textual annotation for IBS raw sample data.
4291dcb98SKim Phillips  */
5291dcb98SKim Phillips 
6291dcb98SKim Phillips #include <unistd.h>
7291dcb98SKim Phillips #include <stdio.h>
8291dcb98SKim Phillips #include <string.h>
9291dcb98SKim Phillips #include <inttypes.h>
10291dcb98SKim Phillips 
11291dcb98SKim Phillips #include <linux/string.h>
12291dcb98SKim Phillips #include "../../arch/x86/include/asm/amd-ibs.h"
13291dcb98SKim Phillips 
14291dcb98SKim Phillips #include "debug.h"
15291dcb98SKim Phillips #include "session.h"
16291dcb98SKim Phillips #include "evlist.h"
17291dcb98SKim Phillips #include "sample-raw.h"
18291dcb98SKim Phillips #include "pmu-events/pmu-events.h"
19291dcb98SKim Phillips 
20291dcb98SKim Phillips static u32 cpu_family, cpu_model, ibs_fetch_type, ibs_op_type;
21291dcb98SKim Phillips 
22291dcb98SKim Phillips static void pr_ibs_fetch_ctl(union ibs_fetch_ctl reg)
23291dcb98SKim Phillips {
24291dcb98SKim Phillips 	const char * const ic_miss_strs[] = {
25291dcb98SKim Phillips 		" IcMiss 0",
26291dcb98SKim Phillips 		" IcMiss 1",
27291dcb98SKim Phillips 	};
28291dcb98SKim Phillips 	const char * const l1tlb_pgsz_strs[] = {
29291dcb98SKim Phillips 		" L1TlbPgSz 4KB",
30291dcb98SKim Phillips 		" L1TlbPgSz 2MB",
31291dcb98SKim Phillips 		" L1TlbPgSz 1GB",
32291dcb98SKim Phillips 		" L1TlbPgSz RESERVED"
33291dcb98SKim Phillips 	};
34291dcb98SKim Phillips 	const char * const l1tlb_pgsz_strs_erratum1347[] = {
35291dcb98SKim Phillips 		" L1TlbPgSz 4KB",
36291dcb98SKim Phillips 		" L1TlbPgSz 16KB",
37291dcb98SKim Phillips 		" L1TlbPgSz 2MB",
38291dcb98SKim Phillips 		" L1TlbPgSz 1GB"
39291dcb98SKim Phillips 	};
40291dcb98SKim Phillips 	const char *ic_miss_str = NULL;
41291dcb98SKim Phillips 	const char *l1tlb_pgsz_str = NULL;
42291dcb98SKim Phillips 
43291dcb98SKim Phillips 	if (cpu_family == 0x19 && cpu_model < 0x10) {
44291dcb98SKim Phillips 		/*
45291dcb98SKim Phillips 		 * Erratum #1238 workaround is to ignore MSRC001_1030[IbsIcMiss]
46291dcb98SKim Phillips 		 * Erratum #1347 workaround is to use table provided in erratum
47291dcb98SKim Phillips 		 */
48291dcb98SKim Phillips 		if (reg.phy_addr_valid)
49291dcb98SKim Phillips 			l1tlb_pgsz_str = l1tlb_pgsz_strs_erratum1347[reg.l1tlb_pgsz];
50291dcb98SKim Phillips 	} else {
51291dcb98SKim Phillips 		if (reg.phy_addr_valid)
52291dcb98SKim Phillips 			l1tlb_pgsz_str = l1tlb_pgsz_strs[reg.l1tlb_pgsz];
53291dcb98SKim Phillips 		ic_miss_str = ic_miss_strs[reg.ic_miss];
54291dcb98SKim Phillips 	}
55291dcb98SKim Phillips 
56291dcb98SKim Phillips 	printf("ibs_fetch_ctl:\t%016llx MaxCnt %7d Cnt %7d Lat %5d En %d Val %d Comp %d%s "
57291dcb98SKim Phillips 	       "PhyAddrValid %d%s L1TlbMiss %d L2TlbMiss %d RandEn %d%s\n",
58291dcb98SKim Phillips 		reg.val, reg.fetch_maxcnt << 4, reg.fetch_cnt << 4, reg.fetch_lat,
59291dcb98SKim Phillips 		reg.fetch_en, reg.fetch_val, reg.fetch_comp, ic_miss_str ? : "",
60291dcb98SKim Phillips 		reg.phy_addr_valid, l1tlb_pgsz_str ? : "", reg.l1tlb_miss, reg.l2tlb_miss,
61291dcb98SKim Phillips 		reg.rand_en, reg.fetch_comp ? (reg.fetch_l2_miss ? " L2Miss 1" : " L2Miss 0") : "");
62291dcb98SKim Phillips }
63291dcb98SKim Phillips 
64291dcb98SKim Phillips static void pr_ic_ibs_extd_ctl(union ic_ibs_extd_ctl reg)
65291dcb98SKim Phillips {
66291dcb98SKim Phillips 	printf("ic_ibs_ext_ctl:\t%016llx IbsItlbRefillLat %3d\n", reg.val, reg.itlb_refill_lat);
67291dcb98SKim Phillips }
68291dcb98SKim Phillips 
69291dcb98SKim Phillips static void pr_ibs_op_ctl(union ibs_op_ctl reg)
70291dcb98SKim Phillips {
71291dcb98SKim Phillips 	printf("ibs_op_ctl:\t%016llx MaxCnt %9d En %d Val %d CntCtl %d=%s CurCnt %9d\n",
72291dcb98SKim Phillips 	       reg.val, ((reg.opmaxcnt_ext << 16) | reg.opmaxcnt) << 4, reg.op_en, reg.op_val,
73291dcb98SKim Phillips 	       reg.cnt_ctl, reg.cnt_ctl ? "uOps" : "cycles", reg.opcurcnt);
74291dcb98SKim Phillips }
75291dcb98SKim Phillips 
76291dcb98SKim Phillips static void pr_ibs_op_data(union ibs_op_data reg)
77291dcb98SKim Phillips {
78291dcb98SKim Phillips 	printf("ibs_op_data:\t%016llx CompToRetCtr %5d TagToRetCtr %5d%s%s%s BrnRet %d "
79291dcb98SKim Phillips 		" RipInvalid %d BrnFuse %d Microcode %d\n",
80291dcb98SKim Phillips 		reg.val, reg.comp_to_ret_ctr, reg.tag_to_ret_ctr,
81291dcb98SKim Phillips 		reg.op_brn_ret ? (reg.op_return ? " OpReturn 1" : " OpReturn 0") : "",
82291dcb98SKim Phillips 		reg.op_brn_ret ? (reg.op_brn_taken ? " OpBrnTaken 1" : " OpBrnTaken 0") : "",
83291dcb98SKim Phillips 		reg.op_brn_ret ? (reg.op_brn_misp ? " OpBrnMisp 1" : " OpBrnMisp 0") : "",
84291dcb98SKim Phillips 		reg.op_brn_ret, reg.op_rip_invalid, reg.op_brn_fuse, reg.op_microcode);
85291dcb98SKim Phillips }
86291dcb98SKim Phillips 
87291dcb98SKim Phillips static void pr_ibs_op_data2(union ibs_op_data2 reg)
88291dcb98SKim Phillips {
89291dcb98SKim Phillips 	static const char * const data_src_str[] = {
90291dcb98SKim Phillips 		"",
91291dcb98SKim Phillips 		" DataSrc 1=(reserved)",
92291dcb98SKim Phillips 		" DataSrc 2=Local node cache",
93291dcb98SKim Phillips 		" DataSrc 3=DRAM",
94291dcb98SKim Phillips 		" DataSrc 4=Remote node cache",
95291dcb98SKim Phillips 		" DataSrc 5=(reserved)",
96291dcb98SKim Phillips 		" DataSrc 6=(reserved)",
97291dcb98SKim Phillips 		" DataSrc 7=Other"
98291dcb98SKim Phillips 	};
99291dcb98SKim Phillips 
100291dcb98SKim Phillips 	printf("ibs_op_data2:\t%016llx %sRmtNode %d%s\n", reg.val,
101*c1f4f92bSRavi Bangoria 	       reg.data_src_lo == 2 ? (reg.cache_hit_st ? "CacheHitSt 1=O-State "
102291dcb98SKim Phillips 						     : "CacheHitSt 0=M-state ") : "",
103*c1f4f92bSRavi Bangoria 	       reg.rmt_node, data_src_str[reg.data_src_lo]);
104291dcb98SKim Phillips }
105291dcb98SKim Phillips 
106291dcb98SKim Phillips static void pr_ibs_op_data3(union ibs_op_data3 reg)
107291dcb98SKim Phillips {
108291dcb98SKim Phillips 	char l2_miss_str[sizeof(" L2Miss _")] = "";
109291dcb98SKim Phillips 	char op_mem_width_str[sizeof(" OpMemWidth _____ bytes")] = "";
110291dcb98SKim Phillips 	char op_dc_miss_open_mem_reqs_str[sizeof(" OpDcMissOpenMemReqs __")] = "";
111291dcb98SKim Phillips 
112291dcb98SKim Phillips 	/*
113291dcb98SKim Phillips 	 * Erratum #1293
114291dcb98SKim Phillips 	 * Ignore L2Miss and OpDcMissOpenMemReqs (and opdata2) if DcMissNoMabAlloc or SwPf set
115291dcb98SKim Phillips 	 */
116291dcb98SKim Phillips 	if (!(cpu_family == 0x19 && cpu_model < 0x10 && (reg.dc_miss_no_mab_alloc || reg.sw_pf))) {
117291dcb98SKim Phillips 		snprintf(l2_miss_str, sizeof(l2_miss_str), " L2Miss %d", reg.l2_miss);
118291dcb98SKim Phillips 		snprintf(op_dc_miss_open_mem_reqs_str, sizeof(op_dc_miss_open_mem_reqs_str),
119291dcb98SKim Phillips 			 " OpDcMissOpenMemReqs %2d", reg.op_dc_miss_open_mem_reqs);
120291dcb98SKim Phillips 	}
121291dcb98SKim Phillips 
122291dcb98SKim Phillips 	if (reg.op_mem_width)
123291dcb98SKim Phillips 		snprintf(op_mem_width_str, sizeof(op_mem_width_str),
124291dcb98SKim Phillips 			 " OpMemWidth %2d bytes", 1 << (reg.op_mem_width - 1));
125291dcb98SKim Phillips 
126291dcb98SKim Phillips 	printf("ibs_op_data3:\t%016llx LdOp %d StOp %d DcL1TlbMiss %d DcL2TlbMiss %d "
127291dcb98SKim Phillips 		"DcL1TlbHit2M %d DcL1TlbHit1G %d DcL2TlbHit2M %d DcMiss %d DcMisAcc %d "
128291dcb98SKim Phillips 		"DcWcMemAcc %d DcUcMemAcc %d DcLockedOp %d DcMissNoMabAlloc %d DcLinAddrValid %d "
129291dcb98SKim Phillips 		"DcPhyAddrValid %d DcL2TlbHit1G %d%s SwPf %d%s%s DcMissLat %5d TlbRefillLat %5d\n",
130291dcb98SKim Phillips 		reg.val, reg.ld_op, reg.st_op, reg.dc_l1tlb_miss, reg.dc_l2tlb_miss,
131291dcb98SKim Phillips 		reg.dc_l1tlb_hit_2m, reg.dc_l1tlb_hit_1g, reg.dc_l2tlb_hit_2m, reg.dc_miss,
132291dcb98SKim Phillips 		reg.dc_mis_acc, reg.dc_wc_mem_acc, reg.dc_uc_mem_acc, reg.dc_locked_op,
133291dcb98SKim Phillips 		reg.dc_miss_no_mab_alloc, reg.dc_lin_addr_valid, reg.dc_phy_addr_valid,
134291dcb98SKim Phillips 		reg.dc_l2_tlb_hit_1g, l2_miss_str, reg.sw_pf, op_mem_width_str,
135291dcb98SKim Phillips 		op_dc_miss_open_mem_reqs_str, reg.dc_miss_lat, reg.tlb_refill_lat);
136291dcb98SKim Phillips }
137291dcb98SKim Phillips 
138291dcb98SKim Phillips /*
139291dcb98SKim Phillips  * IBS Op/Execution MSRs always saved, in order, are:
140291dcb98SKim Phillips  * IBS_OP_CTL, IBS_OP_RIP, IBS_OP_DATA, IBS_OP_DATA2,
141291dcb98SKim Phillips  * IBS_OP_DATA3, IBS_DC_LINADDR, IBS_DC_PHYSADDR, BP_IBSTGT_RIP
142291dcb98SKim Phillips  */
143291dcb98SKim Phillips static void amd_dump_ibs_op(struct perf_sample *sample)
144291dcb98SKim Phillips {
145291dcb98SKim Phillips 	struct perf_ibs_data *data = sample->raw_data;
146291dcb98SKim Phillips 	union ibs_op_ctl *op_ctl = (union ibs_op_ctl *)data->data;
147291dcb98SKim Phillips 	__u64 *rip = (__u64 *)op_ctl + 1;
148291dcb98SKim Phillips 	union ibs_op_data *op_data = (union ibs_op_data *)(rip + 1);
149291dcb98SKim Phillips 	union ibs_op_data3 *op_data3 = (union ibs_op_data3 *)(rip + 3);
150291dcb98SKim Phillips 
151291dcb98SKim Phillips 	pr_ibs_op_ctl(*op_ctl);
152291dcb98SKim Phillips 	if (!op_data->op_rip_invalid)
153291dcb98SKim Phillips 		printf("IbsOpRip:\t%016llx\n", *rip);
154291dcb98SKim Phillips 	pr_ibs_op_data(*op_data);
155291dcb98SKim Phillips 	/*
156291dcb98SKim Phillips 	 * Erratum #1293: ignore op_data2 if DcMissNoMabAlloc or SwPf are set
157291dcb98SKim Phillips 	 */
158291dcb98SKim Phillips 	if (!(cpu_family == 0x19 && cpu_model < 0x10 &&
159291dcb98SKim Phillips 	      (op_data3->dc_miss_no_mab_alloc || op_data3->sw_pf)))
160291dcb98SKim Phillips 		pr_ibs_op_data2(*(union ibs_op_data2 *)(rip + 2));
161291dcb98SKim Phillips 	pr_ibs_op_data3(*op_data3);
162291dcb98SKim Phillips 	if (op_data3->dc_lin_addr_valid)
163291dcb98SKim Phillips 		printf("IbsDCLinAd:\t%016llx\n", *(rip + 4));
164291dcb98SKim Phillips 	if (op_data3->dc_phy_addr_valid)
165291dcb98SKim Phillips 		printf("IbsDCPhysAd:\t%016llx\n", *(rip + 5));
166291dcb98SKim Phillips 	if (op_data->op_brn_ret && *(rip + 6))
167291dcb98SKim Phillips 		printf("IbsBrTarget:\t%016llx\n", *(rip + 6));
168291dcb98SKim Phillips }
169291dcb98SKim Phillips 
170291dcb98SKim Phillips /*
171291dcb98SKim Phillips  * IBS Fetch MSRs always saved, in order, are:
172291dcb98SKim Phillips  * IBS_FETCH_CTL, IBS_FETCH_LINADDR, IBS_FETCH_PHYSADDR, IC_IBS_EXTD_CTL
173291dcb98SKim Phillips  */
174291dcb98SKim Phillips static void amd_dump_ibs_fetch(struct perf_sample *sample)
175291dcb98SKim Phillips {
176291dcb98SKim Phillips 	struct perf_ibs_data *data = sample->raw_data;
177291dcb98SKim Phillips 	union ibs_fetch_ctl *fetch_ctl = (union ibs_fetch_ctl *)data->data;
178291dcb98SKim Phillips 	__u64 *addr = (__u64 *)fetch_ctl + 1;
179291dcb98SKim Phillips 	union ic_ibs_extd_ctl *extd_ctl = (union ic_ibs_extd_ctl *)addr + 2;
180291dcb98SKim Phillips 
181291dcb98SKim Phillips 	pr_ibs_fetch_ctl(*fetch_ctl);
182291dcb98SKim Phillips 	printf("IbsFetchLinAd:\t%016llx\n", *addr++);
183291dcb98SKim Phillips 	if (fetch_ctl->phy_addr_valid)
184291dcb98SKim Phillips 		printf("IbsFetchPhysAd:\t%016llx\n", *addr);
185291dcb98SKim Phillips 	pr_ic_ibs_extd_ctl(*extd_ctl);
186291dcb98SKim Phillips }
187291dcb98SKim Phillips 
188291dcb98SKim Phillips /*
189291dcb98SKim Phillips  * Test for enable and valid bits in captured control MSRs.
190291dcb98SKim Phillips  */
191291dcb98SKim Phillips static bool is_valid_ibs_fetch_sample(struct perf_sample *sample)
192291dcb98SKim Phillips {
193291dcb98SKim Phillips 	struct perf_ibs_data *data = sample->raw_data;
194291dcb98SKim Phillips 	union ibs_fetch_ctl *fetch_ctl = (union ibs_fetch_ctl *)data->data;
195291dcb98SKim Phillips 
196291dcb98SKim Phillips 	if (fetch_ctl->fetch_en && fetch_ctl->fetch_val)
197291dcb98SKim Phillips 		return true;
198291dcb98SKim Phillips 
199291dcb98SKim Phillips 	return false;
200291dcb98SKim Phillips }
201291dcb98SKim Phillips 
202291dcb98SKim Phillips static bool is_valid_ibs_op_sample(struct perf_sample *sample)
203291dcb98SKim Phillips {
204291dcb98SKim Phillips 	struct perf_ibs_data *data = sample->raw_data;
205291dcb98SKim Phillips 	union ibs_op_ctl *op_ctl = (union ibs_op_ctl *)data->data;
206291dcb98SKim Phillips 
207291dcb98SKim Phillips 	if (op_ctl->op_en && op_ctl->op_val)
208291dcb98SKim Phillips 		return true;
209291dcb98SKim Phillips 
210291dcb98SKim Phillips 	return false;
211291dcb98SKim Phillips }
212291dcb98SKim Phillips 
213291dcb98SKim Phillips /* AMD vendor specific raw sample function. Check for PERF_RECORD_SAMPLE events
214291dcb98SKim Phillips  * and if the event was triggered by IBS, display its raw data with decoded text.
215291dcb98SKim Phillips  * The function is only invoked when the dump flag -D is set.
216291dcb98SKim Phillips  */
217291dcb98SKim Phillips void evlist__amd_sample_raw(struct evlist *evlist, union perf_event *event,
218291dcb98SKim Phillips 			    struct perf_sample *sample)
219291dcb98SKim Phillips {
220291dcb98SKim Phillips 	struct evsel *evsel;
221291dcb98SKim Phillips 
222291dcb98SKim Phillips 	if (event->header.type != PERF_RECORD_SAMPLE || !sample->raw_size)
223291dcb98SKim Phillips 		return;
224291dcb98SKim Phillips 
225291dcb98SKim Phillips 	evsel = evlist__event2evsel(evlist, event);
226291dcb98SKim Phillips 	if (!evsel)
227291dcb98SKim Phillips 		return;
228291dcb98SKim Phillips 
229291dcb98SKim Phillips 	if (evsel->core.attr.type == ibs_fetch_type) {
230291dcb98SKim Phillips 		if (!is_valid_ibs_fetch_sample(sample)) {
231291dcb98SKim Phillips 			pr_debug("Invalid raw IBS Fetch MSR data encountered\n");
232291dcb98SKim Phillips 			return;
233291dcb98SKim Phillips 		}
234291dcb98SKim Phillips 		amd_dump_ibs_fetch(sample);
235291dcb98SKim Phillips 	} else if (evsel->core.attr.type == ibs_op_type) {
236291dcb98SKim Phillips 		if (!is_valid_ibs_op_sample(sample)) {
237291dcb98SKim Phillips 			pr_debug("Invalid raw IBS Op MSR data encountered\n");
238291dcb98SKim Phillips 			return;
239291dcb98SKim Phillips 		}
240291dcb98SKim Phillips 		amd_dump_ibs_op(sample);
241291dcb98SKim Phillips 	}
242291dcb98SKim Phillips }
243291dcb98SKim Phillips 
244291dcb98SKim Phillips static void parse_cpuid(struct perf_env *env)
245291dcb98SKim Phillips {
246291dcb98SKim Phillips 	const char *cpuid;
247291dcb98SKim Phillips 	int ret;
248291dcb98SKim Phillips 
249291dcb98SKim Phillips 	cpuid = perf_env__cpuid(env);
250291dcb98SKim Phillips 	/*
251291dcb98SKim Phillips 	 * cpuid = "AuthenticAMD,family,model,stepping"
252291dcb98SKim Phillips 	 */
253291dcb98SKim Phillips 	ret = sscanf(cpuid, "%*[^,],%u,%u", &cpu_family, &cpu_model);
254291dcb98SKim Phillips 	if (ret != 2)
255291dcb98SKim Phillips 		pr_debug("problem parsing cpuid\n");
256291dcb98SKim Phillips }
257291dcb98SKim Phillips 
258291dcb98SKim Phillips /*
259291dcb98SKim Phillips  * Find and assign the type number used for ibs_op or ibs_fetch samples.
260291dcb98SKim Phillips  * Device names can be large - we are only interested in the first 9 characters,
261291dcb98SKim Phillips  * to match "ibs_fetch".
262291dcb98SKim Phillips  */
263291dcb98SKim Phillips bool evlist__has_amd_ibs(struct evlist *evlist)
264291dcb98SKim Phillips {
265291dcb98SKim Phillips 	struct perf_env *env = evlist->env;
266291dcb98SKim Phillips 	int ret, nr_pmu_mappings = perf_env__nr_pmu_mappings(env);
267291dcb98SKim Phillips 	const char *pmu_mapping = perf_env__pmu_mappings(env);
268291dcb98SKim Phillips 	char name[sizeof("ibs_fetch")];
269291dcb98SKim Phillips 	u32 type;
270291dcb98SKim Phillips 
271291dcb98SKim Phillips 	while (nr_pmu_mappings--) {
272291dcb98SKim Phillips 		ret = sscanf(pmu_mapping, "%u:%9s", &type, name);
273291dcb98SKim Phillips 		if (ret == 2) {
274291dcb98SKim Phillips 			if (strstarts(name, "ibs_op"))
275291dcb98SKim Phillips 				ibs_op_type = type;
276291dcb98SKim Phillips 			else if (strstarts(name, "ibs_fetch"))
277291dcb98SKim Phillips 				ibs_fetch_type = type;
278291dcb98SKim Phillips 		}
279291dcb98SKim Phillips 		pmu_mapping += strlen(pmu_mapping) + 1 /* '\0' */;
280291dcb98SKim Phillips 	}
281291dcb98SKim Phillips 
282291dcb98SKim Phillips 	if (ibs_fetch_type || ibs_op_type) {
283291dcb98SKim Phillips 		if (!cpu_family)
284291dcb98SKim Phillips 			parse_cpuid(env);
285291dcb98SKim Phillips 		return true;
286291dcb98SKim Phillips 	}
287291dcb98SKim Phillips 
288291dcb98SKim Phillips 	return false;
289291dcb98SKim Phillips }
290