xref: /openbmc/linux/tools/perf/arch/x86/util/evsel.c (revision ff4207f79307dc4910a27771e4306e1a64fde3e1)
1ea8d0ed6SKan Liang // SPDX-License-Identifier: GPL-2.0
2ea8d0ed6SKan Liang #include <stdio.h>
3eb39bf32SRavi Bangoria #include <stdlib.h>
4ea8d0ed6SKan Liang #include "util/evsel.h"
5eb39bf32SRavi Bangoria #include "util/env.h"
6d98079c0SIan Rogers #include "util/pmu.h"
7eb39bf32SRavi Bangoria #include "linux/string.h"
8151e7d75SZhengjun Xing #include "evsel.h"
99ab95b0bSRavi Bangoria #include "util/debug.h"
109ab95b0bSRavi Bangoria 
119ab95b0bSRavi Bangoria #define IBS_FETCH_L3MISSONLY   (1ULL << 59)
129ab95b0bSRavi Bangoria #define IBS_OP_L3MISSONLY      (1ULL << 16)
13ea8d0ed6SKan Liang 
14ea8d0ed6SKan Liang void arch_evsel__set_sample_weight(struct evsel *evsel)
15ea8d0ed6SKan Liang {
16ea8d0ed6SKan Liang 	evsel__set_sample_bit(evsel, WEIGHT_STRUCT);
17ea8d0ed6SKan Liang }
18eb39bf32SRavi Bangoria 
19eb39bf32SRavi Bangoria void arch_evsel__fixup_new_cycles(struct perf_event_attr *attr)
20eb39bf32SRavi Bangoria {
21eb39bf32SRavi Bangoria 	struct perf_env env = { .total_mem = 0, } ;
22eb39bf32SRavi Bangoria 
23eb39bf32SRavi Bangoria 	if (!perf_env__cpuid(&env))
24eb39bf32SRavi Bangoria 		return;
25eb39bf32SRavi Bangoria 
26eb39bf32SRavi Bangoria 	/*
27eb39bf32SRavi Bangoria 	 * On AMD, precise cycles event sampling internally uses IBS pmu.
28eb39bf32SRavi Bangoria 	 * But IBS does not have filtering capabilities and perf by default
29eb39bf32SRavi Bangoria 	 * sets exclude_guest = 1. This makes IBS pmu event init fail and
30eb39bf32SRavi Bangoria 	 * thus perf ends up doing non-precise sampling. Avoid it by clearing
31eb39bf32SRavi Bangoria 	 * exclude_guest.
32eb39bf32SRavi Bangoria 	 */
33eb39bf32SRavi Bangoria 	if (env.cpuid && strstarts(env.cpuid, "AuthenticAMD"))
34eb39bf32SRavi Bangoria 		attr->exclude_guest = 0;
35eb39bf32SRavi Bangoria 
36eb39bf32SRavi Bangoria 	free(env.cpuid);
37eb39bf32SRavi Bangoria }
38d98079c0SIan Rogers 
3939d5f412SKan Liang /* Check whether the evsel's PMU supports the perf metrics */
40151e7d75SZhengjun Xing bool evsel__sys_has_perf_metrics(const struct evsel *evsel)
4139d5f412SKan Liang {
4239d5f412SKan Liang 	const char *pmu_name = evsel->pmu_name ? evsel->pmu_name : "cpu";
4339d5f412SKan Liang 
4439d5f412SKan Liang 	/*
4539d5f412SKan Liang 	 * The PERF_TYPE_RAW type is the core PMU type, e.g., "cpu" PMU
4639d5f412SKan Liang 	 * on a non-hybrid machine, "cpu_core" PMU on a hybrid machine.
4739d5f412SKan Liang 	 * The slots event is only available for the core PMU, which
4839d5f412SKan Liang 	 * supports the perf metrics feature.
4939d5f412SKan Liang 	 * Checking both the PERF_TYPE_RAW type and the slots event
5039d5f412SKan Liang 	 * should be good enough to detect the perf metrics feature.
5139d5f412SKan Liang 	 */
5239d5f412SKan Liang 	if ((evsel->core.attr.type == PERF_TYPE_RAW) &&
5339d5f412SKan Liang 	    pmu_have_event(pmu_name, "slots"))
5439d5f412SKan Liang 		return true;
5539d5f412SKan Liang 
5639d5f412SKan Liang 	return false;
5739d5f412SKan Liang }
5839d5f412SKan Liang 
59d98079c0SIan Rogers bool arch_evsel__must_be_in_group(const struct evsel *evsel)
60d98079c0SIan Rogers {
6139d5f412SKan Liang 	if (!evsel__sys_has_perf_metrics(evsel))
62d98079c0SIan Rogers 		return false;
63d98079c0SIan Rogers 
64d98079c0SIan Rogers 	return evsel->name &&
65e69a5c01SZhengjun Xing 		(strcasestr(evsel->name, "slots") ||
66d98079c0SIan Rogers 		 strcasestr(evsel->name, "topdown"));
67d98079c0SIan Rogers }
689ab95b0bSRavi Bangoria 
69*ff4207f7SKan Liang int arch_evsel__hw_name(struct evsel *evsel, char *bf, size_t size)
70*ff4207f7SKan Liang {
71*ff4207f7SKan Liang 	u64 event = evsel->core.attr.config & PERF_HW_EVENT_MASK;
72*ff4207f7SKan Liang 	u64 pmu = evsel->core.attr.config >> PERF_PMU_TYPE_SHIFT;
73*ff4207f7SKan Liang 	const char *event_name;
74*ff4207f7SKan Liang 
75*ff4207f7SKan Liang 	if (event < PERF_COUNT_HW_MAX && evsel__hw_names[event])
76*ff4207f7SKan Liang 		event_name = evsel__hw_names[event];
77*ff4207f7SKan Liang 	else
78*ff4207f7SKan Liang 		event_name = "unknown-hardware";
79*ff4207f7SKan Liang 
80*ff4207f7SKan Liang 	/* The PMU type is not required for the non-hybrid platform. */
81*ff4207f7SKan Liang 	if (!pmu)
82*ff4207f7SKan Liang 		return  scnprintf(bf, size, "%s", event_name);
83*ff4207f7SKan Liang 
84*ff4207f7SKan Liang 	return scnprintf(bf, size, "%s/%s/",
85*ff4207f7SKan Liang 			 evsel->pmu_name ? evsel->pmu_name : "cpu",
86*ff4207f7SKan Liang 			 event_name);
87*ff4207f7SKan Liang }
88*ff4207f7SKan Liang 
899ab95b0bSRavi Bangoria static void ibs_l3miss_warn(void)
909ab95b0bSRavi Bangoria {
919ab95b0bSRavi Bangoria 	pr_warning(
929ab95b0bSRavi Bangoria "WARNING: Hw internally resets sampling period when L3 Miss Filtering is enabled\n"
939ab95b0bSRavi Bangoria "and tagged operation does not cause L3 Miss. This causes sampling period skew.\n");
949ab95b0bSRavi Bangoria }
959ab95b0bSRavi Bangoria 
969ab95b0bSRavi Bangoria void arch__post_evsel_config(struct evsel *evsel, struct perf_event_attr *attr)
979ab95b0bSRavi Bangoria {
989ab95b0bSRavi Bangoria 	struct perf_pmu *evsel_pmu, *ibs_fetch_pmu, *ibs_op_pmu;
999ab95b0bSRavi Bangoria 	static int warned_once;
1009ab95b0bSRavi Bangoria 	/* 0: Uninitialized, 1: Yes, -1: No */
1019ab95b0bSRavi Bangoria 	static int is_amd;
1029ab95b0bSRavi Bangoria 
1039ab95b0bSRavi Bangoria 	if (warned_once || is_amd == -1)
1049ab95b0bSRavi Bangoria 		return;
1059ab95b0bSRavi Bangoria 
1069ab95b0bSRavi Bangoria 	if (!is_amd) {
1079ab95b0bSRavi Bangoria 		struct perf_env *env = evsel__env(evsel);
1089ab95b0bSRavi Bangoria 
1099ab95b0bSRavi Bangoria 		if (!perf_env__cpuid(env) || !env->cpuid ||
1109ab95b0bSRavi Bangoria 		    !strstarts(env->cpuid, "AuthenticAMD")) {
1119ab95b0bSRavi Bangoria 			is_amd = -1;
1129ab95b0bSRavi Bangoria 			return;
1139ab95b0bSRavi Bangoria 		}
1149ab95b0bSRavi Bangoria 		is_amd = 1;
1159ab95b0bSRavi Bangoria 	}
1169ab95b0bSRavi Bangoria 
1179ab95b0bSRavi Bangoria 	evsel_pmu = evsel__find_pmu(evsel);
1189ab95b0bSRavi Bangoria 	if (!evsel_pmu)
1199ab95b0bSRavi Bangoria 		return;
1209ab95b0bSRavi Bangoria 
1219ab95b0bSRavi Bangoria 	ibs_fetch_pmu = perf_pmu__find("ibs_fetch");
1229ab95b0bSRavi Bangoria 	ibs_op_pmu = perf_pmu__find("ibs_op");
1239ab95b0bSRavi Bangoria 
1249ab95b0bSRavi Bangoria 	if (ibs_fetch_pmu && ibs_fetch_pmu->type == evsel_pmu->type) {
1259ab95b0bSRavi Bangoria 		if (attr->config & IBS_FETCH_L3MISSONLY) {
1269ab95b0bSRavi Bangoria 			ibs_l3miss_warn();
1279ab95b0bSRavi Bangoria 			warned_once = 1;
1289ab95b0bSRavi Bangoria 		}
1299ab95b0bSRavi Bangoria 	} else if (ibs_op_pmu && ibs_op_pmu->type == evsel_pmu->type) {
1309ab95b0bSRavi Bangoria 		if (attr->config & IBS_OP_L3MISSONLY) {
1319ab95b0bSRavi Bangoria 			ibs_l3miss_warn();
1329ab95b0bSRavi Bangoria 			warned_once = 1;
1339ab95b0bSRavi Bangoria 		}
1349ab95b0bSRavi Bangoria 	}
1359ab95b0bSRavi Bangoria }
136