1ea8d0ed6SKan Liang // SPDX-License-Identifier: GPL-2.0 2ea8d0ed6SKan Liang #include <stdio.h> 3eb39bf32SRavi Bangoria #include <stdlib.h> 4ea8d0ed6SKan Liang #include "util/evsel.h" 5eb39bf32SRavi Bangoria #include "util/env.h" 6d98079c0SIan Rogers #include "util/pmu.h" 71eaf496eSIan Rogers #include "util/pmus.h" 8eb39bf32SRavi Bangoria #include "linux/string.h" 9151e7d75SZhengjun Xing #include "evsel.h" 109ab95b0bSRavi Bangoria #include "util/debug.h" 110cd1ca46SRavi Bangoria #include "env.h" 129ab95b0bSRavi Bangoria 139ab95b0bSRavi Bangoria #define IBS_FETCH_L3MISSONLY (1ULL << 59) 149ab95b0bSRavi Bangoria #define IBS_OP_L3MISSONLY (1ULL << 16) 15ea8d0ed6SKan Liang 16ea8d0ed6SKan Liang void arch_evsel__set_sample_weight(struct evsel *evsel) 17ea8d0ed6SKan Liang { 18ea8d0ed6SKan Liang evsel__set_sample_bit(evsel, WEIGHT_STRUCT); 19ea8d0ed6SKan Liang } 20eb39bf32SRavi Bangoria 2139d5f412SKan Liang /* Check whether the evsel's PMU supports the perf metrics */ 22151e7d75SZhengjun Xing bool evsel__sys_has_perf_metrics(const struct evsel *evsel) 2339d5f412SKan Liang { 2439d5f412SKan Liang const char *pmu_name = evsel->pmu_name ? evsel->pmu_name : "cpu"; 2539d5f412SKan Liang 2639d5f412SKan Liang /* 2739d5f412SKan Liang * The PERF_TYPE_RAW type is the core PMU type, e.g., "cpu" PMU 2839d5f412SKan Liang * on a non-hybrid machine, "cpu_core" PMU on a hybrid machine. 2939d5f412SKan Liang * The slots event is only available for the core PMU, which 3039d5f412SKan Liang * supports the perf metrics feature. 3139d5f412SKan Liang * Checking both the PERF_TYPE_RAW type and the slots event 3239d5f412SKan Liang * should be good enough to detect the perf metrics feature. 3339d5f412SKan Liang */ 3439d5f412SKan Liang if ((evsel->core.attr.type == PERF_TYPE_RAW) && 351eaf496eSIan Rogers perf_pmus__have_event(pmu_name, "slots")) 3639d5f412SKan Liang return true; 3739d5f412SKan Liang 3839d5f412SKan Liang return false; 3939d5f412SKan Liang } 4039d5f412SKan Liang 41d98079c0SIan Rogers bool arch_evsel__must_be_in_group(const struct evsel *evsel) 42d98079c0SIan Rogers { 4339d5f412SKan Liang if (!evsel__sys_has_perf_metrics(evsel)) 44d98079c0SIan Rogers return false; 45d98079c0SIan Rogers 46d98079c0SIan Rogers return evsel->name && 47e69a5c01SZhengjun Xing (strcasestr(evsel->name, "slots") || 48d98079c0SIan Rogers strcasestr(evsel->name, "topdown")); 49d98079c0SIan Rogers } 509ab95b0bSRavi Bangoria 51ff4207f7SKan Liang int arch_evsel__hw_name(struct evsel *evsel, char *bf, size_t size) 52ff4207f7SKan Liang { 53ff4207f7SKan Liang u64 event = evsel->core.attr.config & PERF_HW_EVENT_MASK; 54ff4207f7SKan Liang u64 pmu = evsel->core.attr.config >> PERF_PMU_TYPE_SHIFT; 55ff4207f7SKan Liang const char *event_name; 56ff4207f7SKan Liang 57ff4207f7SKan Liang if (event < PERF_COUNT_HW_MAX && evsel__hw_names[event]) 58ff4207f7SKan Liang event_name = evsel__hw_names[event]; 59ff4207f7SKan Liang else 60ff4207f7SKan Liang event_name = "unknown-hardware"; 61ff4207f7SKan Liang 62ff4207f7SKan Liang /* The PMU type is not required for the non-hybrid platform. */ 63ff4207f7SKan Liang if (!pmu) 64ff4207f7SKan Liang return scnprintf(bf, size, "%s", event_name); 65ff4207f7SKan Liang 66ff4207f7SKan Liang return scnprintf(bf, size, "%s/%s/", 67ff4207f7SKan Liang evsel->pmu_name ? evsel->pmu_name : "cpu", 68ff4207f7SKan Liang event_name); 69ff4207f7SKan Liang } 70ff4207f7SKan Liang 719ab95b0bSRavi Bangoria static void ibs_l3miss_warn(void) 729ab95b0bSRavi Bangoria { 739ab95b0bSRavi Bangoria pr_warning( 749ab95b0bSRavi Bangoria "WARNING: Hw internally resets sampling period when L3 Miss Filtering is enabled\n" 759ab95b0bSRavi Bangoria "and tagged operation does not cause L3 Miss. This causes sampling period skew.\n"); 769ab95b0bSRavi Bangoria } 779ab95b0bSRavi Bangoria 789ab95b0bSRavi Bangoria void arch__post_evsel_config(struct evsel *evsel, struct perf_event_attr *attr) 799ab95b0bSRavi Bangoria { 809ab95b0bSRavi Bangoria struct perf_pmu *evsel_pmu, *ibs_fetch_pmu, *ibs_op_pmu; 819ab95b0bSRavi Bangoria static int warned_once; 829ab95b0bSRavi Bangoria 830cd1ca46SRavi Bangoria if (warned_once || !x86__is_amd_cpu()) 849ab95b0bSRavi Bangoria return; 859ab95b0bSRavi Bangoria 869ab95b0bSRavi Bangoria evsel_pmu = evsel__find_pmu(evsel); 879ab95b0bSRavi Bangoria if (!evsel_pmu) 889ab95b0bSRavi Bangoria return; 899ab95b0bSRavi Bangoria 901eaf496eSIan Rogers ibs_fetch_pmu = perf_pmus__find("ibs_fetch"); 911eaf496eSIan Rogers ibs_op_pmu = perf_pmus__find("ibs_op"); 929ab95b0bSRavi Bangoria 939ab95b0bSRavi Bangoria if (ibs_fetch_pmu && ibs_fetch_pmu->type == evsel_pmu->type) { 949ab95b0bSRavi Bangoria if (attr->config & IBS_FETCH_L3MISSONLY) { 959ab95b0bSRavi Bangoria ibs_l3miss_warn(); 969ab95b0bSRavi Bangoria warned_once = 1; 979ab95b0bSRavi Bangoria } 989ab95b0bSRavi Bangoria } else if (ibs_op_pmu && ibs_op_pmu->type == evsel_pmu->type) { 999ab95b0bSRavi Bangoria if (attr->config & IBS_OP_L3MISSONLY) { 1009ab95b0bSRavi Bangoria ibs_l3miss_warn(); 1019ab95b0bSRavi Bangoria warned_once = 1; 1029ab95b0bSRavi Bangoria } 1039ab95b0bSRavi Bangoria } 1049ab95b0bSRavi Bangoria } 105*b2ad9549SRavi Bangoria 106*b2ad9549SRavi Bangoria int arch_evsel__open_strerror(struct evsel *evsel, char *msg, size_t size) 107*b2ad9549SRavi Bangoria { 108*b2ad9549SRavi Bangoria if (!x86__is_amd_cpu()) 109*b2ad9549SRavi Bangoria return 0; 110*b2ad9549SRavi Bangoria 111*b2ad9549SRavi Bangoria if (!evsel->core.attr.precise_ip && 112*b2ad9549SRavi Bangoria !(evsel->pmu_name && !strncmp(evsel->pmu_name, "ibs", 3))) 113*b2ad9549SRavi Bangoria return 0; 114*b2ad9549SRavi Bangoria 115*b2ad9549SRavi Bangoria /* More verbose IBS errors. */ 116*b2ad9549SRavi Bangoria if (evsel->core.attr.exclude_kernel || evsel->core.attr.exclude_user || 117*b2ad9549SRavi Bangoria evsel->core.attr.exclude_hv || evsel->core.attr.exclude_idle || 118*b2ad9549SRavi Bangoria evsel->core.attr.exclude_host || evsel->core.attr.exclude_guest) { 119*b2ad9549SRavi Bangoria return scnprintf(msg, size, "AMD IBS doesn't support privilege filtering. Try " 120*b2ad9549SRavi Bangoria "again without the privilege modifiers (like 'k') at the end."); 121*b2ad9549SRavi Bangoria } 122*b2ad9549SRavi Bangoria 123*b2ad9549SRavi Bangoria return 0; 124*b2ad9549SRavi Bangoria } 125