xref: /openbmc/linux/tools/arch/powerpc/include/uapi/asm/kvm.h (revision d0034a7a4ac7fae708146ac0059b9c47a1543f0d)
1e2be04c7SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2dd7bd109SArnaldo Carvalho de Melo /*
3dd7bd109SArnaldo Carvalho de Melo  * This program is free software; you can redistribute it and/or modify
4dd7bd109SArnaldo Carvalho de Melo  * it under the terms of the GNU General Public License, version 2, as
5dd7bd109SArnaldo Carvalho de Melo  * published by the Free Software Foundation.
6dd7bd109SArnaldo Carvalho de Melo  *
7dd7bd109SArnaldo Carvalho de Melo  * This program is distributed in the hope that it will be useful,
8dd7bd109SArnaldo Carvalho de Melo  * but WITHOUT ANY WARRANTY; without even the implied warranty of
9dd7bd109SArnaldo Carvalho de Melo  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
10dd7bd109SArnaldo Carvalho de Melo  * GNU General Public License for more details.
11dd7bd109SArnaldo Carvalho de Melo  *
12dd7bd109SArnaldo Carvalho de Melo  * You should have received a copy of the GNU General Public License
13dd7bd109SArnaldo Carvalho de Melo  * along with this program; if not, write to the Free Software
14dd7bd109SArnaldo Carvalho de Melo  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
15dd7bd109SArnaldo Carvalho de Melo  *
16dd7bd109SArnaldo Carvalho de Melo  * Copyright IBM Corp. 2007
17dd7bd109SArnaldo Carvalho de Melo  *
18dd7bd109SArnaldo Carvalho de Melo  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19dd7bd109SArnaldo Carvalho de Melo  */
20dd7bd109SArnaldo Carvalho de Melo 
21dd7bd109SArnaldo Carvalho de Melo #ifndef __LINUX_KVM_POWERPC_H
22dd7bd109SArnaldo Carvalho de Melo #define __LINUX_KVM_POWERPC_H
23dd7bd109SArnaldo Carvalho de Melo 
24dd7bd109SArnaldo Carvalho de Melo #include <linux/types.h>
25dd7bd109SArnaldo Carvalho de Melo 
26dd7bd109SArnaldo Carvalho de Melo /* Select powerpc specific features in <linux/kvm.h> */
27dd7bd109SArnaldo Carvalho de Melo #define __KVM_HAVE_SPAPR_TCE
28dd7bd109SArnaldo Carvalho de Melo #define __KVM_HAVE_PPC_SMT
29dd7bd109SArnaldo Carvalho de Melo #define __KVM_HAVE_IRQCHIP
30dd7bd109SArnaldo Carvalho de Melo #define __KVM_HAVE_IRQ_LINE
31dd7bd109SArnaldo Carvalho de Melo #define __KVM_HAVE_GUEST_DEBUG
32dd7bd109SArnaldo Carvalho de Melo 
336e30437bSIngo Molnar /* Not always available, but if it is, this is the correct offset.  */
346e30437bSIngo Molnar #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
356e30437bSIngo Molnar 
36dd7bd109SArnaldo Carvalho de Melo struct kvm_regs {
37dd7bd109SArnaldo Carvalho de Melo 	__u64 pc;
38dd7bd109SArnaldo Carvalho de Melo 	__u64 cr;
39dd7bd109SArnaldo Carvalho de Melo 	__u64 ctr;
40dd7bd109SArnaldo Carvalho de Melo 	__u64 lr;
41dd7bd109SArnaldo Carvalho de Melo 	__u64 xer;
42dd7bd109SArnaldo Carvalho de Melo 	__u64 msr;
43dd7bd109SArnaldo Carvalho de Melo 	__u64 srr0;
44dd7bd109SArnaldo Carvalho de Melo 	__u64 srr1;
45dd7bd109SArnaldo Carvalho de Melo 	__u64 pid;
46dd7bd109SArnaldo Carvalho de Melo 
47dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg0;
48dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg1;
49dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg2;
50dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg3;
51dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg4;
52dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg5;
53dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg6;
54dd7bd109SArnaldo Carvalho de Melo 	__u64 sprg7;
55dd7bd109SArnaldo Carvalho de Melo 
56dd7bd109SArnaldo Carvalho de Melo 	__u64 gpr[32];
57dd7bd109SArnaldo Carvalho de Melo };
58dd7bd109SArnaldo Carvalho de Melo 
59dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_IMPL_NONE	0
60dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_IMPL_FSL	1
61dd7bd109SArnaldo Carvalho de Melo 
62dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_FSL_PIDn	(1 << 0) /* PID1/PID2 */
63dd7bd109SArnaldo Carvalho de Melo 
64a40f6177SIngo Molnar /* flags for kvm_run.flags */
65a40f6177SIngo Molnar #define KVM_RUN_PPC_NMI_DISP_MASK		(3 << 0)
66a40f6177SIngo Molnar #define   KVM_RUN_PPC_NMI_DISP_FULLY_RECOV	(1 << 0)
67a40f6177SIngo Molnar #define   KVM_RUN_PPC_NMI_DISP_LIMITED_RECOV	(2 << 0)
68a40f6177SIngo Molnar #define   KVM_RUN_PPC_NMI_DISP_NOT_RECOV	(3 << 0)
69a40f6177SIngo Molnar 
70dd7bd109SArnaldo Carvalho de Melo /*
71dd7bd109SArnaldo Carvalho de Melo  * Feature bits indicate which sections of the sregs struct are valid,
72dd7bd109SArnaldo Carvalho de Melo  * both in KVM_GET_SREGS and KVM_SET_SREGS.  On KVM_SET_SREGS, registers
73dd7bd109SArnaldo Carvalho de Melo  * corresponding to unset feature bits will not be modified.  This allows
74dd7bd109SArnaldo Carvalho de Melo  * restoring a checkpoint made without that feature, while keeping the
75dd7bd109SArnaldo Carvalho de Melo  * default values of the new registers.
76dd7bd109SArnaldo Carvalho de Melo  *
77dd7bd109SArnaldo Carvalho de Melo  * KVM_SREGS_E_BASE contains:
78dd7bd109SArnaldo Carvalho de Melo  * CSRR0/1 (refers to SRR2/3 on 40x)
79dd7bd109SArnaldo Carvalho de Melo  * ESR
80dd7bd109SArnaldo Carvalho de Melo  * DEAR
81dd7bd109SArnaldo Carvalho de Melo  * MCSR
82dd7bd109SArnaldo Carvalho de Melo  * TSR
83dd7bd109SArnaldo Carvalho de Melo  * TCR
84dd7bd109SArnaldo Carvalho de Melo  * DEC
85dd7bd109SArnaldo Carvalho de Melo  * TB
86dd7bd109SArnaldo Carvalho de Melo  * VRSAVE (USPRG0)
87dd7bd109SArnaldo Carvalho de Melo  */
88dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_BASE		(1 << 0)
89dd7bd109SArnaldo Carvalho de Melo 
90dd7bd109SArnaldo Carvalho de Melo /*
91dd7bd109SArnaldo Carvalho de Melo  * KVM_SREGS_E_ARCH206 contains:
92dd7bd109SArnaldo Carvalho de Melo  *
93dd7bd109SArnaldo Carvalho de Melo  * PIR
94dd7bd109SArnaldo Carvalho de Melo  * MCSRR0/1
95dd7bd109SArnaldo Carvalho de Melo  * DECAR
96dd7bd109SArnaldo Carvalho de Melo  * IVPR
97dd7bd109SArnaldo Carvalho de Melo  */
98dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_ARCH206		(1 << 1)
99dd7bd109SArnaldo Carvalho de Melo 
100dd7bd109SArnaldo Carvalho de Melo /*
101dd7bd109SArnaldo Carvalho de Melo  * Contains EPCR, plus the upper half of 64-bit registers
102dd7bd109SArnaldo Carvalho de Melo  * that are 32-bit on 32-bit implementations.
103dd7bd109SArnaldo Carvalho de Melo  */
104dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_64			(1 << 2)
105dd7bd109SArnaldo Carvalho de Melo 
106dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_SPRG8		(1 << 3)
107dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_MCIVPR		(1 << 4)
108dd7bd109SArnaldo Carvalho de Melo 
109dd7bd109SArnaldo Carvalho de Melo /*
110dd7bd109SArnaldo Carvalho de Melo  * IVORs are used -- contains IVOR0-15, plus additional IVORs
111dd7bd109SArnaldo Carvalho de Melo  * in combination with an appropriate feature bit.
112dd7bd109SArnaldo Carvalho de Melo  */
113dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_IVOR		(1 << 5)
114dd7bd109SArnaldo Carvalho de Melo 
115dd7bd109SArnaldo Carvalho de Melo /*
116dd7bd109SArnaldo Carvalho de Melo  * Contains MAS0-4, MAS6-7, TLBnCFG, MMUCFG.
117dd7bd109SArnaldo Carvalho de Melo  * Also TLBnPS if MMUCFG[MAVN] = 1.
118dd7bd109SArnaldo Carvalho de Melo  */
119dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_ARCH206_MMU		(1 << 6)
120dd7bd109SArnaldo Carvalho de Melo 
121dd7bd109SArnaldo Carvalho de Melo /* DBSR, DBCR, IAC, DAC, DVC */
122dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_DEBUG		(1 << 7)
123dd7bd109SArnaldo Carvalho de Melo 
124dd7bd109SArnaldo Carvalho de Melo /* Enhanced debug -- DSRR0/1, SPRG9 */
125dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_ED			(1 << 8)
126dd7bd109SArnaldo Carvalho de Melo 
127dd7bd109SArnaldo Carvalho de Melo /* Embedded Floating Point (SPE) -- IVOR32-34 if KVM_SREGS_E_IVOR */
128dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_SPE			(1 << 9)
129dd7bd109SArnaldo Carvalho de Melo 
130dd7bd109SArnaldo Carvalho de Melo /*
131dd7bd109SArnaldo Carvalho de Melo  * DEPRECATED! USE ONE_REG FOR THIS ONE!
132dd7bd109SArnaldo Carvalho de Melo  * External Proxy (EXP) -- EPR
133dd7bd109SArnaldo Carvalho de Melo  */
134dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_EXP			(1 << 10)
135dd7bd109SArnaldo Carvalho de Melo 
136dd7bd109SArnaldo Carvalho de Melo /* External PID (E.PD) -- EPSC/EPLC */
137dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_PD			(1 << 11)
138dd7bd109SArnaldo Carvalho de Melo 
139dd7bd109SArnaldo Carvalho de Melo /* Processor Control (E.PC) -- IVOR36-37 if KVM_SREGS_E_IVOR */
140dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_PC			(1 << 12)
141dd7bd109SArnaldo Carvalho de Melo 
142dd7bd109SArnaldo Carvalho de Melo /* Page table (E.PT) -- EPTCFG */
143dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_PT			(1 << 13)
144dd7bd109SArnaldo Carvalho de Melo 
145dd7bd109SArnaldo Carvalho de Melo /* Embedded Performance Monitor (E.PM) -- IVOR35 if KVM_SREGS_E_IVOR */
146dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_PM			(1 << 14)
147dd7bd109SArnaldo Carvalho de Melo 
148dd7bd109SArnaldo Carvalho de Melo /*
149dd7bd109SArnaldo Carvalho de Melo  * Special updates:
150dd7bd109SArnaldo Carvalho de Melo  *
151dd7bd109SArnaldo Carvalho de Melo  * Some registers may change even while a vcpu is not running.
152dd7bd109SArnaldo Carvalho de Melo  * To avoid losing these changes, by default these registers are
153dd7bd109SArnaldo Carvalho de Melo  * not updated by KVM_SET_SREGS.  To force an update, set the bit
154dd7bd109SArnaldo Carvalho de Melo  * in u.e.update_special corresponding to the register to be updated.
155dd7bd109SArnaldo Carvalho de Melo  *
156dd7bd109SArnaldo Carvalho de Melo  * The update_special field is zero on return from KVM_GET_SREGS.
157dd7bd109SArnaldo Carvalho de Melo  *
158dd7bd109SArnaldo Carvalho de Melo  * When restoring a checkpoint, the caller can set update_special
159dd7bd109SArnaldo Carvalho de Melo  * to 0xffffffff to ensure that everything is restored, even new features
160dd7bd109SArnaldo Carvalho de Melo  * that the caller doesn't know about.
161dd7bd109SArnaldo Carvalho de Melo  */
162dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_UPDATE_MCSR		(1 << 0)
163dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_UPDATE_TSR		(1 << 1)
164dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_UPDATE_DEC		(1 << 2)
165dd7bd109SArnaldo Carvalho de Melo #define KVM_SREGS_E_UPDATE_DBSR		(1 << 3)
166dd7bd109SArnaldo Carvalho de Melo 
167dd7bd109SArnaldo Carvalho de Melo /*
168dd7bd109SArnaldo Carvalho de Melo  * In KVM_SET_SREGS, reserved/pad fields must be left untouched from a
169dd7bd109SArnaldo Carvalho de Melo  * previous KVM_GET_REGS.
170dd7bd109SArnaldo Carvalho de Melo  *
171dd7bd109SArnaldo Carvalho de Melo  * Unless otherwise indicated, setting any register with KVM_SET_SREGS
172dd7bd109SArnaldo Carvalho de Melo  * directly sets its value.  It does not trigger any special semantics such
173dd7bd109SArnaldo Carvalho de Melo  * as write-one-to-clear.  Calling KVM_SET_SREGS on an unmodified struct
174dd7bd109SArnaldo Carvalho de Melo  * just received from KVM_GET_SREGS is always a no-op.
175dd7bd109SArnaldo Carvalho de Melo  */
176dd7bd109SArnaldo Carvalho de Melo struct kvm_sregs {
177dd7bd109SArnaldo Carvalho de Melo 	__u32 pvr;
178dd7bd109SArnaldo Carvalho de Melo 	union {
179dd7bd109SArnaldo Carvalho de Melo 		struct {
180dd7bd109SArnaldo Carvalho de Melo 			__u64 sdr1;
181dd7bd109SArnaldo Carvalho de Melo 			struct {
182dd7bd109SArnaldo Carvalho de Melo 				struct {
183dd7bd109SArnaldo Carvalho de Melo 					__u64 slbe;
184dd7bd109SArnaldo Carvalho de Melo 					__u64 slbv;
185dd7bd109SArnaldo Carvalho de Melo 				} slb[64];
186dd7bd109SArnaldo Carvalho de Melo 			} ppc64;
187dd7bd109SArnaldo Carvalho de Melo 			struct {
188dd7bd109SArnaldo Carvalho de Melo 				__u32 sr[16];
189dd7bd109SArnaldo Carvalho de Melo 				__u64 ibat[8];
190dd7bd109SArnaldo Carvalho de Melo 				__u64 dbat[8];
191dd7bd109SArnaldo Carvalho de Melo 			} ppc32;
192dd7bd109SArnaldo Carvalho de Melo 		} s;
193dd7bd109SArnaldo Carvalho de Melo 		struct {
194dd7bd109SArnaldo Carvalho de Melo 			union {
195dd7bd109SArnaldo Carvalho de Melo 				struct { /* KVM_SREGS_E_IMPL_FSL */
196dd7bd109SArnaldo Carvalho de Melo 					__u32 features; /* KVM_SREGS_E_FSL_ */
197dd7bd109SArnaldo Carvalho de Melo 					__u32 svr;
198dd7bd109SArnaldo Carvalho de Melo 					__u64 mcar;
199dd7bd109SArnaldo Carvalho de Melo 					__u32 hid0;
200dd7bd109SArnaldo Carvalho de Melo 
201dd7bd109SArnaldo Carvalho de Melo 					/* KVM_SREGS_E_FSL_PIDn */
202dd7bd109SArnaldo Carvalho de Melo 					__u32 pid1, pid2;
203dd7bd109SArnaldo Carvalho de Melo 				} fsl;
204dd7bd109SArnaldo Carvalho de Melo 				__u8 pad[256];
205dd7bd109SArnaldo Carvalho de Melo 			} impl;
206dd7bd109SArnaldo Carvalho de Melo 
207dd7bd109SArnaldo Carvalho de Melo 			__u32 features; /* KVM_SREGS_E_ */
208dd7bd109SArnaldo Carvalho de Melo 			__u32 impl_id;	/* KVM_SREGS_E_IMPL_ */
209dd7bd109SArnaldo Carvalho de Melo 			__u32 update_special; /* KVM_SREGS_E_UPDATE_ */
210dd7bd109SArnaldo Carvalho de Melo 			__u32 pir;	/* read-only */
211dd7bd109SArnaldo Carvalho de Melo 			__u64 sprg8;
212dd7bd109SArnaldo Carvalho de Melo 			__u64 sprg9;	/* E.ED */
213dd7bd109SArnaldo Carvalho de Melo 			__u64 csrr0;
214dd7bd109SArnaldo Carvalho de Melo 			__u64 dsrr0;	/* E.ED */
215dd7bd109SArnaldo Carvalho de Melo 			__u64 mcsrr0;
216dd7bd109SArnaldo Carvalho de Melo 			__u32 csrr1;
217dd7bd109SArnaldo Carvalho de Melo 			__u32 dsrr1;	/* E.ED */
218dd7bd109SArnaldo Carvalho de Melo 			__u32 mcsrr1;
219dd7bd109SArnaldo Carvalho de Melo 			__u32 esr;
220dd7bd109SArnaldo Carvalho de Melo 			__u64 dear;
221dd7bd109SArnaldo Carvalho de Melo 			__u64 ivpr;
222dd7bd109SArnaldo Carvalho de Melo 			__u64 mcivpr;
223dd7bd109SArnaldo Carvalho de Melo 			__u64 mcsr;	/* KVM_SREGS_E_UPDATE_MCSR */
224dd7bd109SArnaldo Carvalho de Melo 
225dd7bd109SArnaldo Carvalho de Melo 			__u32 tsr;	/* KVM_SREGS_E_UPDATE_TSR */
226dd7bd109SArnaldo Carvalho de Melo 			__u32 tcr;
227dd7bd109SArnaldo Carvalho de Melo 			__u32 decar;
228dd7bd109SArnaldo Carvalho de Melo 			__u32 dec;	/* KVM_SREGS_E_UPDATE_DEC */
229dd7bd109SArnaldo Carvalho de Melo 
230dd7bd109SArnaldo Carvalho de Melo 			/*
231dd7bd109SArnaldo Carvalho de Melo 			 * Userspace can read TB directly, but the
232dd7bd109SArnaldo Carvalho de Melo 			 * value reported here is consistent with "dec".
233dd7bd109SArnaldo Carvalho de Melo 			 *
234dd7bd109SArnaldo Carvalho de Melo 			 * Read-only.
235dd7bd109SArnaldo Carvalho de Melo 			 */
236dd7bd109SArnaldo Carvalho de Melo 			__u64 tb;
237dd7bd109SArnaldo Carvalho de Melo 
238dd7bd109SArnaldo Carvalho de Melo 			__u32 dbsr;	/* KVM_SREGS_E_UPDATE_DBSR */
239dd7bd109SArnaldo Carvalho de Melo 			__u32 dbcr[3];
240dd7bd109SArnaldo Carvalho de Melo 			/*
241dd7bd109SArnaldo Carvalho de Melo 			 * iac/dac registers are 64bit wide, while this API
242dd7bd109SArnaldo Carvalho de Melo 			 * interface provides only lower 32 bits on 64 bit
243dd7bd109SArnaldo Carvalho de Melo 			 * processors. ONE_REG interface is added for 64bit
244dd7bd109SArnaldo Carvalho de Melo 			 * iac/dac registers.
245dd7bd109SArnaldo Carvalho de Melo 			 */
246dd7bd109SArnaldo Carvalho de Melo 			__u32 iac[4];
247dd7bd109SArnaldo Carvalho de Melo 			__u32 dac[2];
248dd7bd109SArnaldo Carvalho de Melo 			__u32 dvc[2];
249dd7bd109SArnaldo Carvalho de Melo 			__u8 num_iac;	/* read-only */
250dd7bd109SArnaldo Carvalho de Melo 			__u8 num_dac;	/* read-only */
251dd7bd109SArnaldo Carvalho de Melo 			__u8 num_dvc;	/* read-only */
252dd7bd109SArnaldo Carvalho de Melo 			__u8 pad;
253dd7bd109SArnaldo Carvalho de Melo 
254dd7bd109SArnaldo Carvalho de Melo 			__u32 epr;	/* EXP */
255dd7bd109SArnaldo Carvalho de Melo 			__u32 vrsave;	/* a.k.a. USPRG0 */
256dd7bd109SArnaldo Carvalho de Melo 			__u32 epcr;	/* KVM_SREGS_E_64 */
257dd7bd109SArnaldo Carvalho de Melo 
258dd7bd109SArnaldo Carvalho de Melo 			__u32 mas0;
259dd7bd109SArnaldo Carvalho de Melo 			__u32 mas1;
260dd7bd109SArnaldo Carvalho de Melo 			__u64 mas2;
261dd7bd109SArnaldo Carvalho de Melo 			__u64 mas7_3;
262dd7bd109SArnaldo Carvalho de Melo 			__u32 mas4;
263dd7bd109SArnaldo Carvalho de Melo 			__u32 mas6;
264dd7bd109SArnaldo Carvalho de Melo 
265dd7bd109SArnaldo Carvalho de Melo 			__u32 ivor_low[16]; /* IVOR0-15 */
266dd7bd109SArnaldo Carvalho de Melo 			__u32 ivor_high[18]; /* IVOR32+, plus room to expand */
267dd7bd109SArnaldo Carvalho de Melo 
268dd7bd109SArnaldo Carvalho de Melo 			__u32 mmucfg;	/* read-only */
269dd7bd109SArnaldo Carvalho de Melo 			__u32 eptcfg;	/* E.PT, read-only */
270dd7bd109SArnaldo Carvalho de Melo 			__u32 tlbcfg[4];/* read-only */
271dd7bd109SArnaldo Carvalho de Melo 			__u32 tlbps[4]; /* read-only */
272dd7bd109SArnaldo Carvalho de Melo 
273dd7bd109SArnaldo Carvalho de Melo 			__u32 eplc, epsc; /* E.PD */
274dd7bd109SArnaldo Carvalho de Melo 		} e;
275dd7bd109SArnaldo Carvalho de Melo 		__u8 pad[1020];
276dd7bd109SArnaldo Carvalho de Melo 	} u;
277dd7bd109SArnaldo Carvalho de Melo };
278dd7bd109SArnaldo Carvalho de Melo 
279dd7bd109SArnaldo Carvalho de Melo struct kvm_fpu {
280dd7bd109SArnaldo Carvalho de Melo 	__u64 fpr[32];
281dd7bd109SArnaldo Carvalho de Melo };
282dd7bd109SArnaldo Carvalho de Melo 
283dd7bd109SArnaldo Carvalho de Melo /*
284dd7bd109SArnaldo Carvalho de Melo  * Defines for h/w breakpoint, watchpoint (read, write or both) and
285dd7bd109SArnaldo Carvalho de Melo  * software breakpoint.
286dd7bd109SArnaldo Carvalho de Melo  * These are used as "type" in KVM_SET_GUEST_DEBUG ioctl and "status"
287dd7bd109SArnaldo Carvalho de Melo  * for KVM_DEBUG_EXIT.
288dd7bd109SArnaldo Carvalho de Melo  */
289dd7bd109SArnaldo Carvalho de Melo #define KVMPPC_DEBUG_NONE		0x0
290dd7bd109SArnaldo Carvalho de Melo #define KVMPPC_DEBUG_BREAKPOINT		(1UL << 1)
291dd7bd109SArnaldo Carvalho de Melo #define KVMPPC_DEBUG_WATCH_WRITE	(1UL << 2)
292dd7bd109SArnaldo Carvalho de Melo #define KVMPPC_DEBUG_WATCH_READ		(1UL << 3)
293dd7bd109SArnaldo Carvalho de Melo struct kvm_debug_exit_arch {
294dd7bd109SArnaldo Carvalho de Melo 	__u64 address;
295dd7bd109SArnaldo Carvalho de Melo 	/*
296dd7bd109SArnaldo Carvalho de Melo 	 * exiting to userspace because of h/w breakpoint, watchpoint
297dd7bd109SArnaldo Carvalho de Melo 	 * (read, write or both) and software breakpoint.
298dd7bd109SArnaldo Carvalho de Melo 	 */
299dd7bd109SArnaldo Carvalho de Melo 	__u32 status;
300dd7bd109SArnaldo Carvalho de Melo 	__u32 reserved;
301dd7bd109SArnaldo Carvalho de Melo };
302dd7bd109SArnaldo Carvalho de Melo 
303dd7bd109SArnaldo Carvalho de Melo /* for KVM_SET_GUEST_DEBUG */
304dd7bd109SArnaldo Carvalho de Melo struct kvm_guest_debug_arch {
305dd7bd109SArnaldo Carvalho de Melo 	struct {
306dd7bd109SArnaldo Carvalho de Melo 		/* H/W breakpoint/watchpoint address */
307dd7bd109SArnaldo Carvalho de Melo 		__u64 addr;
308dd7bd109SArnaldo Carvalho de Melo 		/*
309dd7bd109SArnaldo Carvalho de Melo 		 * Type denotes h/w breakpoint, read watchpoint, write
310dd7bd109SArnaldo Carvalho de Melo 		 * watchpoint or watchpoint (both read and write).
311dd7bd109SArnaldo Carvalho de Melo 		 */
312dd7bd109SArnaldo Carvalho de Melo 		__u32 type;
313dd7bd109SArnaldo Carvalho de Melo 		__u32 reserved;
314dd7bd109SArnaldo Carvalho de Melo 	} bp[16];
315dd7bd109SArnaldo Carvalho de Melo };
316dd7bd109SArnaldo Carvalho de Melo 
317dd7bd109SArnaldo Carvalho de Melo /* Debug related defines */
318dd7bd109SArnaldo Carvalho de Melo /*
319dd7bd109SArnaldo Carvalho de Melo  * kvm_guest_debug->control is a 32 bit field. The lower 16 bits are generic
320dd7bd109SArnaldo Carvalho de Melo  * and upper 16 bits are architecture specific. Architecture specific defines
321dd7bd109SArnaldo Carvalho de Melo  * that ioctl is for setting hardware breakpoint or software breakpoint.
322dd7bd109SArnaldo Carvalho de Melo  */
323dd7bd109SArnaldo Carvalho de Melo #define KVM_GUESTDBG_USE_SW_BP		0x00010000
324dd7bd109SArnaldo Carvalho de Melo #define KVM_GUESTDBG_USE_HW_BP		0x00020000
325dd7bd109SArnaldo Carvalho de Melo 
326dd7bd109SArnaldo Carvalho de Melo /* definition of registers in kvm_run */
327dd7bd109SArnaldo Carvalho de Melo struct kvm_sync_regs {
328dd7bd109SArnaldo Carvalho de Melo };
329dd7bd109SArnaldo Carvalho de Melo 
330dd7bd109SArnaldo Carvalho de Melo #define KVM_INTERRUPT_SET	-1U
331dd7bd109SArnaldo Carvalho de Melo #define KVM_INTERRUPT_UNSET	-2U
332dd7bd109SArnaldo Carvalho de Melo #define KVM_INTERRUPT_SET_LEVEL	-3U
333dd7bd109SArnaldo Carvalho de Melo 
334dd7bd109SArnaldo Carvalho de Melo #define KVM_CPU_440		1
335dd7bd109SArnaldo Carvalho de Melo #define KVM_CPU_E500V2		2
336dd7bd109SArnaldo Carvalho de Melo #define KVM_CPU_3S_32		3
337dd7bd109SArnaldo Carvalho de Melo #define KVM_CPU_3S_64		4
338dd7bd109SArnaldo Carvalho de Melo #define KVM_CPU_E500MC		5
339dd7bd109SArnaldo Carvalho de Melo 
340dd7bd109SArnaldo Carvalho de Melo /* for KVM_CAP_SPAPR_TCE */
341dd7bd109SArnaldo Carvalho de Melo struct kvm_create_spapr_tce {
342dd7bd109SArnaldo Carvalho de Melo 	__u64 liobn;
343dd7bd109SArnaldo Carvalho de Melo 	__u32 window_size;
344dd7bd109SArnaldo Carvalho de Melo };
345dd7bd109SArnaldo Carvalho de Melo 
346dd7bd109SArnaldo Carvalho de Melo /* for KVM_CAP_SPAPR_TCE_64 */
347dd7bd109SArnaldo Carvalho de Melo struct kvm_create_spapr_tce_64 {
348dd7bd109SArnaldo Carvalho de Melo 	__u64 liobn;
349dd7bd109SArnaldo Carvalho de Melo 	__u32 page_shift;
350dd7bd109SArnaldo Carvalho de Melo 	__u32 flags;
351dd7bd109SArnaldo Carvalho de Melo 	__u64 offset;	/* in pages */
352dd7bd109SArnaldo Carvalho de Melo 	__u64 size;	/* in pages */
353dd7bd109SArnaldo Carvalho de Melo };
354dd7bd109SArnaldo Carvalho de Melo 
355dd7bd109SArnaldo Carvalho de Melo /* for KVM_ALLOCATE_RMA */
356dd7bd109SArnaldo Carvalho de Melo struct kvm_allocate_rma {
357dd7bd109SArnaldo Carvalho de Melo 	__u64 rma_size;
358dd7bd109SArnaldo Carvalho de Melo };
359dd7bd109SArnaldo Carvalho de Melo 
360dd7bd109SArnaldo Carvalho de Melo /* for KVM_CAP_PPC_RTAS */
361dd7bd109SArnaldo Carvalho de Melo struct kvm_rtas_token_args {
362dd7bd109SArnaldo Carvalho de Melo 	char name[120];
363dd7bd109SArnaldo Carvalho de Melo 	__u64 token;	/* Use a token of 0 to undefine a mapping */
364dd7bd109SArnaldo Carvalho de Melo };
365dd7bd109SArnaldo Carvalho de Melo 
366dd7bd109SArnaldo Carvalho de Melo struct kvm_book3e_206_tlb_entry {
367dd7bd109SArnaldo Carvalho de Melo 	__u32 mas8;
368dd7bd109SArnaldo Carvalho de Melo 	__u32 mas1;
369dd7bd109SArnaldo Carvalho de Melo 	__u64 mas2;
370dd7bd109SArnaldo Carvalho de Melo 	__u64 mas7_3;
371dd7bd109SArnaldo Carvalho de Melo };
372dd7bd109SArnaldo Carvalho de Melo 
373dd7bd109SArnaldo Carvalho de Melo struct kvm_book3e_206_tlb_params {
374dd7bd109SArnaldo Carvalho de Melo 	/*
375dd7bd109SArnaldo Carvalho de Melo 	 * For mmu types KVM_MMU_FSL_BOOKE_NOHV and KVM_MMU_FSL_BOOKE_HV:
376dd7bd109SArnaldo Carvalho de Melo 	 *
377dd7bd109SArnaldo Carvalho de Melo 	 * - The number of ways of TLB0 must be a power of two between 2 and
378dd7bd109SArnaldo Carvalho de Melo 	 *   16.
379dd7bd109SArnaldo Carvalho de Melo 	 * - TLB1 must be fully associative.
380dd7bd109SArnaldo Carvalho de Melo 	 * - The size of TLB0 must be a multiple of the number of ways, and
381dd7bd109SArnaldo Carvalho de Melo 	 *   the number of sets must be a power of two.
382dd7bd109SArnaldo Carvalho de Melo 	 * - The size of TLB1 may not exceed 64 entries.
383dd7bd109SArnaldo Carvalho de Melo 	 * - TLB0 supports 4 KiB pages.
384dd7bd109SArnaldo Carvalho de Melo 	 * - The page sizes supported by TLB1 are as indicated by
385dd7bd109SArnaldo Carvalho de Melo 	 *   TLB1CFG (if MMUCFG[MAVN] = 0) or TLB1PS (if MMUCFG[MAVN] = 1)
386dd7bd109SArnaldo Carvalho de Melo 	 *   as returned by KVM_GET_SREGS.
387dd7bd109SArnaldo Carvalho de Melo 	 * - TLB2 and TLB3 are reserved, and their entries in tlb_sizes[]
388dd7bd109SArnaldo Carvalho de Melo 	 *   and tlb_ways[] must be zero.
389dd7bd109SArnaldo Carvalho de Melo 	 *
390dd7bd109SArnaldo Carvalho de Melo 	 * tlb_ways[n] = tlb_sizes[n] means the array is fully associative.
391dd7bd109SArnaldo Carvalho de Melo 	 *
392dd7bd109SArnaldo Carvalho de Melo 	 * KVM will adjust TLBnCFG based on the sizes configured here,
393dd7bd109SArnaldo Carvalho de Melo 	 * though arrays greater than 2048 entries will have TLBnCFG[NENTRY]
394dd7bd109SArnaldo Carvalho de Melo 	 * set to zero.
395dd7bd109SArnaldo Carvalho de Melo 	 */
396dd7bd109SArnaldo Carvalho de Melo 	__u32 tlb_sizes[4];
397dd7bd109SArnaldo Carvalho de Melo 	__u32 tlb_ways[4];
398dd7bd109SArnaldo Carvalho de Melo 	__u32 reserved[8];
399dd7bd109SArnaldo Carvalho de Melo };
400dd7bd109SArnaldo Carvalho de Melo 
401dd7bd109SArnaldo Carvalho de Melo /* For KVM_PPC_GET_HTAB_FD */
402dd7bd109SArnaldo Carvalho de Melo struct kvm_get_htab_fd {
403dd7bd109SArnaldo Carvalho de Melo 	__u64	flags;
404dd7bd109SArnaldo Carvalho de Melo 	__u64	start_index;
405dd7bd109SArnaldo Carvalho de Melo 	__u64	reserved[2];
406dd7bd109SArnaldo Carvalho de Melo };
407dd7bd109SArnaldo Carvalho de Melo 
408dd7bd109SArnaldo Carvalho de Melo /* Values for kvm_get_htab_fd.flags */
409dd7bd109SArnaldo Carvalho de Melo #define KVM_GET_HTAB_BOLTED_ONLY	((__u64)0x1)
410dd7bd109SArnaldo Carvalho de Melo #define KVM_GET_HTAB_WRITE		((__u64)0x2)
411dd7bd109SArnaldo Carvalho de Melo 
412dd7bd109SArnaldo Carvalho de Melo /*
413dd7bd109SArnaldo Carvalho de Melo  * Data read on the file descriptor is formatted as a series of
414dd7bd109SArnaldo Carvalho de Melo  * records, each consisting of a header followed by a series of
415dd7bd109SArnaldo Carvalho de Melo  * `n_valid' HPTEs (16 bytes each), which are all valid.  Following
416dd7bd109SArnaldo Carvalho de Melo  * those valid HPTEs there are `n_invalid' invalid HPTEs, which
417dd7bd109SArnaldo Carvalho de Melo  * are not represented explicitly in the stream.  The same format
418dd7bd109SArnaldo Carvalho de Melo  * is used for writing.
419dd7bd109SArnaldo Carvalho de Melo  */
420dd7bd109SArnaldo Carvalho de Melo struct kvm_get_htab_header {
421dd7bd109SArnaldo Carvalho de Melo 	__u32	index;
422dd7bd109SArnaldo Carvalho de Melo 	__u16	n_valid;
423dd7bd109SArnaldo Carvalho de Melo 	__u16	n_invalid;
424dd7bd109SArnaldo Carvalho de Melo };
425dd7bd109SArnaldo Carvalho de Melo 
426affa6c16SArnaldo Carvalho de Melo /* For KVM_PPC_CONFIGURE_V3_MMU */
427affa6c16SArnaldo Carvalho de Melo struct kvm_ppc_mmuv3_cfg {
428affa6c16SArnaldo Carvalho de Melo 	__u64	flags;
429affa6c16SArnaldo Carvalho de Melo 	__u64	process_table;	/* second doubleword of partition table entry */
430affa6c16SArnaldo Carvalho de Melo };
431affa6c16SArnaldo Carvalho de Melo 
432affa6c16SArnaldo Carvalho de Melo /* Flag values for KVM_PPC_CONFIGURE_V3_MMU */
433affa6c16SArnaldo Carvalho de Melo #define KVM_PPC_MMUV3_RADIX	1	/* 1 = radix mode, 0 = HPT */
434affa6c16SArnaldo Carvalho de Melo #define KVM_PPC_MMUV3_GTSE	2	/* global translation shootdown enb. */
435affa6c16SArnaldo Carvalho de Melo 
436affa6c16SArnaldo Carvalho de Melo /* For KVM_PPC_GET_RMMU_INFO */
437affa6c16SArnaldo Carvalho de Melo struct kvm_ppc_rmmu_info {
438affa6c16SArnaldo Carvalho de Melo 	struct kvm_ppc_radix_geom {
439affa6c16SArnaldo Carvalho de Melo 		__u8	page_shift;
440affa6c16SArnaldo Carvalho de Melo 		__u8	level_bits[4];
441affa6c16SArnaldo Carvalho de Melo 		__u8	pad[3];
442affa6c16SArnaldo Carvalho de Melo 	}	geometries[8];
443affa6c16SArnaldo Carvalho de Melo 	__u32	ap_encodings[8];
444affa6c16SArnaldo Carvalho de Melo };
445affa6c16SArnaldo Carvalho de Melo 
4461b8f5160SArnaldo Carvalho de Melo /* For KVM_PPC_GET_CPU_CHAR */
4471b8f5160SArnaldo Carvalho de Melo struct kvm_ppc_cpu_char {
4481b8f5160SArnaldo Carvalho de Melo 	__u64	character;		/* characteristics of the CPU */
4491b8f5160SArnaldo Carvalho de Melo 	__u64	behaviour;		/* recommended software behaviour */
4501b8f5160SArnaldo Carvalho de Melo 	__u64	character_mask;		/* valid bits in character */
4511b8f5160SArnaldo Carvalho de Melo 	__u64	behaviour_mask;		/* valid bits in behaviour */
4521b8f5160SArnaldo Carvalho de Melo };
4531b8f5160SArnaldo Carvalho de Melo 
4541b8f5160SArnaldo Carvalho de Melo /*
4551b8f5160SArnaldo Carvalho de Melo  * Values for character and character_mask.
4561b8f5160SArnaldo Carvalho de Melo  * These are identical to the values used by H_GET_CPU_CHARACTERISTICS.
4571b8f5160SArnaldo Carvalho de Melo  */
4581b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_SPEC_BAR_ORI31		(1ULL << 63)
4591b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_BCCTRL_SERIALISED	(1ULL << 62)
4601b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_L1D_FLUSH_ORI30	(1ULL << 61)
4611b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_L1D_FLUSH_TRIG2	(1ULL << 60)
4621b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_L1D_THREAD_PRIV	(1ULL << 59)
4631b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_BR_HINT_HONOURED	(1ULL << 58)
4641b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_MTTRIG_THR_RECONF	(1ULL << 57)
4651b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_COUNT_CACHE_DIS	(1ULL << 56)
466707c373cSArnaldo Carvalho de Melo #define KVM_PPC_CPU_CHAR_BCCTR_FLUSH_ASSIST	(1ull << 54)
4671b8f5160SArnaldo Carvalho de Melo 
4681b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_BEHAV_FAVOUR_SECURITY	(1ULL << 63)
4691b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_BEHAV_L1D_FLUSH_PR		(1ULL << 62)
4701b8f5160SArnaldo Carvalho de Melo #define KVM_PPC_CPU_BEHAV_BNDS_CHK_SPEC_BAR	(1ULL << 61)
471707c373cSArnaldo Carvalho de Melo #define KVM_PPC_CPU_BEHAV_FLUSH_COUNT_CACHE	(1ull << 58)
4721b8f5160SArnaldo Carvalho de Melo 
473dd7bd109SArnaldo Carvalho de Melo /* Per-vcpu XICS interrupt controller state */
474dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_ICP_STATE	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c)
475dd7bd109SArnaldo Carvalho de Melo 
476dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_CPPR_SHIFT	56	/* current proc priority */
477dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_CPPR_MASK	0xff
478dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_XISR_SHIFT	32	/* interrupt status field */
479dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_XISR_MASK	0xffffff
480dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_MFRR_SHIFT	24	/* pending IPI priority */
481dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_MFRR_MASK	0xff
482dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_PPRI_SHIFT	16	/* pending irq priority */
483dd7bd109SArnaldo Carvalho de Melo #define  KVM_REG_PPC_ICP_PPRI_MASK	0xff
484dd7bd109SArnaldo Carvalho de Melo 
485a7350998SArnaldo Carvalho de Melo #define KVM_REG_PPC_VP_STATE	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x8d)
486a7350998SArnaldo Carvalho de Melo 
487dd7bd109SArnaldo Carvalho de Melo /* Device control API: PPC-specific devices */
488dd7bd109SArnaldo Carvalho de Melo #define KVM_DEV_MPIC_GRP_MISC		1
489dd7bd109SArnaldo Carvalho de Melo #define   KVM_DEV_MPIC_BASE_ADDR	0	/* 64-bit */
490dd7bd109SArnaldo Carvalho de Melo 
491dd7bd109SArnaldo Carvalho de Melo #define KVM_DEV_MPIC_GRP_REGISTER	2	/* 32-bit */
492dd7bd109SArnaldo Carvalho de Melo #define KVM_DEV_MPIC_GRP_IRQ_ACTIVE	3	/* 32-bit */
493dd7bd109SArnaldo Carvalho de Melo 
494dd7bd109SArnaldo Carvalho de Melo /* One-Reg API: PPC-specific registers */
495dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_HIOR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x1)
496dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_IAC1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x2)
497dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_IAC2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3)
498dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_IAC3	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x4)
499dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_IAC4	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x5)
500dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DAC1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x6)
501dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DAC2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x7)
502dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DABR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8)
503dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9)
504dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PURR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa)
505dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_SPURR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb)
506dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DAR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc)
507dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DSISR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xd)
508dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_AMR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xe)
509dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_UAMOR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xf)
510dd7bd109SArnaldo Carvalho de Melo 
511dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MMCR0	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x10)
512dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MMCR1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x11)
513dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MMCRA	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x12)
514dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MMCR2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x13)
515dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MMCRS	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x14)
516dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_SIAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x15)
517dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_SDAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x16)
518dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_SIER	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x17)
519dd7bd109SArnaldo Carvalho de Melo 
520dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC1	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x18)
521dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC2	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x19)
522dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC3	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1a)
523dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC4	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1b)
524dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC5	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1c)
525dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC6	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1d)
526dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC7	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1e)
527dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PMC8	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x1f)
528dd7bd109SArnaldo Carvalho de Melo 
529dd7bd109SArnaldo Carvalho de Melo /* 32 floating-point registers */
530dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_FPR0	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x20)
531dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_FPR(n)	(KVM_REG_PPC_FPR0 + (n))
532dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_FPR31	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x3f)
533dd7bd109SArnaldo Carvalho de Melo 
534dd7bd109SArnaldo Carvalho de Melo /* 32 VMX/Altivec vector registers */
535dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VR0		(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x40)
536dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VR(n)	(KVM_REG_PPC_VR0 + (n))
537dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VR31	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x5f)
538dd7bd109SArnaldo Carvalho de Melo 
539dd7bd109SArnaldo Carvalho de Melo /* 32 double-width FP registers for VSX */
540dd7bd109SArnaldo Carvalho de Melo /* High-order halves overlap with FP regs */
541dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VSR0	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x60)
542dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VSR(n)	(KVM_REG_PPC_VSR0 + (n))
543dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VSR31	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x7f)
544dd7bd109SArnaldo Carvalho de Melo 
545dd7bd109SArnaldo Carvalho de Melo /* FP and vector status/control registers */
546dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_FPSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x80)
547dd7bd109SArnaldo Carvalho de Melo /*
548dd7bd109SArnaldo Carvalho de Melo  * VSCR register is documented as a 32-bit register in the ISA, but it can
549dd7bd109SArnaldo Carvalho de Melo  * only be accesses via a vector register. Expose VSCR as a 32-bit register
550dd7bd109SArnaldo Carvalho de Melo  * even though the kernel represents it as a 128-bit vector.
551dd7bd109SArnaldo Carvalho de Melo  */
552dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VSCR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x81)
553dd7bd109SArnaldo Carvalho de Melo 
554dd7bd109SArnaldo Carvalho de Melo /* Virtual processor areas */
555dd7bd109SArnaldo Carvalho de Melo /* For SLB & DTL, address in high (first) half, length in low half */
556dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VPA_ADDR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x82)
557dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VPA_SLB	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x83)
558dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VPA_DTL	(KVM_REG_PPC | KVM_REG_SIZE_U128 | 0x84)
559dd7bd109SArnaldo Carvalho de Melo 
560dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_EPCR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x85)
561dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_EPR		(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x86)
562dd7bd109SArnaldo Carvalho de Melo 
563dd7bd109SArnaldo Carvalho de Melo /* Timer Status Register OR/CLEAR interface */
564dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_OR_TSR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x87)
565dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_CLEAR_TSR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x88)
566dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TCR		(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x89)
567dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TSR		(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8a)
568dd7bd109SArnaldo Carvalho de Melo 
569dd7bd109SArnaldo Carvalho de Melo /* Debugging: Special instruction for software breakpoint */
570dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DEBUG_INST	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8b)
571dd7bd109SArnaldo Carvalho de Melo 
572dd7bd109SArnaldo Carvalho de Melo /* MMU registers */
573dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MAS0	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8c)
574dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MAS1	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x8d)
575dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MAS2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8e)
576dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MAS7_3	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8f)
577dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MAS4	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x90)
578dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MAS6	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x91)
579dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_MMUCFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x92)
580dd7bd109SArnaldo Carvalho de Melo /*
581dd7bd109SArnaldo Carvalho de Melo  * TLBnCFG fields TLBnCFG_N_ENTRY and TLBnCFG_ASSOC can be changed only using
582dd7bd109SArnaldo Carvalho de Melo  * KVM_CAP_SW_TLB ioctl
583dd7bd109SArnaldo Carvalho de Melo  */
584dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB0CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x93)
585dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB1CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x94)
586dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB2CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x95)
587dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB3CFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x96)
588dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB0PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x97)
589dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB1PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x98)
590dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB2PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x99)
591dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TLB3PS	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9a)
592dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_EPTCFG	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9b)
593dd7bd109SArnaldo Carvalho de Melo 
594dd7bd109SArnaldo Carvalho de Melo /* Timebase offset */
595dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TB_OFFSET	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9c)
596dd7bd109SArnaldo Carvalho de Melo 
597dd7bd109SArnaldo Carvalho de Melo /* POWER8 registers */
598dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_SPMC1	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9d)
599dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_SPMC2	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0x9e)
600dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_IAMR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x9f)
601dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TFHAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa0)
602dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TFIAR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa1)
603dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TEXASR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa2)
604dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_FSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa3)
605dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PSPB	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xa4)
606dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_EBBHR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa5)
607dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_EBBRR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa6)
608dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_BESCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa7)
609dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TAR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa8)
610dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DPDES	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xa9)
611dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DAWR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaa)
612dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DAWRX	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xab)
613dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_CIABR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xac)
614dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_IC		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xad)
615dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VTB		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xae)
616dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_CSIGR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xaf)
617dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TACR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb0)
618dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TCSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb1)
619dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PID		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb2)
620dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_ACOP	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb3)
621dd7bd109SArnaldo Carvalho de Melo 
622dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_VRSAVE	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb4)
623dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_LPCR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb5)
624dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_LPCR_64	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb5)
625dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_PPR		(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb6)
626dd7bd109SArnaldo Carvalho de Melo 
627dd7bd109SArnaldo Carvalho de Melo /* Architecture compatibility level */
628dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_ARCH_COMPAT	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb7)
629dd7bd109SArnaldo Carvalho de Melo 
630dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DABRX	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xb8)
631dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_WORT	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xb9)
632dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_SPRG9	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba)
633dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_DBSR	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbb)
634dd7bd109SArnaldo Carvalho de Melo 
635c0621acfSIngo Molnar /* POWER9 registers */
636c0621acfSIngo Molnar #define KVM_REG_PPC_TIDR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbc)
637c0621acfSIngo Molnar #define KVM_REG_PPC_PSSCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbd)
638c0621acfSIngo Molnar 
639f091f1d6SIngo Molnar #define KVM_REG_PPC_DEC_EXPIRY	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbe)
64032fdbd90SIngo Molnar #define KVM_REG_PPC_ONLINE	(KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbf)
64182775812SArnaldo Carvalho de Melo #define KVM_REG_PPC_PTCR	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc0)
642f091f1d6SIngo Molnar 
6435752fe0bSAthira Rajeev /* POWER10 registers */
6445752fe0bSAthira Rajeev #define KVM_REG_PPC_MMCR3	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc1)
6455752fe0bSAthira Rajeev #define KVM_REG_PPC_SIER2	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc2)
6465752fe0bSAthira Rajeev #define KVM_REG_PPC_SIER3	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc3)
647*bd1de1a0SRavi Bangoria #define KVM_REG_PPC_DAWR1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc4)
648*bd1de1a0SRavi Bangoria #define KVM_REG_PPC_DAWRX1	(KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xc5)
6495752fe0bSAthira Rajeev 
650dd7bd109SArnaldo Carvalho de Melo /* Transactional Memory checkpointed state:
651dd7bd109SArnaldo Carvalho de Melo  * This is all GPRs, all VSX regs and a subset of SPRs
652dd7bd109SArnaldo Carvalho de Melo  */
653dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM		(KVM_REG_PPC | 0x80000000)
654dd7bd109SArnaldo Carvalho de Melo /* TM GPRs */
655dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_GPR0	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0)
656dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_GPR(n)	(KVM_REG_PPC_TM_GPR0 + (n))
657dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_GPR31	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x1f)
658dd7bd109SArnaldo Carvalho de Melo /* TM VSX */
659dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_VSR0	(KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x20)
660dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_VSR(n)	(KVM_REG_PPC_TM_VSR0 + (n))
661dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_VSR63	(KVM_REG_PPC_TM | KVM_REG_SIZE_U128 | 0x5f)
662dd7bd109SArnaldo Carvalho de Melo /* TM SPRS */
663dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_CR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x60)
664dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_LR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x61)
665dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_CTR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x62)
666dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_FPSCR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x63)
667dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_AMR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x64)
668dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_PPR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x65)
669dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_VRSAVE	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x66)
670dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_VSCR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67)
671dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_DSCR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68)
672dd7bd109SArnaldo Carvalho de Melo #define KVM_REG_PPC_TM_TAR	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69)
673c0621acfSIngo Molnar #define KVM_REG_PPC_TM_XER	(KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x6a)
674dd7bd109SArnaldo Carvalho de Melo 
675dd7bd109SArnaldo Carvalho de Melo /* PPC64 eXternal Interrupt Controller Specification */
676dd7bd109SArnaldo Carvalho de Melo #define KVM_DEV_XICS_GRP_SOURCES	1	/* 64-bit source attributes */
6771fc3d0eeSArnaldo Carvalho de Melo #define KVM_DEV_XICS_GRP_CTRL		2
6781fc3d0eeSArnaldo Carvalho de Melo #define   KVM_DEV_XICS_NR_SERVERS	1
679dd7bd109SArnaldo Carvalho de Melo 
680dd7bd109SArnaldo Carvalho de Melo /* Layout of 64-bit source attribute values */
681dd7bd109SArnaldo Carvalho de Melo #define  KVM_XICS_DESTINATION_SHIFT	0
682dd7bd109SArnaldo Carvalho de Melo #define  KVM_XICS_DESTINATION_MASK	0xffffffffULL
683dd7bd109SArnaldo Carvalho de Melo #define  KVM_XICS_PRIORITY_SHIFT	32
684dd7bd109SArnaldo Carvalho de Melo #define  KVM_XICS_PRIORITY_MASK		0xff
685dd7bd109SArnaldo Carvalho de Melo #define  KVM_XICS_LEVEL_SENSITIVE	(1ULL << 40)
686dd7bd109SArnaldo Carvalho de Melo #define  KVM_XICS_MASKED		(1ULL << 41)
687dd7bd109SArnaldo Carvalho de Melo #define  KVM_XICS_PENDING		(1ULL << 42)
688affa6c16SArnaldo Carvalho de Melo #define  KVM_XICS_PRESENTED		(1ULL << 43)
689affa6c16SArnaldo Carvalho de Melo #define  KVM_XICS_QUEUED		(1ULL << 44)
690dd7bd109SArnaldo Carvalho de Melo 
691a7350998SArnaldo Carvalho de Melo /* POWER9 XIVE Native Interrupt Controller */
692a7350998SArnaldo Carvalho de Melo #define KVM_DEV_XIVE_GRP_CTRL		1
693a7350998SArnaldo Carvalho de Melo #define   KVM_DEV_XIVE_RESET		1
694a7350998SArnaldo Carvalho de Melo #define   KVM_DEV_XIVE_EQ_SYNC		2
6951fc3d0eeSArnaldo Carvalho de Melo #define   KVM_DEV_XIVE_NR_SERVERS	3
696a7350998SArnaldo Carvalho de Melo #define KVM_DEV_XIVE_GRP_SOURCE		2	/* 64-bit source identifier */
697a7350998SArnaldo Carvalho de Melo #define KVM_DEV_XIVE_GRP_SOURCE_CONFIG	3	/* 64-bit source identifier */
698a7350998SArnaldo Carvalho de Melo #define KVM_DEV_XIVE_GRP_EQ_CONFIG	4	/* 64-bit EQ identifier */
699a7350998SArnaldo Carvalho de Melo #define KVM_DEV_XIVE_GRP_SOURCE_SYNC	5       /* 64-bit source identifier */
700a7350998SArnaldo Carvalho de Melo 
701a7350998SArnaldo Carvalho de Melo /* Layout of 64-bit XIVE source attribute values */
702a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_LEVEL_SENSITIVE	(1ULL << 0)
703a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_LEVEL_ASSERTED		(1ULL << 1)
704a7350998SArnaldo Carvalho de Melo 
705a7350998SArnaldo Carvalho de Melo /* Layout of 64-bit XIVE source configuration attribute values */
706a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_PRIORITY_SHIFT	0
707a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_PRIORITY_MASK	0x7
708a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_SERVER_SHIFT	3
709a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_SERVER_MASK	0xfffffff8ULL
710a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_MASKED_SHIFT	32
711a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_MASKED_MASK	0x100000000ULL
712a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_EISN_SHIFT	33
713a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_SOURCE_EISN_MASK	0xfffffffe00000000ULL
714a7350998SArnaldo Carvalho de Melo 
715a7350998SArnaldo Carvalho de Melo /* Layout of 64-bit EQ identifier */
716a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_EQ_PRIORITY_SHIFT	0
717a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_EQ_PRIORITY_MASK	0x7
718a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_EQ_SERVER_SHIFT	3
719a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_EQ_SERVER_MASK		0xfffffff8ULL
720a7350998SArnaldo Carvalho de Melo 
721a7350998SArnaldo Carvalho de Melo /* Layout of EQ configuration values (64 bytes) */
722a7350998SArnaldo Carvalho de Melo struct kvm_ppc_xive_eq {
723a7350998SArnaldo Carvalho de Melo 	__u32 flags;
724a7350998SArnaldo Carvalho de Melo 	__u32 qshift;
725a7350998SArnaldo Carvalho de Melo 	__u64 qaddr;
726a7350998SArnaldo Carvalho de Melo 	__u32 qtoggle;
727a7350998SArnaldo Carvalho de Melo 	__u32 qindex;
728a7350998SArnaldo Carvalho de Melo 	__u8  pad[40];
729a7350998SArnaldo Carvalho de Melo };
730a7350998SArnaldo Carvalho de Melo 
731a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_EQ_ALWAYS_NOTIFY	0x00000001
732a7350998SArnaldo Carvalho de Melo 
733a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_TIMA_PAGE_OFFSET	0
734a7350998SArnaldo Carvalho de Melo #define KVM_XIVE_ESB_PAGE_OFFSET	4
735a7350998SArnaldo Carvalho de Melo 
736dd7bd109SArnaldo Carvalho de Melo #endif /* __LINUX_KVM_POWERPC_H */
737